atombios_encoders.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662
  1. /*
  2. * Copyright 2007-11 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_crtc_helper.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "atom.h"
  31. #include <linux/backlight.h>
  32. extern int atom_debug;
  33. static u8
  34. radeon_atom_get_backlight_level_from_reg(struct radeon_device *rdev)
  35. {
  36. u8 backlight_level;
  37. u32 bios_2_scratch;
  38. if (rdev->family >= CHIP_R600)
  39. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  40. else
  41. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  42. backlight_level = ((bios_2_scratch & ATOM_S2_CURRENT_BL_LEVEL_MASK) >>
  43. ATOM_S2_CURRENT_BL_LEVEL_SHIFT);
  44. return backlight_level;
  45. }
  46. static void
  47. radeon_atom_set_backlight_level_to_reg(struct radeon_device *rdev,
  48. u8 backlight_level)
  49. {
  50. u32 bios_2_scratch;
  51. if (rdev->family >= CHIP_R600)
  52. bios_2_scratch = RREG32(R600_BIOS_2_SCRATCH);
  53. else
  54. bios_2_scratch = RREG32(RADEON_BIOS_2_SCRATCH);
  55. bios_2_scratch &= ~ATOM_S2_CURRENT_BL_LEVEL_MASK;
  56. bios_2_scratch |= ((backlight_level << ATOM_S2_CURRENT_BL_LEVEL_SHIFT) &
  57. ATOM_S2_CURRENT_BL_LEVEL_MASK);
  58. if (rdev->family >= CHIP_R600)
  59. WREG32(R600_BIOS_2_SCRATCH, bios_2_scratch);
  60. else
  61. WREG32(RADEON_BIOS_2_SCRATCH, bios_2_scratch);
  62. }
  63. u8
  64. atombios_get_backlight_level(struct radeon_encoder *radeon_encoder)
  65. {
  66. struct drm_device *dev = radeon_encoder->base.dev;
  67. struct radeon_device *rdev = dev->dev_private;
  68. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  69. return 0;
  70. return radeon_atom_get_backlight_level_from_reg(rdev);
  71. }
  72. void
  73. atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level)
  74. {
  75. struct drm_encoder *encoder = &radeon_encoder->base;
  76. struct drm_device *dev = radeon_encoder->base.dev;
  77. struct radeon_device *rdev = dev->dev_private;
  78. struct radeon_encoder_atom_dig *dig;
  79. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  80. int index;
  81. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  82. return;
  83. if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) &&
  84. radeon_encoder->enc_priv) {
  85. dig = radeon_encoder->enc_priv;
  86. dig->backlight_level = level;
  87. radeon_atom_set_backlight_level_to_reg(rdev, dig->backlight_level);
  88. switch (radeon_encoder->encoder_id) {
  89. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  90. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  91. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  92. if (dig->backlight_level == 0) {
  93. args.ucAction = ATOM_LCD_BLOFF;
  94. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  95. } else {
  96. args.ucAction = ATOM_LCD_BL_BRIGHTNESS_CONTROL;
  97. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  98. args.ucAction = ATOM_LCD_BLON;
  99. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  100. }
  101. break;
  102. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  103. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  104. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  105. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  106. if (dig->backlight_level == 0)
  107. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  108. else {
  109. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_BL_BRIGHTNESS_CONTROL, 0, 0);
  110. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  111. }
  112. break;
  113. default:
  114. break;
  115. }
  116. }
  117. }
  118. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) || defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  119. static u8 radeon_atom_bl_level(struct backlight_device *bd)
  120. {
  121. u8 level;
  122. /* Convert brightness to hardware level */
  123. if (bd->props.brightness < 0)
  124. level = 0;
  125. else if (bd->props.brightness > RADEON_MAX_BL_LEVEL)
  126. level = RADEON_MAX_BL_LEVEL;
  127. else
  128. level = bd->props.brightness;
  129. return level;
  130. }
  131. static int radeon_atom_backlight_update_status(struct backlight_device *bd)
  132. {
  133. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  134. struct radeon_encoder *radeon_encoder = pdata->encoder;
  135. atombios_set_backlight_level(radeon_encoder, radeon_atom_bl_level(bd));
  136. return 0;
  137. }
  138. static int radeon_atom_backlight_get_brightness(struct backlight_device *bd)
  139. {
  140. struct radeon_backlight_privdata *pdata = bl_get_data(bd);
  141. struct radeon_encoder *radeon_encoder = pdata->encoder;
  142. struct drm_device *dev = radeon_encoder->base.dev;
  143. struct radeon_device *rdev = dev->dev_private;
  144. return radeon_atom_get_backlight_level_from_reg(rdev);
  145. }
  146. static const struct backlight_ops radeon_atom_backlight_ops = {
  147. .get_brightness = radeon_atom_backlight_get_brightness,
  148. .update_status = radeon_atom_backlight_update_status,
  149. };
  150. void radeon_atom_backlight_init(struct radeon_encoder *radeon_encoder,
  151. struct drm_connector *drm_connector)
  152. {
  153. struct drm_device *dev = radeon_encoder->base.dev;
  154. struct radeon_device *rdev = dev->dev_private;
  155. struct backlight_device *bd;
  156. struct backlight_properties props;
  157. struct radeon_backlight_privdata *pdata;
  158. struct radeon_encoder_atom_dig *dig;
  159. u8 backlight_level;
  160. char bl_name[16];
  161. if (!radeon_encoder->enc_priv)
  162. return;
  163. if (!rdev->is_atom_bios)
  164. return;
  165. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  166. return;
  167. pdata = kmalloc(sizeof(struct radeon_backlight_privdata), GFP_KERNEL);
  168. if (!pdata) {
  169. DRM_ERROR("Memory allocation failed\n");
  170. goto error;
  171. }
  172. memset(&props, 0, sizeof(props));
  173. props.max_brightness = RADEON_MAX_BL_LEVEL;
  174. props.type = BACKLIGHT_RAW;
  175. snprintf(bl_name, sizeof(bl_name),
  176. "radeon_bl%d", dev->primary->index);
  177. bd = backlight_device_register(bl_name, &drm_connector->kdev,
  178. pdata, &radeon_atom_backlight_ops, &props);
  179. if (IS_ERR(bd)) {
  180. DRM_ERROR("Backlight registration failed\n");
  181. goto error;
  182. }
  183. pdata->encoder = radeon_encoder;
  184. backlight_level = radeon_atom_get_backlight_level_from_reg(rdev);
  185. dig = radeon_encoder->enc_priv;
  186. dig->bl_dev = bd;
  187. bd->props.brightness = radeon_atom_backlight_get_brightness(bd);
  188. bd->props.power = FB_BLANK_UNBLANK;
  189. backlight_update_status(bd);
  190. DRM_INFO("radeon atom DIG backlight initialized\n");
  191. return;
  192. error:
  193. kfree(pdata);
  194. return;
  195. }
  196. static void radeon_atom_backlight_exit(struct radeon_encoder *radeon_encoder)
  197. {
  198. struct drm_device *dev = radeon_encoder->base.dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. struct backlight_device *bd = NULL;
  201. struct radeon_encoder_atom_dig *dig;
  202. if (!radeon_encoder->enc_priv)
  203. return;
  204. if (!rdev->is_atom_bios)
  205. return;
  206. if (!(rdev->mode_info.firmware_flags & ATOM_BIOS_INFO_BL_CONTROLLED_BY_GPU))
  207. return;
  208. dig = radeon_encoder->enc_priv;
  209. bd = dig->bl_dev;
  210. dig->bl_dev = NULL;
  211. if (bd) {
  212. struct radeon_legacy_backlight_privdata *pdata;
  213. pdata = bl_get_data(bd);
  214. backlight_device_unregister(bd);
  215. kfree(pdata);
  216. DRM_INFO("radeon atom LVDS backlight unloaded\n");
  217. }
  218. }
  219. #else /* !CONFIG_BACKLIGHT_CLASS_DEVICE */
  220. void radeon_atom_backlight_init(struct radeon_encoder *encoder)
  221. {
  222. }
  223. static void radeon_atom_backlight_exit(struct radeon_encoder *encoder)
  224. {
  225. }
  226. #endif
  227. /* evil but including atombios.h is much worse */
  228. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  229. struct drm_display_mode *mode);
  230. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  231. {
  232. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  233. switch (radeon_encoder->encoder_id) {
  234. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  235. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  236. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  237. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  238. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  240. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  241. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  242. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  243. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  244. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  245. return true;
  246. default:
  247. return false;
  248. }
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. const struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. ((radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  281. (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE))) {
  282. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  283. radeon_dp_set_link_config(connector, adjusted_mode);
  284. }
  285. return true;
  286. }
  287. static void
  288. atombios_dac_setup(struct drm_encoder *encoder, int action)
  289. {
  290. struct drm_device *dev = encoder->dev;
  291. struct radeon_device *rdev = dev->dev_private;
  292. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  293. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  294. int index = 0;
  295. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  296. memset(&args, 0, sizeof(args));
  297. switch (radeon_encoder->encoder_id) {
  298. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  299. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  300. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  301. break;
  302. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  303. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  304. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  305. break;
  306. }
  307. args.ucAction = action;
  308. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  309. args.ucDacStandard = ATOM_DAC1_PS2;
  310. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  311. args.ucDacStandard = ATOM_DAC1_CV;
  312. else {
  313. switch (dac_info->tv_std) {
  314. case TV_STD_PAL:
  315. case TV_STD_PAL_M:
  316. case TV_STD_SCART_PAL:
  317. case TV_STD_SECAM:
  318. case TV_STD_PAL_CN:
  319. args.ucDacStandard = ATOM_DAC1_PAL;
  320. break;
  321. case TV_STD_NTSC:
  322. case TV_STD_NTSC_J:
  323. case TV_STD_PAL_60:
  324. default:
  325. args.ucDacStandard = ATOM_DAC1_NTSC;
  326. break;
  327. }
  328. }
  329. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  330. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  331. }
  332. static void
  333. atombios_tv_setup(struct drm_encoder *encoder, int action)
  334. {
  335. struct drm_device *dev = encoder->dev;
  336. struct radeon_device *rdev = dev->dev_private;
  337. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  338. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  339. int index = 0;
  340. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  341. memset(&args, 0, sizeof(args));
  342. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  343. args.sTVEncoder.ucAction = action;
  344. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  345. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  346. else {
  347. switch (dac_info->tv_std) {
  348. case TV_STD_NTSC:
  349. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  350. break;
  351. case TV_STD_PAL:
  352. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  353. break;
  354. case TV_STD_PAL_M:
  355. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  356. break;
  357. case TV_STD_PAL_60:
  358. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  359. break;
  360. case TV_STD_NTSC_J:
  361. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  362. break;
  363. case TV_STD_SCART_PAL:
  364. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  365. break;
  366. case TV_STD_SECAM:
  367. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  368. break;
  369. case TV_STD_PAL_CN:
  370. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  371. break;
  372. default:
  373. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  374. break;
  375. }
  376. }
  377. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  378. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  379. }
  380. static u8 radeon_atom_get_bpc(struct drm_encoder *encoder)
  381. {
  382. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  383. int bpc = 8;
  384. if (connector)
  385. bpc = radeon_get_monitor_bpc(connector);
  386. switch (bpc) {
  387. case 0:
  388. return PANEL_BPC_UNDEFINE;
  389. case 6:
  390. return PANEL_6BIT_PER_COLOR;
  391. case 8:
  392. default:
  393. return PANEL_8BIT_PER_COLOR;
  394. case 10:
  395. return PANEL_10BIT_PER_COLOR;
  396. case 12:
  397. return PANEL_12BIT_PER_COLOR;
  398. case 16:
  399. return PANEL_16BIT_PER_COLOR;
  400. }
  401. }
  402. union dvo_encoder_control {
  403. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  404. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  405. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  406. };
  407. void
  408. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  409. {
  410. struct drm_device *dev = encoder->dev;
  411. struct radeon_device *rdev = dev->dev_private;
  412. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  413. union dvo_encoder_control args;
  414. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  415. uint8_t frev, crev;
  416. memset(&args, 0, sizeof(args));
  417. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  418. return;
  419. /* some R4xx chips have the wrong frev */
  420. if (rdev->family <= CHIP_RV410)
  421. frev = 1;
  422. switch (frev) {
  423. case 1:
  424. switch (crev) {
  425. case 1:
  426. /* R4xx, R5xx */
  427. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  428. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  429. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  430. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  431. break;
  432. case 2:
  433. /* RS600/690/740 */
  434. args.dvo.sDVOEncoder.ucAction = action;
  435. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  436. /* DFP1, CRT1, TV1 depending on the type of port */
  437. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  438. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  439. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  440. break;
  441. case 3:
  442. /* R6xx */
  443. args.dvo_v3.ucAction = action;
  444. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  446. break;
  447. default:
  448. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  449. break;
  450. }
  451. break;
  452. default:
  453. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  454. break;
  455. }
  456. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  457. }
  458. union lvds_encoder_control {
  459. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  460. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  461. };
  462. void
  463. atombios_digital_setup(struct drm_encoder *encoder, int action)
  464. {
  465. struct drm_device *dev = encoder->dev;
  466. struct radeon_device *rdev = dev->dev_private;
  467. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  468. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  469. union lvds_encoder_control args;
  470. int index = 0;
  471. int hdmi_detected = 0;
  472. uint8_t frev, crev;
  473. if (!dig)
  474. return;
  475. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  476. hdmi_detected = 1;
  477. memset(&args, 0, sizeof(args));
  478. switch (radeon_encoder->encoder_id) {
  479. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  480. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  481. break;
  482. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  483. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  484. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  485. break;
  486. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  487. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  488. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  489. else
  490. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  491. break;
  492. }
  493. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  494. return;
  495. switch (frev) {
  496. case 1:
  497. case 2:
  498. switch (crev) {
  499. case 1:
  500. args.v1.ucMisc = 0;
  501. args.v1.ucAction = action;
  502. if (hdmi_detected)
  503. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  504. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  505. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  506. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  507. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  508. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  509. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  510. } else {
  511. if (dig->linkb)
  512. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  513. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  514. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  515. /*if (pScrn->rgbBits == 8) */
  516. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  517. }
  518. break;
  519. case 2:
  520. case 3:
  521. args.v2.ucMisc = 0;
  522. args.v2.ucAction = action;
  523. if (crev == 3) {
  524. if (dig->coherent_mode)
  525. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  526. }
  527. if (hdmi_detected)
  528. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  529. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  530. args.v2.ucTruncate = 0;
  531. args.v2.ucSpatial = 0;
  532. args.v2.ucTemporal = 0;
  533. args.v2.ucFRC = 0;
  534. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  535. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  536. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  537. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  538. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  539. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  540. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  541. }
  542. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  543. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  544. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  545. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  546. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  547. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  548. }
  549. } else {
  550. if (dig->linkb)
  551. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  552. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  553. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  554. }
  555. break;
  556. default:
  557. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  558. break;
  559. }
  560. break;
  561. default:
  562. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  563. break;
  564. }
  565. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  566. }
  567. int
  568. atombios_get_encoder_mode(struct drm_encoder *encoder)
  569. {
  570. struct drm_device *dev = encoder->dev;
  571. struct radeon_device *rdev = dev->dev_private;
  572. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  573. struct drm_connector *connector;
  574. struct radeon_connector *radeon_connector;
  575. struct radeon_connector_atom_dig *dig_connector;
  576. /* dp bridges are always DP */
  577. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)
  578. return ATOM_ENCODER_MODE_DP;
  579. /* DVO is always DVO */
  580. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DVO1) ||
  581. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1))
  582. return ATOM_ENCODER_MODE_DVO;
  583. connector = radeon_get_connector_for_encoder(encoder);
  584. /* if we don't have an active device yet, just use one of
  585. * the connectors tied to the encoder.
  586. */
  587. if (!connector)
  588. connector = radeon_get_connector_for_encoder_init(encoder);
  589. radeon_connector = to_radeon_connector(connector);
  590. switch (connector->connector_type) {
  591. case DRM_MODE_CONNECTOR_DVII:
  592. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  593. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  594. radeon_audio &&
  595. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  596. return ATOM_ENCODER_MODE_HDMI;
  597. else if (radeon_connector->use_digital)
  598. return ATOM_ENCODER_MODE_DVI;
  599. else
  600. return ATOM_ENCODER_MODE_CRT;
  601. break;
  602. case DRM_MODE_CONNECTOR_DVID:
  603. case DRM_MODE_CONNECTOR_HDMIA:
  604. default:
  605. if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  606. radeon_audio &&
  607. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  608. return ATOM_ENCODER_MODE_HDMI;
  609. else
  610. return ATOM_ENCODER_MODE_DVI;
  611. break;
  612. case DRM_MODE_CONNECTOR_LVDS:
  613. return ATOM_ENCODER_MODE_LVDS;
  614. break;
  615. case DRM_MODE_CONNECTOR_DisplayPort:
  616. dig_connector = radeon_connector->con_priv;
  617. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  618. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  619. return ATOM_ENCODER_MODE_DP;
  620. else if (drm_detect_hdmi_monitor(radeon_connector->edid) &&
  621. radeon_audio &&
  622. !ASIC_IS_DCE6(rdev)) /* remove once we support DCE6 */
  623. return ATOM_ENCODER_MODE_HDMI;
  624. else
  625. return ATOM_ENCODER_MODE_DVI;
  626. break;
  627. case DRM_MODE_CONNECTOR_eDP:
  628. return ATOM_ENCODER_MODE_DP;
  629. case DRM_MODE_CONNECTOR_DVIA:
  630. case DRM_MODE_CONNECTOR_VGA:
  631. return ATOM_ENCODER_MODE_CRT;
  632. break;
  633. case DRM_MODE_CONNECTOR_Composite:
  634. case DRM_MODE_CONNECTOR_SVIDEO:
  635. case DRM_MODE_CONNECTOR_9PinDIN:
  636. /* fix me */
  637. return ATOM_ENCODER_MODE_TV;
  638. /*return ATOM_ENCODER_MODE_CV;*/
  639. break;
  640. }
  641. }
  642. /*
  643. * DIG Encoder/Transmitter Setup
  644. *
  645. * DCE 3.0/3.1
  646. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  647. * Supports up to 3 digital outputs
  648. * - 2 DIG encoder blocks.
  649. * DIG1 can drive UNIPHY link A or link B
  650. * DIG2 can drive UNIPHY link B or LVTMA
  651. *
  652. * DCE 3.2
  653. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  654. * Supports up to 5 digital outputs
  655. * - 2 DIG encoder blocks.
  656. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  657. *
  658. * DCE 4.0/5.0/6.0
  659. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  660. * Supports up to 6 digital outputs
  661. * - 6 DIG encoder blocks.
  662. * - DIG to PHY mapping is hardcoded
  663. * DIG1 drives UNIPHY0 link A, A+B
  664. * DIG2 drives UNIPHY0 link B
  665. * DIG3 drives UNIPHY1 link A, A+B
  666. * DIG4 drives UNIPHY1 link B
  667. * DIG5 drives UNIPHY2 link A, A+B
  668. * DIG6 drives UNIPHY2 link B
  669. *
  670. * DCE 4.1
  671. * - 3 DIG transmitter blocks UNIPHY0/1/2 (links A and B).
  672. * Supports up to 6 digital outputs
  673. * - 2 DIG encoder blocks.
  674. * llano
  675. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  676. * ontario
  677. * DIG1 drives UNIPHY0/1/2 link A
  678. * DIG2 drives UNIPHY0/1/2 link B
  679. *
  680. * Routing
  681. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  682. * Examples:
  683. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  684. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  685. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  686. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  687. */
  688. union dig_encoder_control {
  689. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  690. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  691. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  692. DIG_ENCODER_CONTROL_PARAMETERS_V4 v4;
  693. };
  694. void
  695. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action, int panel_mode)
  696. {
  697. struct drm_device *dev = encoder->dev;
  698. struct radeon_device *rdev = dev->dev_private;
  699. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  700. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  701. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  702. union dig_encoder_control args;
  703. int index = 0;
  704. uint8_t frev, crev;
  705. int dp_clock = 0;
  706. int dp_lane_count = 0;
  707. int hpd_id = RADEON_HPD_NONE;
  708. if (connector) {
  709. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  710. struct radeon_connector_atom_dig *dig_connector =
  711. radeon_connector->con_priv;
  712. dp_clock = dig_connector->dp_clock;
  713. dp_lane_count = dig_connector->dp_lane_count;
  714. hpd_id = radeon_connector->hpd.hpd;
  715. }
  716. /* no dig encoder assigned */
  717. if (dig->dig_encoder == -1)
  718. return;
  719. memset(&args, 0, sizeof(args));
  720. if (ASIC_IS_DCE4(rdev))
  721. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  722. else {
  723. if (dig->dig_encoder)
  724. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  725. else
  726. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  727. }
  728. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  729. return;
  730. switch (frev) {
  731. case 1:
  732. switch (crev) {
  733. case 1:
  734. args.v1.ucAction = action;
  735. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  736. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  737. args.v3.ucPanelMode = panel_mode;
  738. else
  739. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  740. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode))
  741. args.v1.ucLaneNum = dp_lane_count;
  742. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  743. args.v1.ucLaneNum = 8;
  744. else
  745. args.v1.ucLaneNum = 4;
  746. if (ENCODER_MODE_IS_DP(args.v1.ucEncoderMode) && (dp_clock == 270000))
  747. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  748. switch (radeon_encoder->encoder_id) {
  749. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  750. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  751. break;
  752. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  753. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  754. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  755. break;
  756. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  757. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  758. break;
  759. }
  760. if (dig->linkb)
  761. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  762. else
  763. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  764. break;
  765. case 2:
  766. case 3:
  767. args.v3.ucAction = action;
  768. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  769. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  770. args.v3.ucPanelMode = panel_mode;
  771. else
  772. args.v3.ucEncoderMode = atombios_get_encoder_mode(encoder);
  773. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode))
  774. args.v3.ucLaneNum = dp_lane_count;
  775. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  776. args.v3.ucLaneNum = 8;
  777. else
  778. args.v3.ucLaneNum = 4;
  779. if (ENCODER_MODE_IS_DP(args.v3.ucEncoderMode) && (dp_clock == 270000))
  780. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  781. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  782. args.v3.ucBitPerColor = radeon_atom_get_bpc(encoder);
  783. break;
  784. case 4:
  785. args.v4.ucAction = action;
  786. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  787. if (action == ATOM_ENCODER_CMD_SETUP_PANEL_MODE)
  788. args.v4.ucPanelMode = panel_mode;
  789. else
  790. args.v4.ucEncoderMode = atombios_get_encoder_mode(encoder);
  791. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode))
  792. args.v4.ucLaneNum = dp_lane_count;
  793. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  794. args.v4.ucLaneNum = 8;
  795. else
  796. args.v4.ucLaneNum = 4;
  797. if (ENCODER_MODE_IS_DP(args.v4.ucEncoderMode)) {
  798. if (dp_clock == 270000)
  799. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_2_70GHZ;
  800. else if (dp_clock == 540000)
  801. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_V4_DPLINKRATE_5_40GHZ;
  802. }
  803. args.v4.acConfig.ucDigSel = dig->dig_encoder;
  804. args.v4.ucBitPerColor = radeon_atom_get_bpc(encoder);
  805. if (hpd_id == RADEON_HPD_NONE)
  806. args.v4.ucHPD_ID = 0;
  807. else
  808. args.v4.ucHPD_ID = hpd_id + 1;
  809. break;
  810. default:
  811. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  812. break;
  813. }
  814. break;
  815. default:
  816. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  817. break;
  818. }
  819. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  820. }
  821. union dig_transmitter_control {
  822. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  823. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  824. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  825. DIG_TRANSMITTER_CONTROL_PARAMETERS_V4 v4;
  826. DIG_TRANSMITTER_CONTROL_PARAMETERS_V1_5 v5;
  827. };
  828. void
  829. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  830. {
  831. struct drm_device *dev = encoder->dev;
  832. struct radeon_device *rdev = dev->dev_private;
  833. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  834. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  835. struct drm_connector *connector;
  836. union dig_transmitter_control args;
  837. int index = 0;
  838. uint8_t frev, crev;
  839. bool is_dp = false;
  840. int pll_id = 0;
  841. int dp_clock = 0;
  842. int dp_lane_count = 0;
  843. int connector_object_id = 0;
  844. int igp_lane_info = 0;
  845. int dig_encoder = dig->dig_encoder;
  846. int hpd_id = RADEON_HPD_NONE;
  847. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  848. connector = radeon_get_connector_for_encoder_init(encoder);
  849. /* just needed to avoid bailing in the encoder check. the encoder
  850. * isn't used for init
  851. */
  852. dig_encoder = 0;
  853. } else
  854. connector = radeon_get_connector_for_encoder(encoder);
  855. if (connector) {
  856. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  857. struct radeon_connector_atom_dig *dig_connector =
  858. radeon_connector->con_priv;
  859. hpd_id = radeon_connector->hpd.hpd;
  860. dp_clock = dig_connector->dp_clock;
  861. dp_lane_count = dig_connector->dp_lane_count;
  862. connector_object_id =
  863. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  864. igp_lane_info = dig_connector->igp_lane_info;
  865. }
  866. if (encoder->crtc) {
  867. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  868. pll_id = radeon_crtc->pll_id;
  869. }
  870. /* no dig encoder assigned */
  871. if (dig_encoder == -1)
  872. return;
  873. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)))
  874. is_dp = true;
  875. memset(&args, 0, sizeof(args));
  876. switch (radeon_encoder->encoder_id) {
  877. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  878. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  879. break;
  880. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  881. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  882. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  883. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  884. break;
  885. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  886. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  887. break;
  888. }
  889. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  890. return;
  891. switch (frev) {
  892. case 1:
  893. switch (crev) {
  894. case 1:
  895. args.v1.ucAction = action;
  896. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  897. args.v1.usInitInfo = cpu_to_le16(connector_object_id);
  898. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  899. args.v1.asMode.ucLaneSel = lane_num;
  900. args.v1.asMode.ucLaneSet = lane_set;
  901. } else {
  902. if (is_dp)
  903. args.v1.usPixelClock = cpu_to_le16(dp_clock / 10);
  904. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  905. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  906. else
  907. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  908. }
  909. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  910. if (dig_encoder)
  911. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  912. else
  913. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  914. if ((rdev->flags & RADEON_IS_IGP) &&
  915. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  916. if (is_dp ||
  917. !radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock)) {
  918. if (igp_lane_info & 0x1)
  919. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  920. else if (igp_lane_info & 0x2)
  921. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  922. else if (igp_lane_info & 0x4)
  923. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  924. else if (igp_lane_info & 0x8)
  925. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  926. } else {
  927. if (igp_lane_info & 0x3)
  928. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  929. else if (igp_lane_info & 0xc)
  930. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  931. }
  932. }
  933. if (dig->linkb)
  934. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  935. else
  936. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  937. if (is_dp)
  938. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  939. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  940. if (dig->coherent_mode)
  941. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  942. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  943. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  944. }
  945. break;
  946. case 2:
  947. args.v2.ucAction = action;
  948. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  949. args.v2.usInitInfo = cpu_to_le16(connector_object_id);
  950. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  951. args.v2.asMode.ucLaneSel = lane_num;
  952. args.v2.asMode.ucLaneSet = lane_set;
  953. } else {
  954. if (is_dp)
  955. args.v2.usPixelClock = cpu_to_le16(dp_clock / 10);
  956. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  957. args.v2.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  958. else
  959. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  960. }
  961. args.v2.acConfig.ucEncoderSel = dig_encoder;
  962. if (dig->linkb)
  963. args.v2.acConfig.ucLinkSel = 1;
  964. switch (radeon_encoder->encoder_id) {
  965. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  966. args.v2.acConfig.ucTransmitterSel = 0;
  967. break;
  968. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  969. args.v2.acConfig.ucTransmitterSel = 1;
  970. break;
  971. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  972. args.v2.acConfig.ucTransmitterSel = 2;
  973. break;
  974. }
  975. if (is_dp) {
  976. args.v2.acConfig.fCoherentMode = 1;
  977. args.v2.acConfig.fDPConnector = 1;
  978. } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  979. if (dig->coherent_mode)
  980. args.v2.acConfig.fCoherentMode = 1;
  981. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  982. args.v2.acConfig.fDualLinkConnector = 1;
  983. }
  984. break;
  985. case 3:
  986. args.v3.ucAction = action;
  987. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  988. args.v3.usInitInfo = cpu_to_le16(connector_object_id);
  989. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  990. args.v3.asMode.ucLaneSel = lane_num;
  991. args.v3.asMode.ucLaneSet = lane_set;
  992. } else {
  993. if (is_dp)
  994. args.v3.usPixelClock = cpu_to_le16(dp_clock / 10);
  995. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  996. args.v3.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  997. else
  998. args.v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  999. }
  1000. if (is_dp)
  1001. args.v3.ucLaneNum = dp_lane_count;
  1002. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1003. args.v3.ucLaneNum = 8;
  1004. else
  1005. args.v3.ucLaneNum = 4;
  1006. if (dig->linkb)
  1007. args.v3.acConfig.ucLinkSel = 1;
  1008. if (dig_encoder & 1)
  1009. args.v3.acConfig.ucEncoderSel = 1;
  1010. /* Select the PLL for the PHY
  1011. * DP PHY should be clocked from external src if there is
  1012. * one.
  1013. */
  1014. /* On DCE4, if there is an external clock, it generates the DP ref clock */
  1015. if (is_dp && rdev->clock.dp_extclk)
  1016. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  1017. else
  1018. args.v3.acConfig.ucRefClkSource = pll_id;
  1019. switch (radeon_encoder->encoder_id) {
  1020. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1021. args.v3.acConfig.ucTransmitterSel = 0;
  1022. break;
  1023. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1024. args.v3.acConfig.ucTransmitterSel = 1;
  1025. break;
  1026. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1027. args.v3.acConfig.ucTransmitterSel = 2;
  1028. break;
  1029. }
  1030. if (is_dp)
  1031. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1032. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1033. if (dig->coherent_mode)
  1034. args.v3.acConfig.fCoherentMode = 1;
  1035. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1036. args.v3.acConfig.fDualLinkConnector = 1;
  1037. }
  1038. break;
  1039. case 4:
  1040. args.v4.ucAction = action;
  1041. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  1042. args.v4.usInitInfo = cpu_to_le16(connector_object_id);
  1043. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  1044. args.v4.asMode.ucLaneSel = lane_num;
  1045. args.v4.asMode.ucLaneSet = lane_set;
  1046. } else {
  1047. if (is_dp)
  1048. args.v4.usPixelClock = cpu_to_le16(dp_clock / 10);
  1049. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1050. args.v4.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  1051. else
  1052. args.v4.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1053. }
  1054. if (is_dp)
  1055. args.v4.ucLaneNum = dp_lane_count;
  1056. else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1057. args.v4.ucLaneNum = 8;
  1058. else
  1059. args.v4.ucLaneNum = 4;
  1060. if (dig->linkb)
  1061. args.v4.acConfig.ucLinkSel = 1;
  1062. if (dig_encoder & 1)
  1063. args.v4.acConfig.ucEncoderSel = 1;
  1064. /* Select the PLL for the PHY
  1065. * DP PHY should be clocked from external src if there is
  1066. * one.
  1067. */
  1068. /* On DCE5 DCPLL usually generates the DP ref clock */
  1069. if (is_dp) {
  1070. if (rdev->clock.dp_extclk)
  1071. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_EXTCLK;
  1072. else
  1073. args.v4.acConfig.ucRefClkSource = ENCODER_REFCLK_SRC_DCPLL;
  1074. } else
  1075. args.v4.acConfig.ucRefClkSource = pll_id;
  1076. switch (radeon_encoder->encoder_id) {
  1077. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1078. args.v4.acConfig.ucTransmitterSel = 0;
  1079. break;
  1080. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1081. args.v4.acConfig.ucTransmitterSel = 1;
  1082. break;
  1083. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1084. args.v4.acConfig.ucTransmitterSel = 2;
  1085. break;
  1086. }
  1087. if (is_dp)
  1088. args.v4.acConfig.fCoherentMode = 1; /* DP requires coherent */
  1089. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1090. if (dig->coherent_mode)
  1091. args.v4.acConfig.fCoherentMode = 1;
  1092. if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1093. args.v4.acConfig.fDualLinkConnector = 1;
  1094. }
  1095. break;
  1096. case 5:
  1097. args.v5.ucAction = action;
  1098. if (is_dp)
  1099. args.v5.usSymClock = cpu_to_le16(dp_clock / 10);
  1100. else
  1101. args.v5.usSymClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1102. switch (radeon_encoder->encoder_id) {
  1103. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1104. if (dig->linkb)
  1105. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYB;
  1106. else
  1107. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYA;
  1108. break;
  1109. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1110. if (dig->linkb)
  1111. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYD;
  1112. else
  1113. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYC;
  1114. break;
  1115. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1116. if (dig->linkb)
  1117. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYF;
  1118. else
  1119. args.v5.ucPhyId = ATOM_PHY_ID_UNIPHYE;
  1120. break;
  1121. }
  1122. if (is_dp)
  1123. args.v5.ucLaneNum = dp_lane_count;
  1124. else if (radeon_encoder->pixel_clock > 165000)
  1125. args.v5.ucLaneNum = 8;
  1126. else
  1127. args.v5.ucLaneNum = 4;
  1128. args.v5.ucConnObjId = connector_object_id;
  1129. args.v5.ucDigMode = atombios_get_encoder_mode(encoder);
  1130. if (is_dp && rdev->clock.dp_extclk)
  1131. args.v5.asConfig.ucPhyClkSrcId = ENCODER_REFCLK_SRC_EXTCLK;
  1132. else
  1133. args.v5.asConfig.ucPhyClkSrcId = pll_id;
  1134. if (is_dp)
  1135. args.v5.asConfig.ucCoherentMode = 1; /* DP requires coherent */
  1136. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  1137. if (dig->coherent_mode)
  1138. args.v5.asConfig.ucCoherentMode = 1;
  1139. }
  1140. if (hpd_id == RADEON_HPD_NONE)
  1141. args.v5.asConfig.ucHPDSel = 0;
  1142. else
  1143. args.v5.asConfig.ucHPDSel = hpd_id + 1;
  1144. args.v5.ucDigEncoderSel = 1 << dig_encoder;
  1145. args.v5.ucDPLaneSet = lane_set;
  1146. break;
  1147. default:
  1148. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1149. break;
  1150. }
  1151. break;
  1152. default:
  1153. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  1154. break;
  1155. }
  1156. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1157. }
  1158. bool
  1159. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  1160. {
  1161. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1162. struct drm_device *dev = radeon_connector->base.dev;
  1163. struct radeon_device *rdev = dev->dev_private;
  1164. union dig_transmitter_control args;
  1165. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  1166. uint8_t frev, crev;
  1167. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  1168. goto done;
  1169. if (!ASIC_IS_DCE4(rdev))
  1170. goto done;
  1171. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) &&
  1172. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  1173. goto done;
  1174. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1175. goto done;
  1176. memset(&args, 0, sizeof(args));
  1177. args.v1.ucAction = action;
  1178. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1179. /* wait for the panel to power up */
  1180. if (action == ATOM_TRANSMITTER_ACTION_POWER_ON) {
  1181. int i;
  1182. for (i = 0; i < 300; i++) {
  1183. if (radeon_hpd_sense(rdev, radeon_connector->hpd.hpd))
  1184. return true;
  1185. mdelay(1);
  1186. }
  1187. return false;
  1188. }
  1189. done:
  1190. return true;
  1191. }
  1192. union external_encoder_control {
  1193. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION v1;
  1194. EXTERNAL_ENCODER_CONTROL_PS_ALLOCATION_V3 v3;
  1195. };
  1196. static void
  1197. atombios_external_encoder_setup(struct drm_encoder *encoder,
  1198. struct drm_encoder *ext_encoder,
  1199. int action)
  1200. {
  1201. struct drm_device *dev = encoder->dev;
  1202. struct radeon_device *rdev = dev->dev_private;
  1203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1204. struct radeon_encoder *ext_radeon_encoder = to_radeon_encoder(ext_encoder);
  1205. union external_encoder_control args;
  1206. struct drm_connector *connector;
  1207. int index = GetIndexIntoMasterTable(COMMAND, ExternalEncoderControl);
  1208. u8 frev, crev;
  1209. int dp_clock = 0;
  1210. int dp_lane_count = 0;
  1211. int connector_object_id = 0;
  1212. u32 ext_enum = (ext_radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1213. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1214. connector = radeon_get_connector_for_encoder_init(encoder);
  1215. else
  1216. connector = radeon_get_connector_for_encoder(encoder);
  1217. if (connector) {
  1218. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1219. struct radeon_connector_atom_dig *dig_connector =
  1220. radeon_connector->con_priv;
  1221. dp_clock = dig_connector->dp_clock;
  1222. dp_lane_count = dig_connector->dp_lane_count;
  1223. connector_object_id =
  1224. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1225. }
  1226. memset(&args, 0, sizeof(args));
  1227. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1228. return;
  1229. switch (frev) {
  1230. case 1:
  1231. /* no params on frev 1 */
  1232. break;
  1233. case 2:
  1234. switch (crev) {
  1235. case 1:
  1236. case 2:
  1237. args.v1.sDigEncoder.ucAction = action;
  1238. args.v1.sDigEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1239. args.v1.sDigEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1240. if (ENCODER_MODE_IS_DP(args.v1.sDigEncoder.ucEncoderMode)) {
  1241. if (dp_clock == 270000)
  1242. args.v1.sDigEncoder.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  1243. args.v1.sDigEncoder.ucLaneNum = dp_lane_count;
  1244. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1245. args.v1.sDigEncoder.ucLaneNum = 8;
  1246. else
  1247. args.v1.sDigEncoder.ucLaneNum = 4;
  1248. break;
  1249. case 3:
  1250. args.v3.sExtEncoder.ucAction = action;
  1251. if (action == EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT)
  1252. args.v3.sExtEncoder.usConnectorId = cpu_to_le16(connector_object_id);
  1253. else
  1254. args.v3.sExtEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  1255. args.v3.sExtEncoder.ucEncoderMode = atombios_get_encoder_mode(encoder);
  1256. if (ENCODER_MODE_IS_DP(args.v3.sExtEncoder.ucEncoderMode)) {
  1257. if (dp_clock == 270000)
  1258. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_2_70GHZ;
  1259. else if (dp_clock == 540000)
  1260. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_DPLINKRATE_5_40GHZ;
  1261. args.v3.sExtEncoder.ucLaneNum = dp_lane_count;
  1262. } else if (radeon_dig_monitor_is_duallink(encoder, radeon_encoder->pixel_clock))
  1263. args.v3.sExtEncoder.ucLaneNum = 8;
  1264. else
  1265. args.v3.sExtEncoder.ucLaneNum = 4;
  1266. switch (ext_enum) {
  1267. case GRAPH_OBJECT_ENUM_ID1:
  1268. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER1;
  1269. break;
  1270. case GRAPH_OBJECT_ENUM_ID2:
  1271. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER2;
  1272. break;
  1273. case GRAPH_OBJECT_ENUM_ID3:
  1274. args.v3.sExtEncoder.ucConfig |= EXTERNAL_ENCODER_CONFIG_V3_ENCODER3;
  1275. break;
  1276. }
  1277. args.v3.sExtEncoder.ucBitPerColor = radeon_atom_get_bpc(encoder);
  1278. break;
  1279. default:
  1280. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1281. return;
  1282. }
  1283. break;
  1284. default:
  1285. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1286. return;
  1287. }
  1288. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1289. }
  1290. static void
  1291. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  1292. {
  1293. struct drm_device *dev = encoder->dev;
  1294. struct radeon_device *rdev = dev->dev_private;
  1295. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1296. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1297. ENABLE_YUV_PS_ALLOCATION args;
  1298. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  1299. uint32_t temp, reg;
  1300. memset(&args, 0, sizeof(args));
  1301. if (rdev->family >= CHIP_R600)
  1302. reg = R600_BIOS_3_SCRATCH;
  1303. else
  1304. reg = RADEON_BIOS_3_SCRATCH;
  1305. /* XXX: fix up scratch reg handling */
  1306. temp = RREG32(reg);
  1307. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1308. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  1309. (radeon_crtc->crtc_id << 18)));
  1310. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1311. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  1312. else
  1313. WREG32(reg, 0);
  1314. if (enable)
  1315. args.ucEnable = ATOM_ENABLE;
  1316. args.ucCRTC = radeon_crtc->crtc_id;
  1317. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1318. WREG32(reg, temp);
  1319. }
  1320. static void
  1321. radeon_atom_encoder_dpms_avivo(struct drm_encoder *encoder, int mode)
  1322. {
  1323. struct drm_device *dev = encoder->dev;
  1324. struct radeon_device *rdev = dev->dev_private;
  1325. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1326. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  1327. int index = 0;
  1328. memset(&args, 0, sizeof(args));
  1329. switch (radeon_encoder->encoder_id) {
  1330. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1332. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  1333. break;
  1334. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1335. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1336. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1337. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  1338. break;
  1339. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1340. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1341. break;
  1342. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1343. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1344. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  1345. else
  1346. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  1347. break;
  1348. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1349. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1350. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1351. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1352. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1353. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1354. else
  1355. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  1356. break;
  1357. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1358. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1359. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1360. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  1361. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1362. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  1363. else
  1364. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1365. break;
  1366. default:
  1367. return;
  1368. }
  1369. switch (mode) {
  1370. case DRM_MODE_DPMS_ON:
  1371. args.ucAction = ATOM_ENABLE;
  1372. /* workaround for DVOOutputControl on some RS690 systems */
  1373. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DDI) {
  1374. u32 reg = RREG32(RADEON_BIOS_3_SCRATCH);
  1375. WREG32(RADEON_BIOS_3_SCRATCH, reg & ~ATOM_S3_DFP2I_ACTIVE);
  1376. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1377. WREG32(RADEON_BIOS_3_SCRATCH, reg);
  1378. } else
  1379. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1380. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1381. args.ucAction = ATOM_LCD_BLON;
  1382. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1383. }
  1384. break;
  1385. case DRM_MODE_DPMS_STANDBY:
  1386. case DRM_MODE_DPMS_SUSPEND:
  1387. case DRM_MODE_DPMS_OFF:
  1388. args.ucAction = ATOM_DISABLE;
  1389. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1390. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1391. args.ucAction = ATOM_LCD_BLOFF;
  1392. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1393. }
  1394. break;
  1395. }
  1396. }
  1397. static void
  1398. radeon_atom_encoder_dpms_dig(struct drm_encoder *encoder, int mode)
  1399. {
  1400. struct drm_device *dev = encoder->dev;
  1401. struct radeon_device *rdev = dev->dev_private;
  1402. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1403. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1404. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1405. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1406. struct radeon_connector *radeon_connector = NULL;
  1407. struct radeon_connector_atom_dig *radeon_dig_connector = NULL;
  1408. if (connector) {
  1409. radeon_connector = to_radeon_connector(connector);
  1410. radeon_dig_connector = radeon_connector->con_priv;
  1411. }
  1412. switch (mode) {
  1413. case DRM_MODE_DPMS_ON:
  1414. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1415. if (!connector)
  1416. dig->panel_mode = DP_PANEL_MODE_EXTERNAL_DP_MODE;
  1417. else
  1418. dig->panel_mode = radeon_dp_get_panel_mode(encoder, connector);
  1419. /* setup and enable the encoder */
  1420. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1421. atombios_dig_encoder_setup(encoder,
  1422. ATOM_ENCODER_CMD_SETUP_PANEL_MODE,
  1423. dig->panel_mode);
  1424. if (ext_encoder) {
  1425. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev))
  1426. atombios_external_encoder_setup(encoder, ext_encoder,
  1427. EXTERNAL_ENCODER_ACTION_V3_ENCODER_SETUP);
  1428. }
  1429. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1430. } else if (ASIC_IS_DCE4(rdev)) {
  1431. /* setup and enable the encoder */
  1432. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP, 0);
  1433. /* enable the transmitter */
  1434. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1435. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1436. } else {
  1437. /* setup and enable the encoder and transmitter */
  1438. atombios_dig_encoder_setup(encoder, ATOM_ENABLE, 0);
  1439. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1440. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1441. /* some early dce3.2 boards have a bug in their transmitter control table */
  1442. if ((rdev->family != CHIP_RV710) && (rdev->family != CHIP_RV730))
  1443. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1444. }
  1445. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1446. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1447. atombios_set_edp_panel_power(connector,
  1448. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1449. radeon_dig_connector->edp_on = true;
  1450. }
  1451. radeon_dp_link_train(encoder, connector);
  1452. if (ASIC_IS_DCE4(rdev))
  1453. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON, 0);
  1454. }
  1455. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1456. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1457. break;
  1458. case DRM_MODE_DPMS_STANDBY:
  1459. case DRM_MODE_DPMS_SUSPEND:
  1460. case DRM_MODE_DPMS_OFF:
  1461. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE5(rdev)) {
  1462. /* disable the transmitter */
  1463. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1464. } else if (ASIC_IS_DCE4(rdev)) {
  1465. /* disable the transmitter */
  1466. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1467. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1468. } else {
  1469. /* disable the encoder and transmitter */
  1470. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1471. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1472. atombios_dig_encoder_setup(encoder, ATOM_DISABLE, 0);
  1473. }
  1474. if (ENCODER_MODE_IS_DP(atombios_get_encoder_mode(encoder)) && connector) {
  1475. if (ASIC_IS_DCE4(rdev))
  1476. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF, 0);
  1477. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1478. atombios_set_edp_panel_power(connector,
  1479. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1480. radeon_dig_connector->edp_on = false;
  1481. }
  1482. }
  1483. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1484. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1485. break;
  1486. }
  1487. }
  1488. static void
  1489. radeon_atom_encoder_dpms_ext(struct drm_encoder *encoder,
  1490. struct drm_encoder *ext_encoder,
  1491. int mode)
  1492. {
  1493. struct drm_device *dev = encoder->dev;
  1494. struct radeon_device *rdev = dev->dev_private;
  1495. switch (mode) {
  1496. case DRM_MODE_DPMS_ON:
  1497. default:
  1498. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1499. atombios_external_encoder_setup(encoder, ext_encoder,
  1500. EXTERNAL_ENCODER_ACTION_V3_ENABLE_OUTPUT);
  1501. atombios_external_encoder_setup(encoder, ext_encoder,
  1502. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING_OFF);
  1503. } else
  1504. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_ENABLE);
  1505. break;
  1506. case DRM_MODE_DPMS_STANDBY:
  1507. case DRM_MODE_DPMS_SUSPEND:
  1508. case DRM_MODE_DPMS_OFF:
  1509. if (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)) {
  1510. atombios_external_encoder_setup(encoder, ext_encoder,
  1511. EXTERNAL_ENCODER_ACTION_V3_ENCODER_BLANKING);
  1512. atombios_external_encoder_setup(encoder, ext_encoder,
  1513. EXTERNAL_ENCODER_ACTION_V3_DISABLE_OUTPUT);
  1514. } else
  1515. atombios_external_encoder_setup(encoder, ext_encoder, ATOM_DISABLE);
  1516. break;
  1517. }
  1518. }
  1519. static void
  1520. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  1521. {
  1522. struct drm_device *dev = encoder->dev;
  1523. struct radeon_device *rdev = dev->dev_private;
  1524. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1525. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1526. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  1527. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  1528. radeon_encoder->active_device);
  1529. switch (radeon_encoder->encoder_id) {
  1530. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1531. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1532. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1533. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1534. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1535. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1536. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1537. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1538. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1539. break;
  1540. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1541. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1542. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1543. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1544. radeon_atom_encoder_dpms_dig(encoder, mode);
  1545. break;
  1546. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1547. if (ASIC_IS_DCE5(rdev)) {
  1548. switch (mode) {
  1549. case DRM_MODE_DPMS_ON:
  1550. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1551. break;
  1552. case DRM_MODE_DPMS_STANDBY:
  1553. case DRM_MODE_DPMS_SUSPEND:
  1554. case DRM_MODE_DPMS_OFF:
  1555. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1556. break;
  1557. }
  1558. } else if (ASIC_IS_DCE3(rdev))
  1559. radeon_atom_encoder_dpms_dig(encoder, mode);
  1560. else
  1561. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1562. break;
  1563. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1564. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1565. if (ASIC_IS_DCE5(rdev)) {
  1566. switch (mode) {
  1567. case DRM_MODE_DPMS_ON:
  1568. atombios_dac_setup(encoder, ATOM_ENABLE);
  1569. break;
  1570. case DRM_MODE_DPMS_STANDBY:
  1571. case DRM_MODE_DPMS_SUSPEND:
  1572. case DRM_MODE_DPMS_OFF:
  1573. atombios_dac_setup(encoder, ATOM_DISABLE);
  1574. break;
  1575. }
  1576. } else
  1577. radeon_atom_encoder_dpms_avivo(encoder, mode);
  1578. break;
  1579. default:
  1580. return;
  1581. }
  1582. if (ext_encoder)
  1583. radeon_atom_encoder_dpms_ext(encoder, ext_encoder, mode);
  1584. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1585. }
  1586. union crtc_source_param {
  1587. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1588. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1589. };
  1590. static void
  1591. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1592. {
  1593. struct drm_device *dev = encoder->dev;
  1594. struct radeon_device *rdev = dev->dev_private;
  1595. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1596. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1597. union crtc_source_param args;
  1598. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1599. uint8_t frev, crev;
  1600. struct radeon_encoder_atom_dig *dig;
  1601. memset(&args, 0, sizeof(args));
  1602. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1603. return;
  1604. switch (frev) {
  1605. case 1:
  1606. switch (crev) {
  1607. case 1:
  1608. default:
  1609. if (ASIC_IS_AVIVO(rdev))
  1610. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1611. else {
  1612. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1613. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1614. } else {
  1615. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1616. }
  1617. }
  1618. switch (radeon_encoder->encoder_id) {
  1619. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1620. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1621. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1622. break;
  1623. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1624. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1625. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1626. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1627. else
  1628. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1629. break;
  1630. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1631. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1632. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1633. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1634. break;
  1635. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1636. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1637. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1638. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1639. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1640. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1641. else
  1642. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1643. break;
  1644. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1645. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1646. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1647. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1648. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1649. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1650. else
  1651. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1652. break;
  1653. }
  1654. break;
  1655. case 2:
  1656. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1657. if (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE) {
  1658. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1659. if (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)
  1660. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_LVDS;
  1661. else if (connector->connector_type == DRM_MODE_CONNECTOR_VGA)
  1662. args.v2.ucEncodeMode = ATOM_ENCODER_MODE_CRT;
  1663. else
  1664. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1665. } else
  1666. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1667. switch (radeon_encoder->encoder_id) {
  1668. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1669. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1670. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1671. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1672. dig = radeon_encoder->enc_priv;
  1673. switch (dig->dig_encoder) {
  1674. case 0:
  1675. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1676. break;
  1677. case 1:
  1678. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1679. break;
  1680. case 2:
  1681. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1682. break;
  1683. case 3:
  1684. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1685. break;
  1686. case 4:
  1687. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1688. break;
  1689. case 5:
  1690. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1691. break;
  1692. }
  1693. break;
  1694. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1695. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1696. break;
  1697. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1698. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1699. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1700. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1701. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1702. else
  1703. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1704. break;
  1705. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1706. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1707. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1708. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1709. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1710. else
  1711. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1712. break;
  1713. }
  1714. break;
  1715. }
  1716. break;
  1717. default:
  1718. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1719. return;
  1720. }
  1721. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1722. /* update scratch regs with new routing */
  1723. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1724. }
  1725. static void
  1726. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1727. struct drm_display_mode *mode)
  1728. {
  1729. struct drm_device *dev = encoder->dev;
  1730. struct radeon_device *rdev = dev->dev_private;
  1731. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1732. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1733. /* Funky macbooks */
  1734. if ((dev->pdev->device == 0x71C5) &&
  1735. (dev->pdev->subsystem_vendor == 0x106b) &&
  1736. (dev->pdev->subsystem_device == 0x0080)) {
  1737. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1738. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1739. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1740. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1741. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1742. }
  1743. }
  1744. /* set scaler clears this on some chips */
  1745. if (ASIC_IS_AVIVO(rdev) &&
  1746. (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)))) {
  1747. if (ASIC_IS_DCE4(rdev)) {
  1748. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1749. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset,
  1750. EVERGREEN_INTERLEAVE_EN);
  1751. else
  1752. WREG32(EVERGREEN_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1753. } else {
  1754. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1755. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1756. AVIVO_D1MODE_INTERLEAVE_EN);
  1757. else
  1758. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset, 0);
  1759. }
  1760. }
  1761. }
  1762. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1763. {
  1764. struct drm_device *dev = encoder->dev;
  1765. struct radeon_device *rdev = dev->dev_private;
  1766. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1767. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1768. struct drm_encoder *test_encoder;
  1769. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1770. uint32_t dig_enc_in_use = 0;
  1771. if (ASIC_IS_DCE6(rdev)) {
  1772. /* DCE6 */
  1773. switch (radeon_encoder->encoder_id) {
  1774. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1775. if (dig->linkb)
  1776. return 1;
  1777. else
  1778. return 0;
  1779. break;
  1780. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1781. if (dig->linkb)
  1782. return 3;
  1783. else
  1784. return 2;
  1785. break;
  1786. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1787. if (dig->linkb)
  1788. return 5;
  1789. else
  1790. return 4;
  1791. break;
  1792. }
  1793. } else if (ASIC_IS_DCE4(rdev)) {
  1794. /* DCE4/5 */
  1795. if (ASIC_IS_DCE41(rdev) && !ASIC_IS_DCE61(rdev)) {
  1796. /* ontario follows DCE4 */
  1797. if (rdev->family == CHIP_PALM) {
  1798. if (dig->linkb)
  1799. return 1;
  1800. else
  1801. return 0;
  1802. } else
  1803. /* llano follows DCE3.2 */
  1804. return radeon_crtc->crtc_id;
  1805. } else {
  1806. switch (radeon_encoder->encoder_id) {
  1807. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1808. if (dig->linkb)
  1809. return 1;
  1810. else
  1811. return 0;
  1812. break;
  1813. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1814. if (dig->linkb)
  1815. return 3;
  1816. else
  1817. return 2;
  1818. break;
  1819. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1820. if (dig->linkb)
  1821. return 5;
  1822. else
  1823. return 4;
  1824. break;
  1825. }
  1826. }
  1827. }
  1828. /* on DCE32 and encoder can driver any block so just crtc id */
  1829. if (ASIC_IS_DCE32(rdev)) {
  1830. return radeon_crtc->crtc_id;
  1831. }
  1832. /* on DCE3 - LVTMA can only be driven by DIGB */
  1833. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1834. struct radeon_encoder *radeon_test_encoder;
  1835. if (encoder == test_encoder)
  1836. continue;
  1837. if (!radeon_encoder_is_digital(test_encoder))
  1838. continue;
  1839. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1840. dig = radeon_test_encoder->enc_priv;
  1841. if (dig->dig_encoder >= 0)
  1842. dig_enc_in_use |= (1 << dig->dig_encoder);
  1843. }
  1844. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1845. if (dig_enc_in_use & 0x2)
  1846. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1847. return 1;
  1848. }
  1849. if (!(dig_enc_in_use & 1))
  1850. return 0;
  1851. return 1;
  1852. }
  1853. /* This only needs to be called once at startup */
  1854. void
  1855. radeon_atom_encoder_init(struct radeon_device *rdev)
  1856. {
  1857. struct drm_device *dev = rdev->ddev;
  1858. struct drm_encoder *encoder;
  1859. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1860. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1861. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  1862. switch (radeon_encoder->encoder_id) {
  1863. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1864. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1865. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1866. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1867. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1868. break;
  1869. default:
  1870. break;
  1871. }
  1872. if (ext_encoder && (ASIC_IS_DCE41(rdev) || ASIC_IS_DCE61(rdev)))
  1873. atombios_external_encoder_setup(encoder, ext_encoder,
  1874. EXTERNAL_ENCODER_ACTION_V3_ENCODER_INIT);
  1875. }
  1876. }
  1877. static void
  1878. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1879. struct drm_display_mode *mode,
  1880. struct drm_display_mode *adjusted_mode)
  1881. {
  1882. struct drm_device *dev = encoder->dev;
  1883. struct radeon_device *rdev = dev->dev_private;
  1884. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1885. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1886. /* need to call this here rather than in prepare() since we need some crtc info */
  1887. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1888. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1889. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1890. atombios_yuv_setup(encoder, true);
  1891. else
  1892. atombios_yuv_setup(encoder, false);
  1893. }
  1894. switch (radeon_encoder->encoder_id) {
  1895. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1896. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1897. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1898. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1899. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1900. break;
  1901. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1902. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1903. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1904. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1905. /* handled in dpms */
  1906. break;
  1907. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1908. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1909. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1910. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1911. break;
  1912. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1913. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1914. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1915. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1916. atombios_dac_setup(encoder, ATOM_ENABLE);
  1917. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1918. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1919. atombios_tv_setup(encoder, ATOM_ENABLE);
  1920. else
  1921. atombios_tv_setup(encoder, ATOM_DISABLE);
  1922. }
  1923. break;
  1924. }
  1925. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1926. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1927. if (rdev->asic->display.hdmi_enable)
  1928. radeon_hdmi_enable(rdev, encoder, true);
  1929. if (rdev->asic->display.hdmi_setmode)
  1930. radeon_hdmi_setmode(rdev, encoder, adjusted_mode);
  1931. }
  1932. }
  1933. static bool
  1934. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1935. {
  1936. struct drm_device *dev = encoder->dev;
  1937. struct radeon_device *rdev = dev->dev_private;
  1938. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1939. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1940. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1941. ATOM_DEVICE_CV_SUPPORT |
  1942. ATOM_DEVICE_CRT_SUPPORT)) {
  1943. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1944. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1945. uint8_t frev, crev;
  1946. memset(&args, 0, sizeof(args));
  1947. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1948. return false;
  1949. args.sDacload.ucMisc = 0;
  1950. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1951. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1952. args.sDacload.ucDacType = ATOM_DAC_A;
  1953. else
  1954. args.sDacload.ucDacType = ATOM_DAC_B;
  1955. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1956. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1957. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1958. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1959. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1960. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1961. if (crev >= 3)
  1962. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1963. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1964. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1965. if (crev >= 3)
  1966. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1967. }
  1968. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1969. return true;
  1970. } else
  1971. return false;
  1972. }
  1973. static enum drm_connector_status
  1974. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1975. {
  1976. struct drm_device *dev = encoder->dev;
  1977. struct radeon_device *rdev = dev->dev_private;
  1978. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1979. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1980. uint32_t bios_0_scratch;
  1981. if (!atombios_dac_load_detect(encoder, connector)) {
  1982. DRM_DEBUG_KMS("detect returned false \n");
  1983. return connector_status_unknown;
  1984. }
  1985. if (rdev->family >= CHIP_R600)
  1986. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1987. else
  1988. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1989. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1990. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1991. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1992. return connector_status_connected;
  1993. }
  1994. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1995. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1996. return connector_status_connected;
  1997. }
  1998. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1999. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2000. return connector_status_connected;
  2001. }
  2002. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2003. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2004. return connector_status_connected; /* CTV */
  2005. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2006. return connector_status_connected; /* STV */
  2007. }
  2008. return connector_status_disconnected;
  2009. }
  2010. static enum drm_connector_status
  2011. radeon_atom_dig_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  2012. {
  2013. struct drm_device *dev = encoder->dev;
  2014. struct radeon_device *rdev = dev->dev_private;
  2015. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2016. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2017. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2018. u32 bios_0_scratch;
  2019. if (!ASIC_IS_DCE4(rdev))
  2020. return connector_status_unknown;
  2021. if (!ext_encoder)
  2022. return connector_status_unknown;
  2023. if ((radeon_connector->devices & ATOM_DEVICE_CRT_SUPPORT) == 0)
  2024. return connector_status_unknown;
  2025. /* load detect on the dp bridge */
  2026. atombios_external_encoder_setup(encoder, ext_encoder,
  2027. EXTERNAL_ENCODER_ACTION_V3_DACLOAD_DETECTION);
  2028. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  2029. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  2030. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  2031. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  2032. return connector_status_connected;
  2033. }
  2034. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  2035. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  2036. return connector_status_connected;
  2037. }
  2038. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  2039. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  2040. return connector_status_connected;
  2041. }
  2042. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  2043. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  2044. return connector_status_connected; /* CTV */
  2045. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  2046. return connector_status_connected; /* STV */
  2047. }
  2048. return connector_status_disconnected;
  2049. }
  2050. void
  2051. radeon_atom_ext_encoder_setup_ddc(struct drm_encoder *encoder)
  2052. {
  2053. struct drm_encoder *ext_encoder = radeon_get_external_encoder(encoder);
  2054. if (ext_encoder)
  2055. /* ddc_setup on the dp bridge */
  2056. atombios_external_encoder_setup(encoder, ext_encoder,
  2057. EXTERNAL_ENCODER_ACTION_V3_DDC_SETUP);
  2058. }
  2059. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  2060. {
  2061. struct radeon_device *rdev = encoder->dev->dev_private;
  2062. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2063. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  2064. if ((radeon_encoder->active_device &
  2065. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2066. (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
  2067. ENCODER_OBJECT_ID_NONE)) {
  2068. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  2069. if (dig) {
  2070. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  2071. if (radeon_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT) {
  2072. if (rdev->family >= CHIP_R600)
  2073. dig->afmt = rdev->mode_info.afmt[dig->dig_encoder];
  2074. else
  2075. /* RS600/690/740 have only 1 afmt block */
  2076. dig->afmt = rdev->mode_info.afmt[0];
  2077. }
  2078. }
  2079. }
  2080. radeon_atom_output_lock(encoder, true);
  2081. if (connector) {
  2082. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  2083. /* select the clock/data port if it uses a router */
  2084. if (radeon_connector->router.cd_valid)
  2085. radeon_router_select_cd_port(radeon_connector);
  2086. /* turn eDP panel on for mode set */
  2087. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2088. atombios_set_edp_panel_power(connector,
  2089. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2090. }
  2091. /* this is needed for the pll/ss setup to work correctly in some cases */
  2092. atombios_set_encoder_crtc_source(encoder);
  2093. }
  2094. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  2095. {
  2096. /* need to call this here as we need the crtc set up */
  2097. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2098. radeon_atom_output_lock(encoder, false);
  2099. }
  2100. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  2101. {
  2102. struct drm_device *dev = encoder->dev;
  2103. struct radeon_device *rdev = dev->dev_private;
  2104. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2105. struct radeon_encoder_atom_dig *dig;
  2106. /* check for pre-DCE3 cards with shared encoders;
  2107. * can't really use the links individually, so don't disable
  2108. * the encoder if it's in use by another connector
  2109. */
  2110. if (!ASIC_IS_DCE3(rdev)) {
  2111. struct drm_encoder *other_encoder;
  2112. struct radeon_encoder *other_radeon_encoder;
  2113. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  2114. other_radeon_encoder = to_radeon_encoder(other_encoder);
  2115. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  2116. drm_helper_encoder_in_use(other_encoder))
  2117. goto disable_done;
  2118. }
  2119. }
  2120. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2121. switch (radeon_encoder->encoder_id) {
  2122. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2123. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2124. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2125. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2126. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  2127. break;
  2128. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2129. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2130. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2131. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2132. /* handled in dpms */
  2133. break;
  2134. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2135. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2136. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2137. atombios_dvo_setup(encoder, ATOM_DISABLE);
  2138. break;
  2139. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2140. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2141. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2142. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2143. atombios_dac_setup(encoder, ATOM_DISABLE);
  2144. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  2145. atombios_tv_setup(encoder, ATOM_DISABLE);
  2146. break;
  2147. }
  2148. disable_done:
  2149. if (radeon_encoder_is_digital(encoder)) {
  2150. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2151. if (rdev->asic->display.hdmi_enable)
  2152. radeon_hdmi_enable(rdev, encoder, false);
  2153. }
  2154. dig = radeon_encoder->enc_priv;
  2155. dig->dig_encoder = -1;
  2156. }
  2157. radeon_encoder->active_device = 0;
  2158. }
  2159. /* these are handled by the primary encoders */
  2160. static void radeon_atom_ext_prepare(struct drm_encoder *encoder)
  2161. {
  2162. }
  2163. static void radeon_atom_ext_commit(struct drm_encoder *encoder)
  2164. {
  2165. }
  2166. static void
  2167. radeon_atom_ext_mode_set(struct drm_encoder *encoder,
  2168. struct drm_display_mode *mode,
  2169. struct drm_display_mode *adjusted_mode)
  2170. {
  2171. }
  2172. static void radeon_atom_ext_disable(struct drm_encoder *encoder)
  2173. {
  2174. }
  2175. static void
  2176. radeon_atom_ext_dpms(struct drm_encoder *encoder, int mode)
  2177. {
  2178. }
  2179. static bool radeon_atom_ext_mode_fixup(struct drm_encoder *encoder,
  2180. const struct drm_display_mode *mode,
  2181. struct drm_display_mode *adjusted_mode)
  2182. {
  2183. return true;
  2184. }
  2185. static const struct drm_encoder_helper_funcs radeon_atom_ext_helper_funcs = {
  2186. .dpms = radeon_atom_ext_dpms,
  2187. .mode_fixup = radeon_atom_ext_mode_fixup,
  2188. .prepare = radeon_atom_ext_prepare,
  2189. .mode_set = radeon_atom_ext_mode_set,
  2190. .commit = radeon_atom_ext_commit,
  2191. .disable = radeon_atom_ext_disable,
  2192. /* no detect for TMDS/LVDS yet */
  2193. };
  2194. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  2195. .dpms = radeon_atom_encoder_dpms,
  2196. .mode_fixup = radeon_atom_mode_fixup,
  2197. .prepare = radeon_atom_encoder_prepare,
  2198. .mode_set = radeon_atom_encoder_mode_set,
  2199. .commit = radeon_atom_encoder_commit,
  2200. .disable = radeon_atom_encoder_disable,
  2201. .detect = radeon_atom_dig_detect,
  2202. };
  2203. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  2204. .dpms = radeon_atom_encoder_dpms,
  2205. .mode_fixup = radeon_atom_mode_fixup,
  2206. .prepare = radeon_atom_encoder_prepare,
  2207. .mode_set = radeon_atom_encoder_mode_set,
  2208. .commit = radeon_atom_encoder_commit,
  2209. .detect = radeon_atom_dac_detect,
  2210. };
  2211. void radeon_enc_destroy(struct drm_encoder *encoder)
  2212. {
  2213. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  2214. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2215. radeon_atom_backlight_exit(radeon_encoder);
  2216. kfree(radeon_encoder->enc_priv);
  2217. drm_encoder_cleanup(encoder);
  2218. kfree(radeon_encoder);
  2219. }
  2220. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  2221. .destroy = radeon_enc_destroy,
  2222. };
  2223. static struct radeon_encoder_atom_dac *
  2224. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  2225. {
  2226. struct drm_device *dev = radeon_encoder->base.dev;
  2227. struct radeon_device *rdev = dev->dev_private;
  2228. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  2229. if (!dac)
  2230. return NULL;
  2231. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  2232. return dac;
  2233. }
  2234. static struct radeon_encoder_atom_dig *
  2235. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  2236. {
  2237. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  2238. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  2239. if (!dig)
  2240. return NULL;
  2241. /* coherent mode by default */
  2242. dig->coherent_mode = true;
  2243. dig->dig_encoder = -1;
  2244. if (encoder_enum == 2)
  2245. dig->linkb = true;
  2246. else
  2247. dig->linkb = false;
  2248. return dig;
  2249. }
  2250. void
  2251. radeon_add_atom_encoder(struct drm_device *dev,
  2252. uint32_t encoder_enum,
  2253. uint32_t supported_device,
  2254. u16 caps)
  2255. {
  2256. struct radeon_device *rdev = dev->dev_private;
  2257. struct drm_encoder *encoder;
  2258. struct radeon_encoder *radeon_encoder;
  2259. /* see if we already added it */
  2260. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2261. radeon_encoder = to_radeon_encoder(encoder);
  2262. if (radeon_encoder->encoder_enum == encoder_enum) {
  2263. radeon_encoder->devices |= supported_device;
  2264. return;
  2265. }
  2266. }
  2267. /* add a new one */
  2268. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  2269. if (!radeon_encoder)
  2270. return;
  2271. encoder = &radeon_encoder->base;
  2272. switch (rdev->num_crtc) {
  2273. case 1:
  2274. encoder->possible_crtcs = 0x1;
  2275. break;
  2276. case 2:
  2277. default:
  2278. encoder->possible_crtcs = 0x3;
  2279. break;
  2280. case 4:
  2281. encoder->possible_crtcs = 0xf;
  2282. break;
  2283. case 6:
  2284. encoder->possible_crtcs = 0x3f;
  2285. break;
  2286. }
  2287. radeon_encoder->enc_priv = NULL;
  2288. radeon_encoder->encoder_enum = encoder_enum;
  2289. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2290. radeon_encoder->devices = supported_device;
  2291. radeon_encoder->rmx_type = RMX_OFF;
  2292. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  2293. radeon_encoder->is_ext_encoder = false;
  2294. radeon_encoder->caps = caps;
  2295. switch (radeon_encoder->encoder_id) {
  2296. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  2297. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  2298. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  2299. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  2300. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2301. radeon_encoder->rmx_type = RMX_FULL;
  2302. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2303. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2304. } else {
  2305. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2306. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2307. }
  2308. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2309. break;
  2310. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  2311. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2312. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2313. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2314. break;
  2315. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  2316. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2317. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2318. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  2319. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  2320. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  2321. break;
  2322. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  2323. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  2324. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  2325. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2326. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  2327. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2328. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2329. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  2330. radeon_encoder->rmx_type = RMX_FULL;
  2331. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2332. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  2333. } else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  2334. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2335. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2336. } else {
  2337. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2338. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  2339. }
  2340. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  2341. break;
  2342. case ENCODER_OBJECT_ID_SI170B:
  2343. case ENCODER_OBJECT_ID_CH7303:
  2344. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  2345. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  2346. case ENCODER_OBJECT_ID_TITFP513:
  2347. case ENCODER_OBJECT_ID_VT1623:
  2348. case ENCODER_OBJECT_ID_HDMI_SI1930:
  2349. case ENCODER_OBJECT_ID_TRAVIS:
  2350. case ENCODER_OBJECT_ID_NUTMEG:
  2351. /* these are handled by the primary encoders */
  2352. radeon_encoder->is_ext_encoder = true;
  2353. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2354. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  2355. else if (radeon_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  2356. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  2357. else
  2358. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  2359. drm_encoder_helper_add(encoder, &radeon_atom_ext_helper_funcs);
  2360. break;
  2361. }
  2362. }