exynos_drm_fimd.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/clk.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <video/of_display_timing.h>
  22. #include <video/samsung_fimd.h>
  23. #include <drm/exynos_drm.h>
  24. #include "exynos_drm_drv.h"
  25. #include "exynos_drm_fbdev.h"
  26. #include "exynos_drm_crtc.h"
  27. #include "exynos_drm_iommu.h"
  28. /*
  29. * FIMD is stand for Fully Interactive Mobile Display and
  30. * as a display controller, it transfers contents drawn on memory
  31. * to a LCD Panel through Display Interfaces such as RGB or
  32. * CPU Interface.
  33. */
  34. /* position control register for hardware window 0, 2 ~ 4.*/
  35. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  36. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  37. /*
  38. * size control register for hardware windows 0 and alpha control register
  39. * for hardware windows 1 ~ 4
  40. */
  41. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  42. /* size control register for hardware windows 1 ~ 2. */
  43. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  44. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  45. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  46. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  47. /* color key control register for hardware window 1 ~ 4. */
  48. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  49. /* color key value register for hardware window 1 ~ 4. */
  50. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  51. /* FIMD has totally five hardware windows. */
  52. #define WINDOWS_NR 5
  53. #define get_fimd_context(dev) platform_get_drvdata(to_platform_device(dev))
  54. struct fimd_driver_data {
  55. unsigned int timing_base;
  56. };
  57. static struct fimd_driver_data exynos4_fimd_driver_data = {
  58. .timing_base = 0x0,
  59. };
  60. static struct fimd_driver_data exynos5_fimd_driver_data = {
  61. .timing_base = 0x20000,
  62. };
  63. struct fimd_win_data {
  64. unsigned int offset_x;
  65. unsigned int offset_y;
  66. unsigned int ovl_width;
  67. unsigned int ovl_height;
  68. unsigned int fb_width;
  69. unsigned int fb_height;
  70. unsigned int bpp;
  71. dma_addr_t dma_addr;
  72. unsigned int buf_offsize;
  73. unsigned int line_size; /* bytes */
  74. bool enabled;
  75. bool resume;
  76. };
  77. struct fimd_context {
  78. struct exynos_drm_subdrv subdrv;
  79. int irq;
  80. struct drm_crtc *crtc;
  81. struct clk *bus_clk;
  82. struct clk *lcd_clk;
  83. void __iomem *regs;
  84. struct fimd_win_data win_data[WINDOWS_NR];
  85. unsigned int clkdiv;
  86. unsigned int default_win;
  87. unsigned long irq_flags;
  88. u32 vidcon0;
  89. u32 vidcon1;
  90. bool suspended;
  91. struct mutex lock;
  92. wait_queue_head_t wait_vsync_queue;
  93. atomic_t wait_vsync_event;
  94. struct exynos_drm_panel_info *panel;
  95. };
  96. #ifdef CONFIG_OF
  97. static const struct of_device_id fimd_driver_dt_match[] = {
  98. { .compatible = "samsung,exynos4210-fimd",
  99. .data = &exynos4_fimd_driver_data },
  100. { .compatible = "samsung,exynos5250-fimd",
  101. .data = &exynos5_fimd_driver_data },
  102. {},
  103. };
  104. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  105. #endif
  106. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  107. struct platform_device *pdev)
  108. {
  109. #ifdef CONFIG_OF
  110. const struct of_device_id *of_id =
  111. of_match_device(fimd_driver_dt_match, &pdev->dev);
  112. if (of_id)
  113. return (struct fimd_driver_data *)of_id->data;
  114. #endif
  115. return (struct fimd_driver_data *)
  116. platform_get_device_id(pdev)->driver_data;
  117. }
  118. static bool fimd_display_is_connected(struct device *dev)
  119. {
  120. DRM_DEBUG_KMS("%s\n", __FILE__);
  121. /* TODO. */
  122. return true;
  123. }
  124. static void *fimd_get_panel(struct device *dev)
  125. {
  126. struct fimd_context *ctx = get_fimd_context(dev);
  127. DRM_DEBUG_KMS("%s\n", __FILE__);
  128. return ctx->panel;
  129. }
  130. static int fimd_check_timing(struct device *dev, void *timing)
  131. {
  132. DRM_DEBUG_KMS("%s\n", __FILE__);
  133. /* TODO. */
  134. return 0;
  135. }
  136. static int fimd_display_power_on(struct device *dev, int mode)
  137. {
  138. DRM_DEBUG_KMS("%s\n", __FILE__);
  139. /* TODO */
  140. return 0;
  141. }
  142. static struct exynos_drm_display_ops fimd_display_ops = {
  143. .type = EXYNOS_DISPLAY_TYPE_LCD,
  144. .is_connected = fimd_display_is_connected,
  145. .get_panel = fimd_get_panel,
  146. .check_timing = fimd_check_timing,
  147. .power_on = fimd_display_power_on,
  148. };
  149. static void fimd_dpms(struct device *subdrv_dev, int mode)
  150. {
  151. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  152. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  153. mutex_lock(&ctx->lock);
  154. switch (mode) {
  155. case DRM_MODE_DPMS_ON:
  156. /*
  157. * enable fimd hardware only if suspended status.
  158. *
  159. * P.S. fimd_dpms function would be called at booting time so
  160. * clk_enable could be called double time.
  161. */
  162. if (ctx->suspended)
  163. pm_runtime_get_sync(subdrv_dev);
  164. break;
  165. case DRM_MODE_DPMS_STANDBY:
  166. case DRM_MODE_DPMS_SUSPEND:
  167. case DRM_MODE_DPMS_OFF:
  168. if (!ctx->suspended)
  169. pm_runtime_put_sync(subdrv_dev);
  170. break;
  171. default:
  172. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  173. break;
  174. }
  175. mutex_unlock(&ctx->lock);
  176. }
  177. static void fimd_apply(struct device *subdrv_dev)
  178. {
  179. struct fimd_context *ctx = get_fimd_context(subdrv_dev);
  180. struct exynos_drm_manager *mgr = ctx->subdrv.manager;
  181. struct exynos_drm_manager_ops *mgr_ops = mgr->ops;
  182. struct exynos_drm_overlay_ops *ovl_ops = mgr->overlay_ops;
  183. struct fimd_win_data *win_data;
  184. int i;
  185. DRM_DEBUG_KMS("%s\n", __FILE__);
  186. for (i = 0; i < WINDOWS_NR; i++) {
  187. win_data = &ctx->win_data[i];
  188. if (win_data->enabled && (ovl_ops && ovl_ops->commit))
  189. ovl_ops->commit(subdrv_dev, i);
  190. }
  191. if (mgr_ops && mgr_ops->commit)
  192. mgr_ops->commit(subdrv_dev);
  193. }
  194. static void fimd_commit(struct device *dev)
  195. {
  196. struct fimd_context *ctx = get_fimd_context(dev);
  197. struct exynos_drm_panel_info *panel = ctx->panel;
  198. struct fb_videomode *timing = &panel->timing;
  199. struct fimd_driver_data *driver_data;
  200. struct platform_device *pdev = to_platform_device(dev);
  201. u32 val;
  202. driver_data = drm_fimd_get_driver_data(pdev);
  203. if (ctx->suspended)
  204. return;
  205. DRM_DEBUG_KMS("%s\n", __FILE__);
  206. /* setup polarity values from machine code. */
  207. writel(ctx->vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  208. /* setup vertical timing values. */
  209. val = VIDTCON0_VBPD(timing->upper_margin - 1) |
  210. VIDTCON0_VFPD(timing->lower_margin - 1) |
  211. VIDTCON0_VSPW(timing->vsync_len - 1);
  212. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  213. /* setup horizontal timing values. */
  214. val = VIDTCON1_HBPD(timing->left_margin - 1) |
  215. VIDTCON1_HFPD(timing->right_margin - 1) |
  216. VIDTCON1_HSPW(timing->hsync_len - 1);
  217. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  218. /* setup horizontal and vertical display size. */
  219. val = VIDTCON2_LINEVAL(timing->yres - 1) |
  220. VIDTCON2_HOZVAL(timing->xres - 1) |
  221. VIDTCON2_LINEVAL_E(timing->yres - 1) |
  222. VIDTCON2_HOZVAL_E(timing->xres - 1);
  223. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  224. /* setup clock source, clock divider, enable dma. */
  225. val = ctx->vidcon0;
  226. val &= ~(VIDCON0_CLKVAL_F_MASK | VIDCON0_CLKDIR);
  227. if (ctx->clkdiv > 1)
  228. val |= VIDCON0_CLKVAL_F(ctx->clkdiv - 1) | VIDCON0_CLKDIR;
  229. else
  230. val &= ~VIDCON0_CLKDIR; /* 1:1 clock */
  231. /*
  232. * fields of register with prefix '_F' would be updated
  233. * at vsync(same as dma start)
  234. */
  235. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  236. writel(val, ctx->regs + VIDCON0);
  237. }
  238. static int fimd_enable_vblank(struct device *dev)
  239. {
  240. struct fimd_context *ctx = get_fimd_context(dev);
  241. u32 val;
  242. DRM_DEBUG_KMS("%s\n", __FILE__);
  243. if (ctx->suspended)
  244. return -EPERM;
  245. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  246. val = readl(ctx->regs + VIDINTCON0);
  247. val |= VIDINTCON0_INT_ENABLE;
  248. val |= VIDINTCON0_INT_FRAME;
  249. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  250. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  251. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  252. val |= VIDINTCON0_FRAMESEL1_NONE;
  253. writel(val, ctx->regs + VIDINTCON0);
  254. }
  255. return 0;
  256. }
  257. static void fimd_disable_vblank(struct device *dev)
  258. {
  259. struct fimd_context *ctx = get_fimd_context(dev);
  260. u32 val;
  261. DRM_DEBUG_KMS("%s\n", __FILE__);
  262. if (ctx->suspended)
  263. return;
  264. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  265. val = readl(ctx->regs + VIDINTCON0);
  266. val &= ~VIDINTCON0_INT_FRAME;
  267. val &= ~VIDINTCON0_INT_ENABLE;
  268. writel(val, ctx->regs + VIDINTCON0);
  269. }
  270. }
  271. static void fimd_wait_for_vblank(struct device *dev)
  272. {
  273. struct fimd_context *ctx = get_fimd_context(dev);
  274. if (ctx->suspended)
  275. return;
  276. atomic_set(&ctx->wait_vsync_event, 1);
  277. /*
  278. * wait for FIMD to signal VSYNC interrupt or return after
  279. * timeout which is set to 50ms (refresh rate of 20).
  280. */
  281. if (!wait_event_timeout(ctx->wait_vsync_queue,
  282. !atomic_read(&ctx->wait_vsync_event),
  283. DRM_HZ/20))
  284. DRM_DEBUG_KMS("vblank wait timed out.\n");
  285. }
  286. static struct exynos_drm_manager_ops fimd_manager_ops = {
  287. .dpms = fimd_dpms,
  288. .apply = fimd_apply,
  289. .commit = fimd_commit,
  290. .enable_vblank = fimd_enable_vblank,
  291. .disable_vblank = fimd_disable_vblank,
  292. .wait_for_vblank = fimd_wait_for_vblank,
  293. };
  294. static void fimd_win_mode_set(struct device *dev,
  295. struct exynos_drm_overlay *overlay)
  296. {
  297. struct fimd_context *ctx = get_fimd_context(dev);
  298. struct fimd_win_data *win_data;
  299. int win;
  300. unsigned long offset;
  301. DRM_DEBUG_KMS("%s\n", __FILE__);
  302. if (!overlay) {
  303. dev_err(dev, "overlay is NULL\n");
  304. return;
  305. }
  306. win = overlay->zpos;
  307. if (win == DEFAULT_ZPOS)
  308. win = ctx->default_win;
  309. if (win < 0 || win > WINDOWS_NR)
  310. return;
  311. offset = overlay->fb_x * (overlay->bpp >> 3);
  312. offset += overlay->fb_y * overlay->pitch;
  313. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  314. win_data = &ctx->win_data[win];
  315. win_data->offset_x = overlay->crtc_x;
  316. win_data->offset_y = overlay->crtc_y;
  317. win_data->ovl_width = overlay->crtc_width;
  318. win_data->ovl_height = overlay->crtc_height;
  319. win_data->fb_width = overlay->fb_width;
  320. win_data->fb_height = overlay->fb_height;
  321. win_data->dma_addr = overlay->dma_addr[0] + offset;
  322. win_data->bpp = overlay->bpp;
  323. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  324. (overlay->bpp >> 3);
  325. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  326. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  327. win_data->offset_x, win_data->offset_y);
  328. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  329. win_data->ovl_width, win_data->ovl_height);
  330. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  331. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  332. overlay->fb_width, overlay->crtc_width);
  333. }
  334. static void fimd_win_set_pixfmt(struct device *dev, unsigned int win)
  335. {
  336. struct fimd_context *ctx = get_fimd_context(dev);
  337. struct fimd_win_data *win_data = &ctx->win_data[win];
  338. unsigned long val;
  339. DRM_DEBUG_KMS("%s\n", __FILE__);
  340. val = WINCONx_ENWIN;
  341. switch (win_data->bpp) {
  342. case 1:
  343. val |= WINCON0_BPPMODE_1BPP;
  344. val |= WINCONx_BITSWP;
  345. val |= WINCONx_BURSTLEN_4WORD;
  346. break;
  347. case 2:
  348. val |= WINCON0_BPPMODE_2BPP;
  349. val |= WINCONx_BITSWP;
  350. val |= WINCONx_BURSTLEN_8WORD;
  351. break;
  352. case 4:
  353. val |= WINCON0_BPPMODE_4BPP;
  354. val |= WINCONx_BITSWP;
  355. val |= WINCONx_BURSTLEN_8WORD;
  356. break;
  357. case 8:
  358. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  359. val |= WINCONx_BURSTLEN_8WORD;
  360. val |= WINCONx_BYTSWP;
  361. break;
  362. case 16:
  363. val |= WINCON0_BPPMODE_16BPP_565;
  364. val |= WINCONx_HAWSWP;
  365. val |= WINCONx_BURSTLEN_16WORD;
  366. break;
  367. case 24:
  368. val |= WINCON0_BPPMODE_24BPP_888;
  369. val |= WINCONx_WSWP;
  370. val |= WINCONx_BURSTLEN_16WORD;
  371. break;
  372. case 32:
  373. val |= WINCON1_BPPMODE_28BPP_A4888
  374. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  375. val |= WINCONx_WSWP;
  376. val |= WINCONx_BURSTLEN_16WORD;
  377. break;
  378. default:
  379. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  380. val |= WINCON0_BPPMODE_24BPP_888;
  381. val |= WINCONx_WSWP;
  382. val |= WINCONx_BURSTLEN_16WORD;
  383. break;
  384. }
  385. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  386. writel(val, ctx->regs + WINCON(win));
  387. }
  388. static void fimd_win_set_colkey(struct device *dev, unsigned int win)
  389. {
  390. struct fimd_context *ctx = get_fimd_context(dev);
  391. unsigned int keycon0 = 0, keycon1 = 0;
  392. DRM_DEBUG_KMS("%s\n", __FILE__);
  393. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  394. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  395. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  396. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  397. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  398. }
  399. static void fimd_win_commit(struct device *dev, int zpos)
  400. {
  401. struct fimd_context *ctx = get_fimd_context(dev);
  402. struct fimd_win_data *win_data;
  403. int win = zpos;
  404. unsigned long val, alpha, size;
  405. unsigned int last_x;
  406. unsigned int last_y;
  407. DRM_DEBUG_KMS("%s\n", __FILE__);
  408. if (ctx->suspended)
  409. return;
  410. if (win == DEFAULT_ZPOS)
  411. win = ctx->default_win;
  412. if (win < 0 || win > WINDOWS_NR)
  413. return;
  414. win_data = &ctx->win_data[win];
  415. /*
  416. * SHADOWCON register is used for enabling timing.
  417. *
  418. * for example, once only width value of a register is set,
  419. * if the dma is started then fimd hardware could malfunction so
  420. * with protect window setting, the register fields with prefix '_F'
  421. * wouldn't be updated at vsync also but updated once unprotect window
  422. * is set.
  423. */
  424. /* protect windows */
  425. val = readl(ctx->regs + SHADOWCON);
  426. val |= SHADOWCON_WINx_PROTECT(win);
  427. writel(val, ctx->regs + SHADOWCON);
  428. /* buffer start address */
  429. val = (unsigned long)win_data->dma_addr;
  430. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  431. /* buffer end address */
  432. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  433. val = (unsigned long)(win_data->dma_addr + size);
  434. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  435. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  436. (unsigned long)win_data->dma_addr, val, size);
  437. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  438. win_data->ovl_width, win_data->ovl_height);
  439. /* buffer size */
  440. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  441. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  442. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  443. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  444. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  445. /* OSD position */
  446. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  447. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  448. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  449. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  450. writel(val, ctx->regs + VIDOSD_A(win));
  451. last_x = win_data->offset_x + win_data->ovl_width;
  452. if (last_x)
  453. last_x--;
  454. last_y = win_data->offset_y + win_data->ovl_height;
  455. if (last_y)
  456. last_y--;
  457. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  458. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  459. writel(val, ctx->regs + VIDOSD_B(win));
  460. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  461. win_data->offset_x, win_data->offset_y, last_x, last_y);
  462. /* hardware window 0 doesn't support alpha channel. */
  463. if (win != 0) {
  464. /* OSD alpha */
  465. alpha = VIDISD14C_ALPHA1_R(0xf) |
  466. VIDISD14C_ALPHA1_G(0xf) |
  467. VIDISD14C_ALPHA1_B(0xf);
  468. writel(alpha, ctx->regs + VIDOSD_C(win));
  469. }
  470. /* OSD size */
  471. if (win != 3 && win != 4) {
  472. u32 offset = VIDOSD_D(win);
  473. if (win == 0)
  474. offset = VIDOSD_C(win);
  475. val = win_data->ovl_width * win_data->ovl_height;
  476. writel(val, ctx->regs + offset);
  477. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  478. }
  479. fimd_win_set_pixfmt(dev, win);
  480. /* hardware window 0 doesn't support color key. */
  481. if (win != 0)
  482. fimd_win_set_colkey(dev, win);
  483. /* wincon */
  484. val = readl(ctx->regs + WINCON(win));
  485. val |= WINCONx_ENWIN;
  486. writel(val, ctx->regs + WINCON(win));
  487. /* Enable DMA channel and unprotect windows */
  488. val = readl(ctx->regs + SHADOWCON);
  489. val |= SHADOWCON_CHx_ENABLE(win);
  490. val &= ~SHADOWCON_WINx_PROTECT(win);
  491. writel(val, ctx->regs + SHADOWCON);
  492. win_data->enabled = true;
  493. }
  494. static void fimd_win_disable(struct device *dev, int zpos)
  495. {
  496. struct fimd_context *ctx = get_fimd_context(dev);
  497. struct fimd_win_data *win_data;
  498. int win = zpos;
  499. u32 val;
  500. DRM_DEBUG_KMS("%s\n", __FILE__);
  501. if (win == DEFAULT_ZPOS)
  502. win = ctx->default_win;
  503. if (win < 0 || win > WINDOWS_NR)
  504. return;
  505. win_data = &ctx->win_data[win];
  506. if (ctx->suspended) {
  507. /* do not resume this window*/
  508. win_data->resume = false;
  509. return;
  510. }
  511. /* protect windows */
  512. val = readl(ctx->regs + SHADOWCON);
  513. val |= SHADOWCON_WINx_PROTECT(win);
  514. writel(val, ctx->regs + SHADOWCON);
  515. /* wincon */
  516. val = readl(ctx->regs + WINCON(win));
  517. val &= ~WINCONx_ENWIN;
  518. writel(val, ctx->regs + WINCON(win));
  519. /* unprotect windows */
  520. val = readl(ctx->regs + SHADOWCON);
  521. val &= ~SHADOWCON_CHx_ENABLE(win);
  522. val &= ~SHADOWCON_WINx_PROTECT(win);
  523. writel(val, ctx->regs + SHADOWCON);
  524. win_data->enabled = false;
  525. }
  526. static struct exynos_drm_overlay_ops fimd_overlay_ops = {
  527. .mode_set = fimd_win_mode_set,
  528. .commit = fimd_win_commit,
  529. .disable = fimd_win_disable,
  530. };
  531. static struct exynos_drm_manager fimd_manager = {
  532. .pipe = -1,
  533. .ops = &fimd_manager_ops,
  534. .overlay_ops = &fimd_overlay_ops,
  535. .display_ops = &fimd_display_ops,
  536. };
  537. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  538. {
  539. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  540. struct exynos_drm_subdrv *subdrv = &ctx->subdrv;
  541. struct drm_device *drm_dev = subdrv->drm_dev;
  542. struct exynos_drm_manager *manager = subdrv->manager;
  543. u32 val;
  544. val = readl(ctx->regs + VIDINTCON1);
  545. if (val & VIDINTCON1_INT_FRAME)
  546. /* VSYNC interrupt */
  547. writel(VIDINTCON1_INT_FRAME, ctx->regs + VIDINTCON1);
  548. /* check the crtc is detached already from encoder */
  549. if (manager->pipe < 0)
  550. goto out;
  551. drm_handle_vblank(drm_dev, manager->pipe);
  552. exynos_drm_crtc_finish_pageflip(drm_dev, manager->pipe);
  553. /* set wait vsync event to zero and wake up queue. */
  554. if (atomic_read(&ctx->wait_vsync_event)) {
  555. atomic_set(&ctx->wait_vsync_event, 0);
  556. DRM_WAKEUP(&ctx->wait_vsync_queue);
  557. }
  558. out:
  559. return IRQ_HANDLED;
  560. }
  561. static int fimd_subdrv_probe(struct drm_device *drm_dev, struct device *dev)
  562. {
  563. DRM_DEBUG_KMS("%s\n", __FILE__);
  564. /*
  565. * enable drm irq mode.
  566. * - with irq_enabled = 1, we can use the vblank feature.
  567. *
  568. * P.S. note that we wouldn't use drm irq handler but
  569. * just specific driver own one instead because
  570. * drm framework supports only one irq handler.
  571. */
  572. drm_dev->irq_enabled = 1;
  573. /*
  574. * with vblank_disable_allowed = 1, vblank interrupt will be disabled
  575. * by drm timer once a current process gives up ownership of
  576. * vblank event.(after drm_vblank_put function is called)
  577. */
  578. drm_dev->vblank_disable_allowed = 1;
  579. /* attach this sub driver to iommu mapping if supported. */
  580. if (is_drm_iommu_supported(drm_dev))
  581. drm_iommu_attach_device(drm_dev, dev);
  582. return 0;
  583. }
  584. static void fimd_subdrv_remove(struct drm_device *drm_dev, struct device *dev)
  585. {
  586. DRM_DEBUG_KMS("%s\n", __FILE__);
  587. /* detach this sub driver from iommu mapping if supported. */
  588. if (is_drm_iommu_supported(drm_dev))
  589. drm_iommu_detach_device(drm_dev, dev);
  590. }
  591. static int fimd_calc_clkdiv(struct fimd_context *ctx,
  592. struct fb_videomode *timing)
  593. {
  594. unsigned long clk = clk_get_rate(ctx->lcd_clk);
  595. u32 retrace;
  596. u32 clkdiv;
  597. u32 best_framerate = 0;
  598. u32 framerate;
  599. DRM_DEBUG_KMS("%s\n", __FILE__);
  600. retrace = timing->left_margin + timing->hsync_len +
  601. timing->right_margin + timing->xres;
  602. retrace *= timing->upper_margin + timing->vsync_len +
  603. timing->lower_margin + timing->yres;
  604. /* default framerate is 60Hz */
  605. if (!timing->refresh)
  606. timing->refresh = 60;
  607. clk /= retrace;
  608. for (clkdiv = 1; clkdiv < 0x100; clkdiv++) {
  609. int tmp;
  610. /* get best framerate */
  611. framerate = clk / clkdiv;
  612. tmp = timing->refresh - framerate;
  613. if (tmp < 0) {
  614. best_framerate = framerate;
  615. continue;
  616. } else {
  617. if (!best_framerate)
  618. best_framerate = framerate;
  619. else if (tmp < (best_framerate - framerate))
  620. best_framerate = framerate;
  621. break;
  622. }
  623. }
  624. return clkdiv;
  625. }
  626. static void fimd_clear_win(struct fimd_context *ctx, int win)
  627. {
  628. u32 val;
  629. DRM_DEBUG_KMS("%s\n", __FILE__);
  630. writel(0, ctx->regs + WINCON(win));
  631. writel(0, ctx->regs + VIDOSD_A(win));
  632. writel(0, ctx->regs + VIDOSD_B(win));
  633. writel(0, ctx->regs + VIDOSD_C(win));
  634. if (win == 1 || win == 2)
  635. writel(0, ctx->regs + VIDOSD_D(win));
  636. val = readl(ctx->regs + SHADOWCON);
  637. val &= ~SHADOWCON_WINx_PROTECT(win);
  638. writel(val, ctx->regs + SHADOWCON);
  639. }
  640. static int fimd_clock(struct fimd_context *ctx, bool enable)
  641. {
  642. DRM_DEBUG_KMS("%s\n", __FILE__);
  643. if (enable) {
  644. int ret;
  645. ret = clk_prepare_enable(ctx->bus_clk);
  646. if (ret < 0)
  647. return ret;
  648. ret = clk_prepare_enable(ctx->lcd_clk);
  649. if (ret < 0) {
  650. clk_disable_unprepare(ctx->bus_clk);
  651. return ret;
  652. }
  653. } else {
  654. clk_disable_unprepare(ctx->lcd_clk);
  655. clk_disable_unprepare(ctx->bus_clk);
  656. }
  657. return 0;
  658. }
  659. static void fimd_window_suspend(struct device *dev)
  660. {
  661. struct fimd_context *ctx = get_fimd_context(dev);
  662. struct fimd_win_data *win_data;
  663. int i;
  664. for (i = 0; i < WINDOWS_NR; i++) {
  665. win_data = &ctx->win_data[i];
  666. win_data->resume = win_data->enabled;
  667. fimd_win_disable(dev, i);
  668. }
  669. fimd_wait_for_vblank(dev);
  670. }
  671. static void fimd_window_resume(struct device *dev)
  672. {
  673. struct fimd_context *ctx = get_fimd_context(dev);
  674. struct fimd_win_data *win_data;
  675. int i;
  676. for (i = 0; i < WINDOWS_NR; i++) {
  677. win_data = &ctx->win_data[i];
  678. win_data->enabled = win_data->resume;
  679. win_data->resume = false;
  680. }
  681. }
  682. static int fimd_activate(struct fimd_context *ctx, bool enable)
  683. {
  684. struct device *dev = ctx->subdrv.dev;
  685. if (enable) {
  686. int ret;
  687. ret = fimd_clock(ctx, true);
  688. if (ret < 0)
  689. return ret;
  690. ctx->suspended = false;
  691. /* if vblank was enabled status, enable it again. */
  692. if (test_and_clear_bit(0, &ctx->irq_flags))
  693. fimd_enable_vblank(dev);
  694. fimd_window_resume(dev);
  695. } else {
  696. fimd_window_suspend(dev);
  697. fimd_clock(ctx, false);
  698. ctx->suspended = true;
  699. }
  700. return 0;
  701. }
  702. static int fimd_probe(struct platform_device *pdev)
  703. {
  704. struct device *dev = &pdev->dev;
  705. struct fimd_context *ctx;
  706. struct exynos_drm_subdrv *subdrv;
  707. struct exynos_drm_fimd_pdata *pdata;
  708. struct exynos_drm_panel_info *panel;
  709. struct resource *res;
  710. int win;
  711. int ret = -EINVAL;
  712. DRM_DEBUG_KMS("%s\n", __FILE__);
  713. if (dev->of_node) {
  714. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  715. if (!pdata) {
  716. DRM_ERROR("memory allocation for pdata failed\n");
  717. return -ENOMEM;
  718. }
  719. ret = of_get_fb_videomode(dev->of_node, &pdata->panel.timing,
  720. OF_USE_NATIVE_MODE);
  721. if (ret) {
  722. DRM_ERROR("failed: of_get_fb_videomode() : %d\n", ret);
  723. return ret;
  724. }
  725. } else {
  726. pdata = dev->platform_data;
  727. if (!pdata) {
  728. DRM_ERROR("no platform data specified\n");
  729. return -EINVAL;
  730. }
  731. }
  732. panel = &pdata->panel;
  733. if (!panel) {
  734. dev_err(dev, "panel is null.\n");
  735. return -EINVAL;
  736. }
  737. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  738. if (!ctx)
  739. return -ENOMEM;
  740. ctx->bus_clk = devm_clk_get(dev, "fimd");
  741. if (IS_ERR(ctx->bus_clk)) {
  742. dev_err(dev, "failed to get bus clock\n");
  743. return PTR_ERR(ctx->bus_clk);
  744. }
  745. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  746. if (IS_ERR(ctx->lcd_clk)) {
  747. dev_err(dev, "failed to get lcd clock\n");
  748. return PTR_ERR(ctx->lcd_clk);
  749. }
  750. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  751. ctx->regs = devm_ioremap_resource(dev, res);
  752. if (IS_ERR(ctx->regs))
  753. return PTR_ERR(ctx->regs);
  754. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "vsync");
  755. if (!res) {
  756. dev_err(dev, "irq request failed.\n");
  757. return -ENXIO;
  758. }
  759. ctx->irq = res->start;
  760. ret = devm_request_irq(dev, ctx->irq, fimd_irq_handler,
  761. 0, "drm_fimd", ctx);
  762. if (ret) {
  763. dev_err(dev, "irq request failed.\n");
  764. return ret;
  765. }
  766. ctx->vidcon0 = pdata->vidcon0;
  767. ctx->vidcon1 = pdata->vidcon1;
  768. ctx->default_win = pdata->default_win;
  769. ctx->panel = panel;
  770. DRM_INIT_WAITQUEUE(&ctx->wait_vsync_queue);
  771. atomic_set(&ctx->wait_vsync_event, 0);
  772. subdrv = &ctx->subdrv;
  773. subdrv->dev = dev;
  774. subdrv->manager = &fimd_manager;
  775. subdrv->probe = fimd_subdrv_probe;
  776. subdrv->remove = fimd_subdrv_remove;
  777. mutex_init(&ctx->lock);
  778. platform_set_drvdata(pdev, ctx);
  779. pm_runtime_enable(dev);
  780. pm_runtime_get_sync(dev);
  781. ctx->clkdiv = fimd_calc_clkdiv(ctx, &panel->timing);
  782. panel->timing.pixclock = clk_get_rate(ctx->lcd_clk) / ctx->clkdiv;
  783. DRM_DEBUG_KMS("pixel clock = %d, clkdiv = %d\n",
  784. panel->timing.pixclock, ctx->clkdiv);
  785. for (win = 0; win < WINDOWS_NR; win++)
  786. fimd_clear_win(ctx, win);
  787. exynos_drm_subdrv_register(subdrv);
  788. return 0;
  789. }
  790. static int fimd_remove(struct platform_device *pdev)
  791. {
  792. struct device *dev = &pdev->dev;
  793. struct fimd_context *ctx = platform_get_drvdata(pdev);
  794. DRM_DEBUG_KMS("%s\n", __FILE__);
  795. exynos_drm_subdrv_unregister(&ctx->subdrv);
  796. if (ctx->suspended)
  797. goto out;
  798. pm_runtime_set_suspended(dev);
  799. pm_runtime_put_sync(dev);
  800. out:
  801. pm_runtime_disable(dev);
  802. return 0;
  803. }
  804. #ifdef CONFIG_PM_SLEEP
  805. static int fimd_suspend(struct device *dev)
  806. {
  807. struct fimd_context *ctx = get_fimd_context(dev);
  808. /*
  809. * do not use pm_runtime_suspend(). if pm_runtime_suspend() is
  810. * called here, an error would be returned by that interface
  811. * because the usage_count of pm runtime is more than 1.
  812. */
  813. if (!pm_runtime_suspended(dev))
  814. return fimd_activate(ctx, false);
  815. return 0;
  816. }
  817. static int fimd_resume(struct device *dev)
  818. {
  819. struct fimd_context *ctx = get_fimd_context(dev);
  820. /*
  821. * if entered to sleep when lcd panel was on, the usage_count
  822. * of pm runtime would still be 1 so in this case, fimd driver
  823. * should be on directly not drawing on pm runtime interface.
  824. */
  825. if (!pm_runtime_suspended(dev)) {
  826. int ret;
  827. ret = fimd_activate(ctx, true);
  828. if (ret < 0)
  829. return ret;
  830. /*
  831. * in case of dpms on(standby), fimd_apply function will
  832. * be called by encoder's dpms callback to update fimd's
  833. * registers but in case of sleep wakeup, it's not.
  834. * so fimd_apply function should be called at here.
  835. */
  836. fimd_apply(dev);
  837. }
  838. return 0;
  839. }
  840. #endif
  841. #ifdef CONFIG_PM_RUNTIME
  842. static int fimd_runtime_suspend(struct device *dev)
  843. {
  844. struct fimd_context *ctx = get_fimd_context(dev);
  845. DRM_DEBUG_KMS("%s\n", __FILE__);
  846. return fimd_activate(ctx, false);
  847. }
  848. static int fimd_runtime_resume(struct device *dev)
  849. {
  850. struct fimd_context *ctx = get_fimd_context(dev);
  851. DRM_DEBUG_KMS("%s\n", __FILE__);
  852. return fimd_activate(ctx, true);
  853. }
  854. #endif
  855. static struct platform_device_id fimd_driver_ids[] = {
  856. {
  857. .name = "exynos4-fb",
  858. .driver_data = (unsigned long)&exynos4_fimd_driver_data,
  859. }, {
  860. .name = "exynos5-fb",
  861. .driver_data = (unsigned long)&exynos5_fimd_driver_data,
  862. },
  863. {},
  864. };
  865. MODULE_DEVICE_TABLE(platform, fimd_driver_ids);
  866. static const struct dev_pm_ops fimd_pm_ops = {
  867. SET_SYSTEM_SLEEP_PM_OPS(fimd_suspend, fimd_resume)
  868. SET_RUNTIME_PM_OPS(fimd_runtime_suspend, fimd_runtime_resume, NULL)
  869. };
  870. struct platform_driver fimd_driver = {
  871. .probe = fimd_probe,
  872. .remove = fimd_remove,
  873. .id_table = fimd_driver_ids,
  874. .driver = {
  875. .name = "exynos4-fb",
  876. .owner = THIS_MODULE,
  877. .pm = &fimd_pm_ops,
  878. .of_match_table = of_match_ptr(fimd_driver_dt_match),
  879. },
  880. };