exynos_drm_fimc.c 48 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/regmap.h>
  19. #include <linux/clk.h>
  20. #include <linux/pm_runtime.h>
  21. #include <drm/drmP.h>
  22. #include <drm/exynos_drm.h>
  23. #include "regs-fimc.h"
  24. #include "exynos_drm_ipp.h"
  25. #include "exynos_drm_fimc.h"
  26. /*
  27. * FIMC stands for Fully Interactive Mobile Camera and
  28. * supports image scaler/rotator and input/output DMA operations.
  29. * input DMA reads image data from the memory.
  30. * output DMA writes image data to memory.
  31. * FIMC supports image rotation and image effect functions.
  32. *
  33. * M2M operation : supports crop/scale/rotation/csc so on.
  34. * Memory ----> FIMC H/W ----> Memory.
  35. * Writeback operation : supports cloned screen with FIMD.
  36. * FIMD ----> FIMC H/W ----> Memory.
  37. * Output operation : supports direct display using local path.
  38. * Memory ----> FIMC H/W ----> FIMD.
  39. */
  40. /*
  41. * TODO
  42. * 1. check suspend/resume api if needed.
  43. * 2. need to check use case platform_device_id.
  44. * 3. check src/dst size with, height.
  45. * 4. added check_prepare api for right register.
  46. * 5. need to add supported list in prop_list.
  47. * 6. check prescaler/scaler optimization.
  48. */
  49. #define FIMC_MAX_DEVS 4
  50. #define FIMC_MAX_SRC 2
  51. #define FIMC_MAX_DST 32
  52. #define FIMC_SHFACTOR 10
  53. #define FIMC_BUF_STOP 1
  54. #define FIMC_BUF_START 2
  55. #define FIMC_REG_SZ 32
  56. #define FIMC_WIDTH_ITU_709 1280
  57. #define FIMC_REFRESH_MAX 60
  58. #define FIMC_REFRESH_MIN 12
  59. #define FIMC_CROP_MAX 8192
  60. #define FIMC_CROP_MIN 32
  61. #define FIMC_SCALE_MAX 4224
  62. #define FIMC_SCALE_MIN 32
  63. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  64. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  65. struct fimc_context, ippdrv);
  66. #define fimc_read(offset) readl(ctx->regs + (offset))
  67. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  68. enum fimc_wb {
  69. FIMC_WB_NONE,
  70. FIMC_WB_A,
  71. FIMC_WB_B,
  72. };
  73. enum {
  74. FIMC_CLK_LCLK,
  75. FIMC_CLK_GATE,
  76. FIMC_CLK_WB_A,
  77. FIMC_CLK_WB_B,
  78. FIMC_CLK_MUX,
  79. FIMC_CLK_PARENT,
  80. FIMC_CLKS_MAX
  81. };
  82. static const char * const fimc_clock_names[] = {
  83. [FIMC_CLK_LCLK] = "sclk_fimc",
  84. [FIMC_CLK_GATE] = "fimc",
  85. [FIMC_CLK_WB_A] = "pxl_async0",
  86. [FIMC_CLK_WB_B] = "pxl_async1",
  87. [FIMC_CLK_MUX] = "mux",
  88. [FIMC_CLK_PARENT] = "parent",
  89. };
  90. #define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  91. /*
  92. * A structure of scaler.
  93. *
  94. * @range: narrow, wide.
  95. * @bypass: unused scaler path.
  96. * @up_h: horizontal scale up.
  97. * @up_v: vertical scale up.
  98. * @hratio: horizontal ratio.
  99. * @vratio: vertical ratio.
  100. */
  101. struct fimc_scaler {
  102. bool range;
  103. bool bypass;
  104. bool up_h;
  105. bool up_v;
  106. u32 hratio;
  107. u32 vratio;
  108. };
  109. /*
  110. * A structure of scaler capability.
  111. *
  112. * find user manual table 43-1.
  113. * @in_hori: scaler input horizontal size.
  114. * @bypass: scaler bypass mode.
  115. * @dst_h_wo_rot: target horizontal size without output rotation.
  116. * @dst_h_rot: target horizontal size with output rotation.
  117. * @rl_w_wo_rot: real width without input rotation.
  118. * @rl_h_rot: real height without output rotation.
  119. */
  120. struct fimc_capability {
  121. /* scaler */
  122. u32 in_hori;
  123. u32 bypass;
  124. /* output rotator */
  125. u32 dst_h_wo_rot;
  126. u32 dst_h_rot;
  127. /* input rotator */
  128. u32 rl_w_wo_rot;
  129. u32 rl_h_rot;
  130. };
  131. /*
  132. * A structure of fimc context.
  133. *
  134. * @ippdrv: prepare initialization using ippdrv.
  135. * @regs_res: register resources.
  136. * @regs: memory mapped io registers.
  137. * @lock: locking of operations.
  138. * @clocks: fimc clocks.
  139. * @clk_frequency: LCLK clock frequency.
  140. * @sysreg: handle to SYSREG block regmap.
  141. * @sc: scaler infomations.
  142. * @pol: porarity of writeback.
  143. * @id: fimc id.
  144. * @irq: irq number.
  145. * @suspended: qos operations.
  146. */
  147. struct fimc_context {
  148. struct exynos_drm_ippdrv ippdrv;
  149. struct resource *regs_res;
  150. void __iomem *regs;
  151. struct mutex lock;
  152. struct clk *clocks[FIMC_CLKS_MAX];
  153. u32 clk_frequency;
  154. struct regmap *sysreg;
  155. struct fimc_scaler sc;
  156. struct exynos_drm_ipp_pol pol;
  157. int id;
  158. int irq;
  159. bool suspended;
  160. };
  161. static void fimc_sw_reset(struct fimc_context *ctx)
  162. {
  163. u32 cfg;
  164. DRM_DEBUG_KMS("%s\n", __func__);
  165. /* stop dma operation */
  166. cfg = fimc_read(EXYNOS_CISTATUS);
  167. if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg)) {
  168. cfg = fimc_read(EXYNOS_MSCTRL);
  169. cfg &= ~EXYNOS_MSCTRL_ENVID;
  170. fimc_write(cfg, EXYNOS_MSCTRL);
  171. }
  172. cfg = fimc_read(EXYNOS_CISRCFMT);
  173. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  174. fimc_write(cfg, EXYNOS_CISRCFMT);
  175. /* disable image capture */
  176. cfg = fimc_read(EXYNOS_CIIMGCPT);
  177. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  178. fimc_write(cfg, EXYNOS_CIIMGCPT);
  179. /* s/w reset */
  180. cfg = fimc_read(EXYNOS_CIGCTRL);
  181. cfg |= (EXYNOS_CIGCTRL_SWRST);
  182. fimc_write(cfg, EXYNOS_CIGCTRL);
  183. /* s/w reset complete */
  184. cfg = fimc_read(EXYNOS_CIGCTRL);
  185. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  186. fimc_write(cfg, EXYNOS_CIGCTRL);
  187. /* reset sequence */
  188. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  189. }
  190. static int fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  191. {
  192. DRM_DEBUG_KMS("%s\n", __func__);
  193. return regmap_update_bits(ctx->sysreg, SYSREG_CAMERA_BLK,
  194. SYSREG_FIMD0WB_DEST_MASK,
  195. ctx->id << SYSREG_FIMD0WB_DEST_SHIFT);
  196. }
  197. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  198. {
  199. u32 cfg;
  200. DRM_DEBUG_KMS("%s:wb[%d]\n", __func__, wb);
  201. cfg = fimc_read(EXYNOS_CIGCTRL);
  202. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  203. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  204. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  205. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  206. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  207. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  208. switch (wb) {
  209. case FIMC_WB_A:
  210. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  211. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  212. break;
  213. case FIMC_WB_B:
  214. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  215. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  216. break;
  217. case FIMC_WB_NONE:
  218. default:
  219. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  220. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  221. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  222. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  223. break;
  224. }
  225. fimc_write(cfg, EXYNOS_CIGCTRL);
  226. }
  227. static void fimc_set_polarity(struct fimc_context *ctx,
  228. struct exynos_drm_ipp_pol *pol)
  229. {
  230. u32 cfg;
  231. DRM_DEBUG_KMS("%s:inv_pclk[%d]inv_vsync[%d]\n",
  232. __func__, pol->inv_pclk, pol->inv_vsync);
  233. DRM_DEBUG_KMS("%s:inv_href[%d]inv_hsync[%d]\n",
  234. __func__, pol->inv_href, pol->inv_hsync);
  235. cfg = fimc_read(EXYNOS_CIGCTRL);
  236. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  237. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  238. if (pol->inv_pclk)
  239. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  240. if (pol->inv_vsync)
  241. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  242. if (pol->inv_href)
  243. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  244. if (pol->inv_hsync)
  245. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  246. fimc_write(cfg, EXYNOS_CIGCTRL);
  247. }
  248. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  249. {
  250. u32 cfg;
  251. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  252. cfg = fimc_read(EXYNOS_CIGCTRL);
  253. if (enable)
  254. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  255. else
  256. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  257. fimc_write(cfg, EXYNOS_CIGCTRL);
  258. }
  259. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  260. bool overflow, bool level)
  261. {
  262. u32 cfg;
  263. DRM_DEBUG_KMS("%s:enable[%d]overflow[%d]level[%d]\n", __func__,
  264. enable, overflow, level);
  265. cfg = fimc_read(EXYNOS_CIGCTRL);
  266. if (enable) {
  267. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  268. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  269. if (overflow)
  270. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  271. if (level)
  272. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  273. } else
  274. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  275. fimc_write(cfg, EXYNOS_CIGCTRL);
  276. }
  277. static void fimc_clear_irq(struct fimc_context *ctx)
  278. {
  279. u32 cfg;
  280. DRM_DEBUG_KMS("%s\n", __func__);
  281. cfg = fimc_read(EXYNOS_CIGCTRL);
  282. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  283. fimc_write(cfg, EXYNOS_CIGCTRL);
  284. }
  285. static bool fimc_check_ovf(struct fimc_context *ctx)
  286. {
  287. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  288. u32 cfg, status, flag;
  289. status = fimc_read(EXYNOS_CISTATUS);
  290. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  291. EXYNOS_CISTATUS_OVFICR;
  292. DRM_DEBUG_KMS("%s:flag[0x%x]\n", __func__, flag);
  293. if (status & flag) {
  294. cfg = fimc_read(EXYNOS_CIWDOFST);
  295. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  296. EXYNOS_CIWDOFST_CLROVFICR);
  297. fimc_write(cfg, EXYNOS_CIWDOFST);
  298. cfg = fimc_read(EXYNOS_CIWDOFST);
  299. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  300. EXYNOS_CIWDOFST_CLROVFICR);
  301. fimc_write(cfg, EXYNOS_CIWDOFST);
  302. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  303. ctx->id, status);
  304. return true;
  305. }
  306. return false;
  307. }
  308. static bool fimc_check_frame_end(struct fimc_context *ctx)
  309. {
  310. u32 cfg;
  311. cfg = fimc_read(EXYNOS_CISTATUS);
  312. DRM_DEBUG_KMS("%s:cfg[0x%x]\n", __func__, cfg);
  313. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  314. return false;
  315. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  316. fimc_write(cfg, EXYNOS_CISTATUS);
  317. return true;
  318. }
  319. static int fimc_get_buf_id(struct fimc_context *ctx)
  320. {
  321. u32 cfg;
  322. int frame_cnt, buf_id;
  323. DRM_DEBUG_KMS("%s\n", __func__);
  324. cfg = fimc_read(EXYNOS_CISTATUS2);
  325. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  326. if (frame_cnt == 0)
  327. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  328. DRM_DEBUG_KMS("%s:present[%d]before[%d]\n", __func__,
  329. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  330. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  331. if (frame_cnt == 0) {
  332. DRM_ERROR("failed to get frame count.\n");
  333. return -EIO;
  334. }
  335. buf_id = frame_cnt - 1;
  336. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  337. return buf_id;
  338. }
  339. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  340. {
  341. u32 cfg;
  342. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  343. cfg = fimc_read(EXYNOS_CIOCTRL);
  344. if (enable)
  345. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  346. else
  347. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  348. fimc_write(cfg, EXYNOS_CIOCTRL);
  349. }
  350. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  351. {
  352. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  353. u32 cfg;
  354. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  355. /* RGB */
  356. cfg = fimc_read(EXYNOS_CISCCTRL);
  357. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  358. switch (fmt) {
  359. case DRM_FORMAT_RGB565:
  360. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  361. fimc_write(cfg, EXYNOS_CISCCTRL);
  362. return 0;
  363. case DRM_FORMAT_RGB888:
  364. case DRM_FORMAT_XRGB8888:
  365. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  366. fimc_write(cfg, EXYNOS_CISCCTRL);
  367. return 0;
  368. default:
  369. /* bypass */
  370. break;
  371. }
  372. /* YUV */
  373. cfg = fimc_read(EXYNOS_MSCTRL);
  374. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  375. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  376. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  377. switch (fmt) {
  378. case DRM_FORMAT_YUYV:
  379. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  380. break;
  381. case DRM_FORMAT_YVYU:
  382. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  383. break;
  384. case DRM_FORMAT_UYVY:
  385. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  386. break;
  387. case DRM_FORMAT_VYUY:
  388. case DRM_FORMAT_YUV444:
  389. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  390. break;
  391. case DRM_FORMAT_NV21:
  392. case DRM_FORMAT_NV61:
  393. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  394. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  395. break;
  396. case DRM_FORMAT_YUV422:
  397. case DRM_FORMAT_YUV420:
  398. case DRM_FORMAT_YVU420:
  399. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  400. break;
  401. case DRM_FORMAT_NV12:
  402. case DRM_FORMAT_NV12MT:
  403. case DRM_FORMAT_NV16:
  404. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  405. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  406. break;
  407. default:
  408. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  409. return -EINVAL;
  410. }
  411. fimc_write(cfg, EXYNOS_MSCTRL);
  412. return 0;
  413. }
  414. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  415. {
  416. struct fimc_context *ctx = get_fimc_context(dev);
  417. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  418. u32 cfg;
  419. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  420. cfg = fimc_read(EXYNOS_MSCTRL);
  421. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  422. switch (fmt) {
  423. case DRM_FORMAT_RGB565:
  424. case DRM_FORMAT_RGB888:
  425. case DRM_FORMAT_XRGB8888:
  426. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  427. break;
  428. case DRM_FORMAT_YUV444:
  429. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  430. break;
  431. case DRM_FORMAT_YUYV:
  432. case DRM_FORMAT_YVYU:
  433. case DRM_FORMAT_UYVY:
  434. case DRM_FORMAT_VYUY:
  435. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  436. break;
  437. case DRM_FORMAT_NV16:
  438. case DRM_FORMAT_NV61:
  439. case DRM_FORMAT_YUV422:
  440. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  441. break;
  442. case DRM_FORMAT_YUV420:
  443. case DRM_FORMAT_YVU420:
  444. case DRM_FORMAT_NV12:
  445. case DRM_FORMAT_NV21:
  446. case DRM_FORMAT_NV12MT:
  447. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  448. break;
  449. default:
  450. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  451. return -EINVAL;
  452. }
  453. fimc_write(cfg, EXYNOS_MSCTRL);
  454. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  455. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  456. if (fmt == DRM_FORMAT_NV12MT)
  457. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  458. else
  459. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  460. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  461. return fimc_src_set_fmt_order(ctx, fmt);
  462. }
  463. static int fimc_src_set_transf(struct device *dev,
  464. enum drm_exynos_degree degree,
  465. enum drm_exynos_flip flip, bool *swap)
  466. {
  467. struct fimc_context *ctx = get_fimc_context(dev);
  468. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  469. u32 cfg1, cfg2;
  470. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  471. degree, flip);
  472. cfg1 = fimc_read(EXYNOS_MSCTRL);
  473. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  474. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  475. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  476. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  477. switch (degree) {
  478. case EXYNOS_DRM_DEGREE_0:
  479. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  480. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  481. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  482. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  483. break;
  484. case EXYNOS_DRM_DEGREE_90:
  485. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  486. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  487. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  488. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  489. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  490. break;
  491. case EXYNOS_DRM_DEGREE_180:
  492. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  493. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  494. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  495. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  496. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  497. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  498. break;
  499. case EXYNOS_DRM_DEGREE_270:
  500. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  501. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  502. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  503. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  504. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  505. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  506. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  507. break;
  508. default:
  509. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  510. return -EINVAL;
  511. }
  512. fimc_write(cfg1, EXYNOS_MSCTRL);
  513. fimc_write(cfg2, EXYNOS_CITRGFMT);
  514. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  515. return 0;
  516. }
  517. static int fimc_set_window(struct fimc_context *ctx,
  518. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  519. {
  520. u32 cfg, h1, h2, v1, v2;
  521. /* cropped image */
  522. h1 = pos->x;
  523. h2 = sz->hsize - pos->w - pos->x;
  524. v1 = pos->y;
  525. v2 = sz->vsize - pos->h - pos->y;
  526. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  527. __func__, pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  528. DRM_DEBUG_KMS("%s:h1[%d]h2[%d]v1[%d]v2[%d]\n", __func__,
  529. h1, h2, v1, v2);
  530. /*
  531. * set window offset 1, 2 size
  532. * check figure 43-21 in user manual
  533. */
  534. cfg = fimc_read(EXYNOS_CIWDOFST);
  535. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  536. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  537. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  538. EXYNOS_CIWDOFST_WINVEROFST(v1));
  539. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  540. fimc_write(cfg, EXYNOS_CIWDOFST);
  541. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  542. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  543. fimc_write(cfg, EXYNOS_CIWDOFST2);
  544. return 0;
  545. }
  546. static int fimc_src_set_size(struct device *dev, int swap,
  547. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  548. {
  549. struct fimc_context *ctx = get_fimc_context(dev);
  550. struct drm_exynos_pos img_pos = *pos;
  551. struct drm_exynos_sz img_sz = *sz;
  552. u32 cfg;
  553. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  554. __func__, swap, sz->hsize, sz->vsize);
  555. /* original size */
  556. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  557. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  558. fimc_write(cfg, EXYNOS_ORGISIZE);
  559. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n", __func__,
  560. pos->x, pos->y, pos->w, pos->h);
  561. if (swap) {
  562. img_pos.w = pos->h;
  563. img_pos.h = pos->w;
  564. img_sz.hsize = sz->vsize;
  565. img_sz.vsize = sz->hsize;
  566. }
  567. /* set input DMA image size */
  568. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  569. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  570. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  571. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  572. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  573. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  574. /*
  575. * set input FIFO image size
  576. * for now, we support only ITU601 8 bit mode
  577. */
  578. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  579. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  580. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  581. fimc_write(cfg, EXYNOS_CISRCFMT);
  582. /* offset Y(RGB), Cb, Cr */
  583. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  584. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  585. fimc_write(cfg, EXYNOS_CIIYOFF);
  586. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  587. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  588. fimc_write(cfg, EXYNOS_CIICBOFF);
  589. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  590. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  591. fimc_write(cfg, EXYNOS_CIICROFF);
  592. return fimc_set_window(ctx, &img_pos, &img_sz);
  593. }
  594. static int fimc_src_set_addr(struct device *dev,
  595. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  596. enum drm_exynos_ipp_buf_type buf_type)
  597. {
  598. struct fimc_context *ctx = get_fimc_context(dev);
  599. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  600. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  601. struct drm_exynos_ipp_property *property;
  602. struct drm_exynos_ipp_config *config;
  603. if (!c_node) {
  604. DRM_ERROR("failed to get c_node.\n");
  605. return -EINVAL;
  606. }
  607. property = &c_node->property;
  608. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  609. property->prop_id, buf_id, buf_type);
  610. if (buf_id > FIMC_MAX_SRC) {
  611. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  612. return -ENOMEM;
  613. }
  614. /* address register set */
  615. switch (buf_type) {
  616. case IPP_BUF_ENQUEUE:
  617. config = &property->config[EXYNOS_DRM_OPS_SRC];
  618. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  619. EXYNOS_CIIYSA(buf_id));
  620. if (config->fmt == DRM_FORMAT_YVU420) {
  621. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  622. EXYNOS_CIICBSA(buf_id));
  623. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  624. EXYNOS_CIICRSA(buf_id));
  625. } else {
  626. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  627. EXYNOS_CIICBSA(buf_id));
  628. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  629. EXYNOS_CIICRSA(buf_id));
  630. }
  631. break;
  632. case IPP_BUF_DEQUEUE:
  633. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  634. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  635. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  636. break;
  637. default:
  638. /* bypass */
  639. break;
  640. }
  641. return 0;
  642. }
  643. static struct exynos_drm_ipp_ops fimc_src_ops = {
  644. .set_fmt = fimc_src_set_fmt,
  645. .set_transf = fimc_src_set_transf,
  646. .set_size = fimc_src_set_size,
  647. .set_addr = fimc_src_set_addr,
  648. };
  649. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  650. {
  651. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  652. u32 cfg;
  653. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  654. /* RGB */
  655. cfg = fimc_read(EXYNOS_CISCCTRL);
  656. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  657. switch (fmt) {
  658. case DRM_FORMAT_RGB565:
  659. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  660. fimc_write(cfg, EXYNOS_CISCCTRL);
  661. return 0;
  662. case DRM_FORMAT_RGB888:
  663. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  664. fimc_write(cfg, EXYNOS_CISCCTRL);
  665. return 0;
  666. case DRM_FORMAT_XRGB8888:
  667. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  668. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  669. fimc_write(cfg, EXYNOS_CISCCTRL);
  670. break;
  671. default:
  672. /* bypass */
  673. break;
  674. }
  675. /* YUV */
  676. cfg = fimc_read(EXYNOS_CIOCTRL);
  677. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  678. EXYNOS_CIOCTRL_ORDER422_MASK |
  679. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  680. switch (fmt) {
  681. case DRM_FORMAT_XRGB8888:
  682. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  683. break;
  684. case DRM_FORMAT_YUYV:
  685. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  686. break;
  687. case DRM_FORMAT_YVYU:
  688. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  689. break;
  690. case DRM_FORMAT_UYVY:
  691. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  692. break;
  693. case DRM_FORMAT_VYUY:
  694. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  695. break;
  696. case DRM_FORMAT_NV21:
  697. case DRM_FORMAT_NV61:
  698. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  699. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  700. break;
  701. case DRM_FORMAT_YUV422:
  702. case DRM_FORMAT_YUV420:
  703. case DRM_FORMAT_YVU420:
  704. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  705. break;
  706. case DRM_FORMAT_NV12:
  707. case DRM_FORMAT_NV12MT:
  708. case DRM_FORMAT_NV16:
  709. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  710. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  711. break;
  712. default:
  713. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  714. return -EINVAL;
  715. }
  716. fimc_write(cfg, EXYNOS_CIOCTRL);
  717. return 0;
  718. }
  719. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  720. {
  721. struct fimc_context *ctx = get_fimc_context(dev);
  722. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  723. u32 cfg;
  724. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  725. cfg = fimc_read(EXYNOS_CIEXTEN);
  726. if (fmt == DRM_FORMAT_AYUV) {
  727. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  728. fimc_write(cfg, EXYNOS_CIEXTEN);
  729. } else {
  730. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  731. fimc_write(cfg, EXYNOS_CIEXTEN);
  732. cfg = fimc_read(EXYNOS_CITRGFMT);
  733. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  734. switch (fmt) {
  735. case DRM_FORMAT_RGB565:
  736. case DRM_FORMAT_RGB888:
  737. case DRM_FORMAT_XRGB8888:
  738. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  739. break;
  740. case DRM_FORMAT_YUYV:
  741. case DRM_FORMAT_YVYU:
  742. case DRM_FORMAT_UYVY:
  743. case DRM_FORMAT_VYUY:
  744. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  745. break;
  746. case DRM_FORMAT_NV16:
  747. case DRM_FORMAT_NV61:
  748. case DRM_FORMAT_YUV422:
  749. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  750. break;
  751. case DRM_FORMAT_YUV420:
  752. case DRM_FORMAT_YVU420:
  753. case DRM_FORMAT_NV12:
  754. case DRM_FORMAT_NV12MT:
  755. case DRM_FORMAT_NV21:
  756. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  757. break;
  758. default:
  759. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  760. fmt);
  761. return -EINVAL;
  762. }
  763. fimc_write(cfg, EXYNOS_CITRGFMT);
  764. }
  765. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  766. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  767. if (fmt == DRM_FORMAT_NV12MT)
  768. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  769. else
  770. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  771. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  772. return fimc_dst_set_fmt_order(ctx, fmt);
  773. }
  774. static int fimc_dst_set_transf(struct device *dev,
  775. enum drm_exynos_degree degree,
  776. enum drm_exynos_flip flip, bool *swap)
  777. {
  778. struct fimc_context *ctx = get_fimc_context(dev);
  779. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  780. u32 cfg;
  781. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  782. degree, flip);
  783. cfg = fimc_read(EXYNOS_CITRGFMT);
  784. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  785. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  786. switch (degree) {
  787. case EXYNOS_DRM_DEGREE_0:
  788. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  789. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  790. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  791. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  792. break;
  793. case EXYNOS_DRM_DEGREE_90:
  794. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  795. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  796. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  797. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  798. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  799. break;
  800. case EXYNOS_DRM_DEGREE_180:
  801. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  802. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  803. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  804. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  805. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  806. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  807. break;
  808. case EXYNOS_DRM_DEGREE_270:
  809. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  810. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  811. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  812. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  813. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  814. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  815. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  816. break;
  817. default:
  818. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  819. return -EINVAL;
  820. }
  821. fimc_write(cfg, EXYNOS_CITRGFMT);
  822. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  823. return 0;
  824. }
  825. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  826. {
  827. DRM_DEBUG_KMS("%s:src[%d]dst[%d]\n", __func__, src, dst);
  828. if (src >= dst * 64) {
  829. DRM_ERROR("failed to make ratio and shift.\n");
  830. return -EINVAL;
  831. } else if (src >= dst * 32) {
  832. *ratio = 32;
  833. *shift = 5;
  834. } else if (src >= dst * 16) {
  835. *ratio = 16;
  836. *shift = 4;
  837. } else if (src >= dst * 8) {
  838. *ratio = 8;
  839. *shift = 3;
  840. } else if (src >= dst * 4) {
  841. *ratio = 4;
  842. *shift = 2;
  843. } else if (src >= dst * 2) {
  844. *ratio = 2;
  845. *shift = 1;
  846. } else {
  847. *ratio = 1;
  848. *shift = 0;
  849. }
  850. return 0;
  851. }
  852. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  853. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  854. {
  855. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  856. u32 cfg, cfg_ext, shfactor;
  857. u32 pre_dst_width, pre_dst_height;
  858. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  859. int ret = 0;
  860. u32 src_w, src_h, dst_w, dst_h;
  861. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  862. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  863. src_w = src->h;
  864. src_h = src->w;
  865. } else {
  866. src_w = src->w;
  867. src_h = src->h;
  868. }
  869. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  870. dst_w = dst->h;
  871. dst_h = dst->w;
  872. } else {
  873. dst_w = dst->w;
  874. dst_h = dst->h;
  875. }
  876. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  877. if (ret) {
  878. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  879. return ret;
  880. }
  881. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  882. if (ret) {
  883. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  884. return ret;
  885. }
  886. pre_dst_width = src_w / pre_hratio;
  887. pre_dst_height = src_h / pre_vratio;
  888. DRM_DEBUG_KMS("%s:pre_dst_width[%d]pre_dst_height[%d]\n", __func__,
  889. pre_dst_width, pre_dst_height);
  890. DRM_DEBUG_KMS("%s:pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  891. __func__, pre_hratio, hfactor, pre_vratio, vfactor);
  892. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  893. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  894. sc->up_h = (dst_w >= src_w) ? true : false;
  895. sc->up_v = (dst_h >= src_h) ? true : false;
  896. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  897. __func__, sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  898. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  899. DRM_DEBUG_KMS("%s:shfactor[%d]\n", __func__, shfactor);
  900. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  901. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  902. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  903. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  904. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  905. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  906. fimc_write(cfg, EXYNOS_CISCPREDST);
  907. return ret;
  908. }
  909. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  910. {
  911. u32 cfg, cfg_ext;
  912. DRM_DEBUG_KMS("%s:range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  913. __func__, sc->range, sc->bypass, sc->up_h, sc->up_v);
  914. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]\n",
  915. __func__, sc->hratio, sc->vratio);
  916. cfg = fimc_read(EXYNOS_CISCCTRL);
  917. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  918. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  919. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  920. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  921. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  922. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  923. if (sc->range)
  924. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  925. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  926. if (sc->bypass)
  927. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  928. if (sc->up_h)
  929. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  930. if (sc->up_v)
  931. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  932. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  933. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  934. fimc_write(cfg, EXYNOS_CISCCTRL);
  935. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  936. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  937. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  938. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  939. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  940. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  941. }
  942. static int fimc_dst_set_size(struct device *dev, int swap,
  943. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  944. {
  945. struct fimc_context *ctx = get_fimc_context(dev);
  946. struct drm_exynos_pos img_pos = *pos;
  947. struct drm_exynos_sz img_sz = *sz;
  948. u32 cfg;
  949. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  950. __func__, swap, sz->hsize, sz->vsize);
  951. /* original size */
  952. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  953. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  954. fimc_write(cfg, EXYNOS_ORGOSIZE);
  955. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n",
  956. __func__, pos->x, pos->y, pos->w, pos->h);
  957. /* CSC ITU */
  958. cfg = fimc_read(EXYNOS_CIGCTRL);
  959. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  960. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  961. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  962. else
  963. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  964. fimc_write(cfg, EXYNOS_CIGCTRL);
  965. if (swap) {
  966. img_pos.w = pos->h;
  967. img_pos.h = pos->w;
  968. img_sz.hsize = sz->vsize;
  969. img_sz.vsize = sz->hsize;
  970. }
  971. /* target image size */
  972. cfg = fimc_read(EXYNOS_CITRGFMT);
  973. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  974. EXYNOS_CITRGFMT_TARGETV_MASK);
  975. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  976. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  977. fimc_write(cfg, EXYNOS_CITRGFMT);
  978. /* target area */
  979. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  980. fimc_write(cfg, EXYNOS_CITAREA);
  981. /* offset Y(RGB), Cb, Cr */
  982. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  983. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  984. fimc_write(cfg, EXYNOS_CIOYOFF);
  985. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  986. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  987. fimc_write(cfg, EXYNOS_CIOCBOFF);
  988. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  989. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  990. fimc_write(cfg, EXYNOS_CIOCROFF);
  991. return 0;
  992. }
  993. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  994. {
  995. u32 cfg, i, buf_num = 0;
  996. u32 mask = 0x00000001;
  997. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  998. for (i = 0; i < FIMC_REG_SZ; i++)
  999. if (cfg & (mask << i))
  1000. buf_num++;
  1001. DRM_DEBUG_KMS("%s:buf_num[%d]\n", __func__, buf_num);
  1002. return buf_num;
  1003. }
  1004. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  1005. enum drm_exynos_ipp_buf_type buf_type)
  1006. {
  1007. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1008. bool enable;
  1009. u32 cfg;
  1010. u32 mask = 0x00000001 << buf_id;
  1011. int ret = 0;
  1012. DRM_DEBUG_KMS("%s:buf_id[%d]buf_type[%d]\n", __func__,
  1013. buf_id, buf_type);
  1014. mutex_lock(&ctx->lock);
  1015. /* mask register set */
  1016. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1017. switch (buf_type) {
  1018. case IPP_BUF_ENQUEUE:
  1019. enable = true;
  1020. break;
  1021. case IPP_BUF_DEQUEUE:
  1022. enable = false;
  1023. break;
  1024. default:
  1025. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1026. ret = -EINVAL;
  1027. goto err_unlock;
  1028. }
  1029. /* sequence id */
  1030. cfg &= ~mask;
  1031. cfg |= (enable << buf_id);
  1032. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1033. /* interrupt enable */
  1034. if (buf_type == IPP_BUF_ENQUEUE &&
  1035. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1036. fimc_handle_irq(ctx, true, false, true);
  1037. /* interrupt disable */
  1038. if (buf_type == IPP_BUF_DEQUEUE &&
  1039. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1040. fimc_handle_irq(ctx, false, false, true);
  1041. err_unlock:
  1042. mutex_unlock(&ctx->lock);
  1043. return ret;
  1044. }
  1045. static int fimc_dst_set_addr(struct device *dev,
  1046. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1047. enum drm_exynos_ipp_buf_type buf_type)
  1048. {
  1049. struct fimc_context *ctx = get_fimc_context(dev);
  1050. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1051. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1052. struct drm_exynos_ipp_property *property;
  1053. struct drm_exynos_ipp_config *config;
  1054. if (!c_node) {
  1055. DRM_ERROR("failed to get c_node.\n");
  1056. return -EINVAL;
  1057. }
  1058. property = &c_node->property;
  1059. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  1060. property->prop_id, buf_id, buf_type);
  1061. if (buf_id > FIMC_MAX_DST) {
  1062. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1063. return -ENOMEM;
  1064. }
  1065. /* address register set */
  1066. switch (buf_type) {
  1067. case IPP_BUF_ENQUEUE:
  1068. config = &property->config[EXYNOS_DRM_OPS_DST];
  1069. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1070. EXYNOS_CIOYSA(buf_id));
  1071. if (config->fmt == DRM_FORMAT_YVU420) {
  1072. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1073. EXYNOS_CIOCBSA(buf_id));
  1074. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1075. EXYNOS_CIOCRSA(buf_id));
  1076. } else {
  1077. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1078. EXYNOS_CIOCBSA(buf_id));
  1079. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1080. EXYNOS_CIOCRSA(buf_id));
  1081. }
  1082. break;
  1083. case IPP_BUF_DEQUEUE:
  1084. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1085. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1086. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1087. break;
  1088. default:
  1089. /* bypass */
  1090. break;
  1091. }
  1092. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1093. }
  1094. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1095. .set_fmt = fimc_dst_set_fmt,
  1096. .set_transf = fimc_dst_set_transf,
  1097. .set_size = fimc_dst_set_size,
  1098. .set_addr = fimc_dst_set_addr,
  1099. };
  1100. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1101. {
  1102. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  1103. if (enable) {
  1104. clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
  1105. clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
  1106. ctx->suspended = false;
  1107. } else {
  1108. clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
  1109. clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
  1110. ctx->suspended = true;
  1111. }
  1112. return 0;
  1113. }
  1114. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1115. {
  1116. struct fimc_context *ctx = dev_id;
  1117. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1118. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1119. struct drm_exynos_ipp_event_work *event_work =
  1120. c_node->event_work;
  1121. int buf_id;
  1122. DRM_DEBUG_KMS("%s:fimc id[%d]\n", __func__, ctx->id);
  1123. fimc_clear_irq(ctx);
  1124. if (fimc_check_ovf(ctx))
  1125. return IRQ_NONE;
  1126. if (!fimc_check_frame_end(ctx))
  1127. return IRQ_NONE;
  1128. buf_id = fimc_get_buf_id(ctx);
  1129. if (buf_id < 0)
  1130. return IRQ_HANDLED;
  1131. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  1132. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1133. DRM_ERROR("failed to dequeue.\n");
  1134. return IRQ_HANDLED;
  1135. }
  1136. event_work->ippdrv = ippdrv;
  1137. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1138. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1139. return IRQ_HANDLED;
  1140. }
  1141. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1142. {
  1143. struct drm_exynos_ipp_prop_list *prop_list;
  1144. DRM_DEBUG_KMS("%s\n", __func__);
  1145. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1146. if (!prop_list) {
  1147. DRM_ERROR("failed to alloc property list.\n");
  1148. return -ENOMEM;
  1149. }
  1150. prop_list->version = 1;
  1151. prop_list->writeback = 1;
  1152. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1153. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1154. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1155. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1156. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1157. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1158. (1 << EXYNOS_DRM_DEGREE_90) |
  1159. (1 << EXYNOS_DRM_DEGREE_180) |
  1160. (1 << EXYNOS_DRM_DEGREE_270);
  1161. prop_list->csc = 1;
  1162. prop_list->crop = 1;
  1163. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1164. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1165. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1166. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1167. prop_list->scale = 1;
  1168. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1169. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1170. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1171. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1172. ippdrv->prop_list = prop_list;
  1173. return 0;
  1174. }
  1175. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1176. {
  1177. switch (flip) {
  1178. case EXYNOS_DRM_FLIP_NONE:
  1179. case EXYNOS_DRM_FLIP_VERTICAL:
  1180. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1181. case EXYNOS_DRM_FLIP_BOTH:
  1182. return true;
  1183. default:
  1184. DRM_DEBUG_KMS("%s:invalid flip\n", __func__);
  1185. return false;
  1186. }
  1187. }
  1188. static int fimc_ippdrv_check_property(struct device *dev,
  1189. struct drm_exynos_ipp_property *property)
  1190. {
  1191. struct fimc_context *ctx = get_fimc_context(dev);
  1192. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1193. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1194. struct drm_exynos_ipp_config *config;
  1195. struct drm_exynos_pos *pos;
  1196. struct drm_exynos_sz *sz;
  1197. bool swap;
  1198. int i;
  1199. DRM_DEBUG_KMS("%s\n", __func__);
  1200. for_each_ipp_ops(i) {
  1201. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1202. (property->cmd == IPP_CMD_WB))
  1203. continue;
  1204. config = &property->config[i];
  1205. pos = &config->pos;
  1206. sz = &config->sz;
  1207. /* check for flip */
  1208. if (!fimc_check_drm_flip(config->flip)) {
  1209. DRM_ERROR("invalid flip.\n");
  1210. goto err_property;
  1211. }
  1212. /* check for degree */
  1213. switch (config->degree) {
  1214. case EXYNOS_DRM_DEGREE_90:
  1215. case EXYNOS_DRM_DEGREE_270:
  1216. swap = true;
  1217. break;
  1218. case EXYNOS_DRM_DEGREE_0:
  1219. case EXYNOS_DRM_DEGREE_180:
  1220. swap = false;
  1221. break;
  1222. default:
  1223. DRM_ERROR("invalid degree.\n");
  1224. goto err_property;
  1225. }
  1226. /* check for buffer bound */
  1227. if ((pos->x + pos->w > sz->hsize) ||
  1228. (pos->y + pos->h > sz->vsize)) {
  1229. DRM_ERROR("out of buf bound.\n");
  1230. goto err_property;
  1231. }
  1232. /* check for crop */
  1233. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1234. if (swap) {
  1235. if ((pos->h < pp->crop_min.hsize) ||
  1236. (sz->vsize > pp->crop_max.hsize) ||
  1237. (pos->w < pp->crop_min.vsize) ||
  1238. (sz->hsize > pp->crop_max.vsize)) {
  1239. DRM_ERROR("out of crop size.\n");
  1240. goto err_property;
  1241. }
  1242. } else {
  1243. if ((pos->w < pp->crop_min.hsize) ||
  1244. (sz->hsize > pp->crop_max.hsize) ||
  1245. (pos->h < pp->crop_min.vsize) ||
  1246. (sz->vsize > pp->crop_max.vsize)) {
  1247. DRM_ERROR("out of crop size.\n");
  1248. goto err_property;
  1249. }
  1250. }
  1251. }
  1252. /* check for scale */
  1253. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1254. if (swap) {
  1255. if ((pos->h < pp->scale_min.hsize) ||
  1256. (sz->vsize > pp->scale_max.hsize) ||
  1257. (pos->w < pp->scale_min.vsize) ||
  1258. (sz->hsize > pp->scale_max.vsize)) {
  1259. DRM_ERROR("out of scale size.\n");
  1260. goto err_property;
  1261. }
  1262. } else {
  1263. if ((pos->w < pp->scale_min.hsize) ||
  1264. (sz->hsize > pp->scale_max.hsize) ||
  1265. (pos->h < pp->scale_min.vsize) ||
  1266. (sz->vsize > pp->scale_max.vsize)) {
  1267. DRM_ERROR("out of scale size.\n");
  1268. goto err_property;
  1269. }
  1270. }
  1271. }
  1272. }
  1273. return 0;
  1274. err_property:
  1275. for_each_ipp_ops(i) {
  1276. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1277. (property->cmd == IPP_CMD_WB))
  1278. continue;
  1279. config = &property->config[i];
  1280. pos = &config->pos;
  1281. sz = &config->sz;
  1282. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1283. i ? "dst" : "src", config->flip, config->degree,
  1284. pos->x, pos->y, pos->w, pos->h,
  1285. sz->hsize, sz->vsize);
  1286. }
  1287. return -EINVAL;
  1288. }
  1289. static void fimc_clear_addr(struct fimc_context *ctx)
  1290. {
  1291. int i;
  1292. DRM_DEBUG_KMS("%s:\n", __func__);
  1293. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1294. fimc_write(0, EXYNOS_CIIYSA(i));
  1295. fimc_write(0, EXYNOS_CIICBSA(i));
  1296. fimc_write(0, EXYNOS_CIICRSA(i));
  1297. }
  1298. for (i = 0; i < FIMC_MAX_DST; i++) {
  1299. fimc_write(0, EXYNOS_CIOYSA(i));
  1300. fimc_write(0, EXYNOS_CIOCBSA(i));
  1301. fimc_write(0, EXYNOS_CIOCRSA(i));
  1302. }
  1303. }
  1304. static int fimc_ippdrv_reset(struct device *dev)
  1305. {
  1306. struct fimc_context *ctx = get_fimc_context(dev);
  1307. DRM_DEBUG_KMS("%s\n", __func__);
  1308. /* reset h/w block */
  1309. fimc_sw_reset(ctx);
  1310. /* reset scaler capability */
  1311. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1312. fimc_clear_addr(ctx);
  1313. return 0;
  1314. }
  1315. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1316. {
  1317. struct fimc_context *ctx = get_fimc_context(dev);
  1318. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1319. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1320. struct drm_exynos_ipp_property *property;
  1321. struct drm_exynos_ipp_config *config;
  1322. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1323. struct drm_exynos_ipp_set_wb set_wb;
  1324. int ret, i;
  1325. u32 cfg0, cfg1;
  1326. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1327. if (!c_node) {
  1328. DRM_ERROR("failed to get c_node.\n");
  1329. return -EINVAL;
  1330. }
  1331. property = &c_node->property;
  1332. fimc_handle_irq(ctx, true, false, true);
  1333. for_each_ipp_ops(i) {
  1334. config = &property->config[i];
  1335. img_pos[i] = config->pos;
  1336. }
  1337. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1338. &img_pos[EXYNOS_DRM_OPS_SRC],
  1339. &img_pos[EXYNOS_DRM_OPS_DST]);
  1340. if (ret) {
  1341. dev_err(dev, "failed to set precalser.\n");
  1342. return ret;
  1343. }
  1344. /* If set ture, we can save jpeg about screen */
  1345. fimc_handle_jpeg(ctx, false);
  1346. fimc_set_scaler(ctx, &ctx->sc);
  1347. fimc_set_polarity(ctx, &ctx->pol);
  1348. switch (cmd) {
  1349. case IPP_CMD_M2M:
  1350. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1351. fimc_handle_lastend(ctx, false);
  1352. /* setup dma */
  1353. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1354. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1355. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1356. fimc_write(cfg0, EXYNOS_MSCTRL);
  1357. break;
  1358. case IPP_CMD_WB:
  1359. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1360. fimc_handle_lastend(ctx, true);
  1361. /* setup FIMD */
  1362. ret = fimc_set_camblk_fimd0_wb(ctx);
  1363. if (ret < 0) {
  1364. dev_err(dev, "camblk setup failed.\n");
  1365. return ret;
  1366. }
  1367. set_wb.enable = 1;
  1368. set_wb.refresh = property->refresh_rate;
  1369. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1370. break;
  1371. case IPP_CMD_OUTPUT:
  1372. default:
  1373. ret = -EINVAL;
  1374. dev_err(dev, "invalid operations.\n");
  1375. return ret;
  1376. }
  1377. /* Reset status */
  1378. fimc_write(0x0, EXYNOS_CISTATUS);
  1379. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1380. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1381. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1382. /* Scaler */
  1383. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1384. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1385. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1386. EXYNOS_CISCCTRL_SCALERSTART);
  1387. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1388. /* Enable image capture*/
  1389. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1390. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1391. /* Disable frame end irq */
  1392. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1393. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1394. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1395. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1396. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1397. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1398. if (cmd == IPP_CMD_M2M) {
  1399. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1400. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1401. fimc_write(cfg0, EXYNOS_MSCTRL);
  1402. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1403. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1404. fimc_write(cfg0, EXYNOS_MSCTRL);
  1405. }
  1406. return 0;
  1407. }
  1408. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1409. {
  1410. struct fimc_context *ctx = get_fimc_context(dev);
  1411. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1412. u32 cfg;
  1413. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1414. switch (cmd) {
  1415. case IPP_CMD_M2M:
  1416. /* Source clear */
  1417. cfg = fimc_read(EXYNOS_MSCTRL);
  1418. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1419. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1420. fimc_write(cfg, EXYNOS_MSCTRL);
  1421. break;
  1422. case IPP_CMD_WB:
  1423. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1424. break;
  1425. case IPP_CMD_OUTPUT:
  1426. default:
  1427. dev_err(dev, "invalid operations.\n");
  1428. break;
  1429. }
  1430. fimc_handle_irq(ctx, false, false, true);
  1431. /* reset sequence */
  1432. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1433. /* Scaler disable */
  1434. cfg = fimc_read(EXYNOS_CISCCTRL);
  1435. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1436. fimc_write(cfg, EXYNOS_CISCCTRL);
  1437. /* Disable image capture */
  1438. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1439. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1440. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1441. /* Enable frame end irq */
  1442. cfg = fimc_read(EXYNOS_CIGCTRL);
  1443. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1444. fimc_write(cfg, EXYNOS_CIGCTRL);
  1445. }
  1446. static void fimc_put_clocks(struct fimc_context *ctx)
  1447. {
  1448. int i;
  1449. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1450. if (IS_ERR(ctx->clocks[i]))
  1451. continue;
  1452. clk_put(ctx->clocks[i]);
  1453. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1454. }
  1455. }
  1456. static int fimc_setup_clocks(struct fimc_context *ctx)
  1457. {
  1458. struct device *fimc_dev = ctx->ippdrv.dev;
  1459. struct device *dev;
  1460. int ret, i;
  1461. for (i = 0; i < FIMC_CLKS_MAX; i++)
  1462. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1463. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1464. if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
  1465. dev = fimc_dev->parent;
  1466. else
  1467. dev = fimc_dev;
  1468. ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
  1469. if (IS_ERR(ctx->clocks[i])) {
  1470. if (i >= FIMC_CLK_MUX)
  1471. break;
  1472. ret = PTR_ERR(ctx->clocks[i]);
  1473. dev_err(fimc_dev, "failed to get clock: %s\n",
  1474. fimc_clock_names[i]);
  1475. goto e_clk_free;
  1476. }
  1477. }
  1478. /* Optional FIMC LCLK parent clock setting */
  1479. if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
  1480. ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
  1481. ctx->clocks[FIMC_CLK_PARENT]);
  1482. if (ret < 0) {
  1483. dev_err(fimc_dev, "failed to set parent.\n");
  1484. goto e_clk_free;
  1485. }
  1486. }
  1487. ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
  1488. if (ret < 0)
  1489. goto e_clk_free;
  1490. ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
  1491. if (!ret)
  1492. return ret;
  1493. e_clk_free:
  1494. fimc_put_clocks(ctx);
  1495. return ret;
  1496. }
  1497. static int fimc_parse_dt(struct fimc_context *ctx)
  1498. {
  1499. struct device_node *node = ctx->ippdrv.dev->of_node;
  1500. /* Handle only devices that support the LCD Writeback data path */
  1501. if (!of_property_read_bool(node, "samsung,lcd-wb"))
  1502. return -ENODEV;
  1503. if (of_property_read_u32(node, "clock-frequency",
  1504. &ctx->clk_frequency))
  1505. ctx->clk_frequency = FIMC_DEFAULT_LCLK_FREQUENCY;
  1506. ctx->id = of_alias_get_id(node, "fimc");
  1507. if (ctx->id < 0) {
  1508. dev_err(ctx->ippdrv.dev, "failed to get node alias id.\n");
  1509. return -EINVAL;
  1510. }
  1511. return 0;
  1512. }
  1513. static int fimc_probe(struct platform_device *pdev)
  1514. {
  1515. struct device *dev = &pdev->dev;
  1516. struct fimc_context *ctx;
  1517. struct resource *res;
  1518. struct exynos_drm_ippdrv *ippdrv;
  1519. int ret;
  1520. if (!dev->of_node) {
  1521. dev_err(dev, "device tree node not found.\n");
  1522. return -ENODEV;
  1523. }
  1524. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1525. if (!ctx)
  1526. return -ENOMEM;
  1527. ctx->ippdrv.dev = dev;
  1528. ret = fimc_parse_dt(ctx);
  1529. if (ret < 0)
  1530. return ret;
  1531. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  1532. "samsung,sysreg");
  1533. if (IS_ERR(ctx->sysreg)) {
  1534. dev_err(dev, "syscon regmap lookup failed.\n");
  1535. return PTR_ERR(ctx->sysreg);
  1536. }
  1537. /* resource memory */
  1538. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1539. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1540. if (IS_ERR(ctx->regs))
  1541. return PTR_ERR(ctx->regs);
  1542. /* resource irq */
  1543. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1544. if (!res) {
  1545. dev_err(dev, "failed to request irq resource.\n");
  1546. return -ENOENT;
  1547. }
  1548. ctx->irq = res->start;
  1549. ret = devm_request_threaded_irq(dev, ctx->irq, NULL, fimc_irq_handler,
  1550. IRQF_ONESHOT, "drm_fimc", ctx);
  1551. if (ret < 0) {
  1552. dev_err(dev, "failed to request irq.\n");
  1553. return ret;
  1554. }
  1555. ret = fimc_setup_clocks(ctx);
  1556. if (ret < 0)
  1557. return ret;
  1558. ippdrv = &ctx->ippdrv;
  1559. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1560. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1561. ippdrv->check_property = fimc_ippdrv_check_property;
  1562. ippdrv->reset = fimc_ippdrv_reset;
  1563. ippdrv->start = fimc_ippdrv_start;
  1564. ippdrv->stop = fimc_ippdrv_stop;
  1565. ret = fimc_init_prop_list(ippdrv);
  1566. if (ret < 0) {
  1567. dev_err(dev, "failed to init property list.\n");
  1568. goto err_put_clk;
  1569. }
  1570. DRM_DEBUG_KMS("%s:id[%d]ippdrv[0x%x]\n", __func__, ctx->id,
  1571. (int)ippdrv);
  1572. mutex_init(&ctx->lock);
  1573. platform_set_drvdata(pdev, ctx);
  1574. pm_runtime_set_active(dev);
  1575. pm_runtime_enable(dev);
  1576. ret = exynos_drm_ippdrv_register(ippdrv);
  1577. if (ret < 0) {
  1578. dev_err(dev, "failed to register drm fimc device.\n");
  1579. goto err_pm_dis;
  1580. }
  1581. dev_info(dev, "drm fimc registered successfully.\n");
  1582. return 0;
  1583. err_pm_dis:
  1584. pm_runtime_disable(dev);
  1585. err_put_clk:
  1586. fimc_put_clocks(ctx);
  1587. return ret;
  1588. }
  1589. static int fimc_remove(struct platform_device *pdev)
  1590. {
  1591. struct device *dev = &pdev->dev;
  1592. struct fimc_context *ctx = get_fimc_context(dev);
  1593. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1594. exynos_drm_ippdrv_unregister(ippdrv);
  1595. mutex_destroy(&ctx->lock);
  1596. fimc_put_clocks(ctx);
  1597. pm_runtime_set_suspended(dev);
  1598. pm_runtime_disable(dev);
  1599. return 0;
  1600. }
  1601. #ifdef CONFIG_PM_SLEEP
  1602. static int fimc_suspend(struct device *dev)
  1603. {
  1604. struct fimc_context *ctx = get_fimc_context(dev);
  1605. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1606. if (pm_runtime_suspended(dev))
  1607. return 0;
  1608. return fimc_clk_ctrl(ctx, false);
  1609. }
  1610. static int fimc_resume(struct device *dev)
  1611. {
  1612. struct fimc_context *ctx = get_fimc_context(dev);
  1613. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1614. if (!pm_runtime_suspended(dev))
  1615. return fimc_clk_ctrl(ctx, true);
  1616. return 0;
  1617. }
  1618. #endif
  1619. #ifdef CONFIG_PM_RUNTIME
  1620. static int fimc_runtime_suspend(struct device *dev)
  1621. {
  1622. struct fimc_context *ctx = get_fimc_context(dev);
  1623. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1624. return fimc_clk_ctrl(ctx, false);
  1625. }
  1626. static int fimc_runtime_resume(struct device *dev)
  1627. {
  1628. struct fimc_context *ctx = get_fimc_context(dev);
  1629. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1630. return fimc_clk_ctrl(ctx, true);
  1631. }
  1632. #endif
  1633. static const struct dev_pm_ops fimc_pm_ops = {
  1634. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1635. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1636. };
  1637. static const struct of_device_id fimc_of_match[] = {
  1638. { .compatible = "samsung,exynos4210-fimc" },
  1639. { .compatible = "samsung,exynos4212-fimc" },
  1640. { },
  1641. };
  1642. struct platform_driver fimc_driver = {
  1643. .probe = fimc_probe,
  1644. .remove = fimc_remove,
  1645. .driver = {
  1646. .of_match_table = fimc_of_match,
  1647. .name = "exynos-drm-fimc",
  1648. .owner = THIS_MODULE,
  1649. .pm = &fimc_pm_ops,
  1650. },
  1651. };