i40e_register.h 290 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688
  1. /*******************************************************************************
  2. *
  3. * Intel Ethernet Controller XL710 Family Linux Driver
  4. * Copyright(c) 2013 Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program; if not, write to the Free Software Foundation, Inc.,
  17. * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
  18. *
  19. * The full GNU General Public License is included in this distribution in
  20. * the file called "COPYING".
  21. *
  22. * Contact Information:
  23. * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
  24. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  25. *
  26. ******************************************************************************/
  27. #ifndef _I40E_REGISTER_H_
  28. #define _I40E_REGISTER_H_
  29. #define I40E_GLPCI_PM_MUX_NPQ 0x0009C4F4
  30. #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT 0
  31. #define I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_MASK (0x7 << I40E_GLPCI_PM_MUX_NPQ_NPQ_NUM_PORT_SEL_SHIFT)
  32. #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT 16
  33. #define I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_MASK (0x1F << I40E_GLPCI_PM_MUX_NPQ_INNER_NPQ_SEL_SHIFT)
  34. #define I40E_GLPCI_PM_MUX_PFB 0x0009C4F0
  35. #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT 0
  36. #define I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_MASK (0x1F << I40E_GLPCI_PM_MUX_PFB_PFB_PORT_SEL_SHIFT)
  37. #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT 16
  38. #define I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_MASK (0x7 << I40E_GLPCI_PM_MUX_PFB_INNER_PORT_SEL_SHIFT)
  39. #define I40E_GLPCI_SPARE_BITS_0 0x0009C4F8
  40. #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT 0
  41. #define I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_MASK (0xFFFFFFFF << I40E_GLPCI_SPARE_BITS_0_SPARE_BITS_SHIFT)
  42. #define I40E_GLPCI_SPARE_BITS_1 0x0009C4FC
  43. #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT 0
  44. #define I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_MASK (0xFFFFFFFF << I40E_GLPCI_SPARE_BITS_1_SPARE_BITS_SHIFT)
  45. #define I40E_PFPCI_PF_FLUSH_DONE 0x0009C800
  46. #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  47. #define I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_MASK (0x1 << I40E_PFPCI_PF_FLUSH_DONE_FLUSH_DONE_SHIFT)
  48. #define I40E_PFPCI_VF_FLUSH_DONE 0x0009C600
  49. #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  50. #define I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_MASK (0x1 << I40E_PFPCI_VF_FLUSH_DONE_FLUSH_DONE_SHIFT)
  51. #define I40E_PFPCI_VM_FLUSH_DONE 0x0009C880
  52. #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT 0
  53. #define I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_MASK (0x1 << I40E_PFPCI_VM_FLUSH_DONE_FLUSH_DONE_SHIFT)
  54. #define I40E_PF_ARQBAH 0x00080180
  55. #define I40E_PF_ARQBAH_ARQBAH_SHIFT 0
  56. #define I40E_PF_ARQBAH_ARQBAH_MASK (0xFFFFFFFF << I40E_PF_ARQBAH_ARQBAH_SHIFT)
  57. #define I40E_PF_ARQBAL 0x00080080
  58. #define I40E_PF_ARQBAL_ARQBAL_SHIFT 0
  59. #define I40E_PF_ARQBAL_ARQBAL_MASK (0xFFFFFFFF << I40E_PF_ARQBAL_ARQBAL_SHIFT)
  60. #define I40E_PF_ARQH 0x00080380
  61. #define I40E_PF_ARQH_ARQH_SHIFT 0
  62. #define I40E_PF_ARQH_ARQH_MASK (0x3FF << I40E_PF_ARQH_ARQH_SHIFT)
  63. #define I40E_PF_ARQLEN 0x00080280
  64. #define I40E_PF_ARQLEN_ARQLEN_SHIFT 0
  65. #define I40E_PF_ARQLEN_ARQLEN_MASK (0x3FF << I40E_PF_ARQLEN_ARQLEN_SHIFT)
  66. #define I40E_PF_ARQLEN_ARQVFE_SHIFT 28
  67. #define I40E_PF_ARQLEN_ARQVFE_MASK (0x1 << I40E_PF_ARQLEN_ARQVFE_SHIFT)
  68. #define I40E_PF_ARQLEN_ARQOVFL_SHIFT 29
  69. #define I40E_PF_ARQLEN_ARQOVFL_MASK (0x1 << I40E_PF_ARQLEN_ARQOVFL_SHIFT)
  70. #define I40E_PF_ARQLEN_ARQCRIT_SHIFT 30
  71. #define I40E_PF_ARQLEN_ARQCRIT_MASK (0x1 << I40E_PF_ARQLEN_ARQCRIT_SHIFT)
  72. #define I40E_PF_ARQLEN_ARQENABLE_SHIFT 31
  73. #define I40E_PF_ARQLEN_ARQENABLE_MASK (0x1 << I40E_PF_ARQLEN_ARQENABLE_SHIFT)
  74. #define I40E_PF_ARQT 0x00080480
  75. #define I40E_PF_ARQT_ARQT_SHIFT 0
  76. #define I40E_PF_ARQT_ARQT_MASK (0x3FF << I40E_PF_ARQT_ARQT_SHIFT)
  77. #define I40E_PF_ATQBAH 0x00080100
  78. #define I40E_PF_ATQBAH_ATQBAH_SHIFT 0
  79. #define I40E_PF_ATQBAH_ATQBAH_MASK (0xFFFFFFFF << I40E_PF_ATQBAH_ATQBAH_SHIFT)
  80. #define I40E_PF_ATQBAL 0x00080000
  81. #define I40E_PF_ATQBAL_ATQBAL_SHIFT 0
  82. #define I40E_PF_ATQBAL_ATQBAL_MASK (0xFFFFFFFF << I40E_PF_ATQBAL_ATQBAL_SHIFT)
  83. #define I40E_PF_ATQH 0x00080300
  84. #define I40E_PF_ATQH_ATQH_SHIFT 0
  85. #define I40E_PF_ATQH_ATQH_MASK (0x3FF << I40E_PF_ATQH_ATQH_SHIFT)
  86. #define I40E_PF_ATQLEN 0x00080200
  87. #define I40E_PF_ATQLEN_ATQLEN_SHIFT 0
  88. #define I40E_PF_ATQLEN_ATQLEN_MASK (0x3FF << I40E_PF_ATQLEN_ATQLEN_SHIFT)
  89. #define I40E_PF_ATQLEN_ATQVFE_SHIFT 28
  90. #define I40E_PF_ATQLEN_ATQVFE_MASK (0x1 << I40E_PF_ATQLEN_ATQVFE_SHIFT)
  91. #define I40E_PF_ATQLEN_ATQOVFL_SHIFT 29
  92. #define I40E_PF_ATQLEN_ATQOVFL_MASK (0x1 << I40E_PF_ATQLEN_ATQOVFL_SHIFT)
  93. #define I40E_PF_ATQLEN_ATQCRIT_SHIFT 30
  94. #define I40E_PF_ATQLEN_ATQCRIT_MASK (0x1 << I40E_PF_ATQLEN_ATQCRIT_SHIFT)
  95. #define I40E_PF_ATQLEN_ATQENABLE_SHIFT 31
  96. #define I40E_PF_ATQLEN_ATQENABLE_MASK (0x1 << I40E_PF_ATQLEN_ATQENABLE_SHIFT)
  97. #define I40E_PF_ATQT 0x00080400
  98. #define I40E_PF_ATQT_ATQT_SHIFT 0
  99. #define I40E_PF_ATQT_ATQT_MASK (0x3FF << I40E_PF_ATQT_ATQT_SHIFT)
  100. #define I40E_VF_ARQBAH(_VF) (0x00081400 + ((_VF) * 4)) /* _i=0...127 */
  101. #define I40E_VF_ARQBAH_MAX_INDEX 127
  102. #define I40E_VF_ARQBAH_ARQBAH_SHIFT 0
  103. #define I40E_VF_ARQBAH_ARQBAH_MASK (0xFFFFFFFF << I40E_VF_ARQBAH_ARQBAH_SHIFT)
  104. #define I40E_VF_ARQBAL(_VF) (0x00080C00 + ((_VF) * 4)) /* _i=0...127 */
  105. #define I40E_VF_ARQBAL_MAX_INDEX 127
  106. #define I40E_VF_ARQBAL_ARQBAL_SHIFT 0
  107. #define I40E_VF_ARQBAL_ARQBAL_MASK (0xFFFFFFFF << I40E_VF_ARQBAL_ARQBAL_SHIFT)
  108. #define I40E_VF_ARQH(_VF) (0x00082400 + ((_VF) * 4)) /* _i=0...127 */
  109. #define I40E_VF_ARQH_MAX_INDEX 127
  110. #define I40E_VF_ARQH_ARQH_SHIFT 0
  111. #define I40E_VF_ARQH_ARQH_MASK (0x3FF << I40E_VF_ARQH_ARQH_SHIFT)
  112. #define I40E_VF_ARQLEN(_VF) (0x00081C00 + ((_VF) * 4)) /* _i=0...127 */
  113. #define I40E_VF_ARQLEN_MAX_INDEX 127
  114. #define I40E_VF_ARQLEN_ARQLEN_SHIFT 0
  115. #define I40E_VF_ARQLEN_ARQLEN_MASK (0x3FF << I40E_VF_ARQLEN_ARQLEN_SHIFT)
  116. #define I40E_VF_ARQLEN_ARQVFE_SHIFT 28
  117. #define I40E_VF_ARQLEN_ARQVFE_MASK (0x1 << I40E_VF_ARQLEN_ARQVFE_SHIFT)
  118. #define I40E_VF_ARQLEN_ARQOVFL_SHIFT 29
  119. #define I40E_VF_ARQLEN_ARQOVFL_MASK (0x1 << I40E_VF_ARQLEN_ARQOVFL_SHIFT)
  120. #define I40E_VF_ARQLEN_ARQCRIT_SHIFT 30
  121. #define I40E_VF_ARQLEN_ARQCRIT_MASK (0x1 << I40E_VF_ARQLEN_ARQCRIT_SHIFT)
  122. #define I40E_VF_ARQLEN_ARQENABLE_SHIFT 31
  123. #define I40E_VF_ARQLEN_ARQENABLE_MASK (0x1 << I40E_VF_ARQLEN_ARQENABLE_SHIFT)
  124. #define I40E_VF_ARQT(_VF) (0x00082C00 + ((_VF) * 4)) /* _i=0...127 */
  125. #define I40E_VF_ARQT_MAX_INDEX 127
  126. #define I40E_VF_ARQT_ARQT_SHIFT 0
  127. #define I40E_VF_ARQT_ARQT_MASK (0x3FF << I40E_VF_ARQT_ARQT_SHIFT)
  128. #define I40E_VF_ATQBAH(_VF) (0x00081000 + ((_VF) * 4)) /* _i=0...127 */
  129. #define I40E_VF_ATQBAH_MAX_INDEX 127
  130. #define I40E_VF_ATQBAH_ATQBAH_SHIFT 0
  131. #define I40E_VF_ATQBAH_ATQBAH_MASK (0xFFFFFFFF << I40E_VF_ATQBAH_ATQBAH_SHIFT)
  132. #define I40E_VF_ATQBAL(_VF) (0x00080800 + ((_VF) * 4)) /* _i=0...127 */
  133. #define I40E_VF_ATQBAL_MAX_INDEX 127
  134. #define I40E_VF_ATQBAL_ATQBAL_SHIFT 0
  135. #define I40E_VF_ATQBAL_ATQBAL_MASK (0xFFFFFFFF << I40E_VF_ATQBAL_ATQBAL_SHIFT)
  136. #define I40E_VF_ATQH(_VF) (0x00082000 + ((_VF) * 4)) /* _i=0...127 */
  137. #define I40E_VF_ATQH_MAX_INDEX 127
  138. #define I40E_VF_ATQH_ATQH_SHIFT 0
  139. #define I40E_VF_ATQH_ATQH_MASK (0x3FF << I40E_VF_ATQH_ATQH_SHIFT)
  140. #define I40E_VF_ATQLEN(_VF) (0x00081800 + ((_VF) * 4)) /* _i=0...127 */
  141. #define I40E_VF_ATQLEN_MAX_INDEX 127
  142. #define I40E_VF_ATQLEN_ATQLEN_SHIFT 0
  143. #define I40E_VF_ATQLEN_ATQLEN_MASK (0x3FF << I40E_VF_ATQLEN_ATQLEN_SHIFT)
  144. #define I40E_VF_ATQLEN_ATQVFE_SHIFT 28
  145. #define I40E_VF_ATQLEN_ATQVFE_MASK (0x1 << I40E_VF_ATQLEN_ATQVFE_SHIFT)
  146. #define I40E_VF_ATQLEN_ATQOVFL_SHIFT 29
  147. #define I40E_VF_ATQLEN_ATQOVFL_MASK (0x1 << I40E_VF_ATQLEN_ATQOVFL_SHIFT)
  148. #define I40E_VF_ATQLEN_ATQCRIT_SHIFT 30
  149. #define I40E_VF_ATQLEN_ATQCRIT_MASK (0x1 << I40E_VF_ATQLEN_ATQCRIT_SHIFT)
  150. #define I40E_VF_ATQLEN_ATQENABLE_SHIFT 31
  151. #define I40E_VF_ATQLEN_ATQENABLE_MASK (0x1 << I40E_VF_ATQLEN_ATQENABLE_SHIFT)
  152. #define I40E_VF_ATQT(_VF) (0x00082800 + ((_VF) * 4)) /* _i=0...127 */
  153. #define I40E_VF_ATQT_MAX_INDEX 127
  154. #define I40E_VF_ATQT_ATQT_SHIFT 0
  155. #define I40E_VF_ATQT_ATQT_MASK (0x3FF << I40E_VF_ATQT_ATQT_SHIFT)
  156. #define I40E_PRT_L2TAGSEN 0x001C0B20
  157. #define I40E_PRT_L2TAGSEN_ENABLE_SHIFT 0
  158. #define I40E_PRT_L2TAGSEN_ENABLE_MASK (0xFF << I40E_PRT_L2TAGSEN_ENABLE_SHIFT)
  159. #define I40E_PFCM_LAN_ERRDATA 0x0010C080
  160. #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT 0
  161. #define I40E_PFCM_LAN_ERRDATA_ERROR_CODE_MASK (0xF << I40E_PFCM_LAN_ERRDATA_ERROR_CODE_SHIFT)
  162. #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT 4
  163. #define I40E_PFCM_LAN_ERRDATA_Q_TYPE_MASK (0x7 << I40E_PFCM_LAN_ERRDATA_Q_TYPE_SHIFT)
  164. #define I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT 8
  165. #define I40E_PFCM_LAN_ERRDATA_Q_NUM_MASK (0xFFF << I40E_PFCM_LAN_ERRDATA_Q_NUM_SHIFT)
  166. #define I40E_PFCM_LAN_ERRINFO 0x0010C000
  167. #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT 0
  168. #define I40E_PFCM_LAN_ERRINFO_ERROR_VALID_MASK (0x1 << I40E_PFCM_LAN_ERRINFO_ERROR_VALID_SHIFT)
  169. #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT 4
  170. #define I40E_PFCM_LAN_ERRINFO_ERROR_INST_MASK (0x7 << I40E_PFCM_LAN_ERRINFO_ERROR_INST_SHIFT)
  171. #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  172. #define I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_MASK (0xFF << I40E_PFCM_LAN_ERRINFO_DBL_ERROR_CNT_SHIFT)
  173. #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  174. #define I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_MASK (0xFF << I40E_PFCM_LAN_ERRINFO_RLU_ERROR_CNT_SHIFT)
  175. #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  176. #define I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_MASK (0xFF << I40E_PFCM_LAN_ERRINFO_RLS_ERROR_CNT_SHIFT)
  177. #define I40E_PFCM_LANCTXCTL 0x0010C300
  178. #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT 0
  179. #define I40E_PFCM_LANCTXCTL_QUEUE_NUM_MASK (0xFFF << I40E_PFCM_LANCTXCTL_QUEUE_NUM_SHIFT)
  180. #define I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT 12
  181. #define I40E_PFCM_LANCTXCTL_SUB_LINE_MASK (0x7 << I40E_PFCM_LANCTXCTL_SUB_LINE_SHIFT)
  182. #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT 15
  183. #define I40E_PFCM_LANCTXCTL_QUEUE_TYPE_MASK (0x3 << I40E_PFCM_LANCTXCTL_QUEUE_TYPE_SHIFT)
  184. #define I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT 17
  185. #define I40E_PFCM_LANCTXCTL_OP_CODE_MASK (0x3 << I40E_PFCM_LANCTXCTL_OP_CODE_SHIFT)
  186. #define I40E_PFCM_LANCTXDATA(_i) (0x0010C100 + ((_i) * 128)) /* _i=0...3 */
  187. #define I40E_PFCM_LANCTXDATA_MAX_INDEX 3
  188. #define I40E_PFCM_LANCTXDATA_DATA_SHIFT 0
  189. #define I40E_PFCM_LANCTXDATA_DATA_MASK (0xFFFFFFFF << I40E_PFCM_LANCTXDATA_DATA_SHIFT)
  190. #define I40E_PFCM_LANCTXSTAT 0x0010C380
  191. #define I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT 0
  192. #define I40E_PFCM_LANCTXSTAT_CTX_DONE_MASK (0x1 << I40E_PFCM_LANCTXSTAT_CTX_DONE_SHIFT)
  193. #define I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT 1
  194. #define I40E_PFCM_LANCTXSTAT_CTX_MISS_MASK (0x1 << I40E_PFCM_LANCTXSTAT_CTX_MISS_SHIFT)
  195. #define I40E_PFCM_PE_ERRDATA 0x00138D00
  196. #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
  197. #define I40E_PFCM_PE_ERRDATA_ERROR_CODE_MASK (0xF << I40E_PFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
  198. #define I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
  199. #define I40E_PFCM_PE_ERRDATA_Q_TYPE_MASK (0x7 << I40E_PFCM_PE_ERRDATA_Q_TYPE_SHIFT)
  200. #define I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT 8
  201. #define I40E_PFCM_PE_ERRDATA_Q_NUM_MASK (0x3FFFF << I40E_PFCM_PE_ERRDATA_Q_NUM_SHIFT)
  202. #define I40E_PFCM_PE_ERRINFO 0x00138C80
  203. #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
  204. #define I40E_PFCM_PE_ERRINFO_ERROR_VALID_MASK (0x1 << I40E_PFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
  205. #define I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
  206. #define I40E_PFCM_PE_ERRINFO_ERROR_INST_MASK (0x7 << I40E_PFCM_PE_ERRINFO_ERROR_INST_SHIFT)
  207. #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  208. #define I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK (0xFF << I40E_PFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
  209. #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  210. #define I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK (0xFF << I40E_PFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
  211. #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  212. #define I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK (0xFF << I40E_PFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
  213. #define I40E_VFCM_PE_ERRDATA1(_VF) (0x00138800 + ((_VF) * 4)) /* _i=0...127 */
  214. #define I40E_VFCM_PE_ERRDATA1_MAX_INDEX 127
  215. #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT 0
  216. #define I40E_VFCM_PE_ERRDATA1_ERROR_CODE_MASK (0xF << I40E_VFCM_PE_ERRDATA1_ERROR_CODE_SHIFT)
  217. #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT 4
  218. #define I40E_VFCM_PE_ERRDATA1_Q_TYPE_MASK (0x7 << I40E_VFCM_PE_ERRDATA1_Q_TYPE_SHIFT)
  219. #define I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT 8
  220. #define I40E_VFCM_PE_ERRDATA1_Q_NUM_MASK (0x3FFFF << I40E_VFCM_PE_ERRDATA1_Q_NUM_SHIFT)
  221. #define I40E_VFCM_PE_ERRINFO1(_VF) (0x00138400 + ((_VF) * 4)) /* _i=0...127 */
  222. #define I40E_VFCM_PE_ERRINFO1_MAX_INDEX 127
  223. #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT 0
  224. #define I40E_VFCM_PE_ERRINFO1_ERROR_VALID_MASK (0x1 << I40E_VFCM_PE_ERRINFO1_ERROR_VALID_SHIFT)
  225. #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT 4
  226. #define I40E_VFCM_PE_ERRINFO1_ERROR_INST_MASK (0x7 << I40E_VFCM_PE_ERRINFO1_ERROR_INST_SHIFT)
  227. #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT 8
  228. #define I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO1_DBL_ERROR_CNT_SHIFT)
  229. #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT 16
  230. #define I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO1_RLU_ERROR_CNT_SHIFT)
  231. #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT 24
  232. #define I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO1_RLS_ERROR_CNT_SHIFT)
  233. #define I40E_GLDCB_GENC 0x00083044
  234. #define I40E_GLDCB_GENC_PCIRTT_SHIFT 0
  235. #define I40E_GLDCB_GENC_PCIRTT_MASK (0xFFFF << I40E_GLDCB_GENC_PCIRTT_SHIFT)
  236. #define I40E_GLDCB_RUPTI 0x00122618
  237. #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT 0
  238. #define I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_MASK (0xFFFFFFFF << I40E_GLDCB_RUPTI_PFCTIMEOUT_UP_SHIFT)
  239. #define I40E_PRTDCB_FCCFG 0x001E4640
  240. #define I40E_PRTDCB_FCCFG_TFCE_SHIFT 3
  241. #define I40E_PRTDCB_FCCFG_TFCE_MASK (0x3 << I40E_PRTDCB_FCCFG_TFCE_SHIFT)
  242. #define I40E_PRTDCB_FCRTV 0x001E4600
  243. #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT 0
  244. #define I40E_PRTDCB_FCRTV_FC_REFRESH_TH_MASK (0xFFFF << I40E_PRTDCB_FCRTV_FC_REFRESH_TH_SHIFT)
  245. #define I40E_PRTDCB_FCTTVN(_i) (0x001E4580 + ((_i) * 32)) /* _i=0...3 */
  246. #define I40E_PRTDCB_FCTTVN_MAX_INDEX 3
  247. #define I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT 0
  248. #define I40E_PRTDCB_FCTTVN_TTV_2N_MASK (0xFFFF << I40E_PRTDCB_FCTTVN_TTV_2N_SHIFT)
  249. #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT 16
  250. #define I40E_PRTDCB_FCTTVN_TTV_2N_P1_MASK (0xFFFF << I40E_PRTDCB_FCTTVN_TTV_2N_P1_SHIFT)
  251. #define I40E_PRTDCB_GENC 0x00083000
  252. #define I40E_PRTDCB_GENC_RESERVED_1_SHIFT 0
  253. #define I40E_PRTDCB_GENC_RESERVED_1_MASK (0x3 << I40E_PRTDCB_GENC_RESERVED_1_SHIFT)
  254. #define I40E_PRTDCB_GENC_NUMTC_SHIFT 2
  255. #define I40E_PRTDCB_GENC_NUMTC_MASK (0xF << I40E_PRTDCB_GENC_NUMTC_SHIFT)
  256. #define I40E_PRTDCB_GENC_FCOEUP_SHIFT 6
  257. #define I40E_PRTDCB_GENC_FCOEUP_MASK (0x7 << I40E_PRTDCB_GENC_FCOEUP_SHIFT)
  258. #define I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT 9
  259. #define I40E_PRTDCB_GENC_FCOEUP_VALID_MASK (0x1 << I40E_PRTDCB_GENC_FCOEUP_VALID_SHIFT)
  260. #define I40E_PRTDCB_GENC_PFCLDA_SHIFT 16
  261. #define I40E_PRTDCB_GENC_PFCLDA_MASK (0xFFFF << I40E_PRTDCB_GENC_PFCLDA_SHIFT)
  262. #define I40E_PRTDCB_GENS 0x00083020
  263. #define I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT 0
  264. #define I40E_PRTDCB_GENS_DCBX_STATUS_MASK (0x7 << I40E_PRTDCB_GENS_DCBX_STATUS_SHIFT)
  265. #define I40E_PRTDCB_MFLCN 0x001E2400
  266. #define I40E_PRTDCB_MFLCN_PMCF_SHIFT 0
  267. #define I40E_PRTDCB_MFLCN_PMCF_MASK (0x1 << I40E_PRTDCB_MFLCN_PMCF_SHIFT)
  268. #define I40E_PRTDCB_MFLCN_DPF_SHIFT 1
  269. #define I40E_PRTDCB_MFLCN_DPF_MASK (0x1 << I40E_PRTDCB_MFLCN_DPF_SHIFT)
  270. #define I40E_PRTDCB_MFLCN_RPFCM_SHIFT 2
  271. #define I40E_PRTDCB_MFLCN_RPFCM_MASK (0x1 << I40E_PRTDCB_MFLCN_RPFCM_SHIFT)
  272. #define I40E_PRTDCB_MFLCN_RFCE_SHIFT 3
  273. #define I40E_PRTDCB_MFLCN_RFCE_MASK (0x1 << I40E_PRTDCB_MFLCN_RFCE_SHIFT)
  274. #define I40E_PRTDCB_MFLCN_RPFCE_SHIFT 4
  275. #define I40E_PRTDCB_MFLCN_RPFCE_MASK (0xFF << I40E_PRTDCB_MFLCN_RPFCE_SHIFT)
  276. #define I40E_PRTDCB_RETSC 0x001223E0
  277. #define I40E_PRTDCB_RETSC_ETS_MODE_SHIFT 0
  278. #define I40E_PRTDCB_RETSC_ETS_MODE_MASK (0x1 << I40E_PRTDCB_RETSC_ETS_MODE_SHIFT)
  279. #define I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT 1
  280. #define I40E_PRTDCB_RETSC_NON_ETS_MODE_MASK (0x1 << I40E_PRTDCB_RETSC_NON_ETS_MODE_SHIFT)
  281. #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT 2
  282. #define I40E_PRTDCB_RETSC_ETS_MAX_EXP_MASK (0xF << I40E_PRTDCB_RETSC_ETS_MAX_EXP_SHIFT)
  283. #define I40E_PRTDCB_RETSC_LLTC_SHIFT 8
  284. #define I40E_PRTDCB_RETSC_LLTC_MASK (0xFF << I40E_PRTDCB_RETSC_LLTC_SHIFT)
  285. #define I40E_PRTDCB_RETSTCC(_i) (0x00122180 + ((_i) * 32)) /* _i=0...7 */
  286. #define I40E_PRTDCB_RETSTCC_MAX_INDEX 7
  287. #define I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT 0
  288. #define I40E_PRTDCB_RETSTCC_BWSHARE_MASK (0x7F << I40E_PRTDCB_RETSTCC_BWSHARE_SHIFT)
  289. #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT 30
  290. #define I40E_PRTDCB_RETSTCC_UPINTC_MODE_MASK (0x1 << I40E_PRTDCB_RETSTCC_UPINTC_MODE_SHIFT)
  291. #define I40E_PRTDCB_RETSTCC_ETSTC_SHIFT 31
  292. #define I40E_PRTDCB_RETSTCC_ETSTC_MASK (0x1 << I40E_PRTDCB_RETSTCC_ETSTC_SHIFT)
  293. #define I40E_PRTDCB_RPPMC 0x001223A0
  294. #define I40E_PRTDCB_RPPMC_LANRPPM_SHIFT 0
  295. #define I40E_PRTDCB_RPPMC_LANRPPM_MASK (0xFF << I40E_PRTDCB_RPPMC_LANRPPM_SHIFT)
  296. #define I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT 8
  297. #define I40E_PRTDCB_RPPMC_RDMARPPM_MASK (0xFF << I40E_PRTDCB_RPPMC_RDMARPPM_SHIFT)
  298. #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT 16
  299. #define I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_MASK (0xFF << I40E_PRTDCB_RPPMC_RX_FIFO_SIZE_SHIFT)
  300. #define I40E_PRTDCB_RUP 0x001C0B00
  301. #define I40E_PRTDCB_RUP_NOVLANUP_SHIFT 0
  302. #define I40E_PRTDCB_RUP_NOVLANUP_MASK (0x7 << I40E_PRTDCB_RUP_NOVLANUP_SHIFT)
  303. #define I40E_PRTDCB_RUP2TC 0x001C09A0
  304. #define I40E_PRTDCB_RUP2TC_UP0TC_SHIFT 0
  305. #define I40E_PRTDCB_RUP2TC_UP0TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP0TC_SHIFT)
  306. #define I40E_PRTDCB_RUP2TC_UP1TC_SHIFT 3
  307. #define I40E_PRTDCB_RUP2TC_UP1TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP1TC_SHIFT)
  308. #define I40E_PRTDCB_RUP2TC_UP2TC_SHIFT 6
  309. #define I40E_PRTDCB_RUP2TC_UP2TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP2TC_SHIFT)
  310. #define I40E_PRTDCB_RUP2TC_UP3TC_SHIFT 9
  311. #define I40E_PRTDCB_RUP2TC_UP3TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP3TC_SHIFT)
  312. #define I40E_PRTDCB_RUP2TC_UP4TC_SHIFT 12
  313. #define I40E_PRTDCB_RUP2TC_UP4TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP4TC_SHIFT)
  314. #define I40E_PRTDCB_RUP2TC_UP5TC_SHIFT 15
  315. #define I40E_PRTDCB_RUP2TC_UP5TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP5TC_SHIFT)
  316. #define I40E_PRTDCB_RUP2TC_UP6TC_SHIFT 18
  317. #define I40E_PRTDCB_RUP2TC_UP6TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP6TC_SHIFT)
  318. #define I40E_PRTDCB_RUP2TC_UP7TC_SHIFT 21
  319. #define I40E_PRTDCB_RUP2TC_UP7TC_MASK (0x7 << I40E_PRTDCB_RUP2TC_UP7TC_SHIFT)
  320. #define I40E_PRTDCB_TC2PFC 0x001C0980
  321. #define I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT 0
  322. #define I40E_PRTDCB_TC2PFC_TC2PFC_MASK (0xFF << I40E_PRTDCB_TC2PFC_TC2PFC_SHIFT)
  323. #define I40E_PRTDCB_TCPMC 0x000A21A0
  324. #define I40E_PRTDCB_TCPMC_CPM_SHIFT 0
  325. #define I40E_PRTDCB_TCPMC_CPM_MASK (0x1FFF << I40E_PRTDCB_TCPMC_CPM_SHIFT)
  326. #define I40E_PRTDCB_TCPMC_LLTC_SHIFT 13
  327. #define I40E_PRTDCB_TCPMC_LLTC_MASK (0xFF << I40E_PRTDCB_TCPMC_LLTC_SHIFT)
  328. #define I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT 30
  329. #define I40E_PRTDCB_TCPMC_TCPM_MODE_MASK (0x1 << I40E_PRTDCB_TCPMC_TCPM_MODE_SHIFT)
  330. #define I40E_PRTDCB_TCWSTC(_i) (0x000A2040 + ((_i) * 32)) /* _i=0...7 */
  331. #define I40E_PRTDCB_TCWSTC_MAX_INDEX 7
  332. #define I40E_PRTDCB_TCWSTC_MSTC_SHIFT 0
  333. #define I40E_PRTDCB_TCWSTC_MSTC_MASK (0xFFFFF << I40E_PRTDCB_TCWSTC_MSTC_SHIFT)
  334. #define I40E_PRTDCB_TDPMC 0x000A0180
  335. #define I40E_PRTDCB_TDPMC_DPM_SHIFT 0
  336. #define I40E_PRTDCB_TDPMC_DPM_MASK (0xFF << I40E_PRTDCB_TDPMC_DPM_SHIFT)
  337. #define I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT 30
  338. #define I40E_PRTDCB_TDPMC_TCPM_MODE_MASK (0x1 << I40E_PRTDCB_TDPMC_TCPM_MODE_SHIFT)
  339. #define I40E_PRTDCB_TDPUC 0x00044100
  340. #define I40E_PRTDCB_TDPUC_MAX_TXFRAME_SHIFT 0
  341. #define I40E_PRTDCB_TDPUC_MAX_TXFRAME_MASK (0xFFFF << I40E_PRTDCB_TDPUC_MAX_TXFRAME_SHIFT)
  342. #define I40E_PRTDCB_TETSC_TCB 0x000AE060
  343. #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT 0
  344. #define I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_MASK (0x1 << I40E_PRTDCB_TETSC_TCB_EN_LL_STRICT_PRIORITY_SHIFT)
  345. #define I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT 8
  346. #define I40E_PRTDCB_TETSC_TCB_LLTC_MASK (0xFF << I40E_PRTDCB_TETSC_TCB_LLTC_SHIFT)
  347. #define I40E_PRTDCB_TETSC_TPB 0x00098060
  348. #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT 0
  349. #define I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_MASK (0x1 << I40E_PRTDCB_TETSC_TPB_EN_LL_STRICT_PRIORITY_SHIFT)
  350. #define I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT 8
  351. #define I40E_PRTDCB_TETSC_TPB_LLTC_MASK (0xFF << I40E_PRTDCB_TETSC_TPB_LLTC_SHIFT)
  352. #define I40E_PRTDCB_TFCS 0x001E4560
  353. #define I40E_PRTDCB_TFCS_TXOFF_SHIFT 0
  354. #define I40E_PRTDCB_TFCS_TXOFF_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF_SHIFT)
  355. #define I40E_PRTDCB_TFCS_TXOFF0_SHIFT 8
  356. #define I40E_PRTDCB_TFCS_TXOFF0_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF0_SHIFT)
  357. #define I40E_PRTDCB_TFCS_TXOFF1_SHIFT 9
  358. #define I40E_PRTDCB_TFCS_TXOFF1_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF1_SHIFT)
  359. #define I40E_PRTDCB_TFCS_TXOFF2_SHIFT 10
  360. #define I40E_PRTDCB_TFCS_TXOFF2_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF2_SHIFT)
  361. #define I40E_PRTDCB_TFCS_TXOFF3_SHIFT 11
  362. #define I40E_PRTDCB_TFCS_TXOFF3_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF3_SHIFT)
  363. #define I40E_PRTDCB_TFCS_TXOFF4_SHIFT 12
  364. #define I40E_PRTDCB_TFCS_TXOFF4_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF4_SHIFT)
  365. #define I40E_PRTDCB_TFCS_TXOFF5_SHIFT 13
  366. #define I40E_PRTDCB_TFCS_TXOFF5_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF5_SHIFT)
  367. #define I40E_PRTDCB_TFCS_TXOFF6_SHIFT 14
  368. #define I40E_PRTDCB_TFCS_TXOFF6_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF6_SHIFT)
  369. #define I40E_PRTDCB_TFCS_TXOFF7_SHIFT 15
  370. #define I40E_PRTDCB_TFCS_TXOFF7_MASK (0x1 << I40E_PRTDCB_TFCS_TXOFF7_SHIFT)
  371. #define I40E_PRTDCB_TFWSTC(_i) (0x000A0040 + ((_i) * 32)) /* _i=0...7 */
  372. #define I40E_PRTDCB_TFWSTC_MAX_INDEX 7
  373. #define I40E_PRTDCB_TFWSTC_MSTC_SHIFT 0
  374. #define I40E_PRTDCB_TFWSTC_MSTC_MASK (0xFFFFF << I40E_PRTDCB_TFWSTC_MSTC_SHIFT)
  375. #define I40E_PRTDCB_TPFCTS(_i) (0x001E4660 + ((_i) * 32)) /* _i=0...7 */
  376. #define I40E_PRTDCB_TPFCTS_MAX_INDEX 7
  377. #define I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT 0
  378. #define I40E_PRTDCB_TPFCTS_PFCTIMER_MASK (0x3FFF << I40E_PRTDCB_TPFCTS_PFCTIMER_SHIFT)
  379. #define I40E_GLFCOE_RCTL 0x00269B94
  380. #define I40E_GLFCOE_RCTL_FCOEVER_SHIFT 0
  381. #define I40E_GLFCOE_RCTL_FCOEVER_MASK (0xF << I40E_GLFCOE_RCTL_FCOEVER_SHIFT)
  382. #define I40E_GLFCOE_RCTL_SAVBAD_SHIFT 4
  383. #define I40E_GLFCOE_RCTL_SAVBAD_MASK (0x1 << I40E_GLFCOE_RCTL_SAVBAD_SHIFT)
  384. #define I40E_GLFCOE_RCTL_ICRC_SHIFT 5
  385. #define I40E_GLFCOE_RCTL_ICRC_MASK (0x1 << I40E_GLFCOE_RCTL_ICRC_SHIFT)
  386. #define I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT 16
  387. #define I40E_GLFCOE_RCTL_MAX_SIZE_MASK (0x3FFF << I40E_GLFCOE_RCTL_MAX_SIZE_SHIFT)
  388. #define I40E_GL_FWSTS 0x00083048
  389. #define I40E_GL_FWSTS_FWS0B_SHIFT 0
  390. #define I40E_GL_FWSTS_FWS0B_MASK (0xFF << I40E_GL_FWSTS_FWS0B_SHIFT)
  391. #define I40E_GL_FWSTS_FWRI_SHIFT 9
  392. #define I40E_GL_FWSTS_FWRI_MASK (0x1 << I40E_GL_FWSTS_FWRI_SHIFT)
  393. #define I40E_GL_FWSTS_FWS1B_SHIFT 16
  394. #define I40E_GL_FWSTS_FWS1B_MASK (0xFF << I40E_GL_FWSTS_FWS1B_SHIFT)
  395. #define I40E_GLGEN_CLKSTAT 0x000B8184
  396. #define I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT 0
  397. #define I40E_GLGEN_CLKSTAT_CLKMODE_MASK (0x1 << I40E_GLGEN_CLKSTAT_CLKMODE_SHIFT)
  398. #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT 4
  399. #define I40E_GLGEN_CLKSTAT_U_CLK_SPEED_MASK (0x3 << I40E_GLGEN_CLKSTAT_U_CLK_SPEED_SHIFT)
  400. #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT 8
  401. #define I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_MASK (0x7 << I40E_GLGEN_CLKSTAT_P0_CLK_SPEED_SHIFT)
  402. #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT 12
  403. #define I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_MASK (0x7 << I40E_GLGEN_CLKSTAT_P1_CLK_SPEED_SHIFT)
  404. #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT 16
  405. #define I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_MASK (0x7 << I40E_GLGEN_CLKSTAT_P2_CLK_SPEED_SHIFT)
  406. #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT 20
  407. #define I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_MASK (0x7 << I40E_GLGEN_CLKSTAT_P3_CLK_SPEED_SHIFT)
  408. #define I40E_GLGEN_GPIO_CTL(_i) (0x00088100 + ((_i) * 4)) /* _i=0...29 */
  409. #define I40E_GLGEN_GPIO_CTL_MAX_INDEX 29
  410. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT 0
  411. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_MASK (0x3 << I40E_GLGEN_GPIO_CTL_PRT_NUM_SHIFT)
  412. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT 3
  413. #define I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_MASK (0x1 << I40E_GLGEN_GPIO_CTL_PRT_NUM_NA_SHIFT)
  414. #define I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT 4
  415. #define I40E_GLGEN_GPIO_CTL_PIN_DIR_MASK (0x1 << I40E_GLGEN_GPIO_CTL_PIN_DIR_SHIFT)
  416. #define I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT 5
  417. #define I40E_GLGEN_GPIO_CTL_TRI_CTL_MASK (0x1 << I40E_GLGEN_GPIO_CTL_TRI_CTL_SHIFT)
  418. #define I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT 6
  419. #define I40E_GLGEN_GPIO_CTL_OUT_CTL_MASK (0x1 << I40E_GLGEN_GPIO_CTL_OUT_CTL_SHIFT)
  420. #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT 7
  421. #define I40E_GLGEN_GPIO_CTL_PIN_FUNC_MASK (0x7 << I40E_GLGEN_GPIO_CTL_PIN_FUNC_SHIFT)
  422. #define I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT 10
  423. #define I40E_GLGEN_GPIO_CTL_LED_INVRT_MASK (0x1 << I40E_GLGEN_GPIO_CTL_LED_INVRT_SHIFT)
  424. #define I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT 11
  425. #define I40E_GLGEN_GPIO_CTL_LED_BLINK_MASK (0x1 << I40E_GLGEN_GPIO_CTL_LED_BLINK_SHIFT)
  426. #define I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT 12
  427. #define I40E_GLGEN_GPIO_CTL_LED_MODE_MASK (0xF << I40E_GLGEN_GPIO_CTL_LED_MODE_SHIFT)
  428. #define I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT 17
  429. #define I40E_GLGEN_GPIO_CTL_INT_MODE_MASK (0x3 << I40E_GLGEN_GPIO_CTL_INT_MODE_SHIFT)
  430. #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT 19
  431. #define I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_MASK (0x1 << I40E_GLGEN_GPIO_CTL_OUT_DEFAULT_SHIFT)
  432. #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT 20
  433. #define I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_MASK (0x3F << I40E_GLGEN_GPIO_CTL_PHY_PIN_NAME_SHIFT)
  434. #define I40E_GLGEN_GPIO_SET 0x00088184
  435. #define I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT 0
  436. #define I40E_GLGEN_GPIO_SET_GPIO_INDX_MASK (0x1F << I40E_GLGEN_GPIO_SET_GPIO_INDX_SHIFT)
  437. #define I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT 5
  438. #define I40E_GLGEN_GPIO_SET_SDP_DATA_MASK (0x1 << I40E_GLGEN_GPIO_SET_SDP_DATA_SHIFT)
  439. #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT 6
  440. #define I40E_GLGEN_GPIO_SET_DRIVE_SDP_MASK (0x1 << I40E_GLGEN_GPIO_SET_DRIVE_SDP_SHIFT)
  441. #define I40E_GLGEN_GPIO_STAT 0x0008817C
  442. #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT 0
  443. #define I40E_GLGEN_GPIO_STAT_GPIO_VALUE_MASK (0x3FFFFFFF << I40E_GLGEN_GPIO_STAT_GPIO_VALUE_SHIFT)
  444. #define I40E_GLGEN_GPIO_TRANSIT 0x00088180
  445. #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT 0
  446. #define I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_MASK (0x3FFFFFFF << I40E_GLGEN_GPIO_TRANSIT_GPIO_TRANSITION_SHIFT)
  447. #define I40E_GLGEN_I2CCMD(_i) (0x000881E0 + ((_i) * 4)) /* _i=0...3 */
  448. #define I40E_GLGEN_I2CCMD_MAX_INDEX 3
  449. #define I40E_GLGEN_I2CCMD_DATA_SHIFT 0
  450. #define I40E_GLGEN_I2CCMD_DATA_MASK (0xFFFF << I40E_GLGEN_I2CCMD_DATA_SHIFT)
  451. #define I40E_GLGEN_I2CCMD_REGADD_SHIFT 16
  452. #define I40E_GLGEN_I2CCMD_REGADD_MASK (0xFF << I40E_GLGEN_I2CCMD_REGADD_SHIFT)
  453. #define I40E_GLGEN_I2CCMD_PHYADD_SHIFT 24
  454. #define I40E_GLGEN_I2CCMD_PHYADD_MASK (0x7 << I40E_GLGEN_I2CCMD_PHYADD_SHIFT)
  455. #define I40E_GLGEN_I2CCMD_OP_SHIFT 27
  456. #define I40E_GLGEN_I2CCMD_OP_MASK (0x1 << I40E_GLGEN_I2CCMD_OP_SHIFT)
  457. #define I40E_GLGEN_I2CCMD_RESET_SHIFT 28
  458. #define I40E_GLGEN_I2CCMD_RESET_MASK (0x1 << I40E_GLGEN_I2CCMD_RESET_SHIFT)
  459. #define I40E_GLGEN_I2CCMD_R_SHIFT 29
  460. #define I40E_GLGEN_I2CCMD_R_MASK (0x1 << I40E_GLGEN_I2CCMD_R_SHIFT)
  461. #define I40E_GLGEN_I2CCMD_E_SHIFT 31
  462. #define I40E_GLGEN_I2CCMD_E_MASK (0x1 << I40E_GLGEN_I2CCMD_E_SHIFT)
  463. #define I40E_GLGEN_I2CPARAMS(_i) (0x000881AC + ((_i) * 4)) /* _i=0...3 */
  464. #define I40E_GLGEN_I2CPARAMS_MAX_INDEX 3
  465. #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT 0
  466. #define I40E_GLGEN_I2CPARAMS_WRITE_TIME_MASK (0x1F << I40E_GLGEN_I2CPARAMS_WRITE_TIME_SHIFT)
  467. #define I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT 5
  468. #define I40E_GLGEN_I2CPARAMS_READ_TIME_MASK (0x7 << I40E_GLGEN_I2CPARAMS_READ_TIME_SHIFT)
  469. #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT 8
  470. #define I40E_GLGEN_I2CPARAMS_I2CBB_EN_MASK (0x1 << I40E_GLGEN_I2CPARAMS_I2CBB_EN_SHIFT)
  471. #define I40E_GLGEN_I2CPARAMS_CLK_SHIFT 9
  472. #define I40E_GLGEN_I2CPARAMS_CLK_MASK (0x1 << I40E_GLGEN_I2CPARAMS_CLK_SHIFT)
  473. #define I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT 10
  474. #define I40E_GLGEN_I2CPARAMS_DATA_OUT_MASK (0x1 << I40E_GLGEN_I2CPARAMS_DATA_OUT_SHIFT)
  475. #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT 11
  476. #define I40E_GLGEN_I2CPARAMS_DATA_OE_N_MASK (0x1 << I40E_GLGEN_I2CPARAMS_DATA_OE_N_SHIFT)
  477. #define I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT 12
  478. #define I40E_GLGEN_I2CPARAMS_DATA_IN_MASK (0x1 << I40E_GLGEN_I2CPARAMS_DATA_IN_SHIFT)
  479. #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT 13
  480. #define I40E_GLGEN_I2CPARAMS_CLK_OE_N_MASK (0x1 << I40E_GLGEN_I2CPARAMS_CLK_OE_N_SHIFT)
  481. #define I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT 14
  482. #define I40E_GLGEN_I2CPARAMS_CLK_IN_MASK (0x1 << I40E_GLGEN_I2CPARAMS_CLK_IN_SHIFT)
  483. #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT 15
  484. #define I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_MASK (0x1 << I40E_GLGEN_I2CPARAMS_CLK_STRETCH_DIS_SHIFT)
  485. #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT 31
  486. #define I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_MASK (0x1 << I40E_GLGEN_I2CPARAMS_I2C_DATA_ORDER_SHIFT)
  487. #define I40E_GLGEN_LED_CTL 0x00088178
  488. #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT 0
  489. #define I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_MASK (0x1 << I40E_GLGEN_LED_CTL_GLOBAL_BLINK_MODE_SHIFT)
  490. #define I40E_GLGEN_MDIO_CTRL(_i) (0x000881D0 + ((_i) * 4)) /* _i=0...3 */
  491. #define I40E_GLGEN_MDIO_CTRL_MAX_INDEX 3
  492. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT 0
  493. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_MASK (0x1FFFF << I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD2_SHIFT)
  494. #define I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT 17
  495. #define I40E_GLGEN_MDIO_CTRL_CONTMDC_MASK (0x1 << I40E_GLGEN_MDIO_CTRL_CONTMDC_SHIFT)
  496. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT 18
  497. #define I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_MASK (0x3FFF << I40E_GLGEN_MDIO_CTRL_LEGACY_RSVD1_SHIFT)
  498. #define I40E_GLGEN_MDIO_I2C_SEL(_i) (0x000881C0 + ((_i) * 4)) /* _i=0...3 */
  499. #define I40E_GLGEN_MDIO_I2C_SEL_MAX_INDEX 3
  500. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT 0
  501. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_MASK (0x1 << I40E_GLGEN_MDIO_I2C_SEL_MDIO_I2C_SEL_SHIFT)
  502. #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT 1
  503. #define I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_MASK (0xF << I40E_GLGEN_MDIO_I2C_SEL_PHY_PORT_NUM_SHIFT)
  504. #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT 5
  505. #define I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_MASK (0x1F << I40E_GLGEN_MDIO_I2C_SEL_PHY0_ADDRESS_SHIFT)
  506. #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT 10
  507. #define I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_MASK (0x1F << I40E_GLGEN_MDIO_I2C_SEL_PHY1_ADDRESS_SHIFT)
  508. #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT 15
  509. #define I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_MASK (0x1F << I40E_GLGEN_MDIO_I2C_SEL_PHY2_ADDRESS_SHIFT)
  510. #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT 20
  511. #define I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_MASK (0x1F << I40E_GLGEN_MDIO_I2C_SEL_PHY3_ADDRESS_SHIFT)
  512. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT 25
  513. #define I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_MASK (0xF << I40E_GLGEN_MDIO_I2C_SEL_MDIO_IF_MODE_SHIFT)
  514. #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT 31
  515. #define I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_MASK (0x1 << I40E_GLGEN_MDIO_I2C_SEL_EN_FAST_MODE_SHIFT)
  516. #define I40E_GLGEN_MSCA(_i) (0x0008818C + ((_i) * 4)) /* _i=0...3 */
  517. #define I40E_GLGEN_MSCA_MAX_INDEX 3
  518. #define I40E_GLGEN_MSCA_MDIADD_SHIFT 0
  519. #define I40E_GLGEN_MSCA_MDIADD_MASK (0xFFFF << I40E_GLGEN_MSCA_MDIADD_SHIFT)
  520. #define I40E_GLGEN_MSCA_DEVADD_SHIFT 16
  521. #define I40E_GLGEN_MSCA_DEVADD_MASK (0x1F << I40E_GLGEN_MSCA_DEVADD_SHIFT)
  522. #define I40E_GLGEN_MSCA_PHYADD_SHIFT 21
  523. #define I40E_GLGEN_MSCA_PHYADD_MASK (0x1F << I40E_GLGEN_MSCA_PHYADD_SHIFT)
  524. #define I40E_GLGEN_MSCA_OPCODE_SHIFT 26
  525. #define I40E_GLGEN_MSCA_OPCODE_MASK (0x3 << I40E_GLGEN_MSCA_OPCODE_SHIFT)
  526. #define I40E_GLGEN_MSCA_STCODE_SHIFT 28
  527. #define I40E_GLGEN_MSCA_STCODE_MASK (0x3 << I40E_GLGEN_MSCA_STCODE_SHIFT)
  528. #define I40E_GLGEN_MSCA_MDICMD_SHIFT 30
  529. #define I40E_GLGEN_MSCA_MDICMD_MASK (0x1 << I40E_GLGEN_MSCA_MDICMD_SHIFT)
  530. #define I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT 31
  531. #define I40E_GLGEN_MSCA_MDIINPROGEN_MASK (0x1 << I40E_GLGEN_MSCA_MDIINPROGEN_SHIFT)
  532. #define I40E_GLGEN_MSRWD(_i) (0x0008819C + ((_i) * 4)) /* _i=0...3 */
  533. #define I40E_GLGEN_MSRWD_MAX_INDEX 3
  534. #define I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT 0
  535. #define I40E_GLGEN_MSRWD_MDIWRDATA_MASK (0xFFFF << I40E_GLGEN_MSRWD_MDIWRDATA_SHIFT)
  536. #define I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT 16
  537. #define I40E_GLGEN_MSRWD_MDIRDDATA_MASK (0xFFFF << I40E_GLGEN_MSRWD_MDIRDDATA_SHIFT)
  538. #define I40E_GLGEN_PCIFCNCNT 0x001C0AB4
  539. #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT 0
  540. #define I40E_GLGEN_PCIFCNCNT_PCIPFCNT_MASK (0x1F << I40E_GLGEN_PCIFCNCNT_PCIPFCNT_SHIFT)
  541. #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT 16
  542. #define I40E_GLGEN_PCIFCNCNT_PCIVFCNT_MASK (0xFF << I40E_GLGEN_PCIFCNCNT_PCIVFCNT_SHIFT)
  543. #define I40E_GLGEN_PE_ENA 0x000B81A0
  544. #define I40E_GLGEN_PE_ENA_PE_ENA_SHIFT 0
  545. #define I40E_GLGEN_PE_ENA_PE_ENA_MASK (0x1 << I40E_GLGEN_PE_ENA_PE_ENA_SHIFT)
  546. #define I40E_GLGEN_PE_ENA_PE_CLK_SRC_SEL_SHIFT 1
  547. #define I40E_GLGEN_PE_ENA_PE_CLK_SRC_SEL_MASK (0x3 << I40E_GLGEN_PE_ENA_PE_CLK_SRC_SEL_SHIFT)
  548. #define I40E_GLGEN_RSTAT 0x000B8188
  549. #define I40E_GLGEN_RSTAT_DEVSTATE_SHIFT 0
  550. #define I40E_GLGEN_RSTAT_DEVSTATE_MASK (0x3 << I40E_GLGEN_RSTAT_DEVSTATE_SHIFT)
  551. #define I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT 2
  552. #define I40E_GLGEN_RSTAT_RESET_TYPE_MASK (0x3 << I40E_GLGEN_RSTAT_RESET_TYPE_SHIFT)
  553. #define I40E_GLGEN_RSTAT_CORERCNT_SHIFT 4
  554. #define I40E_GLGEN_RSTAT_CORERCNT_MASK (0x3 << I40E_GLGEN_RSTAT_CORERCNT_SHIFT)
  555. #define I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT 6
  556. #define I40E_GLGEN_RSTAT_GLOBRCNT_MASK (0x3 << I40E_GLGEN_RSTAT_GLOBRCNT_SHIFT)
  557. #define I40E_GLGEN_RSTAT_EMPRCNT_SHIFT 8
  558. #define I40E_GLGEN_RSTAT_EMPRCNT_MASK (0x3 << I40E_GLGEN_RSTAT_EMPRCNT_SHIFT)
  559. #define I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT 10
  560. #define I40E_GLGEN_RSTAT_TIME_TO_RST_MASK (0x3F << I40E_GLGEN_RSTAT_TIME_TO_RST_SHIFT)
  561. #define I40E_GLGEN_RSTCTL 0x000B8180
  562. #define I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT 0
  563. #define I40E_GLGEN_RSTCTL_GRSTDEL_MASK (0x3F << I40E_GLGEN_RSTCTL_GRSTDEL_SHIFT)
  564. #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT 8
  565. #define I40E_GLGEN_RSTCTL_ECC_RST_ENA_MASK (0x1 << I40E_GLGEN_RSTCTL_ECC_RST_ENA_SHIFT)
  566. #define I40E_GLGEN_RSTENA_EMP 0x000B818C
  567. #define I40E_GLGEN_RSTENA_EMP_EMP_RST_ENA_SHIFT 0
  568. #define I40E_GLGEN_RSTENA_EMP_EMP_RST_ENA_MASK (0x1 << I40E_GLGEN_RSTENA_EMP_EMP_RST_ENA_SHIFT)
  569. #define I40E_GLGEN_RTRIG 0x000B8190
  570. #define I40E_GLGEN_RTRIG_CORER_SHIFT 0
  571. #define I40E_GLGEN_RTRIG_CORER_MASK (0x1 << I40E_GLGEN_RTRIG_CORER_SHIFT)
  572. #define I40E_GLGEN_RTRIG_GLOBR_SHIFT 1
  573. #define I40E_GLGEN_RTRIG_GLOBR_MASK (0x1 << I40E_GLGEN_RTRIG_GLOBR_SHIFT)
  574. #define I40E_GLGEN_RTRIG_EMPFWR_SHIFT 2
  575. #define I40E_GLGEN_RTRIG_EMPFWR_MASK (0x1 << I40E_GLGEN_RTRIG_EMPFWR_SHIFT)
  576. #define I40E_GLGEN_STAT 0x000B612C
  577. #define I40E_GLGEN_STAT_HWRSVD0_SHIFT 0
  578. #define I40E_GLGEN_STAT_HWRSVD0_MASK (0x3 << I40E_GLGEN_STAT_HWRSVD0_SHIFT)
  579. #define I40E_GLGEN_STAT_DCBEN_SHIFT 2
  580. #define I40E_GLGEN_STAT_DCBEN_MASK (0x1 << I40E_GLGEN_STAT_DCBEN_SHIFT)
  581. #define I40E_GLGEN_STAT_VTEN_SHIFT 3
  582. #define I40E_GLGEN_STAT_VTEN_MASK (0x1 << I40E_GLGEN_STAT_VTEN_SHIFT)
  583. #define I40E_GLGEN_STAT_FCOEN_SHIFT 4
  584. #define I40E_GLGEN_STAT_FCOEN_MASK (0x1 << I40E_GLGEN_STAT_FCOEN_SHIFT)
  585. #define I40E_GLGEN_STAT_EVBEN_SHIFT 5
  586. #define I40E_GLGEN_STAT_EVBEN_MASK (0x1 << I40E_GLGEN_STAT_EVBEN_SHIFT)
  587. #define I40E_GLGEN_STAT_HWRSVD1_SHIFT 6
  588. #define I40E_GLGEN_STAT_HWRSVD1_MASK (0x3 << I40E_GLGEN_STAT_HWRSVD1_SHIFT)
  589. #define I40E_GLGEN_VFLRSTAT(_i) (0x00092600 + ((_i) * 4)) /* _i=0...3 */
  590. #define I40E_GLGEN_VFLRSTAT_MAX_INDEX 3
  591. #define I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT 0
  592. #define I40E_GLGEN_VFLRSTAT_VFLRE_MASK (0xFFFFFFFF << I40E_GLGEN_VFLRSTAT_VFLRE_SHIFT)
  593. #define I40E_GLVFGEN_TIMER 0x000881BC
  594. #define I40E_GLVFGEN_TIMER_GTIME_SHIFT 0
  595. #define I40E_GLVFGEN_TIMER_GTIME_MASK (0xFFFFFFFF << I40E_GLVFGEN_TIMER_GTIME_SHIFT)
  596. #define I40E_PFGEN_CTRL 0x00092400
  597. #define I40E_PFGEN_CTRL_PFSWR_SHIFT 0
  598. #define I40E_PFGEN_CTRL_PFSWR_MASK (0x1 << I40E_PFGEN_CTRL_PFSWR_SHIFT)
  599. #define I40E_PFGEN_DRUN 0x00092500
  600. #define I40E_PFGEN_DRUN_DRVUNLD_SHIFT 0
  601. #define I40E_PFGEN_DRUN_DRVUNLD_MASK (0x1 << I40E_PFGEN_DRUN_DRVUNLD_SHIFT)
  602. #define I40E_PFGEN_PORTNUM 0x001C0480
  603. #define I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT 0
  604. #define I40E_PFGEN_PORTNUM_PORT_NUM_MASK (0x3 << I40E_PFGEN_PORTNUM_PORT_NUM_SHIFT)
  605. #define I40E_PFGEN_STATE 0x00088000
  606. #define I40E_PFGEN_STATE_PFPEEN_SHIFT 0
  607. #define I40E_PFGEN_STATE_PFPEEN_MASK (0x1 << I40E_PFGEN_STATE_PFPEEN_SHIFT)
  608. #define I40E_PFGEN_STATE_PFFCEN_SHIFT 1
  609. #define I40E_PFGEN_STATE_PFFCEN_MASK (0x1 << I40E_PFGEN_STATE_PFFCEN_SHIFT)
  610. #define I40E_PFGEN_STATE_PFLINKEN_SHIFT 2
  611. #define I40E_PFGEN_STATE_PFLINKEN_MASK (0x1 << I40E_PFGEN_STATE_PFLINKEN_SHIFT)
  612. #define I40E_PFGEN_STATE_PFSCEN_SHIFT 3
  613. #define I40E_PFGEN_STATE_PFSCEN_MASK (0x1 << I40E_PFGEN_STATE_PFSCEN_SHIFT)
  614. #define I40E_PRTGEN_CNF 0x000B8120
  615. #define I40E_PRTGEN_CNF_PORT_DIS_SHIFT 0
  616. #define I40E_PRTGEN_CNF_PORT_DIS_MASK (0x1 << I40E_PRTGEN_CNF_PORT_DIS_SHIFT)
  617. #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT 1
  618. #define I40E_PRTGEN_CNF_ALLOW_PORT_DIS_MASK (0x1 << I40E_PRTGEN_CNF_ALLOW_PORT_DIS_SHIFT)
  619. #define I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT 2
  620. #define I40E_PRTGEN_CNF_EMP_PORT_DIS_MASK (0x1 << I40E_PRTGEN_CNF_EMP_PORT_DIS_SHIFT)
  621. #define I40E_PRTGEN_CNF2 0x000B8160
  622. #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT 0
  623. #define I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_MASK (0x1 << I40E_PRTGEN_CNF2_ACTIVATE_PORT_LINK_SHIFT)
  624. #define I40E_PRTGEN_STATUS 0x000B8100
  625. #define I40E_PRTGEN_STATUS_PORT_VALID_SHIFT 0
  626. #define I40E_PRTGEN_STATUS_PORT_VALID_MASK (0x1 << I40E_PRTGEN_STATUS_PORT_VALID_SHIFT)
  627. #define I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT 1
  628. #define I40E_PRTGEN_STATUS_PORT_ACTIVE_MASK (0x1 << I40E_PRTGEN_STATUS_PORT_ACTIVE_SHIFT)
  629. #define I40E_VFGEN_RSTAT1(_VF) (0x00074400 + ((_VF) * 4)) /* _i=0...127 */
  630. #define I40E_VFGEN_RSTAT1_MAX_INDEX 127
  631. #define I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT 0
  632. #define I40E_VFGEN_RSTAT1_VFR_STATE_MASK (0x3 << I40E_VFGEN_RSTAT1_VFR_STATE_SHIFT)
  633. #define I40E_VPGEN_VFRSTAT(_VF) (0x00091C00 + ((_VF) * 4)) /* _i=0...127 */
  634. #define I40E_VPGEN_VFRSTAT_MAX_INDEX 127
  635. #define I40E_VPGEN_VFRSTAT_VFRD_SHIFT 0
  636. #define I40E_VPGEN_VFRSTAT_VFRD_MASK (0x1 << I40E_VPGEN_VFRSTAT_VFRD_SHIFT)
  637. #define I40E_VPGEN_VFRTRIG(_VF) (0x00091800 + ((_VF) * 4)) /* _i=0...127 */
  638. #define I40E_VPGEN_VFRTRIG_MAX_INDEX 127
  639. #define I40E_VPGEN_VFRTRIG_VFSWR_SHIFT 0
  640. #define I40E_VPGEN_VFRTRIG_VFSWR_MASK (0x1 << I40E_VPGEN_VFRTRIG_VFSWR_SHIFT)
  641. #define I40E_VSIGEN_RSTAT(_VSI) (0x00090800 + ((_VSI) * 4)) /* _i=0...383 */
  642. #define I40E_VSIGEN_RSTAT_MAX_INDEX 383
  643. #define I40E_VSIGEN_RSTAT_VMRD_SHIFT 0
  644. #define I40E_VSIGEN_RSTAT_VMRD_MASK (0x1 << I40E_VSIGEN_RSTAT_VMRD_SHIFT)
  645. #define I40E_VSIGEN_RTRIG(_VSI) (0x00090000 + ((_VSI) * 4)) /* _i=0...383 */
  646. #define I40E_VSIGEN_RTRIG_MAX_INDEX 383
  647. #define I40E_VSIGEN_RTRIG_VMSWR_SHIFT 0
  648. #define I40E_VSIGEN_RTRIG_VMSWR_MASK (0x1 << I40E_VSIGEN_RTRIG_VMSWR_SHIFT)
  649. #define I40E_GLHMC_APBVTINUSEBASE(_i) (0x000C4a00 + ((_i) * 4))
  650. #define I40E_GLHMC_APBVTINUSEBASE_MAX_INDEX 15
  651. #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0
  652. #define I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_MASK (0xFFFFFF << I40E_GLHMC_APBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT)
  653. #define I40E_GLHMC_CEQPART(_i) (0x001312C0 + ((_i) * 4)) /* _i=0...15 */
  654. #define I40E_GLHMC_CEQPART_MAX_INDEX 15
  655. #define I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT 0
  656. #define I40E_GLHMC_CEQPART_PMCEQBASE_MASK (0xFF << I40E_GLHMC_CEQPART_PMCEQBASE_SHIFT)
  657. #define I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT 16
  658. #define I40E_GLHMC_CEQPART_PMCEQSIZE_MASK (0x1FF << I40E_GLHMC_CEQPART_PMCEQSIZE_SHIFT)
  659. #define I40E_GLHMC_DBCQPART(_i) (0x00131240 + ((_i) * 4)) /* _i=0...15 */
  660. #define I40E_GLHMC_DBCQPART_MAX_INDEX 15
  661. #define I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT 0
  662. #define I40E_GLHMC_DBCQPART_PMDBCQBASE_MASK (0x3FFF << I40E_GLHMC_DBCQPART_PMDBCQBASE_SHIFT)
  663. #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT 16
  664. #define I40E_GLHMC_DBCQPART_PMDBCQSIZE_MASK (0x7FFF << I40E_GLHMC_DBCQPART_PMDBCQSIZE_SHIFT)
  665. #define I40E_GLHMC_DBQPPART(_i) (0x00138D80 + ((_i) * 4)) /* _i=0...15 */
  666. #define I40E_GLHMC_DBQPPART_MAX_INDEX 15
  667. #define I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT 0
  668. #define I40E_GLHMC_DBQPPART_PMDBQPBASE_MASK (0x3FFF << I40E_GLHMC_DBQPPART_PMDBQPBASE_SHIFT)
  669. #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT 16
  670. #define I40E_GLHMC_DBQPPART_PMDBQPSIZE_MASK (0x7FFF << I40E_GLHMC_DBQPPART_PMDBQPSIZE_SHIFT)
  671. #define I40E_GLHMC_FCOEDDPBASE(_i) (0x000C6600 + ((_i) * 4)) /* _i=0...15 */
  672. #define I40E_GLHMC_FCOEDDPBASE_MAX_INDEX 15
  673. #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT 0
  674. #define I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_MASK (0xFFFFFF << I40E_GLHMC_FCOEDDPBASE_FPMFCOEDDPBASE_SHIFT)
  675. #define I40E_GLHMC_FCOEDDPCNT(_i) (0x000C6700 + ((_i) * 4)) /* _i=0...15 */
  676. #define I40E_GLHMC_FCOEDDPCNT_MAX_INDEX 15
  677. #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT 0
  678. #define I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_MASK (0xFFFFF << I40E_GLHMC_FCOEDDPCNT_FPMFCOEDDPCNT_SHIFT)
  679. #define I40E_GLHMC_FCOEDDPOBJSZ 0x000C2010
  680. #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT 0
  681. #define I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_MASK (0xF << I40E_GLHMC_FCOEDDPOBJSZ_PMFCOEDDPOBJSZ_SHIFT)
  682. #define I40E_GLHMC_FCOEFBASE(_i) (0x000C6800 + ((_i) * 4)) /* _i=0...15 */
  683. #define I40E_GLHMC_FCOEFBASE_MAX_INDEX 15
  684. #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT 0
  685. #define I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_MASK (0xFFFFFF << I40E_GLHMC_FCOEFBASE_FPMFCOEFBASE_SHIFT)
  686. #define I40E_GLHMC_FCOEFCNT(_i) (0x000C6900 + ((_i) * 4)) /* _i=0...15 */
  687. #define I40E_GLHMC_FCOEFCNT_MAX_INDEX 15
  688. #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT 0
  689. #define I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_MASK (0x7FFFFF << I40E_GLHMC_FCOEFCNT_FPMFCOEFCNT_SHIFT)
  690. #define I40E_GLHMC_FCOEFMAX 0x000C20D0
  691. #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT 0
  692. #define I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_MASK (0xFFFF << I40E_GLHMC_FCOEFMAX_PMFCOEFMAX_SHIFT)
  693. #define I40E_GLHMC_FCOEFOBJSZ 0x000C2018
  694. #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT 0
  695. #define I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_MASK (0xF << I40E_GLHMC_FCOEFOBJSZ_PMFCOEFOBJSZ_SHIFT)
  696. #define I40E_GLHMC_FCOEMAX 0x000C2014
  697. #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT 0
  698. #define I40E_GLHMC_FCOEMAX_PMFCOEMAX_MASK (0x1FFF << I40E_GLHMC_FCOEMAX_PMFCOEMAX_SHIFT)
  699. #define I40E_GLHMC_FSIAVBASE(_i) (0x000C5600 + ((_i) * 4)) /* _i=0...15 */
  700. #define I40E_GLHMC_FSIAVBASE_MAX_INDEX 15
  701. #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT 0
  702. #define I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_MASK (0xFFFFFF << I40E_GLHMC_FSIAVBASE_FPMFSIAVBASE_SHIFT)
  703. #define I40E_GLHMC_FSIAVCNT(_i) (0x000C5700 + ((_i) * 4)) /* _i=0...15 */
  704. #define I40E_GLHMC_FSIAVCNT_MAX_INDEX 15
  705. #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT 0
  706. #define I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_MASK (0x1FFFFFFF << I40E_GLHMC_FSIAVCNT_FPMFSIAVCNT_SHIFT)
  707. #define I40E_GLHMC_FSIAVCNT_RSVD_SHIFT 29
  708. #define I40E_GLHMC_FSIAVCNT_RSVD_MASK (0x7 << I40E_GLHMC_FSIAVCNT_RSVD_SHIFT)
  709. #define I40E_GLHMC_FSIAVMAX 0x000C2068
  710. #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT 0
  711. #define I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_MASK (0x1FFFF << I40E_GLHMC_FSIAVMAX_PMFSIAVMAX_SHIFT)
  712. #define I40E_GLHMC_FSIAVOBJSZ 0x000C2064
  713. #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT 0
  714. #define I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_MASK (0xF << I40E_GLHMC_FSIAVOBJSZ_PMFSIAVOBJSZ_SHIFT)
  715. #define I40E_GLHMC_FSIMCBASE(_i) (0x000C6000 + ((_i) * 4)) /* _i=0...15 */
  716. #define I40E_GLHMC_FSIMCBASE_MAX_INDEX 15
  717. #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT 0
  718. #define I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_MASK (0xFFFFFF << I40E_GLHMC_FSIMCBASE_FPMFSIMCBASE_SHIFT)
  719. #define I40E_GLHMC_FSIMCCNT(_i) (0x000C6100 + ((_i) * 4)) /* _i=0...15 */
  720. #define I40E_GLHMC_FSIMCCNT_MAX_INDEX 15
  721. #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT 0
  722. #define I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_MASK (0x1FFFFFFF << I40E_GLHMC_FSIMCCNT_FPMFSIMCSZ_SHIFT)
  723. #define I40E_GLHMC_FSIMCMAX 0x000C2060
  724. #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT 0
  725. #define I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_MASK (0x3FFF << I40E_GLHMC_FSIMCMAX_PMFSIMCMAX_SHIFT)
  726. #define I40E_GLHMC_FSIMCOBJSZ 0x000C205c
  727. #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT 0
  728. #define I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_MASK (0xF << I40E_GLHMC_FSIMCOBJSZ_PMFSIMCOBJSZ_SHIFT)
  729. #define I40E_GLHMC_LANQMAX 0x000C2008
  730. #define I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT 0
  731. #define I40E_GLHMC_LANQMAX_PMLANQMAX_MASK (0x7FF << I40E_GLHMC_LANQMAX_PMLANQMAX_SHIFT)
  732. #define I40E_GLHMC_LANRXBASE(_i) (0x000C6400 + ((_i) * 4)) /* _i=0...15 */
  733. #define I40E_GLHMC_LANRXBASE_MAX_INDEX 15
  734. #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT 0
  735. #define I40E_GLHMC_LANRXBASE_FPMLANRXBASE_MASK (0xFFFFFF << I40E_GLHMC_LANRXBASE_FPMLANRXBASE_SHIFT)
  736. #define I40E_GLHMC_LANRXCNT(_i) (0x000C6500 + ((_i) * 4)) /* _i=0...15 */
  737. #define I40E_GLHMC_LANRXCNT_MAX_INDEX 15
  738. #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT 0
  739. #define I40E_GLHMC_LANRXCNT_FPMLANRXCNT_MASK (0x7FF << I40E_GLHMC_LANRXCNT_FPMLANRXCNT_SHIFT)
  740. #define I40E_GLHMC_LANRXOBJSZ 0x000C200c
  741. #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT 0
  742. #define I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_MASK (0xF << I40E_GLHMC_LANRXOBJSZ_PMLANRXOBJSZ_SHIFT)
  743. #define I40E_GLHMC_LANTXBASE(_i) (0x000C6200 + ((_i) * 4)) /* _i=0...15 */
  744. #define I40E_GLHMC_LANTXBASE_MAX_INDEX 15
  745. #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT 0
  746. #define I40E_GLHMC_LANTXBASE_FPMLANTXBASE_MASK (0xFFFFFF << I40E_GLHMC_LANTXBASE_FPMLANTXBASE_SHIFT)
  747. #define I40E_GLHMC_LANTXBASE_RSVD_SHIFT 24
  748. #define I40E_GLHMC_LANTXBASE_RSVD_MASK (0xFF << I40E_GLHMC_LANTXBASE_RSVD_SHIFT)
  749. #define I40E_GLHMC_LANTXCNT(_i) (0x000C6300 + ((_i) * 4)) /* _i=0...15 */
  750. #define I40E_GLHMC_LANTXCNT_MAX_INDEX 15
  751. #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT 0
  752. #define I40E_GLHMC_LANTXCNT_FPMLANTXCNT_MASK (0x7FF << I40E_GLHMC_LANTXCNT_FPMLANTXCNT_SHIFT)
  753. #define I40E_GLHMC_LANTXOBJSZ 0x000C2004
  754. #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT 0
  755. #define I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_MASK (0xF << I40E_GLHMC_LANTXOBJSZ_PMLANTXOBJSZ_SHIFT)
  756. #define I40E_GLHMC_PEARPBASE(_i) (0x000C4800 + ((_i) * 4)) /* _i=0...15 */
  757. #define I40E_GLHMC_PEARPBASE_MAX_INDEX 15
  758. #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT 0
  759. #define I40E_GLHMC_PEARPBASE_FPMPEARPBASE_MASK (0xFFFFFF << I40E_GLHMC_PEARPBASE_FPMPEARPBASE_SHIFT)
  760. #define I40E_GLHMC_PEARPCNT(_i) (0x000C4900 + ((_i) * 4)) /* _i=0...15 */
  761. #define I40E_GLHMC_PEARPCNT_MAX_INDEX 15
  762. #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT 0
  763. #define I40E_GLHMC_PEARPCNT_FPMPEARPCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEARPCNT_FPMPEARPCNT_SHIFT)
  764. #define I40E_GLHMC_PEARPMAX 0x000C2038
  765. #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT 0
  766. #define I40E_GLHMC_PEARPMAX_PMPEARPMAX_MASK (0x1FFFF << I40E_GLHMC_PEARPMAX_PMPEARPMAX_SHIFT)
  767. #define I40E_GLHMC_PEARPOBJSZ 0x000C2034
  768. #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT 0
  769. #define I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_MASK (0x7 << I40E_GLHMC_PEARPOBJSZ_PMPEARPOBJSZ_SHIFT)
  770. #define I40E_GLHMC_PECQBASE(_i) (0x000C4200 + ((_i) * 4)) /* _i=0...15 */
  771. #define I40E_GLHMC_PECQBASE_MAX_INDEX 15
  772. #define I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT 0
  773. #define I40E_GLHMC_PECQBASE_FPMPECQBASE_MASK (0xFFFFFF << I40E_GLHMC_PECQBASE_FPMPECQBASE_SHIFT)
  774. #define I40E_GLHMC_PECQCNT(_i) (0x000C4300 + ((_i) * 4)) /* _i=0...15 */
  775. #define I40E_GLHMC_PECQCNT_MAX_INDEX 15
  776. #define I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT 0
  777. #define I40E_GLHMC_PECQCNT_FPMPECQCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PECQCNT_FPMPECQCNT_SHIFT)
  778. #define I40E_GLHMC_PECQOBJSZ 0x000C2020
  779. #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT 0
  780. #define I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_MASK (0xF << I40E_GLHMC_PECQOBJSZ_PMPECQOBJSZ_SHIFT)
  781. #define I40E_GLHMC_PEHTCNT(_i) (0x000C4700 + ((_i) * 4)) /* _i=0...15 */
  782. #define I40E_GLHMC_PEHTCNT_MAX_INDEX 15
  783. #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT 0
  784. #define I40E_GLHMC_PEHTCNT_FPMPEHTCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEHTCNT_FPMPEHTCNT_SHIFT)
  785. #define I40E_GLHMC_PEHTEBASE(_i) (0x000C4600 + ((_i) * 4)) /* _i=0...15 */
  786. #define I40E_GLHMC_PEHTEBASE_MAX_INDEX 15
  787. #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT 0
  788. #define I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_MASK (0xFFFFFF << I40E_GLHMC_PEHTEBASE_FPMPEHTEBASE_SHIFT)
  789. #define I40E_GLHMC_PEHTEOBJSZ 0x000C202c
  790. #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT 0
  791. #define I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_MASK (0xF << I40E_GLHMC_PEHTEOBJSZ_PMPEHTEOBJSZ_SHIFT)
  792. #define I40E_GLHMC_PEHTMAX 0x000C2030
  793. #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT 0
  794. #define I40E_GLHMC_PEHTMAX_PMPEHTMAX_MASK (0x1FFFFF << I40E_GLHMC_PEHTMAX_PMPEHTMAX_SHIFT)
  795. #define I40E_GLHMC_PEMRBASE(_i) (0x000C4c00 + ((_i) * 4)) /* _i=0...15 */
  796. #define I40E_GLHMC_PEMRBASE_MAX_INDEX 15
  797. #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT 0
  798. #define I40E_GLHMC_PEMRBASE_FPMPEMRBASE_MASK (0xFFFFFF << I40E_GLHMC_PEMRBASE_FPMPEMRBASE_SHIFT)
  799. #define I40E_GLHMC_PEMRCNT(_i) (0x000C4d00 + ((_i) * 4)) /* _i=0...15 */
  800. #define I40E_GLHMC_PEMRCNT_MAX_INDEX 15
  801. #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT 0
  802. #define I40E_GLHMC_PEMRCNT_FPMPEMRSZ_MASK (0x1FFFFFFF << I40E_GLHMC_PEMRCNT_FPMPEMRSZ_SHIFT)
  803. #define I40E_GLHMC_PEMRMAX 0x000C2040
  804. #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT 0
  805. #define I40E_GLHMC_PEMRMAX_PMPEMRMAX_MASK (0x7FFFFF << I40E_GLHMC_PEMRMAX_PMPEMRMAX_SHIFT)
  806. #define I40E_GLHMC_PEMROBJSZ 0x000C203c
  807. #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT 0
  808. #define I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_MASK (0xF << I40E_GLHMC_PEMROBJSZ_PMPEMROBJSZ_SHIFT)
  809. #define I40E_GLHMC_PEPBLBASE(_i) (0x000C5800 + ((_i) * 4)) /* _i=0...15 */
  810. #define I40E_GLHMC_PEPBLBASE_MAX_INDEX 15
  811. #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT 0
  812. #define I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_MASK (0xFFFFFF << I40E_GLHMC_PEPBLBASE_FPMPEPBLBASE_SHIFT)
  813. #define I40E_GLHMC_PEPBLCNT(_i) (0x000C5900 + ((_i) * 4)) /* _i=0...15 */
  814. #define I40E_GLHMC_PEPBLCNT_MAX_INDEX 15
  815. #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT 0
  816. #define I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEPBLCNT_FPMPEPBLCNT_SHIFT)
  817. #define I40E_GLHMC_PEPBLMAX 0x000C206c
  818. #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT 0
  819. #define I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_MASK (0x1FFFFFFF << I40E_GLHMC_PEPBLMAX_PMPEPBLMAX_SHIFT)
  820. #define I40E_GLHMC_PEQ1BASE(_i) (0x000C5200 + ((_i) * 4)) /* _i=0...15 */
  821. #define I40E_GLHMC_PEQ1BASE_MAX_INDEX 15
  822. #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT 0
  823. #define I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_MASK (0xFFFFFF << I40E_GLHMC_PEQ1BASE_FPMPEQ1BASE_SHIFT)
  824. #define I40E_GLHMC_PEQ1CNT(_i) (0x000C5300 + ((_i) * 4)) /* _i=0...15 */
  825. #define I40E_GLHMC_PEQ1CNT_MAX_INDEX 15
  826. #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT 0
  827. #define I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEQ1CNT_FPMPEQ1CNT_SHIFT)
  828. #define I40E_GLHMC_PEQ1FLBASE(_i) (0x000C5400 + ((_i) * 4)) /* _i=0...15 */
  829. #define I40E_GLHMC_PEQ1FLBASE_MAX_INDEX 15
  830. #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0
  831. #define I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_MASK (0xFFFFFF << I40E_GLHMC_PEQ1FLBASE_FPMPEQ1FLBASE_SHIFT)
  832. #define I40E_GLHMC_PEQ1FLCNT(_i) (0x000C5500 + ((_i) * 4)) /* _i=0...15 */
  833. #define I40E_GLHMC_PEQ1FLCNT_MAX_INDEX 15
  834. #define I40E_GLHMC_PEQ1FLCNT_FPMPEQ1FLCNT_SHIFT 0
  835. #define I40E_GLHMC_PEQ1FLCNT_FPMPEQ1FLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEQ1FLCNT_FPMPEQ1FLCNT_SHIFT)
  836. #define I40E_GLHMC_PEQ1FLMAX 0x000C2058
  837. #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT 0
  838. #define I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_MASK (0x3FFFFF << I40E_GLHMC_PEQ1FLMAX_PMPEQ1FLMAX_SHIFT)
  839. #define I40E_GLHMC_PEQ1MAX 0x000C2054
  840. #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT 0
  841. #define I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_MASK (0x3FFFFFF << I40E_GLHMC_PEQ1MAX_PMPEQ1MAX_SHIFT)
  842. #define I40E_GLHMC_PEQ1OBJSZ 0x000C2050
  843. #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT 0
  844. #define I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_MASK (0xF << I40E_GLHMC_PEQ1OBJSZ_PMPEQ1OBJSZ_SHIFT)
  845. #define I40E_GLHMC_PEQPBASE(_i) (0x000C4000 + ((_i) * 4)) /* _i=0...15 */
  846. #define I40E_GLHMC_PEQPBASE_MAX_INDEX 15
  847. #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT 0
  848. #define I40E_GLHMC_PEQPBASE_FPMPEQPBASE_MASK (0xFFFFFF << I40E_GLHMC_PEQPBASE_FPMPEQPBASE_SHIFT)
  849. #define I40E_GLHMC_PEQPCNT(_i) (0x000C4100 + ((_i) * 4)) /* _i=0...15 */
  850. #define I40E_GLHMC_PEQPCNT_MAX_INDEX 15
  851. #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT 0
  852. #define I40E_GLHMC_PEQPCNT_FPMPEQPCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEQPCNT_FPMPEQPCNT_SHIFT)
  853. #define I40E_GLHMC_PEQPOBJSZ 0x000C201c
  854. #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT 0
  855. #define I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_MASK (0xF << I40E_GLHMC_PEQPOBJSZ_PMPEQPOBJSZ_SHIFT)
  856. #define I40E_GLHMC_PESRQBASE(_i) (0x000C4400 + ((_i) * 4)) /* _i=0...15 */
  857. #define I40E_GLHMC_PESRQBASE_MAX_INDEX 15
  858. #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT 0
  859. #define I40E_GLHMC_PESRQBASE_FPMPESRQBASE_MASK (0xFFFFFF << I40E_GLHMC_PESRQBASE_FPMPESRQBASE_SHIFT)
  860. #define I40E_GLHMC_PESRQCNT(_i) (0x000C4500 + ((_i) * 4)) /* _i=0...15 */
  861. #define I40E_GLHMC_PESRQCNT_MAX_INDEX 15
  862. #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT 0
  863. #define I40E_GLHMC_PESRQCNT_FPMPESRQCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PESRQCNT_FPMPESRQCNT_SHIFT)
  864. #define I40E_GLHMC_PESRQMAX 0x000C2028
  865. #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT 0
  866. #define I40E_GLHMC_PESRQMAX_PMPESRQMAX_MASK (0xFFFF << I40E_GLHMC_PESRQMAX_PMPESRQMAX_SHIFT)
  867. #define I40E_GLHMC_PESRQOBJSZ 0x000C2024
  868. #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT 0
  869. #define I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_MASK (0xF << I40E_GLHMC_PESRQOBJSZ_PMPESRQOBJSZ_SHIFT)
  870. #define I40E_GLHMC_PESRQOBJSZ_RSVD_SHIFT 4
  871. #define I40E_GLHMC_PESRQOBJSZ_RSVD_MASK (0xFFFFFFF << I40E_GLHMC_PESRQOBJSZ_RSVD_SHIFT)
  872. #define I40E_GLHMC_PETIMERBASE(_i) (0x000C5A00 + ((_i) * 4)) /* _i=0...15 */
  873. #define I40E_GLHMC_PETIMERBASE_MAX_INDEX 15
  874. #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT 0
  875. #define I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_MASK (0xFFFFFF << I40E_GLHMC_PETIMERBASE_FPMPETIMERBASE_SHIFT)
  876. #define I40E_GLHMC_PETIMERCNT(_i) (0x000C5B00 + ((_i) * 4)) /* _i=0...15 */
  877. #define I40E_GLHMC_PETIMERCNT_MAX_INDEX 15
  878. #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT 0
  879. #define I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PETIMERCNT_FPMPETIMERCNT_SHIFT)
  880. #define I40E_GLHMC_PETIMERMAX 0x000C2084
  881. #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT 0
  882. #define I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_MASK (0x1FFFFFFF << I40E_GLHMC_PETIMERMAX_PMPETIMERMAX_SHIFT)
  883. #define I40E_GLHMC_PETIMEROBJSZ 0x000C2080
  884. #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT 0
  885. #define I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_MASK (0xF << I40E_GLHMC_PETIMEROBJSZ_PMPETIMEROBJSZ_SHIFT)
  886. #define I40E_GLHMC_PEXFBASE(_i) (0x000C4e00 + ((_i) * 4)) /* _i=0...15 */
  887. #define I40E_GLHMC_PEXFBASE_MAX_INDEX 15
  888. #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT 0
  889. #define I40E_GLHMC_PEXFBASE_FPMPEXFBASE_MASK (0xFFFFFF << I40E_GLHMC_PEXFBASE_FPMPEXFBASE_SHIFT)
  890. #define I40E_GLHMC_PEXFCNT(_i) (0x000C4f00 + ((_i) * 4)) /* _i=0...15 */
  891. #define I40E_GLHMC_PEXFCNT_MAX_INDEX 15
  892. #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT 0
  893. #define I40E_GLHMC_PEXFCNT_FPMPEXFCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEXFCNT_FPMPEXFCNT_SHIFT)
  894. #define I40E_GLHMC_PEXFFLBASE(_i) (0x000C5000 + ((_i) * 4)) /* _i=0...15 */
  895. #define I40E_GLHMC_PEXFFLBASE_MAX_INDEX 15
  896. #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT 0
  897. #define I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_MASK (0xFFFFFF << I40E_GLHMC_PEXFFLBASE_FPMPEXFFLBASE_SHIFT)
  898. #define I40E_GLHMC_PEXFFLCNT(_i) (0x000C5100 + ((_i) * 4)) /* _i=0...15 */
  899. #define I40E_GLHMC_PEXFFLCNT_MAX_INDEX 15
  900. #define I40E_GLHMC_PEXFFLCNT_FPMPEXFFLCNT_SHIFT 0
  901. #define I40E_GLHMC_PEXFFLCNT_FPMPEXFFLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_PEXFFLCNT_FPMPEXFFLCNT_SHIFT)
  902. #define I40E_GLHMC_PEXFFLMAX 0x000C204c
  903. #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT 0
  904. #define I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_MASK (0x3FFFFF << I40E_GLHMC_PEXFFLMAX_PMPEXFFLMAX_SHIFT)
  905. #define I40E_GLHMC_PEXFMAX 0x000C2048
  906. #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT 0
  907. #define I40E_GLHMC_PEXFMAX_PMPEXFMAX_MASK (0x3FFFFFF << I40E_GLHMC_PEXFMAX_PMPEXFMAX_SHIFT)
  908. #define I40E_GLHMC_PEXFOBJSZ 0x000C2044
  909. #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT 0
  910. #define I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_MASK (0xF << I40E_GLHMC_PEXFOBJSZ_PMPEXFOBJSZ_SHIFT)
  911. #define I40E_GLHMC_PEXFOBJSZ_RSVD_SHIFT 4
  912. #define I40E_GLHMC_PEXFOBJSZ_RSVD_MASK (0xFFFFFFF << I40E_GLHMC_PEXFOBJSZ_RSVD_SHIFT)
  913. #define I40E_GLHMC_PFASSIGN(_i) (0x000C0c00 + ((_i) * 4)) /* _i=0...15 */
  914. #define I40E_GLHMC_PFASSIGN_MAX_INDEX 15
  915. #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT 0
  916. #define I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_MASK (0xF << I40E_GLHMC_PFASSIGN_PMFCNPFASSIGN_SHIFT)
  917. #define I40E_GLHMC_SDPART(_i) (0x000C0800 + ((_i) * 4)) /* _i=0...15 */
  918. #define I40E_GLHMC_SDPART_MAX_INDEX 15
  919. #define I40E_GLHMC_SDPART_PMSDBASE_SHIFT 0
  920. #define I40E_GLHMC_SDPART_PMSDBASE_MASK (0xFFF << I40E_GLHMC_SDPART_PMSDBASE_SHIFT)
  921. #define I40E_GLHMC_SDPART_PMSDSIZE_SHIFT 16
  922. #define I40E_GLHMC_SDPART_PMSDSIZE_MASK (0x1FFF << I40E_GLHMC_SDPART_PMSDSIZE_SHIFT)
  923. #define I40E_GLHMC_VFAPBVTINUSEBASE(_i) (0x000Cca00 + ((_i) * 4))
  924. #define I40E_GLHMC_VFAPBVTINUSEBASE_MAX_INDEX 31
  925. #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT 0
  926. #define I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_MASK (0xFFFFFF << I40E_GLHMC_VFAPBVTINUSEBASE_FPMAPBINUSEBASE_SHIFT)
  927. #define I40E_GLHMC_VFCEQPART(_i) (0x00132240 + ((_i) * 4)) /* _i=0...31 */
  928. #define I40E_GLHMC_VFCEQPART_MAX_INDEX 31
  929. #define I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT 0
  930. #define I40E_GLHMC_VFCEQPART_PMCEQBASE_MASK (0xFF << I40E_GLHMC_VFCEQPART_PMCEQBASE_SHIFT)
  931. #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT 16
  932. #define I40E_GLHMC_VFCEQPART_PMCEQSIZE_MASK (0x1FF << I40E_GLHMC_VFCEQPART_PMCEQSIZE_SHIFT)
  933. #define I40E_GLHMC_VFDBCQPART(_i) (0x00132140 + ((_i) * 4)) /* _i=0...31 */
  934. #define I40E_GLHMC_VFDBCQPART_MAX_INDEX 31
  935. #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT 0
  936. #define I40E_GLHMC_VFDBCQPART_PMDBCQBASE_MASK (0x3FFF << I40E_GLHMC_VFDBCQPART_PMDBCQBASE_SHIFT)
  937. #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT 16
  938. #define I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_MASK (0x7FFF << I40E_GLHMC_VFDBCQPART_PMDBCQSIZE_SHIFT)
  939. #define I40E_GLHMC_VFDBQPPART(_i) (0x00138E00 + ((_i) * 4)) /* _i=0...31 */
  940. #define I40E_GLHMC_VFDBQPPART_MAX_INDEX 31
  941. #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT 0
  942. #define I40E_GLHMC_VFDBQPPART_PMDBQPBASE_MASK (0x3FFF << I40E_GLHMC_VFDBQPPART_PMDBQPBASE_SHIFT)
  943. #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT 16
  944. #define I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_MASK (0x7FFF << I40E_GLHMC_VFDBQPPART_PMDBQPSIZE_SHIFT)
  945. #define I40E_GLHMC_VFFSIAVBASE(_i) (0x000Cd600 + ((_i) * 4)) /* _i=0...31 */
  946. #define I40E_GLHMC_VFFSIAVBASE_MAX_INDEX 31
  947. #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT 0
  948. #define I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_MASK (0xFFFFFF << I40E_GLHMC_VFFSIAVBASE_FPMFSIAVBASE_SHIFT)
  949. #define I40E_GLHMC_VFFSIAVCNT(_i) (0x000Cd700 + ((_i) * 4)) /* _i=0...31 */
  950. #define I40E_GLHMC_VFFSIAVCNT_MAX_INDEX 31
  951. #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT 0
  952. #define I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFFSIAVCNT_FPMFSIAVCNT_SHIFT)
  953. #define I40E_GLHMC_VFFSIAVCNT_RSVD_SHIFT 29
  954. #define I40E_GLHMC_VFFSIAVCNT_RSVD_MASK (0x7 << I40E_GLHMC_VFFSIAVCNT_RSVD_SHIFT)
  955. #define I40E_GLHMC_VFPDINV(_i) (0x000C8300 + ((_i) * 4)) /* _i=0...31 */
  956. #define I40E_GLHMC_VFPDINV_MAX_INDEX 31
  957. #define I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT 0
  958. #define I40E_GLHMC_VFPDINV_PMSDIDX_MASK (0xFFF << I40E_GLHMC_VFPDINV_PMSDIDX_SHIFT)
  959. #define I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT 16
  960. #define I40E_GLHMC_VFPDINV_PMPDIDX_MASK (0x1FF << I40E_GLHMC_VFPDINV_PMPDIDX_SHIFT)
  961. #define I40E_GLHMC_VFPEARPBASE(_i) (0x000Cc800 + ((_i) * 4)) /* _i=0...31 */
  962. #define I40E_GLHMC_VFPEARPBASE_MAX_INDEX 31
  963. #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT 0
  964. #define I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEARPBASE_FPMPEARPBASE_SHIFT)
  965. #define I40E_GLHMC_VFPEARPCNT(_i) (0x000Cc900 + ((_i) * 4)) /* _i=0...31 */
  966. #define I40E_GLHMC_VFPEARPCNT_MAX_INDEX 31
  967. #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT 0
  968. #define I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEARPCNT_FPMPEARPCNT_SHIFT)
  969. #define I40E_GLHMC_VFPECQBASE(_i) (0x000Cc200 + ((_i) * 4)) /* _i=0...31 */
  970. #define I40E_GLHMC_VFPECQBASE_MAX_INDEX 31
  971. #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT 0
  972. #define I40E_GLHMC_VFPECQBASE_FPMPECQBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPECQBASE_FPMPECQBASE_SHIFT)
  973. #define I40E_GLHMC_VFPECQCNT(_i) (0x000Cc300 + ((_i) * 4)) /* _i=0...31 */
  974. #define I40E_GLHMC_VFPECQCNT_MAX_INDEX 31
  975. #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT 0
  976. #define I40E_GLHMC_VFPECQCNT_FPMPECQCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPECQCNT_FPMPECQCNT_SHIFT)
  977. #define I40E_GLHMC_VFPEHTCNT(_i) (0x000Cc700 + ((_i) * 4)) /* _i=0...31 */
  978. #define I40E_GLHMC_VFPEHTCNT_MAX_INDEX 31
  979. #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT 0
  980. #define I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEHTCNT_FPMPEHTCNT_SHIFT)
  981. #define I40E_GLHMC_VFPEHTEBASE(_i) (0x000Cc600 + ((_i) * 4)) /* _i=0...31 */
  982. #define I40E_GLHMC_VFPEHTEBASE_MAX_INDEX 31
  983. #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT 0
  984. #define I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEHTEBASE_FPMPEHTEBASE_SHIFT)
  985. #define I40E_GLHMC_VFPEMRBASE(_i) (0x000Ccc00 + ((_i) * 4)) /* _i=0...31 */
  986. #define I40E_GLHMC_VFPEMRBASE_MAX_INDEX 31
  987. #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT 0
  988. #define I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEMRBASE_FPMPEMRBASE_SHIFT)
  989. #define I40E_GLHMC_VFPEMRCNT(_i) (0x000Ccd00 + ((_i) * 4)) /* _i=0...31 */
  990. #define I40E_GLHMC_VFPEMRCNT_MAX_INDEX 31
  991. #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT 0
  992. #define I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEMRCNT_FPMPEMRSZ_SHIFT)
  993. #define I40E_GLHMC_VFPEPBLBASE(_i) (0x000Cd800 + ((_i) * 4)) /* _i=0...31 */
  994. #define I40E_GLHMC_VFPEPBLBASE_MAX_INDEX 31
  995. #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT 0
  996. #define I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEPBLBASE_FPMPEPBLBASE_SHIFT)
  997. #define I40E_GLHMC_VFPEPBLCNT(_i) (0x000Cd900 + ((_i) * 4)) /* _i=0...31 */
  998. #define I40E_GLHMC_VFPEPBLCNT_MAX_INDEX 31
  999. #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT 0
  1000. #define I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEPBLCNT_FPMPEPBLCNT_SHIFT)
  1001. #define I40E_GLHMC_VFPEQ1BASE(_i) (0x000Cd200 + ((_i) * 4)) /* _i=0...31 */
  1002. #define I40E_GLHMC_VFPEQ1BASE_MAX_INDEX 31
  1003. #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT 0
  1004. #define I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEQ1BASE_FPMPEQ1BASE_SHIFT)
  1005. #define I40E_GLHMC_VFPEQ1CNT(_i) (0x000Cd300 + ((_i) * 4)) /* _i=0...31 */
  1006. #define I40E_GLHMC_VFPEQ1CNT_MAX_INDEX 31
  1007. #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT 0
  1008. #define I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEQ1CNT_FPMPEQ1CNT_SHIFT)
  1009. #define I40E_GLHMC_VFPEQ1FLBASE(_i) (0x000Cd400 + ((_i) * 4)) /* _i=0...31 */
  1010. #define I40E_GLHMC_VFPEQ1FLBASE_MAX_INDEX 31
  1011. #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT 0
  1012. #define I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEQ1FLBASE_FPMPEQ1FLBASE_SHIFT)
  1013. #define I40E_GLHMC_VFPEQ1FLCNT(_i) (0x000Cd500 + ((_i) * 4)) /* _i=0...31 */
  1014. #define I40E_GLHMC_VFPEQ1FLCNT_MAX_INDEX 31
  1015. #define I40E_GLHMC_VFPEQ1FLCNT_FPMPEQ1FLCNT_SHIFT 0
  1016. #define I40E_GLHMC_VFPEQ1FLCNT_FPMPEQ1FLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEQ1FLCNT_FPMPEQ1FLCNT_SHIFT)
  1017. #define I40E_GLHMC_VFPEQPBASE(_i) (0x000Cc000 + ((_i) * 4)) /* _i=0...31 */
  1018. #define I40E_GLHMC_VFPEQPBASE_MAX_INDEX 31
  1019. #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT 0
  1020. #define I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEQPBASE_FPMPEQPBASE_SHIFT)
  1021. #define I40E_GLHMC_VFPEQPCNT(_i) (0x000Cc100 + ((_i) * 4)) /* _i=0...31 */
  1022. #define I40E_GLHMC_VFPEQPCNT_MAX_INDEX 31
  1023. #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT 0
  1024. #define I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEQPCNT_FPMPEQPCNT_SHIFT)
  1025. #define I40E_GLHMC_VFPESRQBASE(_i) (0x000Cc400 + ((_i) * 4)) /* _i=0...31 */
  1026. #define I40E_GLHMC_VFPESRQBASE_MAX_INDEX 31
  1027. #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT 0
  1028. #define I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPESRQBASE_FPMPESRQBASE_SHIFT)
  1029. #define I40E_GLHMC_VFPESRQCNT(_i) (0x000Cc500 + ((_i) * 4)) /* _i=0...31 */
  1030. #define I40E_GLHMC_VFPESRQCNT_MAX_INDEX 31
  1031. #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT 0
  1032. #define I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPESRQCNT_FPMPESRQCNT_SHIFT)
  1033. #define I40E_GLHMC_VFPETIMERBASE(_i) (0x000CDA00 + ((_i) * 4)) /* _i=0...31 */
  1034. #define I40E_GLHMC_VFPETIMERBASE_MAX_INDEX 31
  1035. #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT 0
  1036. #define I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPETIMERBASE_FPMPETIMERBASE_SHIFT)
  1037. #define I40E_GLHMC_VFPETIMERCNT(_i) (0x000CDB00 + ((_i) * 4)) /* _i=0...31 */
  1038. #define I40E_GLHMC_VFPETIMERCNT_MAX_INDEX 31
  1039. #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT 0
  1040. #define I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPETIMERCNT_FPMPETIMERCNT_SHIFT)
  1041. #define I40E_GLHMC_VFPEXFBASE(_i) (0x000Cce00 + ((_i) * 4)) /* _i=0...31 */
  1042. #define I40E_GLHMC_VFPEXFBASE_MAX_INDEX 31
  1043. #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT 0
  1044. #define I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEXFBASE_FPMPEXFBASE_SHIFT)
  1045. #define I40E_GLHMC_VFPEXFCNT(_i) (0x000Ccf00 + ((_i) * 4)) /* _i=0...31 */
  1046. #define I40E_GLHMC_VFPEXFCNT_MAX_INDEX 31
  1047. #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT 0
  1048. #define I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEXFCNT_FPMPEXFCNT_SHIFT)
  1049. #define I40E_GLHMC_VFPEXFFLBASE(_i) (0x000Cd000 + ((_i) * 4)) /* _i=0...31 */
  1050. #define I40E_GLHMC_VFPEXFFLBASE_MAX_INDEX 31
  1051. #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT 0
  1052. #define I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_MASK (0xFFFFFF << I40E_GLHMC_VFPEXFFLBASE_FPMPEXFFLBASE_SHIFT)
  1053. #define I40E_GLHMC_VFPEXFFLCNT(_i) (0x000Cd100 + ((_i) * 4)) /* _i=0...31 */
  1054. #define I40E_GLHMC_VFPEXFFLCNT_MAX_INDEX 31
  1055. #define I40E_GLHMC_VFPEXFFLCNT_FPMPEXFFLCNT_SHIFT 0
  1056. #define I40E_GLHMC_VFPEXFFLCNT_FPMPEXFFLCNT_MASK (0x1FFFFFFF << I40E_GLHMC_VFPEXFFLCNT_FPMPEXFFLCNT_SHIFT)
  1057. #define I40E_GLHMC_VFSDPART(_i) (0x000C8800 + ((_i) * 4)) /* _i=0...31 */
  1058. #define I40E_GLHMC_VFSDPART_MAX_INDEX 31
  1059. #define I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT 0
  1060. #define I40E_GLHMC_VFSDPART_PMSDBASE_MASK (0xFFF << I40E_GLHMC_VFSDPART_PMSDBASE_SHIFT)
  1061. #define I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT 16
  1062. #define I40E_GLHMC_VFSDPART_PMSDSIZE_MASK (0x1FFF << I40E_GLHMC_VFSDPART_PMSDSIZE_SHIFT)
  1063. #define I40E_PFHMC_ERRORDATA 0x000C0500
  1064. #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT 0
  1065. #define I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_MASK (0x3FFFFFFF << I40E_PFHMC_ERRORDATA_HMC_ERROR_DATA_SHIFT)
  1066. #define I40E_PFHMC_ERRORINFO 0x000C0400
  1067. #define I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT 0
  1068. #define I40E_PFHMC_ERRORINFO_PMF_INDEX_MASK (0x1F << I40E_PFHMC_ERRORINFO_PMF_INDEX_SHIFT)
  1069. #define I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT 7
  1070. #define I40E_PFHMC_ERRORINFO_PMF_ISVF_MASK (0x1 << I40E_PFHMC_ERRORINFO_PMF_ISVF_SHIFT)
  1071. #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT 8
  1072. #define I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_MASK (0xF << I40E_PFHMC_ERRORINFO_HMC_ERROR_TYPE_SHIFT)
  1073. #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT 16
  1074. #define I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_MASK (0x1F << I40E_PFHMC_ERRORINFO_HMC_OBJECT_TYPE_SHIFT)
  1075. #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT 31
  1076. #define I40E_PFHMC_ERRORINFO_ERROR_DETECTED_MASK (0x1 << I40E_PFHMC_ERRORINFO_ERROR_DETECTED_SHIFT)
  1077. #define I40E_PFHMC_PDINV 0x000C0300
  1078. #define I40E_PFHMC_PDINV_PMSDIDX_SHIFT 0
  1079. #define I40E_PFHMC_PDINV_PMSDIDX_MASK (0xFFF << I40E_PFHMC_PDINV_PMSDIDX_SHIFT)
  1080. #define I40E_PFHMC_PDINV_PMPDIDX_SHIFT 16
  1081. #define I40E_PFHMC_PDINV_PMPDIDX_MASK (0x1FF << I40E_PFHMC_PDINV_PMPDIDX_SHIFT)
  1082. #define I40E_PFHMC_SDCMD 0x000C0000
  1083. #define I40E_PFHMC_SDCMD_PMSDIDX_SHIFT 0
  1084. #define I40E_PFHMC_SDCMD_PMSDIDX_MASK (0xFFF << I40E_PFHMC_SDCMD_PMSDIDX_SHIFT)
  1085. #define I40E_PFHMC_SDCMD_PMSDWR_SHIFT 31
  1086. #define I40E_PFHMC_SDCMD_PMSDWR_MASK (0x1 << I40E_PFHMC_SDCMD_PMSDWR_SHIFT)
  1087. #define I40E_PFHMC_SDDATAHIGH 0x000C0200
  1088. #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT 0
  1089. #define I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_MASK (0xFFFFFFFF << I40E_PFHMC_SDDATAHIGH_PMSDDATAHIGH_SHIFT)
  1090. #define I40E_PFHMC_SDDATALOW 0x000C0100
  1091. #define I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT 0
  1092. #define I40E_PFHMC_SDDATALOW_PMSDVALID_MASK (0x1 << I40E_PFHMC_SDDATALOW_PMSDVALID_SHIFT)
  1093. #define I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT 1
  1094. #define I40E_PFHMC_SDDATALOW_PMSDTYPE_MASK (0x1 << I40E_PFHMC_SDDATALOW_PMSDTYPE_SHIFT)
  1095. #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT 2
  1096. #define I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_MASK (0x3FF << I40E_PFHMC_SDDATALOW_PMSDBPCOUNT_SHIFT)
  1097. #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT 12
  1098. #define I40E_PFHMC_SDDATALOW_PMSDDATALOW_MASK (0xFFFFF << I40E_PFHMC_SDDATALOW_PMSDDATALOW_SHIFT)
  1099. #define I40E_GL_UFUSE 0x00094008
  1100. #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT 1
  1101. #define I40E_GL_UFUSE_FOUR_PORT_ENABLE_MASK (0x1 << I40E_GL_UFUSE_FOUR_PORT_ENABLE_SHIFT)
  1102. #define I40E_GL_UFUSE_NIC_ID_SHIFT 2
  1103. #define I40E_GL_UFUSE_NIC_ID_MASK (0x1 << I40E_GL_UFUSE_NIC_ID_SHIFT)
  1104. #define I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT 10
  1105. #define I40E_GL_UFUSE_ULT_LOCKOUT_MASK (0x1 << I40E_GL_UFUSE_ULT_LOCKOUT_SHIFT)
  1106. #define I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT 11
  1107. #define I40E_GL_UFUSE_CLS_LOCKOUT_MASK (0x1 << I40E_GL_UFUSE_CLS_LOCKOUT_SHIFT)
  1108. #define I40E_EMPINT_GPIO_ENA 0x00088188
  1109. #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
  1110. #define I40E_EMPINT_GPIO_ENA_GPIO0_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO0_ENA_SHIFT)
  1111. #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
  1112. #define I40E_EMPINT_GPIO_ENA_GPIO1_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO1_ENA_SHIFT)
  1113. #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
  1114. #define I40E_EMPINT_GPIO_ENA_GPIO2_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO2_ENA_SHIFT)
  1115. #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
  1116. #define I40E_EMPINT_GPIO_ENA_GPIO3_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO3_ENA_SHIFT)
  1117. #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
  1118. #define I40E_EMPINT_GPIO_ENA_GPIO4_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO4_ENA_SHIFT)
  1119. #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
  1120. #define I40E_EMPINT_GPIO_ENA_GPIO5_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO5_ENA_SHIFT)
  1121. #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
  1122. #define I40E_EMPINT_GPIO_ENA_GPIO6_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO6_ENA_SHIFT)
  1123. #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
  1124. #define I40E_EMPINT_GPIO_ENA_GPIO7_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO7_ENA_SHIFT)
  1125. #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
  1126. #define I40E_EMPINT_GPIO_ENA_GPIO8_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO8_ENA_SHIFT)
  1127. #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
  1128. #define I40E_EMPINT_GPIO_ENA_GPIO9_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO9_ENA_SHIFT)
  1129. #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
  1130. #define I40E_EMPINT_GPIO_ENA_GPIO10_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO10_ENA_SHIFT)
  1131. #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
  1132. #define I40E_EMPINT_GPIO_ENA_GPIO11_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO11_ENA_SHIFT)
  1133. #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
  1134. #define I40E_EMPINT_GPIO_ENA_GPIO12_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO12_ENA_SHIFT)
  1135. #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
  1136. #define I40E_EMPINT_GPIO_ENA_GPIO13_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO13_ENA_SHIFT)
  1137. #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
  1138. #define I40E_EMPINT_GPIO_ENA_GPIO14_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO14_ENA_SHIFT)
  1139. #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
  1140. #define I40E_EMPINT_GPIO_ENA_GPIO15_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO15_ENA_SHIFT)
  1141. #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
  1142. #define I40E_EMPINT_GPIO_ENA_GPIO16_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO16_ENA_SHIFT)
  1143. #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
  1144. #define I40E_EMPINT_GPIO_ENA_GPIO17_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO17_ENA_SHIFT)
  1145. #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
  1146. #define I40E_EMPINT_GPIO_ENA_GPIO18_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO18_ENA_SHIFT)
  1147. #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
  1148. #define I40E_EMPINT_GPIO_ENA_GPIO19_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO19_ENA_SHIFT)
  1149. #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
  1150. #define I40E_EMPINT_GPIO_ENA_GPIO20_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO20_ENA_SHIFT)
  1151. #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
  1152. #define I40E_EMPINT_GPIO_ENA_GPIO21_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO21_ENA_SHIFT)
  1153. #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
  1154. #define I40E_EMPINT_GPIO_ENA_GPIO22_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO22_ENA_SHIFT)
  1155. #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
  1156. #define I40E_EMPINT_GPIO_ENA_GPIO23_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO23_ENA_SHIFT)
  1157. #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
  1158. #define I40E_EMPINT_GPIO_ENA_GPIO24_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO24_ENA_SHIFT)
  1159. #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
  1160. #define I40E_EMPINT_GPIO_ENA_GPIO25_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO25_ENA_SHIFT)
  1161. #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
  1162. #define I40E_EMPINT_GPIO_ENA_GPIO26_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO26_ENA_SHIFT)
  1163. #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
  1164. #define I40E_EMPINT_GPIO_ENA_GPIO27_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO27_ENA_SHIFT)
  1165. #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
  1166. #define I40E_EMPINT_GPIO_ENA_GPIO28_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO28_ENA_SHIFT)
  1167. #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
  1168. #define I40E_EMPINT_GPIO_ENA_GPIO29_ENA_MASK (0x1 << I40E_EMPINT_GPIO_ENA_GPIO29_ENA_SHIFT)
  1169. #define I40E_PFGEN_PORTMDIO_NUM 0x0003F100
  1170. #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT 0
  1171. #define I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_MASK (0x3 << I40E_PFGEN_PORTMDIO_NUM_PORT_NUM_SHIFT)
  1172. #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT 4
  1173. #define I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_MASK (0x1 << I40E_PFGEN_PORTMDIO_NUM_VFLINK_STAT_ENA_SHIFT)
  1174. #define I40E_PFINT_AEQCTL 0x00038700
  1175. #define I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT 0
  1176. #define I40E_PFINT_AEQCTL_MSIX_INDX_MASK (0xFF << I40E_PFINT_AEQCTL_MSIX_INDX_SHIFT)
  1177. #define I40E_PFINT_AEQCTL_ITR_INDX_SHIFT 11
  1178. #define I40E_PFINT_AEQCTL_ITR_INDX_MASK (0x3 << I40E_PFINT_AEQCTL_ITR_INDX_SHIFT)
  1179. #define I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT 13
  1180. #define I40E_PFINT_AEQCTL_MSIX0_INDX_MASK (0x7 << I40E_PFINT_AEQCTL_MSIX0_INDX_SHIFT)
  1181. #define I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT 30
  1182. #define I40E_PFINT_AEQCTL_CAUSE_ENA_MASK (0x1 << I40E_PFINT_AEQCTL_CAUSE_ENA_SHIFT)
  1183. #define I40E_PFINT_AEQCTL_INTEVENT_SHIFT 31
  1184. #define I40E_PFINT_AEQCTL_INTEVENT_MASK (0x1 << I40E_PFINT_AEQCTL_INTEVENT_SHIFT)
  1185. #define I40E_PFINT_CEQCTL(_INTPF) (0x00036800 + ((_INTPF) * 4)) /* _i=0...511 */
  1186. #define I40E_PFINT_CEQCTL_MAX_INDEX 511
  1187. #define I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT 0
  1188. #define I40E_PFINT_CEQCTL_MSIX_INDX_MASK (0xFF << I40E_PFINT_CEQCTL_MSIX_INDX_SHIFT)
  1189. #define I40E_PFINT_CEQCTL_ITR_INDX_SHIFT 11
  1190. #define I40E_PFINT_CEQCTL_ITR_INDX_MASK (0x3 << I40E_PFINT_CEQCTL_ITR_INDX_SHIFT)
  1191. #define I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT 13
  1192. #define I40E_PFINT_CEQCTL_MSIX0_INDX_MASK (0x7 << I40E_PFINT_CEQCTL_MSIX0_INDX_SHIFT)
  1193. #define I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT 16
  1194. #define I40E_PFINT_CEQCTL_NEXTQ_INDX_MASK (0x7FF << I40E_PFINT_CEQCTL_NEXTQ_INDX_SHIFT)
  1195. #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
  1196. #define I40E_PFINT_CEQCTL_NEXTQ_TYPE_MASK (0x3 << I40E_PFINT_CEQCTL_NEXTQ_TYPE_SHIFT)
  1197. #define I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT 30
  1198. #define I40E_PFINT_CEQCTL_CAUSE_ENA_MASK (0x1 << I40E_PFINT_CEQCTL_CAUSE_ENA_SHIFT)
  1199. #define I40E_PFINT_CEQCTL_INTEVENT_SHIFT 31
  1200. #define I40E_PFINT_CEQCTL_INTEVENT_MASK (0x1 << I40E_PFINT_CEQCTL_INTEVENT_SHIFT)
  1201. #define I40E_PFINT_DYN_CTL0 0x00038480
  1202. #define I40E_PFINT_DYN_CTL0_INTENA_SHIFT 0
  1203. #define I40E_PFINT_DYN_CTL0_INTENA_MASK (0x1 << I40E_PFINT_DYN_CTL0_INTENA_SHIFT)
  1204. #define I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT 1
  1205. #define I40E_PFINT_DYN_CTL0_CLEARPBA_MASK (0x1 << I40E_PFINT_DYN_CTL0_CLEARPBA_SHIFT)
  1206. #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
  1207. #define I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK (0x1 << I40E_PFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
  1208. #define I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT 3
  1209. #define I40E_PFINT_DYN_CTL0_ITR_INDX_MASK (0x3 << I40E_PFINT_DYN_CTL0_ITR_INDX_SHIFT)
  1210. #define I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT 5
  1211. #define I40E_PFINT_DYN_CTL0_INTERVAL_MASK (0xFFF << I40E_PFINT_DYN_CTL0_INTERVAL_SHIFT)
  1212. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
  1213. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK (0x1 << I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
  1214. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
  1215. #define I40E_PFINT_DYN_CTL0_SW_ITR_INDX_MASK (0x3 << I40E_PFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
  1216. #define I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
  1217. #define I40E_PFINT_DYN_CTL0_INTENA_MSK_MASK (0x1 << I40E_PFINT_DYN_CTL0_INTENA_MSK_SHIFT)
  1218. #define I40E_PFINT_DYN_CTLN(_INTPF) (0x00034800 + ((_INTPF) * 4)) /* _i=0...511 */
  1219. #define I40E_PFINT_DYN_CTLN_MAX_INDEX 511
  1220. #define I40E_PFINT_DYN_CTLN_INTENA_SHIFT 0
  1221. #define I40E_PFINT_DYN_CTLN_INTENA_MASK (0x1 << I40E_PFINT_DYN_CTLN_INTENA_SHIFT)
  1222. #define I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT 1
  1223. #define I40E_PFINT_DYN_CTLN_CLEARPBA_MASK (0x1 << I40E_PFINT_DYN_CTLN_CLEARPBA_SHIFT)
  1224. #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
  1225. #define I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK (0x1 << I40E_PFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
  1226. #define I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT 3
  1227. #define I40E_PFINT_DYN_CTLN_ITR_INDX_MASK (0x3 << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT)
  1228. #define I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT 5
  1229. #define I40E_PFINT_DYN_CTLN_INTERVAL_MASK (0xFFF << I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT)
  1230. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
  1231. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK (0x1 << I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
  1232. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
  1233. #define I40E_PFINT_DYN_CTLN_SW_ITR_INDX_MASK (0x3 << I40E_PFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
  1234. #define I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
  1235. #define I40E_PFINT_DYN_CTLN_INTENA_MSK_MASK (0x1 << I40E_PFINT_DYN_CTLN_INTENA_MSK_SHIFT)
  1236. #define I40E_PFINT_GPIO_ENA 0x00088080
  1237. #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT 0
  1238. #define I40E_PFINT_GPIO_ENA_GPIO0_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO0_ENA_SHIFT)
  1239. #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT 1
  1240. #define I40E_PFINT_GPIO_ENA_GPIO1_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO1_ENA_SHIFT)
  1241. #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT 2
  1242. #define I40E_PFINT_GPIO_ENA_GPIO2_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO2_ENA_SHIFT)
  1243. #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT 3
  1244. #define I40E_PFINT_GPIO_ENA_GPIO3_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO3_ENA_SHIFT)
  1245. #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT 4
  1246. #define I40E_PFINT_GPIO_ENA_GPIO4_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO4_ENA_SHIFT)
  1247. #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT 5
  1248. #define I40E_PFINT_GPIO_ENA_GPIO5_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO5_ENA_SHIFT)
  1249. #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT 6
  1250. #define I40E_PFINT_GPIO_ENA_GPIO6_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO6_ENA_SHIFT)
  1251. #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT 7
  1252. #define I40E_PFINT_GPIO_ENA_GPIO7_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO7_ENA_SHIFT)
  1253. #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT 8
  1254. #define I40E_PFINT_GPIO_ENA_GPIO8_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO8_ENA_SHIFT)
  1255. #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT 9
  1256. #define I40E_PFINT_GPIO_ENA_GPIO9_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO9_ENA_SHIFT)
  1257. #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT 10
  1258. #define I40E_PFINT_GPIO_ENA_GPIO10_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO10_ENA_SHIFT)
  1259. #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT 11
  1260. #define I40E_PFINT_GPIO_ENA_GPIO11_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO11_ENA_SHIFT)
  1261. #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT 12
  1262. #define I40E_PFINT_GPIO_ENA_GPIO12_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO12_ENA_SHIFT)
  1263. #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT 13
  1264. #define I40E_PFINT_GPIO_ENA_GPIO13_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO13_ENA_SHIFT)
  1265. #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT 14
  1266. #define I40E_PFINT_GPIO_ENA_GPIO14_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO14_ENA_SHIFT)
  1267. #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT 15
  1268. #define I40E_PFINT_GPIO_ENA_GPIO15_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO15_ENA_SHIFT)
  1269. #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT 16
  1270. #define I40E_PFINT_GPIO_ENA_GPIO16_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO16_ENA_SHIFT)
  1271. #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT 17
  1272. #define I40E_PFINT_GPIO_ENA_GPIO17_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO17_ENA_SHIFT)
  1273. #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT 18
  1274. #define I40E_PFINT_GPIO_ENA_GPIO18_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO18_ENA_SHIFT)
  1275. #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT 19
  1276. #define I40E_PFINT_GPIO_ENA_GPIO19_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO19_ENA_SHIFT)
  1277. #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT 20
  1278. #define I40E_PFINT_GPIO_ENA_GPIO20_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO20_ENA_SHIFT)
  1279. #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT 21
  1280. #define I40E_PFINT_GPIO_ENA_GPIO21_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO21_ENA_SHIFT)
  1281. #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT 22
  1282. #define I40E_PFINT_GPIO_ENA_GPIO22_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO22_ENA_SHIFT)
  1283. #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT 23
  1284. #define I40E_PFINT_GPIO_ENA_GPIO23_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO23_ENA_SHIFT)
  1285. #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT 24
  1286. #define I40E_PFINT_GPIO_ENA_GPIO24_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO24_ENA_SHIFT)
  1287. #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT 25
  1288. #define I40E_PFINT_GPIO_ENA_GPIO25_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO25_ENA_SHIFT)
  1289. #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT 26
  1290. #define I40E_PFINT_GPIO_ENA_GPIO26_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO26_ENA_SHIFT)
  1291. #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT 27
  1292. #define I40E_PFINT_GPIO_ENA_GPIO27_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO27_ENA_SHIFT)
  1293. #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT 28
  1294. #define I40E_PFINT_GPIO_ENA_GPIO28_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO28_ENA_SHIFT)
  1295. #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT 29
  1296. #define I40E_PFINT_GPIO_ENA_GPIO29_ENA_MASK (0x1 << I40E_PFINT_GPIO_ENA_GPIO29_ENA_SHIFT)
  1297. #define I40E_PFINT_ICR0 0x00038780
  1298. #define I40E_PFINT_ICR0_INTEVENT_SHIFT 0
  1299. #define I40E_PFINT_ICR0_INTEVENT_MASK (0x1 << I40E_PFINT_ICR0_INTEVENT_SHIFT)
  1300. #define I40E_PFINT_ICR0_QUEUE_0_SHIFT 1
  1301. #define I40E_PFINT_ICR0_QUEUE_0_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_0_SHIFT)
  1302. #define I40E_PFINT_ICR0_QUEUE_1_SHIFT 2
  1303. #define I40E_PFINT_ICR0_QUEUE_1_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_1_SHIFT)
  1304. #define I40E_PFINT_ICR0_QUEUE_2_SHIFT 3
  1305. #define I40E_PFINT_ICR0_QUEUE_2_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_2_SHIFT)
  1306. #define I40E_PFINT_ICR0_QUEUE_3_SHIFT 4
  1307. #define I40E_PFINT_ICR0_QUEUE_3_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_3_SHIFT)
  1308. #define I40E_PFINT_ICR0_QUEUE_4_SHIFT 5
  1309. #define I40E_PFINT_ICR0_QUEUE_4_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_4_SHIFT)
  1310. #define I40E_PFINT_ICR0_QUEUE_5_SHIFT 6
  1311. #define I40E_PFINT_ICR0_QUEUE_5_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_5_SHIFT)
  1312. #define I40E_PFINT_ICR0_QUEUE_6_SHIFT 7
  1313. #define I40E_PFINT_ICR0_QUEUE_6_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_6_SHIFT)
  1314. #define I40E_PFINT_ICR0_QUEUE_7_SHIFT 8
  1315. #define I40E_PFINT_ICR0_QUEUE_7_MASK (0x1 << I40E_PFINT_ICR0_QUEUE_7_SHIFT)
  1316. #define I40E_PFINT_ICR0_ECC_ERR_SHIFT 16
  1317. #define I40E_PFINT_ICR0_ECC_ERR_MASK (0x1 << I40E_PFINT_ICR0_ECC_ERR_SHIFT)
  1318. #define I40E_PFINT_ICR0_MAL_DETECT_SHIFT 19
  1319. #define I40E_PFINT_ICR0_MAL_DETECT_MASK (0x1 << I40E_PFINT_ICR0_MAL_DETECT_SHIFT)
  1320. #define I40E_PFINT_ICR0_GRST_SHIFT 20
  1321. #define I40E_PFINT_ICR0_GRST_MASK (0x1 << I40E_PFINT_ICR0_GRST_SHIFT)
  1322. #define I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT 21
  1323. #define I40E_PFINT_ICR0_PCI_EXCEPTION_MASK (0x1 << I40E_PFINT_ICR0_PCI_EXCEPTION_SHIFT)
  1324. #define I40E_PFINT_ICR0_GPIO_SHIFT 22
  1325. #define I40E_PFINT_ICR0_GPIO_MASK (0x1 << I40E_PFINT_ICR0_GPIO_SHIFT)
  1326. #define I40E_PFINT_ICR0_TIMESYNC_SHIFT 23
  1327. #define I40E_PFINT_ICR0_TIMESYNC_MASK (0x1 << I40E_PFINT_ICR0_TIMESYNC_SHIFT)
  1328. #define I40E_PFINT_ICR0_STORM_DETECT_SHIFT 24
  1329. #define I40E_PFINT_ICR0_STORM_DETECT_MASK (0x1 << I40E_PFINT_ICR0_STORM_DETECT_SHIFT)
  1330. #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
  1331. #define I40E_PFINT_ICR0_LINK_STAT_CHANGE_MASK (0x1 << I40E_PFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
  1332. #define I40E_PFINT_ICR0_HMC_ERR_SHIFT 26
  1333. #define I40E_PFINT_ICR0_HMC_ERR_MASK (0x1 << I40E_PFINT_ICR0_HMC_ERR_SHIFT)
  1334. #define I40E_PFINT_ICR0_PE_CRITERR_SHIFT 28
  1335. #define I40E_PFINT_ICR0_PE_CRITERR_MASK (0x1 << I40E_PFINT_ICR0_PE_CRITERR_SHIFT)
  1336. #define I40E_PFINT_ICR0_VFLR_SHIFT 29
  1337. #define I40E_PFINT_ICR0_VFLR_MASK (0x1 << I40E_PFINT_ICR0_VFLR_SHIFT)
  1338. #define I40E_PFINT_ICR0_ADMINQ_SHIFT 30
  1339. #define I40E_PFINT_ICR0_ADMINQ_MASK (0x1 << I40E_PFINT_ICR0_ADMINQ_SHIFT)
  1340. #define I40E_PFINT_ICR0_SWINT_SHIFT 31
  1341. #define I40E_PFINT_ICR0_SWINT_MASK (0x1 << I40E_PFINT_ICR0_SWINT_SHIFT)
  1342. #define I40E_PFINT_ICR0_ENA 0x00038800
  1343. #define I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT 16
  1344. #define I40E_PFINT_ICR0_ENA_ECC_ERR_MASK (0x1 << I40E_PFINT_ICR0_ENA_ECC_ERR_SHIFT)
  1345. #define I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT 19
  1346. #define I40E_PFINT_ICR0_ENA_MAL_DETECT_MASK (0x1 << I40E_PFINT_ICR0_ENA_MAL_DETECT_SHIFT)
  1347. #define I40E_PFINT_ICR0_ENA_GRST_SHIFT 20
  1348. #define I40E_PFINT_ICR0_ENA_GRST_MASK (0x1 << I40E_PFINT_ICR0_ENA_GRST_SHIFT)
  1349. #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT 21
  1350. #define I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_MASK (0x1 << I40E_PFINT_ICR0_ENA_PCI_EXCEPTION_SHIFT)
  1351. #define I40E_PFINT_ICR0_ENA_GPIO_SHIFT 22
  1352. #define I40E_PFINT_ICR0_ENA_GPIO_MASK (0x1 << I40E_PFINT_ICR0_ENA_GPIO_SHIFT)
  1353. #define I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT 23
  1354. #define I40E_PFINT_ICR0_ENA_TIMESYNC_MASK (0x1 << I40E_PFINT_ICR0_ENA_TIMESYNC_SHIFT)
  1355. #define I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT 24
  1356. #define I40E_PFINT_ICR0_ENA_STORM_DETECT_MASK (0x1 << I40E_PFINT_ICR0_ENA_STORM_DETECT_SHIFT)
  1357. #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
  1358. #define I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK (0x1 << I40E_PFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
  1359. #define I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT 26
  1360. #define I40E_PFINT_ICR0_ENA_HMC_ERR_MASK (0x1 << I40E_PFINT_ICR0_ENA_HMC_ERR_SHIFT)
  1361. #define I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT 28
  1362. #define I40E_PFINT_ICR0_ENA_PE_CRITERR_MASK (0x1 << I40E_PFINT_ICR0_ENA_PE_CRITERR_SHIFT)
  1363. #define I40E_PFINT_ICR0_ENA_VFLR_SHIFT 29
  1364. #define I40E_PFINT_ICR0_ENA_VFLR_MASK (0x1 << I40E_PFINT_ICR0_ENA_VFLR_SHIFT)
  1365. #define I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT 30
  1366. #define I40E_PFINT_ICR0_ENA_ADMINQ_MASK (0x1 << I40E_PFINT_ICR0_ENA_ADMINQ_SHIFT)
  1367. #define I40E_PFINT_ICR0_ENA_RSVD_SHIFT 31
  1368. #define I40E_PFINT_ICR0_ENA_RSVD_MASK (0x1 << I40E_PFINT_ICR0_ENA_RSVD_SHIFT)
  1369. #define I40E_PFINT_ITR0(_i) (0x00038000 + ((_i) * 128)) /* _i=0...2 */
  1370. #define I40E_PFINT_ITR0_MAX_INDEX 2
  1371. #define I40E_PFINT_ITR0_INTERVAL_SHIFT 0
  1372. #define I40E_PFINT_ITR0_INTERVAL_MASK (0xFFF << I40E_PFINT_ITR0_INTERVAL_SHIFT)
  1373. #define I40E_PFINT_ITRN(_i, _INTPF) (0x00030000 + ((_i) * 2048 + (_INTPF) * 4))
  1374. #define I40E_PFINT_ITRN_MAX_INDEX 2
  1375. #define I40E_PFINT_ITRN_INTERVAL_SHIFT 0
  1376. #define I40E_PFINT_ITRN_INTERVAL_MASK (0xFFF << I40E_PFINT_ITRN_INTERVAL_SHIFT)
  1377. #define I40E_PFINT_LNKLST0 0x00038500
  1378. #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
  1379. #define I40E_PFINT_LNKLST0_FIRSTQ_INDX_MASK (0x7FF << I40E_PFINT_LNKLST0_FIRSTQ_INDX_SHIFT)
  1380. #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
  1381. #define I40E_PFINT_LNKLST0_FIRSTQ_TYPE_MASK (0x3 << I40E_PFINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
  1382. #define I40E_PFINT_LNKLSTN(_INTPF) (0x00035000 + ((_INTPF) * 4)) /* _i=0...511 */
  1383. #define I40E_PFINT_LNKLSTN_MAX_INDEX 511
  1384. #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
  1385. #define I40E_PFINT_LNKLSTN_FIRSTQ_INDX_MASK (0x7FF << I40E_PFINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
  1386. #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
  1387. #define I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_MASK (0x3 << I40E_PFINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
  1388. #define I40E_PFINT_RATE0 0x00038580
  1389. #define I40E_PFINT_RATE0_INTERVAL_SHIFT 0
  1390. #define I40E_PFINT_RATE0_INTERVAL_MASK (0x3F << I40E_PFINT_RATE0_INTERVAL_SHIFT)
  1391. #define I40E_PFINT_RATE0_INTRL_ENA_SHIFT 6
  1392. #define I40E_PFINT_RATE0_INTRL_ENA_MASK (0x1 << I40E_PFINT_RATE0_INTRL_ENA_SHIFT)
  1393. #define I40E_PFINT_RATEN(_INTPF) (0x00035800 + ((_INTPF) * 4)) /* _i=0...511 */
  1394. #define I40E_PFINT_RATEN_MAX_INDEX 511
  1395. #define I40E_PFINT_RATEN_INTERVAL_SHIFT 0
  1396. #define I40E_PFINT_RATEN_INTERVAL_MASK (0x3F << I40E_PFINT_RATEN_INTERVAL_SHIFT)
  1397. #define I40E_PFINT_RATEN_INTRL_ENA_SHIFT 6
  1398. #define I40E_PFINT_RATEN_INTRL_ENA_MASK (0x1 << I40E_PFINT_RATEN_INTRL_ENA_SHIFT)
  1399. #define I40E_PFINT_STAT_CTL0 0x00038400
  1400. #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
  1401. #define I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_MASK (0x3 << I40E_PFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
  1402. #define I40E_QINT_RQCTL(_Q) (0x0003A000 + ((_Q) * 4)) /* _i=0...1535 */
  1403. #define I40E_QINT_RQCTL_MAX_INDEX 1535
  1404. #define I40E_QINT_RQCTL_MSIX_INDX_SHIFT 0
  1405. #define I40E_QINT_RQCTL_MSIX_INDX_MASK (0xFF << I40E_QINT_RQCTL_MSIX_INDX_SHIFT)
  1406. #define I40E_QINT_RQCTL_ITR_INDX_SHIFT 11
  1407. #define I40E_QINT_RQCTL_ITR_INDX_MASK (0x3 << I40E_QINT_RQCTL_ITR_INDX_SHIFT)
  1408. #define I40E_QINT_RQCTL_MSIX0_INDX_SHIFT 13
  1409. #define I40E_QINT_RQCTL_MSIX0_INDX_MASK (0x7 << I40E_QINT_RQCTL_MSIX0_INDX_SHIFT)
  1410. #define I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT 16
  1411. #define I40E_QINT_RQCTL_NEXTQ_INDX_MASK (0x7FF << I40E_QINT_RQCTL_NEXTQ_INDX_SHIFT)
  1412. #define I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT 27
  1413. #define I40E_QINT_RQCTL_NEXTQ_TYPE_MASK (0x3 << I40E_QINT_RQCTL_NEXTQ_TYPE_SHIFT)
  1414. #define I40E_QINT_RQCTL_CAUSE_ENA_SHIFT 30
  1415. #define I40E_QINT_RQCTL_CAUSE_ENA_MASK (0x1 << I40E_QINT_RQCTL_CAUSE_ENA_SHIFT)
  1416. #define I40E_QINT_RQCTL_INTEVENT_SHIFT 31
  1417. #define I40E_QINT_RQCTL_INTEVENT_MASK (0x1 << I40E_QINT_RQCTL_INTEVENT_SHIFT)
  1418. #define I40E_QINT_TQCTL(_Q) (0x0003C000 + ((_Q) * 4)) /* _i=0...1535 */
  1419. #define I40E_QINT_TQCTL_MAX_INDEX 1535
  1420. #define I40E_QINT_TQCTL_MSIX_INDX_SHIFT 0
  1421. #define I40E_QINT_TQCTL_MSIX_INDX_MASK (0xFF << I40E_QINT_TQCTL_MSIX_INDX_SHIFT)
  1422. #define I40E_QINT_TQCTL_ITR_INDX_SHIFT 11
  1423. #define I40E_QINT_TQCTL_ITR_INDX_MASK (0x3 << I40E_QINT_TQCTL_ITR_INDX_SHIFT)
  1424. #define I40E_QINT_TQCTL_MSIX0_INDX_SHIFT 13
  1425. #define I40E_QINT_TQCTL_MSIX0_INDX_MASK (0x7 << I40E_QINT_TQCTL_MSIX0_INDX_SHIFT)
  1426. #define I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT 16
  1427. #define I40E_QINT_TQCTL_NEXTQ_INDX_MASK (0x7FF << I40E_QINT_TQCTL_NEXTQ_INDX_SHIFT)
  1428. #define I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT 27
  1429. #define I40E_QINT_TQCTL_NEXTQ_TYPE_MASK (0x3 << I40E_QINT_TQCTL_NEXTQ_TYPE_SHIFT)
  1430. #define I40E_QINT_TQCTL_CAUSE_ENA_SHIFT 30
  1431. #define I40E_QINT_TQCTL_CAUSE_ENA_MASK (0x1 << I40E_QINT_TQCTL_CAUSE_ENA_SHIFT)
  1432. #define I40E_QINT_TQCTL_INTEVENT_SHIFT 31
  1433. #define I40E_QINT_TQCTL_INTEVENT_MASK (0x1 << I40E_QINT_TQCTL_INTEVENT_SHIFT)
  1434. #define I40E_VFINT_DYN_CTL0(_VF) (0x0002A400 + ((_VF) * 4)) /* _i=0...127 */
  1435. #define I40E_VFINT_DYN_CTL0_MAX_INDEX 127
  1436. #define I40E_VFINT_DYN_CTL0_INTENA_SHIFT 0
  1437. #define I40E_VFINT_DYN_CTL0_INTENA_MASK (0x1 << I40E_VFINT_DYN_CTL0_INTENA_SHIFT)
  1438. #define I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT 1
  1439. #define I40E_VFINT_DYN_CTL0_CLEARPBA_MASK (0x1 << I40E_VFINT_DYN_CTL0_CLEARPBA_SHIFT)
  1440. #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT 2
  1441. #define I40E_VFINT_DYN_CTL0_SWINT_TRIG_MASK (0x1 << I40E_VFINT_DYN_CTL0_SWINT_TRIG_SHIFT)
  1442. #define I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT 3
  1443. #define I40E_VFINT_DYN_CTL0_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTL0_ITR_INDX_SHIFT)
  1444. #define I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT 5
  1445. #define I40E_VFINT_DYN_CTL0_INTERVAL_MASK (0xFFF << I40E_VFINT_DYN_CTL0_INTERVAL_SHIFT)
  1446. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT 24
  1447. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK (0x1 << I40E_VFINT_DYN_CTL0_SW_ITR_INDX_ENA_SHIFT)
  1448. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT 25
  1449. #define I40E_VFINT_DYN_CTL0_SW_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTL0_SW_ITR_INDX_SHIFT)
  1450. #define I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT 31
  1451. #define I40E_VFINT_DYN_CTL0_INTENA_MSK_MASK (0x1 << I40E_VFINT_DYN_CTL0_INTENA_MSK_SHIFT)
  1452. #define I40E_VFINT_DYN_CTLN(_INTVF) (0x00024800 + ((_INTVF) * 4)) /* _i=0...511 */
  1453. #define I40E_VFINT_DYN_CTLN_MAX_INDEX 511
  1454. #define I40E_VFINT_DYN_CTLN_INTENA_SHIFT 0
  1455. #define I40E_VFINT_DYN_CTLN_INTENA_MASK (0x1 << I40E_VFINT_DYN_CTLN_INTENA_SHIFT)
  1456. #define I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT 1
  1457. #define I40E_VFINT_DYN_CTLN_CLEARPBA_MASK (0x1 << I40E_VFINT_DYN_CTLN_CLEARPBA_SHIFT)
  1458. #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT 2
  1459. #define I40E_VFINT_DYN_CTLN_SWINT_TRIG_MASK (0x1 << I40E_VFINT_DYN_CTLN_SWINT_TRIG_SHIFT)
  1460. #define I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT 3
  1461. #define I40E_VFINT_DYN_CTLN_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTLN_ITR_INDX_SHIFT)
  1462. #define I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT 5
  1463. #define I40E_VFINT_DYN_CTLN_INTERVAL_MASK (0xFFF << I40E_VFINT_DYN_CTLN_INTERVAL_SHIFT)
  1464. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT 24
  1465. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK (0x1 << I40E_VFINT_DYN_CTLN_SW_ITR_INDX_ENA_SHIFT)
  1466. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT 25
  1467. #define I40E_VFINT_DYN_CTLN_SW_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTLN_SW_ITR_INDX_SHIFT)
  1468. #define I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT 31
  1469. #define I40E_VFINT_DYN_CTLN_INTENA_MSK_MASK (0x1 << I40E_VFINT_DYN_CTLN_INTENA_MSK_SHIFT)
  1470. #define I40E_VFINT_ICR0(_VF) (0x0002BC00 + ((_VF) * 4)) /* _i=0...127 */
  1471. #define I40E_VFINT_ICR0_MAX_INDEX 127
  1472. #define I40E_VFINT_ICR0_INTEVENT_SHIFT 0
  1473. #define I40E_VFINT_ICR0_INTEVENT_MASK (0x1 << I40E_VFINT_ICR0_INTEVENT_SHIFT)
  1474. #define I40E_VFINT_ICR0_QUEUE_0_SHIFT 1
  1475. #define I40E_VFINT_ICR0_QUEUE_0_MASK (0x1 << I40E_VFINT_ICR0_QUEUE_0_SHIFT)
  1476. #define I40E_VFINT_ICR0_QUEUE_1_SHIFT 2
  1477. #define I40E_VFINT_ICR0_QUEUE_1_MASK (0x1 << I40E_VFINT_ICR0_QUEUE_1_SHIFT)
  1478. #define I40E_VFINT_ICR0_QUEUE_2_SHIFT 3
  1479. #define I40E_VFINT_ICR0_QUEUE_2_MASK (0x1 << I40E_VFINT_ICR0_QUEUE_2_SHIFT)
  1480. #define I40E_VFINT_ICR0_QUEUE_3_SHIFT 4
  1481. #define I40E_VFINT_ICR0_QUEUE_3_MASK (0x1 << I40E_VFINT_ICR0_QUEUE_3_SHIFT)
  1482. #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT 25
  1483. #define I40E_VFINT_ICR0_LINK_STAT_CHANGE_MASK (0x1 << I40E_VFINT_ICR0_LINK_STAT_CHANGE_SHIFT)
  1484. #define I40E_VFINT_ICR0_ADMINQ_SHIFT 30
  1485. #define I40E_VFINT_ICR0_ADMINQ_MASK (0x1 << I40E_VFINT_ICR0_ADMINQ_SHIFT)
  1486. #define I40E_VFINT_ICR0_SWINT_SHIFT 31
  1487. #define I40E_VFINT_ICR0_SWINT_MASK (0x1 << I40E_VFINT_ICR0_SWINT_SHIFT)
  1488. #define I40E_VFINT_ICR0_ENA(_VF) (0x0002C000 + ((_VF) * 4)) /* _i=0...127 */
  1489. #define I40E_VFINT_ICR0_ENA_MAX_INDEX 127
  1490. #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT 25
  1491. #define I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_MASK (0x1 << I40E_VFINT_ICR0_ENA_LINK_STAT_CHANGE_SHIFT)
  1492. #define I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT 30
  1493. #define I40E_VFINT_ICR0_ENA_ADMINQ_MASK (0x1 << I40E_VFINT_ICR0_ENA_ADMINQ_SHIFT)
  1494. #define I40E_VFINT_ICR0_ENA_RSVD_SHIFT 31
  1495. #define I40E_VFINT_ICR0_ENA_RSVD_MASK (0x1 << I40E_VFINT_ICR0_ENA_RSVD_SHIFT)
  1496. #define I40E_VFINT_ITR0(_i, _VF) (0x00028000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...2, _VF=0...127 */
  1497. #define I40E_VFINT_ITR0_MAX_INDEX 2
  1498. #define I40E_VFINT_ITR0_INTERVAL_SHIFT 0
  1499. #define I40E_VFINT_ITR0_INTERVAL_MASK (0xFFF << I40E_VFINT_ITR0_INTERVAL_SHIFT)
  1500. #define I40E_VFINT_ITRN(_i, _INTVF) (0x00020000 + ((_i) * 2048 + (_INTVF) * 4))
  1501. #define I40E_VFINT_ITRN_MAX_INDEX 2
  1502. #define I40E_VFINT_ITRN_INTERVAL_SHIFT 0
  1503. #define I40E_VFINT_ITRN_INTERVAL_MASK (0xFFF << I40E_VFINT_ITRN_INTERVAL_SHIFT)
  1504. #define I40E_VFINT_STAT_CTL0(_VF) (0x0002A000 + ((_VF) * 4)) /* _i=0...127 */
  1505. #define I40E_VFINT_STAT_CTL0_MAX_INDEX 127
  1506. #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT 2
  1507. #define I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_MASK (0x3 << I40E_VFINT_STAT_CTL0_OTHER_ITR_INDX_SHIFT)
  1508. #define I40E_VPINT_AEQCTL(_VF) (0x0002B800 + ((_VF) * 4)) /* _i=0...127 */
  1509. #define I40E_VPINT_AEQCTL_MAX_INDEX 127
  1510. #define I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT 0
  1511. #define I40E_VPINT_AEQCTL_MSIX_INDX_MASK (0xFF << I40E_VPINT_AEQCTL_MSIX_INDX_SHIFT)
  1512. #define I40E_VPINT_AEQCTL_ITR_INDX_SHIFT 11
  1513. #define I40E_VPINT_AEQCTL_ITR_INDX_MASK (0x3 << I40E_VPINT_AEQCTL_ITR_INDX_SHIFT)
  1514. #define I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT 13
  1515. #define I40E_VPINT_AEQCTL_MSIX0_INDX_MASK (0x7 << I40E_VPINT_AEQCTL_MSIX0_INDX_SHIFT)
  1516. #define I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT 30
  1517. #define I40E_VPINT_AEQCTL_CAUSE_ENA_MASK (0x1 << I40E_VPINT_AEQCTL_CAUSE_ENA_SHIFT)
  1518. #define I40E_VPINT_AEQCTL_INTEVENT_SHIFT 31
  1519. #define I40E_VPINT_AEQCTL_INTEVENT_MASK (0x1 << I40E_VPINT_AEQCTL_INTEVENT_SHIFT)
  1520. #define I40E_VPINT_CEQCTL(_INTVF) (0x00026800 + ((_INTVF) * 4)) /* _i=0...511 */
  1521. #define I40E_VPINT_CEQCTL_MAX_INDEX 511
  1522. #define I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT 0
  1523. #define I40E_VPINT_CEQCTL_MSIX_INDX_MASK (0xFF << I40E_VPINT_CEQCTL_MSIX_INDX_SHIFT)
  1524. #define I40E_VPINT_CEQCTL_ITR_INDX_SHIFT 11
  1525. #define I40E_VPINT_CEQCTL_ITR_INDX_MASK (0x3 << I40E_VPINT_CEQCTL_ITR_INDX_SHIFT)
  1526. #define I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT 13
  1527. #define I40E_VPINT_CEQCTL_MSIX0_INDX_MASK (0x7 << I40E_VPINT_CEQCTL_MSIX0_INDX_SHIFT)
  1528. #define I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT 16
  1529. #define I40E_VPINT_CEQCTL_NEXTQ_INDX_MASK (0x7FF << I40E_VPINT_CEQCTL_NEXTQ_INDX_SHIFT)
  1530. #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT 27
  1531. #define I40E_VPINT_CEQCTL_NEXTQ_TYPE_MASK (0x3 << I40E_VPINT_CEQCTL_NEXTQ_TYPE_SHIFT)
  1532. #define I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT 30
  1533. #define I40E_VPINT_CEQCTL_CAUSE_ENA_MASK (0x1 << I40E_VPINT_CEQCTL_CAUSE_ENA_SHIFT)
  1534. #define I40E_VPINT_CEQCTL_INTEVENT_SHIFT 31
  1535. #define I40E_VPINT_CEQCTL_INTEVENT_MASK (0x1 << I40E_VPINT_CEQCTL_INTEVENT_SHIFT)
  1536. #define I40E_VPINT_LNKLST0(_VF) (0x0002A800 + ((_VF) * 4)) /* _i=0...127 */
  1537. #define I40E_VPINT_LNKLST0_MAX_INDEX 127
  1538. #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT 0
  1539. #define I40E_VPINT_LNKLST0_FIRSTQ_INDX_MASK (0x7FF << I40E_VPINT_LNKLST0_FIRSTQ_INDX_SHIFT)
  1540. #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT 11
  1541. #define I40E_VPINT_LNKLST0_FIRSTQ_TYPE_MASK (0x3 << I40E_VPINT_LNKLST0_FIRSTQ_TYPE_SHIFT)
  1542. #define I40E_VPINT_LNKLSTN(_INTVF) (0x00025000 + ((_INTVF) * 4)) /* _i=0...511 */
  1543. #define I40E_VPINT_LNKLSTN_MAX_INDEX 511
  1544. #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT 0
  1545. #define I40E_VPINT_LNKLSTN_FIRSTQ_INDX_MASK (0x7FF << I40E_VPINT_LNKLSTN_FIRSTQ_INDX_SHIFT)
  1546. #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT 11
  1547. #define I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_MASK (0x3 << I40E_VPINT_LNKLSTN_FIRSTQ_TYPE_SHIFT)
  1548. #define I40E_VPINT_RATE0(_VF) (0x0002AC00 + ((_VF) * 4)) /* _i=0...127 */
  1549. #define I40E_VPINT_RATE0_MAX_INDEX 127
  1550. #define I40E_VPINT_RATE0_INTERVAL_SHIFT 0
  1551. #define I40E_VPINT_RATE0_INTERVAL_MASK (0x3F << I40E_VPINT_RATE0_INTERVAL_SHIFT)
  1552. #define I40E_VPINT_RATE0_INTRL_ENA_SHIFT 6
  1553. #define I40E_VPINT_RATE0_INTRL_ENA_MASK (0x1 << I40E_VPINT_RATE0_INTRL_ENA_SHIFT)
  1554. #define I40E_VPINT_RATEN(_INTVF) (0x00025800 + ((_INTVF) * 4)) /* _i=0...511 */
  1555. #define I40E_VPINT_RATEN_MAX_INDEX 511
  1556. #define I40E_VPINT_RATEN_INTERVAL_SHIFT 0
  1557. #define I40E_VPINT_RATEN_INTERVAL_MASK (0x3F << I40E_VPINT_RATEN_INTERVAL_SHIFT)
  1558. #define I40E_VPINT_RATEN_INTRL_ENA_SHIFT 6
  1559. #define I40E_VPINT_RATEN_INTRL_ENA_MASK (0x1 << I40E_VPINT_RATEN_INTRL_ENA_SHIFT)
  1560. #define I40E_GL_RDPU_CNTRL 0x00051060
  1561. #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT 0
  1562. #define I40E_GL_RDPU_CNTRL_RX_PAD_EN_MASK (0x1 << I40E_GL_RDPU_CNTRL_RX_PAD_EN_SHIFT)
  1563. #define I40E_GL_RDPU_CNTRL_ECO_SHIFT 1
  1564. #define I40E_GL_RDPU_CNTRL_ECO_MASK (0x7FFFFFFF << I40E_GL_RDPU_CNTRL_ECO_SHIFT)
  1565. #define I40E_GLLAN_RCTL_0 0x0012A500
  1566. #define I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT 0
  1567. #define I40E_GLLAN_RCTL_0_PXE_MODE_MASK (0x1 << I40E_GLLAN_RCTL_0_PXE_MODE_SHIFT)
  1568. #define I40E_GLLAN_TSOMSK_F 0x000442D8
  1569. #define I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT 0
  1570. #define I40E_GLLAN_TSOMSK_F_TCPMSKF_MASK (0xFFF << I40E_GLLAN_TSOMSK_F_TCPMSKF_SHIFT)
  1571. #define I40E_GLLAN_TSOMSK_L 0x000442E0
  1572. #define I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT 0
  1573. #define I40E_GLLAN_TSOMSK_L_TCPMSKL_MASK (0xFFF << I40E_GLLAN_TSOMSK_L_TCPMSKL_SHIFT)
  1574. #define I40E_GLLAN_TSOMSK_M 0x000442DC
  1575. #define I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT 0
  1576. #define I40E_GLLAN_TSOMSK_M_TCPMSKM_MASK (0xFFF << I40E_GLLAN_TSOMSK_M_TCPMSKM_SHIFT)
  1577. #define I40E_PFLAN_QALLOC 0x001C0400
  1578. #define I40E_PFLAN_QALLOC_FIRSTQ_SHIFT 0
  1579. #define I40E_PFLAN_QALLOC_FIRSTQ_MASK (0x7FF << I40E_PFLAN_QALLOC_FIRSTQ_SHIFT)
  1580. #define I40E_PFLAN_QALLOC_LASTQ_SHIFT 16
  1581. #define I40E_PFLAN_QALLOC_LASTQ_MASK (0x7FF << I40E_PFLAN_QALLOC_LASTQ_SHIFT)
  1582. #define I40E_PFLAN_QALLOC_VALID_SHIFT 31
  1583. #define I40E_PFLAN_QALLOC_VALID_MASK (0x1 << I40E_PFLAN_QALLOC_VALID_SHIFT)
  1584. #define I40E_QRX_ENA(_Q) (0x00120000 + ((_Q) * 4)) /* _i=0...1535 */
  1585. #define I40E_QRX_ENA_MAX_INDEX 1535
  1586. #define I40E_QRX_ENA_QENA_REQ_SHIFT 0
  1587. #define I40E_QRX_ENA_QENA_REQ_MASK (0x1 << I40E_QRX_ENA_QENA_REQ_SHIFT)
  1588. #define I40E_QRX_ENA_FAST_QDIS_SHIFT 1
  1589. #define I40E_QRX_ENA_FAST_QDIS_MASK (0x1 << I40E_QRX_ENA_FAST_QDIS_SHIFT)
  1590. #define I40E_QRX_ENA_QENA_STAT_SHIFT 2
  1591. #define I40E_QRX_ENA_QENA_STAT_MASK (0x1 << I40E_QRX_ENA_QENA_STAT_SHIFT)
  1592. #define I40E_QRX_TAIL(_Q) (0x00128000 + ((_Q) * 4)) /* _i=0...1535 */
  1593. #define I40E_QRX_TAIL_MAX_INDEX 1535
  1594. #define I40E_QRX_TAIL_TAIL_SHIFT 0
  1595. #define I40E_QRX_TAIL_TAIL_MASK (0x1FFF << I40E_QRX_TAIL_TAIL_SHIFT)
  1596. #define I40E_QTX_CTL(_Q) (0x00104000 + ((_Q) * 4)) /* _i=0...1535 */
  1597. #define I40E_QTX_CTL_MAX_INDEX 1535
  1598. #define I40E_QTX_CTL_PFVF_Q_SHIFT 0
  1599. #define I40E_QTX_CTL_PFVF_Q_MASK (0x3 << I40E_QTX_CTL_PFVF_Q_SHIFT)
  1600. #define I40E_QTX_CTL_PF_INDX_SHIFT 2
  1601. #define I40E_QTX_CTL_PF_INDX_MASK (0xF << I40E_QTX_CTL_PF_INDX_SHIFT)
  1602. #define I40E_QTX_CTL_VFVM_INDX_SHIFT 7
  1603. #define I40E_QTX_CTL_VFVM_INDX_MASK (0x1FF << I40E_QTX_CTL_VFVM_INDX_SHIFT)
  1604. #define I40E_QTX_ENA(_Q) (0x00100000 + ((_Q) * 4)) /* _i=0...1535 */
  1605. #define I40E_QTX_ENA_MAX_INDEX 1535
  1606. #define I40E_QTX_ENA_QENA_REQ_SHIFT 0
  1607. #define I40E_QTX_ENA_QENA_REQ_MASK (0x1 << I40E_QTX_ENA_QENA_REQ_SHIFT)
  1608. #define I40E_QTX_ENA_FAST_QDIS_SHIFT 1
  1609. #define I40E_QTX_ENA_FAST_QDIS_MASK (0x1 << I40E_QTX_ENA_FAST_QDIS_SHIFT)
  1610. #define I40E_QTX_ENA_QENA_STAT_SHIFT 2
  1611. #define I40E_QTX_ENA_QENA_STAT_MASK (0x1 << I40E_QTX_ENA_QENA_STAT_SHIFT)
  1612. #define I40E_QTX_HEAD(_Q) (0x000E4000 + ((_Q) * 4)) /* _i=0...1535 */
  1613. #define I40E_QTX_HEAD_MAX_INDEX 1535
  1614. #define I40E_QTX_HEAD_HEAD_SHIFT 0
  1615. #define I40E_QTX_HEAD_HEAD_MASK (0x1FFF << I40E_QTX_HEAD_HEAD_SHIFT)
  1616. #define I40E_QTX_HEAD_RS_PENDING_SHIFT 16
  1617. #define I40E_QTX_HEAD_RS_PENDING_MASK (0x1 << I40E_QTX_HEAD_RS_PENDING_SHIFT)
  1618. #define I40E_QTX_TAIL(_Q) (0x00108000 + ((_Q) * 4)) /* _i=0...1535 */
  1619. #define I40E_QTX_TAIL_MAX_INDEX 1535
  1620. #define I40E_QTX_TAIL_TAIL_SHIFT 0
  1621. #define I40E_QTX_TAIL_TAIL_MASK (0x1FFF << I40E_QTX_TAIL_TAIL_SHIFT)
  1622. #define I40E_VPLAN_MAPENA(_VF) (0x00074000 + ((_VF) * 4)) /* _i=0...127 */
  1623. #define I40E_VPLAN_MAPENA_MAX_INDEX 127
  1624. #define I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT 0
  1625. #define I40E_VPLAN_MAPENA_TXRX_ENA_MASK (0x1 << I40E_VPLAN_MAPENA_TXRX_ENA_SHIFT)
  1626. #define I40E_VPLAN_QTABLE(_i, _VF) (0x00070000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */
  1627. #define I40E_VPLAN_QTABLE_MAX_INDEX 15
  1628. #define I40E_VPLAN_QTABLE_QINDEX_SHIFT 0
  1629. #define I40E_VPLAN_QTABLE_QINDEX_MASK (0x7FF << I40E_VPLAN_QTABLE_QINDEX_SHIFT)
  1630. #define I40E_VSILAN_QBASE(_VSI) (0x0020C800 + ((_VSI) * 4)) /* _i=0...383 */
  1631. #define I40E_VSILAN_QBASE_MAX_INDEX 383
  1632. #define I40E_VSILAN_QBASE_VSIBASE_SHIFT 0
  1633. #define I40E_VSILAN_QBASE_VSIBASE_MASK (0x7FF << I40E_VSILAN_QBASE_VSIBASE_SHIFT)
  1634. #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT 11
  1635. #define I40E_VSILAN_QBASE_VSIQTABLE_ENA_MASK (0x1 << I40E_VSILAN_QBASE_VSIQTABLE_ENA_SHIFT)
  1636. #define I40E_VSILAN_QTABLE(_i, _VSI) (0x00200000 + ((_i) * 2048 + (_VSI) * 4))
  1637. #define I40E_VSILAN_QTABLE_MAX_INDEX 15
  1638. #define I40E_VSILAN_QTABLE_QINDEX_0_SHIFT 0
  1639. #define I40E_VSILAN_QTABLE_QINDEX_0_MASK (0x7FF << I40E_VSILAN_QTABLE_QINDEX_0_SHIFT)
  1640. #define I40E_VSILAN_QTABLE_QINDEX_1_SHIFT 16
  1641. #define I40E_VSILAN_QTABLE_QINDEX_1_MASK (0x7FF << I40E_VSILAN_QTABLE_QINDEX_1_SHIFT)
  1642. #define I40E_PRTGL_SAH 0x001E2140
  1643. #define I40E_PRTGL_SAH_FC_SAH_SHIFT 0
  1644. #define I40E_PRTGL_SAH_FC_SAH_MASK (0xFFFF << I40E_PRTGL_SAH_FC_SAH_SHIFT)
  1645. #define I40E_PRTGL_SAH_MFS_SHIFT 16
  1646. #define I40E_PRTGL_SAH_MFS_MASK (0xFFFF << I40E_PRTGL_SAH_MFS_SHIFT)
  1647. #define I40E_PRTGL_SAL 0x001E2120
  1648. #define I40E_PRTGL_SAL_FC_SAL_SHIFT 0
  1649. #define I40E_PRTGL_SAL_FC_SAL_MASK (0xFFFFFFFF << I40E_PRTGL_SAL_FC_SAL_SHIFT)
  1650. #define I40E_PRTMAC_HLCTLA 0x001E4760
  1651. #define I40E_PRTMAC_HLCTLA_DROP_US_PKTS_SHIFT 0
  1652. #define I40E_PRTMAC_HLCTLA_DROP_US_PKTS_MASK (0x1 << I40E_PRTMAC_HLCTLA_DROP_US_PKTS_SHIFT)
  1653. #define I40E_PRTMAC_HLCTLA_RX_FWRD_CTRL_SHIFT 1
  1654. #define I40E_PRTMAC_HLCTLA_RX_FWRD_CTRL_MASK (0x1 << I40E_PRTMAC_HLCTLA_RX_FWRD_CTRL_SHIFT)
  1655. #define I40E_PRTMAC_HLCTLA_CHOP_OS_PKT_SHIFT 2
  1656. #define I40E_PRTMAC_HLCTLA_CHOP_OS_PKT_MASK (0x1 << I40E_PRTMAC_HLCTLA_CHOP_OS_PKT_SHIFT)
  1657. #define I40E_PRTMAC_HLCTLA_TX_HYSTERESIS_SHIFT 4
  1658. #define I40E_PRTMAC_HLCTLA_TX_HYSTERESIS_MASK (0x7 << I40E_PRTMAC_HLCTLA_TX_HYSTERESIS_SHIFT)
  1659. #define I40E_PRTMAC_HLCTLA_HYS_FLUSH_PKT_SHIFT 7
  1660. #define I40E_PRTMAC_HLCTLA_HYS_FLUSH_PKT_MASK (0x1 << I40E_PRTMAC_HLCTLA_HYS_FLUSH_PKT_SHIFT)
  1661. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GCP 0x001E3130
  1662. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GCP_HSEC_CTL_RX_CHECK_SA_GCP_SHIFT 0
  1663. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GCP_HSEC_CTL_RX_CHECK_SA_GCP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GCP_HSEC_CTL_RX_CHECK_SA_GCP_SHIFT)
  1664. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GPP 0x001E3290
  1665. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GPP_HSEC_CTL_RX_CHECK_SA_GPP_SHIFT 0
  1666. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GPP_HSEC_CTL_RX_CHECK_SA_GPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_GPP_HSEC_CTL_RX_CHECK_SA_GPP_SHIFT)
  1667. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_PPP 0x001E3310
  1668. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_PPP_HSEC_CTL_RX_CHECK_SA_PPP_SHIFT 0
  1669. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_PPP_HSEC_CTL_RX_CHECK_SA_PPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_SA_PPP_HSEC_CTL_RX_CHECK_SA_PPP_SHIFT)
  1670. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GCP 0x001E3100
  1671. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GCP_HSEC_CTL_RX_CHECK_UCAST_GCP_SHIFT 0
  1672. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GCP_HSEC_CTL_RX_CHECK_UCAST_GCP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GCP_HSEC_CTL_RX_CHECK_UCAST_GCP_SHIFT)
  1673. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GPP 0x001E3280
  1674. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GPP_HSEC_CTL_RX_CHECK_UCAST_GPP_SHIFT 0
  1675. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GPP_HSEC_CTL_RX_CHECK_UCAST_GPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_GPP_HSEC_CTL_RX_CHECK_UCAST_GPP_SHIFT)
  1676. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_PPP 0x001E3300
  1677. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_PPP_HSEC_CTL_RX_CHECK_UCAST_PPP_SHIFT 0
  1678. #define I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_PPP_HSEC_CTL_RX_CHECK_UCAST_PPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_CHECK_UCAST_PPP_HSEC_CTL_RX_CHECK_UCAST_PPP_SHIFT)
  1679. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP 0x001E30E0
  1680. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT 0
  1681. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GCP_HSEC_CTL_RX_ENABLE_GCP_SHIFT)
  1682. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP 0x001E3260
  1683. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT 0
  1684. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_ENABLE_GPP_HSEC_CTL_RX_ENABLE_GPP_SHIFT)
  1685. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP 0x001E32E0
  1686. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT 0
  1687. #define I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_ENABLE_PPP_HSEC_CTL_RX_ENABLE_PPP_SHIFT)
  1688. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL 0x001E3360
  1689. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT 0
  1690. #define I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_RX_FORWARD_CONTROL_HSEC_CTL_RX_FORWARD_CONTROL_SHIFT)
  1691. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1 0x001E3110
  1692. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT 0
  1693. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_MASK (0xFFFFFFFF << I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_HSEC_CTL_RX_PAUSE_DA_UCAST_PART1_SHIFT)
  1694. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2 0x001E3120
  1695. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT 0
  1696. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_MASK (0xFFFF << I40E_PRTMAC_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_HSEC_CTL_RX_PAUSE_DA_UCAST_PART2_SHIFT)
  1697. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE 0x001E30C0
  1698. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT 0
  1699. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_MASK (0x1FF << I40E_PRTMAC_HSEC_CTL_RX_PAUSE_ENABLE_HSEC_CTL_RX_PAUSE_ENABLE_SHIFT)
  1700. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1 0x001E3140
  1701. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT 0
  1702. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_MASK (0xFFFFFFFF << I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART1_HSEC_CTL_RX_PAUSE_SA_PART1_SHIFT)
  1703. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2 0x001E3150
  1704. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT 0
  1705. #define I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_MASK (0xFFFF << I40E_PRTMAC_HSEC_CTL_RX_PAUSE_SA_PART2_HSEC_CTL_RX_PAUSE_SA_PART2_SHIFT)
  1706. #define I40E_PRTMAC_HSEC_CTL_TX_ENABLE 0x001E3000
  1707. #define I40E_PRTMAC_HSEC_CTL_TX_ENABLE_HSEC_CTL_TX_ENABLE_SHIFT 0
  1708. #define I40E_PRTMAC_HSEC_CTL_TX_ENABLE_HSEC_CTL_TX_ENABLE_MASK (0x1 << I40E_PRTMAC_HSEC_CTL_TX_ENABLE_HSEC_CTL_TX_ENABLE_SHIFT)
  1709. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE 0x001E30D0
  1710. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT 0
  1711. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_MASK (0x1FF << I40E_PRTMAC_HSEC_CTL_TX_PAUSE_ENABLE_HSEC_CTL_TX_PAUSE_ENABLE_SHIFT)
  1712. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA(_i) (0x001E3370 + ((_i) * 16))
  1713. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_MAX_INDEX 8
  1714. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT 0
  1715. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_MASK (0xFFFF << I40E_PRTMAC_HSEC_CTL_TX_PAUSE_QUANTA_HSEC_CTL_TX_PAUSE_QUANTA_SHIFT)
  1716. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER(_i) (0x001E3400 + ((_i) * 16))
  1717. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MAX_INDEX 8
  1718. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT 0
  1719. #define I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_MASK (0xFFFF << I40E_PRTMAC_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_HSEC_CTL_TX_PAUSE_REFRESH_TIMER_SHIFT)
  1720. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1 0x001E34B0
  1721. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT 0
  1722. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_MASK (0xFFFFFFFF << I40E_PRTMAC_HSEC_CTL_TX_SA_PART1_HSEC_CTL_TX_SA_PART1_SHIFT)
  1723. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2 0x001E34C0
  1724. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT 0
  1725. #define I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_MASK (0xFFFF << I40E_PRTMAC_HSEC_CTL_TX_SA_PART2_HSEC_CTL_TX_SA_PART2_SHIFT)
  1726. #define I40E_PRTMAC_HSECTL1 0x001E3560
  1727. #define I40E_PRTMAC_HSECTL1_DROP_US_PKTS_SHIFT 0
  1728. #define I40E_PRTMAC_HSECTL1_DROP_US_PKTS_MASK (0x1 << I40E_PRTMAC_HSECTL1_DROP_US_PKTS_SHIFT)
  1729. #define I40E_PRTMAC_HSECTL1_PAD_US_PKT_SHIFT 3
  1730. #define I40E_PRTMAC_HSECTL1_PAD_US_PKT_MASK (0x1 << I40E_PRTMAC_HSECTL1_PAD_US_PKT_SHIFT)
  1731. #define I40E_PRTMAC_HSECTL1_TX_HYSTERESIS_SHIFT 4
  1732. #define I40E_PRTMAC_HSECTL1_TX_HYSTERESIS_MASK (0x7 << I40E_PRTMAC_HSECTL1_TX_HYSTERESIS_SHIFT)
  1733. #define I40E_PRTMAC_HSECTL1_HYS_FLUSH_PKT_SHIFT 7
  1734. #define I40E_PRTMAC_HSECTL1_HYS_FLUSH_PKT_MASK (0x1 << I40E_PRTMAC_HSECTL1_HYS_FLUSH_PKT_SHIFT)
  1735. #define I40E_PRTMAC_HSECTL1_EN_SFD_CHECK_SHIFT 30
  1736. #define I40E_PRTMAC_HSECTL1_EN_SFD_CHECK_MASK (0x1 << I40E_PRTMAC_HSECTL1_EN_SFD_CHECK_SHIFT)
  1737. #define I40E_PRTMAC_HSECTL1_EN_PREAMBLE_CHECK_SHIFT 31
  1738. #define I40E_PRTMAC_HSECTL1_EN_PREAMBLE_CHECK_MASK (0x1 << I40E_PRTMAC_HSECTL1_EN_PREAMBLE_CHECK_SHIFT)
  1739. #define I40E_PRTMAC_PCS_XAUI_SWAP_A 0x0008C480
  1740. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT 0
  1741. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE3_SHIFT)
  1742. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT 2
  1743. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE2_SHIFT)
  1744. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT 4
  1745. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE1_SHIFT)
  1746. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT 6
  1747. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_TX_LANE0_SHIFT)
  1748. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT 8
  1749. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE3_SHIFT)
  1750. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT 10
  1751. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE2_SHIFT)
  1752. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT 12
  1753. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE1_SHIFT)
  1754. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT 14
  1755. #define I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_A_SWAP_RX_LANE0_SHIFT)
  1756. #define I40E_PRTMAC_PCS_XAUI_SWAP_B 0x0008C484
  1757. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT 0
  1758. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE3_SHIFT)
  1759. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT 2
  1760. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE2_SHIFT)
  1761. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT 4
  1762. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE1_SHIFT)
  1763. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT 6
  1764. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_TX_LANE0_SHIFT)
  1765. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT 8
  1766. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE3_SHIFT)
  1767. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT 10
  1768. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE2_SHIFT)
  1769. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT 12
  1770. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE1_SHIFT)
  1771. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT 14
  1772. #define I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_MASK (0x3 << I40E_PRTMAC_PCS_XAUI_SWAP_B_SWAP_RX_LANE0_SHIFT)
  1773. #define I40E_GL_MNG_FWSM 0x000B6134
  1774. #define I40E_GL_MNG_FWSM_FW_MODES_SHIFT 0
  1775. #define I40E_GL_MNG_FWSM_FW_MODES_MASK (0x3FF << I40E_GL_MNG_FWSM_FW_MODES_SHIFT)
  1776. #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT 10
  1777. #define I40E_GL_MNG_FWSM_EEP_RELOAD_IND_MASK (0x1 << I40E_GL_MNG_FWSM_EEP_RELOAD_IND_SHIFT)
  1778. #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT 11
  1779. #define I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_MASK (0xF << I40E_GL_MNG_FWSM_CRC_ERROR_MODULE_SHIFT)
  1780. #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT 15
  1781. #define I40E_GL_MNG_FWSM_FW_STATUS_VALID_MASK (0x1 << I40E_GL_MNG_FWSM_FW_STATUS_VALID_SHIFT)
  1782. #define I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT 19
  1783. #define I40E_GL_MNG_FWSM_EXT_ERR_IND_MASK (0x3F << I40E_GL_MNG_FWSM_EXT_ERR_IND_SHIFT)
  1784. #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT 26
  1785. #define I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_MASK (0x1 << I40E_GL_MNG_FWSM_PHY_SERDES0_CONFIG_ERR_SHIFT)
  1786. #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT 27
  1787. #define I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_MASK (0x1 << I40E_GL_MNG_FWSM_PHY_SERDES1_CONFIG_ERR_SHIFT)
  1788. #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT 28
  1789. #define I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_MASK (0x1 << I40E_GL_MNG_FWSM_PHY_SERDES2_CONFIG_ERR_SHIFT)
  1790. #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT 29
  1791. #define I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_MASK (0x1 << I40E_GL_MNG_FWSM_PHY_SERDES3_CONFIG_ERR_SHIFT)
  1792. #define I40E_GL_MNG_HWARB_CTRL 0x000B6130
  1793. #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT 0
  1794. #define I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_MASK (0x1 << I40E_GL_MNG_HWARB_CTRL_NCSI_ARB_EN_SHIFT)
  1795. #define I40E_PRT_MNG_FTFT_DATA(_i) (0x000852A0 + ((_i) * 32)) /* _i=0...31 */
  1796. #define I40E_PRT_MNG_FTFT_DATA_MAX_INDEX 31
  1797. #define I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT 0
  1798. #define I40E_PRT_MNG_FTFT_DATA_DWORD_MASK (0xFFFFFFFF << I40E_PRT_MNG_FTFT_DATA_DWORD_SHIFT)
  1799. #define I40E_PRT_MNG_FTFT_LENGTH 0x00085260
  1800. #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT 0
  1801. #define I40E_PRT_MNG_FTFT_LENGTH_LENGTH_MASK (0xFF << I40E_PRT_MNG_FTFT_LENGTH_LENGTH_SHIFT)
  1802. #define I40E_PRT_MNG_FTFT_MASK(_i) (0x00085160 + ((_i) * 32)) /* _i=0...7 */
  1803. #define I40E_PRT_MNG_FTFT_MASK_MAX_INDEX 7
  1804. #define I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT 0
  1805. #define I40E_PRT_MNG_FTFT_MASK_MASK_MASK (0xFFFF << I40E_PRT_MNG_FTFT_MASK_MASK_SHIFT)
  1806. #define I40E_PRT_MNG_MANC 0x00256A20
  1807. #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT 0
  1808. #define I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_MASK (0x1 << I40E_PRT_MNG_MANC_FLOW_CONTROL_DISCARD_SHIFT)
  1809. #define I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT 1
  1810. #define I40E_PRT_MNG_MANC_NCSI_DISCARD_MASK (0x1 << I40E_PRT_MNG_MANC_NCSI_DISCARD_SHIFT)
  1811. #define I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT 17
  1812. #define I40E_PRT_MNG_MANC_RCV_TCO_EN_MASK (0x1 << I40E_PRT_MNG_MANC_RCV_TCO_EN_SHIFT)
  1813. #define I40E_PRT_MNG_MANC_RCV_ALL_SHIFT 19
  1814. #define I40E_PRT_MNG_MANC_RCV_ALL_MASK (0x1 << I40E_PRT_MNG_MANC_RCV_ALL_SHIFT)
  1815. #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT 25
  1816. #define I40E_PRT_MNG_MANC_FIXED_NET_TYPE_MASK (0x1 << I40E_PRT_MNG_MANC_FIXED_NET_TYPE_SHIFT)
  1817. #define I40E_PRT_MNG_MANC_NET_TYPE_SHIFT 26
  1818. #define I40E_PRT_MNG_MANC_NET_TYPE_MASK (0x1 << I40E_PRT_MNG_MANC_NET_TYPE_SHIFT)
  1819. #define I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT 28
  1820. #define I40E_PRT_MNG_MANC_EN_BMC2OS_MASK (0x1 << I40E_PRT_MNG_MANC_EN_BMC2OS_SHIFT)
  1821. #define I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT 29
  1822. #define I40E_PRT_MNG_MANC_EN_BMC2NET_MASK (0x1 << I40E_PRT_MNG_MANC_EN_BMC2NET_SHIFT)
  1823. #define I40E_PRT_MNG_MAVTV(_i) (0x00255900 + ((_i) * 32)) /* _i=0...7 */
  1824. #define I40E_PRT_MNG_MAVTV_MAX_INDEX 7
  1825. #define I40E_PRT_MNG_MAVTV_VID_SHIFT 0
  1826. #define I40E_PRT_MNG_MAVTV_VID_MASK (0xFFF << I40E_PRT_MNG_MAVTV_VID_SHIFT)
  1827. #define I40E_PRT_MNG_MDEF(_i) (0x00255D00 + ((_i) * 32))
  1828. #define I40E_PRT_MNG_MDEF_MAX_INDEX 7
  1829. #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT 0
  1830. #define I40E_PRT_MNG_MDEF_MAC_EXACT_AND_MASK (0xF << I40E_PRT_MNG_MDEF_MAC_EXACT_AND_SHIFT)
  1831. #define I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT 4
  1832. #define I40E_PRT_MNG_MDEF_BROADCAST_AND_MASK (0x1 << I40E_PRT_MNG_MDEF_BROADCAST_AND_SHIFT)
  1833. #define I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT 5
  1834. #define I40E_PRT_MNG_MDEF_VLAN_AND_MASK (0xFF << I40E_PRT_MNG_MDEF_VLAN_AND_SHIFT)
  1835. #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT 13
  1836. #define I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_MASK (0xF << I40E_PRT_MNG_MDEF_IPV4_ADDRESS_AND_SHIFT)
  1837. #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT 17
  1838. #define I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_MASK (0xF << I40E_PRT_MNG_MDEF_IPV6_ADDRESS_AND_SHIFT)
  1839. #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT 21
  1840. #define I40E_PRT_MNG_MDEF_MAC_EXACT_OR_MASK (0xF << I40E_PRT_MNG_MDEF_MAC_EXACT_OR_SHIFT)
  1841. #define I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT 25
  1842. #define I40E_PRT_MNG_MDEF_BROADCAST_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_BROADCAST_OR_SHIFT)
  1843. #define I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT 26
  1844. #define I40E_PRT_MNG_MDEF_MULTICAST_AND_MASK (0x1 << I40E_PRT_MNG_MDEF_MULTICAST_AND_SHIFT)
  1845. #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT 27
  1846. #define I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_ARP_REQUEST_OR_SHIFT)
  1847. #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT 28
  1848. #define I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_ARP_RESPONSE_OR_SHIFT)
  1849. #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT 29
  1850. #define I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_NEIGHBOR_DISCOVERY_134_OR_SHIFT)
  1851. #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT 30
  1852. #define I40E_PRT_MNG_MDEF_PORT_0X298_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_PORT_0X298_OR_SHIFT)
  1853. #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT 31
  1854. #define I40E_PRT_MNG_MDEF_PORT_0X26F_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_PORT_0X26F_OR_SHIFT)
  1855. #define I40E_PRT_MNG_MDEF_EXT(_i) (0x00255F00 + ((_i) * 32))
  1856. #define I40E_PRT_MNG_MDEF_EXT_MAX_INDEX 7
  1857. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT 0
  1858. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_MASK (0xF << I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_AND_SHIFT)
  1859. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT 4
  1860. #define I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_MASK (0xF << I40E_PRT_MNG_MDEF_EXT_L2_ETHERTYPE_OR_SHIFT)
  1861. #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT 8
  1862. #define I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_MASK (0xFFFF << I40E_PRT_MNG_MDEF_EXT_FLEX_PORT_OR_SHIFT)
  1863. #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT 24
  1864. #define I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_FLEX_TCO_SHIFT)
  1865. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT 25
  1866. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_135_OR_SHIFT)
  1867. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT 26
  1868. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_136_OR_SHIFT)
  1869. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT 27
  1870. #define I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_NEIGHBOR_DISCOVERY_137_OR_SHIFT)
  1871. #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT 28
  1872. #define I40E_PRT_MNG_MDEF_EXT_ICMP_OR_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_ICMP_OR_SHIFT)
  1873. #define I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT 29
  1874. #define I40E_PRT_MNG_MDEF_EXT_MLD_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_MLD_SHIFT)
  1875. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT 30
  1876. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_APPLY_TO_NETWORK_TRAFFIC_SHIFT)
  1877. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT 31
  1878. #define I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_MASK (0x1 << I40E_PRT_MNG_MDEF_EXT_APPLY_TO_HOST_TRAFFIC_SHIFT)
  1879. #define I40E_PRT_MNG_MDEFVSI(_i) (0x00256580 + ((_i) * 32)) /* _i=0...3 */
  1880. #define I40E_PRT_MNG_MDEFVSI_MAX_INDEX 3
  1881. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT 0
  1882. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_MASK (0xFFFF << I40E_PRT_MNG_MDEFVSI_MDEFVSI_2N_SHIFT)
  1883. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT 16
  1884. #define I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_MASK (0xFFFF << I40E_PRT_MNG_MDEFVSI_MDEFVSI_2NP1_SHIFT)
  1885. #define I40E_PRT_MNG_METF(_i) (0x00256780 + ((_i) * 32)) /* _i=0...3 */
  1886. #define I40E_PRT_MNG_METF_MAX_INDEX 3
  1887. #define I40E_PRT_MNG_METF_ETYPE_SHIFT 0
  1888. #define I40E_PRT_MNG_METF_ETYPE_MASK (0xFFFF << I40E_PRT_MNG_METF_ETYPE_SHIFT)
  1889. #define I40E_PRT_MNG_METF_POLARITY_SHIFT 30
  1890. #define I40E_PRT_MNG_METF_POLARITY_MASK (0x1 << I40E_PRT_MNG_METF_POLARITY_SHIFT)
  1891. #define I40E_PRT_MNG_MFUTP(_i) (0x00254E00 + ((_i) * 32)) /* _i=0...15 */
  1892. #define I40E_PRT_MNG_MFUTP_MAX_INDEX 15
  1893. #define I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT 0
  1894. #define I40E_PRT_MNG_MFUTP_MFUTP_N_MASK (0xFFFF << I40E_PRT_MNG_MFUTP_MFUTP_N_SHIFT)
  1895. #define I40E_PRT_MNG_MFUTP_UDP_SHIFT 16
  1896. #define I40E_PRT_MNG_MFUTP_UDP_MASK (0x1 << I40E_PRT_MNG_MFUTP_UDP_SHIFT)
  1897. #define I40E_PRT_MNG_MFUTP_TCP_SHIFT 17
  1898. #define I40E_PRT_MNG_MFUTP_TCP_MASK (0x1 << I40E_PRT_MNG_MFUTP_TCP_SHIFT)
  1899. #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT 18
  1900. #define I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_MASK (0x1 << I40E_PRT_MNG_MFUTP_SOURCE_DESTINATION_SHIFT)
  1901. #define I40E_PRT_MNG_MIPAF4(_i) (0x00256280 + ((_i) * 32)) /* _i=0...3 */
  1902. #define I40E_PRT_MNG_MIPAF4_MAX_INDEX 3
  1903. #define I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT 0
  1904. #define I40E_PRT_MNG_MIPAF4_MIPAF_MASK (0xFFFFFFFF << I40E_PRT_MNG_MIPAF4_MIPAF_SHIFT)
  1905. #define I40E_PRT_MNG_MIPAF6(_i) (0x00254200 + ((_i) * 32)) /* _i=0...15 */
  1906. #define I40E_PRT_MNG_MIPAF6_MAX_INDEX 15
  1907. #define I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT 0
  1908. #define I40E_PRT_MNG_MIPAF6_MIPAF_MASK (0xFFFFFFFF << I40E_PRT_MNG_MIPAF6_MIPAF_SHIFT)
  1909. #define I40E_PRT_MNG_MMAH(_i) (0x00256380 + ((_i) * 32)) /* _i=0...3 */
  1910. #define I40E_PRT_MNG_MMAH_MAX_INDEX 3
  1911. #define I40E_PRT_MNG_MMAH_MMAH_SHIFT 0
  1912. #define I40E_PRT_MNG_MMAH_MMAH_MASK (0xFFFF << I40E_PRT_MNG_MMAH_MMAH_SHIFT)
  1913. #define I40E_PRT_MNG_MMAL(_i) (0x00256480 + ((_i) * 32)) /* _i=0...3 */
  1914. #define I40E_PRT_MNG_MMAL_MAX_INDEX 3
  1915. #define I40E_PRT_MNG_MMAL_MMAL_SHIFT 0
  1916. #define I40E_PRT_MNG_MMAL_MMAL_MASK (0xFFFFFFFF << I40E_PRT_MNG_MMAL_MMAL_SHIFT)
  1917. #define I40E_PRT_MNG_MNGONLY 0x00256A60
  1918. #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT 0
  1919. #define I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_MASK (0xFF << I40E_PRT_MNG_MNGONLY_EXCLUSIVE_TO_MANAGEABILITY_SHIFT)
  1920. #define I40E_PRT_MNG_MSFM 0x00256AA0
  1921. #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT 0
  1922. #define I40E_PRT_MNG_MSFM_PORT_26F_UDP_MASK (0x1 << I40E_PRT_MNG_MSFM_PORT_26F_UDP_SHIFT)
  1923. #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT 1
  1924. #define I40E_PRT_MNG_MSFM_PORT_26F_TCP_MASK (0x1 << I40E_PRT_MNG_MSFM_PORT_26F_TCP_SHIFT)
  1925. #define I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT 2
  1926. #define I40E_PRT_MNG_MSFM_PORT_298_UDP_MASK (0x1 << I40E_PRT_MNG_MSFM_PORT_298_UDP_SHIFT)
  1927. #define I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT 3
  1928. #define I40E_PRT_MNG_MSFM_PORT_298_TCP_MASK (0x1 << I40E_PRT_MNG_MSFM_PORT_298_TCP_SHIFT)
  1929. #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT 4
  1930. #define I40E_PRT_MNG_MSFM_IPV6_0_MASK_MASK (0x1 << I40E_PRT_MNG_MSFM_IPV6_0_MASK_SHIFT)
  1931. #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT 5
  1932. #define I40E_PRT_MNG_MSFM_IPV6_1_MASK_MASK (0x1 << I40E_PRT_MNG_MSFM_IPV6_1_MASK_SHIFT)
  1933. #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT 6
  1934. #define I40E_PRT_MNG_MSFM_IPV6_2_MASK_MASK (0x1 << I40E_PRT_MNG_MSFM_IPV6_2_MASK_SHIFT)
  1935. #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT 7
  1936. #define I40E_PRT_MNG_MSFM_IPV6_3_MASK_MASK (0x1 << I40E_PRT_MNG_MSFM_IPV6_3_MASK_SHIFT)
  1937. #define I40E_MSIX_PBA(_i) (0x00004900 + ((_i) * 4)) /* _i=0...5 */
  1938. #define I40E_MSIX_PBA_MAX_INDEX 5
  1939. #define I40E_MSIX_PBA_PENBIT_SHIFT 0
  1940. #define I40E_MSIX_PBA_PENBIT_MASK (0xFFFFFFFF << I40E_MSIX_PBA_PENBIT_SHIFT)
  1941. #define I40E_MSIX_TADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...128 */
  1942. #define I40E_MSIX_TADD_MAX_INDEX 128
  1943. #define I40E_MSIX_TADD_MSIXTADD10_SHIFT 0
  1944. #define I40E_MSIX_TADD_MSIXTADD10_MASK (0x3 << I40E_MSIX_TADD_MSIXTADD10_SHIFT)
  1945. #define I40E_MSIX_TADD_MSIXTADD_SHIFT 2
  1946. #define I40E_MSIX_TADD_MSIXTADD_MASK (0x3FFFFFFF << I40E_MSIX_TADD_MSIXTADD_SHIFT)
  1947. #define I40E_MSIX_TMSG(_i) (0x00000008 + ((_i) * 16)) /* _i=0...128 */
  1948. #define I40E_MSIX_TMSG_MAX_INDEX 128
  1949. #define I40E_MSIX_TMSG_MSIXTMSG_SHIFT 0
  1950. #define I40E_MSIX_TMSG_MSIXTMSG_MASK (0xFFFFFFFF << I40E_MSIX_TMSG_MSIXTMSG_SHIFT)
  1951. #define I40E_MSIX_TUADD(_i) (0x00000004 + ((_i) * 16)) /* _i=0...128 */
  1952. #define I40E_MSIX_TUADD_MAX_INDEX 128
  1953. #define I40E_MSIX_TUADD_MSIXTUADD_SHIFT 0
  1954. #define I40E_MSIX_TUADD_MSIXTUADD_MASK (0xFFFFFFFF << I40E_MSIX_TUADD_MSIXTUADD_SHIFT)
  1955. #define I40E_MSIX_TVCTRL(_i) (0x0000000C + ((_i) * 16)) /* _i=0...128 */
  1956. #define I40E_MSIX_TVCTRL_MAX_INDEX 128
  1957. #define I40E_MSIX_TVCTRL_MASK_SHIFT 0
  1958. #define I40E_MSIX_TVCTRL_MASK_MASK (0x1 << I40E_MSIX_TVCTRL_MASK_SHIFT)
  1959. #define I40E_VFMSIX_PBA1(_i) (0x00004944 + ((_i) * 4)) /* _i=0...19 */
  1960. #define I40E_VFMSIX_PBA1_MAX_INDEX 19
  1961. #define I40E_VFMSIX_PBA1_PENBIT_SHIFT 0
  1962. #define I40E_VFMSIX_PBA1_PENBIT_MASK (0xFFFFFFFF << I40E_VFMSIX_PBA1_PENBIT_SHIFT)
  1963. #define I40E_VFMSIX_TADD1(_i) (0x00002100 + ((_i) * 16)) /* _i=0...639 */
  1964. #define I40E_VFMSIX_TADD1_MAX_INDEX 639
  1965. #define I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT 0
  1966. #define I40E_VFMSIX_TADD1_MSIXTADD10_MASK (0x3 << I40E_VFMSIX_TADD1_MSIXTADD10_SHIFT)
  1967. #define I40E_VFMSIX_TADD1_MSIXTADD_SHIFT 2
  1968. #define I40E_VFMSIX_TADD1_MSIXTADD_MASK (0x3FFFFFFF << I40E_VFMSIX_TADD1_MSIXTADD_SHIFT)
  1969. #define I40E_VFMSIX_TMSG1(_i) (0x00002108 + ((_i) * 16)) /* _i=0...639 */
  1970. #define I40E_VFMSIX_TMSG1_MAX_INDEX 639
  1971. #define I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT 0
  1972. #define I40E_VFMSIX_TMSG1_MSIXTMSG_MASK (0xFFFFFFFF << I40E_VFMSIX_TMSG1_MSIXTMSG_SHIFT)
  1973. #define I40E_VFMSIX_TUADD1(_i) (0x00002104 + ((_i) * 16)) /* _i=0...639 */
  1974. #define I40E_VFMSIX_TUADD1_MAX_INDEX 639
  1975. #define I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT 0
  1976. #define I40E_VFMSIX_TUADD1_MSIXTUADD_MASK (0xFFFFFFFF << I40E_VFMSIX_TUADD1_MSIXTUADD_SHIFT)
  1977. #define I40E_VFMSIX_TVCTRL1(_i) (0x0000210C + ((_i) * 16)) /* _i=0...639 */
  1978. #define I40E_VFMSIX_TVCTRL1_MAX_INDEX 639
  1979. #define I40E_VFMSIX_TVCTRL1_MASK_SHIFT 0
  1980. #define I40E_VFMSIX_TVCTRL1_MASK_MASK (0x1 << I40E_VFMSIX_TVCTRL1_MASK_SHIFT)
  1981. #define I40E_GLNVM_FLA 0x000B6108
  1982. #define I40E_GLNVM_FLA_FL_SCK_SHIFT 0
  1983. #define I40E_GLNVM_FLA_FL_SCK_MASK (0x1 << I40E_GLNVM_FLA_FL_SCK_SHIFT)
  1984. #define I40E_GLNVM_FLA_FL_CE_SHIFT 1
  1985. #define I40E_GLNVM_FLA_FL_CE_MASK (0x1 << I40E_GLNVM_FLA_FL_CE_SHIFT)
  1986. #define I40E_GLNVM_FLA_FL_SI_SHIFT 2
  1987. #define I40E_GLNVM_FLA_FL_SI_MASK (0x1 << I40E_GLNVM_FLA_FL_SI_SHIFT)
  1988. #define I40E_GLNVM_FLA_FL_SO_SHIFT 3
  1989. #define I40E_GLNVM_FLA_FL_SO_MASK (0x1 << I40E_GLNVM_FLA_FL_SO_SHIFT)
  1990. #define I40E_GLNVM_FLA_FL_REQ_SHIFT 4
  1991. #define I40E_GLNVM_FLA_FL_REQ_MASK (0x1 << I40E_GLNVM_FLA_FL_REQ_SHIFT)
  1992. #define I40E_GLNVM_FLA_FL_GNT_SHIFT 5
  1993. #define I40E_GLNVM_FLA_FL_GNT_MASK (0x1 << I40E_GLNVM_FLA_FL_GNT_SHIFT)
  1994. #define I40E_GLNVM_FLA_LOCKED_SHIFT 6
  1995. #define I40E_GLNVM_FLA_LOCKED_MASK (0x1 << I40E_GLNVM_FLA_LOCKED_SHIFT)
  1996. #define I40E_GLNVM_FLA_FL_SADDR_SHIFT 18
  1997. #define I40E_GLNVM_FLA_FL_SADDR_MASK (0x7FF << I40E_GLNVM_FLA_FL_SADDR_SHIFT)
  1998. #define I40E_GLNVM_FLA_FL_BUSY_SHIFT 30
  1999. #define I40E_GLNVM_FLA_FL_BUSY_MASK (0x1 << I40E_GLNVM_FLA_FL_BUSY_SHIFT)
  2000. #define I40E_GLNVM_FLA_FL_DER_SHIFT 31
  2001. #define I40E_GLNVM_FLA_FL_DER_MASK (0x1 << I40E_GLNVM_FLA_FL_DER_SHIFT)
  2002. #define I40E_GLNVM_FLASHID 0x000B6104
  2003. #define I40E_GLNVM_FLASHID_FLASHID_SHIFT 0
  2004. #define I40E_GLNVM_FLASHID_FLASHID_MASK (0xFFFFFF << I40E_GLNVM_FLASHID_FLASHID_SHIFT)
  2005. #define I40E_GLNVM_GENS 0x000B6100
  2006. #define I40E_GLNVM_GENS_NVM_PRES_SHIFT 0
  2007. #define I40E_GLNVM_GENS_NVM_PRES_MASK (0x1 << I40E_GLNVM_GENS_NVM_PRES_SHIFT)
  2008. #define I40E_GLNVM_GENS_SR_SIZE_SHIFT 5
  2009. #define I40E_GLNVM_GENS_SR_SIZE_MASK (0x7 << I40E_GLNVM_GENS_SR_SIZE_SHIFT)
  2010. #define I40E_GLNVM_GENS_BANK1VAL_SHIFT 8
  2011. #define I40E_GLNVM_GENS_BANK1VAL_MASK (0x1 << I40E_GLNVM_GENS_BANK1VAL_SHIFT)
  2012. #define I40E_GLNVM_GENS_ALT_PRST_SHIFT 23
  2013. #define I40E_GLNVM_GENS_ALT_PRST_MASK (0x1 << I40E_GLNVM_GENS_ALT_PRST_SHIFT)
  2014. #define I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT 25
  2015. #define I40E_GLNVM_GENS_FL_AUTO_RD_MASK (0x1 << I40E_GLNVM_GENS_FL_AUTO_RD_SHIFT)
  2016. #define I40E_GLNVM_PROTCSR(_i) (0x000B6010 + ((_i) * 4)) /* _i=0...59 */
  2017. #define I40E_GLNVM_PROTCSR_MAX_INDEX 59
  2018. #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT 0
  2019. #define I40E_GLNVM_PROTCSR_ADDR_BLOCK_MASK (0xFFFFFF << I40E_GLNVM_PROTCSR_ADDR_BLOCK_SHIFT)
  2020. #define I40E_GLNVM_SRCTL 0x000B6110
  2021. #define I40E_GLNVM_SRCTL_SRBUSY_SHIFT 0
  2022. #define I40E_GLNVM_SRCTL_SRBUSY_MASK (0x1 << I40E_GLNVM_SRCTL_SRBUSY_SHIFT)
  2023. #define I40E_GLNVM_SRCTL_ADDR_SHIFT 14
  2024. #define I40E_GLNVM_SRCTL_ADDR_MASK (0x7FFF << I40E_GLNVM_SRCTL_ADDR_SHIFT)
  2025. #define I40E_GLNVM_SRCTL_WRITE_SHIFT 29
  2026. #define I40E_GLNVM_SRCTL_WRITE_MASK (0x1 << I40E_GLNVM_SRCTL_WRITE_SHIFT)
  2027. #define I40E_GLNVM_SRCTL_START_SHIFT 30
  2028. #define I40E_GLNVM_SRCTL_START_MASK (0x1 << I40E_GLNVM_SRCTL_START_SHIFT)
  2029. #define I40E_GLNVM_SRCTL_DONE_SHIFT 31
  2030. #define I40E_GLNVM_SRCTL_DONE_MASK (0x1 << I40E_GLNVM_SRCTL_DONE_SHIFT)
  2031. #define I40E_GLNVM_SRDATA 0x000B6114
  2032. #define I40E_GLNVM_SRDATA_WRDATA_SHIFT 0
  2033. #define I40E_GLNVM_SRDATA_WRDATA_MASK (0xFFFF << I40E_GLNVM_SRDATA_WRDATA_SHIFT)
  2034. #define I40E_GLNVM_SRDATA_RDDATA_SHIFT 16
  2035. #define I40E_GLNVM_SRDATA_RDDATA_MASK (0xFFFF << I40E_GLNVM_SRDATA_RDDATA_SHIFT)
  2036. #define I40E_GLPCI_BYTCTH 0x0009C484
  2037. #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT 0
  2038. #define I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_MASK (0xFFFFFFFF << I40E_GLPCI_BYTCTH_PCI_COUNT_BW_BCT_SHIFT)
  2039. #define I40E_GLPCI_BYTCTL 0x0009C488
  2040. #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT 0
  2041. #define I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_MASK (0xFFFFFFFF << I40E_GLPCI_BYTCTL_PCI_COUNT_BW_BCT_SHIFT)
  2042. #define I40E_GLPCI_CAPCTRL 0x000BE4A4
  2043. #define I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT 0
  2044. #define I40E_GLPCI_CAPCTRL_VPD_EN_MASK (0x1 << I40E_GLPCI_CAPCTRL_VPD_EN_SHIFT)
  2045. #define I40E_GLPCI_CAPSUP 0x000BE4A8
  2046. #define I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT 0
  2047. #define I40E_GLPCI_CAPSUP_PCIE_VER_MASK (0x1 << I40E_GLPCI_CAPSUP_PCIE_VER_SHIFT)
  2048. #define I40E_GLPCI_CAPSUP_LTR_EN_SHIFT 2
  2049. #define I40E_GLPCI_CAPSUP_LTR_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_LTR_EN_SHIFT)
  2050. #define I40E_GLPCI_CAPSUP_TPH_EN_SHIFT 3
  2051. #define I40E_GLPCI_CAPSUP_TPH_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_TPH_EN_SHIFT)
  2052. #define I40E_GLPCI_CAPSUP_ARI_EN_SHIFT 4
  2053. #define I40E_GLPCI_CAPSUP_ARI_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_ARI_EN_SHIFT)
  2054. #define I40E_GLPCI_CAPSUP_IOV_EN_SHIFT 5
  2055. #define I40E_GLPCI_CAPSUP_IOV_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_IOV_EN_SHIFT)
  2056. #define I40E_GLPCI_CAPSUP_ACS_EN_SHIFT 6
  2057. #define I40E_GLPCI_CAPSUP_ACS_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_ACS_EN_SHIFT)
  2058. #define I40E_GLPCI_CAPSUP_SEC_EN_SHIFT 7
  2059. #define I40E_GLPCI_CAPSUP_SEC_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_SEC_EN_SHIFT)
  2060. #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT 16
  2061. #define I40E_GLPCI_CAPSUP_ECRC_GEN_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_ECRC_GEN_EN_SHIFT)
  2062. #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT 17
  2063. #define I40E_GLPCI_CAPSUP_ECRC_CHK_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_ECRC_CHK_EN_SHIFT)
  2064. #define I40E_GLPCI_CAPSUP_IDO_EN_SHIFT 18
  2065. #define I40E_GLPCI_CAPSUP_IDO_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_IDO_EN_SHIFT)
  2066. #define I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT 19
  2067. #define I40E_GLPCI_CAPSUP_MSI_MASK_MASK (0x1 << I40E_GLPCI_CAPSUP_MSI_MASK_SHIFT)
  2068. #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT 20
  2069. #define I40E_GLPCI_CAPSUP_CSR_CONF_EN_MASK (0x1 << I40E_GLPCI_CAPSUP_CSR_CONF_EN_SHIFT)
  2070. #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT 30
  2071. #define I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_MASK (0x1 << I40E_GLPCI_CAPSUP_LOAD_SUBSYS_ID_SHIFT)
  2072. #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT 31
  2073. #define I40E_GLPCI_CAPSUP_LOAD_DEV_ID_MASK (0x1 << I40E_GLPCI_CAPSUP_LOAD_DEV_ID_SHIFT)
  2074. #define I40E_GLPCI_CNF 0x000BE4C0
  2075. #define I40E_GLPCI_CNF_FLEX10_SHIFT 1
  2076. #define I40E_GLPCI_CNF_FLEX10_MASK (0x1 << I40E_GLPCI_CNF_FLEX10_SHIFT)
  2077. #define I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT 2
  2078. #define I40E_GLPCI_CNF_WAKE_PIN_EN_MASK (0x1 << I40E_GLPCI_CNF_WAKE_PIN_EN_SHIFT)
  2079. #define I40E_GLPCI_CNF2 0x000BE494
  2080. #define I40E_GLPCI_CNF2_RO_DIS_SHIFT 0
  2081. #define I40E_GLPCI_CNF2_RO_DIS_MASK (0x1 << I40E_GLPCI_CNF2_RO_DIS_SHIFT)
  2082. #define I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT 1
  2083. #define I40E_GLPCI_CNF2_CACHELINE_SIZE_MASK (0x1 << I40E_GLPCI_CNF2_CACHELINE_SIZE_SHIFT)
  2084. #define I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT 2
  2085. #define I40E_GLPCI_CNF2_MSI_X_PF_N_MASK (0x7FF << I40E_GLPCI_CNF2_MSI_X_PF_N_SHIFT)
  2086. #define I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT 13
  2087. #define I40E_GLPCI_CNF2_MSI_X_VF_N_MASK (0x7FF << I40E_GLPCI_CNF2_MSI_X_VF_N_SHIFT)
  2088. #define I40E_GLPCI_DREVID 0x0009C480
  2089. #define I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT 0
  2090. #define I40E_GLPCI_DREVID_DEFAULT_REVID_MASK (0xFF << I40E_GLPCI_DREVID_DEFAULT_REVID_SHIFT)
  2091. #define I40E_GLPCI_GSCL_1 0x0009C48C
  2092. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT 0
  2093. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_EN_0_SHIFT)
  2094. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT 1
  2095. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_EN_1_SHIFT)
  2096. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT 2
  2097. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_EN_2_SHIFT)
  2098. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT 3
  2099. #define I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_EN_3_SHIFT)
  2100. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT 4
  2101. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_0_MASK (0x1 << I40E_GLPCI_GSCL_1_LBC_ENABLE_0_SHIFT)
  2102. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT 5
  2103. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_1_MASK (0x1 << I40E_GLPCI_GSCL_1_LBC_ENABLE_1_SHIFT)
  2104. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT 6
  2105. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_2_MASK (0x1 << I40E_GLPCI_GSCL_1_LBC_ENABLE_2_SHIFT)
  2106. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT 7
  2107. #define I40E_GLPCI_GSCL_1_LBC_ENABLE_3_MASK (0x1 << I40E_GLPCI_GSCL_1_LBC_ENABLE_3_SHIFT)
  2108. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT 8
  2109. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_MASK (0x1 << I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EN_SHIFT)
  2110. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT 9
  2111. #define I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_MASK (0x1F << I40E_GLPCI_GSCL_1_PCI_COUNT_LAT_EV_SHIFT)
  2112. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT 14
  2113. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_MASK (0x1 << I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EN_SHIFT)
  2114. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT 15
  2115. #define I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_MASK (0x1F << I40E_GLPCI_GSCL_1_PCI_COUNT_BW_EV_SHIFT)
  2116. #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT 28
  2117. #define I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_64_BIT_EN_SHIFT)
  2118. #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT 29
  2119. #define I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_RESET_SHIFT)
  2120. #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT 30
  2121. #define I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_STOP_SHIFT)
  2122. #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT 31
  2123. #define I40E_GLPCI_GSCL_1_GIO_COUNT_START_MASK (0x1 << I40E_GLPCI_GSCL_1_GIO_COUNT_START_SHIFT)
  2124. #define I40E_GLPCI_GSCL_2 0x0009C490
  2125. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT 0
  2126. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_MASK (0xFF << I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_0_SHIFT)
  2127. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT 8
  2128. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_MASK (0xFF << I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_1_SHIFT)
  2129. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT 16
  2130. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_MASK (0xFF << I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_2_SHIFT)
  2131. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT 24
  2132. #define I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_MASK (0xFF << I40E_GLPCI_GSCL_2_GIO_EVENT_NUM_3_SHIFT)
  2133. #define I40E_GLPCI_GSCL_5_8(_i) (0x0009C494 + ((_i) * 4)) /* _i=0...3 */
  2134. #define I40E_GLPCI_GSCL_5_8_MAX_INDEX 3
  2135. #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT 0
  2136. #define I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_MASK (0xFFFF << I40E_GLPCI_GSCL_5_8_LBC_THRESHOLD_N_SHIFT)
  2137. #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT 16
  2138. #define I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_MASK (0xFFFF << I40E_GLPCI_GSCL_5_8_LBC_TIMER_N_SHIFT)
  2139. #define I40E_GLPCI_GSCN_0_3(_i) (0x0009C4A4 + ((_i) * 4)) /* _i=0...3 */
  2140. #define I40E_GLPCI_GSCN_0_3_MAX_INDEX 3
  2141. #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT 0
  2142. #define I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_MASK (0xFFFFFFFF << I40E_GLPCI_GSCN_0_3_EVENT_COUNTER_SHIFT)
  2143. #define I40E_GLPCI_LATCT 0x0009C4B4
  2144. #define I40E_GLPCI_LATCT_PCI_COUNT_LAT_CT_SHIFT 0
  2145. #define I40E_GLPCI_LATCT_PCI_COUNT_LAT_CT_MASK (0xFFFFFFFF << I40E_GLPCI_LATCT_PCI_COUNT_LAT_CT_SHIFT)
  2146. #define I40E_GLPCI_LBARCTRL 0x000BE484
  2147. #define I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT 0
  2148. #define I40E_GLPCI_LBARCTRL_PREFBAR_MASK (0x1 << I40E_GLPCI_LBARCTRL_PREFBAR_SHIFT)
  2149. #define I40E_GLPCI_LBARCTRL_BAR32_SHIFT 1
  2150. #define I40E_GLPCI_LBARCTRL_BAR32_MASK (0x1 << I40E_GLPCI_LBARCTRL_BAR32_SHIFT)
  2151. #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT 3
  2152. #define I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_MASK (0x1 << I40E_GLPCI_LBARCTRL_FLASH_EXPOSE_SHIFT)
  2153. #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT 4
  2154. #define I40E_GLPCI_LBARCTRL_PE_DB_SIZE_MASK (0x3 << I40E_GLPCI_LBARCTRL_PE_DB_SIZE_SHIFT)
  2155. #define I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT 6
  2156. #define I40E_GLPCI_LBARCTRL_FL_SIZE_MASK (0x7 << I40E_GLPCI_LBARCTRL_FL_SIZE_SHIFT)
  2157. #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT 10
  2158. #define I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_MASK (0x1 << I40E_GLPCI_LBARCTRL_VF_PE_DB_SIZE_SHIFT)
  2159. #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT 11
  2160. #define I40E_GLPCI_LBARCTRL_EXROM_SIZE_MASK (0x7 << I40E_GLPCI_LBARCTRL_EXROM_SIZE_SHIFT)
  2161. #define I40E_GLPCI_LINKCAP 0x000BE4AC
  2162. #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT 0
  2163. #define I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_MASK (0x3F << I40E_GLPCI_LINKCAP_LINK_SPEEDS_VECTOR_SHIFT)
  2164. #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT 6
  2165. #define I40E_GLPCI_LINKCAP_MAX_PAYLOAD_MASK (0x7 << I40E_GLPCI_LINKCAP_MAX_PAYLOAD_SHIFT)
  2166. #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT 9
  2167. #define I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_MASK (0xF << I40E_GLPCI_LINKCAP_MAX_LINK_WIDTH_SHIFT)
  2168. #define I40E_GLPCI_PCIERR 0x000BE4FC
  2169. #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT 0
  2170. #define I40E_GLPCI_PCIERR_PCIE_ERR_REP_MASK (0xFFFFFFFF << I40E_GLPCI_PCIERR_PCIE_ERR_REP_SHIFT)
  2171. #define I40E_GLPCI_PKTCT 0x0009C4BC
  2172. #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT 0
  2173. #define I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_MASK (0xFFFFFFFF << I40E_GLPCI_PKTCT_PCI_COUNT_BW_PCT_SHIFT)
  2174. #define I40E_GLPCI_PMSUP 0x000BE4B0
  2175. #define I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT 0
  2176. #define I40E_GLPCI_PMSUP_ASPM_SUP_MASK (0x3 << I40E_GLPCI_PMSUP_ASPM_SUP_SHIFT)
  2177. #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT 2
  2178. #define I40E_GLPCI_PMSUP_L0S_EXIT_LAT_MASK (0x7 << I40E_GLPCI_PMSUP_L0S_EXIT_LAT_SHIFT)
  2179. #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT 5
  2180. #define I40E_GLPCI_PMSUP_L1_EXIT_LAT_MASK (0x7 << I40E_GLPCI_PMSUP_L1_EXIT_LAT_SHIFT)
  2181. #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT 8
  2182. #define I40E_GLPCI_PMSUP_L0S_ACC_LAT_MASK (0x7 << I40E_GLPCI_PMSUP_L0S_ACC_LAT_SHIFT)
  2183. #define I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT 11
  2184. #define I40E_GLPCI_PMSUP_L1_ACC_LAT_MASK (0x7 << I40E_GLPCI_PMSUP_L1_ACC_LAT_SHIFT)
  2185. #define I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT 14
  2186. #define I40E_GLPCI_PMSUP_SLOT_CLK_MASK (0x1 << I40E_GLPCI_PMSUP_SLOT_CLK_SHIFT)
  2187. #define I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT 15
  2188. #define I40E_GLPCI_PMSUP_OBFF_SUP_MASK (0x3 << I40E_GLPCI_PMSUP_OBFF_SUP_SHIFT)
  2189. #define I40E_GLPCI_PWRDATA 0x000BE490
  2190. #define I40E_GLPCI_PWRDATA_D0_POWER_SHIFT 0
  2191. #define I40E_GLPCI_PWRDATA_D0_POWER_MASK (0xFF << I40E_GLPCI_PWRDATA_D0_POWER_SHIFT)
  2192. #define I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT 8
  2193. #define I40E_GLPCI_PWRDATA_COMM_POWER_MASK (0xFF << I40E_GLPCI_PWRDATA_COMM_POWER_SHIFT)
  2194. #define I40E_GLPCI_PWRDATA_D3_POWER_SHIFT 16
  2195. #define I40E_GLPCI_PWRDATA_D3_POWER_MASK (0xFF << I40E_GLPCI_PWRDATA_D3_POWER_SHIFT)
  2196. #define I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT 24
  2197. #define I40E_GLPCI_PWRDATA_DATA_SCALE_MASK (0x3 << I40E_GLPCI_PWRDATA_DATA_SCALE_SHIFT)
  2198. #define I40E_GLPCI_REVID 0x000BE4B4
  2199. #define I40E_GLPCI_REVID_NVM_REVID_SHIFT 0
  2200. #define I40E_GLPCI_REVID_NVM_REVID_MASK (0xFF << I40E_GLPCI_REVID_NVM_REVID_SHIFT)
  2201. #define I40E_GLPCI_SERH 0x000BE49C
  2202. #define I40E_GLPCI_SERH_SER_NUM_H_SHIFT 0
  2203. #define I40E_GLPCI_SERH_SER_NUM_H_MASK (0xFFFF << I40E_GLPCI_SERH_SER_NUM_H_SHIFT)
  2204. #define I40E_GLPCI_SERL 0x000BE498
  2205. #define I40E_GLPCI_SERL_SER_NUM_L_SHIFT 0
  2206. #define I40E_GLPCI_SERL_SER_NUM_L_MASK (0xFFFFFFFF << I40E_GLPCI_SERL_SER_NUM_L_SHIFT)
  2207. #define I40E_GLPCI_SUBSYSID 0x000BE48C
  2208. #define I40E_GLPCI_SUBSYSID_SUB_VEN_ID_SHIFT 0
  2209. #define I40E_GLPCI_SUBSYSID_SUB_VEN_ID_MASK (0xFFFF << I40E_GLPCI_SUBSYSID_SUB_VEN_ID_SHIFT)
  2210. #define I40E_GLPCI_SUBSYSID_SUB_ID_SHIFT 16
  2211. #define I40E_GLPCI_SUBSYSID_SUB_ID_MASK (0xFFFF << I40E_GLPCI_SUBSYSID_SUB_ID_SHIFT)
  2212. #define I40E_GLPCI_UPADD 0x000BE4F8
  2213. #define I40E_GLPCI_UPADD_ADDRESS_SHIFT 1
  2214. #define I40E_GLPCI_UPADD_ADDRESS_MASK (0x7FFFFFFF << I40E_GLPCI_UPADD_ADDRESS_SHIFT)
  2215. #define I40E_GLPCI_VFSUP 0x000BE4B8
  2216. #define I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT 0
  2217. #define I40E_GLPCI_VFSUP_VF_PREFETCH_MASK (0x1 << I40E_GLPCI_VFSUP_VF_PREFETCH_SHIFT)
  2218. #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT 1
  2219. #define I40E_GLPCI_VFSUP_VR_BAR_TYPE_MASK (0x1 << I40E_GLPCI_VFSUP_VR_BAR_TYPE_SHIFT)
  2220. #define I40E_PF_FUNC_RID 0x0009C000
  2221. #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT 0
  2222. #define I40E_PF_FUNC_RID_FUNCTION_NUMBER_MASK (0x7 << I40E_PF_FUNC_RID_FUNCTION_NUMBER_SHIFT)
  2223. #define I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT 3
  2224. #define I40E_PF_FUNC_RID_DEVICE_NUMBER_MASK (0x1F << I40E_PF_FUNC_RID_DEVICE_NUMBER_SHIFT)
  2225. #define I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT 8
  2226. #define I40E_PF_FUNC_RID_BUS_NUMBER_MASK (0xFF << I40E_PF_FUNC_RID_BUS_NUMBER_SHIFT)
  2227. #define I40E_PF_PCI_CIAA 0x0009C080
  2228. #define I40E_PF_PCI_CIAA_ADDRESS_SHIFT 0
  2229. #define I40E_PF_PCI_CIAA_ADDRESS_MASK (0xFFF << I40E_PF_PCI_CIAA_ADDRESS_SHIFT)
  2230. #define I40E_PF_PCI_CIAA_VF_NUM_SHIFT 12
  2231. #define I40E_PF_PCI_CIAA_VF_NUM_MASK (0x7F << I40E_PF_PCI_CIAA_VF_NUM_SHIFT)
  2232. #define I40E_PF_PCI_CIAD 0x0009C100
  2233. #define I40E_PF_PCI_CIAD_DATA_SHIFT 0
  2234. #define I40E_PF_PCI_CIAD_DATA_MASK (0xFFFFFFFF << I40E_PF_PCI_CIAD_DATA_SHIFT)
  2235. #define I40E_PFPCI_CLASS 0x000BE400
  2236. #define I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT 0
  2237. #define I40E_PFPCI_CLASS_STORAGE_CLASS_MASK (0x1 << I40E_PFPCI_CLASS_STORAGE_CLASS_SHIFT)
  2238. #define I40E_PFPCI_CNF 0x000BE000
  2239. #define I40E_PFPCI_CNF_MSI_EN_SHIFT 2
  2240. #define I40E_PFPCI_CNF_MSI_EN_MASK (0x1 << I40E_PFPCI_CNF_MSI_EN_SHIFT)
  2241. #define I40E_PFPCI_CNF_EXROM_DIS_SHIFT 3
  2242. #define I40E_PFPCI_CNF_EXROM_DIS_MASK (0x1 << I40E_PFPCI_CNF_EXROM_DIS_SHIFT)
  2243. #define I40E_PFPCI_CNF_IO_BAR_SHIFT 4
  2244. #define I40E_PFPCI_CNF_IO_BAR_MASK (0x1 << I40E_PFPCI_CNF_IO_BAR_SHIFT)
  2245. #define I40E_PFPCI_CNF_INT_PIN_SHIFT 5
  2246. #define I40E_PFPCI_CNF_INT_PIN_MASK (0x3 << I40E_PFPCI_CNF_INT_PIN_SHIFT)
  2247. #define I40E_PFPCI_FACTPS 0x0009C180
  2248. #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT 0
  2249. #define I40E_PFPCI_FACTPS_FUNC_POWER_STATE_MASK (0x3 << I40E_PFPCI_FACTPS_FUNC_POWER_STATE_SHIFT)
  2250. #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT 3
  2251. #define I40E_PFPCI_FACTPS_FUNC_AUX_EN_MASK (0x1 << I40E_PFPCI_FACTPS_FUNC_AUX_EN_SHIFT)
  2252. #define I40E_PFPCI_FUNC 0x000BE200
  2253. #define I40E_PFPCI_FUNC_FUNC_DIS_SHIFT 0
  2254. #define I40E_PFPCI_FUNC_FUNC_DIS_MASK (0x1 << I40E_PFPCI_FUNC_FUNC_DIS_SHIFT)
  2255. #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT 1
  2256. #define I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_MASK (0x1 << I40E_PFPCI_FUNC_ALLOW_FUNC_DIS_SHIFT)
  2257. #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT 2
  2258. #define I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_MASK (0x1 << I40E_PFPCI_FUNC_DIS_FUNC_ON_PORT_DIS_SHIFT)
  2259. #define I40E_PFPCI_FUNC2 0x000BE180
  2260. #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT 0
  2261. #define I40E_PFPCI_FUNC2_EMP_FUNC_DIS_MASK (0x1 << I40E_PFPCI_FUNC2_EMP_FUNC_DIS_SHIFT)
  2262. #define I40E_PFPCI_ICAUSE 0x0009C200
  2263. #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT 0
  2264. #define I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_MASK (0xFFFFFFFF << I40E_PFPCI_ICAUSE_PCIE_ERR_CAUSE_SHIFT)
  2265. #define I40E_PFPCI_IENA 0x0009C280
  2266. #define I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT 0
  2267. #define I40E_PFPCI_IENA_PCIE_ERR_EN_MASK (0xFFFFFFFF << I40E_PFPCI_IENA_PCIE_ERR_EN_SHIFT)
  2268. #define I40E_PFPCI_PFDEVID 0x000BE080
  2269. #define I40E_PFPCI_PFDEVID_PF_DEV_ID_LAN_SHIFT 0
  2270. #define I40E_PFPCI_PFDEVID_PF_DEV_ID_LAN_MASK (0xFFFF << I40E_PFPCI_PFDEVID_PF_DEV_ID_LAN_SHIFT)
  2271. #define I40E_PFPCI_PFDEVID_PF_DEV_ID_SAN_SHIFT 16
  2272. #define I40E_PFPCI_PFDEVID_PF_DEV_ID_SAN_MASK (0xFFFF << I40E_PFPCI_PFDEVID_PF_DEV_ID_SAN_SHIFT)
  2273. #define I40E_PFPCI_PM 0x000BE300
  2274. #define I40E_PFPCI_PM_PME_EN_SHIFT 0
  2275. #define I40E_PFPCI_PM_PME_EN_MASK (0x1 << I40E_PFPCI_PM_PME_EN_SHIFT)
  2276. #define I40E_PFPCI_STATUS1 0x000BE280
  2277. #define I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT 0
  2278. #define I40E_PFPCI_STATUS1_FUNC_VALID_MASK (0x1 << I40E_PFPCI_STATUS1_FUNC_VALID_SHIFT)
  2279. #define I40E_PFPCI_VFDEVID 0x000BE100
  2280. #define I40E_PFPCI_VFDEVID_VF_DEV_ID_LAN_SHIFT 0
  2281. #define I40E_PFPCI_VFDEVID_VF_DEV_ID_LAN_MASK (0xFFFF << I40E_PFPCI_VFDEVID_VF_DEV_ID_LAN_SHIFT)
  2282. #define I40E_PFPCI_VFDEVID_VF_DEV_ID_SAN_SHIFT 16
  2283. #define I40E_PFPCI_VFDEVID_VF_DEV_ID_SAN_MASK (0xFFFF << I40E_PFPCI_VFDEVID_VF_DEV_ID_SAN_SHIFT)
  2284. #define I40E_PFPCI_VMINDEX 0x0009C300
  2285. #define I40E_PFPCI_VMINDEX_VMINDEX_SHIFT 0
  2286. #define I40E_PFPCI_VMINDEX_VMINDEX_MASK (0x1FF << I40E_PFPCI_VMINDEX_VMINDEX_SHIFT)
  2287. #define I40E_PFPCI_VMPEND 0x0009C380
  2288. #define I40E_PFPCI_VMPEND_PENDING_SHIFT 0
  2289. #define I40E_PFPCI_VMPEND_PENDING_MASK (0x1 << I40E_PFPCI_VMPEND_PENDING_SHIFT)
  2290. #define I40E_GLPE_CPUSTATUS0 0x0000D040
  2291. #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT 0
  2292. #define I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_MASK (0xFFFFFFFF << I40E_GLPE_CPUSTATUS0_PECPUSTATUS0_SHIFT)
  2293. #define I40E_GLPE_CPUSTATUS1 0x0000D044
  2294. #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT 0
  2295. #define I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_MASK (0xFFFFFFFF << I40E_GLPE_CPUSTATUS1_PECPUSTATUS1_SHIFT)
  2296. #define I40E_GLPE_CPUSTATUS2 0x0000D048
  2297. #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT 0
  2298. #define I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_MASK (0xFFFFFFFF << I40E_GLPE_CPUSTATUS2_PECPUSTATUS2_SHIFT)
  2299. #define I40E_GLPE_PFFLMOBJCTRL(_i) (0x0000D480 + ((_i) * 4)) /* _i=0...15 */
  2300. #define I40E_GLPE_PFFLMOBJCTRL_MAX_INDEX 15
  2301. #define I40E_GLPE_PFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT 0
  2302. #define I40E_GLPE_PFFLMOBJCTRL_XMIT_BLOCKSIZE_MASK (0x7 << I40E_GLPE_PFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT)
  2303. #define I40E_GLPE_PFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT 8
  2304. #define I40E_GLPE_PFFLMOBJCTRL_Q1_BLOCKSIZE_MASK (0x7 << I40E_GLPE_PFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT)
  2305. #define I40E_GLPE_VFFLMOBJCTRL(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...31 */
  2306. #define I40E_GLPE_VFFLMOBJCTRL_MAX_INDEX 31
  2307. #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT 0
  2308. #define I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_MASK (0x7 << I40E_GLPE_VFFLMOBJCTRL_XMIT_BLOCKSIZE_SHIFT)
  2309. #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT 8
  2310. #define I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_MASK (0x7 << I40E_GLPE_VFFLMOBJCTRL_Q1_BLOCKSIZE_SHIFT)
  2311. #define I40E_GLPE_VFFLMQ1ALLOCERR(_i) (0x0000C700 + ((_i) * 4)) /* _i=0...31 */
  2312. #define I40E_GLPE_VFFLMQ1ALLOCERR_MAX_INDEX 31
  2313. #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0
  2314. #define I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_MASK (0xFFFF << I40E_GLPE_VFFLMQ1ALLOCERR_ERROR_COUNT_SHIFT)
  2315. #define I40E_GLPE_VFFLMXMITALLOCERR(_i) (0x0000C600 + ((_i) * 4)) /* _i=0...31 */
  2316. #define I40E_GLPE_VFFLMXMITALLOCERR_MAX_INDEX 31
  2317. #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT 0
  2318. #define I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_MASK (0xFFFF << I40E_GLPE_VFFLMXMITALLOCERR_ERROR_COUNT_SHIFT)
  2319. #define I40E_GLPE_VFUDACTRL(_i) (0x0000C000 + ((_i) * 4)) /* _i=0...31 */
  2320. #define I40E_GLPE_VFUDACTRL_MAX_INDEX 31
  2321. #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT 0
  2322. #define I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_MASK (0x1 << I40E_GLPE_VFUDACTRL_IPV4MCFRAGRESBP_SHIFT)
  2323. #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT 1
  2324. #define I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_MASK (0x1 << I40E_GLPE_VFUDACTRL_IPV4UCFRAGRESBP_SHIFT)
  2325. #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT 2
  2326. #define I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_MASK (0x1 << I40E_GLPE_VFUDACTRL_IPV6MCFRAGRESBP_SHIFT)
  2327. #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT 3
  2328. #define I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_MASK (0x1 << I40E_GLPE_VFUDACTRL_IPV6UCFRAGRESBP_SHIFT)
  2329. #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT 4
  2330. #define I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_MASK (0x1 << I40E_GLPE_VFUDACTRL_UDPMCFRAGRESFAIL_SHIFT)
  2331. #define I40E_GLPE_VFUDAUCFBQPN(_i) (0x0000C100 + ((_i) * 4)) /* _i=0...31 */
  2332. #define I40E_GLPE_VFUDAUCFBQPN_MAX_INDEX 31
  2333. #define I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT 0
  2334. #define I40E_GLPE_VFUDAUCFBQPN_QPN_MASK (0x3FFFF << I40E_GLPE_VFUDAUCFBQPN_QPN_SHIFT)
  2335. #define I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT 31
  2336. #define I40E_GLPE_VFUDAUCFBQPN_VALID_MASK (0x1 << I40E_GLPE_VFUDAUCFBQPN_VALID_SHIFT)
  2337. #define I40E_PFPE_AEQALLOC 0x00131180
  2338. #define I40E_PFPE_AEQALLOC_AECOUNT_SHIFT 0
  2339. #define I40E_PFPE_AEQALLOC_AECOUNT_MASK (0xFFFFFFFF << I40E_PFPE_AEQALLOC_AECOUNT_SHIFT)
  2340. #define I40E_PFPE_CCQPHIGH 0x00008200
  2341. #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0
  2342. #define I40E_PFPE_CCQPHIGH_PECCQPHIGH_MASK (0xFFFFFFFF << I40E_PFPE_CCQPHIGH_PECCQPHIGH_SHIFT)
  2343. #define I40E_PFPE_CCQPLOW 0x00008180
  2344. #define I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT 0
  2345. #define I40E_PFPE_CCQPLOW_PECCQPLOW_MASK (0xFFFFFFFF << I40E_PFPE_CCQPLOW_PECCQPLOW_SHIFT)
  2346. #define I40E_PFPE_CCQPSTATUS 0x00008100
  2347. #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0
  2348. #define I40E_PFPE_CCQPSTATUS_CCQP_DONE_MASK (0x1 << I40E_PFPE_CCQPSTATUS_CCQP_DONE_SHIFT)
  2349. #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31
  2350. #define I40E_PFPE_CCQPSTATUS_CCQP_ERR_MASK (0x1 << I40E_PFPE_CCQPSTATUS_CCQP_ERR_SHIFT)
  2351. #define I40E_PFPE_CQACK 0x00131100
  2352. #define I40E_PFPE_CQACK_PECQID_SHIFT 0
  2353. #define I40E_PFPE_CQACK_PECQID_MASK (0x1FFFF << I40E_PFPE_CQACK_PECQID_SHIFT)
  2354. #define I40E_PFPE_CQARM 0x00131080
  2355. #define I40E_PFPE_CQARM_PECQID_SHIFT 0
  2356. #define I40E_PFPE_CQARM_PECQID_MASK (0x1FFFF << I40E_PFPE_CQARM_PECQID_SHIFT)
  2357. #define I40E_PFPE_CQPDB 0x00008000
  2358. #define I40E_PFPE_CQPDB_WQHEAD_SHIFT 0
  2359. #define I40E_PFPE_CQPDB_WQHEAD_MASK (0x7FF << I40E_PFPE_CQPDB_WQHEAD_SHIFT)
  2360. #define I40E_PFPE_CQPERRCODES 0x00008880
  2361. #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0
  2362. #define I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_MASK (0xFFFF << I40E_PFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT)
  2363. #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16
  2364. #define I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK (0xFFFF << I40E_PFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT)
  2365. #define I40E_PFPE_CQPTAIL 0x00008080
  2366. #define I40E_PFPE_CQPTAIL_WQTAIL_SHIFT 0
  2367. #define I40E_PFPE_CQPTAIL_WQTAIL_MASK (0x7FF << I40E_PFPE_CQPTAIL_WQTAIL_SHIFT)
  2368. #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31
  2369. #define I40E_PFPE_CQPTAIL_CQP_OP_ERR_MASK (0x1 << I40E_PFPE_CQPTAIL_CQP_OP_ERR_SHIFT)
  2370. #define I40E_PFPE_FLMQ1ALLOCERR 0x00008980
  2371. #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT 0
  2372. #define I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_MASK (0xFFFF << I40E_PFPE_FLMQ1ALLOCERR_ERROR_COUNT_SHIFT)
  2373. #define I40E_PFPE_FLMXMITALLOCERR 0x00008900
  2374. #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT 0
  2375. #define I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_MASK (0xFFFF << I40E_PFPE_FLMXMITALLOCERR_ERROR_COUNT_SHIFT)
  2376. #define I40E_PFPE_IPCONFIG0 0x00008280
  2377. #define I40E_PFPE_IPCONFIG0_PEIPID_SHIFT 0
  2378. #define I40E_PFPE_IPCONFIG0_PEIPID_MASK (0xFFFF << I40E_PFPE_IPCONFIG0_PEIPID_SHIFT)
  2379. #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16
  2380. #define I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_MASK (0x1 << I40E_PFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT)
  2381. #define I40E_PFPE_IPCONFIG0_USEUPPERIDRANGE_SHIFT 17
  2382. #define I40E_PFPE_IPCONFIG0_USEUPPERIDRANGE_MASK (0x1 << I40E_PFPE_IPCONFIG0_USEUPPERIDRANGE_SHIFT)
  2383. #define I40E_PFPE_MRTEIDXMASK 0x00008600
  2384. #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0
  2385. #define I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK (0x1F << I40E_PFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT)
  2386. #define I40E_PFPE_RCVUNEXPECTEDERROR 0x00008680
  2387. #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0
  2388. #define I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK (0xFFFFFF << I40E_PFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT)
  2389. #define I40E_PFPE_TCPNOWTIMER 0x00008580
  2390. #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0
  2391. #define I40E_PFPE_TCPNOWTIMER_TCP_NOW_MASK (0xFFFFFFFF << I40E_PFPE_TCPNOWTIMER_TCP_NOW_SHIFT)
  2392. #define I40E_PFPE_UDACTRL 0x00008700
  2393. #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT 0
  2394. #define I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_MASK (0x1 << I40E_PFPE_UDACTRL_IPV4MCFRAGRESBP_SHIFT)
  2395. #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT 1
  2396. #define I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_MASK (0x1 << I40E_PFPE_UDACTRL_IPV4UCFRAGRESBP_SHIFT)
  2397. #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT 2
  2398. #define I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_MASK (0x1 << I40E_PFPE_UDACTRL_IPV6MCFRAGRESBP_SHIFT)
  2399. #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT 3
  2400. #define I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_MASK (0x1 << I40E_PFPE_UDACTRL_IPV6UCFRAGRESBP_SHIFT)
  2401. #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT 4
  2402. #define I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_MASK (0x1 << I40E_PFPE_UDACTRL_UDPMCFRAGRESFAIL_SHIFT)
  2403. #define I40E_PFPE_UDAUCFBQPN 0x00008780
  2404. #define I40E_PFPE_UDAUCFBQPN_QPN_SHIFT 0
  2405. #define I40E_PFPE_UDAUCFBQPN_QPN_MASK (0x3FFFF << I40E_PFPE_UDAUCFBQPN_QPN_SHIFT)
  2406. #define I40E_PFPE_UDAUCFBQPN_VALID_SHIFT 31
  2407. #define I40E_PFPE_UDAUCFBQPN_VALID_MASK (0x1 << I40E_PFPE_UDAUCFBQPN_VALID_SHIFT)
  2408. #define I40E_PFPE_WQEALLOC 0x00138C00
  2409. #define I40E_PFPE_WQEALLOC_PEQPID_SHIFT 0
  2410. #define I40E_PFPE_WQEALLOC_PEQPID_MASK (0x3FFFF << I40E_PFPE_WQEALLOC_PEQPID_SHIFT)
  2411. #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20
  2412. #define I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_MASK (0xFFF << I40E_PFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT)
  2413. #define I40E_VFPE_AEQALLOC(_VF) (0x00130C00 + ((_VF) * 4)) /* _i=0...127 */
  2414. #define I40E_VFPE_AEQALLOC_MAX_INDEX 127
  2415. #define I40E_VFPE_AEQALLOC_AECOUNT_SHIFT 0
  2416. #define I40E_VFPE_AEQALLOC_AECOUNT_MASK (0xFFFFFFFF << I40E_VFPE_AEQALLOC_AECOUNT_SHIFT)
  2417. #define I40E_VFPE_CCQPHIGH(_VF) (0x00001000 + ((_VF) * 4)) /* _i=0...127 */
  2418. #define I40E_VFPE_CCQPHIGH_MAX_INDEX 127
  2419. #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT 0
  2420. #define I40E_VFPE_CCQPHIGH_PECCQPHIGH_MASK (0xFFFFFFFF << I40E_VFPE_CCQPHIGH_PECCQPHIGH_SHIFT)
  2421. #define I40E_VFPE_CCQPLOW(_VF) (0x00000C00 + ((_VF) * 4)) /* _i=0...127 */
  2422. #define I40E_VFPE_CCQPLOW_MAX_INDEX 127
  2423. #define I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT 0
  2424. #define I40E_VFPE_CCQPLOW_PECCQPLOW_MASK (0xFFFFFFFF << I40E_VFPE_CCQPLOW_PECCQPLOW_SHIFT)
  2425. #define I40E_VFPE_CCQPSTATUS(_VF) (0x00000800 + ((_VF) * 4)) /* _i=0...127 */
  2426. #define I40E_VFPE_CCQPSTATUS_MAX_INDEX 127
  2427. #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT 0
  2428. #define I40E_VFPE_CCQPSTATUS_CCQP_DONE_MASK (0x1 << I40E_VFPE_CCQPSTATUS_CCQP_DONE_SHIFT)
  2429. #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT 31
  2430. #define I40E_VFPE_CCQPSTATUS_CCQP_ERR_MASK (0x1 << I40E_VFPE_CCQPSTATUS_CCQP_ERR_SHIFT)
  2431. #define I40E_VFPE_CQACK(_VF) (0x00130800 + ((_VF) * 4)) /* _i=0...127 */
  2432. #define I40E_VFPE_CQACK_MAX_INDEX 127
  2433. #define I40E_VFPE_CQACK_PECQID_SHIFT 0
  2434. #define I40E_VFPE_CQACK_PECQID_MASK (0x1FFFF << I40E_VFPE_CQACK_PECQID_SHIFT)
  2435. #define I40E_VFPE_CQARM(_VF) (0x00130400 + ((_VF) * 4)) /* _i=0...127 */
  2436. #define I40E_VFPE_CQARM_MAX_INDEX 127
  2437. #define I40E_VFPE_CQARM_PECQID_SHIFT 0
  2438. #define I40E_VFPE_CQARM_PECQID_MASK (0x1FFFF << I40E_VFPE_CQARM_PECQID_SHIFT)
  2439. #define I40E_VFPE_CQPDB(_VF) (0x00000000 + ((_VF) * 4)) /* _i=0...127 */
  2440. #define I40E_VFPE_CQPDB_MAX_INDEX 127
  2441. #define I40E_VFPE_CQPDB_WQHEAD_SHIFT 0
  2442. #define I40E_VFPE_CQPDB_WQHEAD_MASK (0x7FF << I40E_VFPE_CQPDB_WQHEAD_SHIFT)
  2443. #define I40E_VFPE_CQPERRCODES(_VF) (0x00001800 + ((_VF) * 4)) /* _i=0...127 */
  2444. #define I40E_VFPE_CQPERRCODES_MAX_INDEX 127
  2445. #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT 0
  2446. #define I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_MASK (0xFFFF << I40E_VFPE_CQPERRCODES_CQP_MINOR_CODE_SHIFT)
  2447. #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT 16
  2448. #define I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_MASK (0xFFFF << I40E_VFPE_CQPERRCODES_CQP_MAJOR_CODE_SHIFT)
  2449. #define I40E_VFPE_CQPTAIL(_VF) (0x00000400 + ((_VF) * 4)) /* _i=0...127 */
  2450. #define I40E_VFPE_CQPTAIL_MAX_INDEX 127
  2451. #define I40E_VFPE_CQPTAIL_WQTAIL_SHIFT 0
  2452. #define I40E_VFPE_CQPTAIL_WQTAIL_MASK (0x7FF << I40E_VFPE_CQPTAIL_WQTAIL_SHIFT)
  2453. #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT 31
  2454. #define I40E_VFPE_CQPTAIL_CQP_OP_ERR_MASK (0x1 << I40E_VFPE_CQPTAIL_CQP_OP_ERR_SHIFT)
  2455. #define I40E_VFPE_IPCONFIG0(_VF) (0x00001400 + ((_VF) * 4)) /* _i=0...127 */
  2456. #define I40E_VFPE_IPCONFIG0_MAX_INDEX 127
  2457. #define I40E_VFPE_IPCONFIG0_PEIPID_SHIFT 0
  2458. #define I40E_VFPE_IPCONFIG0_PEIPID_MASK (0xFFFF << I40E_VFPE_IPCONFIG0_PEIPID_SHIFT)
  2459. #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT 16
  2460. #define I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_MASK (0x1 << I40E_VFPE_IPCONFIG0_USEENTIREIDRANGE_SHIFT)
  2461. #define I40E_VFPE_IPCONFIG0_USEUPPERIDRANGE_SHIFT 17
  2462. #define I40E_VFPE_IPCONFIG0_USEUPPERIDRANGE_MASK (0x1 << I40E_VFPE_IPCONFIG0_USEUPPERIDRANGE_SHIFT)
  2463. #define I40E_VFPE_MRTEIDXMASK(_VF) (0x00003000 + ((_VF) * 4)) /* _i=0...127 */
  2464. #define I40E_VFPE_MRTEIDXMASK_MAX_INDEX 127
  2465. #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT 0
  2466. #define I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_MASK (0x1F << I40E_VFPE_MRTEIDXMASK_MRTEIDXMASKBITS_SHIFT)
  2467. #define I40E_VFPE_RCVUNEXPECTEDERROR(_VF) (0x00003400 + ((_VF) * 4))
  2468. #define I40E_VFPE_RCVUNEXPECTEDERROR_MAX_INDEX 127
  2469. #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT 0
  2470. #define I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_MASK (0xFFFFFF << I40E_VFPE_RCVUNEXPECTEDERROR_TCP_RX_UNEXP_ERR_SHIFT)
  2471. #define I40E_VFPE_TCPNOWTIMER(_VF) (0x00002C00 + ((_VF) * 4)) /* _i=0...127 */
  2472. #define I40E_VFPE_TCPNOWTIMER_MAX_INDEX 127
  2473. #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT 0
  2474. #define I40E_VFPE_TCPNOWTIMER_TCP_NOW_MASK (0xFFFFFFFF << I40E_VFPE_TCPNOWTIMER_TCP_NOW_SHIFT)
  2475. #define I40E_VFPE_WQEALLOC(_VF) (0x00138000 + ((_VF) * 4)) /* _i=0...127 */
  2476. #define I40E_VFPE_WQEALLOC_MAX_INDEX 127
  2477. #define I40E_VFPE_WQEALLOC_PEQPID_SHIFT 0
  2478. #define I40E_VFPE_WQEALLOC_PEQPID_MASK (0x3FFFF << I40E_VFPE_WQEALLOC_PEQPID_SHIFT)
  2479. #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT 20
  2480. #define I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_MASK (0xFFF << I40E_VFPE_WQEALLOC_WQE_DESC_INDEX_SHIFT)
  2481. #define I40E_GLPES_PFIP4RXDISCARD(_i) (0x00010600 + ((_i) * 4)) /* _i=0...15 */
  2482. #define I40E_GLPES_PFIP4RXDISCARD_MAX_INDEX 15
  2483. #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0
  2484. #define I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXDISCARD_IP4RXDISCARD_SHIFT)
  2485. #define I40E_GLPES_PFIP4RXFRAGSHI(_i) (0x00010804 + ((_i) * 8)) /* _i=0...15 */
  2486. #define I40E_GLPES_PFIP4RXFRAGSHI_MAX_INDEX 15
  2487. #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0
  2488. #define I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK (0xFFFF << I40E_GLPES_PFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT)
  2489. #define I40E_GLPES_PFIP4RXFRAGSLO(_i) (0x00010800 + ((_i) * 8)) /* _i=0...15 */
  2490. #define I40E_GLPES_PFIP4RXFRAGSLO_MAX_INDEX 15
  2491. #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0
  2492. #define I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT)
  2493. #define I40E_GLPES_PFIP4RXMCOCTSHI(_i) (0x00010A04 + ((_i) * 8))
  2494. #define I40E_GLPES_PFIP4RXMCOCTSHI_MAX_INDEX 15
  2495. #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0
  2496. #define I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT)
  2497. #define I40E_GLPES_PFIP4RXMCOCTSLO(_i) (0x00010A00 + ((_i) * 8))
  2498. #define I40E_GLPES_PFIP4RXMCOCTSLO_MAX_INDEX 15
  2499. #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0
  2500. #define I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT)
  2501. #define I40E_GLPES_PFIP4RXMCPKTSHI(_i) (0x00010C04 + ((_i) * 8))
  2502. #define I40E_GLPES_PFIP4RXMCPKTSHI_MAX_INDEX 15
  2503. #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0
  2504. #define I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT)
  2505. #define I40E_GLPES_PFIP4RXMCPKTSLO(_i) (0x00010C00 + ((_i) * 8))
  2506. #define I40E_GLPES_PFIP4RXMCPKTSLO_MAX_INDEX 15
  2507. #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0
  2508. #define I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT)
  2509. #define I40E_GLPES_PFIP4RXOCTSHI(_i) (0x00010204 + ((_i) * 8)) /* _i=0...15 */
  2510. #define I40E_GLPES_PFIP4RXOCTSHI_MAX_INDEX 15
  2511. #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0
  2512. #define I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT)
  2513. #define I40E_GLPES_PFIP4RXOCTSLO(_i) (0x00010200 + ((_i) * 8)) /* _i=0...15 */
  2514. #define I40E_GLPES_PFIP4RXOCTSLO_MAX_INDEX 15
  2515. #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0
  2516. #define I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT)
  2517. #define I40E_GLPES_PFIP4RXPKTSHI(_i) (0x00010404 + ((_i) * 8)) /* _i=0...15 */
  2518. #define I40E_GLPES_PFIP4RXPKTSHI_MAX_INDEX 15
  2519. #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0
  2520. #define I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT)
  2521. #define I40E_GLPES_PFIP4RXPKTSLO(_i) (0x00010400 + ((_i) * 8)) /* _i=0...15 */
  2522. #define I40E_GLPES_PFIP4RXPKTSLO_MAX_INDEX 15
  2523. #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0
  2524. #define I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT)
  2525. #define I40E_GLPES_PFIP4RXTRUNC(_i) (0x00010700 + ((_i) * 4)) /* _i=0...15 */
  2526. #define I40E_GLPES_PFIP4RXTRUNC_MAX_INDEX 15
  2527. #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0
  2528. #define I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4RXTRUNC_IP4RXTRUNC_SHIFT)
  2529. #define I40E_GLPES_PFIP4TXFRAGSHI(_i) (0x00011E04 + ((_i) * 8)) /* _i=0...15 */
  2530. #define I40E_GLPES_PFIP4TXFRAGSHI_MAX_INDEX 15
  2531. #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0
  2532. #define I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK (0xFFFF << I40E_GLPES_PFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT)
  2533. #define I40E_GLPES_PFIP4TXFRAGSLO(_i) (0x00011E00 + ((_i) * 8)) /* _i=0...15 */
  2534. #define I40E_GLPES_PFIP4TXFRAGSLO_MAX_INDEX 15
  2535. #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0
  2536. #define I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT)
  2537. #define I40E_GLPES_PFIP4TXMCOCTSHI(_i) (0x00012004 + ((_i) * 8))
  2538. #define I40E_GLPES_PFIP4TXMCOCTSHI_MAX_INDEX 15
  2539. #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0
  2540. #define I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT)
  2541. #define I40E_GLPES_PFIP4TXMCOCTSLO(_i) (0x00012000 + ((_i) * 8))
  2542. #define I40E_GLPES_PFIP4TXMCOCTSLO_MAX_INDEX 15
  2543. #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0
  2544. #define I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT)
  2545. #define I40E_GLPES_PFIP4TXMCPKTSHI(_i) (0x00012204 + ((_i) * 8))
  2546. #define I40E_GLPES_PFIP4TXMCPKTSHI_MAX_INDEX 15
  2547. #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0
  2548. #define I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT)
  2549. #define I40E_GLPES_PFIP4TXMCPKTSLO(_i) (0x00012200 + ((_i) * 8))
  2550. #define I40E_GLPES_PFIP4TXMCPKTSLO_MAX_INDEX 15
  2551. #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0
  2552. #define I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT)
  2553. #define I40E_GLPES_PFIP4TXNOROUTE(_i) (0x00012E00 + ((_i) * 4)) /* _i=0...15 */
  2554. #define I40E_GLPES_PFIP4TXNOROUTE_MAX_INDEX 15
  2555. #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0
  2556. #define I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_MASK (0xFFFFFF << I40E_GLPES_PFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT)
  2557. #define I40E_GLPES_PFIP4TXOCTSHI(_i) (0x00011A04 + ((_i) * 8)) /* _i=0...15 */
  2558. #define I40E_GLPES_PFIP4TXOCTSHI_MAX_INDEX 15
  2559. #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0
  2560. #define I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT)
  2561. #define I40E_GLPES_PFIP4TXOCTSLO(_i) (0x00011A00 + ((_i) * 8)) /* _i=0...15 */
  2562. #define I40E_GLPES_PFIP4TXOCTSLO_MAX_INDEX 15
  2563. #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0
  2564. #define I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT)
  2565. #define I40E_GLPES_PFIP4TXPKTSHI(_i) (0x00011C04 + ((_i) * 8)) /* _i=0...15 */
  2566. #define I40E_GLPES_PFIP4TXPKTSHI_MAX_INDEX 15
  2567. #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0
  2568. #define I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT)
  2569. #define I40E_GLPES_PFIP4TXPKTSLO(_i) (0x00011C00 + ((_i) * 8)) /* _i=0...15 */
  2570. #define I40E_GLPES_PFIP4TXPKTSLO_MAX_INDEX 15
  2571. #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0
  2572. #define I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT)
  2573. #define I40E_GLPES_PFIP6RXDISCARD(_i) (0x00011200 + ((_i) * 4)) /* _i=0...15 */
  2574. #define I40E_GLPES_PFIP6RXDISCARD_MAX_INDEX 15
  2575. #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0
  2576. #define I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXDISCARD_IP6RXDISCARD_SHIFT)
  2577. #define I40E_GLPES_PFIP6RXFRAGSHI(_i) (0x00011404 + ((_i) * 8)) /* _i=0...15 */
  2578. #define I40E_GLPES_PFIP6RXFRAGSHI_MAX_INDEX 15
  2579. #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0
  2580. #define I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK (0xFFFF << I40E_GLPES_PFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT)
  2581. #define I40E_GLPES_PFIP6RXFRAGSLO(_i) (0x00011400 + ((_i) * 8)) /* _i=0...15 */
  2582. #define I40E_GLPES_PFIP6RXFRAGSLO_MAX_INDEX 15
  2583. #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0
  2584. #define I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT)
  2585. #define I40E_GLPES_PFIP6RXMCOCTSHI(_i) (0x00011604 + ((_i) * 8))
  2586. #define I40E_GLPES_PFIP6RXMCOCTSHI_MAX_INDEX 15
  2587. #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0
  2588. #define I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT)
  2589. #define I40E_GLPES_PFIP6RXMCOCTSLO(_i) (0x00011600 + ((_i) * 8))
  2590. #define I40E_GLPES_PFIP6RXMCOCTSLO_MAX_INDEX 15
  2591. #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0
  2592. #define I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT)
  2593. #define I40E_GLPES_PFIP6RXMCPKTSHI(_i) (0x00011804 + ((_i) * 8))
  2594. #define I40E_GLPES_PFIP6RXMCPKTSHI_MAX_INDEX 15
  2595. #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0
  2596. #define I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT)
  2597. #define I40E_GLPES_PFIP6RXMCPKTSLO(_i) (0x00011800 + ((_i) * 8))
  2598. #define I40E_GLPES_PFIP6RXMCPKTSLO_MAX_INDEX 15
  2599. #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0
  2600. #define I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT)
  2601. #define I40E_GLPES_PFIP6RXOCTSHI(_i) (0x00010E04 + ((_i) * 8)) /* _i=0...15 */
  2602. #define I40E_GLPES_PFIP6RXOCTSHI_MAX_INDEX 15
  2603. #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0
  2604. #define I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT)
  2605. #define I40E_GLPES_PFIP6RXOCTSLO(_i) (0x00010E00 + ((_i) * 8)) /* _i=0...15 */
  2606. #define I40E_GLPES_PFIP6RXOCTSLO_MAX_INDEX 15
  2607. #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0
  2608. #define I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT)
  2609. #define I40E_GLPES_PFIP6RXPKTSHI(_i) (0x00011004 + ((_i) * 8)) /* _i=0...15 */
  2610. #define I40E_GLPES_PFIP6RXPKTSHI_MAX_INDEX 15
  2611. #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0
  2612. #define I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT)
  2613. #define I40E_GLPES_PFIP6RXPKTSLO(_i) (0x00011000 + ((_i) * 8)) /* _i=0...15 */
  2614. #define I40E_GLPES_PFIP6RXPKTSLO_MAX_INDEX 15
  2615. #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0
  2616. #define I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT)
  2617. #define I40E_GLPES_PFIP6RXTRUNC(_i) (0x00011300 + ((_i) * 4)) /* _i=0...15 */
  2618. #define I40E_GLPES_PFIP6RXTRUNC_MAX_INDEX 15
  2619. #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0
  2620. #define I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6RXTRUNC_IP6RXTRUNC_SHIFT)
  2621. #define I40E_GLPES_PFIP6TXFRAGSHI(_i) (0x00012804 + ((_i) * 8)) /* _i=0...15 */
  2622. #define I40E_GLPES_PFIP6TXFRAGSHI_MAX_INDEX 15
  2623. #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0
  2624. #define I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK (0xFFFF << I40E_GLPES_PFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT)
  2625. #define I40E_GLPES_PFIP6TXFRAGSLO(_i) (0x00012800 + ((_i) * 8)) /* _i=0...15 */
  2626. #define I40E_GLPES_PFIP6TXFRAGSLO_MAX_INDEX 15
  2627. #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0
  2628. #define I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT)
  2629. #define I40E_GLPES_PFIP6TXMCOCTSHI(_i) (0x00012A04 + ((_i) * 8))
  2630. #define I40E_GLPES_PFIP6TXMCOCTSHI_MAX_INDEX 15
  2631. #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0
  2632. #define I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT)
  2633. #define I40E_GLPES_PFIP6TXMCOCTSLO(_i) (0x00012A00 + ((_i) * 8))
  2634. #define I40E_GLPES_PFIP6TXMCOCTSLO_MAX_INDEX 15
  2635. #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0
  2636. #define I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT)
  2637. #define I40E_GLPES_PFIP6TXMCPKTSHI(_i) (0x00012C04 + ((_i) * 8))
  2638. #define I40E_GLPES_PFIP6TXMCPKTSHI_MAX_INDEX 15
  2639. #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0
  2640. #define I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT)
  2641. #define I40E_GLPES_PFIP6TXMCPKTSLO(_i) (0x00012C00 + ((_i) * 8))
  2642. #define I40E_GLPES_PFIP6TXMCPKTSLO_MAX_INDEX 15
  2643. #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0
  2644. #define I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT)
  2645. #define I40E_GLPES_PFIP6TXNOROUTE(_i) (0x00012F00 + ((_i) * 4)) /* _i=0...15 */
  2646. #define I40E_GLPES_PFIP6TXNOROUTE_MAX_INDEX 15
  2647. #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0
  2648. #define I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_MASK (0xFFFFFF << I40E_GLPES_PFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT)
  2649. #define I40E_GLPES_PFIP6TXOCTSHI(_i) (0x00012404 + ((_i) * 8)) /* _i=0...15 */
  2650. #define I40E_GLPES_PFIP6TXOCTSHI_MAX_INDEX 15
  2651. #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0
  2652. #define I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT)
  2653. #define I40E_GLPES_PFIP6TXOCTSLO(_i) (0x00012400 + ((_i) * 8)) /* _i=0...15 */
  2654. #define I40E_GLPES_PFIP6TXOCTSLO_MAX_INDEX 15
  2655. #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0
  2656. #define I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT)
  2657. #define I40E_GLPES_PFIP6TXPKTSHI(_i) (0x00012604 + ((_i) * 8)) /* _i=0...15 */
  2658. #define I40E_GLPES_PFIP6TXPKTSHI_MAX_INDEX 15
  2659. #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0
  2660. #define I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT)
  2661. #define I40E_GLPES_PFIP6TXPKTSLO(_i) (0x00012600 + ((_i) * 8)) /* _i=0...15 */
  2662. #define I40E_GLPES_PFIP6TXPKTSLO_MAX_INDEX 15
  2663. #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0
  2664. #define I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT)
  2665. #define I40E_GLPES_PFRDMARXRDSHI(_i) (0x00013E04 + ((_i) * 8)) /* _i=0...15 */
  2666. #define I40E_GLPES_PFRDMARXRDSHI_MAX_INDEX 15
  2667. #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0
  2668. #define I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_MASK (0xFFFF << I40E_GLPES_PFRDMARXRDSHI_RDMARXRDSHI_SHIFT)
  2669. #define I40E_GLPES_PFRDMARXRDSLO(_i) (0x00013E00 + ((_i) * 8)) /* _i=0...15 */
  2670. #define I40E_GLPES_PFRDMARXRDSLO_MAX_INDEX 15
  2671. #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0
  2672. #define I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMARXRDSLO_RDMARXRDSLO_SHIFT)
  2673. #define I40E_GLPES_PFRDMARXSNDSHI(_i) (0x00014004 + ((_i) * 8)) /* _i=0...15 */
  2674. #define I40E_GLPES_PFRDMARXSNDSHI_MAX_INDEX 15
  2675. #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0
  2676. #define I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_MASK (0xFFFF << I40E_GLPES_PFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT)
  2677. #define I40E_GLPES_PFRDMARXSNDSLO(_i) (0x00014000 + ((_i) * 8)) /* _i=0...15 */
  2678. #define I40E_GLPES_PFRDMARXSNDSLO_MAX_INDEX 15
  2679. #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0
  2680. #define I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT)
  2681. #define I40E_GLPES_PFRDMARXWRSHI(_i) (0x00013C04 + ((_i) * 8)) /* _i=0...15 */
  2682. #define I40E_GLPES_PFRDMARXWRSHI_MAX_INDEX 15
  2683. #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0
  2684. #define I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_MASK (0xFFFF << I40E_GLPES_PFRDMARXWRSHI_RDMARXWRSHI_SHIFT)
  2685. #define I40E_GLPES_PFRDMARXWRSLO(_i) (0x00013C00 + ((_i) * 8)) /* _i=0...15 */
  2686. #define I40E_GLPES_PFRDMARXWRSLO_MAX_INDEX 15
  2687. #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0
  2688. #define I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMARXWRSLO_RDMARXWRSLO_SHIFT)
  2689. #define I40E_GLPES_PFRDMATXRDSHI(_i) (0x00014404 + ((_i) * 8)) /* _i=0...15 */
  2690. #define I40E_GLPES_PFRDMATXRDSHI_MAX_INDEX 15
  2691. #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0
  2692. #define I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_MASK (0xFFFF << I40E_GLPES_PFRDMATXRDSHI_RDMARXRDSHI_SHIFT)
  2693. #define I40E_GLPES_PFRDMATXRDSLO(_i) (0x00014400 + ((_i) * 8)) /* _i=0...15 */
  2694. #define I40E_GLPES_PFRDMATXRDSLO_MAX_INDEX 15
  2695. #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0
  2696. #define I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMATXRDSLO_RDMARXRDSLO_SHIFT)
  2697. #define I40E_GLPES_PFRDMATXSNDSHI(_i) (0x00014604 + ((_i) * 8)) /* _i=0...15 */
  2698. #define I40E_GLPES_PFRDMATXSNDSHI_MAX_INDEX 15
  2699. #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0
  2700. #define I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_MASK (0xFFFF << I40E_GLPES_PFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT)
  2701. #define I40E_GLPES_PFRDMATXSNDSLO(_i) (0x00014600 + ((_i) * 8)) /* _i=0...15 */
  2702. #define I40E_GLPES_PFRDMATXSNDSLO_MAX_INDEX 15
  2703. #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0
  2704. #define I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT)
  2705. #define I40E_GLPES_PFRDMATXWRSHI(_i) (0x00014204 + ((_i) * 8)) /* _i=0...15 */
  2706. #define I40E_GLPES_PFRDMATXWRSHI_MAX_INDEX 15
  2707. #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0
  2708. #define I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_MASK (0xFFFF << I40E_GLPES_PFRDMATXWRSHI_RDMARXWRSHI_SHIFT)
  2709. #define I40E_GLPES_PFRDMATXWRSLO(_i) (0x00014200 + ((_i) * 8)) /* _i=0...15 */
  2710. #define I40E_GLPES_PFRDMATXWRSLO_MAX_INDEX 15
  2711. #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0
  2712. #define I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMATXWRSLO_RDMARXWRSLO_SHIFT)
  2713. #define I40E_GLPES_PFRDMAVBNDHI(_i) (0x00014804 + ((_i) * 8)) /* _i=0...15 */
  2714. #define I40E_GLPES_PFRDMAVBNDHI_MAX_INDEX 15
  2715. #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0
  2716. #define I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMAVBNDHI_RDMAVBNDHI_SHIFT)
  2717. #define I40E_GLPES_PFRDMAVBNDLO(_i) (0x00014800 + ((_i) * 8)) /* _i=0...15 */
  2718. #define I40E_GLPES_PFRDMAVBNDLO_MAX_INDEX 15
  2719. #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0
  2720. #define I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMAVBNDLO_RDMAVBNDLO_SHIFT)
  2721. #define I40E_GLPES_PFRDMAVINVHI(_i) (0x00014A04 + ((_i) * 8)) /* _i=0...15 */
  2722. #define I40E_GLPES_PFRDMAVINVHI_MAX_INDEX 15
  2723. #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT 0
  2724. #define I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMAVINVHI_RDMAVINVHI_SHIFT)
  2725. #define I40E_GLPES_PFRDMAVINVLO(_i) (0x00014A00 + ((_i) * 8)) /* _i=0...15 */
  2726. #define I40E_GLPES_PFRDMAVINVLO_MAX_INDEX 15
  2727. #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT 0
  2728. #define I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_MASK (0xFFFFFFFF << I40E_GLPES_PFRDMAVINVLO_RDMAVINVLO_SHIFT)
  2729. #define I40E_GLPES_PFRXVLANERR(_i) (0x00010000 + ((_i) * 4)) /* _i=0...15 */
  2730. #define I40E_GLPES_PFRXVLANERR_MAX_INDEX 15
  2731. #define I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT 0
  2732. #define I40E_GLPES_PFRXVLANERR_RXVLANERR_MASK (0xFFFFFF << I40E_GLPES_PFRXVLANERR_RXVLANERR_SHIFT)
  2733. #define I40E_GLPES_PFTCPRTXSEG(_i) (0x00013600 + ((_i) * 4)) /* _i=0...15 */
  2734. #define I40E_GLPES_PFTCPRTXSEG_MAX_INDEX 15
  2735. #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT 0
  2736. #define I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_MASK (0xFFFFFFFF << I40E_GLPES_PFTCPRTXSEG_TCPRTXSEG_SHIFT)
  2737. #define I40E_GLPES_PFTCPRXOPTERR(_i) (0x00013200 + ((_i) * 4)) /* _i=0...15 */
  2738. #define I40E_GLPES_PFTCPRXOPTERR_MAX_INDEX 15
  2739. #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0
  2740. #define I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_MASK (0xFFFFFF << I40E_GLPES_PFTCPRXOPTERR_TCPRXOPTERR_SHIFT)
  2741. #define I40E_GLPES_PFTCPRXPROTOERR(_i) (0x00013300 + ((_i) * 4))
  2742. #define I40E_GLPES_PFTCPRXPROTOERR_MAX_INDEX 15
  2743. #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0
  2744. #define I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_MASK (0xFFFFFF << I40E_GLPES_PFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT)
  2745. #define I40E_GLPES_PFTCPRXSEGSHI(_i) (0x00013004 + ((_i) * 8)) /* _i=0...15 */
  2746. #define I40E_GLPES_PFTCPRXSEGSHI_MAX_INDEX 15
  2747. #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0
  2748. #define I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_MASK (0xFFFF << I40E_GLPES_PFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT)
  2749. #define I40E_GLPES_PFTCPRXSEGSLO(_i) (0x00013000 + ((_i) * 8)) /* _i=0...15 */
  2750. #define I40E_GLPES_PFTCPRXSEGSLO_MAX_INDEX 15
  2751. #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0
  2752. #define I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT)
  2753. #define I40E_GLPES_PFTCPTXSEGHI(_i) (0x00013404 + ((_i) * 8)) /* _i=0...15 */
  2754. #define I40E_GLPES_PFTCPTXSEGHI_MAX_INDEX 15
  2755. #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0
  2756. #define I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_MASK (0xFFFF << I40E_GLPES_PFTCPTXSEGHI_TCPTXSEGHI_SHIFT)
  2757. #define I40E_GLPES_PFTCPTXSEGLO(_i) (0x00013400 + ((_i) * 8)) /* _i=0...15 */
  2758. #define I40E_GLPES_PFTCPTXSEGLO_MAX_INDEX 15
  2759. #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0
  2760. #define I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_MASK (0xFFFFFFFF << I40E_GLPES_PFTCPTXSEGLO_TCPTXSEGLO_SHIFT)
  2761. #define I40E_GLPES_PFUDPRXPKTSHI(_i) (0x00013804 + ((_i) * 8)) /* _i=0...15 */
  2762. #define I40E_GLPES_PFUDPRXPKTSHI_MAX_INDEX 15
  2763. #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0
  2764. #define I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT)
  2765. #define I40E_GLPES_PFUDPRXPKTSLO(_i) (0x00013800 + ((_i) * 8)) /* _i=0...15 */
  2766. #define I40E_GLPES_PFUDPRXPKTSLO_MAX_INDEX 15
  2767. #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0
  2768. #define I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT)
  2769. #define I40E_GLPES_PFUDPTXPKTSHI(_i) (0x00013A04 + ((_i) * 8)) /* _i=0...15 */
  2770. #define I40E_GLPES_PFUDPTXPKTSHI_MAX_INDEX 15
  2771. #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0
  2772. #define I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_MASK (0xFFFF << I40E_GLPES_PFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT)
  2773. #define I40E_GLPES_PFUDPTXPKTSLO(_i) (0x00013A00 + ((_i) * 8)) /* _i=0...15 */
  2774. #define I40E_GLPES_PFUDPTXPKTSLO_MAX_INDEX 15
  2775. #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0
  2776. #define I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_PFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT)
  2777. #define I40E_GLPES_RDMARXMULTFPDUSHI 0x0001E014
  2778. #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT 0
  2779. #define I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_MASK (0xFFFFFF << I40E_GLPES_RDMARXMULTFPDUSHI_RDMARXMULTFPDUSHI_SHIFT)
  2780. #define I40E_GLPES_RDMARXMULTFPDUSLO 0x0001E010
  2781. #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT 0
  2782. #define I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_MASK (0xFFFFFFFF << I40E_GLPES_RDMARXMULTFPDUSLO_RDMARXMULTFPDUSLO_SHIFT)
  2783. #define I40E_GLPES_RDMARXOOODDPHI 0x0001E01C
  2784. #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT 0
  2785. #define I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_MASK (0xFFFFFF << I40E_GLPES_RDMARXOOODDPHI_RDMARXOOODDPHI_SHIFT)
  2786. #define I40E_GLPES_RDMARXOOODDPLO 0x0001E018
  2787. #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT 0
  2788. #define I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_MASK (0xFFFFFFFF << I40E_GLPES_RDMARXOOODDPLO_RDMARXOOODDPLO_SHIFT)
  2789. #define I40E_GLPES_RDMARXOOONOMARK 0x0001E004
  2790. #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT 0
  2791. #define I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_MASK (0xFFFFFFFF << I40E_GLPES_RDMARXOOONOMARK_RDMAOOONOMARK_SHIFT)
  2792. #define I40E_GLPES_RDMARXUNALIGN 0x0001E000
  2793. #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT 0
  2794. #define I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_MASK (0xFFFFFFFF << I40E_GLPES_RDMARXUNALIGN_RDMRXAUNALIGN_SHIFT)
  2795. #define I40E_GLPES_TCPRXFOURHOLEHI 0x0001E044
  2796. #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT 0
  2797. #define I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_MASK (0xFFFFFF << I40E_GLPES_TCPRXFOURHOLEHI_TCPRXFOURHOLEHI_SHIFT)
  2798. #define I40E_GLPES_TCPRXFOURHOLELO 0x0001E040
  2799. #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT 0
  2800. #define I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_MASK (0xFFFFFFFF << I40E_GLPES_TCPRXFOURHOLELO_TCPRXFOURHOLELO_SHIFT)
  2801. #define I40E_GLPES_TCPRXONEHOLEHI 0x0001E02C
  2802. #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT 0
  2803. #define I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_MASK (0xFFFFFF << I40E_GLPES_TCPRXONEHOLEHI_TCPRXONEHOLEHI_SHIFT)
  2804. #define I40E_GLPES_TCPRXONEHOLELO 0x0001E028
  2805. #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT 0
  2806. #define I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_MASK (0xFFFFFFFF << I40E_GLPES_TCPRXONEHOLELO_TCPRXONEHOLELO_SHIFT)
  2807. #define I40E_GLPES_TCPRXPUREACKHI 0x0001E024
  2808. #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT 0
  2809. #define I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_MASK (0xFFFFFF << I40E_GLPES_TCPRXPUREACKHI_TCPRXPUREACKSHI_SHIFT)
  2810. #define I40E_GLPES_TCPRXPUREACKSLO 0x0001E020
  2811. #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT 0
  2812. #define I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_MASK (0xFFFFFFFF << I40E_GLPES_TCPRXPUREACKSLO_TCPRXPUREACKLO_SHIFT)
  2813. #define I40E_GLPES_TCPRXTHREEHOLEHI 0x0001E03C
  2814. #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT 0
  2815. #define I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_MASK (0xFFFFFF << I40E_GLPES_TCPRXTHREEHOLEHI_TCPRXTHREEHOLEHI_SHIFT)
  2816. #define I40E_GLPES_TCPRXTHREEHOLELO 0x0001E038
  2817. #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT 0
  2818. #define I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_MASK (0xFFFFFFFF << I40E_GLPES_TCPRXTHREEHOLELO_TCPRXTHREEHOLELO_SHIFT)
  2819. #define I40E_GLPES_TCPRXTWOHOLEHI 0x0001E034
  2820. #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT 0
  2821. #define I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_MASK (0xFFFFFF << I40E_GLPES_TCPRXTWOHOLEHI_TCPRXTWOHOLEHI_SHIFT)
  2822. #define I40E_GLPES_TCPRXTWOHOLELO 0x0001E030
  2823. #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT 0
  2824. #define I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_MASK (0xFFFFFFFF << I40E_GLPES_TCPRXTWOHOLELO_TCPRXTWOHOLELO_SHIFT)
  2825. #define I40E_GLPES_TCPRXUNEXPERR 0x0001E008
  2826. #define I40E_GLPES_TCPRXUNEXPERR_TCPRXUNEXPERR_SHIFT 0
  2827. #define I40E_GLPES_TCPRXUNEXPERR_TCPRXUNEXPERR_MASK (0xFFFFFF << I40E_GLPES_TCPRXUNEXPERR_TCPRXUNEXPERR_SHIFT)
  2828. #define I40E_GLPES_TCPTXRETRANSFASTHI 0x0001E04C
  2829. #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT 0
  2830. #define I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_MASK (0xFFFFFF << I40E_GLPES_TCPTXRETRANSFASTHI_TCPTXRETRANSFASTHI_SHIFT)
  2831. #define I40E_GLPES_TCPTXRETRANSFASTLO 0x0001E048
  2832. #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT 0
  2833. #define I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_MASK (0xFFFFFFFF << I40E_GLPES_TCPTXRETRANSFASTLO_TCPTXRETRANSFASTLO_SHIFT)
  2834. #define I40E_GLPES_TCPTXTOUTSFASTHI 0x0001E054
  2835. #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT 0
  2836. #define I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_MASK (0xFFFFFF << I40E_GLPES_TCPTXTOUTSFASTHI_TCPTXTOUTSFASTHI_SHIFT)
  2837. #define I40E_GLPES_TCPTXTOUTSFASTLO 0x0001E050
  2838. #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT 0
  2839. #define I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_MASK (0xFFFFFFFF << I40E_GLPES_TCPTXTOUTSFASTLO_TCPTXTOUTSFASTLO_SHIFT)
  2840. #define I40E_GLPES_TCPTXTOUTSHI 0x0001E05C
  2841. #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT 0
  2842. #define I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_MASK (0xFFFFFF << I40E_GLPES_TCPTXTOUTSHI_TCPTXTOUTSHI_SHIFT)
  2843. #define I40E_GLPES_TCPTXTOUTSLO 0x0001E058
  2844. #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT 0
  2845. #define I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_MASK (0xFFFFFFFF << I40E_GLPES_TCPTXTOUTSLO_TCPTXTOUTSLO_SHIFT)
  2846. #define I40E_GLPES_VFIP4RXDISCARD(_i) (0x00018600 + ((_i) * 4)) /* _i=0...31 */
  2847. #define I40E_GLPES_VFIP4RXDISCARD_MAX_INDEX 31
  2848. #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT 0
  2849. #define I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXDISCARD_IP4RXDISCARD_SHIFT)
  2850. #define I40E_GLPES_VFIP4RXFRAGSHI(_i) (0x00018804 + ((_i) * 4)) /* _i=0...31 */
  2851. #define I40E_GLPES_VFIP4RXFRAGSHI_MAX_INDEX 31
  2852. #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT 0
  2853. #define I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_MASK (0xFFFF << I40E_GLPES_VFIP4RXFRAGSHI_IP4RXFRAGSHI_SHIFT)
  2854. #define I40E_GLPES_VFIP4RXFRAGSLO(_i) (0x00018800 + ((_i) * 4)) /* _i=0...31 */
  2855. #define I40E_GLPES_VFIP4RXFRAGSLO_MAX_INDEX 31
  2856. #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT 0
  2857. #define I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXFRAGSLO_IP4RXFRAGSLO_SHIFT)
  2858. #define I40E_GLPES_VFIP4RXMCOCTSHI(_i) (0x00018A04 + ((_i) * 4))
  2859. #define I40E_GLPES_VFIP4RXMCOCTSHI_MAX_INDEX 31
  2860. #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT 0
  2861. #define I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4RXMCOCTSHI_IP4RXMCOCTSHI_SHIFT)
  2862. #define I40E_GLPES_VFIP4RXMCOCTSLO(_i) (0x00018A00 + ((_i) * 4))
  2863. #define I40E_GLPES_VFIP4RXMCOCTSLO_MAX_INDEX 31
  2864. #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT 0
  2865. #define I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXMCOCTSLO_IP4RXMCOCTSLO_SHIFT)
  2866. #define I40E_GLPES_VFIP4RXMCPKTSHI(_i) (0x00018C04 + ((_i) * 4))
  2867. #define I40E_GLPES_VFIP4RXMCPKTSHI_MAX_INDEX 31
  2868. #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT 0
  2869. #define I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4RXMCPKTSHI_IP4RXMCPKTSHI_SHIFT)
  2870. #define I40E_GLPES_VFIP4RXMCPKTSLO(_i) (0x00018C00 + ((_i) * 4))
  2871. #define I40E_GLPES_VFIP4RXMCPKTSLO_MAX_INDEX 31
  2872. #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT 0
  2873. #define I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXMCPKTSLO_IP4RXMCPKTSLO_SHIFT)
  2874. #define I40E_GLPES_VFIP4RXOCTSHI(_i) (0x00018204 + ((_i) * 4)) /* _i=0...31 */
  2875. #define I40E_GLPES_VFIP4RXOCTSHI_MAX_INDEX 31
  2876. #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT 0
  2877. #define I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4RXOCTSHI_IP4RXOCTSHI_SHIFT)
  2878. #define I40E_GLPES_VFIP4RXOCTSLO(_i) (0x00018200 + ((_i) * 4)) /* _i=0...31 */
  2879. #define I40E_GLPES_VFIP4RXOCTSLO_MAX_INDEX 31
  2880. #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT 0
  2881. #define I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXOCTSLO_IP4RXOCTSLO_SHIFT)
  2882. #define I40E_GLPES_VFIP4RXPKTSHI(_i) (0x00018404 + ((_i) * 4)) /* _i=0...31 */
  2883. #define I40E_GLPES_VFIP4RXPKTSHI_MAX_INDEX 31
  2884. #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT 0
  2885. #define I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4RXPKTSHI_IP4RXPKTSHI_SHIFT)
  2886. #define I40E_GLPES_VFIP4RXPKTSLO(_i) (0x00018400 + ((_i) * 4)) /* _i=0...31 */
  2887. #define I40E_GLPES_VFIP4RXPKTSLO_MAX_INDEX 31
  2888. #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT 0
  2889. #define I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXPKTSLO_IP4RXPKTSLO_SHIFT)
  2890. #define I40E_GLPES_VFIP4RXTRUNC(_i) (0x00018700 + ((_i) * 4)) /* _i=0...31 */
  2891. #define I40E_GLPES_VFIP4RXTRUNC_MAX_INDEX 31
  2892. #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT 0
  2893. #define I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4RXTRUNC_IP4RXTRUNC_SHIFT)
  2894. #define I40E_GLPES_VFIP4TXFRAGSHI(_i) (0x00019E04 + ((_i) * 4)) /* _i=0...31 */
  2895. #define I40E_GLPES_VFIP4TXFRAGSHI_MAX_INDEX 31
  2896. #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT 0
  2897. #define I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_MASK (0xFFFF << I40E_GLPES_VFIP4TXFRAGSHI_IP4TXFRAGSHI_SHIFT)
  2898. #define I40E_GLPES_VFIP4TXFRAGSLO(_i) (0x00019E00 + ((_i) * 4)) /* _i=0...31 */
  2899. #define I40E_GLPES_VFIP4TXFRAGSLO_MAX_INDEX 31
  2900. #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT 0
  2901. #define I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4TXFRAGSLO_IP4TXFRAGSLO_SHIFT)
  2902. #define I40E_GLPES_VFIP4TXMCOCTSHI(_i) (0x0001A004 + ((_i) * 4))
  2903. #define I40E_GLPES_VFIP4TXMCOCTSHI_MAX_INDEX 31
  2904. #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT 0
  2905. #define I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4TXMCOCTSHI_IP4TXMCOCTSHI_SHIFT)
  2906. #define I40E_GLPES_VFIP4TXMCOCTSLO(_i) (0x0001A000 + ((_i) * 4))
  2907. #define I40E_GLPES_VFIP4TXMCOCTSLO_MAX_INDEX 31
  2908. #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT 0
  2909. #define I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4TXMCOCTSLO_IP4TXMCOCTSLO_SHIFT)
  2910. #define I40E_GLPES_VFIP4TXMCPKTSHI(_i) (0x0001A204 + ((_i) * 4))
  2911. #define I40E_GLPES_VFIP4TXMCPKTSHI_MAX_INDEX 31
  2912. #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT 0
  2913. #define I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4TXMCPKTSHI_IP4TXMCPKTSHI_SHIFT)
  2914. #define I40E_GLPES_VFIP4TXMCPKTSLO(_i) (0x0001A200 + ((_i) * 4))
  2915. #define I40E_GLPES_VFIP4TXMCPKTSLO_MAX_INDEX 31
  2916. #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT 0
  2917. #define I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4TXMCPKTSLO_IP4TXMCPKTSLO_SHIFT)
  2918. #define I40E_GLPES_VFIP4TXNOROUTE(_i) (0x0001AE00 + ((_i) * 4)) /* _i=0...31 */
  2919. #define I40E_GLPES_VFIP4TXNOROUTE_MAX_INDEX 31
  2920. #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT 0
  2921. #define I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_MASK (0xFFFFFF << I40E_GLPES_VFIP4TXNOROUTE_IP4TXNOROUTE_SHIFT)
  2922. #define I40E_GLPES_VFIP4TXOCTSHI(_i) (0x00019A04 + ((_i) * 4)) /* _i=0...31 */
  2923. #define I40E_GLPES_VFIP4TXOCTSHI_MAX_INDEX 31
  2924. #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT 0
  2925. #define I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4TXOCTSHI_IP4TXOCTSHI_SHIFT)
  2926. #define I40E_GLPES_VFIP4TXOCTSLO(_i) (0x00019A00 + ((_i) * 4)) /* _i=0...31 */
  2927. #define I40E_GLPES_VFIP4TXOCTSLO_MAX_INDEX 31
  2928. #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT 0
  2929. #define I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4TXOCTSLO_IP4TXOCTSLO_SHIFT)
  2930. #define I40E_GLPES_VFIP4TXPKTSHI(_i) (0x00019C04 + ((_i) * 4)) /* _i=0...31 */
  2931. #define I40E_GLPES_VFIP4TXPKTSHI_MAX_INDEX 31
  2932. #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT 0
  2933. #define I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP4TXPKTSHI_IP4TXPKTSHI_SHIFT)
  2934. #define I40E_GLPES_VFIP4TXPKTSLO(_i) (0x00019C00 + ((_i) * 4)) /* _i=0...31 */
  2935. #define I40E_GLPES_VFIP4TXPKTSLO_MAX_INDEX 31
  2936. #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT 0
  2937. #define I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP4TXPKTSLO_IP4TXPKTSLO_SHIFT)
  2938. #define I40E_GLPES_VFIP6RXDISCARD(_i) (0x00019200 + ((_i) * 4)) /* _i=0...31 */
  2939. #define I40E_GLPES_VFIP6RXDISCARD_MAX_INDEX 31
  2940. #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT 0
  2941. #define I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXDISCARD_IP6RXDISCARD_SHIFT)
  2942. #define I40E_GLPES_VFIP6RXFRAGSHI(_i) (0x00019404 + ((_i) * 4)) /* _i=0...31 */
  2943. #define I40E_GLPES_VFIP6RXFRAGSHI_MAX_INDEX 31
  2944. #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT 0
  2945. #define I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_MASK (0xFFFF << I40E_GLPES_VFIP6RXFRAGSHI_IP6RXFRAGSHI_SHIFT)
  2946. #define I40E_GLPES_VFIP6RXFRAGSLO(_i) (0x00019400 + ((_i) * 4)) /* _i=0...31 */
  2947. #define I40E_GLPES_VFIP6RXFRAGSLO_MAX_INDEX 31
  2948. #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT 0
  2949. #define I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXFRAGSLO_IP6RXFRAGSLO_SHIFT)
  2950. #define I40E_GLPES_VFIP6RXMCOCTSHI(_i) (0x00019604 + ((_i) * 4))
  2951. #define I40E_GLPES_VFIP6RXMCOCTSHI_MAX_INDEX 31
  2952. #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT 0
  2953. #define I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6RXMCOCTSHI_IP6RXMCOCTSHI_SHIFT)
  2954. #define I40E_GLPES_VFIP6RXMCOCTSLO(_i) (0x00019600 + ((_i) * 4))
  2955. #define I40E_GLPES_VFIP6RXMCOCTSLO_MAX_INDEX 31
  2956. #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT 0
  2957. #define I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXMCOCTSLO_IP6RXMCOCTSLO_SHIFT)
  2958. #define I40E_GLPES_VFIP6RXMCPKTSHI(_i) (0x00019804 + ((_i) * 4))
  2959. #define I40E_GLPES_VFIP6RXMCPKTSHI_MAX_INDEX 31
  2960. #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT 0
  2961. #define I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6RXMCPKTSHI_IP6RXMCPKTSHI_SHIFT)
  2962. #define I40E_GLPES_VFIP6RXMCPKTSLO(_i) (0x00019800 + ((_i) * 4))
  2963. #define I40E_GLPES_VFIP6RXMCPKTSLO_MAX_INDEX 31
  2964. #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT 0
  2965. #define I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXMCPKTSLO_IP6RXMCPKTSLO_SHIFT)
  2966. #define I40E_GLPES_VFIP6RXOCTSHI(_i) (0x00018E04 + ((_i) * 4)) /* _i=0...31 */
  2967. #define I40E_GLPES_VFIP6RXOCTSHI_MAX_INDEX 31
  2968. #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT 0
  2969. #define I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6RXOCTSHI_IP6RXOCTSHI_SHIFT)
  2970. #define I40E_GLPES_VFIP6RXOCTSLO(_i) (0x00018E00 + ((_i) * 4)) /* _i=0...31 */
  2971. #define I40E_GLPES_VFIP6RXOCTSLO_MAX_INDEX 31
  2972. #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT 0
  2973. #define I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXOCTSLO_IP6RXOCTSLO_SHIFT)
  2974. #define I40E_GLPES_VFIP6RXPKTSHI(_i) (0x00019004 + ((_i) * 4)) /* _i=0...31 */
  2975. #define I40E_GLPES_VFIP6RXPKTSHI_MAX_INDEX 31
  2976. #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT 0
  2977. #define I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6RXPKTSHI_IP6RXPKTSHI_SHIFT)
  2978. #define I40E_GLPES_VFIP6RXPKTSLO(_i) (0x00019000 + ((_i) * 4)) /* _i=0...31 */
  2979. #define I40E_GLPES_VFIP6RXPKTSLO_MAX_INDEX 31
  2980. #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT 0
  2981. #define I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXPKTSLO_IP6RXPKTSLO_SHIFT)
  2982. #define I40E_GLPES_VFIP6RXTRUNC(_i) (0x00019300 + ((_i) * 4)) /* _i=0...31 */
  2983. #define I40E_GLPES_VFIP6RXTRUNC_MAX_INDEX 31
  2984. #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT 0
  2985. #define I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6RXTRUNC_IP6RXTRUNC_SHIFT)
  2986. #define I40E_GLPES_VFIP6TXFRAGSHI(_i) (0x0001A804 + ((_i) * 4)) /* _i=0...31 */
  2987. #define I40E_GLPES_VFIP6TXFRAGSHI_MAX_INDEX 31
  2988. #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT 0
  2989. #define I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_MASK (0xFFFF << I40E_GLPES_VFIP6TXFRAGSHI_IP6TXFRAGSHI_SHIFT)
  2990. #define I40E_GLPES_VFIP6TXFRAGSLO(_i) (0x0001A800 + ((_i) * 4)) /* _i=0...31 */
  2991. #define I40E_GLPES_VFIP6TXFRAGSLO_MAX_INDEX 31
  2992. #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT 0
  2993. #define I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6TXFRAGSLO_IP6TXFRAGSLO_SHIFT)
  2994. #define I40E_GLPES_VFIP6TXMCOCTSHI(_i) (0x0001AA04 + ((_i) * 4))
  2995. #define I40E_GLPES_VFIP6TXMCOCTSHI_MAX_INDEX 31
  2996. #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT 0
  2997. #define I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6TXMCOCTSHI_IP6TXMCOCTSHI_SHIFT)
  2998. #define I40E_GLPES_VFIP6TXMCOCTSLO(_i) (0x0001AA00 + ((_i) * 4))
  2999. #define I40E_GLPES_VFIP6TXMCOCTSLO_MAX_INDEX 31
  3000. #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT 0
  3001. #define I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6TXMCOCTSLO_IP6TXMCOCTSLO_SHIFT)
  3002. #define I40E_GLPES_VFIP6TXMCPKTSHI(_i) (0x0001AC04 + ((_i) * 4))
  3003. #define I40E_GLPES_VFIP6TXMCPKTSHI_MAX_INDEX 31
  3004. #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT 0
  3005. #define I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6TXMCPKTSHI_IP6TXMCPKTSHI_SHIFT)
  3006. #define I40E_GLPES_VFIP6TXMCPKTSLO(_i) (0x0001AC00 + ((_i) * 4))
  3007. #define I40E_GLPES_VFIP6TXMCPKTSLO_MAX_INDEX 31
  3008. #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT 0
  3009. #define I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6TXMCPKTSLO_IP6TXMCPKTSLO_SHIFT)
  3010. #define I40E_GLPES_VFIP6TXNOROUTE(_i) (0x0001AF00 + ((_i) * 4)) /* _i=0...31 */
  3011. #define I40E_GLPES_VFIP6TXNOROUTE_MAX_INDEX 31
  3012. #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT 0
  3013. #define I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_MASK (0xFFFFFF << I40E_GLPES_VFIP6TXNOROUTE_IP6TXNOROUTE_SHIFT)
  3014. #define I40E_GLPES_VFIP6TXOCTSHI(_i) (0x0001A404 + ((_i) * 4)) /* _i=0...31 */
  3015. #define I40E_GLPES_VFIP6TXOCTSHI_MAX_INDEX 31
  3016. #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT 0
  3017. #define I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6TXOCTSHI_IP6TXOCTSHI_SHIFT)
  3018. #define I40E_GLPES_VFIP6TXOCTSLO(_i) (0x0001A400 + ((_i) * 4)) /* _i=0...31 */
  3019. #define I40E_GLPES_VFIP6TXOCTSLO_MAX_INDEX 31
  3020. #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT 0
  3021. #define I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6TXOCTSLO_IP6TXOCTSLO_SHIFT)
  3022. #define I40E_GLPES_VFIP6TXPKTSHI(_i) (0x0001A604 + ((_i) * 4)) /* _i=0...31 */
  3023. #define I40E_GLPES_VFIP6TXPKTSHI_MAX_INDEX 31
  3024. #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT 0
  3025. #define I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFIP6TXPKTSHI_IP6TXPKTSHI_SHIFT)
  3026. #define I40E_GLPES_VFIP6TXPKTSLO(_i) (0x0001A600 + ((_i) * 4)) /* _i=0...31 */
  3027. #define I40E_GLPES_VFIP6TXPKTSLO_MAX_INDEX 31
  3028. #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT 0
  3029. #define I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFIP6TXPKTSLO_IP6TXPKTSLO_SHIFT)
  3030. #define I40E_GLPES_VFRDMARXRDSHI(_i) (0x0001BE04 + ((_i) * 4)) /* _i=0...31 */
  3031. #define I40E_GLPES_VFRDMARXRDSHI_MAX_INDEX 31
  3032. #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT 0
  3033. #define I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_MASK (0xFFFF << I40E_GLPES_VFRDMARXRDSHI_RDMARXRDSHI_SHIFT)
  3034. #define I40E_GLPES_VFRDMARXRDSLO(_i) (0x0001BE00 + ((_i) * 4)) /* _i=0...31 */
  3035. #define I40E_GLPES_VFRDMARXRDSLO_MAX_INDEX 31
  3036. #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT 0
  3037. #define I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMARXRDSLO_RDMARXRDSLO_SHIFT)
  3038. #define I40E_GLPES_VFRDMARXSNDSHI(_i) (0x0001C004 + ((_i) * 4)) /* _i=0...31 */
  3039. #define I40E_GLPES_VFRDMARXSNDSHI_MAX_INDEX 31
  3040. #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT 0
  3041. #define I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_MASK (0xFFFF << I40E_GLPES_VFRDMARXSNDSHI_RDMARXSNDSHI_SHIFT)
  3042. #define I40E_GLPES_VFRDMARXSNDSLO(_i) (0x0001C000 + ((_i) * 4)) /* _i=0...31 */
  3043. #define I40E_GLPES_VFRDMARXSNDSLO_MAX_INDEX 31
  3044. #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT 0
  3045. #define I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMARXSNDSLO_RDMARXSNDSLO_SHIFT)
  3046. #define I40E_GLPES_VFRDMARXWRSHI(_i) (0x0001BC04 + ((_i) * 4)) /* _i=0...31 */
  3047. #define I40E_GLPES_VFRDMARXWRSHI_MAX_INDEX 31
  3048. #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT 0
  3049. #define I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_MASK (0xFFFF << I40E_GLPES_VFRDMARXWRSHI_RDMARXWRSHI_SHIFT)
  3050. #define I40E_GLPES_VFRDMARXWRSLO(_i) (0x0001BC00 + ((_i) * 4)) /* _i=0...31 */
  3051. #define I40E_GLPES_VFRDMARXWRSLO_MAX_INDEX 31
  3052. #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT 0
  3053. #define I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMARXWRSLO_RDMARXWRSLO_SHIFT)
  3054. #define I40E_GLPES_VFRDMATXRDSHI(_i) (0x0001C404 + ((_i) * 4)) /* _i=0...31 */
  3055. #define I40E_GLPES_VFRDMATXRDSHI_MAX_INDEX 31
  3056. #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT 0
  3057. #define I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_MASK (0xFFFF << I40E_GLPES_VFRDMATXRDSHI_RDMARXRDSHI_SHIFT)
  3058. #define I40E_GLPES_VFRDMATXRDSLO(_i) (0x0001C400 + ((_i) * 4)) /* _i=0...31 */
  3059. #define I40E_GLPES_VFRDMATXRDSLO_MAX_INDEX 31
  3060. #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT 0
  3061. #define I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMATXRDSLO_RDMARXRDSLO_SHIFT)
  3062. #define I40E_GLPES_VFRDMATXSNDSHI(_i) (0x0001C604 + ((_i) * 4)) /* _i=0...31 */
  3063. #define I40E_GLPES_VFRDMATXSNDSHI_MAX_INDEX 31
  3064. #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT 0
  3065. #define I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_MASK (0xFFFF << I40E_GLPES_VFRDMATXSNDSHI_RDMARXSNDSHI_SHIFT)
  3066. #define I40E_GLPES_VFRDMATXSNDSLO(_i) (0x0001C600 + ((_i) * 4)) /* _i=0...31 */
  3067. #define I40E_GLPES_VFRDMATXSNDSLO_MAX_INDEX 31
  3068. #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT 0
  3069. #define I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMATXSNDSLO_RDMARXSNDSLO_SHIFT)
  3070. #define I40E_GLPES_VFRDMATXWRSHI(_i) (0x0001C204 + ((_i) * 4)) /* _i=0...31 */
  3071. #define I40E_GLPES_VFRDMATXWRSHI_MAX_INDEX 31
  3072. #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT 0
  3073. #define I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_MASK (0xFFFF << I40E_GLPES_VFRDMATXWRSHI_RDMARXWRSHI_SHIFT)
  3074. #define I40E_GLPES_VFRDMATXWRSLO(_i) (0x0001C200 + ((_i) * 4)) /* _i=0...31 */
  3075. #define I40E_GLPES_VFRDMATXWRSLO_MAX_INDEX 31
  3076. #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT 0
  3077. #define I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMATXWRSLO_RDMARXWRSLO_SHIFT)
  3078. #define I40E_GLPES_VFRDMAVBNDHI(_i) (0x0001C804 + ((_i) * 4)) /* _i=0...31 */
  3079. #define I40E_GLPES_VFRDMAVBNDHI_MAX_INDEX 31
  3080. #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT 0
  3081. #define I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMAVBNDHI_RDMAVBNDHI_SHIFT)
  3082. #define I40E_GLPES_VFRDMAVBNDLO(_i) (0x0001C800 + ((_i) * 4)) /* _i=0...31 */
  3083. #define I40E_GLPES_VFRDMAVBNDLO_MAX_INDEX 31
  3084. #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT 0
  3085. #define I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMAVBNDLO_RDMAVBNDLO_SHIFT)
  3086. #define I40E_GLPES_VFRDMAVINVHI(_i) (0x0001CA04 + ((_i) * 4)) /* _i=0...31 */
  3087. #define I40E_GLPES_VFRDMAVINVHI_MAX_INDEX 31
  3088. #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT 0
  3089. #define I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMAVINVHI_RDMAVINVHI_SHIFT)
  3090. #define I40E_GLPES_VFRDMAVINVLO(_i) (0x0001CA00 + ((_i) * 4)) /* _i=0...31 */
  3091. #define I40E_GLPES_VFRDMAVINVLO_MAX_INDEX 31
  3092. #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT 0
  3093. #define I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_MASK (0xFFFFFFFF << I40E_GLPES_VFRDMAVINVLO_RDMAVINVLO_SHIFT)
  3094. #define I40E_GLPES_VFRXVLANERR(_i) (0x00018000 + ((_i) * 4)) /* _i=0...31 */
  3095. #define I40E_GLPES_VFRXVLANERR_MAX_INDEX 31
  3096. #define I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT 0
  3097. #define I40E_GLPES_VFRXVLANERR_RXVLANERR_MASK (0xFFFFFF << I40E_GLPES_VFRXVLANERR_RXVLANERR_SHIFT)
  3098. #define I40E_GLPES_VFTCPRTXSEG(_i) (0x0001B600 + ((_i) * 4)) /* _i=0...31 */
  3099. #define I40E_GLPES_VFTCPRTXSEG_MAX_INDEX 31
  3100. #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT 0
  3101. #define I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_MASK (0xFFFFFFFF << I40E_GLPES_VFTCPRTXSEG_TCPRTXSEG_SHIFT)
  3102. #define I40E_GLPES_VFTCPRXOPTERR(_i) (0x0001B200 + ((_i) * 4)) /* _i=0...31 */
  3103. #define I40E_GLPES_VFTCPRXOPTERR_MAX_INDEX 31
  3104. #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT 0
  3105. #define I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_MASK (0xFFFFFF << I40E_GLPES_VFTCPRXOPTERR_TCPRXOPTERR_SHIFT)
  3106. #define I40E_GLPES_VFTCPRXPROTOERR(_i) (0x0001B300 + ((_i) * 4))
  3107. #define I40E_GLPES_VFTCPRXPROTOERR_MAX_INDEX 31
  3108. #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT 0
  3109. #define I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_MASK (0xFFFFFF << I40E_GLPES_VFTCPRXPROTOERR_TCPRXPROTOERR_SHIFT)
  3110. #define I40E_GLPES_VFTCPRXSEGSHI(_i) (0x0001B004 + ((_i) * 4)) /* _i=0...31 */
  3111. #define I40E_GLPES_VFTCPRXSEGSHI_MAX_INDEX 31
  3112. #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT 0
  3113. #define I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_MASK (0xFFFF << I40E_GLPES_VFTCPRXSEGSHI_TCPRXSEGSHI_SHIFT)
  3114. #define I40E_GLPES_VFTCPRXSEGSLO(_i) (0x0001B000 + ((_i) * 4)) /* _i=0...31 */
  3115. #define I40E_GLPES_VFTCPRXSEGSLO_MAX_INDEX 31
  3116. #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT 0
  3117. #define I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFTCPRXSEGSLO_TCPRXSEGSLO_SHIFT)
  3118. #define I40E_GLPES_VFTCPTXSEGHI(_i) (0x0001B404 + ((_i) * 4)) /* _i=0...31 */
  3119. #define I40E_GLPES_VFTCPTXSEGHI_MAX_INDEX 31
  3120. #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT 0
  3121. #define I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_MASK (0xFFFF << I40E_GLPES_VFTCPTXSEGHI_TCPTXSEGHI_SHIFT)
  3122. #define I40E_GLPES_VFTCPTXSEGLO(_i) (0x0001B400 + ((_i) * 4)) /* _i=0...31 */
  3123. #define I40E_GLPES_VFTCPTXSEGLO_MAX_INDEX 31
  3124. #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT 0
  3125. #define I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_MASK (0xFFFFFFFF << I40E_GLPES_VFTCPTXSEGLO_TCPTXSEGLO_SHIFT)
  3126. #define I40E_GLPES_VFUDPRXPKTSHI(_i) (0x0001B804 + ((_i) * 4)) /* _i=0...31 */
  3127. #define I40E_GLPES_VFUDPRXPKTSHI_MAX_INDEX 31
  3128. #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT 0
  3129. #define I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFUDPRXPKTSHI_UDPRXPKTSHI_SHIFT)
  3130. #define I40E_GLPES_VFUDPRXPKTSLO(_i) (0x0001B800 + ((_i) * 4)) /* _i=0...31 */
  3131. #define I40E_GLPES_VFUDPRXPKTSLO_MAX_INDEX 31
  3132. #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT 0
  3133. #define I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFUDPRXPKTSLO_UDPRXPKTSLO_SHIFT)
  3134. #define I40E_GLPES_VFUDPTXPKTSHI(_i) (0x0001BA04 + ((_i) * 4)) /* _i=0...31 */
  3135. #define I40E_GLPES_VFUDPTXPKTSHI_MAX_INDEX 31
  3136. #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT 0
  3137. #define I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_MASK (0xFFFF << I40E_GLPES_VFUDPTXPKTSHI_UDPTXPKTSHI_SHIFT)
  3138. #define I40E_GLPES_VFUDPTXPKTSLO(_i) (0x0001BA00 + ((_i) * 4)) /* _i=0...31 */
  3139. #define I40E_GLPES_VFUDPTXPKTSLO_MAX_INDEX 31
  3140. #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT 0
  3141. #define I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_MASK (0xFFFFFFFF << I40E_GLPES_VFUDPTXPKTSLO_UDPTXPKTSLO_SHIFT)
  3142. #define I40E_GLPM_DMACR 0x000881F4
  3143. #define I40E_GLPM_DMACR_DMACWT_SHIFT 0
  3144. #define I40E_GLPM_DMACR_DMACWT_MASK (0xFFFF << I40E_GLPM_DMACR_DMACWT_SHIFT)
  3145. #define I40E_GLPM_DMACR_EXIT_DC_SHIFT 29
  3146. #define I40E_GLPM_DMACR_EXIT_DC_MASK (0x1 << I40E_GLPM_DMACR_EXIT_DC_SHIFT)
  3147. #define I40E_GLPM_DMACR_LX_COALESCING_INDICATION_SHIFT 30
  3148. #define I40E_GLPM_DMACR_LX_COALESCING_INDICATION_MASK (0x1 << I40E_GLPM_DMACR_LX_COALESCING_INDICATION_SHIFT)
  3149. #define I40E_GLPM_DMACR_DMAC_EN_SHIFT 31
  3150. #define I40E_GLPM_DMACR_DMAC_EN_MASK (0x1 << I40E_GLPM_DMACR_DMAC_EN_SHIFT)
  3151. #define I40E_GLPM_LTRC 0x000BE500
  3152. #define I40E_GLPM_LTRC_SLTRV_SHIFT 0
  3153. #define I40E_GLPM_LTRC_SLTRV_MASK (0x3FF << I40E_GLPM_LTRC_SLTRV_SHIFT)
  3154. #define I40E_GLPM_LTRC_SSCALE_SHIFT 10
  3155. #define I40E_GLPM_LTRC_SSCALE_MASK (0x7 << I40E_GLPM_LTRC_SSCALE_SHIFT)
  3156. #define I40E_GLPM_LTRC_LTRS_REQUIREMENT_SHIFT 15
  3157. #define I40E_GLPM_LTRC_LTRS_REQUIREMENT_MASK (0x1 << I40E_GLPM_LTRC_LTRS_REQUIREMENT_SHIFT)
  3158. #define I40E_GLPM_LTRC_NSLTRV_SHIFT 16
  3159. #define I40E_GLPM_LTRC_NSLTRV_MASK (0x3FF << I40E_GLPM_LTRC_NSLTRV_SHIFT)
  3160. #define I40E_GLPM_LTRC_NSSCALE_SHIFT 26
  3161. #define I40E_GLPM_LTRC_NSSCALE_MASK (0x7 << I40E_GLPM_LTRC_NSSCALE_SHIFT)
  3162. #define I40E_GLPM_LTRC_LTR_SEND_SHIFT 30
  3163. #define I40E_GLPM_LTRC_LTR_SEND_MASK (0x1 << I40E_GLPM_LTRC_LTR_SEND_SHIFT)
  3164. #define I40E_GLPM_LTRC_LTRNS_REQUIREMENT_SHIFT 31
  3165. #define I40E_GLPM_LTRC_LTRNS_REQUIREMENT_MASK (0x1 << I40E_GLPM_LTRC_LTRNS_REQUIREMENT_SHIFT)
  3166. #define I40E_PRTPM_EEE_STAT 0x001E4320
  3167. #define I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT 29
  3168. #define I40E_PRTPM_EEE_STAT_EEE_NEG_MASK (0x1 << I40E_PRTPM_EEE_STAT_EEE_NEG_SHIFT)
  3169. #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT 30
  3170. #define I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_MASK (0x1 << I40E_PRTPM_EEE_STAT_RX_LPI_STATUS_SHIFT)
  3171. #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT 31
  3172. #define I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_MASK (0x1 << I40E_PRTPM_EEE_STAT_TX_LPI_STATUS_SHIFT)
  3173. #define I40E_PRTPM_EEEC 0x001E4380
  3174. #define I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT 16
  3175. #define I40E_PRTPM_EEEC_TW_WAKE_MIN_MASK (0x3F << I40E_PRTPM_EEEC_TW_WAKE_MIN_SHIFT)
  3176. #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT 24
  3177. #define I40E_PRTPM_EEEC_TX_LU_LPI_DLY_MASK (0x3 << I40E_PRTPM_EEEC_TX_LU_LPI_DLY_SHIFT)
  3178. #define I40E_PRTPM_EEEC_TEEE_DLY_SHIFT 26
  3179. #define I40E_PRTPM_EEEC_TEEE_DLY_MASK (0x3F << I40E_PRTPM_EEEC_TEEE_DLY_SHIFT)
  3180. #define I40E_PRTPM_EEEFWD 0x001E4400
  3181. #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT 31
  3182. #define I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_MASK (0x1 << I40E_PRTPM_EEEFWD_EEE_FW_CONFIG_DONE_SHIFT)
  3183. #define I40E_PRTPM_EEER 0x001E4360
  3184. #define I40E_PRTPM_EEER_TW_SYSTEM_SHIFT 0
  3185. #define I40E_PRTPM_EEER_TW_SYSTEM_MASK (0xFFFF << I40E_PRTPM_EEER_TW_SYSTEM_SHIFT)
  3186. #define I40E_PRTPM_EEER_TX_LPI_EN_SHIFT 16
  3187. #define I40E_PRTPM_EEER_TX_LPI_EN_MASK (0x1 << I40E_PRTPM_EEER_TX_LPI_EN_SHIFT)
  3188. #define I40E_PRTPM_EEETXC 0x001E43E0
  3189. #define I40E_PRTPM_EEETXC_TW_PHY_SHIFT 0
  3190. #define I40E_PRTPM_EEETXC_TW_PHY_MASK (0xFFFF << I40E_PRTPM_EEETXC_TW_PHY_SHIFT)
  3191. #define I40E_PRTPM_GC 0x000B8140
  3192. #define I40E_PRTPM_GC_EMP_LINK_ON_SHIFT 0
  3193. #define I40E_PRTPM_GC_EMP_LINK_ON_MASK (0x1 << I40E_PRTPM_GC_EMP_LINK_ON_SHIFT)
  3194. #define I40E_PRTPM_GC_MNG_VETO_SHIFT 1
  3195. #define I40E_PRTPM_GC_MNG_VETO_MASK (0x1 << I40E_PRTPM_GC_MNG_VETO_SHIFT)
  3196. #define I40E_PRTPM_GC_RATD_SHIFT 2
  3197. #define I40E_PRTPM_GC_RATD_MASK (0x1 << I40E_PRTPM_GC_RATD_SHIFT)
  3198. #define I40E_PRTPM_GC_LCDMP_SHIFT 3
  3199. #define I40E_PRTPM_GC_LCDMP_MASK (0x1 << I40E_PRTPM_GC_LCDMP_SHIFT)
  3200. #define I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT 31
  3201. #define I40E_PRTPM_GC_LPLU_ASSERTED_MASK (0x1 << I40E_PRTPM_GC_LPLU_ASSERTED_SHIFT)
  3202. #define I40E_PRTPM_HPTC 0x000AC800
  3203. #define I40E_PRTPM_HPTC_HIGH_PRI_TC_SHIFT 0
  3204. #define I40E_PRTPM_HPTC_HIGH_PRI_TC_MASK (0xFF << I40E_PRTPM_HPTC_HIGH_PRI_TC_SHIFT)
  3205. #define I40E_PRTPM_RLPIC 0x001E43A0
  3206. #define I40E_PRTPM_RLPIC_ERLPIC_SHIFT 0
  3207. #define I40E_PRTPM_RLPIC_ERLPIC_MASK (0xFFFFFFFF << I40E_PRTPM_RLPIC_ERLPIC_SHIFT)
  3208. #define I40E_PRTPM_TLPIC 0x001E43C0
  3209. #define I40E_PRTPM_TLPIC_ETLPIC_SHIFT 0
  3210. #define I40E_PRTPM_TLPIC_ETLPIC_MASK (0xFFFFFFFF << I40E_PRTPM_TLPIC_ETLPIC_SHIFT)
  3211. #define I40E_GLRPB_DPSS 0x000AC828
  3212. #define I40E_GLRPB_DPSS_DPS_TCN_SHIFT 0
  3213. #define I40E_GLRPB_DPSS_DPS_TCN_MASK (0xFFFFF << I40E_GLRPB_DPSS_DPS_TCN_SHIFT)
  3214. #define I40E_GLRPB_GHW 0x000AC830
  3215. #define I40E_GLRPB_GHW_GHW_SHIFT 0
  3216. #define I40E_GLRPB_GHW_GHW_MASK (0xFFFFF << I40E_GLRPB_GHW_GHW_SHIFT)
  3217. #define I40E_GLRPB_GLW 0x000AC834
  3218. #define I40E_GLRPB_GLW_GLW_SHIFT 0
  3219. #define I40E_GLRPB_GLW_GLW_MASK (0xFFFFF << I40E_GLRPB_GLW_GLW_SHIFT)
  3220. #define I40E_GLRPB_PHW 0x000AC844
  3221. #define I40E_GLRPB_PHW_PHW_SHIFT 0
  3222. #define I40E_GLRPB_PHW_PHW_MASK (0xFFFFF << I40E_GLRPB_PHW_PHW_SHIFT)
  3223. #define I40E_GLRPB_PLW 0x000AC848
  3224. #define I40E_GLRPB_PLW_PLW_SHIFT 0
  3225. #define I40E_GLRPB_PLW_PLW_MASK (0xFFFFF << I40E_GLRPB_PLW_PLW_SHIFT)
  3226. #define I40E_PRTRPB_DHW(_i) (0x000AC100 + ((_i) * 32)) /* _i=0...7 */
  3227. #define I40E_PRTRPB_DHW_MAX_INDEX 7
  3228. #define I40E_PRTRPB_DHW_DHW_TCN_SHIFT 0
  3229. #define I40E_PRTRPB_DHW_DHW_TCN_MASK (0xFFFFF << I40E_PRTRPB_DHW_DHW_TCN_SHIFT)
  3230. #define I40E_PRTRPB_DLW(_i) (0x000AC220 + ((_i) * 32)) /* _i=0...7 */
  3231. #define I40E_PRTRPB_DLW_MAX_INDEX 7
  3232. #define I40E_PRTRPB_DLW_DLW_TCN_SHIFT 0
  3233. #define I40E_PRTRPB_DLW_DLW_TCN_MASK (0xFFFFF << I40E_PRTRPB_DLW_DLW_TCN_SHIFT)
  3234. #define I40E_PRTRPB_DPS(_i) (0x000AC320 + ((_i) * 32)) /* _i=0...7 */
  3235. #define I40E_PRTRPB_DPS_MAX_INDEX 7
  3236. #define I40E_PRTRPB_DPS_DPS_TCN_SHIFT 0
  3237. #define I40E_PRTRPB_DPS_DPS_TCN_MASK (0xFFFFF << I40E_PRTRPB_DPS_DPS_TCN_SHIFT)
  3238. #define I40E_PRTRPB_SHT(_i) (0x000AC480 + ((_i) * 32)) /* _i=0...7 */
  3239. #define I40E_PRTRPB_SHT_MAX_INDEX 7
  3240. #define I40E_PRTRPB_SHT_SHT_TCN_SHIFT 0
  3241. #define I40E_PRTRPB_SHT_SHT_TCN_MASK (0xFFFFF << I40E_PRTRPB_SHT_SHT_TCN_SHIFT)
  3242. #define I40E_PRTRPB_SHW 0x000AC580
  3243. #define I40E_PRTRPB_SHW_SHW_SHIFT 0
  3244. #define I40E_PRTRPB_SHW_SHW_MASK (0xFFFFF << I40E_PRTRPB_SHW_SHW_SHIFT)
  3245. #define I40E_PRTRPB_SLT(_i) (0x000AC5A0 + ((_i) * 32)) /* _i=0...7 */
  3246. #define I40E_PRTRPB_SLT_MAX_INDEX 7
  3247. #define I40E_PRTRPB_SLT_SLT_TCN_SHIFT 0
  3248. #define I40E_PRTRPB_SLT_SLT_TCN_MASK (0xFFFFF << I40E_PRTRPB_SLT_SLT_TCN_SHIFT)
  3249. #define I40E_PRTRPB_SLW 0x000AC6A0
  3250. #define I40E_PRTRPB_SLW_SLW_SHIFT 0
  3251. #define I40E_PRTRPB_SLW_SLW_MASK (0xFFFFF << I40E_PRTRPB_SLW_SLW_SHIFT)
  3252. #define I40E_PRTRPB_SPS 0x000AC7C0
  3253. #define I40E_PRTRPB_SPS_SPS_SHIFT 0
  3254. #define I40E_PRTRPB_SPS_SPS_MASK (0xFFFFF << I40E_PRTRPB_SPS_SPS_SHIFT)
  3255. #define I40E_GLQF_APBVT(_i) (0x00260000 + ((_i) * 4)) /* _i=0...2047 */
  3256. #define I40E_GLQF_APBVT_MAX_INDEX 2047
  3257. #define I40E_GLQF_APBVT_APBVT_SHIFT 0
  3258. #define I40E_GLQF_APBVT_APBVT_MASK (0xFFFFFFFF << I40E_GLQF_APBVT_APBVT_SHIFT)
  3259. #define I40E_GLQF_CTL 0x00269BA4
  3260. #define I40E_GLQF_CTL_HTOEP_SHIFT 1
  3261. #define I40E_GLQF_CTL_HTOEP_MASK (0x1 << I40E_GLQF_CTL_HTOEP_SHIFT)
  3262. #define I40E_GLQF_CTL_HTOEP_FCOE_SHIFT 2
  3263. #define I40E_GLQF_CTL_HTOEP_FCOE_MASK (0x1 << I40E_GLQF_CTL_HTOEP_FCOE_SHIFT)
  3264. #define I40E_GLQF_CTL_PCNT_ALLOC_SHIFT 3
  3265. #define I40E_GLQF_CTL_PCNT_ALLOC_MASK (0x7 << I40E_GLQF_CTL_PCNT_ALLOC_SHIFT)
  3266. #define I40E_GLQF_CTL_DDPLPEN_SHIFT 7
  3267. #define I40E_GLQF_CTL_DDPLPEN_MASK (0x1 << I40E_GLQF_CTL_DDPLPEN_SHIFT)
  3268. #define I40E_GLQF_CTL_MAXPEBLEN_SHIFT 8
  3269. #define I40E_GLQF_CTL_MAXPEBLEN_MASK (0x7 << I40E_GLQF_CTL_MAXPEBLEN_SHIFT)
  3270. #define I40E_GLQF_CTL_MAXFCBLEN_SHIFT 11
  3271. #define I40E_GLQF_CTL_MAXFCBLEN_MASK (0x7 << I40E_GLQF_CTL_MAXFCBLEN_SHIFT)
  3272. #define I40E_GLQF_CTL_MAXFDBLEN_SHIFT 14
  3273. #define I40E_GLQF_CTL_MAXFDBLEN_MASK (0x7 << I40E_GLQF_CTL_MAXFDBLEN_SHIFT)
  3274. #define I40E_GLQF_CTL_FDBEST_SHIFT 17
  3275. #define I40E_GLQF_CTL_FDBEST_MASK (0xFF << I40E_GLQF_CTL_FDBEST_SHIFT)
  3276. #define I40E_GLQF_CTL_PROGPRIO_SHIFT 25
  3277. #define I40E_GLQF_CTL_PROGPRIO_MASK (0x1 << I40E_GLQF_CTL_PROGPRIO_SHIFT)
  3278. #define I40E_GLQF_CTL_INVALPRIO_SHIFT 26
  3279. #define I40E_GLQF_CTL_INVALPRIO_MASK (0x1 << I40E_GLQF_CTL_INVALPRIO_SHIFT)
  3280. #define I40E_GLQF_CTL_IGNORE_IP_SHIFT 27
  3281. #define I40E_GLQF_CTL_IGNORE_IP_MASK (0x1 << I40E_GLQF_CTL_IGNORE_IP_SHIFT)
  3282. #define I40E_GLQF_FDCNT_0 0x00269BAC
  3283. #define I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT 0
  3284. #define I40E_GLQF_FDCNT_0_GUARANT_CNT_MASK (0x1FFF << I40E_GLQF_FDCNT_0_GUARANT_CNT_SHIFT)
  3285. #define I40E_GLQF_FDCNT_0_BESTCNT_SHIFT 13
  3286. #define I40E_GLQF_FDCNT_0_BESTCNT_MASK (0x1FFF << I40E_GLQF_FDCNT_0_BESTCNT_SHIFT)
  3287. #define I40E_GLQF_HSYM(_i) (0x00269D00 + ((_i) * 4)) /* _i=0...63 */
  3288. #define I40E_GLQF_HSYM_MAX_INDEX 63
  3289. #define I40E_GLQF_HSYM_SYMH_ENA_SHIFT 0
  3290. #define I40E_GLQF_HSYM_SYMH_ENA_MASK (0x1 << I40E_GLQF_HSYM_SYMH_ENA_SHIFT)
  3291. #define I40E_GLQF_PCNT(_i) (0x00266800 + ((_i) * 4)) /* _i=0...511 */
  3292. #define I40E_GLQF_PCNT_MAX_INDEX 511
  3293. #define I40E_GLQF_PCNT_PCNT_SHIFT 0
  3294. #define I40E_GLQF_PCNT_PCNT_MASK (0xFFFFFFFF << I40E_GLQF_PCNT_PCNT_SHIFT)
  3295. #define I40E_GLQF_SWAP(_i, _j) (0x00267E00 + ((_i) * 4 + (_j) * 8)) /* _i=0...1, _j=0...63 */
  3296. #define I40E_GLQF_SWAP_MAX_INDEX 1
  3297. #define I40E_GLQF_SWAP_OFF0_SRC0_SHIFT 0
  3298. #define I40E_GLQF_SWAP_OFF0_SRC0_MASK (0x3F << I40E_GLQF_SWAP_OFF0_SRC0_SHIFT)
  3299. #define I40E_GLQF_SWAP_OFF0_SRC1_SHIFT 6
  3300. #define I40E_GLQF_SWAP_OFF0_SRC1_MASK (0x3F << I40E_GLQF_SWAP_OFF0_SRC1_SHIFT)
  3301. #define I40E_GLQF_SWAP_FLEN0_SHIFT 12
  3302. #define I40E_GLQF_SWAP_FLEN0_MASK (0xF << I40E_GLQF_SWAP_FLEN0_SHIFT)
  3303. #define I40E_GLQF_SWAP_OFF1_SRC0_SHIFT 16
  3304. #define I40E_GLQF_SWAP_OFF1_SRC0_MASK (0x3F << I40E_GLQF_SWAP_OFF1_SRC0_SHIFT)
  3305. #define I40E_GLQF_SWAP_OFF1_SRC1_SHIFT 22
  3306. #define I40E_GLQF_SWAP_OFF1_SRC1_MASK (0x3F << I40E_GLQF_SWAP_OFF1_SRC1_SHIFT)
  3307. #define I40E_GLQF_SWAP_FLEN1_SHIFT 28
  3308. #define I40E_GLQF_SWAP_FLEN1_MASK (0xF << I40E_GLQF_SWAP_FLEN1_SHIFT)
  3309. #define I40E_PFQF_CTL_0 0x001C0AC0
  3310. #define I40E_PFQF_CTL_0_PEHSIZE_SHIFT 0
  3311. #define I40E_PFQF_CTL_0_PEHSIZE_MASK (0x1F << I40E_PFQF_CTL_0_PEHSIZE_SHIFT)
  3312. #define I40E_PFQF_CTL_0_PEDSIZE_SHIFT 5
  3313. #define I40E_PFQF_CTL_0_PEDSIZE_MASK (0x1F << I40E_PFQF_CTL_0_PEDSIZE_SHIFT)
  3314. #define I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT 10
  3315. #define I40E_PFQF_CTL_0_PFFCHSIZE_MASK (0xF << I40E_PFQF_CTL_0_PFFCHSIZE_SHIFT)
  3316. #define I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT 14
  3317. #define I40E_PFQF_CTL_0_PFFCDSIZE_MASK (0x3 << I40E_PFQF_CTL_0_PFFCDSIZE_SHIFT)
  3318. #define I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT 16
  3319. #define I40E_PFQF_CTL_0_HASHLUTSIZE_MASK (0x1 << I40E_PFQF_CTL_0_HASHLUTSIZE_SHIFT)
  3320. #define I40E_PFQF_CTL_0_FD_ENA_SHIFT 17
  3321. #define I40E_PFQF_CTL_0_FD_ENA_MASK (0x1 << I40E_PFQF_CTL_0_FD_ENA_SHIFT)
  3322. #define I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT 18
  3323. #define I40E_PFQF_CTL_0_ETYPE_ENA_MASK (0x1 << I40E_PFQF_CTL_0_ETYPE_ENA_SHIFT)
  3324. #define I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT 19
  3325. #define I40E_PFQF_CTL_0_MACVLAN_ENA_MASK (0x1 << I40E_PFQF_CTL_0_MACVLAN_ENA_SHIFT)
  3326. #define I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT 20
  3327. #define I40E_PFQF_CTL_0_VFFCHSIZE_MASK (0xF << I40E_PFQF_CTL_0_VFFCHSIZE_SHIFT)
  3328. #define I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT 24
  3329. #define I40E_PFQF_CTL_0_VFFCDSIZE_MASK (0x3 << I40E_PFQF_CTL_0_VFFCDSIZE_SHIFT)
  3330. #define I40E_PFQF_CTL_1 0x00245D80
  3331. #define I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT 0
  3332. #define I40E_PFQF_CTL_1_CLEARFDTABLE_MASK (0x1 << I40E_PFQF_CTL_1_CLEARFDTABLE_SHIFT)
  3333. #define I40E_PFQF_FDALLOC 0x00246280
  3334. #define I40E_PFQF_FDALLOC_FDALLOC_SHIFT 0
  3335. #define I40E_PFQF_FDALLOC_FDALLOC_MASK (0xFF << I40E_PFQF_FDALLOC_FDALLOC_SHIFT)
  3336. #define I40E_PFQF_FDALLOC_FDBEST_SHIFT 8
  3337. #define I40E_PFQF_FDALLOC_FDBEST_MASK (0xFF << I40E_PFQF_FDALLOC_FDBEST_SHIFT)
  3338. #define I40E_PFQF_FDSTAT 0x00246380
  3339. #define I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT 0
  3340. #define I40E_PFQF_FDSTAT_GUARANT_CNT_MASK (0x1FFF << I40E_PFQF_FDSTAT_GUARANT_CNT_SHIFT)
  3341. #define I40E_PFQF_FDSTAT_BEST_CNT_SHIFT 16
  3342. #define I40E_PFQF_FDSTAT_BEST_CNT_MASK (0x1FFF << I40E_PFQF_FDSTAT_BEST_CNT_SHIFT)
  3343. #define I40E_PFQF_HENA(_i) (0x00245900 + ((_i) * 128)) /* _i=0...1 */
  3344. #define I40E_PFQF_HENA_MAX_INDEX 1
  3345. #define I40E_PFQF_HENA_PTYPE_ENA_SHIFT 0
  3346. #define I40E_PFQF_HENA_PTYPE_ENA_MASK (0xFFFFFFFF << I40E_PFQF_HENA_PTYPE_ENA_SHIFT)
  3347. #define I40E_PFQF_HKEY(_i) (0x00244800 + ((_i) * 128)) /* _i=0...12 */
  3348. #define I40E_PFQF_HKEY_MAX_INDEX 12
  3349. #define I40E_PFQF_HKEY_KEY_0_SHIFT 0
  3350. #define I40E_PFQF_HKEY_KEY_0_MASK (0xFF << I40E_PFQF_HKEY_KEY_0_SHIFT)
  3351. #define I40E_PFQF_HKEY_KEY_1_SHIFT 8
  3352. #define I40E_PFQF_HKEY_KEY_1_MASK (0xFF << I40E_PFQF_HKEY_KEY_1_SHIFT)
  3353. #define I40E_PFQF_HKEY_KEY_2_SHIFT 16
  3354. #define I40E_PFQF_HKEY_KEY_2_MASK (0xFF << I40E_PFQF_HKEY_KEY_2_SHIFT)
  3355. #define I40E_PFQF_HKEY_KEY_3_SHIFT 24
  3356. #define I40E_PFQF_HKEY_KEY_3_MASK (0xFF << I40E_PFQF_HKEY_KEY_3_SHIFT)
  3357. #define I40E_PFQF_HLUT(_i) (0x00240000 + ((_i) * 128)) /* _i=0...127 */
  3358. #define I40E_PFQF_HLUT_MAX_INDEX 127
  3359. #define I40E_PFQF_HLUT_LUT0_SHIFT 0
  3360. #define I40E_PFQF_HLUT_LUT0_MASK (0x3F << I40E_PFQF_HLUT_LUT0_SHIFT)
  3361. #define I40E_PFQF_HLUT_LUT1_SHIFT 8
  3362. #define I40E_PFQF_HLUT_LUT1_MASK (0x3F << I40E_PFQF_HLUT_LUT1_SHIFT)
  3363. #define I40E_PFQF_HLUT_LUT2_SHIFT 16
  3364. #define I40E_PFQF_HLUT_LUT2_MASK (0x3F << I40E_PFQF_HLUT_LUT2_SHIFT)
  3365. #define I40E_PFQF_HLUT_LUT3_SHIFT 24
  3366. #define I40E_PFQF_HLUT_LUT3_MASK (0x3F << I40E_PFQF_HLUT_LUT3_SHIFT)
  3367. #define I40E_PFQF_HREGION(_i) (0x00245400 + ((_i) * 128)) /* _i=0...7 */
  3368. #define I40E_PFQF_HREGION_MAX_INDEX 7
  3369. #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
  3370. #define I40E_PFQF_HREGION_OVERRIDE_ENA_0_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
  3371. #define I40E_PFQF_HREGION_REGION_0_SHIFT 1
  3372. #define I40E_PFQF_HREGION_REGION_0_MASK (0x7 << I40E_PFQF_HREGION_REGION_0_SHIFT)
  3373. #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
  3374. #define I40E_PFQF_HREGION_OVERRIDE_ENA_1_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
  3375. #define I40E_PFQF_HREGION_REGION_1_SHIFT 5
  3376. #define I40E_PFQF_HREGION_REGION_1_MASK (0x7 << I40E_PFQF_HREGION_REGION_1_SHIFT)
  3377. #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
  3378. #define I40E_PFQF_HREGION_OVERRIDE_ENA_2_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
  3379. #define I40E_PFQF_HREGION_REGION_2_SHIFT 9
  3380. #define I40E_PFQF_HREGION_REGION_2_MASK (0x7 << I40E_PFQF_HREGION_REGION_2_SHIFT)
  3381. #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
  3382. #define I40E_PFQF_HREGION_OVERRIDE_ENA_3_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
  3383. #define I40E_PFQF_HREGION_REGION_3_SHIFT 13
  3384. #define I40E_PFQF_HREGION_REGION_3_MASK (0x7 << I40E_PFQF_HREGION_REGION_3_SHIFT)
  3385. #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
  3386. #define I40E_PFQF_HREGION_OVERRIDE_ENA_4_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
  3387. #define I40E_PFQF_HREGION_REGION_4_SHIFT 17
  3388. #define I40E_PFQF_HREGION_REGION_4_MASK (0x7 << I40E_PFQF_HREGION_REGION_4_SHIFT)
  3389. #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
  3390. #define I40E_PFQF_HREGION_OVERRIDE_ENA_5_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
  3391. #define I40E_PFQF_HREGION_REGION_5_SHIFT 21
  3392. #define I40E_PFQF_HREGION_REGION_5_MASK (0x7 << I40E_PFQF_HREGION_REGION_5_SHIFT)
  3393. #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
  3394. #define I40E_PFQF_HREGION_OVERRIDE_ENA_6_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
  3395. #define I40E_PFQF_HREGION_REGION_6_SHIFT 25
  3396. #define I40E_PFQF_HREGION_REGION_6_MASK (0x7 << I40E_PFQF_HREGION_REGION_6_SHIFT)
  3397. #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
  3398. #define I40E_PFQF_HREGION_OVERRIDE_ENA_7_MASK (0x1 << I40E_PFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
  3399. #define I40E_PFQF_HREGION_REGION_7_SHIFT 29
  3400. #define I40E_PFQF_HREGION_REGION_7_MASK (0x7 << I40E_PFQF_HREGION_REGION_7_SHIFT)
  3401. #define I40E_PRTQF_CTL_0 0x00256E60
  3402. #define I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT 0
  3403. #define I40E_PRTQF_CTL_0_HSYM_ENA_MASK (0x1 << I40E_PRTQF_CTL_0_HSYM_ENA_SHIFT)
  3404. #define I40E_PRTQF_FD_FLXINSET(_i) (0x00253800 + ((_i) * 32)) /* _i=0...63 */
  3405. #define I40E_PRTQF_FD_FLXINSET_MAX_INDEX 63
  3406. #define I40E_PRTQF_FD_FLXINSET_INSET_SHIFT 0
  3407. #define I40E_PRTQF_FD_FLXINSET_INSET_MASK (0xFF << I40E_PRTQF_FD_FLXINSET_INSET_SHIFT)
  3408. #define I40E_PRTQF_FD_MSK(_i, _j) (0x00252000 + ((_i) * 64 + (_j) * 32)) /* _i=0...63, _j=0...1 */
  3409. #define I40E_PRTQF_FD_MSK_MAX_INDEX 63
  3410. #define I40E_PRTQF_FD_MSK_MASK_SHIFT 0
  3411. #define I40E_PRTQF_FD_MSK_MASK_MASK (0xFFFF << I40E_PRTQF_FD_MSK_MASK_SHIFT)
  3412. #define I40E_PRTQF_FD_MSK_OFFSET_SHIFT 16
  3413. #define I40E_PRTQF_FD_MSK_OFFSET_MASK (0x3F << I40E_PRTQF_FD_MSK_OFFSET_SHIFT)
  3414. #define I40E_PRTQF_FLX_PIT(_i) (0x00255200 + ((_i) * 32)) /* _i=0...8 */
  3415. #define I40E_PRTQF_FLX_PIT_MAX_INDEX 8
  3416. #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT 0
  3417. #define I40E_PRTQF_FLX_PIT_SOURCE_OFF_MASK (0x3F << I40E_PRTQF_FLX_PIT_SOURCE_OFF_SHIFT)
  3418. #define I40E_PRTQF_FLX_PIT_FSIZE_SHIFT 6
  3419. #define I40E_PRTQF_FLX_PIT_FSIZE_MASK (0xF << I40E_PRTQF_FLX_PIT_FSIZE_SHIFT)
  3420. #define I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT 10
  3421. #define I40E_PRTQF_FLX_PIT_DEST_OFF_MASK (0x3F << I40E_PRTQF_FLX_PIT_DEST_OFF_SHIFT)
  3422. #define I40E_VFQF_HENA1(_i, _VF) (0x00230800 + ((_i) * 1024 + (_VF) * 4))
  3423. #define I40E_VFQF_HENA1_MAX_INDEX 1
  3424. #define I40E_VFQF_HENA1_PTYPE_ENA_SHIFT 0
  3425. #define I40E_VFQF_HENA1_PTYPE_ENA_MASK (0xFFFFFFFF << I40E_VFQF_HENA1_PTYPE_ENA_SHIFT)
  3426. #define I40E_VFQF_HKEY1(_i, _VF) (0x00228000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...12, _VF=0...127 */
  3427. #define I40E_VFQF_HKEY1_MAX_INDEX 12
  3428. #define I40E_VFQF_HKEY1_KEY_0_SHIFT 0
  3429. #define I40E_VFQF_HKEY1_KEY_0_MASK (0xFF << I40E_VFQF_HKEY1_KEY_0_SHIFT)
  3430. #define I40E_VFQF_HKEY1_KEY_1_SHIFT 8
  3431. #define I40E_VFQF_HKEY1_KEY_1_MASK (0xFF << I40E_VFQF_HKEY1_KEY_1_SHIFT)
  3432. #define I40E_VFQF_HKEY1_KEY_2_SHIFT 16
  3433. #define I40E_VFQF_HKEY1_KEY_2_MASK (0xFF << I40E_VFQF_HKEY1_KEY_2_SHIFT)
  3434. #define I40E_VFQF_HKEY1_KEY_3_SHIFT 24
  3435. #define I40E_VFQF_HKEY1_KEY_3_MASK (0xFF << I40E_VFQF_HKEY1_KEY_3_SHIFT)
  3436. #define I40E_VFQF_HLUT1(_i, _VF) (0x00220000 + ((_i) * 1024 + (_VF) * 4)) /* _i=0...15, _VF=0...127 */
  3437. #define I40E_VFQF_HLUT1_MAX_INDEX 15
  3438. #define I40E_VFQF_HLUT1_LUT0_SHIFT 0
  3439. #define I40E_VFQF_HLUT1_LUT0_MASK (0xF << I40E_VFQF_HLUT1_LUT0_SHIFT)
  3440. #define I40E_VFQF_HLUT1_LUT1_SHIFT 8
  3441. #define I40E_VFQF_HLUT1_LUT1_MASK (0xF << I40E_VFQF_HLUT1_LUT1_SHIFT)
  3442. #define I40E_VFQF_HLUT1_LUT2_SHIFT 16
  3443. #define I40E_VFQF_HLUT1_LUT2_MASK (0xF << I40E_VFQF_HLUT1_LUT2_SHIFT)
  3444. #define I40E_VFQF_HLUT1_LUT3_SHIFT 24
  3445. #define I40E_VFQF_HLUT1_LUT3_MASK (0xF << I40E_VFQF_HLUT1_LUT3_SHIFT)
  3446. #define I40E_VFQF_HREGION1(_i, _VF) (0x0022E000 + ((_i) * 1024 + (_VF) * 4))
  3447. #define I40E_VFQF_HREGION1_MAX_INDEX 7
  3448. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT 0
  3449. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_0_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_0_SHIFT)
  3450. #define I40E_VFQF_HREGION1_REGION_0_SHIFT 1
  3451. #define I40E_VFQF_HREGION1_REGION_0_MASK (0x7 << I40E_VFQF_HREGION1_REGION_0_SHIFT)
  3452. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT 4
  3453. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_1_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_1_SHIFT)
  3454. #define I40E_VFQF_HREGION1_REGION_1_SHIFT 5
  3455. #define I40E_VFQF_HREGION1_REGION_1_MASK (0x7 << I40E_VFQF_HREGION1_REGION_1_SHIFT)
  3456. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT 8
  3457. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_2_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_2_SHIFT)
  3458. #define I40E_VFQF_HREGION1_REGION_2_SHIFT 9
  3459. #define I40E_VFQF_HREGION1_REGION_2_MASK (0x7 << I40E_VFQF_HREGION1_REGION_2_SHIFT)
  3460. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT 12
  3461. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_3_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_3_SHIFT)
  3462. #define I40E_VFQF_HREGION1_REGION_3_SHIFT 13
  3463. #define I40E_VFQF_HREGION1_REGION_3_MASK (0x7 << I40E_VFQF_HREGION1_REGION_3_SHIFT)
  3464. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT 16
  3465. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_4_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_4_SHIFT)
  3466. #define I40E_VFQF_HREGION1_REGION_4_SHIFT 17
  3467. #define I40E_VFQF_HREGION1_REGION_4_MASK (0x7 << I40E_VFQF_HREGION1_REGION_4_SHIFT)
  3468. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT 20
  3469. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_5_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_5_SHIFT)
  3470. #define I40E_VFQF_HREGION1_REGION_5_SHIFT 21
  3471. #define I40E_VFQF_HREGION1_REGION_5_MASK (0x7 << I40E_VFQF_HREGION1_REGION_5_SHIFT)
  3472. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT 24
  3473. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_6_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_6_SHIFT)
  3474. #define I40E_VFQF_HREGION1_REGION_6_SHIFT 25
  3475. #define I40E_VFQF_HREGION1_REGION_6_MASK (0x7 << I40E_VFQF_HREGION1_REGION_6_SHIFT)
  3476. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT 28
  3477. #define I40E_VFQF_HREGION1_OVERRIDE_ENA_7_MASK (0x1 << I40E_VFQF_HREGION1_OVERRIDE_ENA_7_SHIFT)
  3478. #define I40E_VFQF_HREGION1_REGION_7_SHIFT 29
  3479. #define I40E_VFQF_HREGION1_REGION_7_MASK (0x7 << I40E_VFQF_HREGION1_REGION_7_SHIFT)
  3480. #define I40E_VPQF_CTL(_VF) (0x001C0000 + ((_VF) * 4)) /* _i=0...127 */
  3481. #define I40E_VPQF_CTL_MAX_INDEX 127
  3482. #define I40E_VPQF_CTL_PEHSIZE_SHIFT 0
  3483. #define I40E_VPQF_CTL_PEHSIZE_MASK (0x1F << I40E_VPQF_CTL_PEHSIZE_SHIFT)
  3484. #define I40E_VPQF_CTL_PEDSIZE_SHIFT 5
  3485. #define I40E_VPQF_CTL_PEDSIZE_MASK (0x1F << I40E_VPQF_CTL_PEDSIZE_SHIFT)
  3486. #define I40E_VPQF_CTL_FCHSIZE_SHIFT 10
  3487. #define I40E_VPQF_CTL_FCHSIZE_MASK (0xF << I40E_VPQF_CTL_FCHSIZE_SHIFT)
  3488. #define I40E_VPQF_CTL_FCDSIZE_SHIFT 14
  3489. #define I40E_VPQF_CTL_FCDSIZE_MASK (0x3 << I40E_VPQF_CTL_FCDSIZE_SHIFT)
  3490. #define I40E_VSIQF_CTL(_VSI) (0x0020D800 + ((_VSI) * 4)) /* _i=0...383 */
  3491. #define I40E_VSIQF_CTL_MAX_INDEX 383
  3492. #define I40E_VSIQF_CTL_FCOE_ENA_SHIFT 0
  3493. #define I40E_VSIQF_CTL_FCOE_ENA_MASK (0x1 << I40E_VSIQF_CTL_FCOE_ENA_SHIFT)
  3494. #define I40E_VSIQF_CTL_PETCP_ENA_SHIFT 1
  3495. #define I40E_VSIQF_CTL_PETCP_ENA_MASK (0x1 << I40E_VSIQF_CTL_PETCP_ENA_SHIFT)
  3496. #define I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT 2
  3497. #define I40E_VSIQF_CTL_PEUUDP_ENA_MASK (0x1 << I40E_VSIQF_CTL_PEUUDP_ENA_SHIFT)
  3498. #define I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT 3
  3499. #define I40E_VSIQF_CTL_PEMUDP_ENA_MASK (0x1 << I40E_VSIQF_CTL_PEMUDP_ENA_SHIFT)
  3500. #define I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT 4
  3501. #define I40E_VSIQF_CTL_PEUFRAG_ENA_MASK (0x1 << I40E_VSIQF_CTL_PEUFRAG_ENA_SHIFT)
  3502. #define I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT 5
  3503. #define I40E_VSIQF_CTL_PEMFRAG_ENA_MASK (0x1 << I40E_VSIQF_CTL_PEMFRAG_ENA_SHIFT)
  3504. #define I40E_VSIQF_TCREGION(_i, _VSI) (0x00206000 + ((_i) * 2048 + (_VSI) * 4))
  3505. #define I40E_VSIQF_TCREGION_MAX_INDEX 7
  3506. #define I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT 0
  3507. #define I40E_VSIQF_TCREGION_TC_OFFSET_MASK (0x1FF << I40E_VSIQF_TCREGION_TC_OFFSET_SHIFT)
  3508. #define I40E_VSIQF_TCREGION_TC_SIZE_SHIFT 9
  3509. #define I40E_VSIQF_TCREGION_TC_SIZE_MASK (0x7 << I40E_VSIQF_TCREGION_TC_SIZE_SHIFT)
  3510. #define I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT 16
  3511. #define I40E_VSIQF_TCREGION_TC_OFFSET2_MASK (0x1FF << I40E_VSIQF_TCREGION_TC_OFFSET2_SHIFT)
  3512. #define I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT 25
  3513. #define I40E_VSIQF_TCREGION_TC_SIZE2_MASK (0x7 << I40E_VSIQF_TCREGION_TC_SIZE2_SHIFT)
  3514. #define I40E_GL_FCOECRC(_i) (0x00314d80 + ((_i) * 8)) /* _i=0...143 */
  3515. #define I40E_GL_FCOECRC_MAX_INDEX 143
  3516. #define I40E_GL_FCOECRC_FCOECRC_SHIFT 0
  3517. #define I40E_GL_FCOECRC_FCOECRC_MASK (0xFFFFFFFF << I40E_GL_FCOECRC_FCOECRC_SHIFT)
  3518. #define I40E_GL_FCOEDDPC(_i) (0x00314480 + ((_i) * 8)) /* _i=0...143 */
  3519. #define I40E_GL_FCOEDDPC_MAX_INDEX 143
  3520. #define I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT 0
  3521. #define I40E_GL_FCOEDDPC_FCOEDDPC_MASK (0xFFFFFFFF << I40E_GL_FCOEDDPC_FCOEDDPC_SHIFT)
  3522. #define I40E_GL_FCOEDDPEC(_i) (0x00314900 + ((_i) * 8)) /* _i=0...143 */
  3523. #define I40E_GL_FCOEDDPEC_MAX_INDEX 143
  3524. #define I40E_GL_FCOEDDPEC_CFOEDDPEC_SHIFT 0
  3525. #define I40E_GL_FCOEDDPEC_CFOEDDPEC_MASK (0xFFFFFFFF << I40E_GL_FCOEDDPEC_CFOEDDPEC_SHIFT)
  3526. #define I40E_GL_FCOEDIFEC(_i) (0x00318480 + ((_i) * 8)) /* _i=0...143 */
  3527. #define I40E_GL_FCOEDIFEC_MAX_INDEX 143
  3528. #define I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT 0
  3529. #define I40E_GL_FCOEDIFEC_FCOEDIFRC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIFEC_FCOEDIFRC_SHIFT)
  3530. #define I40E_GL_FCOEDIFRC(_i) (0x00318000 + ((_i) * 8)) /* _i=0...143 */
  3531. #define I40E_GL_FCOEDIFRC_MAX_INDEX 143
  3532. #define I40E_GL_FCOEDIFRC_FCOEDIFRC_SHIFT 0
  3533. #define I40E_GL_FCOEDIFRC_FCOEDIFRC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIFRC_FCOEDIFRC_SHIFT)
  3534. #define I40E_GL_FCOEDIFTCL(_i) (0x00354000 + ((_i) * 8)) /* _i=0...143 */
  3535. #define I40E_GL_FCOEDIFTCL_MAX_INDEX 143
  3536. #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT 0
  3537. #define I40E_GL_FCOEDIFTCL_FCOEDIFTC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIFTCL_FCOEDIFTC_SHIFT)
  3538. #define I40E_GL_FCOEDIXAC(_i) (0x0031c000 + ((_i) * 8)) /* _i=0...143 */
  3539. #define I40E_GL_FCOEDIXAC_MAX_INDEX 143
  3540. #define I40E_GL_FCOEDIXAC_FCOEDIXAC_SHIFT 0
  3541. #define I40E_GL_FCOEDIXAC_FCOEDIXAC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIXAC_FCOEDIXAC_SHIFT)
  3542. #define I40E_GL_FCOEDIXEC(_i) (0x0034c000 + ((_i) * 8)) /* _i=0...143 */
  3543. #define I40E_GL_FCOEDIXEC_MAX_INDEX 143
  3544. #define I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT 0
  3545. #define I40E_GL_FCOEDIXEC_FCOEDIXEC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIXEC_FCOEDIXEC_SHIFT)
  3546. #define I40E_GL_FCOEDIXVC(_i) (0x00350000 + ((_i) * 8)) /* _i=0...143 */
  3547. #define I40E_GL_FCOEDIXVC_MAX_INDEX 143
  3548. #define I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT 0
  3549. #define I40E_GL_FCOEDIXVC_FCOEDIXVC_MASK (0xFFFFFFFF << I40E_GL_FCOEDIXVC_FCOEDIXVC_SHIFT)
  3550. #define I40E_GL_FCOEDWRCH(_i) (0x00320004 + ((_i) * 8)) /* _i=0...143 */
  3551. #define I40E_GL_FCOEDWRCH_MAX_INDEX 143
  3552. #define I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT 0
  3553. #define I40E_GL_FCOEDWRCH_FCOEDWRCH_MASK (0xFFFF << I40E_GL_FCOEDWRCH_FCOEDWRCH_SHIFT)
  3554. #define I40E_GL_FCOEDWRCL(_i) (0x00320000 + ((_i) * 8)) /* _i=0...143 */
  3555. #define I40E_GL_FCOEDWRCL_MAX_INDEX 143
  3556. #define I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT 0
  3557. #define I40E_GL_FCOEDWRCL_FCOEDWRCL_MASK (0xFFFFFFFF << I40E_GL_FCOEDWRCL_FCOEDWRCL_SHIFT)
  3558. #define I40E_GL_FCOEDWTCH(_i) (0x00348084 + ((_i) * 8)) /* _i=0...143 */
  3559. #define I40E_GL_FCOEDWTCH_MAX_INDEX 143
  3560. #define I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT 0
  3561. #define I40E_GL_FCOEDWTCH_FCOEDWTCH_MASK (0xFFFF << I40E_GL_FCOEDWTCH_FCOEDWTCH_SHIFT)
  3562. #define I40E_GL_FCOEDWTCL(_i) (0x00348080 + ((_i) * 8)) /* _i=0...143 */
  3563. #define I40E_GL_FCOEDWTCL_MAX_INDEX 143
  3564. #define I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT 0
  3565. #define I40E_GL_FCOEDWTCL_FCOEDWTCL_MASK (0xFFFFFFFF << I40E_GL_FCOEDWTCL_FCOEDWTCL_SHIFT)
  3566. #define I40E_GL_FCOELAST(_i) (0x00314000 + ((_i) * 8)) /* _i=0...143 */
  3567. #define I40E_GL_FCOELAST_MAX_INDEX 143
  3568. #define I40E_GL_FCOELAST_FCOELAST_SHIFT 0
  3569. #define I40E_GL_FCOELAST_FCOELAST_MASK (0xFFFFFFFF << I40E_GL_FCOELAST_FCOELAST_SHIFT)
  3570. #define I40E_GL_FCOEPRC(_i) (0x00315200 + ((_i) * 8)) /* _i=0...143 */
  3571. #define I40E_GL_FCOEPRC_MAX_INDEX 143
  3572. #define I40E_GL_FCOEPRC_FCOEPRC_SHIFT 0
  3573. #define I40E_GL_FCOEPRC_FCOEPRC_MASK (0xFFFFFFFF << I40E_GL_FCOEPRC_FCOEPRC_SHIFT)
  3574. #define I40E_GL_FCOEPTC(_i) (0x00344C00 + ((_i) * 8)) /* _i=0...143 */
  3575. #define I40E_GL_FCOEPTC_MAX_INDEX 143
  3576. #define I40E_GL_FCOEPTC_FCOEPTC_SHIFT 0
  3577. #define I40E_GL_FCOEPTC_FCOEPTC_MASK (0xFFFFFFFF << I40E_GL_FCOEPTC_FCOEPTC_SHIFT)
  3578. #define I40E_GL_FCOERPDC(_i) (0x00324000 + ((_i) * 8)) /* _i=0...143 */
  3579. #define I40E_GL_FCOERPDC_MAX_INDEX 143
  3580. #define I40E_GL_FCOERPDC_FCOERPDC_SHIFT 0
  3581. #define I40E_GL_FCOERPDC_FCOERPDC_MASK (0xFFFFFFFF << I40E_GL_FCOERPDC_FCOERPDC_SHIFT)
  3582. #define I40E_GLPRT_BPRCH(_i) (0x003005E4 + ((_i) * 8)) /* _i=0...3 */
  3583. #define I40E_GLPRT_BPRCH_MAX_INDEX 3
  3584. #define I40E_GLPRT_BPRCH_UPRCH_SHIFT 0
  3585. #define I40E_GLPRT_BPRCH_UPRCH_MASK (0xFFFF << I40E_GLPRT_BPRCH_UPRCH_SHIFT)
  3586. #define I40E_GLPRT_BPRCL(_i) (0x003005E0 + ((_i) * 8)) /* _i=0...3 */
  3587. #define I40E_GLPRT_BPRCL_MAX_INDEX 3
  3588. #define I40E_GLPRT_BPRCL_UPRCH_SHIFT 0
  3589. #define I40E_GLPRT_BPRCL_UPRCH_MASK (0xFFFFFFFF << I40E_GLPRT_BPRCL_UPRCH_SHIFT)
  3590. #define I40E_GLPRT_BPTCH(_i) (0x00300A04 + ((_i) * 8)) /* _i=0...3 */
  3591. #define I40E_GLPRT_BPTCH_MAX_INDEX 3
  3592. #define I40E_GLPRT_BPTCH_UPRCH_SHIFT 0
  3593. #define I40E_GLPRT_BPTCH_UPRCH_MASK (0xFFFF << I40E_GLPRT_BPTCH_UPRCH_SHIFT)
  3594. #define I40E_GLPRT_BPTCL(_i) (0x00300A00 + ((_i) * 8)) /* _i=0...3 */
  3595. #define I40E_GLPRT_BPTCL_MAX_INDEX 3
  3596. #define I40E_GLPRT_BPTCL_UPRCH_SHIFT 0
  3597. #define I40E_GLPRT_BPTCL_UPRCH_MASK (0xFFFFFFFF << I40E_GLPRT_BPTCL_UPRCH_SHIFT)
  3598. #define I40E_GLPRT_CRCERRS(_i) (0x00300080 + ((_i) * 8)) /* _i=0...3 */
  3599. #define I40E_GLPRT_CRCERRS_MAX_INDEX 3
  3600. #define I40E_GLPRT_CRCERRS_CRCERRS_SHIFT 0
  3601. #define I40E_GLPRT_CRCERRS_CRCERRS_MASK (0xFFFFFFFF << I40E_GLPRT_CRCERRS_CRCERRS_SHIFT)
  3602. #define I40E_GLPRT_GORCH(_i) (0x00300004 + ((_i) * 8)) /* _i=0...3 */
  3603. #define I40E_GLPRT_GORCH_MAX_INDEX 3
  3604. #define I40E_GLPRT_GORCH_GORCH_SHIFT 0
  3605. #define I40E_GLPRT_GORCH_GORCH_MASK (0xFFFF << I40E_GLPRT_GORCH_GORCH_SHIFT)
  3606. #define I40E_GLPRT_GORCL(_i) (0x00300000 + ((_i) * 8)) /* _i=0...3 */
  3607. #define I40E_GLPRT_GORCL_MAX_INDEX 3
  3608. #define I40E_GLPRT_GORCL_GORCL_SHIFT 0
  3609. #define I40E_GLPRT_GORCL_GORCL_MASK (0xFFFFFFFF << I40E_GLPRT_GORCL_GORCL_SHIFT)
  3610. #define I40E_GLPRT_GOTCH(_i) (0x00300684 + ((_i) * 8)) /* _i=0...3 */
  3611. #define I40E_GLPRT_GOTCH_MAX_INDEX 3
  3612. #define I40E_GLPRT_GOTCH_GOTCH_SHIFT 0
  3613. #define I40E_GLPRT_GOTCH_GOTCH_MASK (0xFFFF << I40E_GLPRT_GOTCH_GOTCH_SHIFT)
  3614. #define I40E_GLPRT_GOTCL(_i) (0x00300680 + ((_i) * 8)) /* _i=0...3 */
  3615. #define I40E_GLPRT_GOTCL_MAX_INDEX 3
  3616. #define I40E_GLPRT_GOTCL_GOTCL_SHIFT 0
  3617. #define I40E_GLPRT_GOTCL_GOTCL_MASK (0xFFFFFFFF << I40E_GLPRT_GOTCL_GOTCL_SHIFT)
  3618. #define I40E_GLPRT_ILLERRC(_i) (0x003000E0 + ((_i) * 8)) /* _i=0...3 */
  3619. #define I40E_GLPRT_ILLERRC_MAX_INDEX 3
  3620. #define I40E_GLPRT_ILLERRC_ILLERRC_SHIFT 0
  3621. #define I40E_GLPRT_ILLERRC_ILLERRC_MASK (0xFFFFFFFF << I40E_GLPRT_ILLERRC_ILLERRC_SHIFT)
  3622. #define I40E_GLPRT_LDPC(_i) (0x00300620 + ((_i) * 8)) /* _i=0...3 */
  3623. #define I40E_GLPRT_LDPC_MAX_INDEX 3
  3624. #define I40E_GLPRT_LDPC_LDPC_SHIFT 0
  3625. #define I40E_GLPRT_LDPC_LDPC_MASK (0xFFFFFFFF << I40E_GLPRT_LDPC_LDPC_SHIFT)
  3626. #define I40E_GLPRT_LXOFFRXC(_i) (0x00300160 + ((_i) * 8)) /* _i=0...3 */
  3627. #define I40E_GLPRT_LXOFFRXC_MAX_INDEX 3
  3628. #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT 0
  3629. #define I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_MASK (0xFFFFFFFF << I40E_GLPRT_LXOFFRXC_LXOFFRXCNT_SHIFT)
  3630. #define I40E_GLPRT_LXOFFTXC(_i) (0x003009A0 + ((_i) * 8)) /* _i=0...3 */
  3631. #define I40E_GLPRT_LXOFFTXC_MAX_INDEX 3
  3632. #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT 0
  3633. #define I40E_GLPRT_LXOFFTXC_LXOFFTXC_MASK (0xFFFFFFFF << I40E_GLPRT_LXOFFTXC_LXOFFTXC_SHIFT)
  3634. #define I40E_GLPRT_LXONRXC(_i) (0x00300140 + ((_i) * 8)) /* _i=0...3 */
  3635. #define I40E_GLPRT_LXONRXC_MAX_INDEX 3
  3636. #define I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT 0
  3637. #define I40E_GLPRT_LXONRXC_LXONRXCNT_MASK (0xFFFFFFFF << I40E_GLPRT_LXONRXC_LXONRXCNT_SHIFT)
  3638. #define I40E_GLPRT_LXONTXC(_i) (0x00300980 + ((_i) * 8)) /* _i=0...3 */
  3639. #define I40E_GLPRT_LXONTXC_MAX_INDEX 3
  3640. #define I40E_GLPRT_LXONTXC_LXONTXC_SHIFT 0
  3641. #define I40E_GLPRT_LXONTXC_LXONTXC_MASK (0xFFFFFFFF << I40E_GLPRT_LXONTXC_LXONTXC_SHIFT)
  3642. #define I40E_GLPRT_MLFC(_i) (0x00300020 + ((_i) * 8)) /* _i=0...3 */
  3643. #define I40E_GLPRT_MLFC_MAX_INDEX 3
  3644. #define I40E_GLPRT_MLFC_MLFC_SHIFT 0
  3645. #define I40E_GLPRT_MLFC_MLFC_MASK (0xFFFFFFFF << I40E_GLPRT_MLFC_MLFC_SHIFT)
  3646. #define I40E_GLPRT_MPRCH(_i) (0x003005C4 + ((_i) * 8)) /* _i=0...3 */
  3647. #define I40E_GLPRT_MPRCH_MAX_INDEX 3
  3648. #define I40E_GLPRT_MPRCH_MPRCH_SHIFT 0
  3649. #define I40E_GLPRT_MPRCH_MPRCH_MASK (0xFFFF << I40E_GLPRT_MPRCH_MPRCH_SHIFT)
  3650. #define I40E_GLPRT_MPRCL(_i) (0x003005C0 + ((_i) * 8)) /* _i=0...3 */
  3651. #define I40E_GLPRT_MPRCL_MAX_INDEX 3
  3652. #define I40E_GLPRT_MPRCL_MPRCL_SHIFT 0
  3653. #define I40E_GLPRT_MPRCL_MPRCL_MASK (0xFFFFFFFF << I40E_GLPRT_MPRCL_MPRCL_SHIFT)
  3654. #define I40E_GLPRT_MPTCH(_i) (0x003009E4 + ((_i) * 8)) /* _i=0...3 */
  3655. #define I40E_GLPRT_MPTCH_MAX_INDEX 3
  3656. #define I40E_GLPRT_MPTCH_MPTCH_SHIFT 0
  3657. #define I40E_GLPRT_MPTCH_MPTCH_MASK (0xFFFF << I40E_GLPRT_MPTCH_MPTCH_SHIFT)
  3658. #define I40E_GLPRT_MPTCL(_i) (0x003009E0 + ((_i) * 8)) /* _i=0...3 */
  3659. #define I40E_GLPRT_MPTCL_MAX_INDEX 3
  3660. #define I40E_GLPRT_MPTCL_MPTCL_SHIFT 0
  3661. #define I40E_GLPRT_MPTCL_MPTCL_MASK (0xFFFFFFFF << I40E_GLPRT_MPTCL_MPTCL_SHIFT)
  3662. #define I40E_GLPRT_MRFC(_i) (0x00300040 + ((_i) * 8)) /* _i=0...3 */
  3663. #define I40E_GLPRT_MRFC_MAX_INDEX 3
  3664. #define I40E_GLPRT_MRFC_MRFC_SHIFT 0
  3665. #define I40E_GLPRT_MRFC_MRFC_MASK (0xFFFFFFFF << I40E_GLPRT_MRFC_MRFC_SHIFT)
  3666. #define I40E_GLPRT_PRC1023H(_i) (0x00300504 + ((_i) * 8)) /* _i=0...3 */
  3667. #define I40E_GLPRT_PRC1023H_MAX_INDEX 3
  3668. #define I40E_GLPRT_PRC1023H_PRC1023H_SHIFT 0
  3669. #define I40E_GLPRT_PRC1023H_PRC1023H_MASK (0xFFFF << I40E_GLPRT_PRC1023H_PRC1023H_SHIFT)
  3670. #define I40E_GLPRT_PRC1023L(_i) (0x00300500 + ((_i) * 8)) /* _i=0...3 */
  3671. #define I40E_GLPRT_PRC1023L_MAX_INDEX 3
  3672. #define I40E_GLPRT_PRC1023L_PRC1023L_SHIFT 0
  3673. #define I40E_GLPRT_PRC1023L_PRC1023L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC1023L_PRC1023L_SHIFT)
  3674. #define I40E_GLPRT_PRC127H(_i) (0x003004A4 + ((_i) * 8)) /* _i=0...3 */
  3675. #define I40E_GLPRT_PRC127H_MAX_INDEX 3
  3676. #define I40E_GLPRT_PRC127H_PRC127H_SHIFT 0
  3677. #define I40E_GLPRT_PRC127H_PRC127H_MASK (0xFFFF << I40E_GLPRT_PRC127H_PRC127H_SHIFT)
  3678. #define I40E_GLPRT_PRC127L(_i) (0x003004A0 + ((_i) * 8)) /* _i=0...3 */
  3679. #define I40E_GLPRT_PRC127L_MAX_INDEX 3
  3680. #define I40E_GLPRT_PRC127L_PRC127L_SHIFT 0
  3681. #define I40E_GLPRT_PRC127L_PRC127L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC127L_PRC127L_SHIFT)
  3682. #define I40E_GLPRT_PRC1522H(_i) (0x00300524 + ((_i) * 8)) /* _i=0...3 */
  3683. #define I40E_GLPRT_PRC1522H_MAX_INDEX 3
  3684. #define I40E_GLPRT_PRC1522H_PRC1522H_SHIFT 0
  3685. #define I40E_GLPRT_PRC1522H_PRC1522H_MASK (0xFFFF << I40E_GLPRT_PRC1522H_PRC1522H_SHIFT)
  3686. #define I40E_GLPRT_PRC1522L(_i) (0x00300520 + ((_i) * 8)) /* _i=0...3 */
  3687. #define I40E_GLPRT_PRC1522L_MAX_INDEX 3
  3688. #define I40E_GLPRT_PRC1522L_PRC1522L_SHIFT 0
  3689. #define I40E_GLPRT_PRC1522L_PRC1522L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC1522L_PRC1522L_SHIFT)
  3690. #define I40E_GLPRT_PRC255H(_i) (0x003004C4 + ((_i) * 8)) /* _i=0...3 */
  3691. #define I40E_GLPRT_PRC255H_MAX_INDEX 3
  3692. #define I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT 0
  3693. #define I40E_GLPRT_PRC255H_PRTPRC255H_MASK (0xFFFF << I40E_GLPRT_PRC255H_PRTPRC255H_SHIFT)
  3694. #define I40E_GLPRT_PRC255L(_i) (0x003004C0 + ((_i) * 8)) /* _i=0...3 */
  3695. #define I40E_GLPRT_PRC255L_MAX_INDEX 3
  3696. #define I40E_GLPRT_PRC255L_PRC255L_SHIFT 0
  3697. #define I40E_GLPRT_PRC255L_PRC255L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC255L_PRC255L_SHIFT)
  3698. #define I40E_GLPRT_PRC511H(_i) (0x003004E4 + ((_i) * 8)) /* _i=0...3 */
  3699. #define I40E_GLPRT_PRC511H_MAX_INDEX 3
  3700. #define I40E_GLPRT_PRC511H_PRC511H_SHIFT 0
  3701. #define I40E_GLPRT_PRC511H_PRC511H_MASK (0xFFFF << I40E_GLPRT_PRC511H_PRC511H_SHIFT)
  3702. #define I40E_GLPRT_PRC511L(_i) (0x003004E0 + ((_i) * 8)) /* _i=0...3 */
  3703. #define I40E_GLPRT_PRC511L_MAX_INDEX 3
  3704. #define I40E_GLPRT_PRC511L_PRC511L_SHIFT 0
  3705. #define I40E_GLPRT_PRC511L_PRC511L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC511L_PRC511L_SHIFT)
  3706. #define I40E_GLPRT_PRC64H(_i) (0x00300484 + ((_i) * 8)) /* _i=0...3 */
  3707. #define I40E_GLPRT_PRC64H_MAX_INDEX 3
  3708. #define I40E_GLPRT_PRC64H_PRC64H_SHIFT 0
  3709. #define I40E_GLPRT_PRC64H_PRC64H_MASK (0xFFFF << I40E_GLPRT_PRC64H_PRC64H_SHIFT)
  3710. #define I40E_GLPRT_PRC64L(_i) (0x00300480 + ((_i) * 8)) /* _i=0...3 */
  3711. #define I40E_GLPRT_PRC64L_MAX_INDEX 3
  3712. #define I40E_GLPRT_PRC64L_PRC64L_SHIFT 0
  3713. #define I40E_GLPRT_PRC64L_PRC64L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC64L_PRC64L_SHIFT)
  3714. #define I40E_GLPRT_PRC9522H(_i) (0x00300544 + ((_i) * 8)) /* _i=0...3 */
  3715. #define I40E_GLPRT_PRC9522H_MAX_INDEX 3
  3716. #define I40E_GLPRT_PRC9522H_PRC1522H_SHIFT 0
  3717. #define I40E_GLPRT_PRC9522H_PRC1522H_MASK (0xFFFF << I40E_GLPRT_PRC9522H_PRC1522H_SHIFT)
  3718. #define I40E_GLPRT_PRC9522L(_i) (0x00300540 + ((_i) * 8)) /* _i=0...3 */
  3719. #define I40E_GLPRT_PRC9522L_MAX_INDEX 3
  3720. #define I40E_GLPRT_PRC9522L_PRC1522L_SHIFT 0
  3721. #define I40E_GLPRT_PRC9522L_PRC1522L_MASK (0xFFFFFFFF << I40E_GLPRT_PRC9522L_PRC1522L_SHIFT)
  3722. #define I40E_GLPRT_PTC1023H(_i) (0x00300724 + ((_i) * 8)) /* _i=0...3 */
  3723. #define I40E_GLPRT_PTC1023H_MAX_INDEX 3
  3724. #define I40E_GLPRT_PTC1023H_PTC1023H_SHIFT 0
  3725. #define I40E_GLPRT_PTC1023H_PTC1023H_MASK (0xFFFF << I40E_GLPRT_PTC1023H_PTC1023H_SHIFT)
  3726. #define I40E_GLPRT_PTC1023L(_i) (0x00300720 + ((_i) * 8)) /* _i=0...3 */
  3727. #define I40E_GLPRT_PTC1023L_MAX_INDEX 3
  3728. #define I40E_GLPRT_PTC1023L_PTC1023L_SHIFT 0
  3729. #define I40E_GLPRT_PTC1023L_PTC1023L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC1023L_PTC1023L_SHIFT)
  3730. #define I40E_GLPRT_PTC127H(_i) (0x003006C4 + ((_i) * 8)) /* _i=0...3 */
  3731. #define I40E_GLPRT_PTC127H_MAX_INDEX 3
  3732. #define I40E_GLPRT_PTC127H_PTC127H_SHIFT 0
  3733. #define I40E_GLPRT_PTC127H_PTC127H_MASK (0xFFFF << I40E_GLPRT_PTC127H_PTC127H_SHIFT)
  3734. #define I40E_GLPRT_PTC127L(_i) (0x003006C0 + ((_i) * 8)) /* _i=0...3 */
  3735. #define I40E_GLPRT_PTC127L_MAX_INDEX 3
  3736. #define I40E_GLPRT_PTC127L_PTC127L_SHIFT 0
  3737. #define I40E_GLPRT_PTC127L_PTC127L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC127L_PTC127L_SHIFT)
  3738. #define I40E_GLPRT_PTC1522H(_i) (0x00300744 + ((_i) * 8)) /* _i=0...3 */
  3739. #define I40E_GLPRT_PTC1522H_MAX_INDEX 3
  3740. #define I40E_GLPRT_PTC1522H_PTC1522H_SHIFT 0
  3741. #define I40E_GLPRT_PTC1522H_PTC1522H_MASK (0xFFFF << I40E_GLPRT_PTC1522H_PTC1522H_SHIFT)
  3742. #define I40E_GLPRT_PTC1522L(_i) (0x00300740 + ((_i) * 8)) /* _i=0...3 */
  3743. #define I40E_GLPRT_PTC1522L_MAX_INDEX 3
  3744. #define I40E_GLPRT_PTC1522L_PTC1522L_SHIFT 0
  3745. #define I40E_GLPRT_PTC1522L_PTC1522L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC1522L_PTC1522L_SHIFT)
  3746. #define I40E_GLPRT_PTC255H(_i) (0x003006E4 + ((_i) * 8)) /* _i=0...3 */
  3747. #define I40E_GLPRT_PTC255H_MAX_INDEX 3
  3748. #define I40E_GLPRT_PTC255H_PTC255H_SHIFT 0
  3749. #define I40E_GLPRT_PTC255H_PTC255H_MASK (0xFFFF << I40E_GLPRT_PTC255H_PTC255H_SHIFT)
  3750. #define I40E_GLPRT_PTC255L(_i) (0x003006E0 + ((_i) * 8)) /* _i=0...3 */
  3751. #define I40E_GLPRT_PTC255L_MAX_INDEX 3
  3752. #define I40E_GLPRT_PTC255L_PTC255L_SHIFT 0
  3753. #define I40E_GLPRT_PTC255L_PTC255L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC255L_PTC255L_SHIFT)
  3754. #define I40E_GLPRT_PTC511H(_i) (0x00300704 + ((_i) * 8)) /* _i=0...3 */
  3755. #define I40E_GLPRT_PTC511H_MAX_INDEX 3
  3756. #define I40E_GLPRT_PTC511H_PTC511H_SHIFT 0
  3757. #define I40E_GLPRT_PTC511H_PTC511H_MASK (0xFFFF << I40E_GLPRT_PTC511H_PTC511H_SHIFT)
  3758. #define I40E_GLPRT_PTC511L(_i) (0x00300700 + ((_i) * 8)) /* _i=0...3 */
  3759. #define I40E_GLPRT_PTC511L_MAX_INDEX 3
  3760. #define I40E_GLPRT_PTC511L_PTC511L_SHIFT 0
  3761. #define I40E_GLPRT_PTC511L_PTC511L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC511L_PTC511L_SHIFT)
  3762. #define I40E_GLPRT_PTC64H(_i) (0x003006A4 + ((_i) * 8)) /* _i=0...3 */
  3763. #define I40E_GLPRT_PTC64H_MAX_INDEX 3
  3764. #define I40E_GLPRT_PTC64H_PTC64H_SHIFT 0
  3765. #define I40E_GLPRT_PTC64H_PTC64H_MASK (0xFFFF << I40E_GLPRT_PTC64H_PTC64H_SHIFT)
  3766. #define I40E_GLPRT_PTC64L(_i) (0x003006A0 + ((_i) * 8)) /* _i=0...3 */
  3767. #define I40E_GLPRT_PTC64L_MAX_INDEX 3
  3768. #define I40E_GLPRT_PTC64L_PTC64L_SHIFT 0
  3769. #define I40E_GLPRT_PTC64L_PTC64L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC64L_PTC64L_SHIFT)
  3770. #define I40E_GLPRT_PTC9522H(_i) (0x00300764 + ((_i) * 8)) /* _i=0...3 */
  3771. #define I40E_GLPRT_PTC9522H_MAX_INDEX 3
  3772. #define I40E_GLPRT_PTC9522H_PTC9522H_SHIFT 0
  3773. #define I40E_GLPRT_PTC9522H_PTC9522H_MASK (0xFFFF << I40E_GLPRT_PTC9522H_PTC9522H_SHIFT)
  3774. #define I40E_GLPRT_PTC9522L(_i) (0x00300760 + ((_i) * 8)) /* _i=0...3 */
  3775. #define I40E_GLPRT_PTC9522L_MAX_INDEX 3
  3776. #define I40E_GLPRT_PTC9522L_PTC9522L_SHIFT 0
  3777. #define I40E_GLPRT_PTC9522L_PTC9522L_MASK (0xFFFFFFFF << I40E_GLPRT_PTC9522L_PTC9522L_SHIFT)
  3778. #define I40E_GLPRT_PXOFFRXC(_i, _j) (0x00300280 + ((_i) * 8 + (_j) * 32))
  3779. #define I40E_GLPRT_PXOFFRXC_MAX_INDEX 3
  3780. #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT 0
  3781. #define I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_MASK (0xFFFFFFFF << I40E_GLPRT_PXOFFRXC_PRPXOFFRXCNT_SHIFT)
  3782. #define I40E_GLPRT_PXOFFTXC(_i, _j) (0x00300880 + ((_i) * 8 + (_j) * 32))
  3783. #define I40E_GLPRT_PXOFFTXC_MAX_INDEX 3
  3784. #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT 0
  3785. #define I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_MASK (0xFFFFFFFF << I40E_GLPRT_PXOFFTXC_PRPXOFFTXCNT_SHIFT)
  3786. #define I40E_GLPRT_PXONRXC(_i, _j) (0x00300180 + ((_i) * 8 + (_j) * 32))
  3787. #define I40E_GLPRT_PXONRXC_MAX_INDEX 3
  3788. #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT 0
  3789. #define I40E_GLPRT_PXONRXC_PRPXONRXCNT_MASK (0xFFFFFFFF << I40E_GLPRT_PXONRXC_PRPXONRXCNT_SHIFT)
  3790. #define I40E_GLPRT_PXONTXC(_i, _j) (0x00300780 + ((_i) * 8 + (_j) * 32))
  3791. #define I40E_GLPRT_PXONTXC_MAX_INDEX 3
  3792. #define I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT 0
  3793. #define I40E_GLPRT_PXONTXC_PRPXONTXC_MASK (0xFFFFFFFF << I40E_GLPRT_PXONTXC_PRPXONTXC_SHIFT)
  3794. #define I40E_GLPRT_RDPC(_i) (0x00300600 + ((_i) * 8)) /* _i=0...3 */
  3795. #define I40E_GLPRT_RDPC_MAX_INDEX 3
  3796. #define I40E_GLPRT_RDPC_RDPC_SHIFT 0
  3797. #define I40E_GLPRT_RDPC_RDPC_MASK (0xFFFFFFFF << I40E_GLPRT_RDPC_RDPC_SHIFT)
  3798. #define I40E_GLPRT_RFC(_i) (0x00300560 + ((_i) * 8)) /* _i=0...3 */
  3799. #define I40E_GLPRT_RFC_MAX_INDEX 3
  3800. #define I40E_GLPRT_RFC_RFC_SHIFT 0
  3801. #define I40E_GLPRT_RFC_RFC_MASK (0xFFFFFFFF << I40E_GLPRT_RFC_RFC_SHIFT)
  3802. #define I40E_GLPRT_RJC(_i) (0x00300580 + ((_i) * 8)) /* _i=0...3 */
  3803. #define I40E_GLPRT_RJC_MAX_INDEX 3
  3804. #define I40E_GLPRT_RJC_RJC_SHIFT 0
  3805. #define I40E_GLPRT_RJC_RJC_MASK (0xFFFFFFFF << I40E_GLPRT_RJC_RJC_SHIFT)
  3806. #define I40E_GLPRT_RLEC(_i) (0x003000A0 + ((_i) * 8)) /* _i=0...3 */
  3807. #define I40E_GLPRT_RLEC_MAX_INDEX 3
  3808. #define I40E_GLPRT_RLEC_RLEC_SHIFT 0
  3809. #define I40E_GLPRT_RLEC_RLEC_MASK (0xFFFFFFFF << I40E_GLPRT_RLEC_RLEC_SHIFT)
  3810. #define I40E_GLPRT_ROC(_i) (0x00300120 + ((_i) * 8)) /* _i=0...3 */
  3811. #define I40E_GLPRT_ROC_MAX_INDEX 3
  3812. #define I40E_GLPRT_ROC_ROC_SHIFT 0
  3813. #define I40E_GLPRT_ROC_ROC_MASK (0xFFFFFFFF << I40E_GLPRT_ROC_ROC_SHIFT)
  3814. #define I40E_GLPRT_RUC(_i) (0x00300100 + ((_i) * 8)) /* _i=0...3 */
  3815. #define I40E_GLPRT_RUC_MAX_INDEX 3
  3816. #define I40E_GLPRT_RUC_RUC_SHIFT 0
  3817. #define I40E_GLPRT_RUC_RUC_MASK (0xFFFFFFFF << I40E_GLPRT_RUC_RUC_SHIFT)
  3818. #define I40E_GLPRT_RUPP(_i) (0x00300660 + ((_i) * 8)) /* _i=0...3 */
  3819. #define I40E_GLPRT_RUPP_MAX_INDEX 3
  3820. #define I40E_GLPRT_RUPP_RUPP_SHIFT 0
  3821. #define I40E_GLPRT_RUPP_RUPP_MASK (0xFFFFFFFF << I40E_GLPRT_RUPP_RUPP_SHIFT)
  3822. #define I40E_GLPRT_RXON2OFFCNT(_i, _j) (0x00300380 + ((_i) * 8 + (_j) * 32))
  3823. #define I40E_GLPRT_RXON2OFFCNT_MAX_INDEX 3
  3824. #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT 0
  3825. #define I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_MASK (0xFFFFFFFF << I40E_GLPRT_RXON2OFFCNT_PRRXON2OFFCNT_SHIFT)
  3826. #define I40E_GLPRT_STDC(_i) (0x00300640 + ((_i) * 8)) /* _i=0...3 */
  3827. #define I40E_GLPRT_STDC_MAX_INDEX 3
  3828. #define I40E_GLPRT_STDC_STDC_SHIFT 0
  3829. #define I40E_GLPRT_STDC_STDC_MASK (0xFFFFFFFF << I40E_GLPRT_STDC_STDC_SHIFT)
  3830. #define I40E_GLPRT_TDOLD(_i) (0x00300A20 + ((_i) * 8)) /* _i=0...3 */
  3831. #define I40E_GLPRT_TDOLD_MAX_INDEX 3
  3832. #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT 0
  3833. #define I40E_GLPRT_TDOLD_GLPRT_TDOLD_MASK (0xFFFFFFFF << I40E_GLPRT_TDOLD_GLPRT_TDOLD_SHIFT)
  3834. #define I40E_GLPRT_TDPC(_i) (0x00375400 + ((_i) * 8)) /* _i=0...3 */
  3835. #define I40E_GLPRT_TDPC_MAX_INDEX 3
  3836. #define I40E_GLPRT_TDPC_TDPC_SHIFT 0
  3837. #define I40E_GLPRT_TDPC_TDPC_MASK (0xFFFFFFFF << I40E_GLPRT_TDPC_TDPC_SHIFT)
  3838. #define I40E_GLPRT_UPRCH(_i) (0x003005A4 + ((_i) * 8)) /* _i=0...3 */
  3839. #define I40E_GLPRT_UPRCH_MAX_INDEX 3
  3840. #define I40E_GLPRT_UPRCH_UPRCH_SHIFT 0
  3841. #define I40E_GLPRT_UPRCH_UPRCH_MASK (0xFFFF << I40E_GLPRT_UPRCH_UPRCH_SHIFT)
  3842. #define I40E_GLPRT_UPRCL(_i) (0x003005A0 + ((_i) * 8)) /* _i=0...3 */
  3843. #define I40E_GLPRT_UPRCL_MAX_INDEX 3
  3844. #define I40E_GLPRT_UPRCL_UPRCL_SHIFT 0
  3845. #define I40E_GLPRT_UPRCL_UPRCL_MASK (0xFFFFFFFF << I40E_GLPRT_UPRCL_UPRCL_SHIFT)
  3846. #define I40E_GLPRT_UPTCH(_i) (0x003009C4 + ((_i) * 8)) /* _i=0...3 */
  3847. #define I40E_GLPRT_UPTCH_MAX_INDEX 3
  3848. #define I40E_GLPRT_UPTCH_UPTCH_SHIFT 0
  3849. #define I40E_GLPRT_UPTCH_UPTCH_MASK (0xFFFF << I40E_GLPRT_UPTCH_UPTCH_SHIFT)
  3850. #define I40E_GLPRT_UPTCL(_i) (0x003009C0 + ((_i) * 8)) /* _i=0...3 */
  3851. #define I40E_GLPRT_UPTCL_MAX_INDEX 3
  3852. #define I40E_GLPRT_UPTCL_VUPTCH_SHIFT 0
  3853. #define I40E_GLPRT_UPTCL_VUPTCH_MASK (0xFFFFFFFF << I40E_GLPRT_UPTCL_VUPTCH_SHIFT)
  3854. #define I40E_GLSW_BPRCH(_i) (0x00370104 + ((_i) * 8)) /* _i=0...15 */
  3855. #define I40E_GLSW_BPRCH_MAX_INDEX 15
  3856. #define I40E_GLSW_BPRCH_BPRCH_SHIFT 0
  3857. #define I40E_GLSW_BPRCH_BPRCH_MASK (0xFFFF << I40E_GLSW_BPRCH_BPRCH_SHIFT)
  3858. #define I40E_GLSW_BPRCL(_i) (0x00370100 + ((_i) * 8)) /* _i=0...15 */
  3859. #define I40E_GLSW_BPRCL_MAX_INDEX 15
  3860. #define I40E_GLSW_BPRCL_BPRCL_SHIFT 0
  3861. #define I40E_GLSW_BPRCL_BPRCL_MASK (0xFFFFFFFF << I40E_GLSW_BPRCL_BPRCL_SHIFT)
  3862. #define I40E_GLSW_BPTCH(_i) (0x00340104 + ((_i) * 8)) /* _i=0...15 */
  3863. #define I40E_GLSW_BPTCH_MAX_INDEX 15
  3864. #define I40E_GLSW_BPTCH_BPTCH_SHIFT 0
  3865. #define I40E_GLSW_BPTCH_BPTCH_MASK (0xFFFF << I40E_GLSW_BPTCH_BPTCH_SHIFT)
  3866. #define I40E_GLSW_BPTCL(_i) (0x00340100 + ((_i) * 8)) /* _i=0...15 */
  3867. #define I40E_GLSW_BPTCL_MAX_INDEX 15
  3868. #define I40E_GLSW_BPTCL_BPTCL_SHIFT 0
  3869. #define I40E_GLSW_BPTCL_BPTCL_MASK (0xFFFFFFFF << I40E_GLSW_BPTCL_BPTCL_SHIFT)
  3870. #define I40E_GLSW_GORCH(_i) (0x0035C004 + ((_i) * 8)) /* _i=0...15 */
  3871. #define I40E_GLSW_GORCH_MAX_INDEX 15
  3872. #define I40E_GLSW_GORCH_GORCH_SHIFT 0
  3873. #define I40E_GLSW_GORCH_GORCH_MASK (0xFFFF << I40E_GLSW_GORCH_GORCH_SHIFT)
  3874. #define I40E_GLSW_GORCL(_i) (0x0035c000 + ((_i) * 8)) /* _i=0...15 */
  3875. #define I40E_GLSW_GORCL_MAX_INDEX 15
  3876. #define I40E_GLSW_GORCL_GORCL_SHIFT 0
  3877. #define I40E_GLSW_GORCL_GORCL_MASK (0xFFFFFFFF << I40E_GLSW_GORCL_GORCL_SHIFT)
  3878. #define I40E_GLSW_GOTCH(_i) (0x0032C004 + ((_i) * 8)) /* _i=0...15 */
  3879. #define I40E_GLSW_GOTCH_MAX_INDEX 15
  3880. #define I40E_GLSW_GOTCH_GOTCH_SHIFT 0
  3881. #define I40E_GLSW_GOTCH_GOTCH_MASK (0xFFFF << I40E_GLSW_GOTCH_GOTCH_SHIFT)
  3882. #define I40E_GLSW_GOTCL(_i) (0x0032c000 + ((_i) * 8)) /* _i=0...15 */
  3883. #define I40E_GLSW_GOTCL_MAX_INDEX 15
  3884. #define I40E_GLSW_GOTCL_GOTCL_SHIFT 0
  3885. #define I40E_GLSW_GOTCL_GOTCL_MASK (0xFFFFFFFF << I40E_GLSW_GOTCL_GOTCL_SHIFT)
  3886. #define I40E_GLSW_MPRCH(_i) (0x00370084 + ((_i) * 8)) /* _i=0...15 */
  3887. #define I40E_GLSW_MPRCH_MAX_INDEX 15
  3888. #define I40E_GLSW_MPRCH_MPRCH_SHIFT 0
  3889. #define I40E_GLSW_MPRCH_MPRCH_MASK (0xFFFF << I40E_GLSW_MPRCH_MPRCH_SHIFT)
  3890. #define I40E_GLSW_MPRCL(_i) (0x00370080 + ((_i) * 8)) /* _i=0...15 */
  3891. #define I40E_GLSW_MPRCL_MAX_INDEX 15
  3892. #define I40E_GLSW_MPRCL_MPRCL_SHIFT 0
  3893. #define I40E_GLSW_MPRCL_MPRCL_MASK (0xFFFFFFFF << I40E_GLSW_MPRCL_MPRCL_SHIFT)
  3894. #define I40E_GLSW_MPTCH(_i) (0x00340084 + ((_i) * 8)) /* _i=0...15 */
  3895. #define I40E_GLSW_MPTCH_MAX_INDEX 15
  3896. #define I40E_GLSW_MPTCH_MPTCH_SHIFT 0
  3897. #define I40E_GLSW_MPTCH_MPTCH_MASK (0xFFFF << I40E_GLSW_MPTCH_MPTCH_SHIFT)
  3898. #define I40E_GLSW_MPTCL(_i) (0x00340080 + ((_i) * 8)) /* _i=0...15 */
  3899. #define I40E_GLSW_MPTCL_MAX_INDEX 15
  3900. #define I40E_GLSW_MPTCL_MPTCL_SHIFT 0
  3901. #define I40E_GLSW_MPTCL_MPTCL_MASK (0xFFFFFFFF << I40E_GLSW_MPTCL_MPTCL_SHIFT)
  3902. #define I40E_GLSW_RUPP(_i) (0x00370180 + ((_i) * 8)) /* _i=0...15 */
  3903. #define I40E_GLSW_RUPP_MAX_INDEX 15
  3904. #define I40E_GLSW_RUPP_RUPP_SHIFT 0
  3905. #define I40E_GLSW_RUPP_RUPP_MASK (0xFFFFFFFF << I40E_GLSW_RUPP_RUPP_SHIFT)
  3906. #define I40E_GLSW_TDPC(_i) (0x00348000 + ((_i) * 8)) /* _i=0...15 */
  3907. #define I40E_GLSW_TDPC_MAX_INDEX 15
  3908. #define I40E_GLSW_TDPC_TDPC_SHIFT 0
  3909. #define I40E_GLSW_TDPC_TDPC_MASK (0xFFFFFFFF << I40E_GLSW_TDPC_TDPC_SHIFT)
  3910. #define I40E_GLSW_UPRCH(_i) (0x00370004 + ((_i) * 8)) /* _i=0...15 */
  3911. #define I40E_GLSW_UPRCH_MAX_INDEX 15
  3912. #define I40E_GLSW_UPRCH_UPRCH_SHIFT 0
  3913. #define I40E_GLSW_UPRCH_UPRCH_MASK (0xFFFF << I40E_GLSW_UPRCH_UPRCH_SHIFT)
  3914. #define I40E_GLSW_UPRCL(_i) (0x00370000 + ((_i) * 8)) /* _i=0...15 */
  3915. #define I40E_GLSW_UPRCL_MAX_INDEX 15
  3916. #define I40E_GLSW_UPRCL_UPRCL_SHIFT 0
  3917. #define I40E_GLSW_UPRCL_UPRCL_MASK (0xFFFFFFFF << I40E_GLSW_UPRCL_UPRCL_SHIFT)
  3918. #define I40E_GLSW_UPTCH(_i) (0x00340004 + ((_i) * 8)) /* _i=0...15 */
  3919. #define I40E_GLSW_UPTCH_MAX_INDEX 15
  3920. #define I40E_GLSW_UPTCH_UPTCH_SHIFT 0
  3921. #define I40E_GLSW_UPTCH_UPTCH_MASK (0xFFFF << I40E_GLSW_UPTCH_UPTCH_SHIFT)
  3922. #define I40E_GLSW_UPTCL(_i) (0x00340000 + ((_i) * 8)) /* _i=0...15 */
  3923. #define I40E_GLSW_UPTCL_MAX_INDEX 15
  3924. #define I40E_GLSW_UPTCL_UPTCL_SHIFT 0
  3925. #define I40E_GLSW_UPTCL_UPTCL_MASK (0xFFFFFFFF << I40E_GLSW_UPTCL_UPTCL_SHIFT)
  3926. #define I40E_GLV_BPRCH(_i) (0x0036D804 + ((_i) * 8)) /* _i=0...383 */
  3927. #define I40E_GLV_BPRCH_MAX_INDEX 383
  3928. #define I40E_GLV_BPRCH_BPRCH_SHIFT 0
  3929. #define I40E_GLV_BPRCH_BPRCH_MASK (0xFFFF << I40E_GLV_BPRCH_BPRCH_SHIFT)
  3930. #define I40E_GLV_BPRCL(_i) (0x0036d800 + ((_i) * 8)) /* _i=0...383 */
  3931. #define I40E_GLV_BPRCL_MAX_INDEX 383
  3932. #define I40E_GLV_BPRCL_BPRCL_SHIFT 0
  3933. #define I40E_GLV_BPRCL_BPRCL_MASK (0xFFFFFFFF << I40E_GLV_BPRCL_BPRCL_SHIFT)
  3934. #define I40E_GLV_BPTCH(_i) (0x0033D804 + ((_i) * 8)) /* _i=0...383 */
  3935. #define I40E_GLV_BPTCH_MAX_INDEX 383
  3936. #define I40E_GLV_BPTCH_BPTCH_SHIFT 0
  3937. #define I40E_GLV_BPTCH_BPTCH_MASK (0xFFFF << I40E_GLV_BPTCH_BPTCH_SHIFT)
  3938. #define I40E_GLV_BPTCL(_i) (0x0033d800 + ((_i) * 8)) /* _i=0...383 */
  3939. #define I40E_GLV_BPTCL_MAX_INDEX 383
  3940. #define I40E_GLV_BPTCL_BPTCL_SHIFT 0
  3941. #define I40E_GLV_BPTCL_BPTCL_MASK (0xFFFFFFFF << I40E_GLV_BPTCL_BPTCL_SHIFT)
  3942. #define I40E_GLV_GORCH(_i) (0x00358004 + ((_i) * 8)) /* _i=0...383 */
  3943. #define I40E_GLV_GORCH_MAX_INDEX 383
  3944. #define I40E_GLV_GORCH_GORCH_SHIFT 0
  3945. #define I40E_GLV_GORCH_GORCH_MASK (0xFFFF << I40E_GLV_GORCH_GORCH_SHIFT)
  3946. #define I40E_GLV_GORCL(_i) (0x00358000 + ((_i) * 8)) /* _i=0...383 */
  3947. #define I40E_GLV_GORCL_MAX_INDEX 383
  3948. #define I40E_GLV_GORCL_GORCL_SHIFT 0
  3949. #define I40E_GLV_GORCL_GORCL_MASK (0xFFFFFFFF << I40E_GLV_GORCL_GORCL_SHIFT)
  3950. #define I40E_GLV_GOTCH(_i) (0x00328004 + ((_i) * 8)) /* _i=0...383 */
  3951. #define I40E_GLV_GOTCH_MAX_INDEX 383
  3952. #define I40E_GLV_GOTCH_GOTCH_SHIFT 0
  3953. #define I40E_GLV_GOTCH_GOTCH_MASK (0xFFFF << I40E_GLV_GOTCH_GOTCH_SHIFT)
  3954. #define I40E_GLV_GOTCL(_i) (0x00328000 + ((_i) * 8)) /* _i=0...383 */
  3955. #define I40E_GLV_GOTCL_MAX_INDEX 383
  3956. #define I40E_GLV_GOTCL_GOTCL_SHIFT 0
  3957. #define I40E_GLV_GOTCL_GOTCL_MASK (0xFFFFFFFF << I40E_GLV_GOTCL_GOTCL_SHIFT)
  3958. #define I40E_GLV_MPRCH(_i) (0x0036CC04 + ((_i) * 8)) /* _i=0...383 */
  3959. #define I40E_GLV_MPRCH_MAX_INDEX 383
  3960. #define I40E_GLV_MPRCH_MPRCH_SHIFT 0
  3961. #define I40E_GLV_MPRCH_MPRCH_MASK (0xFFFF << I40E_GLV_MPRCH_MPRCH_SHIFT)
  3962. #define I40E_GLV_MPRCL(_i) (0x0036cc00 + ((_i) * 8)) /* _i=0...383 */
  3963. #define I40E_GLV_MPRCL_MAX_INDEX 383
  3964. #define I40E_GLV_MPRCL_MPRCL_SHIFT 0
  3965. #define I40E_GLV_MPRCL_MPRCL_MASK (0xFFFFFFFF << I40E_GLV_MPRCL_MPRCL_SHIFT)
  3966. #define I40E_GLV_MPTCH(_i) (0x0033CC04 + ((_i) * 8)) /* _i=0...383 */
  3967. #define I40E_GLV_MPTCH_MAX_INDEX 383
  3968. #define I40E_GLV_MPTCH_MPTCH_SHIFT 0
  3969. #define I40E_GLV_MPTCH_MPTCH_MASK (0xFFFF << I40E_GLV_MPTCH_MPTCH_SHIFT)
  3970. #define I40E_GLV_MPTCL(_i) (0x0033cc00 + ((_i) * 8)) /* _i=0...383 */
  3971. #define I40E_GLV_MPTCL_MAX_INDEX 383
  3972. #define I40E_GLV_MPTCL_MPTCL_SHIFT 0
  3973. #define I40E_GLV_MPTCL_MPTCL_MASK (0xFFFFFFFF << I40E_GLV_MPTCL_MPTCL_SHIFT)
  3974. #define I40E_GLV_RDPC(_i) (0x00310000 + ((_i) * 8)) /* _i=0...383 */
  3975. #define I40E_GLV_RDPC_MAX_INDEX 383
  3976. #define I40E_GLV_RDPC_RDPC_SHIFT 0
  3977. #define I40E_GLV_RDPC_RDPC_MASK (0xFFFFFFFF << I40E_GLV_RDPC_RDPC_SHIFT)
  3978. #define I40E_GLV_RUPP(_i) (0x0036E400 + ((_i) * 8)) /* _i=0...383 */
  3979. #define I40E_GLV_RUPP_MAX_INDEX 383
  3980. #define I40E_GLV_RUPP_RUPP_SHIFT 0
  3981. #define I40E_GLV_RUPP_RUPP_MASK (0xFFFFFFFF << I40E_GLV_RUPP_RUPP_SHIFT)
  3982. #define I40E_GLV_TEPC(_VSI) (0x00344000 + ((_VSI) * 8)) /* _i=0...383 */
  3983. #define I40E_GLV_TEPC_MAX_INDEX 383
  3984. #define I40E_GLV_TEPC_TEPC_SHIFT 0
  3985. #define I40E_GLV_TEPC_TEPC_MASK (0xFFFFFFFF << I40E_GLV_TEPC_TEPC_SHIFT)
  3986. #define I40E_GLV_UPRCH(_i) (0x0036C004 + ((_i) * 8)) /* _i=0...383 */
  3987. #define I40E_GLV_UPRCH_MAX_INDEX 383
  3988. #define I40E_GLV_UPRCH_UPRCH_SHIFT 0
  3989. #define I40E_GLV_UPRCH_UPRCH_MASK (0xFFFF << I40E_GLV_UPRCH_UPRCH_SHIFT)
  3990. #define I40E_GLV_UPRCL(_i) (0x0036c000 + ((_i) * 8)) /* _i=0...383 */
  3991. #define I40E_GLV_UPRCL_MAX_INDEX 383
  3992. #define I40E_GLV_UPRCL_UPRCL_SHIFT 0
  3993. #define I40E_GLV_UPRCL_UPRCL_MASK (0xFFFFFFFF << I40E_GLV_UPRCL_UPRCL_SHIFT)
  3994. #define I40E_GLV_UPTCH(_i) (0x0033C004 + ((_i) * 8)) /* _i=0...383 */
  3995. #define I40E_GLV_UPTCH_MAX_INDEX 383
  3996. #define I40E_GLV_UPTCH_GLVUPTCH_SHIFT 0
  3997. #define I40E_GLV_UPTCH_GLVUPTCH_MASK (0xFFFF << I40E_GLV_UPTCH_GLVUPTCH_SHIFT)
  3998. #define I40E_GLV_UPTCL(_i) (0x0033c000 + ((_i) * 8)) /* _i=0...383 */
  3999. #define I40E_GLV_UPTCL_MAX_INDEX 383
  4000. #define I40E_GLV_UPTCL_UPTCL_SHIFT 0
  4001. #define I40E_GLV_UPTCL_UPTCL_MASK (0xFFFFFFFF << I40E_GLV_UPTCL_UPTCL_SHIFT)
  4002. #define I40E_GLVEBTC_RBCH(_i, _j) (0x00364004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4003. #define I40E_GLVEBTC_RBCH_MAX_INDEX 7
  4004. #define I40E_GLVEBTC_RBCH_TCBCH_SHIFT 0
  4005. #define I40E_GLVEBTC_RBCH_TCBCH_MASK (0xFFFF << I40E_GLVEBTC_RBCH_TCBCH_SHIFT)
  4006. #define I40E_GLVEBTC_RBCL(_i, _j) (0x00364000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4007. #define I40E_GLVEBTC_RBCL_MAX_INDEX 7
  4008. #define I40E_GLVEBTC_RBCL_TCBCL_SHIFT 0
  4009. #define I40E_GLVEBTC_RBCL_TCBCL_MASK (0xFFFFFFFF << I40E_GLVEBTC_RBCL_TCBCL_SHIFT)
  4010. #define I40E_GLVEBTC_RPCH(_i, _j) (0x00368004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4011. #define I40E_GLVEBTC_RPCH_MAX_INDEX 7
  4012. #define I40E_GLVEBTC_RPCH_TCPCH_SHIFT 0
  4013. #define I40E_GLVEBTC_RPCH_TCPCH_MASK (0xFFFF << I40E_GLVEBTC_RPCH_TCPCH_SHIFT)
  4014. #define I40E_GLVEBTC_RPCL(_i, _j) (0x00368000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4015. #define I40E_GLVEBTC_RPCL_MAX_INDEX 7
  4016. #define I40E_GLVEBTC_RPCL_TCPCL_SHIFT 0
  4017. #define I40E_GLVEBTC_RPCL_TCPCL_MASK (0xFFFFFFFF << I40E_GLVEBTC_RPCL_TCPCL_SHIFT)
  4018. #define I40E_GLVEBTC_TBCH(_i, _j) (0x00334004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4019. #define I40E_GLVEBTC_TBCH_MAX_INDEX 7
  4020. #define I40E_GLVEBTC_TBCH_TCBCH_SHIFT 0
  4021. #define I40E_GLVEBTC_TBCH_TCBCH_MASK (0xFFFF << I40E_GLVEBTC_TBCH_TCBCH_SHIFT)
  4022. #define I40E_GLVEBTC_TBCL(_i, _j) (0x00334000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4023. #define I40E_GLVEBTC_TBCL_MAX_INDEX 7
  4024. #define I40E_GLVEBTC_TBCL_TCBCL_SHIFT 0
  4025. #define I40E_GLVEBTC_TBCL_TCBCL_MASK (0xFFFFFFFF << I40E_GLVEBTC_TBCL_TCBCL_SHIFT)
  4026. #define I40E_GLVEBTC_TPCH(_i, _j) (0x00338004 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4027. #define I40E_GLVEBTC_TPCH_MAX_INDEX 7
  4028. #define I40E_GLVEBTC_TPCH_TCPCH_SHIFT 0
  4029. #define I40E_GLVEBTC_TPCH_TCPCH_MASK (0xFFFF << I40E_GLVEBTC_TPCH_TCPCH_SHIFT)
  4030. #define I40E_GLVEBTC_TPCL(_i, _j) (0x00338000 + ((_i) * 8 + (_j) * 64)) /* _i=0...7, _j=0...15 */
  4031. #define I40E_GLVEBTC_TPCL_MAX_INDEX 7
  4032. #define I40E_GLVEBTC_TPCL_TCPCL_SHIFT 0
  4033. #define I40E_GLVEBTC_TPCL_TCPCL_MASK (0xFFFFFFFF << I40E_GLVEBTC_TPCL_TCPCL_SHIFT)
  4034. #define I40E_GLVEBVL_BPCH(_i) (0x00374804 + ((_i) * 8)) /* _i=0...127 */
  4035. #define I40E_GLVEBVL_BPCH_MAX_INDEX 127
  4036. #define I40E_GLVEBVL_BPCH_VLBPCH_SHIFT 0
  4037. #define I40E_GLVEBVL_BPCH_VLBPCH_MASK (0xFFFF << I40E_GLVEBVL_BPCH_VLBPCH_SHIFT)
  4038. #define I40E_GLVEBVL_BPCL(_i) (0x00374800 + ((_i) * 8)) /* _i=0...127 */
  4039. #define I40E_GLVEBVL_BPCL_MAX_INDEX 127
  4040. #define I40E_GLVEBVL_BPCL_VLBPCL_SHIFT 0
  4041. #define I40E_GLVEBVL_BPCL_VLBPCL_MASK (0xFFFFFFFF << I40E_GLVEBVL_BPCL_VLBPCL_SHIFT)
  4042. #define I40E_GLVEBVL_GORCH(_i) (0x00360004 + ((_i) * 8)) /* _i=0...127 */
  4043. #define I40E_GLVEBVL_GORCH_MAX_INDEX 127
  4044. #define I40E_GLVEBVL_GORCH_VLBCH_SHIFT 0
  4045. #define I40E_GLVEBVL_GORCH_VLBCH_MASK (0xFFFF << I40E_GLVEBVL_GORCH_VLBCH_SHIFT)
  4046. #define I40E_GLVEBVL_GORCL(_i) (0x00360000 + ((_i) * 8)) /* _i=0...127 */
  4047. #define I40E_GLVEBVL_GORCL_MAX_INDEX 127
  4048. #define I40E_GLVEBVL_GORCL_VLBCL_SHIFT 0
  4049. #define I40E_GLVEBVL_GORCL_VLBCL_MASK (0xFFFFFFFF << I40E_GLVEBVL_GORCL_VLBCL_SHIFT)
  4050. #define I40E_GLVEBVL_GOTCH(_i) (0x00330004 + ((_i) * 8)) /* _i=0...127 */
  4051. #define I40E_GLVEBVL_GOTCH_MAX_INDEX 127
  4052. #define I40E_GLVEBVL_GOTCH_VLBCH_SHIFT 0
  4053. #define I40E_GLVEBVL_GOTCH_VLBCH_MASK (0xFFFF << I40E_GLVEBVL_GOTCH_VLBCH_SHIFT)
  4054. #define I40E_GLVEBVL_GOTCL(_i) (0x00330000 + ((_i) * 8)) /* _i=0...127 */
  4055. #define I40E_GLVEBVL_GOTCL_MAX_INDEX 127
  4056. #define I40E_GLVEBVL_GOTCL_VLBCL_SHIFT 0
  4057. #define I40E_GLVEBVL_GOTCL_VLBCL_MASK (0xFFFFFFFF << I40E_GLVEBVL_GOTCL_VLBCL_SHIFT)
  4058. #define I40E_GLVEBVL_MPCH(_i) (0x00374404 + ((_i) * 8)) /* _i=0...127 */
  4059. #define I40E_GLVEBVL_MPCH_MAX_INDEX 127
  4060. #define I40E_GLVEBVL_MPCH_VLMPCH_SHIFT 0
  4061. #define I40E_GLVEBVL_MPCH_VLMPCH_MASK (0xFFFF << I40E_GLVEBVL_MPCH_VLMPCH_SHIFT)
  4062. #define I40E_GLVEBVL_MPCL(_i) (0x00374400 + ((_i) * 8)) /* _i=0...127 */
  4063. #define I40E_GLVEBVL_MPCL_MAX_INDEX 127
  4064. #define I40E_GLVEBVL_MPCL_VLMPCL_SHIFT 0
  4065. #define I40E_GLVEBVL_MPCL_VLMPCL_MASK (0xFFFFFFFF << I40E_GLVEBVL_MPCL_VLMPCL_SHIFT)
  4066. #define I40E_GLVEBVL_UPCH(_i) (0x00374004 + ((_i) * 8)) /* _i=0...127 */
  4067. #define I40E_GLVEBVL_UPCH_MAX_INDEX 127
  4068. #define I40E_GLVEBVL_UPCH_VLUPCH_SHIFT 0
  4069. #define I40E_GLVEBVL_UPCH_VLUPCH_MASK (0xFFFF << I40E_GLVEBVL_UPCH_VLUPCH_SHIFT)
  4070. #define I40E_GLVEBVL_UPCL(_i) (0x00374000 + ((_i) * 8)) /* _i=0...127 */
  4071. #define I40E_GLVEBVL_UPCL_MAX_INDEX 127
  4072. #define I40E_GLVEBVL_UPCL_VLUPCL_SHIFT 0
  4073. #define I40E_GLVEBVL_UPCL_VLUPCL_MASK (0xFFFFFFFF << I40E_GLVEBVL_UPCL_VLUPCL_SHIFT)
  4074. #define I40E_GL_MTG_FLU_MSK_H 0x00269F4C
  4075. #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT 0
  4076. #define I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_MASK (0xFFFF << I40E_GL_MTG_FLU_MSK_H_MASK_HIGH_SHIFT)
  4077. #define I40E_GL_MTG_FLU_MSK_L 0x00269F44
  4078. #define I40E_GL_MTG_FLU_MSK_L_MASK_LOW_SHIFT 0
  4079. #define I40E_GL_MTG_FLU_MSK_L_MASK_LOW_MASK (0xFFFFFFFF << I40E_GL_MTG_FLU_MSK_L_MASK_LOW_SHIFT)
  4080. #define I40E_GL_SWR_DEF_ACT(_i) (0x0026CF00 + ((_i) * 4)) /* _i=0...25 */
  4081. #define I40E_GL_SWR_DEF_ACT_MAX_INDEX 25
  4082. #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT 0
  4083. #define I40E_GL_SWR_DEF_ACT_DEF_ACTION_MASK (0xFFFFFFFF << I40E_GL_SWR_DEF_ACT_DEF_ACTION_SHIFT)
  4084. #define I40E_GL_SWR_DEF_ACT_EN 0x0026CF84
  4085. #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT 0
  4086. #define I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_MASK (0xFFFFFFFF << I40E_GL_SWR_DEF_ACT_EN_DEF_ACT_EN_BITMAP_SHIFT)
  4087. #define I40E_PRT_MSCCNT 0x00256BA0
  4088. #define I40E_PRT_MSCCNT_CCOUNT_SHIFT 0
  4089. #define I40E_PRT_MSCCNT_CCOUNT_MASK (0x1FFFFFF << I40E_PRT_MSCCNT_CCOUNT_SHIFT)
  4090. #define I40E_PRT_SCSTS 0x00256C20
  4091. #define I40E_PRT_SCSTS_BSCA_SHIFT 0
  4092. #define I40E_PRT_SCSTS_BSCA_MASK (0x1 << I40E_PRT_SCSTS_BSCA_SHIFT)
  4093. #define I40E_PRT_SCSTS_BSCAP_SHIFT 1
  4094. #define I40E_PRT_SCSTS_BSCAP_MASK (0x1 << I40E_PRT_SCSTS_BSCAP_SHIFT)
  4095. #define I40E_PRT_SCSTS_MSCA_SHIFT 2
  4096. #define I40E_PRT_SCSTS_MSCA_MASK (0x1 << I40E_PRT_SCSTS_MSCA_SHIFT)
  4097. #define I40E_PRT_SCSTS_MSCAP_SHIFT 3
  4098. #define I40E_PRT_SCSTS_MSCAP_MASK (0x1 << I40E_PRT_SCSTS_MSCAP_SHIFT)
  4099. #define I40E_PRT_SWT_BSCCNT 0x00256C60
  4100. #define I40E_PRT_SWT_BSCCNT_CCOUNT_SHIFT 0
  4101. #define I40E_PRT_SWT_BSCCNT_CCOUNT_MASK (0x1FFFFFF << I40E_PRT_SWT_BSCCNT_CCOUNT_SHIFT)
  4102. #define I40E_PRTTSYN_ADJ 0x001E4280
  4103. #define I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT 0
  4104. #define I40E_PRTTSYN_ADJ_TSYNADJ_MASK (0x7FFFFFFF << I40E_PRTTSYN_ADJ_TSYNADJ_SHIFT)
  4105. #define I40E_PRTTSYN_ADJ_SIGN_SHIFT 31
  4106. #define I40E_PRTTSYN_ADJ_SIGN_MASK (0x1 << I40E_PRTTSYN_ADJ_SIGN_SHIFT)
  4107. #define I40E_PRTTSYN_AUX_0(_i) (0x001E42A0 + ((_i) * 32)) /* _i=0...1 */
  4108. #define I40E_PRTTSYN_AUX_0_MAX_INDEX 1
  4109. #define I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT 0
  4110. #define I40E_PRTTSYN_AUX_0_OUT_ENA_MASK (0x1 << I40E_PRTTSYN_AUX_0_OUT_ENA_SHIFT)
  4111. #define I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT 1
  4112. #define I40E_PRTTSYN_AUX_0_OUTMOD_MASK (0x3 << I40E_PRTTSYN_AUX_0_OUTMOD_SHIFT)
  4113. #define I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT 3
  4114. #define I40E_PRTTSYN_AUX_0_OUTLVL_MASK (0x1 << I40E_PRTTSYN_AUX_0_OUTLVL_SHIFT)
  4115. #define I40E_PRTTSYN_AUX_0_PULSEW_SHIFT 8
  4116. #define I40E_PRTTSYN_AUX_0_PULSEW_MASK (0xF << I40E_PRTTSYN_AUX_0_PULSEW_SHIFT)
  4117. #define I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT 16
  4118. #define I40E_PRTTSYN_AUX_0_EVNTLVL_MASK (0x3 << I40E_PRTTSYN_AUX_0_EVNTLVL_SHIFT)
  4119. #define I40E_PRTTSYN_AUX_1(_i) (0x001E42E0 + ((_i) * 32)) /* _i=0...1 */
  4120. #define I40E_PRTTSYN_AUX_1_MAX_INDEX 1
  4121. #define I40E_PRTTSYN_AUX_1_INSTNT_SHIFT 0
  4122. #define I40E_PRTTSYN_AUX_1_INSTNT_MASK (0x1 << I40E_PRTTSYN_AUX_1_INSTNT_SHIFT)
  4123. #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT 1
  4124. #define I40E_PRTTSYN_AUX_1_SAMPLE_TIME_MASK (0x1 << I40E_PRTTSYN_AUX_1_SAMPLE_TIME_SHIFT)
  4125. #define I40E_PRTTSYN_CLKO(_i) (0x001E4240 + ((_i) * 32)) /* _i=0...1 */
  4126. #define I40E_PRTTSYN_CLKO_MAX_INDEX 1
  4127. #define I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT 0
  4128. #define I40E_PRTTSYN_CLKO_TSYNCLKO_MASK (0xFFFFFFFF << I40E_PRTTSYN_CLKO_TSYNCLKO_SHIFT)
  4129. #define I40E_PRTTSYN_CTL0 0x001E4200
  4130. #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT 0
  4131. #define I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_MASK (0x1 << I40E_PRTTSYN_CTL0_CLEAR_TSYNTIMER_SHIFT)
  4132. #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT 1
  4133. #define I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_MASK (0x1 << I40E_PRTTSYN_CTL0_TXTIME_INT_ENA_SHIFT)
  4134. #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT 2
  4135. #define I40E_PRTTSYN_CTL0_EVENT_INT_ENA_MASK (0x1 << I40E_PRTTSYN_CTL0_EVENT_INT_ENA_SHIFT)
  4136. #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT 3
  4137. #define I40E_PRTTSYN_CTL0_TGT_INT_ENA_MASK (0x1 << I40E_PRTTSYN_CTL0_TGT_INT_ENA_SHIFT)
  4138. #define I40E_PRTTSYN_CTL0_PF_ID_SHIFT 8
  4139. #define I40E_PRTTSYN_CTL0_PF_ID_MASK (0xF << I40E_PRTTSYN_CTL0_PF_ID_SHIFT)
  4140. #define I40E_PRTTSYN_CTL0_TSYNACT_SHIFT 12
  4141. #define I40E_PRTTSYN_CTL0_TSYNACT_MASK (0x3 << I40E_PRTTSYN_CTL0_TSYNACT_SHIFT)
  4142. #define I40E_PRTTSYN_CTL0_TSYNENA_SHIFT 31
  4143. #define I40E_PRTTSYN_CTL0_TSYNENA_MASK (0x1 << I40E_PRTTSYN_CTL0_TSYNENA_SHIFT)
  4144. #define I40E_PRTTSYN_CTL1 0x00085020
  4145. #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT 0
  4146. #define I40E_PRTTSYN_CTL1_V1MESSTYPE0_MASK (0xFF << I40E_PRTTSYN_CTL1_V1MESSTYPE0_SHIFT)
  4147. #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT 8
  4148. #define I40E_PRTTSYN_CTL1_V1MESSTYPE1_MASK (0xFF << I40E_PRTTSYN_CTL1_V1MESSTYPE1_SHIFT)
  4149. #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT 16
  4150. #define I40E_PRTTSYN_CTL1_V2MESSTYPE0_MASK (0xF << I40E_PRTTSYN_CTL1_V2MESSTYPE0_SHIFT)
  4151. #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT 20
  4152. #define I40E_PRTTSYN_CTL1_V2MESSTYPE1_MASK (0xF << I40E_PRTTSYN_CTL1_V2MESSTYPE1_SHIFT)
  4153. #define I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT 24
  4154. #define I40E_PRTTSYN_CTL1_TSYNTYPE_MASK (0x3 << I40E_PRTTSYN_CTL1_TSYNTYPE_SHIFT)
  4155. #define I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT 26
  4156. #define I40E_PRTTSYN_CTL1_UDP_ENA_MASK (0x3 << I40E_PRTTSYN_CTL1_UDP_ENA_SHIFT)
  4157. #define I40E_PRTTSYN_CTL1_TSYNENA_SHIFT 31
  4158. #define I40E_PRTTSYN_CTL1_TSYNENA_MASK (0x1 << I40E_PRTTSYN_CTL1_TSYNENA_SHIFT)
  4159. #define I40E_PRTTSYN_EVNT_H(_i) (0x001E40C0 + ((_i) * 32)) /* _i=0...1 */
  4160. #define I40E_PRTTSYN_EVNT_H_MAX_INDEX 1
  4161. #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT 0
  4162. #define I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_MASK (0xFFFFFFFF << I40E_PRTTSYN_EVNT_H_TSYNEVNT_H_SHIFT)
  4163. #define I40E_PRTTSYN_EVNT_L(_i) (0x001E4080 + ((_i) * 32)) /* _i=0...1 */
  4164. #define I40E_PRTTSYN_EVNT_L_MAX_INDEX 1
  4165. #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT 0
  4166. #define I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_EVNT_L_TSYNEVNT_L_SHIFT)
  4167. #define I40E_PRTTSYN_INC_H 0x001E4060
  4168. #define I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT 0
  4169. #define I40E_PRTTSYN_INC_H_TSYNINC_H_MASK (0x3F << I40E_PRTTSYN_INC_H_TSYNINC_H_SHIFT)
  4170. #define I40E_PRTTSYN_INC_L 0x001E4040
  4171. #define I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT 0
  4172. #define I40E_PRTTSYN_INC_L_TSYNINC_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_INC_L_TSYNINC_L_SHIFT)
  4173. #define I40E_PRTTSYN_RXTIME_H(_i) (0x00085040 + ((_i) * 32)) /* _i=0...3 */
  4174. #define I40E_PRTTSYN_RXTIME_H_MAX_INDEX 3
  4175. #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT 0
  4176. #define I40E_PRTTSYN_RXTIME_H_RXTIEM_H_MASK (0xFFFFFFFF << I40E_PRTTSYN_RXTIME_H_RXTIEM_H_SHIFT)
  4177. #define I40E_PRTTSYN_RXTIME_L(_i) (0x000850C0 + ((_i) * 32)) /* _i=0...3 */
  4178. #define I40E_PRTTSYN_RXTIME_L_MAX_INDEX 3
  4179. #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT 0
  4180. #define I40E_PRTTSYN_RXTIME_L_RXTIEM_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_RXTIME_L_RXTIEM_L_SHIFT)
  4181. #define I40E_PRTTSYN_STAT_0 0x001E4220
  4182. #define I40E_PRTTSYN_STAT_0_EVENT0_SHIFT 0
  4183. #define I40E_PRTTSYN_STAT_0_EVENT0_MASK (0x1 << I40E_PRTTSYN_STAT_0_EVENT0_SHIFT)
  4184. #define I40E_PRTTSYN_STAT_0_EVENT1_SHIFT 1
  4185. #define I40E_PRTTSYN_STAT_0_EVENT1_MASK (0x1 << I40E_PRTTSYN_STAT_0_EVENT1_SHIFT)
  4186. #define I40E_PRTTSYN_STAT_0_TGT0_SHIFT 2
  4187. #define I40E_PRTTSYN_STAT_0_TGT0_MASK (0x1 << I40E_PRTTSYN_STAT_0_TGT0_SHIFT)
  4188. #define I40E_PRTTSYN_STAT_0_TGT1_SHIFT 3
  4189. #define I40E_PRTTSYN_STAT_0_TGT1_MASK (0x1 << I40E_PRTTSYN_STAT_0_TGT1_SHIFT)
  4190. #define I40E_PRTTSYN_STAT_0_TXTIME_SHIFT 4
  4191. #define I40E_PRTTSYN_STAT_0_TXTIME_MASK (0x1 << I40E_PRTTSYN_STAT_0_TXTIME_SHIFT)
  4192. #define I40E_PRTTSYN_STAT_1 0x00085140
  4193. #define I40E_PRTTSYN_STAT_1_RXT0_SHIFT 0
  4194. #define I40E_PRTTSYN_STAT_1_RXT0_MASK (0x1 << I40E_PRTTSYN_STAT_1_RXT0_SHIFT)
  4195. #define I40E_PRTTSYN_STAT_1_RXT1_SHIFT 1
  4196. #define I40E_PRTTSYN_STAT_1_RXT1_MASK (0x1 << I40E_PRTTSYN_STAT_1_RXT1_SHIFT)
  4197. #define I40E_PRTTSYN_STAT_1_RXT2_SHIFT 2
  4198. #define I40E_PRTTSYN_STAT_1_RXT2_MASK (0x1 << I40E_PRTTSYN_STAT_1_RXT2_SHIFT)
  4199. #define I40E_PRTTSYN_STAT_1_RXT3_SHIFT 3
  4200. #define I40E_PRTTSYN_STAT_1_RXT3_MASK (0x1 << I40E_PRTTSYN_STAT_1_RXT3_SHIFT)
  4201. #define I40E_PRTTSYN_TGT_H(_i) (0x001E4180 + ((_i) * 32)) /* _i=0...1 */
  4202. #define I40E_PRTTSYN_TGT_H_MAX_INDEX 1
  4203. #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT 0
  4204. #define I40E_PRTTSYN_TGT_H_TSYNTGTT_H_MASK (0xFFFFFFFF << I40E_PRTTSYN_TGT_H_TSYNTGTT_H_SHIFT)
  4205. #define I40E_PRTTSYN_TGT_L(_i) (0x001E4140 + ((_i) * 32)) /* _i=0...1 */
  4206. #define I40E_PRTTSYN_TGT_L_MAX_INDEX 1
  4207. #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT 0
  4208. #define I40E_PRTTSYN_TGT_L_TSYNTGTT_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_TGT_L_TSYNTGTT_L_SHIFT)
  4209. #define I40E_PRTTSYN_TIME_H 0x001E4120
  4210. #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT 0
  4211. #define I40E_PRTTSYN_TIME_H_TSYNTIME_H_MASK (0xFFFFFFFF << I40E_PRTTSYN_TIME_H_TSYNTIME_H_SHIFT)
  4212. #define I40E_PRTTSYN_TIME_L 0x001E4100
  4213. #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT 0
  4214. #define I40E_PRTTSYN_TIME_L_TSYNTIME_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_TIME_L_TSYNTIME_L_SHIFT)
  4215. #define I40E_PRTTSYN_TXTIME_H 0x001E41E0
  4216. #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT 0
  4217. #define I40E_PRTTSYN_TXTIME_H_TXTIEM_H_MASK (0xFFFFFFFF << I40E_PRTTSYN_TXTIME_H_TXTIEM_H_SHIFT)
  4218. #define I40E_PRTTSYN_TXTIME_L 0x001E41C0
  4219. #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT 0
  4220. #define I40E_PRTTSYN_TXTIME_L_TXTIEM_L_MASK (0xFFFFFFFF << I40E_PRTTSYN_TXTIME_L_TXTIEM_L_SHIFT)
  4221. #define I40E_GLSCD_QUANTA 0x000B2080
  4222. #define I40E_GLSCD_QUANTA_TSCDQUANTA_SHIFT 0
  4223. #define I40E_GLSCD_QUANTA_TSCDQUANTA_MASK (0x7 << I40E_GLSCD_QUANTA_TSCDQUANTA_SHIFT)
  4224. #define I40E_GL_MDET_RX 0x0012A510
  4225. #define I40E_GL_MDET_RX_FUNCTION_SHIFT 0
  4226. #define I40E_GL_MDET_RX_FUNCTION_MASK (0xFF << I40E_GL_MDET_RX_FUNCTION_SHIFT)
  4227. #define I40E_GL_MDET_RX_EVENT_SHIFT 8
  4228. #define I40E_GL_MDET_RX_EVENT_MASK (0x1FF << I40E_GL_MDET_RX_EVENT_SHIFT)
  4229. #define I40E_GL_MDET_RX_QUEUE_SHIFT 17
  4230. #define I40E_GL_MDET_RX_QUEUE_MASK (0x3FFF << I40E_GL_MDET_RX_QUEUE_SHIFT)
  4231. #define I40E_GL_MDET_RX_VALID_SHIFT 31
  4232. #define I40E_GL_MDET_RX_VALID_MASK (0x1 << I40E_GL_MDET_RX_VALID_SHIFT)
  4233. #define I40E_GL_MDET_TX 0x000E6480
  4234. #define I40E_GL_MDET_TX_FUNCTION_SHIFT 0
  4235. #define I40E_GL_MDET_TX_FUNCTION_MASK (0xFF << I40E_GL_MDET_TX_FUNCTION_SHIFT)
  4236. #define I40E_GL_MDET_TX_EVENT_SHIFT 8
  4237. #define I40E_GL_MDET_TX_EVENT_MASK (0x1FF << I40E_GL_MDET_TX_EVENT_SHIFT)
  4238. #define I40E_GL_MDET_TX_QUEUE_SHIFT 17
  4239. #define I40E_GL_MDET_TX_QUEUE_MASK (0x3FFF << I40E_GL_MDET_TX_QUEUE_SHIFT)
  4240. #define I40E_GL_MDET_TX_VALID_SHIFT 31
  4241. #define I40E_GL_MDET_TX_VALID_MASK (0x1 << I40E_GL_MDET_TX_VALID_SHIFT)
  4242. #define I40E_PF_MDET_RX 0x0012A400
  4243. #define I40E_PF_MDET_RX_VALID_SHIFT 0
  4244. #define I40E_PF_MDET_RX_VALID_MASK (0x1 << I40E_PF_MDET_RX_VALID_SHIFT)
  4245. #define I40E_PF_MDET_TX 0x000E6400
  4246. #define I40E_PF_MDET_TX_VALID_SHIFT 0
  4247. #define I40E_PF_MDET_TX_VALID_MASK (0x1 << I40E_PF_MDET_TX_VALID_SHIFT)
  4248. #define I40E_PF_VT_PFALLOC 0x001C0500
  4249. #define I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT 0
  4250. #define I40E_PF_VT_PFALLOC_FIRSTVF_MASK (0xFF << I40E_PF_VT_PFALLOC_FIRSTVF_SHIFT)
  4251. #define I40E_PF_VT_PFALLOC_LASTVF_SHIFT 8
  4252. #define I40E_PF_VT_PFALLOC_LASTVF_MASK (0xFF << I40E_PF_VT_PFALLOC_LASTVF_SHIFT)
  4253. #define I40E_PF_VT_PFALLOC_VALID_SHIFT 31
  4254. #define I40E_PF_VT_PFALLOC_VALID_MASK (0x1 << I40E_PF_VT_PFALLOC_VALID_SHIFT)
  4255. #define I40E_VP_MDET_RX(_VF) (0x0012A000 + ((_VF) * 4)) /* _i=0...127 */
  4256. #define I40E_VP_MDET_RX_MAX_INDEX 127
  4257. #define I40E_VP_MDET_RX_VALID_SHIFT 0
  4258. #define I40E_VP_MDET_RX_VALID_MASK (0x1 << I40E_VP_MDET_RX_VALID_SHIFT)
  4259. #define I40E_VP_MDET_TX(_VF) (0x000E6000 + ((_VF) * 4)) /* _i=0...127 */
  4260. #define I40E_VP_MDET_TX_MAX_INDEX 127
  4261. #define I40E_VP_MDET_TX_VALID_SHIFT 0
  4262. #define I40E_VP_MDET_TX_VALID_MASK (0x1 << I40E_VP_MDET_TX_VALID_SHIFT)
  4263. #define I40E_GLPM_WUMC 0x0006C800
  4264. #define I40E_GLPM_WUMC_NOTCO_SHIFT 0
  4265. #define I40E_GLPM_WUMC_NOTCO_MASK (0x1 << I40E_GLPM_WUMC_NOTCO_SHIFT)
  4266. #define I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT 1
  4267. #define I40E_GLPM_WUMC_SRST_PIN_VAL_MASK (0x1 << I40E_GLPM_WUMC_SRST_PIN_VAL_SHIFT)
  4268. #define I40E_GLPM_WUMC_ROL_MODE_SHIFT 2
  4269. #define I40E_GLPM_WUMC_ROL_MODE_MASK (0x1 << I40E_GLPM_WUMC_ROL_MODE_SHIFT)
  4270. #define I40E_GLPM_WUMC_RESERVED_4_SHIFT 3
  4271. #define I40E_GLPM_WUMC_RESERVED_4_MASK (0x1FFF << I40E_GLPM_WUMC_RESERVED_4_SHIFT)
  4272. #define I40E_GLPM_WUMC_MNG_WU_PF_SHIFT 16
  4273. #define I40E_GLPM_WUMC_MNG_WU_PF_MASK (0xFFFF << I40E_GLPM_WUMC_MNG_WU_PF_SHIFT)
  4274. #define I40E_PFPM_APM 0x000B8080
  4275. #define I40E_PFPM_APM_APME_SHIFT 0
  4276. #define I40E_PFPM_APM_APME_MASK (0x1 << I40E_PFPM_APM_APME_SHIFT)
  4277. #define I40E_PFPM_FHFT_DATA(_i, _j) (0x00060000 + ((_i) * 4096 + (_j) * 128))
  4278. #define I40E_PFPM_FHFT_DATA_MAX_INDEX 7
  4279. #define I40E_PFPM_FHFT_DATA_DWORD_SHIFT 0
  4280. #define I40E_PFPM_FHFT_DATA_DWORD_MASK (0xFFFFFFFF << I40E_PFPM_FHFT_DATA_DWORD_SHIFT)
  4281. #define I40E_PFPM_FHFT_LENGTH(_i) (0x0006A000 + ((_i) * 128)) /* _i=0...7 */
  4282. #define I40E_PFPM_FHFT_LENGTH_MAX_INDEX 7
  4283. #define I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT 0
  4284. #define I40E_PFPM_FHFT_LENGTH_LENGTH_MASK (0xFF << I40E_PFPM_FHFT_LENGTH_LENGTH_SHIFT)
  4285. #define I40E_PFPM_FHFT_MASK(_i, _j) (0x00068000 + ((_i) * 1024 + (_j) * 128))
  4286. #define I40E_PFPM_FHFT_MASK_MAX_INDEX 7
  4287. #define I40E_PFPM_FHFT_MASK_MASK_SHIFT 0
  4288. #define I40E_PFPM_FHFT_MASK_MASK_MASK (0xFFFF << I40E_PFPM_FHFT_MASK_MASK_SHIFT)
  4289. #define I40E_PFPM_PROXYFC 0x00245A80
  4290. #define I40E_PFPM_PROXYFC_PPROXYE_SHIFT 0
  4291. #define I40E_PFPM_PROXYFC_PPROXYE_MASK (0x1 << I40E_PFPM_PROXYFC_PPROXYE_SHIFT)
  4292. #define I40E_PFPM_PROXYFC_EX_SHIFT 1
  4293. #define I40E_PFPM_PROXYFC_EX_MASK (0x1 << I40E_PFPM_PROXYFC_EX_SHIFT)
  4294. #define I40E_PFPM_PROXYFC_ARP_SHIFT 4
  4295. #define I40E_PFPM_PROXYFC_ARP_MASK (0x1 << I40E_PFPM_PROXYFC_ARP_SHIFT)
  4296. #define I40E_PFPM_PROXYFC_ARP_DIRECTED_SHIFT 5
  4297. #define I40E_PFPM_PROXYFC_ARP_DIRECTED_MASK (0x1 << I40E_PFPM_PROXYFC_ARP_DIRECTED_SHIFT)
  4298. #define I40E_PFPM_PROXYFC_NS_SHIFT 9
  4299. #define I40E_PFPM_PROXYFC_NS_MASK (0x1 << I40E_PFPM_PROXYFC_NS_SHIFT)
  4300. #define I40E_PFPM_PROXYFC_NS_DIRECTED_SHIFT 10
  4301. #define I40E_PFPM_PROXYFC_NS_DIRECTED_MASK (0x1 << I40E_PFPM_PROXYFC_NS_DIRECTED_SHIFT)
  4302. #define I40E_PFPM_PROXYFC_MLD_SHIFT 12
  4303. #define I40E_PFPM_PROXYFC_MLD_MASK (0x1 << I40E_PFPM_PROXYFC_MLD_SHIFT)
  4304. #define I40E_PFPM_PROXYS 0x00245B80
  4305. #define I40E_PFPM_PROXYS_EX_SHIFT 1
  4306. #define I40E_PFPM_PROXYS_EX_MASK (0x1 << I40E_PFPM_PROXYS_EX_SHIFT)
  4307. #define I40E_PFPM_PROXYS_ARP_SHIFT 4
  4308. #define I40E_PFPM_PROXYS_ARP_MASK (0x1 << I40E_PFPM_PROXYS_ARP_SHIFT)
  4309. #define I40E_PFPM_PROXYS_ARP_DIRECTED_SHIFT 5
  4310. #define I40E_PFPM_PROXYS_ARP_DIRECTED_MASK (0x1 << I40E_PFPM_PROXYS_ARP_DIRECTED_SHIFT)
  4311. #define I40E_PFPM_PROXYS_NS_SHIFT 9
  4312. #define I40E_PFPM_PROXYS_NS_MASK (0x1 << I40E_PFPM_PROXYS_NS_SHIFT)
  4313. #define I40E_PFPM_PROXYS_NS_DIRECTED_SHIFT 10
  4314. #define I40E_PFPM_PROXYS_NS_DIRECTED_MASK (0x1 << I40E_PFPM_PROXYS_NS_DIRECTED_SHIFT)
  4315. #define I40E_PFPM_PROXYS_MLD_SHIFT 12
  4316. #define I40E_PFPM_PROXYS_MLD_MASK (0x1 << I40E_PFPM_PROXYS_MLD_SHIFT)
  4317. #define I40E_PFPM_WUC 0x0006B200
  4318. #define I40E_PFPM_WUC_EN_APM_D0_SHIFT 5
  4319. #define I40E_PFPM_WUC_EN_APM_D0_MASK (0x1 << I40E_PFPM_WUC_EN_APM_D0_SHIFT)
  4320. #define I40E_PFPM_WUFC 0x0006B400
  4321. #define I40E_PFPM_WUFC_LNKC_SHIFT 0
  4322. #define I40E_PFPM_WUFC_LNKC_MASK (0x1 << I40E_PFPM_WUFC_LNKC_SHIFT)
  4323. #define I40E_PFPM_WUFC_MAG_SHIFT 1
  4324. #define I40E_PFPM_WUFC_MAG_MASK (0x1 << I40E_PFPM_WUFC_MAG_SHIFT)
  4325. #define I40E_PFPM_WUFC_MNG_SHIFT 3
  4326. #define I40E_PFPM_WUFC_MNG_MASK (0x1 << I40E_PFPM_WUFC_MNG_SHIFT)
  4327. #define I40E_PFPM_WUFC_FLX0_ACT_SHIFT 4
  4328. #define I40E_PFPM_WUFC_FLX0_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX0_ACT_SHIFT)
  4329. #define I40E_PFPM_WUFC_FLX1_ACT_SHIFT 5
  4330. #define I40E_PFPM_WUFC_FLX1_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX1_ACT_SHIFT)
  4331. #define I40E_PFPM_WUFC_FLX2_ACT_SHIFT 6
  4332. #define I40E_PFPM_WUFC_FLX2_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX2_ACT_SHIFT)
  4333. #define I40E_PFPM_WUFC_FLX3_ACT_SHIFT 7
  4334. #define I40E_PFPM_WUFC_FLX3_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX3_ACT_SHIFT)
  4335. #define I40E_PFPM_WUFC_FLX4_ACT_SHIFT 8
  4336. #define I40E_PFPM_WUFC_FLX4_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX4_ACT_SHIFT)
  4337. #define I40E_PFPM_WUFC_FLX5_ACT_SHIFT 9
  4338. #define I40E_PFPM_WUFC_FLX5_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX5_ACT_SHIFT)
  4339. #define I40E_PFPM_WUFC_FLX6_ACT_SHIFT 10
  4340. #define I40E_PFPM_WUFC_FLX6_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX6_ACT_SHIFT)
  4341. #define I40E_PFPM_WUFC_FLX7_ACT_SHIFT 11
  4342. #define I40E_PFPM_WUFC_FLX7_ACT_MASK (0x1 << I40E_PFPM_WUFC_FLX7_ACT_SHIFT)
  4343. #define I40E_PFPM_WUFC_FLX0_SHIFT 16
  4344. #define I40E_PFPM_WUFC_FLX0_MASK (0x1 << I40E_PFPM_WUFC_FLX0_SHIFT)
  4345. #define I40E_PFPM_WUFC_FLX1_SHIFT 17
  4346. #define I40E_PFPM_WUFC_FLX1_MASK (0x1 << I40E_PFPM_WUFC_FLX1_SHIFT)
  4347. #define I40E_PFPM_WUFC_FLX2_SHIFT 18
  4348. #define I40E_PFPM_WUFC_FLX2_MASK (0x1 << I40E_PFPM_WUFC_FLX2_SHIFT)
  4349. #define I40E_PFPM_WUFC_FLX3_SHIFT 19
  4350. #define I40E_PFPM_WUFC_FLX3_MASK (0x1 << I40E_PFPM_WUFC_FLX3_SHIFT)
  4351. #define I40E_PFPM_WUFC_FLX4_SHIFT 20
  4352. #define I40E_PFPM_WUFC_FLX4_MASK (0x1 << I40E_PFPM_WUFC_FLX4_SHIFT)
  4353. #define I40E_PFPM_WUFC_FLX5_SHIFT 21
  4354. #define I40E_PFPM_WUFC_FLX5_MASK (0x1 << I40E_PFPM_WUFC_FLX5_SHIFT)
  4355. #define I40E_PFPM_WUFC_FLX6_SHIFT 22
  4356. #define I40E_PFPM_WUFC_FLX6_MASK (0x1 << I40E_PFPM_WUFC_FLX6_SHIFT)
  4357. #define I40E_PFPM_WUFC_FLX7_SHIFT 23
  4358. #define I40E_PFPM_WUFC_FLX7_MASK (0x1 << I40E_PFPM_WUFC_FLX7_SHIFT)
  4359. #define I40E_PFPM_WUFC_FW_RST_WK_SHIFT 31
  4360. #define I40E_PFPM_WUFC_FW_RST_WK_MASK (0x1 << I40E_PFPM_WUFC_FW_RST_WK_SHIFT)
  4361. #define I40E_PFPM_WUS 0x0006B600
  4362. #define I40E_PFPM_WUS_LNKC_SHIFT 0
  4363. #define I40E_PFPM_WUS_LNKC_MASK (0x1 << I40E_PFPM_WUS_LNKC_SHIFT)
  4364. #define I40E_PFPM_WUS_MAG_SHIFT 1
  4365. #define I40E_PFPM_WUS_MAG_MASK (0x1 << I40E_PFPM_WUS_MAG_SHIFT)
  4366. #define I40E_PFPM_WUS_PME_STATUS_SHIFT 2
  4367. #define I40E_PFPM_WUS_PME_STATUS_MASK (0x1 << I40E_PFPM_WUS_PME_STATUS_SHIFT)
  4368. #define I40E_PFPM_WUS_MNG_SHIFT 3
  4369. #define I40E_PFPM_WUS_MNG_MASK (0x1 << I40E_PFPM_WUS_MNG_SHIFT)
  4370. #define I40E_PFPM_WUS_FLX0_SHIFT 16
  4371. #define I40E_PFPM_WUS_FLX0_MASK (0x1 << I40E_PFPM_WUS_FLX0_SHIFT)
  4372. #define I40E_PFPM_WUS_FLX1_SHIFT 17
  4373. #define I40E_PFPM_WUS_FLX1_MASK (0x1 << I40E_PFPM_WUS_FLX1_SHIFT)
  4374. #define I40E_PFPM_WUS_FLX2_SHIFT 18
  4375. #define I40E_PFPM_WUS_FLX2_MASK (0x1 << I40E_PFPM_WUS_FLX2_SHIFT)
  4376. #define I40E_PFPM_WUS_FLX3_SHIFT 19
  4377. #define I40E_PFPM_WUS_FLX3_MASK (0x1 << I40E_PFPM_WUS_FLX3_SHIFT)
  4378. #define I40E_PFPM_WUS_FLX4_SHIFT 20
  4379. #define I40E_PFPM_WUS_FLX4_MASK (0x1 << I40E_PFPM_WUS_FLX4_SHIFT)
  4380. #define I40E_PFPM_WUS_FLX5_SHIFT 21
  4381. #define I40E_PFPM_WUS_FLX5_MASK (0x1 << I40E_PFPM_WUS_FLX5_SHIFT)
  4382. #define I40E_PFPM_WUS_FLX6_SHIFT 22
  4383. #define I40E_PFPM_WUS_FLX6_MASK (0x1 << I40E_PFPM_WUS_FLX6_SHIFT)
  4384. #define I40E_PFPM_WUS_FLX7_SHIFT 23
  4385. #define I40E_PFPM_WUS_FLX7_MASK (0x1 << I40E_PFPM_WUS_FLX7_SHIFT)
  4386. #define I40E_PFPM_WUS_FW_RST_WK_SHIFT 31
  4387. #define I40E_PFPM_WUS_FW_RST_WK_MASK (0x1 << I40E_PFPM_WUS_FW_RST_WK_SHIFT)
  4388. #define I40E_PRTPM_FHFHR 0x0006C000
  4389. #define I40E_PRTPM_FHFHR_UNICAST_SHIFT 0
  4390. #define I40E_PRTPM_FHFHR_UNICAST_MASK (0x1 << I40E_PRTPM_FHFHR_UNICAST_SHIFT)
  4391. #define I40E_PRTPM_FHFHR_MULTICAST_SHIFT 1
  4392. #define I40E_PRTPM_FHFHR_MULTICAST_MASK (0x1 << I40E_PRTPM_FHFHR_MULTICAST_SHIFT)
  4393. #define I40E_PRTPM_SAH(_i) (0x001E44C0 + ((_i) * 32)) /* _i=0...3 */
  4394. #define I40E_PRTPM_SAH_MAX_INDEX 3
  4395. #define I40E_PRTPM_SAH_PFPM_SAH_SHIFT 0
  4396. #define I40E_PRTPM_SAH_PFPM_SAH_MASK (0xFFFF << I40E_PRTPM_SAH_PFPM_SAH_SHIFT)
  4397. #define I40E_PRTPM_SAH_PF_NUM_SHIFT 26
  4398. #define I40E_PRTPM_SAH_PF_NUM_MASK (0xF << I40E_PRTPM_SAH_PF_NUM_SHIFT)
  4399. #define I40E_PRTPM_SAH_MC_MAG_EN_SHIFT 30
  4400. #define I40E_PRTPM_SAH_MC_MAG_EN_MASK (0x1 << I40E_PRTPM_SAH_MC_MAG_EN_SHIFT)
  4401. #define I40E_PRTPM_SAH_AV_SHIFT 31
  4402. #define I40E_PRTPM_SAH_AV_MASK (0x1 << I40E_PRTPM_SAH_AV_SHIFT)
  4403. #define I40E_PRTPM_SAL(_i) (0x001E4440 + ((_i) * 32)) /* _i=0...3 */
  4404. #define I40E_PRTPM_SAL_MAX_INDEX 3
  4405. #define I40E_PRTPM_SAL_PFPM_SAL_SHIFT 0
  4406. #define I40E_PRTPM_SAL_PFPM_SAL_MASK (0xFFFFFFFF << I40E_PRTPM_SAL_PFPM_SAL_SHIFT)
  4407. #define I40E_VF_ARQBAH1 0x00006000
  4408. #define I40E_VF_ARQBAH1_ARQBAH_SHIFT 0
  4409. #define I40E_VF_ARQBAH1_ARQBAH_MASK (0xFFFFFFFF << I40E_VF_ARQBAH1_ARQBAH_SHIFT)
  4410. #define I40E_VF_ARQBAL1 0x00006C00
  4411. #define I40E_VF_ARQBAL1_ARQBAL_SHIFT 0
  4412. #define I40E_VF_ARQBAL1_ARQBAL_MASK (0xFFFFFFFF << I40E_VF_ARQBAL1_ARQBAL_SHIFT)
  4413. #define I40E_VF_ARQH1 0x00007400
  4414. #define I40E_VF_ARQH1_ARQH_SHIFT 0
  4415. #define I40E_VF_ARQH1_ARQH_MASK (0x3FF << I40E_VF_ARQH1_ARQH_SHIFT)
  4416. #define I40E_VF_ARQLEN1 0x00008000
  4417. #define I40E_VF_ARQLEN1_ARQLEN_SHIFT 0
  4418. #define I40E_VF_ARQLEN1_ARQLEN_MASK (0x3FF << I40E_VF_ARQLEN1_ARQLEN_SHIFT)
  4419. #define I40E_VF_ARQLEN1_ARQVFE_SHIFT 28
  4420. #define I40E_VF_ARQLEN1_ARQVFE_MASK (0x1 << I40E_VF_ARQLEN1_ARQVFE_SHIFT)
  4421. #define I40E_VF_ARQLEN1_ARQOVFL_SHIFT 29
  4422. #define I40E_VF_ARQLEN1_ARQOVFL_MASK (0x1 << I40E_VF_ARQLEN1_ARQOVFL_SHIFT)
  4423. #define I40E_VF_ARQLEN1_ARQCRIT_SHIFT 30
  4424. #define I40E_VF_ARQLEN1_ARQCRIT_MASK (0x1 << I40E_VF_ARQLEN1_ARQCRIT_SHIFT)
  4425. #define I40E_VF_ARQLEN1_ARQENABLE_SHIFT 31
  4426. #define I40E_VF_ARQLEN1_ARQENABLE_MASK (0x1 << I40E_VF_ARQLEN1_ARQENABLE_SHIFT)
  4427. #define I40E_VF_ARQT1 0x00007000
  4428. #define I40E_VF_ARQT1_ARQT_SHIFT 0
  4429. #define I40E_VF_ARQT1_ARQT_MASK (0x3FF << I40E_VF_ARQT1_ARQT_SHIFT)
  4430. #define I40E_VF_ATQBAH1 0x00007800
  4431. #define I40E_VF_ATQBAH1_ATQBAH_SHIFT 0
  4432. #define I40E_VF_ATQBAH1_ATQBAH_MASK (0xFFFFFFFF << I40E_VF_ATQBAH1_ATQBAH_SHIFT)
  4433. #define I40E_VF_ATQBAL1 0x00007C00
  4434. #define I40E_VF_ATQBAL1_ATQBAL_SHIFT 0
  4435. #define I40E_VF_ATQBAL1_ATQBAL_MASK (0xFFFFFFFF << I40E_VF_ATQBAL1_ATQBAL_SHIFT)
  4436. #define I40E_VF_ATQH1 0x00006400
  4437. #define I40E_VF_ATQH1_ATQH_SHIFT 0
  4438. #define I40E_VF_ATQH1_ATQH_MASK (0x3FF << I40E_VF_ATQH1_ATQH_SHIFT)
  4439. #define I40E_VF_ATQLEN1 0x00006800
  4440. #define I40E_VF_ATQLEN1_ATQLEN_SHIFT 0
  4441. #define I40E_VF_ATQLEN1_ATQLEN_MASK (0x3FF << I40E_VF_ATQLEN1_ATQLEN_SHIFT)
  4442. #define I40E_VF_ATQLEN1_ATQVFE_SHIFT 28
  4443. #define I40E_VF_ATQLEN1_ATQVFE_MASK (0x1 << I40E_VF_ATQLEN1_ATQVFE_SHIFT)
  4444. #define I40E_VF_ATQLEN1_ATQOVFL_SHIFT 29
  4445. #define I40E_VF_ATQLEN1_ATQOVFL_MASK (0x1 << I40E_VF_ATQLEN1_ATQOVFL_SHIFT)
  4446. #define I40E_VF_ATQLEN1_ATQCRIT_SHIFT 30
  4447. #define I40E_VF_ATQLEN1_ATQCRIT_MASK (0x1 << I40E_VF_ATQLEN1_ATQCRIT_SHIFT)
  4448. #define I40E_VF_ATQLEN1_ATQENABLE_SHIFT 31
  4449. #define I40E_VF_ATQLEN1_ATQENABLE_MASK (0x1 << I40E_VF_ATQLEN1_ATQENABLE_SHIFT)
  4450. #define I40E_VF_ATQT1 0x00008400
  4451. #define I40E_VF_ATQT1_ATQT_SHIFT 0
  4452. #define I40E_VF_ATQT1_ATQT_MASK (0x3FF << I40E_VF_ATQT1_ATQT_SHIFT)
  4453. #define I40E_VFGEN_RSTAT 0x00008800
  4454. #define I40E_VFGEN_RSTAT_VFR_STATE_SHIFT 0
  4455. #define I40E_VFGEN_RSTAT_VFR_STATE_MASK (0x3 << I40E_VFGEN_RSTAT_VFR_STATE_SHIFT)
  4456. #define I40E_VFINT_DYN_CTL01 0x00005C00
  4457. #define I40E_VFINT_DYN_CTL01_INTENA_SHIFT 0
  4458. #define I40E_VFINT_DYN_CTL01_INTENA_MASK (0x1 << I40E_VFINT_DYN_CTL01_INTENA_SHIFT)
  4459. #define I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT 1
  4460. #define I40E_VFINT_DYN_CTL01_CLEARPBA_MASK (0x1 << I40E_VFINT_DYN_CTL01_CLEARPBA_SHIFT)
  4461. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT 2
  4462. #define I40E_VFINT_DYN_CTL01_SWINT_TRIG_MASK (0x1 << I40E_VFINT_DYN_CTL01_SWINT_TRIG_SHIFT)
  4463. #define I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT 3
  4464. #define I40E_VFINT_DYN_CTL01_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTL01_ITR_INDX_SHIFT)
  4465. #define I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT 5
  4466. #define I40E_VFINT_DYN_CTL01_INTERVAL_MASK (0xFFF << I40E_VFINT_DYN_CTL01_INTERVAL_SHIFT)
  4467. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT 24
  4468. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_MASK (0x1 << I40E_VFINT_DYN_CTL01_SW_ITR_INDX_ENA_SHIFT)
  4469. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT 25
  4470. #define I40E_VFINT_DYN_CTL01_SW_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTL01_SW_ITR_INDX_SHIFT)
  4471. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT 31
  4472. #define I40E_VFINT_DYN_CTL01_INTENA_MSK_MASK (0x1 << I40E_VFINT_DYN_CTL01_INTENA_MSK_SHIFT)
  4473. #define I40E_VFINT_DYN_CTLN1(_INTVF) (0x00003800 + ((_INTVF) * 4))
  4474. #define I40E_VFINT_DYN_CTLN1_MAX_INDEX 15
  4475. #define I40E_VFINT_DYN_CTLN1_INTENA_SHIFT 0
  4476. #define I40E_VFINT_DYN_CTLN1_INTENA_MASK (0x1 << I40E_VFINT_DYN_CTLN1_INTENA_SHIFT)
  4477. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT 1
  4478. #define I40E_VFINT_DYN_CTLN1_CLEARPBA_MASK (0x1 << I40E_VFINT_DYN_CTLN1_CLEARPBA_SHIFT)
  4479. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT 2
  4480. #define I40E_VFINT_DYN_CTLN1_SWINT_TRIG_MASK (0x1 << I40E_VFINT_DYN_CTLN1_SWINT_TRIG_SHIFT)
  4481. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT 3
  4482. #define I40E_VFINT_DYN_CTLN1_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTLN1_ITR_INDX_SHIFT)
  4483. #define I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT 5
  4484. #define I40E_VFINT_DYN_CTLN1_INTERVAL_MASK (0xFFF << I40E_VFINT_DYN_CTLN1_INTERVAL_SHIFT)
  4485. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT 24
  4486. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_MASK (0x1 << I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_ENA_SHIFT)
  4487. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT 25
  4488. #define I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_MASK (0x3 << I40E_VFINT_DYN_CTLN1_SW_ITR_INDX_SHIFT)
  4489. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT 31
  4490. #define I40E_VFINT_DYN_CTLN1_INTENA_MSK_MASK (0x1 << I40E_VFINT_DYN_CTLN1_INTENA_MSK_SHIFT)
  4491. #define I40E_VFINT_ICR0_ENA1 0x00005000
  4492. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT 25
  4493. #define I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_MASK (0x1 << I40E_VFINT_ICR0_ENA1_LINK_STAT_CHANGE_SHIFT)
  4494. #define I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT 30
  4495. #define I40E_VFINT_ICR0_ENA1_ADMINQ_MASK (0x1 << I40E_VFINT_ICR0_ENA1_ADMINQ_SHIFT)
  4496. #define I40E_VFINT_ICR0_ENA1_RSVD_SHIFT 31
  4497. #define I40E_VFINT_ICR0_ENA1_RSVD_MASK (0x1 << I40E_VFINT_ICR0_ENA1_RSVD_SHIFT)
  4498. #define I40E_VFINT_ICR01 0x00004800
  4499. #define I40E_VFINT_ICR01_INTEVENT_SHIFT 0
  4500. #define I40E_VFINT_ICR01_INTEVENT_MASK (0x1 << I40E_VFINT_ICR01_INTEVENT_SHIFT)
  4501. #define I40E_VFINT_ICR01_QUEUE_0_SHIFT 1
  4502. #define I40E_VFINT_ICR01_QUEUE_0_MASK (0x1 << I40E_VFINT_ICR01_QUEUE_0_SHIFT)
  4503. #define I40E_VFINT_ICR01_QUEUE_1_SHIFT 2
  4504. #define I40E_VFINT_ICR01_QUEUE_1_MASK (0x1 << I40E_VFINT_ICR01_QUEUE_1_SHIFT)
  4505. #define I40E_VFINT_ICR01_QUEUE_2_SHIFT 3
  4506. #define I40E_VFINT_ICR01_QUEUE_2_MASK (0x1 << I40E_VFINT_ICR01_QUEUE_2_SHIFT)
  4507. #define I40E_VFINT_ICR01_QUEUE_3_SHIFT 4
  4508. #define I40E_VFINT_ICR01_QUEUE_3_MASK (0x1 << I40E_VFINT_ICR01_QUEUE_3_SHIFT)
  4509. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT 25
  4510. #define I40E_VFINT_ICR01_LINK_STAT_CHANGE_MASK (0x1 << I40E_VFINT_ICR01_LINK_STAT_CHANGE_SHIFT)
  4511. #define I40E_VFINT_ICR01_ADMINQ_SHIFT 30
  4512. #define I40E_VFINT_ICR01_ADMINQ_MASK (0x1 << I40E_VFINT_ICR01_ADMINQ_SHIFT)
  4513. #define I40E_VFINT_ICR01_SWINT_SHIFT 31
  4514. #define I40E_VFINT_ICR01_SWINT_MASK (0x1 << I40E_VFINT_ICR01_SWINT_SHIFT)
  4515. #define I40E_VFINT_ITR01(_i) (0x00004C00 + ((_i) * 4)) /* _i=0...2 */
  4516. #define I40E_VFINT_ITR01_MAX_INDEX 2
  4517. #define I40E_VFINT_ITR01_INTERVAL_SHIFT 0
  4518. #define I40E_VFINT_ITR01_INTERVAL_MASK (0xFFF << I40E_VFINT_ITR01_INTERVAL_SHIFT)
  4519. #define I40E_VFINT_ITRN1(_i, _INTVF) (0x00002800 + ((_i) * 64 + (_INTVF) * 4))
  4520. #define I40E_VFINT_ITRN1_MAX_INDEX 2
  4521. #define I40E_VFINT_ITRN1_INTERVAL_SHIFT 0
  4522. #define I40E_VFINT_ITRN1_INTERVAL_MASK (0xFFF << I40E_VFINT_ITRN1_INTERVAL_SHIFT)
  4523. #define I40E_VFINT_STAT_CTL01 0x00005400
  4524. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT 2
  4525. #define I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_MASK (0x3 << I40E_VFINT_STAT_CTL01_OTHER_ITR_INDX_SHIFT)
  4526. #define I40E_QRX_TAIL1(_Q) (0x00002000 + ((_Q) * 4)) /* _i=0...15 */
  4527. #define I40E_QRX_TAIL1_MAX_INDEX 15
  4528. #define I40E_QRX_TAIL1_TAIL_SHIFT 0
  4529. #define I40E_QRX_TAIL1_TAIL_MASK (0x1FFF << I40E_QRX_TAIL1_TAIL_SHIFT)
  4530. #define I40E_QTX_TAIL1(_Q) (0x00000000 + ((_Q) * 4)) /* _i=0...15 */
  4531. #define I40E_QTX_TAIL1_MAX_INDEX 15
  4532. #define I40E_QTX_TAIL1_TAIL_SHIFT 0
  4533. #define I40E_QTX_TAIL1_TAIL_MASK (0x1FFF << I40E_QTX_TAIL1_TAIL_SHIFT)
  4534. #define I40E_VFMSIX_PBA 0x00002000
  4535. #define I40E_VFMSIX_PBA_PENBIT_SHIFT 0
  4536. #define I40E_VFMSIX_PBA_PENBIT_MASK (0xFFFFFFFF << I40E_VFMSIX_PBA_PENBIT_SHIFT)
  4537. #define I40E_VFMSIX_TADD(_i) (0x00000008 + ((_i) * 16)) /* _i=0...16 */
  4538. #define I40E_VFMSIX_TADD_MAX_INDEX 16
  4539. #define I40E_VFMSIX_TADD_MSIXTADD10_SHIFT 0
  4540. #define I40E_VFMSIX_TADD_MSIXTADD10_MASK (0x3 << I40E_VFMSIX_TADD_MSIXTADD10_SHIFT)
  4541. #define I40E_VFMSIX_TADD_MSIXTADD_SHIFT 2
  4542. #define I40E_VFMSIX_TADD_MSIXTADD_MASK (0x3FFFFFFF << I40E_VFMSIX_TADD_MSIXTADD_SHIFT)
  4543. #define I40E_VFMSIX_TMSG(_i) (0x0000000C + ((_i) * 16)) /* _i=0...16 */
  4544. #define I40E_VFMSIX_TMSG_MAX_INDEX 16
  4545. #define I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT 0
  4546. #define I40E_VFMSIX_TMSG_MSIXTMSG_MASK (0xFFFFFFFF << I40E_VFMSIX_TMSG_MSIXTMSG_SHIFT)
  4547. #define I40E_VFMSIX_TUADD(_i) (0x00000000 + ((_i) * 16)) /* _i=0...16 */
  4548. #define I40E_VFMSIX_TUADD_MAX_INDEX 16
  4549. #define I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT 0
  4550. #define I40E_VFMSIX_TUADD_MSIXTUADD_MASK (0xFFFFFFFF << I40E_VFMSIX_TUADD_MSIXTUADD_SHIFT)
  4551. #define I40E_VFMSIX_TVCTRL(_i) (0x00000004 + ((_i) * 16)) /* _i=0...16 */
  4552. #define I40E_VFMSIX_TVCTRL_MAX_INDEX 16
  4553. #define I40E_VFMSIX_TVCTRL_MASK_SHIFT 0
  4554. #define I40E_VFMSIX_TVCTRL_MASK_MASK (0x1 << I40E_VFMSIX_TVCTRL_MASK_SHIFT)
  4555. #define I40E_VFCM_PE_ERRDATA 0x0000DC00
  4556. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT 0
  4557. #define I40E_VFCM_PE_ERRDATA_ERROR_CODE_MASK (0xF << I40E_VFCM_PE_ERRDATA_ERROR_CODE_SHIFT)
  4558. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT 4
  4559. #define I40E_VFCM_PE_ERRDATA_Q_TYPE_MASK (0x7 << I40E_VFCM_PE_ERRDATA_Q_TYPE_SHIFT)
  4560. #define I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT 8
  4561. #define I40E_VFCM_PE_ERRDATA_Q_NUM_MASK (0x3FFFF << I40E_VFCM_PE_ERRDATA_Q_NUM_SHIFT)
  4562. #define I40E_VFCM_PE_ERRINFO 0x0000D800
  4563. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT 0
  4564. #define I40E_VFCM_PE_ERRINFO_ERROR_VALID_MASK (0x1 << I40E_VFCM_PE_ERRINFO_ERROR_VALID_SHIFT)
  4565. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT 4
  4566. #define I40E_VFCM_PE_ERRINFO_ERROR_INST_MASK (0x7 << I40E_VFCM_PE_ERRINFO_ERROR_INST_SHIFT)
  4567. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT 8
  4568. #define I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO_DBL_ERROR_CNT_SHIFT)
  4569. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT 16
  4570. #define I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO_RLU_ERROR_CNT_SHIFT)
  4571. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT 24
  4572. #define I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_MASK (0xFF << I40E_VFCM_PE_ERRINFO_RLS_ERROR_CNT_SHIFT)
  4573. #define I40E_VFPE_AEQALLOC1 0x0000A400
  4574. #define I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT 0
  4575. #define I40E_VFPE_AEQALLOC1_AECOUNT_MASK (0xFFFFFFFF << I40E_VFPE_AEQALLOC1_AECOUNT_SHIFT)
  4576. #define I40E_VFPE_CCQPHIGH1 0x00009800
  4577. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT 0
  4578. #define I40E_VFPE_CCQPHIGH1_PECCQPHIGH_MASK (0xFFFFFFFF << I40E_VFPE_CCQPHIGH1_PECCQPHIGH_SHIFT)
  4579. #define I40E_VFPE_CCQPLOW1 0x0000AC00
  4580. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT 0
  4581. #define I40E_VFPE_CCQPLOW1_PECCQPLOW_MASK (0xFFFFFFFF << I40E_VFPE_CCQPLOW1_PECCQPLOW_SHIFT)
  4582. #define I40E_VFPE_CCQPSTATUS1 0x0000B800
  4583. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT 0
  4584. #define I40E_VFPE_CCQPSTATUS1_CCQP_DONE_MASK (0x1 << I40E_VFPE_CCQPSTATUS1_CCQP_DONE_SHIFT)
  4585. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT 31
  4586. #define I40E_VFPE_CCQPSTATUS1_CCQP_ERR_MASK (0x1 << I40E_VFPE_CCQPSTATUS1_CCQP_ERR_SHIFT)
  4587. #define I40E_VFPE_CQACK1 0x0000B000
  4588. #define I40E_VFPE_CQACK1_PECQID_SHIFT 0
  4589. #define I40E_VFPE_CQACK1_PECQID_MASK (0x1FFFF << I40E_VFPE_CQACK1_PECQID_SHIFT)
  4590. #define I40E_VFPE_CQARM1 0x0000B400
  4591. #define I40E_VFPE_CQARM1_PECQID_SHIFT 0
  4592. #define I40E_VFPE_CQARM1_PECQID_MASK (0x1FFFF << I40E_VFPE_CQARM1_PECQID_SHIFT)
  4593. #define I40E_VFPE_CQPDB1 0x0000BC00
  4594. #define I40E_VFPE_CQPDB1_WQHEAD_SHIFT 0
  4595. #define I40E_VFPE_CQPDB1_WQHEAD_MASK (0x7FF << I40E_VFPE_CQPDB1_WQHEAD_SHIFT)
  4596. #define I40E_VFPE_CQPERRCODES1 0x00009C00
  4597. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT 0
  4598. #define I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_MASK (0xFFFF << I40E_VFPE_CQPERRCODES1_CQP_MINOR_CODE_SHIFT)
  4599. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT 16
  4600. #define I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_MASK (0xFFFF << I40E_VFPE_CQPERRCODES1_CQP_MAJOR_CODE_SHIFT)
  4601. #define I40E_VFPE_CQPTAIL1 0x0000A000
  4602. #define I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT 0
  4603. #define I40E_VFPE_CQPTAIL1_WQTAIL_MASK (0x7FF << I40E_VFPE_CQPTAIL1_WQTAIL_SHIFT)
  4604. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT 31
  4605. #define I40E_VFPE_CQPTAIL1_CQP_OP_ERR_MASK (0x1 << I40E_VFPE_CQPTAIL1_CQP_OP_ERR_SHIFT)
  4606. #define I40E_VFPE_IPCONFIG01 0x00008C00
  4607. #define I40E_VFPE_IPCONFIG01_PEIPID_SHIFT 0
  4608. #define I40E_VFPE_IPCONFIG01_PEIPID_MASK (0xFFFF << I40E_VFPE_IPCONFIG01_PEIPID_SHIFT)
  4609. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT 16
  4610. #define I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_MASK (0x1 << I40E_VFPE_IPCONFIG01_USEENTIREIDRANGE_SHIFT)
  4611. #define I40E_VFPE_IPCONFIG01_USEUPPERIDRANGE_SHIFT 17
  4612. #define I40E_VFPE_IPCONFIG01_USEUPPERIDRANGE_MASK (0x1 << I40E_VFPE_IPCONFIG01_USEUPPERIDRANGE_SHIFT)
  4613. #define I40E_VFPE_MRTEIDXMASK1 0x00009000
  4614. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT 0
  4615. #define I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_MASK (0x1F << I40E_VFPE_MRTEIDXMASK1_MRTEIDXMASKBITS_SHIFT)
  4616. #define I40E_VFPE_RCVUNEXPECTEDERROR1 0x00009400
  4617. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT 0
  4618. #define I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_MASK (0xFFFFFF << I40E_VFPE_RCVUNEXPECTEDERROR1_TCP_RX_UNEXP_ERR_SHIFT)
  4619. #define I40E_VFPE_TCPNOWTIMER1 0x0000A800
  4620. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT 0
  4621. #define I40E_VFPE_TCPNOWTIMER1_TCP_NOW_MASK (0xFFFFFFFF << I40E_VFPE_TCPNOWTIMER1_TCP_NOW_SHIFT)
  4622. #define I40E_VFPE_WQEALLOC1 0x0000C000
  4623. #define I40E_VFPE_WQEALLOC1_PEQPID_SHIFT 0
  4624. #define I40E_VFPE_WQEALLOC1_PEQPID_MASK (0x3FFFF << I40E_VFPE_WQEALLOC1_PEQPID_SHIFT)
  4625. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT 20
  4626. #define I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_MASK (0xFFF << I40E_VFPE_WQEALLOC1_WQE_DESC_INDEX_SHIFT)
  4627. #define I40E_VFQF_HENA(_i) (0x0000C400 + ((_i) * 4)) /* _i=0...1 */
  4628. #define I40E_VFQF_HENA_MAX_INDEX 1
  4629. #define I40E_VFQF_HENA_PTYPE_ENA_SHIFT 0
  4630. #define I40E_VFQF_HENA_PTYPE_ENA_MASK (0xFFFFFFFF << I40E_VFQF_HENA_PTYPE_ENA_SHIFT)
  4631. #define I40E_VFQF_HKEY(_i) (0x0000CC00 + ((_i) * 4)) /* _i=0...12 */
  4632. #define I40E_VFQF_HKEY_MAX_INDEX 12
  4633. #define I40E_VFQF_HKEY_KEY_0_SHIFT 0
  4634. #define I40E_VFQF_HKEY_KEY_0_MASK (0xFF << I40E_VFQF_HKEY_KEY_0_SHIFT)
  4635. #define I40E_VFQF_HKEY_KEY_1_SHIFT 8
  4636. #define I40E_VFQF_HKEY_KEY_1_MASK (0xFF << I40E_VFQF_HKEY_KEY_1_SHIFT)
  4637. #define I40E_VFQF_HKEY_KEY_2_SHIFT 16
  4638. #define I40E_VFQF_HKEY_KEY_2_MASK (0xFF << I40E_VFQF_HKEY_KEY_2_SHIFT)
  4639. #define I40E_VFQF_HKEY_KEY_3_SHIFT 24
  4640. #define I40E_VFQF_HKEY_KEY_3_MASK (0xFF << I40E_VFQF_HKEY_KEY_3_SHIFT)
  4641. #define I40E_VFQF_HLUT(_i) (0x0000D000 + ((_i) * 4)) /* _i=0...15 */
  4642. #define I40E_VFQF_HLUT_MAX_INDEX 15
  4643. #define I40E_VFQF_HLUT_LUT0_SHIFT 0
  4644. #define I40E_VFQF_HLUT_LUT0_MASK (0xF << I40E_VFQF_HLUT_LUT0_SHIFT)
  4645. #define I40E_VFQF_HLUT_LUT1_SHIFT 8
  4646. #define I40E_VFQF_HLUT_LUT1_MASK (0xF << I40E_VFQF_HLUT_LUT1_SHIFT)
  4647. #define I40E_VFQF_HLUT_LUT2_SHIFT 16
  4648. #define I40E_VFQF_HLUT_LUT2_MASK (0xF << I40E_VFQF_HLUT_LUT2_SHIFT)
  4649. #define I40E_VFQF_HLUT_LUT3_SHIFT 24
  4650. #define I40E_VFQF_HLUT_LUT3_MASK (0xF << I40E_VFQF_HLUT_LUT3_SHIFT)
  4651. #define I40E_VFQF_HREGION(_i) (0x0000D400 + ((_i) * 4)) /* _i=0...7 */
  4652. #define I40E_VFQF_HREGION_MAX_INDEX 7
  4653. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT 0
  4654. #define I40E_VFQF_HREGION_OVERRIDE_ENA_0_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_0_SHIFT)
  4655. #define I40E_VFQF_HREGION_REGION_0_SHIFT 1
  4656. #define I40E_VFQF_HREGION_REGION_0_MASK (0x7 << I40E_VFQF_HREGION_REGION_0_SHIFT)
  4657. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT 4
  4658. #define I40E_VFQF_HREGION_OVERRIDE_ENA_1_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_1_SHIFT)
  4659. #define I40E_VFQF_HREGION_REGION_1_SHIFT 5
  4660. #define I40E_VFQF_HREGION_REGION_1_MASK (0x7 << I40E_VFQF_HREGION_REGION_1_SHIFT)
  4661. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT 8
  4662. #define I40E_VFQF_HREGION_OVERRIDE_ENA_2_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_2_SHIFT)
  4663. #define I40E_VFQF_HREGION_REGION_2_SHIFT 9
  4664. #define I40E_VFQF_HREGION_REGION_2_MASK (0x7 << I40E_VFQF_HREGION_REGION_2_SHIFT)
  4665. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT 12
  4666. #define I40E_VFQF_HREGION_OVERRIDE_ENA_3_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_3_SHIFT)
  4667. #define I40E_VFQF_HREGION_REGION_3_SHIFT 13
  4668. #define I40E_VFQF_HREGION_REGION_3_MASK (0x7 << I40E_VFQF_HREGION_REGION_3_SHIFT)
  4669. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT 16
  4670. #define I40E_VFQF_HREGION_OVERRIDE_ENA_4_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_4_SHIFT)
  4671. #define I40E_VFQF_HREGION_REGION_4_SHIFT 17
  4672. #define I40E_VFQF_HREGION_REGION_4_MASK (0x7 << I40E_VFQF_HREGION_REGION_4_SHIFT)
  4673. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT 20
  4674. #define I40E_VFQF_HREGION_OVERRIDE_ENA_5_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_5_SHIFT)
  4675. #define I40E_VFQF_HREGION_REGION_5_SHIFT 21
  4676. #define I40E_VFQF_HREGION_REGION_5_MASK (0x7 << I40E_VFQF_HREGION_REGION_5_SHIFT)
  4677. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT 24
  4678. #define I40E_VFQF_HREGION_OVERRIDE_ENA_6_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_6_SHIFT)
  4679. #define I40E_VFQF_HREGION_REGION_6_SHIFT 25
  4680. #define I40E_VFQF_HREGION_REGION_6_MASK (0x7 << I40E_VFQF_HREGION_REGION_6_SHIFT)
  4681. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT 28
  4682. #define I40E_VFQF_HREGION_OVERRIDE_ENA_7_MASK (0x1 << I40E_VFQF_HREGION_OVERRIDE_ENA_7_SHIFT)
  4683. #define I40E_VFQF_HREGION_REGION_7_SHIFT 29
  4684. #define I40E_VFQF_HREGION_REGION_7_MASK (0x7 << I40E_VFQF_HREGION_REGION_7_SHIFT)
  4685. #endif