udl_modeset.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * Copyright (C) 2012 Red Hat
  3. *
  4. * based in parts on udlfb.c:
  5. * Copyright (C) 2009 Roberto De Ioris <roberto@unbit.it>
  6. * Copyright (C) 2009 Jaya Kumar <jayakumar.lkml@gmail.com>
  7. * Copyright (C) 2009 Bernie Thompson <bernie@plugable.com>
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License v2. See the file COPYING in the main directory of this archive for
  10. * more details.
  11. */
  12. #include "drmP.h"
  13. #include "drm_crtc.h"
  14. #include "drm_crtc_helper.h"
  15. #include "udl_drv.h"
  16. /*
  17. * All DisplayLink bulk operations start with 0xAF, followed by specific code
  18. * All operations are written to buffers which then later get sent to device
  19. */
  20. static char *udl_set_register(char *buf, u8 reg, u8 val)
  21. {
  22. *buf++ = 0xAF;
  23. *buf++ = 0x20;
  24. *buf++ = reg;
  25. *buf++ = val;
  26. return buf;
  27. }
  28. static char *udl_vidreg_lock(char *buf)
  29. {
  30. return udl_set_register(buf, 0xFF, 0x00);
  31. }
  32. static char *udl_vidreg_unlock(char *buf)
  33. {
  34. return udl_set_register(buf, 0xFF, 0xFF);
  35. }
  36. /*
  37. * On/Off for driving the DisplayLink framebuffer to the display
  38. * 0x00 H and V sync on
  39. * 0x01 H and V sync off (screen blank but powered)
  40. * 0x07 DPMS powerdown (requires modeset to come back)
  41. */
  42. static char *udl_enable_hvsync(char *buf, bool enable)
  43. {
  44. if (enable)
  45. return udl_set_register(buf, 0x1F, 0x00);
  46. else
  47. return udl_set_register(buf, 0x1F, 0x07);
  48. }
  49. static char *udl_set_color_depth(char *buf, u8 selection)
  50. {
  51. return udl_set_register(buf, 0x00, selection);
  52. }
  53. static char *udl_set_base16bpp(char *wrptr, u32 base)
  54. {
  55. /* the base pointer is 16 bits wide, 0x20 is hi byte. */
  56. wrptr = udl_set_register(wrptr, 0x20, base >> 16);
  57. wrptr = udl_set_register(wrptr, 0x21, base >> 8);
  58. return udl_set_register(wrptr, 0x22, base);
  59. }
  60. /*
  61. * DisplayLink HW has separate 16bpp and 8bpp framebuffers.
  62. * In 24bpp modes, the low 323 RGB bits go in the 8bpp framebuffer
  63. */
  64. static char *udl_set_base8bpp(char *wrptr, u32 base)
  65. {
  66. wrptr = udl_set_register(wrptr, 0x26, base >> 16);
  67. wrptr = udl_set_register(wrptr, 0x27, base >> 8);
  68. return udl_set_register(wrptr, 0x28, base);
  69. }
  70. static char *udl_set_register_16(char *wrptr, u8 reg, u16 value)
  71. {
  72. wrptr = udl_set_register(wrptr, reg, value >> 8);
  73. return udl_set_register(wrptr, reg+1, value);
  74. }
  75. /*
  76. * This is kind of weird because the controller takes some
  77. * register values in a different byte order than other registers.
  78. */
  79. static char *udl_set_register_16be(char *wrptr, u8 reg, u16 value)
  80. {
  81. wrptr = udl_set_register(wrptr, reg, value);
  82. return udl_set_register(wrptr, reg+1, value >> 8);
  83. }
  84. /*
  85. * LFSR is linear feedback shift register. The reason we have this is
  86. * because the display controller needs to minimize the clock depth of
  87. * various counters used in the display path. So this code reverses the
  88. * provided value into the lfsr16 value by counting backwards to get
  89. * the value that needs to be set in the hardware comparator to get the
  90. * same actual count. This makes sense once you read above a couple of
  91. * times and think about it from a hardware perspective.
  92. */
  93. static u16 udl_lfsr16(u16 actual_count)
  94. {
  95. u32 lv = 0xFFFF; /* This is the lfsr value that the hw starts with */
  96. while (actual_count--) {
  97. lv = ((lv << 1) |
  98. (((lv >> 15) ^ (lv >> 4) ^ (lv >> 2) ^ (lv >> 1)) & 1))
  99. & 0xFFFF;
  100. }
  101. return (u16) lv;
  102. }
  103. /*
  104. * This does LFSR conversion on the value that is to be written.
  105. * See LFSR explanation above for more detail.
  106. */
  107. static char *udl_set_register_lfsr16(char *wrptr, u8 reg, u16 value)
  108. {
  109. return udl_set_register_16(wrptr, reg, udl_lfsr16(value));
  110. }
  111. /*
  112. * This takes a standard fbdev screeninfo struct and all of its monitor mode
  113. * details and converts them into the DisplayLink equivalent register commands.
  114. ERR(vreg(dev, 0x00, (color_depth == 16) ? 0 : 1));
  115. ERR(vreg_lfsr16(dev, 0x01, xDisplayStart));
  116. ERR(vreg_lfsr16(dev, 0x03, xDisplayEnd));
  117. ERR(vreg_lfsr16(dev, 0x05, yDisplayStart));
  118. ERR(vreg_lfsr16(dev, 0x07, yDisplayEnd));
  119. ERR(vreg_lfsr16(dev, 0x09, xEndCount));
  120. ERR(vreg_lfsr16(dev, 0x0B, hSyncStart));
  121. ERR(vreg_lfsr16(dev, 0x0D, hSyncEnd));
  122. ERR(vreg_big_endian(dev, 0x0F, hPixels));
  123. ERR(vreg_lfsr16(dev, 0x11, yEndCount));
  124. ERR(vreg_lfsr16(dev, 0x13, vSyncStart));
  125. ERR(vreg_lfsr16(dev, 0x15, vSyncEnd));
  126. ERR(vreg_big_endian(dev, 0x17, vPixels));
  127. ERR(vreg_little_endian(dev, 0x1B, pixelClock5KHz));
  128. ERR(vreg(dev, 0x1F, 0));
  129. ERR(vbuf(dev, WRITE_VIDREG_UNLOCK, DSIZEOF(WRITE_VIDREG_UNLOCK)));
  130. */
  131. static char *udl_set_vid_cmds(char *wrptr, struct drm_display_mode *mode)
  132. {
  133. u16 xds, yds;
  134. u16 xde, yde;
  135. u16 yec;
  136. /* x display start */
  137. xds = mode->crtc_htotal - mode->crtc_hsync_start;
  138. wrptr = udl_set_register_lfsr16(wrptr, 0x01, xds);
  139. /* x display end */
  140. xde = xds + mode->crtc_hdisplay;
  141. wrptr = udl_set_register_lfsr16(wrptr, 0x03, xde);
  142. /* y display start */
  143. yds = mode->crtc_vtotal - mode->crtc_vsync_start;
  144. wrptr = udl_set_register_lfsr16(wrptr, 0x05, yds);
  145. /* y display end */
  146. yde = yds + mode->crtc_vdisplay;
  147. wrptr = udl_set_register_lfsr16(wrptr, 0x07, yde);
  148. /* x end count is active + blanking - 1 */
  149. wrptr = udl_set_register_lfsr16(wrptr, 0x09,
  150. mode->crtc_htotal - 1);
  151. /* libdlo hardcodes hsync start to 1 */
  152. wrptr = udl_set_register_lfsr16(wrptr, 0x0B, 1);
  153. /* hsync end is width of sync pulse + 1 */
  154. wrptr = udl_set_register_lfsr16(wrptr, 0x0D,
  155. mode->crtc_hsync_end - mode->crtc_hsync_start + 1);
  156. /* hpixels is active pixels */
  157. wrptr = udl_set_register_16(wrptr, 0x0F, mode->hdisplay);
  158. /* yendcount is vertical active + vertical blanking */
  159. yec = mode->crtc_vtotal;
  160. wrptr = udl_set_register_lfsr16(wrptr, 0x11, yec);
  161. /* libdlo hardcodes vsync start to 0 */
  162. wrptr = udl_set_register_lfsr16(wrptr, 0x13, 0);
  163. /* vsync end is width of vsync pulse */
  164. wrptr = udl_set_register_lfsr16(wrptr, 0x15, mode->crtc_vsync_end - mode->crtc_vsync_start);
  165. /* vpixels is active pixels */
  166. wrptr = udl_set_register_16(wrptr, 0x17, mode->crtc_vdisplay);
  167. wrptr = udl_set_register_16be(wrptr, 0x1B,
  168. mode->clock / 5);
  169. return wrptr;
  170. }
  171. static int udl_crtc_write_mode_to_hw(struct drm_crtc *crtc)
  172. {
  173. struct drm_device *dev = crtc->dev;
  174. struct udl_device *udl = dev->dev_private;
  175. struct urb *urb;
  176. char *buf;
  177. int retval;
  178. urb = udl_get_urb(dev);
  179. if (!urb)
  180. return -ENOMEM;
  181. buf = (char *)urb->transfer_buffer;
  182. memcpy(buf, udl->mode_buf, udl->mode_buf_len);
  183. retval = udl_submit_urb(dev, urb, udl->mode_buf_len);
  184. DRM_INFO("write mode info %d\n", udl->mode_buf_len);
  185. return retval;
  186. }
  187. static void udl_crtc_dpms(struct drm_crtc *crtc, int mode)
  188. {
  189. struct drm_device *dev = crtc->dev;
  190. struct udl_device *udl = dev->dev_private;
  191. int retval;
  192. if (mode == DRM_MODE_DPMS_OFF) {
  193. char *buf;
  194. struct urb *urb;
  195. urb = udl_get_urb(dev);
  196. if (!urb)
  197. return;
  198. buf = (char *)urb->transfer_buffer;
  199. buf = udl_vidreg_lock(buf);
  200. buf = udl_enable_hvsync(buf, false);
  201. buf = udl_vidreg_unlock(buf);
  202. retval = udl_submit_urb(dev, urb, buf - (char *)
  203. urb->transfer_buffer);
  204. } else {
  205. if (udl->mode_buf_len == 0) {
  206. DRM_ERROR("Trying to enable DPMS with no mode\n");
  207. return;
  208. }
  209. udl_crtc_write_mode_to_hw(crtc);
  210. }
  211. }
  212. static bool udl_crtc_mode_fixup(struct drm_crtc *crtc,
  213. struct drm_display_mode *mode,
  214. struct drm_display_mode *adjusted_mode)
  215. {
  216. return true;
  217. }
  218. #if 0
  219. static int
  220. udl_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  221. int x, int y, enum mode_set_atomic state)
  222. {
  223. return 0;
  224. }
  225. static int
  226. udl_pipe_set_base(struct drm_crtc *crtc, int x, int y,
  227. struct drm_framebuffer *old_fb)
  228. {
  229. return 0;
  230. }
  231. #endif
  232. static int udl_crtc_mode_set(struct drm_crtc *crtc,
  233. struct drm_display_mode *mode,
  234. struct drm_display_mode *adjusted_mode,
  235. int x, int y,
  236. struct drm_framebuffer *old_fb)
  237. {
  238. struct drm_device *dev = crtc->dev;
  239. struct udl_framebuffer *ufb = to_udl_fb(crtc->fb);
  240. struct udl_device *udl = dev->dev_private;
  241. char *buf;
  242. char *wrptr;
  243. int color_depth = 0;
  244. buf = (char *)udl->mode_buf;
  245. /* for now we just clip 24 -> 16 - if we fix that fix this */
  246. /*if (crtc->fb->bits_per_pixel != 16)
  247. color_depth = 1; */
  248. /* This first section has to do with setting the base address on the
  249. * controller * associated with the display. There are 2 base
  250. * pointers, currently, we only * use the 16 bpp segment.
  251. */
  252. wrptr = udl_vidreg_lock(buf);
  253. wrptr = udl_set_color_depth(wrptr, color_depth);
  254. /* set base for 16bpp segment to 0 */
  255. wrptr = udl_set_base16bpp(wrptr, 0);
  256. /* set base for 8bpp segment to end of fb */
  257. wrptr = udl_set_base8bpp(wrptr, 2 * mode->vdisplay * mode->hdisplay);
  258. wrptr = udl_set_vid_cmds(wrptr, adjusted_mode);
  259. wrptr = udl_enable_hvsync(wrptr, true);
  260. wrptr = udl_vidreg_unlock(wrptr);
  261. ufb->active_16 = true;
  262. if (old_fb) {
  263. struct udl_framebuffer *uold_fb = to_udl_fb(old_fb);
  264. uold_fb->active_16 = false;
  265. }
  266. udl->mode_buf_len = wrptr - buf;
  267. /* damage all of it */
  268. udl_handle_damage(ufb, 0, 0, ufb->base.width, ufb->base.height);
  269. return 0;
  270. }
  271. static void udl_crtc_disable(struct drm_crtc *crtc)
  272. {
  273. }
  274. static void udl_crtc_destroy(struct drm_crtc *crtc)
  275. {
  276. drm_crtc_cleanup(crtc);
  277. kfree(crtc);
  278. }
  279. static void udl_load_lut(struct drm_crtc *crtc)
  280. {
  281. }
  282. static void udl_crtc_prepare(struct drm_crtc *crtc)
  283. {
  284. }
  285. static void udl_crtc_commit(struct drm_crtc *crtc)
  286. {
  287. udl_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  288. }
  289. static struct drm_crtc_helper_funcs udl_helper_funcs = {
  290. .dpms = udl_crtc_dpms,
  291. .mode_fixup = udl_crtc_mode_fixup,
  292. .mode_set = udl_crtc_mode_set,
  293. .prepare = udl_crtc_prepare,
  294. .commit = udl_crtc_commit,
  295. .disable = udl_crtc_disable,
  296. .load_lut = udl_load_lut,
  297. };
  298. static const struct drm_crtc_funcs udl_crtc_funcs = {
  299. .set_config = drm_crtc_helper_set_config,
  300. .destroy = udl_crtc_destroy,
  301. };
  302. int udl_crtc_init(struct drm_device *dev)
  303. {
  304. struct drm_crtc *crtc;
  305. crtc = kzalloc(sizeof(struct drm_crtc) + sizeof(struct drm_connector *), GFP_KERNEL);
  306. if (crtc == NULL)
  307. return -ENOMEM;
  308. drm_crtc_init(dev, crtc, &udl_crtc_funcs);
  309. drm_crtc_helper_add(crtc, &udl_helper_funcs);
  310. return 0;
  311. }
  312. static const struct drm_mode_config_funcs udl_mode_funcs = {
  313. .fb_create = udl_fb_user_fb_create,
  314. .output_poll_changed = NULL,
  315. };
  316. int udl_modeset_init(struct drm_device *dev)
  317. {
  318. struct drm_encoder *encoder;
  319. drm_mode_config_init(dev);
  320. dev->mode_config.min_width = 640;
  321. dev->mode_config.min_height = 480;
  322. dev->mode_config.max_width = 2048;
  323. dev->mode_config.max_height = 2048;
  324. dev->mode_config.prefer_shadow = 0;
  325. dev->mode_config.preferred_depth = 24;
  326. dev->mode_config.funcs = &udl_mode_funcs;
  327. drm_mode_create_dirty_info_property(dev);
  328. udl_crtc_init(dev);
  329. encoder = udl_encoder_init(dev);
  330. udl_connector_init(dev, encoder);
  331. return 0;
  332. }
  333. void udl_modeset_cleanup(struct drm_device *dev)
  334. {
  335. drm_mode_config_cleanup(dev);
  336. }