pci_sabre.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626
  1. /* pci_sabre.c: Sabre specific PCI controller support.
  2. *
  3. * Copyright (C) 1997, 1998, 1999, 2007 David S. Miller (davem@davemloft.net)
  4. * Copyright (C) 1998, 1999 Eddie C. Dost (ecd@skynet.be)
  5. * Copyright (C) 1999 Jakub Jelinek (jakub@redhat.com)
  6. */
  7. #include <linux/kernel.h>
  8. #include <linux/types.h>
  9. #include <linux/pci.h>
  10. #include <linux/init.h>
  11. #include <linux/slab.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/of_device.h>
  14. #include <asm/apb.h>
  15. #include <asm/iommu.h>
  16. #include <asm/irq.h>
  17. #include <asm/prom.h>
  18. #include "pci_impl.h"
  19. #include "iommu_common.h"
  20. #include "psycho_common.h"
  21. #define DRIVER_NAME "sabre"
  22. #define PFX DRIVER_NAME ": "
  23. /* All SABRE registers are 64-bits. The following accessor
  24. * routines are how they are accessed. The REG parameter
  25. * is a physical address.
  26. */
  27. #define sabre_read(__reg) \
  28. ({ u64 __ret; \
  29. __asm__ __volatile__("ldxa [%1] %2, %0" \
  30. : "=r" (__ret) \
  31. : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
  32. : "memory"); \
  33. __ret; \
  34. })
  35. #define sabre_write(__reg, __val) \
  36. __asm__ __volatile__("stxa %0, [%1] %2" \
  37. : /* no outputs */ \
  38. : "r" (__val), "r" (__reg), \
  39. "i" (ASI_PHYS_BYPASS_EC_E) \
  40. : "memory")
  41. /* SABRE PCI controller register offsets and definitions. */
  42. #define SABRE_UE_AFSR 0x0030UL
  43. #define SABRE_UEAFSR_PDRD 0x4000000000000000UL /* Primary PCI DMA Read */
  44. #define SABRE_UEAFSR_PDWR 0x2000000000000000UL /* Primary PCI DMA Write */
  45. #define SABRE_UEAFSR_SDRD 0x0800000000000000UL /* Secondary PCI DMA Read */
  46. #define SABRE_UEAFSR_SDWR 0x0400000000000000UL /* Secondary PCI DMA Write */
  47. #define SABRE_UEAFSR_SDTE 0x0200000000000000UL /* Secondary DMA Translation Error */
  48. #define SABRE_UEAFSR_PDTE 0x0100000000000000UL /* Primary DMA Translation Error */
  49. #define SABRE_UEAFSR_BMSK 0x0000ffff00000000UL /* Bytemask */
  50. #define SABRE_UEAFSR_OFF 0x00000000e0000000UL /* Offset (AFAR bits [5:3] */
  51. #define SABRE_UEAFSR_BLK 0x0000000000800000UL /* Was block operation */
  52. #define SABRE_UECE_AFAR 0x0038UL
  53. #define SABRE_CE_AFSR 0x0040UL
  54. #define SABRE_CEAFSR_PDRD 0x4000000000000000UL /* Primary PCI DMA Read */
  55. #define SABRE_CEAFSR_PDWR 0x2000000000000000UL /* Primary PCI DMA Write */
  56. #define SABRE_CEAFSR_SDRD 0x0800000000000000UL /* Secondary PCI DMA Read */
  57. #define SABRE_CEAFSR_SDWR 0x0400000000000000UL /* Secondary PCI DMA Write */
  58. #define SABRE_CEAFSR_ESYND 0x00ff000000000000UL /* ECC Syndrome */
  59. #define SABRE_CEAFSR_BMSK 0x0000ffff00000000UL /* Bytemask */
  60. #define SABRE_CEAFSR_OFF 0x00000000e0000000UL /* Offset */
  61. #define SABRE_CEAFSR_BLK 0x0000000000800000UL /* Was block operation */
  62. #define SABRE_UECE_AFAR_ALIAS 0x0048UL /* Aliases to 0x0038 */
  63. #define SABRE_IOMMU_CONTROL 0x0200UL
  64. #define SABRE_IOMMUCTRL_ERRSTS 0x0000000006000000UL /* Error status bits */
  65. #define SABRE_IOMMUCTRL_ERR 0x0000000001000000UL /* Error present in IOTLB */
  66. #define SABRE_IOMMUCTRL_LCKEN 0x0000000000800000UL /* IOTLB lock enable */
  67. #define SABRE_IOMMUCTRL_LCKPTR 0x0000000000780000UL /* IOTLB lock pointer */
  68. #define SABRE_IOMMUCTRL_TSBSZ 0x0000000000070000UL /* TSB Size */
  69. #define SABRE_IOMMU_TSBSZ_1K 0x0000000000000000
  70. #define SABRE_IOMMU_TSBSZ_2K 0x0000000000010000
  71. #define SABRE_IOMMU_TSBSZ_4K 0x0000000000020000
  72. #define SABRE_IOMMU_TSBSZ_8K 0x0000000000030000
  73. #define SABRE_IOMMU_TSBSZ_16K 0x0000000000040000
  74. #define SABRE_IOMMU_TSBSZ_32K 0x0000000000050000
  75. #define SABRE_IOMMU_TSBSZ_64K 0x0000000000060000
  76. #define SABRE_IOMMU_TSBSZ_128K 0x0000000000070000
  77. #define SABRE_IOMMUCTRL_TBWSZ 0x0000000000000004UL /* TSB assumed page size */
  78. #define SABRE_IOMMUCTRL_DENAB 0x0000000000000002UL /* Diagnostic Mode Enable */
  79. #define SABRE_IOMMUCTRL_ENAB 0x0000000000000001UL /* IOMMU Enable */
  80. #define SABRE_IOMMU_TSBBASE 0x0208UL
  81. #define SABRE_IOMMU_FLUSH 0x0210UL
  82. #define SABRE_IMAP_A_SLOT0 0x0c00UL
  83. #define SABRE_IMAP_B_SLOT0 0x0c20UL
  84. #define SABRE_IMAP_SCSI 0x1000UL
  85. #define SABRE_IMAP_ETH 0x1008UL
  86. #define SABRE_IMAP_BPP 0x1010UL
  87. #define SABRE_IMAP_AU_REC 0x1018UL
  88. #define SABRE_IMAP_AU_PLAY 0x1020UL
  89. #define SABRE_IMAP_PFAIL 0x1028UL
  90. #define SABRE_IMAP_KMS 0x1030UL
  91. #define SABRE_IMAP_FLPY 0x1038UL
  92. #define SABRE_IMAP_SHW 0x1040UL
  93. #define SABRE_IMAP_KBD 0x1048UL
  94. #define SABRE_IMAP_MS 0x1050UL
  95. #define SABRE_IMAP_SER 0x1058UL
  96. #define SABRE_IMAP_UE 0x1070UL
  97. #define SABRE_IMAP_CE 0x1078UL
  98. #define SABRE_IMAP_PCIERR 0x1080UL
  99. #define SABRE_IMAP_GFX 0x1098UL
  100. #define SABRE_IMAP_EUPA 0x10a0UL
  101. #define SABRE_ICLR_A_SLOT0 0x1400UL
  102. #define SABRE_ICLR_B_SLOT0 0x1480UL
  103. #define SABRE_ICLR_SCSI 0x1800UL
  104. #define SABRE_ICLR_ETH 0x1808UL
  105. #define SABRE_ICLR_BPP 0x1810UL
  106. #define SABRE_ICLR_AU_REC 0x1818UL
  107. #define SABRE_ICLR_AU_PLAY 0x1820UL
  108. #define SABRE_ICLR_PFAIL 0x1828UL
  109. #define SABRE_ICLR_KMS 0x1830UL
  110. #define SABRE_ICLR_FLPY 0x1838UL
  111. #define SABRE_ICLR_SHW 0x1840UL
  112. #define SABRE_ICLR_KBD 0x1848UL
  113. #define SABRE_ICLR_MS 0x1850UL
  114. #define SABRE_ICLR_SER 0x1858UL
  115. #define SABRE_ICLR_UE 0x1870UL
  116. #define SABRE_ICLR_CE 0x1878UL
  117. #define SABRE_ICLR_PCIERR 0x1880UL
  118. #define SABRE_WRSYNC 0x1c20UL
  119. #define SABRE_PCICTRL 0x2000UL
  120. #define SABRE_PCICTRL_MRLEN 0x0000001000000000UL /* Use MemoryReadLine for block loads/stores */
  121. #define SABRE_PCICTRL_SERR 0x0000000400000000UL /* Set when SERR asserted on PCI bus */
  122. #define SABRE_PCICTRL_ARBPARK 0x0000000000200000UL /* Bus Parking 0=Ultra-IIi 1=prev-bus-owner */
  123. #define SABRE_PCICTRL_CPUPRIO 0x0000000000100000UL /* Ultra-IIi granted every other bus cycle */
  124. #define SABRE_PCICTRL_ARBPRIO 0x00000000000f0000UL /* Slot which is granted every other bus cycle */
  125. #define SABRE_PCICTRL_ERREN 0x0000000000000100UL /* PCI Error Interrupt Enable */
  126. #define SABRE_PCICTRL_RTRYWE 0x0000000000000080UL /* DMA Flow Control 0=wait-if-possible 1=retry */
  127. #define SABRE_PCICTRL_AEN 0x000000000000000fUL /* Slot PCI arbitration enables */
  128. #define SABRE_PIOAFSR 0x2010UL
  129. #define SABRE_PIOAFSR_PMA 0x8000000000000000UL /* Primary Master Abort */
  130. #define SABRE_PIOAFSR_PTA 0x4000000000000000UL /* Primary Target Abort */
  131. #define SABRE_PIOAFSR_PRTRY 0x2000000000000000UL /* Primary Excessive Retries */
  132. #define SABRE_PIOAFSR_PPERR 0x1000000000000000UL /* Primary Parity Error */
  133. #define SABRE_PIOAFSR_SMA 0x0800000000000000UL /* Secondary Master Abort */
  134. #define SABRE_PIOAFSR_STA 0x0400000000000000UL /* Secondary Target Abort */
  135. #define SABRE_PIOAFSR_SRTRY 0x0200000000000000UL /* Secondary Excessive Retries */
  136. #define SABRE_PIOAFSR_SPERR 0x0100000000000000UL /* Secondary Parity Error */
  137. #define SABRE_PIOAFSR_BMSK 0x0000ffff00000000UL /* Byte Mask */
  138. #define SABRE_PIOAFSR_BLK 0x0000000080000000UL /* Was Block Operation */
  139. #define SABRE_PIOAFAR 0x2018UL
  140. #define SABRE_PCIDIAG 0x2020UL
  141. #define SABRE_PCIDIAG_DRTRY 0x0000000000000040UL /* Disable PIO Retry Limit */
  142. #define SABRE_PCIDIAG_IPAPAR 0x0000000000000008UL /* Invert PIO Address Parity */
  143. #define SABRE_PCIDIAG_IPDPAR 0x0000000000000004UL /* Invert PIO Data Parity */
  144. #define SABRE_PCIDIAG_IDDPAR 0x0000000000000002UL /* Invert DMA Data Parity */
  145. #define SABRE_PCIDIAG_ELPBK 0x0000000000000001UL /* Loopback Enable - not supported */
  146. #define SABRE_PCITASR 0x2028UL
  147. #define SABRE_PCITASR_EF 0x0000000000000080UL /* Respond to 0xe0000000-0xffffffff */
  148. #define SABRE_PCITASR_CD 0x0000000000000040UL /* Respond to 0xc0000000-0xdfffffff */
  149. #define SABRE_PCITASR_AB 0x0000000000000020UL /* Respond to 0xa0000000-0xbfffffff */
  150. #define SABRE_PCITASR_89 0x0000000000000010UL /* Respond to 0x80000000-0x9fffffff */
  151. #define SABRE_PCITASR_67 0x0000000000000008UL /* Respond to 0x60000000-0x7fffffff */
  152. #define SABRE_PCITASR_45 0x0000000000000004UL /* Respond to 0x40000000-0x5fffffff */
  153. #define SABRE_PCITASR_23 0x0000000000000002UL /* Respond to 0x20000000-0x3fffffff */
  154. #define SABRE_PCITASR_01 0x0000000000000001UL /* Respond to 0x00000000-0x1fffffff */
  155. #define SABRE_PIOBUF_DIAG 0x5000UL
  156. #define SABRE_DMABUF_DIAGLO 0x5100UL
  157. #define SABRE_DMABUF_DIAGHI 0x51c0UL
  158. #define SABRE_IMAP_GFX_ALIAS 0x6000UL /* Aliases to 0x1098 */
  159. #define SABRE_IMAP_EUPA_ALIAS 0x8000UL /* Aliases to 0x10a0 */
  160. #define SABRE_IOMMU_VADIAG 0xa400UL
  161. #define SABRE_IOMMU_TCDIAG 0xa408UL
  162. #define SABRE_IOMMU_TAG 0xa580UL
  163. #define SABRE_IOMMUTAG_ERRSTS 0x0000000001800000UL /* Error status bits */
  164. #define SABRE_IOMMUTAG_ERR 0x0000000000400000UL /* Error present */
  165. #define SABRE_IOMMUTAG_WRITE 0x0000000000200000UL /* Page is writable */
  166. #define SABRE_IOMMUTAG_STREAM 0x0000000000100000UL /* Streamable bit - unused */
  167. #define SABRE_IOMMUTAG_SIZE 0x0000000000080000UL /* 0=8k 1=16k */
  168. #define SABRE_IOMMUTAG_VPN 0x000000000007ffffUL /* Virtual Page Number [31:13] */
  169. #define SABRE_IOMMU_DATA 0xa600UL
  170. #define SABRE_IOMMUDATA_VALID 0x0000000040000000UL /* Valid */
  171. #define SABRE_IOMMUDATA_USED 0x0000000020000000UL /* Used (for LRU algorithm) */
  172. #define SABRE_IOMMUDATA_CACHE 0x0000000010000000UL /* Cacheable */
  173. #define SABRE_IOMMUDATA_PPN 0x00000000001fffffUL /* Physical Page Number [33:13] */
  174. #define SABRE_PCI_IRQSTATE 0xa800UL
  175. #define SABRE_OBIO_IRQSTATE 0xa808UL
  176. #define SABRE_FFBCFG 0xf000UL
  177. #define SABRE_FFBCFG_SPRQS 0x000000000f000000 /* Slave P_RQST queue size */
  178. #define SABRE_FFBCFG_ONEREAD 0x0000000000004000 /* Slave supports one outstanding read */
  179. #define SABRE_MCCTRL0 0xf010UL
  180. #define SABRE_MCCTRL0_RENAB 0x0000000080000000 /* Refresh Enable */
  181. #define SABRE_MCCTRL0_EENAB 0x0000000010000000 /* Enable all ECC functions */
  182. #define SABRE_MCCTRL0_11BIT 0x0000000000001000 /* Enable 11-bit column addressing */
  183. #define SABRE_MCCTRL0_DPP 0x0000000000000f00 /* DIMM Pair Present Bits */
  184. #define SABRE_MCCTRL0_RINTVL 0x00000000000000ff /* Refresh Interval */
  185. #define SABRE_MCCTRL1 0xf018UL
  186. #define SABRE_MCCTRL1_AMDC 0x0000000038000000 /* Advance Memdata Clock */
  187. #define SABRE_MCCTRL1_ARDC 0x0000000007000000 /* Advance DRAM Read Data Clock */
  188. #define SABRE_MCCTRL1_CSR 0x0000000000e00000 /* CAS to RAS delay for CBR refresh */
  189. #define SABRE_MCCTRL1_CASRW 0x00000000001c0000 /* CAS length for read/write */
  190. #define SABRE_MCCTRL1_RCD 0x0000000000038000 /* RAS to CAS delay */
  191. #define SABRE_MCCTRL1_CP 0x0000000000007000 /* CAS Precharge */
  192. #define SABRE_MCCTRL1_RP 0x0000000000000e00 /* RAS Precharge */
  193. #define SABRE_MCCTRL1_RAS 0x00000000000001c0 /* Length of RAS for refresh */
  194. #define SABRE_MCCTRL1_CASRW2 0x0000000000000038 /* Must be same as CASRW */
  195. #define SABRE_MCCTRL1_RSC 0x0000000000000007 /* RAS after CAS hold time */
  196. #define SABRE_RESETCTRL 0xf020UL
  197. #define SABRE_CONFIGSPACE 0x001000000UL
  198. #define SABRE_IOSPACE 0x002000000UL
  199. #define SABRE_IOSPACE_SIZE 0x000ffffffUL
  200. #define SABRE_MEMSPACE 0x100000000UL
  201. #define SABRE_MEMSPACE_SIZE 0x07fffffffUL
  202. static int hummingbird_p;
  203. static struct pci_bus *sabre_root_bus;
  204. static irqreturn_t sabre_ue_intr(int irq, void *dev_id)
  205. {
  206. struct pci_pbm_info *pbm = dev_id;
  207. unsigned long afsr_reg = pbm->controller_regs + SABRE_UE_AFSR;
  208. unsigned long afar_reg = pbm->controller_regs + SABRE_UECE_AFAR;
  209. unsigned long afsr, afar, error_bits;
  210. int reported;
  211. /* Latch uncorrectable error status. */
  212. afar = sabre_read(afar_reg);
  213. afsr = sabre_read(afsr_reg);
  214. /* Clear the primary/secondary error status bits. */
  215. error_bits = afsr &
  216. (SABRE_UEAFSR_PDRD | SABRE_UEAFSR_PDWR |
  217. SABRE_UEAFSR_SDRD | SABRE_UEAFSR_SDWR |
  218. SABRE_UEAFSR_SDTE | SABRE_UEAFSR_PDTE);
  219. if (!error_bits)
  220. return IRQ_NONE;
  221. sabre_write(afsr_reg, error_bits);
  222. /* Log the error. */
  223. printk("%s: Uncorrectable Error, primary error type[%s%s]\n",
  224. pbm->name,
  225. ((error_bits & SABRE_UEAFSR_PDRD) ?
  226. "DMA Read" :
  227. ((error_bits & SABRE_UEAFSR_PDWR) ?
  228. "DMA Write" : "???")),
  229. ((error_bits & SABRE_UEAFSR_PDTE) ?
  230. ":Translation Error" : ""));
  231. printk("%s: bytemask[%04lx] dword_offset[%lx] was_block(%d)\n",
  232. pbm->name,
  233. (afsr & SABRE_UEAFSR_BMSK) >> 32UL,
  234. (afsr & SABRE_UEAFSR_OFF) >> 29UL,
  235. ((afsr & SABRE_UEAFSR_BLK) ? 1 : 0));
  236. printk("%s: UE AFAR [%016lx]\n", pbm->name, afar);
  237. printk("%s: UE Secondary errors [", pbm->name);
  238. reported = 0;
  239. if (afsr & SABRE_UEAFSR_SDRD) {
  240. reported++;
  241. printk("(DMA Read)");
  242. }
  243. if (afsr & SABRE_UEAFSR_SDWR) {
  244. reported++;
  245. printk("(DMA Write)");
  246. }
  247. if (afsr & SABRE_UEAFSR_SDTE) {
  248. reported++;
  249. printk("(Translation Error)");
  250. }
  251. if (!reported)
  252. printk("(none)");
  253. printk("]\n");
  254. /* Interrogate IOMMU for error status. */
  255. psycho_check_iommu_error(pbm, afsr, afar, UE_ERR);
  256. return IRQ_HANDLED;
  257. }
  258. static irqreturn_t sabre_ce_intr(int irq, void *dev_id)
  259. {
  260. struct pci_pbm_info *pbm = dev_id;
  261. unsigned long afsr_reg = pbm->controller_regs + SABRE_CE_AFSR;
  262. unsigned long afar_reg = pbm->controller_regs + SABRE_UECE_AFAR;
  263. unsigned long afsr, afar, error_bits;
  264. int reported;
  265. /* Latch error status. */
  266. afar = sabre_read(afar_reg);
  267. afsr = sabre_read(afsr_reg);
  268. /* Clear primary/secondary error status bits. */
  269. error_bits = afsr &
  270. (SABRE_CEAFSR_PDRD | SABRE_CEAFSR_PDWR |
  271. SABRE_CEAFSR_SDRD | SABRE_CEAFSR_SDWR);
  272. if (!error_bits)
  273. return IRQ_NONE;
  274. sabre_write(afsr_reg, error_bits);
  275. /* Log the error. */
  276. printk("%s: Correctable Error, primary error type[%s]\n",
  277. pbm->name,
  278. ((error_bits & SABRE_CEAFSR_PDRD) ?
  279. "DMA Read" :
  280. ((error_bits & SABRE_CEAFSR_PDWR) ?
  281. "DMA Write" : "???")));
  282. /* XXX Use syndrome and afar to print out module string just like
  283. * XXX UDB CE trap handler does... -DaveM
  284. */
  285. printk("%s: syndrome[%02lx] bytemask[%04lx] dword_offset[%lx] "
  286. "was_block(%d)\n",
  287. pbm->name,
  288. (afsr & SABRE_CEAFSR_ESYND) >> 48UL,
  289. (afsr & SABRE_CEAFSR_BMSK) >> 32UL,
  290. (afsr & SABRE_CEAFSR_OFF) >> 29UL,
  291. ((afsr & SABRE_CEAFSR_BLK) ? 1 : 0));
  292. printk("%s: CE AFAR [%016lx]\n", pbm->name, afar);
  293. printk("%s: CE Secondary errors [", pbm->name);
  294. reported = 0;
  295. if (afsr & SABRE_CEAFSR_SDRD) {
  296. reported++;
  297. printk("(DMA Read)");
  298. }
  299. if (afsr & SABRE_CEAFSR_SDWR) {
  300. reported++;
  301. printk("(DMA Write)");
  302. }
  303. if (!reported)
  304. printk("(none)");
  305. printk("]\n");
  306. return IRQ_HANDLED;
  307. }
  308. static void sabre_register_error_handlers(struct pci_pbm_info *pbm)
  309. {
  310. struct device_node *dp = pbm->op->node;
  311. struct of_device *op;
  312. unsigned long base = pbm->controller_regs;
  313. u64 tmp;
  314. int err;
  315. if (pbm->chip_type == PBM_CHIP_TYPE_SABRE)
  316. dp = dp->parent;
  317. op = of_find_device_by_node(dp);
  318. if (!op)
  319. return;
  320. /* Sabre/Hummingbird IRQ property layout is:
  321. * 0: PCI ERR
  322. * 1: UE ERR
  323. * 2: CE ERR
  324. * 3: POWER FAIL
  325. */
  326. if (op->num_irqs < 4)
  327. return;
  328. /* We clear the error bits in the appropriate AFSR before
  329. * registering the handler so that we don't get spurious
  330. * interrupts.
  331. */
  332. sabre_write(base + SABRE_UE_AFSR,
  333. (SABRE_UEAFSR_PDRD | SABRE_UEAFSR_PDWR |
  334. SABRE_UEAFSR_SDRD | SABRE_UEAFSR_SDWR |
  335. SABRE_UEAFSR_SDTE | SABRE_UEAFSR_PDTE));
  336. err = request_irq(op->irqs[1], sabre_ue_intr, 0, "SABRE_UE", pbm);
  337. if (err)
  338. printk(KERN_WARNING "%s: Couldn't register UE, err=%d.\n",
  339. pbm->name, err);
  340. sabre_write(base + SABRE_CE_AFSR,
  341. (SABRE_CEAFSR_PDRD | SABRE_CEAFSR_PDWR |
  342. SABRE_CEAFSR_SDRD | SABRE_CEAFSR_SDWR));
  343. err = request_irq(op->irqs[2], sabre_ce_intr, 0, "SABRE_CE", pbm);
  344. if (err)
  345. printk(KERN_WARNING "%s: Couldn't register CE, err=%d.\n",
  346. pbm->name, err);
  347. err = request_irq(op->irqs[0], psycho_pcierr_intr, 0,
  348. "SABRE_PCIERR", pbm);
  349. if (err)
  350. printk(KERN_WARNING "%s: Couldn't register PCIERR, err=%d.\n",
  351. pbm->name, err);
  352. tmp = sabre_read(base + SABRE_PCICTRL);
  353. tmp |= SABRE_PCICTRL_ERREN;
  354. sabre_write(base + SABRE_PCICTRL, tmp);
  355. }
  356. static void apb_init(struct pci_bus *sabre_bus)
  357. {
  358. struct pci_dev *pdev;
  359. list_for_each_entry(pdev, &sabre_bus->devices, bus_list) {
  360. if (pdev->vendor == PCI_VENDOR_ID_SUN &&
  361. pdev->device == PCI_DEVICE_ID_SUN_SIMBA) {
  362. u16 word16;
  363. pci_read_config_word(pdev, PCI_COMMAND, &word16);
  364. word16 |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY |
  365. PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY |
  366. PCI_COMMAND_IO;
  367. pci_write_config_word(pdev, PCI_COMMAND, word16);
  368. /* Status register bits are "write 1 to clear". */
  369. pci_write_config_word(pdev, PCI_STATUS, 0xffff);
  370. pci_write_config_word(pdev, PCI_SEC_STATUS, 0xffff);
  371. /* Use a primary/seconday latency timer value
  372. * of 64.
  373. */
  374. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 64);
  375. pci_write_config_byte(pdev, PCI_SEC_LATENCY_TIMER, 64);
  376. /* Enable reporting/forwarding of master aborts,
  377. * parity, and SERR.
  378. */
  379. pci_write_config_byte(pdev, PCI_BRIDGE_CONTROL,
  380. (PCI_BRIDGE_CTL_PARITY |
  381. PCI_BRIDGE_CTL_SERR |
  382. PCI_BRIDGE_CTL_MASTER_ABORT));
  383. }
  384. }
  385. }
  386. static void __init sabre_scan_bus(struct pci_pbm_info *pbm,
  387. struct device *parent)
  388. {
  389. static int once;
  390. /* The APB bridge speaks to the Sabre host PCI bridge
  391. * at 66Mhz, but the front side of APB runs at 33Mhz
  392. * for both segments.
  393. *
  394. * Hummingbird systems do not use APB, so they run
  395. * at 66MHZ.
  396. */
  397. if (hummingbird_p)
  398. pbm->is_66mhz_capable = 1;
  399. else
  400. pbm->is_66mhz_capable = 0;
  401. /* This driver has not been verified to handle
  402. * multiple SABREs yet, so trap this.
  403. *
  404. * Also note that the SABRE host bridge is hardwired
  405. * to live at bus 0.
  406. */
  407. if (once != 0) {
  408. printk(KERN_ERR PFX "Multiple controllers unsupported.\n");
  409. return;
  410. }
  411. once++;
  412. pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
  413. if (!pbm->pci_bus)
  414. return;
  415. sabre_root_bus = pbm->pci_bus;
  416. apb_init(pbm->pci_bus);
  417. sabre_register_error_handlers(pbm);
  418. }
  419. static void __init sabre_pbm_init(struct pci_pbm_info *pbm,
  420. struct of_device *op)
  421. {
  422. psycho_pbm_init_common(pbm, op, "SABRE", PBM_CHIP_TYPE_SABRE);
  423. pbm->pci_afsr = pbm->controller_regs + SABRE_PIOAFSR;
  424. pbm->pci_afar = pbm->controller_regs + SABRE_PIOAFAR;
  425. pbm->pci_csr = pbm->controller_regs + SABRE_PCICTRL;
  426. sabre_scan_bus(pbm, &op->dev);
  427. }
  428. static int __devinit sabre_probe(struct of_device *op,
  429. const struct of_device_id *match)
  430. {
  431. const struct linux_prom64_registers *pr_regs;
  432. struct device_node *dp = op->node;
  433. struct pci_pbm_info *pbm;
  434. u32 upa_portid, dma_mask;
  435. struct iommu *iommu;
  436. int tsbsize, err;
  437. const u32 *vdma;
  438. u64 clear_irq;
  439. hummingbird_p = (match->data != NULL);
  440. if (!hummingbird_p) {
  441. struct device_node *cpu_dp;
  442. /* Of course, Sun has to encode things a thousand
  443. * different ways, inconsistently.
  444. */
  445. for_each_node_by_type(cpu_dp, "cpu") {
  446. if (!strcmp(cpu_dp->name, "SUNW,UltraSPARC-IIe"))
  447. hummingbird_p = 1;
  448. }
  449. }
  450. err = -ENOMEM;
  451. pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
  452. if (!pbm) {
  453. printk(KERN_ERR PFX "Cannot allocate pci_pbm_info.\n");
  454. goto out_err;
  455. }
  456. iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
  457. if (!iommu) {
  458. printk(KERN_ERR PFX "Cannot allocate PBM iommu.\n");
  459. goto out_free_controller;
  460. }
  461. pbm->iommu = iommu;
  462. upa_portid = of_getintprop_default(dp, "upa-portid", 0xff);
  463. pbm->portid = upa_portid;
  464. /*
  465. * Map in SABRE register set and report the presence of this SABRE.
  466. */
  467. pr_regs = of_get_property(dp, "reg", NULL);
  468. err = -ENODEV;
  469. if (!pr_regs) {
  470. printk(KERN_ERR PFX "No reg property\n");
  471. goto out_free_iommu;
  472. }
  473. /*
  474. * First REG in property is base of entire SABRE register space.
  475. */
  476. pbm->controller_regs = pr_regs[0].phys_addr;
  477. /* Clear interrupts */
  478. /* PCI first */
  479. for (clear_irq = SABRE_ICLR_A_SLOT0; clear_irq < SABRE_ICLR_B_SLOT0 + 0x80; clear_irq += 8)
  480. sabre_write(pbm->controller_regs + clear_irq, 0x0UL);
  481. /* Then OBIO */
  482. for (clear_irq = SABRE_ICLR_SCSI; clear_irq < SABRE_ICLR_SCSI + 0x80; clear_irq += 8)
  483. sabre_write(pbm->controller_regs + clear_irq, 0x0UL);
  484. /* Error interrupts are enabled later after the bus scan. */
  485. sabre_write(pbm->controller_regs + SABRE_PCICTRL,
  486. (SABRE_PCICTRL_MRLEN | SABRE_PCICTRL_SERR |
  487. SABRE_PCICTRL_ARBPARK | SABRE_PCICTRL_AEN));
  488. /* Now map in PCI config space for entire SABRE. */
  489. pbm->config_space = pbm->controller_regs + SABRE_CONFIGSPACE;
  490. vdma = of_get_property(dp, "virtual-dma", NULL);
  491. if (!vdma) {
  492. printk(KERN_ERR PFX "No virtual-dma property\n");
  493. goto out_free_iommu;
  494. }
  495. dma_mask = vdma[0];
  496. switch(vdma[1]) {
  497. case 0x20000000:
  498. dma_mask |= 0x1fffffff;
  499. tsbsize = 64;
  500. break;
  501. case 0x40000000:
  502. dma_mask |= 0x3fffffff;
  503. tsbsize = 128;
  504. break;
  505. case 0x80000000:
  506. dma_mask |= 0x7fffffff;
  507. tsbsize = 128;
  508. break;
  509. default:
  510. printk(KERN_ERR PFX "Strange virtual-dma size.\n");
  511. goto out_free_iommu;
  512. }
  513. err = psycho_iommu_init(pbm, tsbsize, vdma[0], dma_mask, SABRE_WRSYNC);
  514. if (err)
  515. goto out_free_iommu;
  516. /*
  517. * Look for APB underneath.
  518. */
  519. sabre_pbm_init(pbm, op);
  520. pbm->next = pci_pbm_root;
  521. pci_pbm_root = pbm;
  522. dev_set_drvdata(&op->dev, pbm);
  523. return 0;
  524. out_free_iommu:
  525. kfree(pbm->iommu);
  526. out_free_controller:
  527. kfree(pbm);
  528. out_err:
  529. return err;
  530. }
  531. static struct of_device_id __initdata sabre_match[] = {
  532. {
  533. .name = "pci",
  534. .compatible = "pci108e,a001",
  535. .data = (void *) 1,
  536. },
  537. {
  538. .name = "pci",
  539. .compatible = "pci108e,a000",
  540. },
  541. {},
  542. };
  543. static struct of_platform_driver sabre_driver = {
  544. .name = DRIVER_NAME,
  545. .match_table = sabre_match,
  546. .probe = sabre_probe,
  547. };
  548. static int __init sabre_init(void)
  549. {
  550. return of_register_driver(&sabre_driver, &of_bus_type);
  551. }
  552. subsys_initcall(sabre_init);