pci.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2012 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "wifi.h"
  30. #include "core.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. #include <linux/export.h>
  36. #include <linux/kmemleak.h>
  37. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  38. PCI_VENDOR_ID_INTEL,
  39. PCI_VENDOR_ID_ATI,
  40. PCI_VENDOR_ID_AMD,
  41. PCI_VENDOR_ID_SI
  42. };
  43. static const u8 ac_to_hwq[] = {
  44. VO_QUEUE,
  45. VI_QUEUE,
  46. BE_QUEUE,
  47. BK_QUEUE
  48. };
  49. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  50. struct sk_buff *skb)
  51. {
  52. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  53. __le16 fc = rtl_get_fc(skb);
  54. u8 queue_index = skb_get_queue_mapping(skb);
  55. if (unlikely(ieee80211_is_beacon(fc)))
  56. return BEACON_QUEUE;
  57. if (ieee80211_is_mgmt(fc) || ieee80211_is_ctl(fc))
  58. return MGNT_QUEUE;
  59. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  60. if (ieee80211_is_nullfunc(fc))
  61. return HIGH_QUEUE;
  62. return ac_to_hwq[queue_index];
  63. }
  64. /* Update PCI dependent default settings*/
  65. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  66. {
  67. struct rtl_priv *rtlpriv = rtl_priv(hw);
  68. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  69. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  70. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  71. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  72. u8 init_aspm;
  73. ppsc->reg_rfps_level = 0;
  74. ppsc->support_aspm = false;
  75. /*Update PCI ASPM setting */
  76. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  77. switch (rtlpci->const_pci_aspm) {
  78. case 0:
  79. /*No ASPM */
  80. break;
  81. case 1:
  82. /*ASPM dynamically enabled/disable. */
  83. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  84. break;
  85. case 2:
  86. /*ASPM with Clock Req dynamically enabled/disable. */
  87. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  88. RT_RF_OFF_LEVL_CLK_REQ);
  89. break;
  90. case 3:
  91. /*
  92. * Always enable ASPM and Clock Req
  93. * from initialization to halt.
  94. * */
  95. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  96. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  97. RT_RF_OFF_LEVL_CLK_REQ);
  98. break;
  99. case 4:
  100. /*
  101. * Always enable ASPM without Clock Req
  102. * from initialization to halt.
  103. * */
  104. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  105. RT_RF_OFF_LEVL_CLK_REQ);
  106. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  107. break;
  108. }
  109. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  110. /*Update Radio OFF setting */
  111. switch (rtlpci->const_hwsw_rfoff_d3) {
  112. case 1:
  113. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  114. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  115. break;
  116. case 2:
  117. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  118. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  119. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  120. break;
  121. case 3:
  122. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  123. break;
  124. }
  125. /*Set HW definition to determine if it supports ASPM. */
  126. switch (rtlpci->const_support_pciaspm) {
  127. case 0:{
  128. /*Not support ASPM. */
  129. bool support_aspm = false;
  130. ppsc->support_aspm = support_aspm;
  131. break;
  132. }
  133. case 1:{
  134. /*Support ASPM. */
  135. bool support_aspm = true;
  136. bool support_backdoor = true;
  137. ppsc->support_aspm = support_aspm;
  138. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  139. !priv->ndis_adapter.amd_l1_patch)
  140. support_backdoor = false; */
  141. ppsc->support_backdoor = support_backdoor;
  142. break;
  143. }
  144. case 2:
  145. /*ASPM value set by chipset. */
  146. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  147. bool support_aspm = true;
  148. ppsc->support_aspm = support_aspm;
  149. }
  150. break;
  151. default:
  152. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  153. "switch case not processed\n");
  154. break;
  155. }
  156. /* toshiba aspm issue, toshiba will set aspm selfly
  157. * so we should not set aspm in driver */
  158. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  159. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  160. init_aspm == 0x43)
  161. ppsc->support_aspm = false;
  162. }
  163. static bool _rtl_pci_platform_switch_device_pci_aspm(
  164. struct ieee80211_hw *hw,
  165. u8 value)
  166. {
  167. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  168. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  169. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  170. value |= 0x40;
  171. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  172. return false;
  173. }
  174. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  175. static void _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  176. {
  177. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  178. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  179. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  180. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  181. udelay(100);
  182. }
  183. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  184. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  185. {
  186. struct rtl_priv *rtlpriv = rtl_priv(hw);
  187. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  188. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  189. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  190. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. "PCI(Bridge) UNKNOWN\n");
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  219. pcibridge_linkctrlreg);
  220. udelay(50);
  221. }
  222. /*
  223. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  224. *power saving We should follow the sequence to enable
  225. *RTL8192SE first then enable Pci Bridge ASPM
  226. *or the system will show bluescreen.
  227. */
  228. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  229. {
  230. struct rtl_priv *rtlpriv = rtl_priv(hw);
  231. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  232. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  233. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  234. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  235. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  236. u16 aspmlevel;
  237. u8 u_pcibridge_aspmsetting;
  238. u8 u_device_aspmsetting;
  239. if (!ppsc->support_aspm)
  240. return;
  241. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  242. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  243. "PCI(Bridge) UNKNOWN\n");
  244. return;
  245. }
  246. /*4 Enable Pci Bridge ASPM */
  247. u_pcibridge_aspmsetting =
  248. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  249. rtlpci->const_hostpci_aspm_setting;
  250. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  251. u_pcibridge_aspmsetting &= ~BIT(0);
  252. pci_write_config_byte(rtlpci->pdev, (num4bytes << 2),
  253. u_pcibridge_aspmsetting);
  254. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  255. "PlatformEnableASPM(): Write reg[%x] = %x\n",
  256. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  257. u_pcibridge_aspmsetting);
  258. udelay(50);
  259. /*Get ASPM level (with/without Clock Req) */
  260. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  261. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  262. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  263. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  264. u_device_aspmsetting |= aspmlevel;
  265. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  266. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  267. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  268. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  269. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  270. }
  271. udelay(100);
  272. }
  273. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  274. {
  275. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  276. bool status = false;
  277. u8 offset_e0;
  278. unsigned offset_e4;
  279. pci_write_config_byte(rtlpci->pdev, 0xe0, 0xa0);
  280. pci_read_config_byte(rtlpci->pdev, 0xe0, &offset_e0);
  281. if (offset_e0 == 0xA0) {
  282. pci_read_config_dword(rtlpci->pdev, 0xe4, &offset_e4);
  283. if (offset_e4 & BIT(23))
  284. status = true;
  285. }
  286. return status;
  287. }
  288. static bool rtl_pci_check_buddy_priv(struct ieee80211_hw *hw,
  289. struct rtl_priv **buddy_priv)
  290. {
  291. struct rtl_priv *rtlpriv = rtl_priv(hw);
  292. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  293. bool find_buddy_priv = false;
  294. struct rtl_priv *tpriv = NULL;
  295. struct rtl_pci_priv *tpcipriv = NULL;
  296. if (!list_empty(&rtlpriv->glb_var->glb_priv_list)) {
  297. list_for_each_entry(tpriv, &rtlpriv->glb_var->glb_priv_list,
  298. list) {
  299. if (tpriv) {
  300. tpcipriv = (struct rtl_pci_priv *)tpriv->priv;
  301. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  302. "pcipriv->ndis_adapter.funcnumber %x\n",
  303. pcipriv->ndis_adapter.funcnumber);
  304. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  305. "tpcipriv->ndis_adapter.funcnumber %x\n",
  306. tpcipriv->ndis_adapter.funcnumber);
  307. if ((pcipriv->ndis_adapter.busnumber ==
  308. tpcipriv->ndis_adapter.busnumber) &&
  309. (pcipriv->ndis_adapter.devnumber ==
  310. tpcipriv->ndis_adapter.devnumber) &&
  311. (pcipriv->ndis_adapter.funcnumber !=
  312. tpcipriv->ndis_adapter.funcnumber)) {
  313. find_buddy_priv = true;
  314. break;
  315. }
  316. }
  317. }
  318. }
  319. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  320. "find_buddy_priv %d\n", find_buddy_priv);
  321. if (find_buddy_priv)
  322. *buddy_priv = tpriv;
  323. return find_buddy_priv;
  324. }
  325. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  326. {
  327. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  328. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  329. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  330. u8 linkctrl_reg;
  331. u8 num4bbytes;
  332. num4bbytes = (capabilityoffset + 0x10) / 4;
  333. /*Read Link Control Register */
  334. pci_read_config_byte(rtlpci->pdev, (num4bbytes << 2), &linkctrl_reg);
  335. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  336. }
  337. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  338. struct ieee80211_hw *hw)
  339. {
  340. struct rtl_priv *rtlpriv = rtl_priv(hw);
  341. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  342. u8 tmp;
  343. u16 linkctrl_reg;
  344. /*Link Control Register */
  345. pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &linkctrl_reg);
  346. pcipriv->ndis_adapter.linkctrl_reg = (u8)linkctrl_reg;
  347. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE, "Link Control Register =%x\n",
  348. pcipriv->ndis_adapter.linkctrl_reg);
  349. pci_read_config_byte(pdev, 0x98, &tmp);
  350. tmp |= BIT(4);
  351. pci_write_config_byte(pdev, 0x98, tmp);
  352. tmp = 0x17;
  353. pci_write_config_byte(pdev, 0x70f, tmp);
  354. }
  355. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  356. {
  357. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  358. _rtl_pci_update_default_setting(hw);
  359. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  360. /*Always enable ASPM & Clock Req. */
  361. rtl_pci_enable_aspm(hw);
  362. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  363. }
  364. }
  365. static void _rtl_pci_io_handler_init(struct device *dev,
  366. struct ieee80211_hw *hw)
  367. {
  368. struct rtl_priv *rtlpriv = rtl_priv(hw);
  369. rtlpriv->io.dev = dev;
  370. rtlpriv->io.write8_async = pci_write8_async;
  371. rtlpriv->io.write16_async = pci_write16_async;
  372. rtlpriv->io.write32_async = pci_write32_async;
  373. rtlpriv->io.read8_sync = pci_read8_sync;
  374. rtlpriv->io.read16_sync = pci_read16_sync;
  375. rtlpriv->io.read32_sync = pci_read32_sync;
  376. }
  377. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  378. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  379. {
  380. struct rtl_priv *rtlpriv = rtl_priv(hw);
  381. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  382. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  383. struct sk_buff *next_skb;
  384. u8 additionlen = FCS_LEN;
  385. /* here open is 4, wep/tkip is 8, aes is 12*/
  386. if (info->control.hw_key)
  387. additionlen += info->control.hw_key->icv_len;
  388. /* The most skb num is 6 */
  389. tcb_desc->empkt_num = 0;
  390. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  391. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  392. struct ieee80211_tx_info *next_info;
  393. next_info = IEEE80211_SKB_CB(next_skb);
  394. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  395. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  396. next_skb->len + additionlen;
  397. tcb_desc->empkt_num++;
  398. } else {
  399. break;
  400. }
  401. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  402. next_skb))
  403. break;
  404. if (tcb_desc->empkt_num >= rtlhal->max_earlymode_num)
  405. break;
  406. }
  407. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  408. return true;
  409. }
  410. /* just for early mode now */
  411. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  412. {
  413. struct rtl_priv *rtlpriv = rtl_priv(hw);
  414. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  415. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  416. struct sk_buff *skb = NULL;
  417. struct ieee80211_tx_info *info = NULL;
  418. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  419. int tid;
  420. if (!rtlpriv->rtlhal.earlymode_enable)
  421. return;
  422. if (rtlpriv->dm.supp_phymode_switch &&
  423. (rtlpriv->easy_concurrent_ctl.switch_in_process ||
  424. (rtlpriv->buddy_priv &&
  425. rtlpriv->buddy_priv->easy_concurrent_ctl.switch_in_process)))
  426. return;
  427. /* we juse use em for BE/BK/VI/VO */
  428. for (tid = 7; tid >= 0; tid--) {
  429. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(tid)];
  430. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  431. while (!mac->act_scanning &&
  432. rtlpriv->psc.rfpwr_state == ERFON) {
  433. struct rtl_tcb_desc tcb_desc;
  434. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  435. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  436. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  437. (ring->entries - skb_queue_len(&ring->queue) >
  438. rtlhal->max_earlymode_num)) {
  439. skb = skb_dequeue(&mac->skb_waitq[tid]);
  440. } else {
  441. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  442. break;
  443. }
  444. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  445. /* Some macaddr can't do early mode. like
  446. * multicast/broadcast/no_qos data */
  447. info = IEEE80211_SKB_CB(skb);
  448. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  449. _rtl_update_earlymode_info(hw, skb,
  450. &tcb_desc, tid);
  451. rtlpriv->intf_ops->adapter_tx(hw, NULL, skb, &tcb_desc);
  452. }
  453. }
  454. }
  455. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  456. {
  457. struct rtl_priv *rtlpriv = rtl_priv(hw);
  458. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  459. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  460. while (skb_queue_len(&ring->queue)) {
  461. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  462. struct sk_buff *skb;
  463. struct ieee80211_tx_info *info;
  464. __le16 fc;
  465. u8 tid;
  466. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  467. HW_DESC_OWN);
  468. /*beacon packet will only use the first
  469. *descriptor by defaut, and the own may not
  470. *be cleared by the hardware
  471. */
  472. if (own)
  473. return;
  474. ring->idx = (ring->idx + 1) % ring->entries;
  475. skb = __skb_dequeue(&ring->queue);
  476. pci_unmap_single(rtlpci->pdev,
  477. rtlpriv->cfg->ops->
  478. get_desc((u8 *) entry, true,
  479. HW_DESC_TXBUFF_ADDR),
  480. skb->len, PCI_DMA_TODEVICE);
  481. /* remove early mode header */
  482. if (rtlpriv->rtlhal.earlymode_enable)
  483. skb_pull(skb, EM_HDR_LEN);
  484. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  485. "new ring->idx:%d, free: skb_queue_len:%d, free: seq:%x\n",
  486. ring->idx,
  487. skb_queue_len(&ring->queue),
  488. *(u16 *) (skb->data + 22));
  489. if (prio == TXCMD_QUEUE) {
  490. dev_kfree_skb(skb);
  491. goto tx_status_ok;
  492. }
  493. /* for sw LPS, just after NULL skb send out, we can
  494. * sure AP knows we are sleeping, we should not let
  495. * rf sleep
  496. */
  497. fc = rtl_get_fc(skb);
  498. if (ieee80211_is_nullfunc(fc)) {
  499. if (ieee80211_has_pm(fc)) {
  500. rtlpriv->mac80211.offchan_delay = true;
  501. rtlpriv->psc.state_inap = true;
  502. } else {
  503. rtlpriv->psc.state_inap = false;
  504. }
  505. }
  506. if (ieee80211_is_action(fc)) {
  507. struct ieee80211_mgmt *action_frame =
  508. (struct ieee80211_mgmt *)skb->data;
  509. if (action_frame->u.action.u.ht_smps.action ==
  510. WLAN_HT_ACTION_SMPS) {
  511. dev_kfree_skb(skb);
  512. goto tx_status_ok;
  513. }
  514. }
  515. /* update tid tx pkt num */
  516. tid = rtl_get_tid(skb);
  517. if (tid <= 7)
  518. rtlpriv->link_info.tidtx_inperiod[tid]++;
  519. info = IEEE80211_SKB_CB(skb);
  520. ieee80211_tx_info_clear_status(info);
  521. info->flags |= IEEE80211_TX_STAT_ACK;
  522. /*info->status.rates[0].count = 1; */
  523. ieee80211_tx_status_irqsafe(hw, skb);
  524. if ((ring->entries - skb_queue_len(&ring->queue))
  525. == 2) {
  526. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  527. "more desc left, wake skb_queue@%d, ring->idx = %d, skb_queue_len = 0x%d\n",
  528. prio, ring->idx,
  529. skb_queue_len(&ring->queue));
  530. ieee80211_wake_queue(hw,
  531. skb_get_queue_mapping
  532. (skb));
  533. }
  534. tx_status_ok:
  535. skb = NULL;
  536. }
  537. if (((rtlpriv->link_info.num_rx_inperiod +
  538. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  539. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  540. rtlpriv->enter_ps = false;
  541. schedule_work(&rtlpriv->works.lps_change_work);
  542. }
  543. }
  544. static void _rtl_receive_one(struct ieee80211_hw *hw, struct sk_buff *skb,
  545. struct ieee80211_rx_status rx_status)
  546. {
  547. struct rtl_priv *rtlpriv = rtl_priv(hw);
  548. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  549. __le16 fc = rtl_get_fc(skb);
  550. bool unicast = false;
  551. struct sk_buff *uskb = NULL;
  552. u8 *pdata;
  553. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  554. if (is_broadcast_ether_addr(hdr->addr1)) {
  555. ;/*TODO*/
  556. } else if (is_multicast_ether_addr(hdr->addr1)) {
  557. ;/*TODO*/
  558. } else {
  559. unicast = true;
  560. rtlpriv->stats.rxbytesunicast += skb->len;
  561. }
  562. rtl_is_special_data(hw, skb, false);
  563. if (ieee80211_is_data(fc)) {
  564. rtlpriv->cfg->ops->led_control(hw, LED_CTL_RX);
  565. if (unicast)
  566. rtlpriv->link_info.num_rx_inperiod++;
  567. }
  568. /* static bcn for roaming */
  569. rtl_beacon_statistic(hw, skb);
  570. rtl_p2p_info(hw, (void *)skb->data, skb->len);
  571. /* for sw lps */
  572. rtl_swlps_beacon(hw, (void *)skb->data, skb->len);
  573. rtl_recognize_peer(hw, (void *)skb->data, skb->len);
  574. if ((rtlpriv->mac80211.opmode == NL80211_IFTYPE_AP) &&
  575. (rtlpriv->rtlhal.current_bandtype == BAND_ON_2_4G) &&
  576. (ieee80211_is_beacon(fc) || ieee80211_is_probe_resp(fc)))
  577. return;
  578. if (unlikely(!rtl_action_proc(hw, skb, false)))
  579. return;
  580. uskb = dev_alloc_skb(skb->len + 128);
  581. if (!uskb)
  582. return; /* exit if allocation failed */
  583. memcpy(IEEE80211_SKB_RXCB(uskb), &rx_status, sizeof(rx_status));
  584. pdata = (u8 *)skb_put(uskb, skb->len);
  585. memcpy(pdata, skb->data, skb->len);
  586. ieee80211_rx_irqsafe(hw, uskb);
  587. }
  588. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  589. {
  590. struct rtl_priv *rtlpriv = rtl_priv(hw);
  591. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  592. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  593. struct ieee80211_rx_status rx_status = { 0 };
  594. unsigned int count = rtlpci->rxringcount;
  595. u8 own;
  596. u8 tmp_one;
  597. u32 bufferaddress;
  598. struct rtl_stats stats = {
  599. .signal = 0,
  600. .noise = -98,
  601. .rate = 0,
  602. };
  603. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  604. /*RX NORMAL PKT */
  605. while (count--) {
  606. /*rx descriptor */
  607. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  608. index];
  609. /*rx pkt */
  610. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  611. index];
  612. struct sk_buff *new_skb = NULL;
  613. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  614. false, HW_DESC_OWN);
  615. /*wait data to be filled by hardware */
  616. if (own)
  617. break;
  618. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  619. &rx_status,
  620. (u8 *) pdesc, skb);
  621. if (stats.crc || stats.hwerror)
  622. goto done;
  623. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  624. if (unlikely(!new_skb)) {
  625. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV), DBG_DMESG,
  626. "can't alloc skb for rx\n");
  627. goto done;
  628. }
  629. pci_unmap_single(rtlpci->pdev,
  630. *((dma_addr_t *) skb->cb),
  631. rtlpci->rxbuffersize,
  632. PCI_DMA_FROMDEVICE);
  633. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc, false,
  634. HW_DESC_RXPKT_LEN));
  635. skb_reserve(skb, stats.rx_drvinfo_size + stats.rx_bufshift);
  636. /*
  637. * NOTICE This can not be use for mac80211,
  638. * this is done in mac80211 code,
  639. * if you done here sec DHCP will fail
  640. * skb_trim(skb, skb->len - 4);
  641. */
  642. _rtl_receive_one(hw, skb, rx_status);
  643. if (((rtlpriv->link_info.num_rx_inperiod +
  644. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  645. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  646. rtlpriv->enter_ps = false;
  647. schedule_work(&rtlpriv->works.lps_change_work);
  648. }
  649. dev_kfree_skb_any(skb);
  650. skb = new_skb;
  651. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  652. *((dma_addr_t *) skb->cb) =
  653. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  654. rtlpci->rxbuffersize,
  655. PCI_DMA_FROMDEVICE);
  656. done:
  657. bufferaddress = (*((dma_addr_t *)skb->cb));
  658. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress))
  659. return;
  660. tmp_one = 1;
  661. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  662. HW_DESC_RXBUFF_ADDR,
  663. (u8 *)&bufferaddress);
  664. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  665. HW_DESC_RXPKT_LEN,
  666. (u8 *)&rtlpci->rxbuffersize);
  667. if (index == rtlpci->rxringcount - 1)
  668. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  669. HW_DESC_RXERO,
  670. &tmp_one);
  671. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  672. &tmp_one);
  673. index = (index + 1) % rtlpci->rxringcount;
  674. }
  675. rtlpci->rx_ring[rx_queue_idx].idx = index;
  676. }
  677. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  678. {
  679. struct ieee80211_hw *hw = dev_id;
  680. struct rtl_priv *rtlpriv = rtl_priv(hw);
  681. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  682. unsigned long flags;
  683. u32 inta = 0;
  684. u32 intb = 0;
  685. irqreturn_t ret = IRQ_HANDLED;
  686. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  687. /*read ISR: 4/8bytes */
  688. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  689. /*Shared IRQ or HW disappared */
  690. if (!inta || inta == 0xffff) {
  691. ret = IRQ_NONE;
  692. goto done;
  693. }
  694. /*<1> beacon related */
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  696. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  697. "beacon ok interrupt!\n");
  698. }
  699. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  700. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  701. "beacon err interrupt!\n");
  702. }
  703. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "beacon interrupt!\n");
  705. }
  706. if (inta & rtlpriv->cfg->maps[RTL_IMR_BCNINT]) {
  707. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  708. "prepare beacon for interrupt!\n");
  709. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  710. }
  711. /*<3> Tx related */
  712. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  713. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "IMR_TXFOVW!\n");
  714. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  715. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  716. "Manage ok interrupt!\n");
  717. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  718. }
  719. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  720. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  721. "HIGH_QUEUE ok interrupt!\n");
  722. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  723. }
  724. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  725. rtlpriv->link_info.num_tx_inperiod++;
  726. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  727. "BK Tx OK interrupt!\n");
  728. _rtl_pci_tx_isr(hw, BK_QUEUE);
  729. }
  730. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  731. rtlpriv->link_info.num_tx_inperiod++;
  732. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  733. "BE TX OK interrupt!\n");
  734. _rtl_pci_tx_isr(hw, BE_QUEUE);
  735. }
  736. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  737. rtlpriv->link_info.num_tx_inperiod++;
  738. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  739. "VI TX OK interrupt!\n");
  740. _rtl_pci_tx_isr(hw, VI_QUEUE);
  741. }
  742. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  743. rtlpriv->link_info.num_tx_inperiod++;
  744. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  745. "Vo TX OK interrupt!\n");
  746. _rtl_pci_tx_isr(hw, VO_QUEUE);
  747. }
  748. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  749. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  750. rtlpriv->link_info.num_tx_inperiod++;
  751. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  752. "CMD TX OK interrupt!\n");
  753. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  754. }
  755. }
  756. /*<2> Rx related */
  757. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  758. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, "Rx ok interrupt!\n");
  759. _rtl_pci_rx_interrupt(hw);
  760. }
  761. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  762. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  763. "rx descriptor unavailable!\n");
  764. _rtl_pci_rx_interrupt(hw);
  765. }
  766. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  767. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, "rx overflow !\n");
  768. _rtl_pci_rx_interrupt(hw);
  769. }
  770. /*fw related*/
  771. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8723AE) {
  772. if (inta & rtlpriv->cfg->maps[RTL_IMR_C2HCMD]) {
  773. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  774. "firmware interrupt!\n");
  775. queue_delayed_work(rtlpriv->works.rtl_wq,
  776. &rtlpriv->works.fwevt_wq, 0);
  777. }
  778. }
  779. if (rtlpriv->rtlhal.earlymode_enable)
  780. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  781. done:
  782. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  783. return ret;
  784. }
  785. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  786. {
  787. _rtl_pci_tx_chk_waitq(hw);
  788. }
  789. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  790. {
  791. struct rtl_priv *rtlpriv = rtl_priv(hw);
  792. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  793. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  794. struct rtl8192_tx_ring *ring = NULL;
  795. struct ieee80211_hdr *hdr = NULL;
  796. struct ieee80211_tx_info *info = NULL;
  797. struct sk_buff *pskb = NULL;
  798. struct rtl_tx_desc *pdesc = NULL;
  799. struct rtl_tcb_desc tcb_desc;
  800. u8 temp_one = 1;
  801. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  802. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  803. pskb = __skb_dequeue(&ring->queue);
  804. if (pskb) {
  805. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  806. pci_unmap_single(rtlpci->pdev, rtlpriv->cfg->ops->get_desc(
  807. (u8 *) entry, true, HW_DESC_TXBUFF_ADDR),
  808. pskb->len, PCI_DMA_TODEVICE);
  809. kfree_skb(pskb);
  810. }
  811. /*NB: the beacon data buffer must be 32-bit aligned. */
  812. pskb = ieee80211_beacon_get(hw, mac->vif);
  813. if (pskb == NULL)
  814. return;
  815. hdr = rtl_get_hdr(pskb);
  816. info = IEEE80211_SKB_CB(pskb);
  817. pdesc = &ring->desc[0];
  818. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  819. info, NULL, pskb, BEACON_QUEUE, &tcb_desc);
  820. __skb_queue_tail(&ring->queue, pskb);
  821. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  822. &temp_one);
  823. return;
  824. }
  825. static void rtl_lps_change_work_callback(struct work_struct *work)
  826. {
  827. struct rtl_works *rtlworks =
  828. container_of(work, struct rtl_works, lps_change_work);
  829. struct ieee80211_hw *hw = rtlworks->hw;
  830. struct rtl_priv *rtlpriv = rtl_priv(hw);
  831. if (rtlpriv->enter_ps)
  832. rtl_lps_enter(hw);
  833. else
  834. rtl_lps_leave(hw);
  835. }
  836. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  837. {
  838. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  839. u8 i;
  840. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  841. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  842. /*
  843. *we just alloc 2 desc for beacon queue,
  844. *because we just need first desc in hw beacon.
  845. */
  846. rtlpci->txringcount[BEACON_QUEUE] = 2;
  847. /*
  848. *BE queue need more descriptor for performance
  849. *consideration or, No more tx desc will happen,
  850. *and may cause mac80211 mem leakage.
  851. */
  852. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  853. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  854. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  855. }
  856. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  857. struct pci_dev *pdev)
  858. {
  859. struct rtl_priv *rtlpriv = rtl_priv(hw);
  860. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  861. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  862. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  863. rtlpci->up_first_time = true;
  864. rtlpci->being_init_adapter = false;
  865. rtlhal->hw = hw;
  866. rtlpci->pdev = pdev;
  867. /*Tx/Rx related var */
  868. _rtl_pci_init_trx_var(hw);
  869. /*IBSS*/ mac->beacon_interval = 100;
  870. /*AMPDU*/
  871. mac->min_space_cfg = 0;
  872. mac->max_mss_density = 0;
  873. /*set sane AMPDU defaults */
  874. mac->current_ampdu_density = 7;
  875. mac->current_ampdu_factor = 3;
  876. /*QOS*/
  877. rtlpci->acm_method = eAcmWay2_SW;
  878. /*task */
  879. tasklet_init(&rtlpriv->works.irq_tasklet,
  880. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  881. (unsigned long)hw);
  882. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  883. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  884. (unsigned long)hw);
  885. INIT_WORK(&rtlpriv->works.lps_change_work,
  886. rtl_lps_change_work_callback);
  887. }
  888. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  889. unsigned int prio, unsigned int entries)
  890. {
  891. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  892. struct rtl_priv *rtlpriv = rtl_priv(hw);
  893. struct rtl_tx_desc *ring;
  894. dma_addr_t dma;
  895. u32 nextdescaddress;
  896. int i;
  897. ring = pci_alloc_consistent(rtlpci->pdev,
  898. sizeof(*ring) * entries, &dma);
  899. if (!ring || (unsigned long)ring & 0xFF) {
  900. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  901. "Cannot allocate TX ring (prio = %d)\n", prio);
  902. return -ENOMEM;
  903. }
  904. memset(ring, 0, sizeof(*ring) * entries);
  905. rtlpci->tx_ring[prio].desc = ring;
  906. rtlpci->tx_ring[prio].dma = dma;
  907. rtlpci->tx_ring[prio].idx = 0;
  908. rtlpci->tx_ring[prio].entries = entries;
  909. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  910. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "queue:%d, ring_addr:%p\n",
  911. prio, ring);
  912. for (i = 0; i < entries; i++) {
  913. nextdescaddress = (u32) dma +
  914. ((i + 1) % entries) *
  915. sizeof(*ring);
  916. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  917. true, HW_DESC_TX_NEXTDESC_ADDR,
  918. (u8 *)&nextdescaddress);
  919. }
  920. return 0;
  921. }
  922. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  923. {
  924. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  925. struct rtl_priv *rtlpriv = rtl_priv(hw);
  926. struct rtl_rx_desc *entry = NULL;
  927. int i, rx_queue_idx;
  928. u8 tmp_one = 1;
  929. /*
  930. *rx_queue_idx 0:RX_MPDU_QUEUE
  931. *rx_queue_idx 1:RX_CMD_QUEUE
  932. */
  933. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  934. rx_queue_idx++) {
  935. rtlpci->rx_ring[rx_queue_idx].desc =
  936. pci_alloc_consistent(rtlpci->pdev,
  937. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  938. desc) * rtlpci->rxringcount,
  939. &rtlpci->rx_ring[rx_queue_idx].dma);
  940. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  941. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  942. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  943. "Cannot allocate RX ring\n");
  944. return -ENOMEM;
  945. }
  946. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  947. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  948. rtlpci->rxringcount);
  949. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  950. /* If amsdu_8k is disabled, set buffersize to 4096. This
  951. * change will reduce memory fragmentation.
  952. */
  953. if (rtlpci->rxbuffersize > 4096 &&
  954. rtlpriv->rtlhal.disable_amsdu_8k)
  955. rtlpci->rxbuffersize = 4096;
  956. for (i = 0; i < rtlpci->rxringcount; i++) {
  957. struct sk_buff *skb =
  958. dev_alloc_skb(rtlpci->rxbuffersize);
  959. u32 bufferaddress;
  960. if (!skb)
  961. return 0;
  962. kmemleak_not_leak(skb);
  963. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  964. /*skb->dev = dev; */
  965. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  966. /*
  967. *just set skb->cb to mapping addr
  968. *for pci_unmap_single use
  969. */
  970. *((dma_addr_t *) skb->cb) =
  971. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  972. rtlpci->rxbuffersize,
  973. PCI_DMA_FROMDEVICE);
  974. bufferaddress = (*((dma_addr_t *)skb->cb));
  975. if (pci_dma_mapping_error(rtlpci->pdev, bufferaddress)) {
  976. dev_kfree_skb_any(skb);
  977. return 1;
  978. }
  979. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  980. HW_DESC_RXBUFF_ADDR,
  981. (u8 *)&bufferaddress);
  982. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  983. HW_DESC_RXPKT_LEN,
  984. (u8 *)&rtlpci->
  985. rxbuffersize);
  986. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  987. HW_DESC_RXOWN,
  988. &tmp_one);
  989. }
  990. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  991. HW_DESC_RXERO, &tmp_one);
  992. }
  993. return 0;
  994. }
  995. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  996. unsigned int prio)
  997. {
  998. struct rtl_priv *rtlpriv = rtl_priv(hw);
  999. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1000. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  1001. while (skb_queue_len(&ring->queue)) {
  1002. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  1003. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  1004. pci_unmap_single(rtlpci->pdev,
  1005. rtlpriv->cfg->
  1006. ops->get_desc((u8 *) entry, true,
  1007. HW_DESC_TXBUFF_ADDR),
  1008. skb->len, PCI_DMA_TODEVICE);
  1009. kfree_skb(skb);
  1010. ring->idx = (ring->idx + 1) % ring->entries;
  1011. }
  1012. if (ring->desc) {
  1013. pci_free_consistent(rtlpci->pdev,
  1014. sizeof(*ring->desc) * ring->entries,
  1015. ring->desc, ring->dma);
  1016. ring->desc = NULL;
  1017. }
  1018. }
  1019. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  1020. {
  1021. int i, rx_queue_idx;
  1022. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1023. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1024. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1025. rx_queue_idx++) {
  1026. for (i = 0; i < rtlpci->rxringcount; i++) {
  1027. struct sk_buff *skb =
  1028. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  1029. if (!skb)
  1030. continue;
  1031. pci_unmap_single(rtlpci->pdev,
  1032. *((dma_addr_t *) skb->cb),
  1033. rtlpci->rxbuffersize,
  1034. PCI_DMA_FROMDEVICE);
  1035. kfree_skb(skb);
  1036. }
  1037. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1038. pci_free_consistent(rtlpci->pdev,
  1039. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1040. desc) * rtlpci->rxringcount,
  1041. rtlpci->rx_ring[rx_queue_idx].desc,
  1042. rtlpci->rx_ring[rx_queue_idx].dma);
  1043. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1044. }
  1045. }
  1046. }
  1047. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1048. {
  1049. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1050. int ret;
  1051. int i;
  1052. ret = _rtl_pci_init_rx_ring(hw);
  1053. if (ret)
  1054. return ret;
  1055. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1056. ret = _rtl_pci_init_tx_ring(hw, i,
  1057. rtlpci->txringcount[i]);
  1058. if (ret)
  1059. goto err_free_rings;
  1060. }
  1061. return 0;
  1062. err_free_rings:
  1063. _rtl_pci_free_rx_ring(rtlpci);
  1064. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1065. if (rtlpci->tx_ring[i].desc)
  1066. _rtl_pci_free_tx_ring(hw, i);
  1067. return 1;
  1068. }
  1069. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1070. {
  1071. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1072. u32 i;
  1073. /*free rx rings */
  1074. _rtl_pci_free_rx_ring(rtlpci);
  1075. /*free tx rings */
  1076. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1077. _rtl_pci_free_tx_ring(hw, i);
  1078. return 0;
  1079. }
  1080. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1081. {
  1082. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1083. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1084. int i, rx_queue_idx;
  1085. unsigned long flags;
  1086. u8 tmp_one = 1;
  1087. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1088. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1089. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1090. rx_queue_idx++) {
  1091. /*
  1092. *force the rx_ring[RX_MPDU_QUEUE/
  1093. *RX_CMD_QUEUE].idx to the first one
  1094. */
  1095. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1096. struct rtl_rx_desc *entry = NULL;
  1097. for (i = 0; i < rtlpci->rxringcount; i++) {
  1098. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1099. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1100. false,
  1101. HW_DESC_RXOWN,
  1102. &tmp_one);
  1103. }
  1104. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1105. }
  1106. }
  1107. /*
  1108. *after reset, release previous pending packet,
  1109. *and force the tx idx to the first one
  1110. */
  1111. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1112. if (rtlpci->tx_ring[i].desc) {
  1113. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1114. while (skb_queue_len(&ring->queue)) {
  1115. struct rtl_tx_desc *entry;
  1116. struct sk_buff *skb;
  1117. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock,
  1118. flags);
  1119. entry = &ring->desc[ring->idx];
  1120. skb = __skb_dequeue(&ring->queue);
  1121. pci_unmap_single(rtlpci->pdev,
  1122. rtlpriv->cfg->ops->
  1123. get_desc((u8 *)
  1124. entry,
  1125. true,
  1126. HW_DESC_TXBUFF_ADDR),
  1127. skb->len, PCI_DMA_TODEVICE);
  1128. ring->idx = (ring->idx + 1) % ring->entries;
  1129. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock,
  1130. flags);
  1131. kfree_skb(skb);
  1132. }
  1133. ring->idx = 0;
  1134. }
  1135. }
  1136. return 0;
  1137. }
  1138. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1139. struct ieee80211_sta *sta,
  1140. struct sk_buff *skb)
  1141. {
  1142. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1143. struct rtl_sta_info *sta_entry = NULL;
  1144. u8 tid = rtl_get_tid(skb);
  1145. __le16 fc = rtl_get_fc(skb);
  1146. if (!sta)
  1147. return false;
  1148. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1149. if (!rtlpriv->rtlhal.earlymode_enable)
  1150. return false;
  1151. if (ieee80211_is_nullfunc(fc))
  1152. return false;
  1153. if (ieee80211_is_qos_nullfunc(fc))
  1154. return false;
  1155. if (ieee80211_is_pspoll(fc))
  1156. return false;
  1157. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1158. return false;
  1159. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1160. return false;
  1161. if (tid > 7)
  1162. return false;
  1163. /* maybe every tid should be checked */
  1164. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1165. return false;
  1166. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1167. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1168. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1169. return true;
  1170. }
  1171. static int rtl_pci_tx(struct ieee80211_hw *hw,
  1172. struct ieee80211_sta *sta,
  1173. struct sk_buff *skb,
  1174. struct rtl_tcb_desc *ptcb_desc)
  1175. {
  1176. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1177. struct rtl_sta_info *sta_entry = NULL;
  1178. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1179. struct rtl8192_tx_ring *ring;
  1180. struct rtl_tx_desc *pdesc;
  1181. u8 idx;
  1182. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1183. unsigned long flags;
  1184. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1185. __le16 fc = rtl_get_fc(skb);
  1186. u8 *pda_addr = hdr->addr1;
  1187. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1188. /*ssn */
  1189. u8 tid = 0;
  1190. u16 seq_number = 0;
  1191. u8 own;
  1192. u8 temp_one = 1;
  1193. if (ieee80211_is_mgmt(fc))
  1194. rtl_tx_mgmt_proc(hw, skb);
  1195. if (rtlpriv->psc.sw_ps_enabled) {
  1196. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1197. !ieee80211_has_pm(fc))
  1198. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1199. }
  1200. rtl_action_proc(hw, skb, true);
  1201. if (is_multicast_ether_addr(pda_addr))
  1202. rtlpriv->stats.txbytesmulticast += skb->len;
  1203. else if (is_broadcast_ether_addr(pda_addr))
  1204. rtlpriv->stats.txbytesbroadcast += skb->len;
  1205. else
  1206. rtlpriv->stats.txbytesunicast += skb->len;
  1207. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1208. ring = &rtlpci->tx_ring[hw_queue];
  1209. if (hw_queue != BEACON_QUEUE)
  1210. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1211. ring->entries;
  1212. else
  1213. idx = 0;
  1214. pdesc = &ring->desc[idx];
  1215. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1216. true, HW_DESC_OWN);
  1217. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1218. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1219. "No more TX desc@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1220. hw_queue, ring->idx, idx,
  1221. skb_queue_len(&ring->queue));
  1222. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1223. return skb->len;
  1224. }
  1225. if (ieee80211_is_data_qos(fc)) {
  1226. tid = rtl_get_tid(skb);
  1227. if (sta) {
  1228. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1229. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1230. IEEE80211_SCTL_SEQ) >> 4;
  1231. seq_number += 1;
  1232. if (!ieee80211_has_morefrags(hdr->frame_control))
  1233. sta_entry->tids[tid].seq_number = seq_number;
  1234. }
  1235. }
  1236. if (ieee80211_is_data(fc))
  1237. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1238. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1239. info, sta, skb, hw_queue, ptcb_desc);
  1240. __skb_queue_tail(&ring->queue, skb);
  1241. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1242. HW_DESC_OWN, &temp_one);
  1243. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1244. hw_queue != BEACON_QUEUE) {
  1245. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1246. "less desc left, stop skb_queue@%d, ring->idx = %d, idx = %d, skb_queue_len = 0x%d\n",
  1247. hw_queue, ring->idx, idx,
  1248. skb_queue_len(&ring->queue));
  1249. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1250. }
  1251. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1252. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1253. return 0;
  1254. }
  1255. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1256. {
  1257. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1258. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1259. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1260. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  1261. u16 i = 0;
  1262. int queue_id;
  1263. struct rtl8192_tx_ring *ring;
  1264. if (mac->skip_scan)
  1265. return;
  1266. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1267. u32 queue_len;
  1268. ring = &pcipriv->dev.tx_ring[queue_id];
  1269. queue_len = skb_queue_len(&ring->queue);
  1270. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1271. queue_id == TXCMD_QUEUE) {
  1272. queue_id--;
  1273. continue;
  1274. } else {
  1275. msleep(20);
  1276. i++;
  1277. }
  1278. /* we just wait 1s for all queues */
  1279. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1280. is_hal_stop(rtlhal) || i >= 200)
  1281. return;
  1282. }
  1283. }
  1284. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1285. {
  1286. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1287. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1288. _rtl_pci_deinit_trx_ring(hw);
  1289. synchronize_irq(rtlpci->pdev->irq);
  1290. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1291. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1292. flush_workqueue(rtlpriv->works.rtl_wq);
  1293. destroy_workqueue(rtlpriv->works.rtl_wq);
  1294. }
  1295. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1296. {
  1297. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1298. int err;
  1299. _rtl_pci_init_struct(hw, pdev);
  1300. err = _rtl_pci_init_trx_ring(hw);
  1301. if (err) {
  1302. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1303. "tx ring initialization failed\n");
  1304. return err;
  1305. }
  1306. return 0;
  1307. }
  1308. static int rtl_pci_start(struct ieee80211_hw *hw)
  1309. {
  1310. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1311. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1312. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1313. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1314. int err;
  1315. rtl_pci_reset_trx_ring(hw);
  1316. rtlpci->driver_is_goingto_unload = false;
  1317. err = rtlpriv->cfg->ops->hw_init(hw);
  1318. if (err) {
  1319. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1320. "Failed to config hardware!\n");
  1321. return err;
  1322. }
  1323. rtlpriv->cfg->ops->enable_interrupt(hw);
  1324. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, "enable_interrupt OK\n");
  1325. rtl_init_rx_config(hw);
  1326. /*should be after adapter start and interrupt enable. */
  1327. set_hal_start(rtlhal);
  1328. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1329. rtlpci->up_first_time = false;
  1330. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, "OK\n");
  1331. return 0;
  1332. }
  1333. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1334. {
  1335. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1336. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1337. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1338. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1339. unsigned long flags;
  1340. u8 RFInProgressTimeOut = 0;
  1341. /*
  1342. *should be before disable interrupt&adapter
  1343. *and will do it immediately.
  1344. */
  1345. set_hal_stop(rtlhal);
  1346. rtlpriv->cfg->ops->disable_interrupt(hw);
  1347. cancel_work_sync(&rtlpriv->works.lps_change_work);
  1348. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1349. while (ppsc->rfchange_inprogress) {
  1350. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1351. if (RFInProgressTimeOut > 100) {
  1352. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1353. break;
  1354. }
  1355. mdelay(1);
  1356. RFInProgressTimeOut++;
  1357. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1358. }
  1359. ppsc->rfchange_inprogress = true;
  1360. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1361. rtlpci->driver_is_goingto_unload = true;
  1362. rtlpriv->cfg->ops->hw_disable(hw);
  1363. /* some things are not needed if firmware not available */
  1364. if (!rtlpriv->max_fw_size)
  1365. return;
  1366. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1367. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1368. ppsc->rfchange_inprogress = false;
  1369. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1370. rtl_pci_enable_aspm(hw);
  1371. }
  1372. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1373. struct ieee80211_hw *hw)
  1374. {
  1375. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1376. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1377. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1378. struct pci_dev *bridge_pdev = pdev->bus->self;
  1379. u16 venderid;
  1380. u16 deviceid;
  1381. u8 revisionid;
  1382. u16 irqline;
  1383. u8 tmp;
  1384. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1385. venderid = pdev->vendor;
  1386. deviceid = pdev->device;
  1387. pci_read_config_byte(pdev, 0x8, &revisionid);
  1388. pci_read_config_word(pdev, 0x3C, &irqline);
  1389. /* PCI ID 0x10ec:0x8192 occurs for both RTL8192E, which uses
  1390. * r8192e_pci, and RTL8192SE, which uses this driver. If the
  1391. * revision ID is RTL_PCI_REVISION_ID_8192PCIE (0x01), then
  1392. * the correct driver is r8192e_pci, thus this routine should
  1393. * return false.
  1394. */
  1395. if (deviceid == RTL_PCI_8192SE_DID &&
  1396. revisionid == RTL_PCI_REVISION_ID_8192PCIE)
  1397. return false;
  1398. if (deviceid == RTL_PCI_8192_DID ||
  1399. deviceid == RTL_PCI_0044_DID ||
  1400. deviceid == RTL_PCI_0047_DID ||
  1401. deviceid == RTL_PCI_8192SE_DID ||
  1402. deviceid == RTL_PCI_8174_DID ||
  1403. deviceid == RTL_PCI_8173_DID ||
  1404. deviceid == RTL_PCI_8172_DID ||
  1405. deviceid == RTL_PCI_8171_DID) {
  1406. switch (revisionid) {
  1407. case RTL_PCI_REVISION_ID_8192PCIE:
  1408. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1409. "8192 PCI-E is found - vid/did=%x/%x\n",
  1410. venderid, deviceid);
  1411. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1412. return false;
  1413. case RTL_PCI_REVISION_ID_8192SE:
  1414. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1415. "8192SE is found - vid/did=%x/%x\n",
  1416. venderid, deviceid);
  1417. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1418. break;
  1419. default:
  1420. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1421. "Err: Unknown device - vid/did=%x/%x\n",
  1422. venderid, deviceid);
  1423. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1424. break;
  1425. }
  1426. } else if (deviceid == RTL_PCI_8723AE_DID) {
  1427. rtlhal->hw_type = HARDWARE_TYPE_RTL8723AE;
  1428. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1429. "8723AE PCI-E is found - "
  1430. "vid/did=%x/%x\n", venderid, deviceid);
  1431. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1432. deviceid == RTL_PCI_8192CE_DID ||
  1433. deviceid == RTL_PCI_8191CE_DID ||
  1434. deviceid == RTL_PCI_8188CE_DID) {
  1435. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1436. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1437. "8192C PCI-E is found - vid/did=%x/%x\n",
  1438. venderid, deviceid);
  1439. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1440. deviceid == RTL_PCI_8192DE_DID2) {
  1441. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1442. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1443. "8192D PCI-E is found - vid/did=%x/%x\n",
  1444. venderid, deviceid);
  1445. } else {
  1446. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1447. "Err: Unknown device - vid/did=%x/%x\n",
  1448. venderid, deviceid);
  1449. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1450. }
  1451. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1452. if (revisionid == 0 || revisionid == 1) {
  1453. if (revisionid == 0) {
  1454. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1455. "Find 92DE MAC0\n");
  1456. rtlhal->interfaceindex = 0;
  1457. } else if (revisionid == 1) {
  1458. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1459. "Find 92DE MAC1\n");
  1460. rtlhal->interfaceindex = 1;
  1461. }
  1462. } else {
  1463. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1464. "Unknown device - VendorID/DeviceID=%x/%x, Revision=%x\n",
  1465. venderid, deviceid, revisionid);
  1466. rtlhal->interfaceindex = 0;
  1467. }
  1468. }
  1469. /*find bus info */
  1470. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1471. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1472. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1473. /* some ARM have no bridge_pdev and will crash here
  1474. * so we should check if bridge_pdev is NULL
  1475. */
  1476. if (bridge_pdev) {
  1477. /*find bridge info if available */
  1478. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1479. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1480. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1481. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1482. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1483. "Pci Bridge Vendor is found index: %d\n",
  1484. tmp);
  1485. break;
  1486. }
  1487. }
  1488. }
  1489. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1490. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1491. pcipriv->ndis_adapter.pcibridge_busnum =
  1492. bridge_pdev->bus->number;
  1493. pcipriv->ndis_adapter.pcibridge_devnum =
  1494. PCI_SLOT(bridge_pdev->devfn);
  1495. pcipriv->ndis_adapter.pcibridge_funcnum =
  1496. PCI_FUNC(bridge_pdev->devfn);
  1497. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1498. pci_pcie_cap(bridge_pdev);
  1499. pcipriv->ndis_adapter.num4bytes =
  1500. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1501. rtl_pci_get_linkcontrol_field(hw);
  1502. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1503. PCI_BRIDGE_VENDOR_AMD) {
  1504. pcipriv->ndis_adapter.amd_l1_patch =
  1505. rtl_pci_get_amd_l1_patch(hw);
  1506. }
  1507. }
  1508. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1509. "pcidev busnumber:devnumber:funcnumber:vendor:link_ctl %d:%d:%d:%x:%x\n",
  1510. pcipriv->ndis_adapter.busnumber,
  1511. pcipriv->ndis_adapter.devnumber,
  1512. pcipriv->ndis_adapter.funcnumber,
  1513. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg);
  1514. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1515. "pci_bridge busnumber:devnumber:funcnumber:vendor:pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1516. pcipriv->ndis_adapter.pcibridge_busnum,
  1517. pcipriv->ndis_adapter.pcibridge_devnum,
  1518. pcipriv->ndis_adapter.pcibridge_funcnum,
  1519. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1520. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1521. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1522. pcipriv->ndis_adapter.amd_l1_patch);
  1523. rtl_pci_parse_configuration(pdev, hw);
  1524. list_add_tail(&rtlpriv->list, &rtlpriv->glb_var->glb_priv_list);
  1525. return true;
  1526. }
  1527. int rtl_pci_probe(struct pci_dev *pdev,
  1528. const struct pci_device_id *id)
  1529. {
  1530. struct ieee80211_hw *hw = NULL;
  1531. struct rtl_priv *rtlpriv = NULL;
  1532. struct rtl_pci_priv *pcipriv = NULL;
  1533. struct rtl_pci *rtlpci;
  1534. unsigned long pmem_start, pmem_len, pmem_flags;
  1535. int err;
  1536. err = pci_enable_device(pdev);
  1537. if (err) {
  1538. RT_ASSERT(false, "%s : Cannot enable new PCI device\n",
  1539. pci_name(pdev));
  1540. return err;
  1541. }
  1542. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1543. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1544. RT_ASSERT(false,
  1545. "Unable to obtain 32bit DMA for consistent allocations\n");
  1546. err = -ENOMEM;
  1547. goto fail1;
  1548. }
  1549. }
  1550. pci_set_master(pdev);
  1551. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1552. sizeof(struct rtl_priv), &rtl_ops);
  1553. if (!hw) {
  1554. RT_ASSERT(false,
  1555. "%s : ieee80211 alloc failed\n", pci_name(pdev));
  1556. err = -ENOMEM;
  1557. goto fail1;
  1558. }
  1559. SET_IEEE80211_DEV(hw, &pdev->dev);
  1560. pci_set_drvdata(pdev, hw);
  1561. rtlpriv = hw->priv;
  1562. rtlpriv->hw = hw;
  1563. pcipriv = (void *)rtlpriv->priv;
  1564. pcipriv->dev.pdev = pdev;
  1565. init_completion(&rtlpriv->firmware_loading_complete);
  1566. /* init cfg & intf_ops */
  1567. rtlpriv->rtlhal.interface = INTF_PCI;
  1568. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1569. rtlpriv->intf_ops = &rtl_pci_ops;
  1570. rtlpriv->glb_var = &global_var;
  1571. /*
  1572. *init dbgp flags before all
  1573. *other functions, because we will
  1574. *use it in other funtions like
  1575. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1576. *you can not use these macro
  1577. *before this
  1578. */
  1579. rtl_dbgp_flag_init(hw);
  1580. /* MEM map */
  1581. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1582. if (err) {
  1583. RT_ASSERT(false, "Can't obtain PCI resources\n");
  1584. goto fail1;
  1585. }
  1586. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1587. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1588. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1589. /*shared mem start */
  1590. rtlpriv->io.pci_mem_start =
  1591. (unsigned long)pci_iomap(pdev,
  1592. rtlpriv->cfg->bar_id, pmem_len);
  1593. if (rtlpriv->io.pci_mem_start == 0) {
  1594. RT_ASSERT(false, "Can't map PCI mem\n");
  1595. err = -ENOMEM;
  1596. goto fail2;
  1597. }
  1598. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1599. "mem mapped space: start: 0x%08lx len:%08lx flags:%08lx, after map:0x%08lx\n",
  1600. pmem_start, pmem_len, pmem_flags,
  1601. rtlpriv->io.pci_mem_start);
  1602. /* Disable Clk Request */
  1603. pci_write_config_byte(pdev, 0x81, 0);
  1604. /* leave D3 mode */
  1605. pci_write_config_byte(pdev, 0x44, 0);
  1606. pci_write_config_byte(pdev, 0x04, 0x06);
  1607. pci_write_config_byte(pdev, 0x04, 0x07);
  1608. /* find adapter */
  1609. if (!_rtl_pci_find_adapter(pdev, hw)) {
  1610. err = -ENODEV;
  1611. goto fail3;
  1612. }
  1613. /* Init IO handler */
  1614. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1615. /*like read eeprom and so on */
  1616. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1617. /*aspm */
  1618. rtl_pci_init_aspm(hw);
  1619. /* Init mac80211 sw */
  1620. err = rtl_init_core(hw);
  1621. if (err) {
  1622. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1623. "Can't allocate sw for mac80211\n");
  1624. goto fail3;
  1625. }
  1626. /* Init PCI sw */
  1627. err = rtl_pci_init(hw, pdev);
  1628. if (err) {
  1629. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Failed to init PCI\n");
  1630. goto fail3;
  1631. }
  1632. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1633. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG, "Can't init_sw_vars\n");
  1634. err = -ENODEV;
  1635. goto fail3;
  1636. }
  1637. rtlpriv->cfg->ops->init_sw_leds(hw);
  1638. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1639. if (err) {
  1640. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1641. "failed to create sysfs device attributes\n");
  1642. goto fail3;
  1643. }
  1644. rtlpci = rtl_pcidev(pcipriv);
  1645. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1646. IRQF_SHARED, KBUILD_MODNAME, hw);
  1647. if (err) {
  1648. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1649. "%s: failed to register IRQ handler\n",
  1650. wiphy_name(hw->wiphy));
  1651. goto fail3;
  1652. }
  1653. rtlpci->irq_alloc = 1;
  1654. return 0;
  1655. fail3:
  1656. rtl_deinit_core(hw);
  1657. if (rtlpriv->io.pci_mem_start != 0)
  1658. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1659. fail2:
  1660. pci_release_regions(pdev);
  1661. complete(&rtlpriv->firmware_loading_complete);
  1662. fail1:
  1663. if (hw)
  1664. ieee80211_free_hw(hw);
  1665. pci_set_drvdata(pdev, NULL);
  1666. pci_disable_device(pdev);
  1667. return err;
  1668. }
  1669. EXPORT_SYMBOL(rtl_pci_probe);
  1670. void rtl_pci_disconnect(struct pci_dev *pdev)
  1671. {
  1672. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1673. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1674. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1675. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1676. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1677. /* just in case driver is removed before firmware callback */
  1678. wait_for_completion(&rtlpriv->firmware_loading_complete);
  1679. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1680. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1681. /*ieee80211_unregister_hw will call ops_stop */
  1682. if (rtlmac->mac80211_registered == 1) {
  1683. ieee80211_unregister_hw(hw);
  1684. rtlmac->mac80211_registered = 0;
  1685. } else {
  1686. rtl_deinit_deferred_work(hw);
  1687. rtlpriv->intf_ops->adapter_stop(hw);
  1688. }
  1689. rtlpriv->cfg->ops->disable_interrupt(hw);
  1690. /*deinit rfkill */
  1691. rtl_deinit_rfkill(hw);
  1692. rtl_pci_deinit(hw);
  1693. rtl_deinit_core(hw);
  1694. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1695. if (rtlpci->irq_alloc) {
  1696. synchronize_irq(rtlpci->pdev->irq);
  1697. free_irq(rtlpci->pdev->irq, hw);
  1698. rtlpci->irq_alloc = 0;
  1699. }
  1700. list_del(&rtlpriv->list);
  1701. if (rtlpriv->io.pci_mem_start != 0) {
  1702. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1703. pci_release_regions(pdev);
  1704. }
  1705. pci_disable_device(pdev);
  1706. rtl_pci_disable_aspm(hw);
  1707. pci_set_drvdata(pdev, NULL);
  1708. ieee80211_free_hw(hw);
  1709. }
  1710. EXPORT_SYMBOL(rtl_pci_disconnect);
  1711. #ifdef CONFIG_PM_SLEEP
  1712. /***************************************
  1713. kernel pci power state define:
  1714. PCI_D0 ((pci_power_t __force) 0)
  1715. PCI_D1 ((pci_power_t __force) 1)
  1716. PCI_D2 ((pci_power_t __force) 2)
  1717. PCI_D3hot ((pci_power_t __force) 3)
  1718. PCI_D3cold ((pci_power_t __force) 4)
  1719. PCI_UNKNOWN ((pci_power_t __force) 5)
  1720. This function is called when system
  1721. goes into suspend state mac80211 will
  1722. call rtl_mac_stop() from the mac80211
  1723. suspend function first, So there is
  1724. no need to call hw_disable here.
  1725. ****************************************/
  1726. int rtl_pci_suspend(struct device *dev)
  1727. {
  1728. struct pci_dev *pdev = to_pci_dev(dev);
  1729. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1730. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1731. rtlpriv->cfg->ops->hw_suspend(hw);
  1732. rtl_deinit_rfkill(hw);
  1733. return 0;
  1734. }
  1735. EXPORT_SYMBOL(rtl_pci_suspend);
  1736. int rtl_pci_resume(struct device *dev)
  1737. {
  1738. struct pci_dev *pdev = to_pci_dev(dev);
  1739. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1740. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1741. rtlpriv->cfg->ops->hw_resume(hw);
  1742. rtl_init_rfkill(hw);
  1743. return 0;
  1744. }
  1745. EXPORT_SYMBOL(rtl_pci_resume);
  1746. #endif /* CONFIG_PM_SLEEP */
  1747. struct rtl_intf_ops rtl_pci_ops = {
  1748. .read_efuse_byte = read_efuse_byte,
  1749. .adapter_start = rtl_pci_start,
  1750. .adapter_stop = rtl_pci_stop,
  1751. .check_buddy_priv = rtl_pci_check_buddy_priv,
  1752. .adapter_tx = rtl_pci_tx,
  1753. .flush = rtl_pci_flush,
  1754. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1755. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1756. .disable_aspm = rtl_pci_disable_aspm,
  1757. .enable_aspm = rtl_pci_enable_aspm,
  1758. };