imx21-hcd.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788
  1. /*
  2. * USB Host Controller Driver for IMX21
  3. *
  4. * Copyright (C) 2006 Loping Dog Embedded Systems
  5. * Copyright (C) 2009 Martin Fuzzey
  6. * Originally written by Jay Monkman <jtm@lopingdog.com>
  7. * Ported to 2.6.30, debugged and enhanced by Martin Fuzzey
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but
  15. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  16. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  17. * for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software Foundation,
  21. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  22. */
  23. /*
  24. * The i.MX21 USB hardware contains
  25. * * 32 transfer descriptors (called ETDs)
  26. * * 4Kb of Data memory
  27. *
  28. * The data memory is shared between the host and fuction controlers
  29. * (but this driver only supports the host controler)
  30. *
  31. * So setting up a transfer involves:
  32. * * Allocating a ETD
  33. * * Fill in ETD with appropriate information
  34. * * Allocating data memory (and putting the offset in the ETD)
  35. * * Activate the ETD
  36. * * Get interrupt when done.
  37. *
  38. * An ETD is assigned to each active endpoint.
  39. *
  40. * Low resource (ETD and Data memory) situations are handled differently for
  41. * isochronous and non insosynchronous transactions :
  42. *
  43. * Non ISOC transfers are queued if either ETDs or Data memory are unavailable
  44. *
  45. * ISOC transfers use 2 ETDs per endpoint to achieve double buffering.
  46. * They allocate both ETDs and Data memory during URB submission
  47. * (and fail if unavailable).
  48. */
  49. #include <linux/clk.h>
  50. #include <linux/io.h>
  51. #include <linux/kernel.h>
  52. #include <linux/list.h>
  53. #include <linux/platform_device.h>
  54. #include <linux/slab.h>
  55. #include <linux/usb.h>
  56. #include <linux/usb/hcd.h>
  57. #include "imx21-hcd.h"
  58. #ifdef DEBUG
  59. #define DEBUG_LOG_FRAME(imx21, etd, event) \
  60. (etd)->event##_frame = readl((imx21)->regs + USBH_FRMNUB)
  61. #else
  62. #define DEBUG_LOG_FRAME(imx21, etd, event) do { } while (0)
  63. #endif
  64. static const char hcd_name[] = "imx21-hcd";
  65. static inline struct imx21 *hcd_to_imx21(struct usb_hcd *hcd)
  66. {
  67. return (struct imx21 *)hcd->hcd_priv;
  68. }
  69. /* =========================================== */
  70. /* Hardware access helpers */
  71. /* =========================================== */
  72. static inline void set_register_bits(struct imx21 *imx21, u32 offset, u32 mask)
  73. {
  74. void __iomem *reg = imx21->regs + offset;
  75. writel(readl(reg) | mask, reg);
  76. }
  77. static inline void clear_register_bits(struct imx21 *imx21,
  78. u32 offset, u32 mask)
  79. {
  80. void __iomem *reg = imx21->regs + offset;
  81. writel(readl(reg) & ~mask, reg);
  82. }
  83. static inline void clear_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
  84. {
  85. void __iomem *reg = imx21->regs + offset;
  86. if (readl(reg) & mask)
  87. writel(mask, reg);
  88. }
  89. static inline void set_toggle_bit(struct imx21 *imx21, u32 offset, u32 mask)
  90. {
  91. void __iomem *reg = imx21->regs + offset;
  92. if (!(readl(reg) & mask))
  93. writel(mask, reg);
  94. }
  95. static void etd_writel(struct imx21 *imx21, int etd_num, int dword, u32 value)
  96. {
  97. writel(value, imx21->regs + USB_ETD_DWORD(etd_num, dword));
  98. }
  99. static u32 etd_readl(struct imx21 *imx21, int etd_num, int dword)
  100. {
  101. return readl(imx21->regs + USB_ETD_DWORD(etd_num, dword));
  102. }
  103. static inline int wrap_frame(int counter)
  104. {
  105. return counter & 0xFFFF;
  106. }
  107. static inline int frame_after(int frame, int after)
  108. {
  109. /* handle wrapping like jiffies time_afer */
  110. return (s16)((s16)after - (s16)frame) < 0;
  111. }
  112. static int imx21_hc_get_frame(struct usb_hcd *hcd)
  113. {
  114. struct imx21 *imx21 = hcd_to_imx21(hcd);
  115. return wrap_frame(readl(imx21->regs + USBH_FRMNUB));
  116. }
  117. #include "imx21-dbg.c"
  118. /* =========================================== */
  119. /* ETD management */
  120. /* =========================================== */
  121. static int alloc_etd(struct imx21 *imx21)
  122. {
  123. int i;
  124. struct etd_priv *etd = imx21->etd;
  125. for (i = 0; i < USB_NUM_ETD; i++, etd++) {
  126. if (etd->alloc == 0) {
  127. memset(etd, 0, sizeof(imx21->etd[0]));
  128. etd->alloc = 1;
  129. debug_etd_allocated(imx21);
  130. return i;
  131. }
  132. }
  133. return -1;
  134. }
  135. static void disactivate_etd(struct imx21 *imx21, int num)
  136. {
  137. int etd_mask = (1 << num);
  138. struct etd_priv *etd = &imx21->etd[num];
  139. writel(etd_mask, imx21->regs + USBH_ETDENCLR);
  140. clear_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
  141. writel(etd_mask, imx21->regs + USB_ETDDMACHANLCLR);
  142. clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
  143. etd->active_count = 0;
  144. DEBUG_LOG_FRAME(imx21, etd, disactivated);
  145. }
  146. static void reset_etd(struct imx21 *imx21, int num)
  147. {
  148. struct etd_priv *etd = imx21->etd + num;
  149. int i;
  150. disactivate_etd(imx21, num);
  151. for (i = 0; i < 4; i++)
  152. etd_writel(imx21, num, i, 0);
  153. etd->urb = NULL;
  154. etd->ep = NULL;
  155. etd->td = NULL;;
  156. }
  157. static void free_etd(struct imx21 *imx21, int num)
  158. {
  159. if (num < 0)
  160. return;
  161. if (num >= USB_NUM_ETD) {
  162. dev_err(imx21->dev, "BAD etd=%d!\n", num);
  163. return;
  164. }
  165. if (imx21->etd[num].alloc == 0) {
  166. dev_err(imx21->dev, "ETD %d already free!\n", num);
  167. return;
  168. }
  169. debug_etd_freed(imx21);
  170. reset_etd(imx21, num);
  171. memset(&imx21->etd[num], 0, sizeof(imx21->etd[0]));
  172. }
  173. static void setup_etd_dword0(struct imx21 *imx21,
  174. int etd_num, struct urb *urb, u8 dir, u16 maxpacket)
  175. {
  176. etd_writel(imx21, etd_num, 0,
  177. ((u32) usb_pipedevice(urb->pipe)) << DW0_ADDRESS |
  178. ((u32) usb_pipeendpoint(urb->pipe) << DW0_ENDPNT) |
  179. ((u32) dir << DW0_DIRECT) |
  180. ((u32) ((urb->dev->speed == USB_SPEED_LOW) ?
  181. 1 : 0) << DW0_SPEED) |
  182. ((u32) fmt_urb_to_etd[usb_pipetype(urb->pipe)] << DW0_FORMAT) |
  183. ((u32) maxpacket << DW0_MAXPKTSIZ));
  184. }
  185. static void activate_etd(struct imx21 *imx21,
  186. int etd_num, dma_addr_t dma, u8 dir)
  187. {
  188. u32 etd_mask = 1 << etd_num;
  189. struct etd_priv *etd = &imx21->etd[etd_num];
  190. clear_toggle_bit(imx21, USBH_ETDDONESTAT, etd_mask);
  191. set_register_bits(imx21, USBH_ETDDONEEN, etd_mask);
  192. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  193. clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  194. if (dma) {
  195. set_register_bits(imx21, USB_ETDDMACHANLCLR, etd_mask);
  196. clear_toggle_bit(imx21, USBH_XBUFSTAT, etd_mask);
  197. clear_toggle_bit(imx21, USBH_YBUFSTAT, etd_mask);
  198. writel(dma, imx21->regs + USB_ETDSMSA(etd_num));
  199. set_register_bits(imx21, USB_ETDDMAEN, etd_mask);
  200. } else {
  201. if (dir != TD_DIR_IN) {
  202. /* need to set for ZLP */
  203. set_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  204. set_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  205. }
  206. }
  207. DEBUG_LOG_FRAME(imx21, etd, activated);
  208. #ifdef DEBUG
  209. if (!etd->active_count) {
  210. int i;
  211. etd->activated_frame = readl(imx21->regs + USBH_FRMNUB);
  212. etd->disactivated_frame = -1;
  213. etd->last_int_frame = -1;
  214. etd->last_req_frame = -1;
  215. for (i = 0; i < 4; i++)
  216. etd->submitted_dwords[i] = etd_readl(imx21, etd_num, i);
  217. }
  218. #endif
  219. etd->active_count = 1;
  220. writel(etd_mask, imx21->regs + USBH_ETDENSET);
  221. }
  222. /* =========================================== */
  223. /* Data memory management */
  224. /* =========================================== */
  225. static int alloc_dmem(struct imx21 *imx21, unsigned int size,
  226. struct usb_host_endpoint *ep)
  227. {
  228. unsigned int offset = 0;
  229. struct imx21_dmem_area *area;
  230. struct imx21_dmem_area *tmp;
  231. size += (~size + 1) & 0x3; /* Round to 4 byte multiple */
  232. if (size > DMEM_SIZE) {
  233. dev_err(imx21->dev, "size=%d > DMEM_SIZE(%d)\n",
  234. size, DMEM_SIZE);
  235. return -EINVAL;
  236. }
  237. list_for_each_entry(tmp, &imx21->dmem_list, list) {
  238. if ((size + offset) < offset)
  239. goto fail;
  240. if ((size + offset) <= tmp->offset)
  241. break;
  242. offset = tmp->size + tmp->offset;
  243. if ((offset + size) > DMEM_SIZE)
  244. goto fail;
  245. }
  246. area = kmalloc(sizeof(struct imx21_dmem_area), GFP_ATOMIC);
  247. if (area == NULL)
  248. return -ENOMEM;
  249. area->ep = ep;
  250. area->offset = offset;
  251. area->size = size;
  252. list_add_tail(&area->list, &tmp->list);
  253. debug_dmem_allocated(imx21, size);
  254. return offset;
  255. fail:
  256. return -ENOMEM;
  257. }
  258. /* Memory now available for a queued ETD - activate it */
  259. static void activate_queued_etd(struct imx21 *imx21,
  260. struct etd_priv *etd, u32 dmem_offset)
  261. {
  262. struct urb_priv *urb_priv = etd->urb->hcpriv;
  263. int etd_num = etd - &imx21->etd[0];
  264. u32 maxpacket = etd_readl(imx21, etd_num, 1) >> DW1_YBUFSRTAD;
  265. u8 dir = (etd_readl(imx21, etd_num, 2) >> DW2_DIRPID) & 0x03;
  266. dev_dbg(imx21->dev, "activating queued ETD %d now DMEM available\n",
  267. etd_num);
  268. etd_writel(imx21, etd_num, 1,
  269. ((dmem_offset + maxpacket) << DW1_YBUFSRTAD) | dmem_offset);
  270. urb_priv->active = 1;
  271. activate_etd(imx21, etd_num, etd->dma_handle, dir);
  272. }
  273. static void free_dmem(struct imx21 *imx21, int offset)
  274. {
  275. struct imx21_dmem_area *area;
  276. struct etd_priv *etd, *tmp;
  277. int found = 0;
  278. list_for_each_entry(area, &imx21->dmem_list, list) {
  279. if (area->offset == offset) {
  280. debug_dmem_freed(imx21, area->size);
  281. list_del(&area->list);
  282. kfree(area);
  283. found = 1;
  284. break;
  285. }
  286. }
  287. if (!found) {
  288. dev_err(imx21->dev,
  289. "Trying to free unallocated DMEM %d\n", offset);
  290. return;
  291. }
  292. /* Try again to allocate memory for anything we've queued */
  293. list_for_each_entry_safe(etd, tmp, &imx21->queue_for_dmem, queue) {
  294. offset = alloc_dmem(imx21, etd->dmem_size, etd->ep);
  295. if (offset >= 0) {
  296. list_del(&etd->queue);
  297. activate_queued_etd(imx21, etd, (u32)offset);
  298. }
  299. }
  300. }
  301. static void free_epdmem(struct imx21 *imx21, struct usb_host_endpoint *ep)
  302. {
  303. struct imx21_dmem_area *area, *tmp;
  304. list_for_each_entry_safe(area, tmp, &imx21->dmem_list, list) {
  305. if (area->ep == ep) {
  306. dev_err(imx21->dev,
  307. "Active DMEM %d for disabled ep=%p\n",
  308. area->offset, ep);
  309. list_del(&area->list);
  310. kfree(area);
  311. }
  312. }
  313. }
  314. /* =========================================== */
  315. /* End handling */
  316. /* =========================================== */
  317. static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb);
  318. /* Endpoint now idle - release it's ETD(s) or asssign to queued request */
  319. static void ep_idle(struct imx21 *imx21, struct ep_priv *ep_priv)
  320. {
  321. int etd_num;
  322. int i;
  323. for (i = 0; i < NUM_ISO_ETDS; i++) {
  324. etd_num = ep_priv->etd[i];
  325. if (etd_num < 0)
  326. continue;
  327. ep_priv->etd[i] = -1;
  328. if (list_empty(&imx21->queue_for_etd)) {
  329. free_etd(imx21, etd_num);
  330. continue;
  331. }
  332. dev_dbg(imx21->dev,
  333. "assigning idle etd %d for queued request\n", etd_num);
  334. ep_priv = list_first_entry(&imx21->queue_for_etd,
  335. struct ep_priv, queue);
  336. list_del(&ep_priv->queue);
  337. reset_etd(imx21, etd_num);
  338. ep_priv->waiting_etd = 0;
  339. ep_priv->etd[i] = etd_num;
  340. if (list_empty(&ep_priv->ep->urb_list)) {
  341. dev_err(imx21->dev, "No urb for queued ep!\n");
  342. continue;
  343. }
  344. schedule_nonisoc_etd(imx21, list_first_entry(
  345. &ep_priv->ep->urb_list, struct urb, urb_list));
  346. }
  347. }
  348. static void urb_done(struct usb_hcd *hcd, struct urb *urb, int status)
  349. __releases(imx21->lock)
  350. __acquires(imx21->lock)
  351. {
  352. struct imx21 *imx21 = hcd_to_imx21(hcd);
  353. struct ep_priv *ep_priv = urb->ep->hcpriv;
  354. struct urb_priv *urb_priv = urb->hcpriv;
  355. debug_urb_completed(imx21, urb, status);
  356. dev_vdbg(imx21->dev, "urb %p done %d\n", urb, status);
  357. kfree(urb_priv->isoc_td);
  358. kfree(urb->hcpriv);
  359. urb->hcpriv = NULL;
  360. usb_hcd_unlink_urb_from_ep(hcd, urb);
  361. spin_unlock(&imx21->lock);
  362. usb_hcd_giveback_urb(hcd, urb, status);
  363. spin_lock(&imx21->lock);
  364. if (list_empty(&ep_priv->ep->urb_list))
  365. ep_idle(imx21, ep_priv);
  366. }
  367. /* =========================================== */
  368. /* ISOC Handling ... */
  369. /* =========================================== */
  370. static void schedule_isoc_etds(struct usb_hcd *hcd,
  371. struct usb_host_endpoint *ep)
  372. {
  373. struct imx21 *imx21 = hcd_to_imx21(hcd);
  374. struct ep_priv *ep_priv = ep->hcpriv;
  375. struct etd_priv *etd;
  376. struct urb_priv *urb_priv;
  377. struct td *td;
  378. int etd_num;
  379. int i;
  380. int cur_frame;
  381. u8 dir;
  382. for (i = 0; i < NUM_ISO_ETDS; i++) {
  383. too_late:
  384. if (list_empty(&ep_priv->td_list))
  385. break;
  386. etd_num = ep_priv->etd[i];
  387. if (etd_num < 0)
  388. break;
  389. etd = &imx21->etd[etd_num];
  390. if (etd->urb)
  391. continue;
  392. td = list_entry(ep_priv->td_list.next, struct td, list);
  393. list_del(&td->list);
  394. urb_priv = td->urb->hcpriv;
  395. cur_frame = imx21_hc_get_frame(hcd);
  396. if (frame_after(cur_frame, td->frame)) {
  397. dev_dbg(imx21->dev, "isoc too late frame %d > %d\n",
  398. cur_frame, td->frame);
  399. urb_priv->isoc_status = -EXDEV;
  400. td->urb->iso_frame_desc[
  401. td->isoc_index].actual_length = 0;
  402. td->urb->iso_frame_desc[td->isoc_index].status = -EXDEV;
  403. if (--urb_priv->isoc_remaining == 0)
  404. urb_done(hcd, td->urb, urb_priv->isoc_status);
  405. goto too_late;
  406. }
  407. urb_priv->active = 1;
  408. etd->td = td;
  409. etd->ep = td->ep;
  410. etd->urb = td->urb;
  411. etd->len = td->len;
  412. debug_isoc_submitted(imx21, cur_frame, td);
  413. dir = usb_pipeout(td->urb->pipe) ? TD_DIR_OUT : TD_DIR_IN;
  414. setup_etd_dword0(imx21, etd_num, td->urb, dir, etd->dmem_size);
  415. etd_writel(imx21, etd_num, 1, etd->dmem_offset);
  416. etd_writel(imx21, etd_num, 2,
  417. (TD_NOTACCESSED << DW2_COMPCODE) |
  418. ((td->frame & 0xFFFF) << DW2_STARTFRM));
  419. etd_writel(imx21, etd_num, 3,
  420. (TD_NOTACCESSED << DW3_COMPCODE0) |
  421. (td->len << DW3_PKTLEN0));
  422. activate_etd(imx21, etd_num, td->data, dir);
  423. }
  424. }
  425. static void isoc_etd_done(struct usb_hcd *hcd, struct urb *urb, int etd_num)
  426. {
  427. struct imx21 *imx21 = hcd_to_imx21(hcd);
  428. int etd_mask = 1 << etd_num;
  429. struct urb_priv *urb_priv = urb->hcpriv;
  430. struct etd_priv *etd = imx21->etd + etd_num;
  431. struct td *td = etd->td;
  432. struct usb_host_endpoint *ep = etd->ep;
  433. int isoc_index = td->isoc_index;
  434. unsigned int pipe = urb->pipe;
  435. int dir_in = usb_pipein(pipe);
  436. int cc;
  437. int bytes_xfrd;
  438. disactivate_etd(imx21, etd_num);
  439. cc = (etd_readl(imx21, etd_num, 3) >> DW3_COMPCODE0) & 0xf;
  440. bytes_xfrd = etd_readl(imx21, etd_num, 3) & 0x3ff;
  441. /* Input doesn't always fill the buffer, don't generate an error
  442. * when this happens.
  443. */
  444. if (dir_in && (cc == TD_DATAUNDERRUN))
  445. cc = TD_CC_NOERROR;
  446. if (cc == TD_NOTACCESSED)
  447. bytes_xfrd = 0;
  448. debug_isoc_completed(imx21,
  449. imx21_hc_get_frame(hcd), td, cc, bytes_xfrd);
  450. if (cc) {
  451. urb_priv->isoc_status = -EXDEV;
  452. dev_dbg(imx21->dev,
  453. "bad iso cc=0x%X frame=%d sched frame=%d "
  454. "cnt=%d len=%d urb=%p etd=%d index=%d\n",
  455. cc, imx21_hc_get_frame(hcd), td->frame,
  456. bytes_xfrd, td->len, urb, etd_num, isoc_index);
  457. }
  458. if (dir_in)
  459. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  460. urb->actual_length += bytes_xfrd;
  461. urb->iso_frame_desc[isoc_index].actual_length = bytes_xfrd;
  462. urb->iso_frame_desc[isoc_index].status = cc_to_error[cc];
  463. etd->td = NULL;
  464. etd->urb = NULL;
  465. etd->ep = NULL;
  466. if (--urb_priv->isoc_remaining == 0)
  467. urb_done(hcd, urb, urb_priv->isoc_status);
  468. schedule_isoc_etds(hcd, ep);
  469. }
  470. static struct ep_priv *alloc_isoc_ep(
  471. struct imx21 *imx21, struct usb_host_endpoint *ep)
  472. {
  473. struct ep_priv *ep_priv;
  474. int i;
  475. ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
  476. if (ep_priv == NULL)
  477. return NULL;
  478. /* Allocate the ETDs */
  479. for (i = 0; i < NUM_ISO_ETDS; i++) {
  480. ep_priv->etd[i] = alloc_etd(imx21);
  481. if (ep_priv->etd[i] < 0) {
  482. int j;
  483. dev_err(imx21->dev, "isoc: Couldn't allocate etd\n");
  484. for (j = 0; j < i; j++)
  485. free_etd(imx21, ep_priv->etd[j]);
  486. goto alloc_etd_failed;
  487. }
  488. imx21->etd[ep_priv->etd[i]].ep = ep;
  489. }
  490. INIT_LIST_HEAD(&ep_priv->td_list);
  491. ep_priv->ep = ep;
  492. ep->hcpriv = ep_priv;
  493. return ep_priv;
  494. alloc_etd_failed:
  495. kfree(ep_priv);
  496. return NULL;
  497. }
  498. static int imx21_hc_urb_enqueue_isoc(struct usb_hcd *hcd,
  499. struct usb_host_endpoint *ep,
  500. struct urb *urb, gfp_t mem_flags)
  501. {
  502. struct imx21 *imx21 = hcd_to_imx21(hcd);
  503. struct urb_priv *urb_priv;
  504. unsigned long flags;
  505. struct ep_priv *ep_priv;
  506. struct td *td = NULL;
  507. int i;
  508. int ret;
  509. int cur_frame;
  510. u16 maxpacket;
  511. urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
  512. if (urb_priv == NULL)
  513. return -ENOMEM;
  514. urb_priv->isoc_td = kzalloc(
  515. sizeof(struct td) * urb->number_of_packets, mem_flags);
  516. if (urb_priv->isoc_td == NULL) {
  517. ret = -ENOMEM;
  518. goto alloc_td_failed;
  519. }
  520. spin_lock_irqsave(&imx21->lock, flags);
  521. if (ep->hcpriv == NULL) {
  522. ep_priv = alloc_isoc_ep(imx21, ep);
  523. if (ep_priv == NULL) {
  524. ret = -ENOMEM;
  525. goto alloc_ep_failed;
  526. }
  527. } else {
  528. ep_priv = ep->hcpriv;
  529. }
  530. ret = usb_hcd_link_urb_to_ep(hcd, urb);
  531. if (ret)
  532. goto link_failed;
  533. urb->status = -EINPROGRESS;
  534. urb->actual_length = 0;
  535. urb->error_count = 0;
  536. urb->hcpriv = urb_priv;
  537. urb_priv->ep = ep;
  538. /* allocate data memory for largest packets if not already done */
  539. maxpacket = usb_maxpacket(urb->dev, urb->pipe, usb_pipeout(urb->pipe));
  540. for (i = 0; i < NUM_ISO_ETDS; i++) {
  541. struct etd_priv *etd = &imx21->etd[ep_priv->etd[i]];
  542. if (etd->dmem_size > 0 && etd->dmem_size < maxpacket) {
  543. /* not sure if this can really occur.... */
  544. dev_err(imx21->dev, "increasing isoc buffer %d->%d\n",
  545. etd->dmem_size, maxpacket);
  546. ret = -EMSGSIZE;
  547. goto alloc_dmem_failed;
  548. }
  549. if (etd->dmem_size == 0) {
  550. etd->dmem_offset = alloc_dmem(imx21, maxpacket, ep);
  551. if (etd->dmem_offset < 0) {
  552. dev_dbg(imx21->dev, "failed alloc isoc dmem\n");
  553. ret = -EAGAIN;
  554. goto alloc_dmem_failed;
  555. }
  556. etd->dmem_size = maxpacket;
  557. }
  558. }
  559. /* calculate frame */
  560. cur_frame = imx21_hc_get_frame(hcd);
  561. if (urb->transfer_flags & URB_ISO_ASAP) {
  562. if (list_empty(&ep_priv->td_list))
  563. urb->start_frame = cur_frame + 5;
  564. else
  565. urb->start_frame = list_entry(
  566. ep_priv->td_list.prev,
  567. struct td, list)->frame + urb->interval;
  568. }
  569. urb->start_frame = wrap_frame(urb->start_frame);
  570. if (frame_after(cur_frame, urb->start_frame)) {
  571. dev_dbg(imx21->dev,
  572. "enqueue: adjusting iso start %d (cur=%d) asap=%d\n",
  573. urb->start_frame, cur_frame,
  574. (urb->transfer_flags & URB_ISO_ASAP) != 0);
  575. urb->start_frame = wrap_frame(cur_frame + 1);
  576. }
  577. /* set up transfers */
  578. td = urb_priv->isoc_td;
  579. for (i = 0; i < urb->number_of_packets; i++, td++) {
  580. td->ep = ep;
  581. td->urb = urb;
  582. td->len = urb->iso_frame_desc[i].length;
  583. td->isoc_index = i;
  584. td->frame = wrap_frame(urb->start_frame + urb->interval * i);
  585. td->data = urb->transfer_dma + urb->iso_frame_desc[i].offset;
  586. list_add_tail(&td->list, &ep_priv->td_list);
  587. }
  588. urb_priv->isoc_remaining = urb->number_of_packets;
  589. dev_vdbg(imx21->dev, "setup %d packets for iso frame %d->%d\n",
  590. urb->number_of_packets, urb->start_frame, td->frame);
  591. debug_urb_submitted(imx21, urb);
  592. schedule_isoc_etds(hcd, ep);
  593. spin_unlock_irqrestore(&imx21->lock, flags);
  594. return 0;
  595. alloc_dmem_failed:
  596. usb_hcd_unlink_urb_from_ep(hcd, urb);
  597. link_failed:
  598. alloc_ep_failed:
  599. spin_unlock_irqrestore(&imx21->lock, flags);
  600. kfree(urb_priv->isoc_td);
  601. alloc_td_failed:
  602. kfree(urb_priv);
  603. return ret;
  604. }
  605. static void dequeue_isoc_urb(struct imx21 *imx21,
  606. struct urb *urb, struct ep_priv *ep_priv)
  607. {
  608. struct urb_priv *urb_priv = urb->hcpriv;
  609. struct td *td, *tmp;
  610. int i;
  611. if (urb_priv->active) {
  612. for (i = 0; i < NUM_ISO_ETDS; i++) {
  613. int etd_num = ep_priv->etd[i];
  614. if (etd_num != -1 && imx21->etd[etd_num].urb == urb) {
  615. struct etd_priv *etd = imx21->etd + etd_num;
  616. reset_etd(imx21, etd_num);
  617. if (etd->dmem_size)
  618. free_dmem(imx21, etd->dmem_offset);
  619. etd->dmem_size = 0;
  620. }
  621. }
  622. }
  623. list_for_each_entry_safe(td, tmp, &ep_priv->td_list, list) {
  624. if (td->urb == urb) {
  625. dev_vdbg(imx21->dev, "removing td %p\n", td);
  626. list_del(&td->list);
  627. }
  628. }
  629. }
  630. /* =========================================== */
  631. /* NON ISOC Handling ... */
  632. /* =========================================== */
  633. static void schedule_nonisoc_etd(struct imx21 *imx21, struct urb *urb)
  634. {
  635. unsigned int pipe = urb->pipe;
  636. struct urb_priv *urb_priv = urb->hcpriv;
  637. struct ep_priv *ep_priv = urb_priv->ep->hcpriv;
  638. int state = urb_priv->state;
  639. int etd_num = ep_priv->etd[0];
  640. struct etd_priv *etd;
  641. int dmem_offset;
  642. u32 count;
  643. u16 etd_buf_size;
  644. u16 maxpacket;
  645. u8 dir;
  646. u8 bufround;
  647. u8 datatoggle;
  648. u8 interval = 0;
  649. u8 relpolpos = 0;
  650. if (etd_num < 0) {
  651. dev_err(imx21->dev, "No valid ETD\n");
  652. return;
  653. }
  654. if (readl(imx21->regs + USBH_ETDENSET) & (1 << etd_num))
  655. dev_err(imx21->dev, "submitting to active ETD %d\n", etd_num);
  656. etd = &imx21->etd[etd_num];
  657. maxpacket = usb_maxpacket(urb->dev, pipe, usb_pipeout(pipe));
  658. if (!maxpacket)
  659. maxpacket = 8;
  660. if (usb_pipecontrol(pipe) && (state != US_CTRL_DATA)) {
  661. if (state == US_CTRL_SETUP) {
  662. dir = TD_DIR_SETUP;
  663. etd->dma_handle = urb->setup_dma;
  664. bufround = 0;
  665. count = 8;
  666. datatoggle = TD_TOGGLE_DATA0;
  667. } else { /* US_CTRL_ACK */
  668. dir = usb_pipeout(pipe) ? TD_DIR_IN : TD_DIR_OUT;
  669. etd->dma_handle = urb->transfer_dma;
  670. bufround = 0;
  671. count = 0;
  672. datatoggle = TD_TOGGLE_DATA1;
  673. }
  674. } else {
  675. dir = usb_pipeout(pipe) ? TD_DIR_OUT : TD_DIR_IN;
  676. bufround = (dir == TD_DIR_IN) ? 1 : 0;
  677. etd->dma_handle = urb->transfer_dma;
  678. if (usb_pipebulk(pipe) && (state == US_BULK0))
  679. count = 0;
  680. else
  681. count = urb->transfer_buffer_length;
  682. if (usb_pipecontrol(pipe)) {
  683. datatoggle = TD_TOGGLE_DATA1;
  684. } else {
  685. if (usb_gettoggle(
  686. urb->dev,
  687. usb_pipeendpoint(urb->pipe),
  688. usb_pipeout(urb->pipe)))
  689. datatoggle = TD_TOGGLE_DATA1;
  690. else
  691. datatoggle = TD_TOGGLE_DATA0;
  692. }
  693. }
  694. etd->urb = urb;
  695. etd->ep = urb_priv->ep;
  696. etd->len = count;
  697. if (usb_pipeint(pipe)) {
  698. interval = urb->interval;
  699. relpolpos = (readl(imx21->regs + USBH_FRMNUB) + 1) & 0xff;
  700. }
  701. /* Write ETD to device memory */
  702. setup_etd_dword0(imx21, etd_num, urb, dir, maxpacket);
  703. etd_writel(imx21, etd_num, 2,
  704. (u32) interval << DW2_POLINTERV |
  705. ((u32) relpolpos << DW2_RELPOLPOS) |
  706. ((u32) dir << DW2_DIRPID) |
  707. ((u32) bufround << DW2_BUFROUND) |
  708. ((u32) datatoggle << DW2_DATATOG) |
  709. ((u32) TD_NOTACCESSED << DW2_COMPCODE));
  710. /* DMA will always transfer buffer size even if TOBYCNT in DWORD3
  711. is smaller. Make sure we don't overrun the buffer!
  712. */
  713. if (count && count < maxpacket)
  714. etd_buf_size = count;
  715. else
  716. etd_buf_size = maxpacket;
  717. etd_writel(imx21, etd_num, 3,
  718. ((u32) (etd_buf_size - 1) << DW3_BUFSIZE) | (u32) count);
  719. if (!count)
  720. etd->dma_handle = 0;
  721. /* allocate x and y buffer space at once */
  722. etd->dmem_size = (count > maxpacket) ? maxpacket * 2 : maxpacket;
  723. dmem_offset = alloc_dmem(imx21, etd->dmem_size, urb_priv->ep);
  724. if (dmem_offset < 0) {
  725. /* Setup everything we can in HW and update when we get DMEM */
  726. etd_writel(imx21, etd_num, 1, (u32)maxpacket << 16);
  727. dev_dbg(imx21->dev, "Queuing etd %d for DMEM\n", etd_num);
  728. debug_urb_queued_for_dmem(imx21, urb);
  729. list_add_tail(&etd->queue, &imx21->queue_for_dmem);
  730. return;
  731. }
  732. etd_writel(imx21, etd_num, 1,
  733. (((u32) dmem_offset + (u32) maxpacket) << DW1_YBUFSRTAD) |
  734. (u32) dmem_offset);
  735. urb_priv->active = 1;
  736. /* enable the ETD to kick off transfer */
  737. dev_vdbg(imx21->dev, "Activating etd %d for %d bytes %s\n",
  738. etd_num, count, dir != TD_DIR_IN ? "out" : "in");
  739. activate_etd(imx21, etd_num, etd->dma_handle, dir);
  740. }
  741. static void nonisoc_etd_done(struct usb_hcd *hcd, struct urb *urb, int etd_num)
  742. {
  743. struct imx21 *imx21 = hcd_to_imx21(hcd);
  744. struct etd_priv *etd = &imx21->etd[etd_num];
  745. u32 etd_mask = 1 << etd_num;
  746. struct urb_priv *urb_priv = urb->hcpriv;
  747. int dir;
  748. u16 xbufaddr;
  749. int cc;
  750. u32 bytes_xfrd;
  751. int etd_done;
  752. disactivate_etd(imx21, etd_num);
  753. dir = (etd_readl(imx21, etd_num, 0) >> DW0_DIRECT) & 0x3;
  754. xbufaddr = etd_readl(imx21, etd_num, 1) & 0xffff;
  755. cc = (etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE) & 0xf;
  756. bytes_xfrd = etd->len - (etd_readl(imx21, etd_num, 3) & 0x1fffff);
  757. /* save toggle carry */
  758. usb_settoggle(urb->dev, usb_pipeendpoint(urb->pipe),
  759. usb_pipeout(urb->pipe),
  760. (etd_readl(imx21, etd_num, 0) >> DW0_TOGCRY) & 0x1);
  761. if (dir == TD_DIR_IN) {
  762. clear_toggle_bit(imx21, USBH_XFILLSTAT, etd_mask);
  763. clear_toggle_bit(imx21, USBH_YFILLSTAT, etd_mask);
  764. }
  765. free_dmem(imx21, xbufaddr);
  766. urb->error_count = 0;
  767. if (!(urb->transfer_flags & URB_SHORT_NOT_OK)
  768. && (cc == TD_DATAUNDERRUN))
  769. cc = TD_CC_NOERROR;
  770. if (cc != 0)
  771. dev_vdbg(imx21->dev, "cc is 0x%x\n", cc);
  772. etd_done = (cc_to_error[cc] != 0); /* stop if error */
  773. switch (usb_pipetype(urb->pipe)) {
  774. case PIPE_CONTROL:
  775. switch (urb_priv->state) {
  776. case US_CTRL_SETUP:
  777. if (urb->transfer_buffer_length > 0)
  778. urb_priv->state = US_CTRL_DATA;
  779. else
  780. urb_priv->state = US_CTRL_ACK;
  781. break;
  782. case US_CTRL_DATA:
  783. urb->actual_length += bytes_xfrd;
  784. urb_priv->state = US_CTRL_ACK;
  785. break;
  786. case US_CTRL_ACK:
  787. etd_done = 1;
  788. break;
  789. default:
  790. dev_err(imx21->dev,
  791. "Invalid pipe state %d\n", urb_priv->state);
  792. etd_done = 1;
  793. break;
  794. }
  795. break;
  796. case PIPE_BULK:
  797. urb->actual_length += bytes_xfrd;
  798. if ((urb_priv->state == US_BULK)
  799. && (urb->transfer_flags & URB_ZERO_PACKET)
  800. && urb->transfer_buffer_length > 0
  801. && ((urb->transfer_buffer_length %
  802. usb_maxpacket(urb->dev, urb->pipe,
  803. usb_pipeout(urb->pipe))) == 0)) {
  804. /* need a 0-packet */
  805. urb_priv->state = US_BULK0;
  806. } else {
  807. etd_done = 1;
  808. }
  809. break;
  810. case PIPE_INTERRUPT:
  811. urb->actual_length += bytes_xfrd;
  812. etd_done = 1;
  813. break;
  814. }
  815. if (!etd_done) {
  816. dev_vdbg(imx21->dev, "next state=%d\n", urb_priv->state);
  817. schedule_nonisoc_etd(imx21, urb);
  818. } else {
  819. struct usb_host_endpoint *ep = urb->ep;
  820. urb_done(hcd, urb, cc_to_error[cc]);
  821. etd->urb = NULL;
  822. if (!list_empty(&ep->urb_list)) {
  823. urb = list_first_entry(&ep->urb_list,
  824. struct urb, urb_list);
  825. dev_vdbg(imx21->dev, "next URB %p\n", urb);
  826. schedule_nonisoc_etd(imx21, urb);
  827. }
  828. }
  829. }
  830. static struct ep_priv *alloc_ep(void)
  831. {
  832. int i;
  833. struct ep_priv *ep_priv;
  834. ep_priv = kzalloc(sizeof(struct ep_priv), GFP_ATOMIC);
  835. if (!ep_priv)
  836. return NULL;
  837. for (i = 0; i < NUM_ISO_ETDS; ++i)
  838. ep_priv->etd[i] = -1;
  839. return ep_priv;
  840. }
  841. static int imx21_hc_urb_enqueue(struct usb_hcd *hcd,
  842. struct urb *urb, gfp_t mem_flags)
  843. {
  844. struct imx21 *imx21 = hcd_to_imx21(hcd);
  845. struct usb_host_endpoint *ep = urb->ep;
  846. struct urb_priv *urb_priv;
  847. struct ep_priv *ep_priv;
  848. struct etd_priv *etd;
  849. int ret;
  850. unsigned long flags;
  851. dev_vdbg(imx21->dev,
  852. "enqueue urb=%p ep=%p len=%d "
  853. "buffer=%p dma=%08X setupBuf=%p setupDma=%08X\n",
  854. urb, ep,
  855. urb->transfer_buffer_length,
  856. urb->transfer_buffer, urb->transfer_dma,
  857. urb->setup_packet, urb->setup_dma);
  858. if (usb_pipeisoc(urb->pipe))
  859. return imx21_hc_urb_enqueue_isoc(hcd, ep, urb, mem_flags);
  860. urb_priv = kzalloc(sizeof(struct urb_priv), mem_flags);
  861. if (!urb_priv)
  862. return -ENOMEM;
  863. spin_lock_irqsave(&imx21->lock, flags);
  864. ep_priv = ep->hcpriv;
  865. if (ep_priv == NULL) {
  866. ep_priv = alloc_ep();
  867. if (!ep_priv) {
  868. ret = -ENOMEM;
  869. goto failed_alloc_ep;
  870. }
  871. ep->hcpriv = ep_priv;
  872. ep_priv->ep = ep;
  873. }
  874. ret = usb_hcd_link_urb_to_ep(hcd, urb);
  875. if (ret)
  876. goto failed_link;
  877. urb->status = -EINPROGRESS;
  878. urb->actual_length = 0;
  879. urb->error_count = 0;
  880. urb->hcpriv = urb_priv;
  881. urb_priv->ep = ep;
  882. switch (usb_pipetype(urb->pipe)) {
  883. case PIPE_CONTROL:
  884. urb_priv->state = US_CTRL_SETUP;
  885. break;
  886. case PIPE_BULK:
  887. urb_priv->state = US_BULK;
  888. break;
  889. }
  890. debug_urb_submitted(imx21, urb);
  891. if (ep_priv->etd[0] < 0) {
  892. if (ep_priv->waiting_etd) {
  893. dev_dbg(imx21->dev,
  894. "no ETD available already queued %p\n",
  895. ep_priv);
  896. debug_urb_queued_for_etd(imx21, urb);
  897. goto out;
  898. }
  899. ep_priv->etd[0] = alloc_etd(imx21);
  900. if (ep_priv->etd[0] < 0) {
  901. dev_dbg(imx21->dev,
  902. "no ETD available queueing %p\n", ep_priv);
  903. debug_urb_queued_for_etd(imx21, urb);
  904. list_add_tail(&ep_priv->queue, &imx21->queue_for_etd);
  905. ep_priv->waiting_etd = 1;
  906. goto out;
  907. }
  908. }
  909. /* Schedule if no URB already active for this endpoint */
  910. etd = &imx21->etd[ep_priv->etd[0]];
  911. if (etd->urb == NULL) {
  912. DEBUG_LOG_FRAME(imx21, etd, last_req);
  913. schedule_nonisoc_etd(imx21, urb);
  914. }
  915. out:
  916. spin_unlock_irqrestore(&imx21->lock, flags);
  917. return 0;
  918. failed_link:
  919. failed_alloc_ep:
  920. spin_unlock_irqrestore(&imx21->lock, flags);
  921. kfree(urb_priv);
  922. return ret;
  923. }
  924. static int imx21_hc_urb_dequeue(struct usb_hcd *hcd, struct urb *urb,
  925. int status)
  926. {
  927. struct imx21 *imx21 = hcd_to_imx21(hcd);
  928. unsigned long flags;
  929. struct usb_host_endpoint *ep;
  930. struct ep_priv *ep_priv;
  931. struct urb_priv *urb_priv = urb->hcpriv;
  932. int ret = -EINVAL;
  933. dev_vdbg(imx21->dev, "dequeue urb=%p iso=%d status=%d\n",
  934. urb, usb_pipeisoc(urb->pipe), status);
  935. spin_lock_irqsave(&imx21->lock, flags);
  936. ret = usb_hcd_check_unlink_urb(hcd, urb, status);
  937. if (ret)
  938. goto fail;
  939. ep = urb_priv->ep;
  940. ep_priv = ep->hcpriv;
  941. debug_urb_unlinked(imx21, urb);
  942. if (usb_pipeisoc(urb->pipe)) {
  943. dequeue_isoc_urb(imx21, urb, ep_priv);
  944. schedule_isoc_etds(hcd, ep);
  945. } else if (urb_priv->active) {
  946. int etd_num = ep_priv->etd[0];
  947. if (etd_num != -1) {
  948. disactivate_etd(imx21, etd_num);
  949. free_dmem(imx21, etd_readl(imx21, etd_num, 1) & 0xffff);
  950. imx21->etd[etd_num].urb = NULL;
  951. }
  952. }
  953. urb_done(hcd, urb, status);
  954. spin_unlock_irqrestore(&imx21->lock, flags);
  955. return 0;
  956. fail:
  957. spin_unlock_irqrestore(&imx21->lock, flags);
  958. return ret;
  959. }
  960. /* =========================================== */
  961. /* Interrupt dispatch */
  962. /* =========================================== */
  963. static void process_etds(struct usb_hcd *hcd, struct imx21 *imx21, int sof)
  964. {
  965. int etd_num;
  966. int enable_sof_int = 0;
  967. unsigned long flags;
  968. spin_lock_irqsave(&imx21->lock, flags);
  969. for (etd_num = 0; etd_num < USB_NUM_ETD; etd_num++) {
  970. u32 etd_mask = 1 << etd_num;
  971. u32 enabled = readl(imx21->regs + USBH_ETDENSET) & etd_mask;
  972. u32 done = readl(imx21->regs + USBH_ETDDONESTAT) & etd_mask;
  973. struct etd_priv *etd = &imx21->etd[etd_num];
  974. if (done) {
  975. DEBUG_LOG_FRAME(imx21, etd, last_int);
  976. } else {
  977. /*
  978. * Kludge warning!
  979. *
  980. * When multiple transfers are using the bus we sometimes get into a state
  981. * where the transfer has completed (the CC field of the ETD is != 0x0F),
  982. * the ETD has self disabled but the ETDDONESTAT flag is not set
  983. * (and hence no interrupt occurs).
  984. * This causes the transfer in question to hang.
  985. * The kludge below checks for this condition at each SOF and processes any
  986. * blocked ETDs (after an arbitary 10 frame wait)
  987. *
  988. * With a single active transfer the usbtest test suite will run for days
  989. * without the kludge.
  990. * With other bus activity (eg mass storage) even just test1 will hang without
  991. * the kludge.
  992. */
  993. u32 dword0;
  994. int cc;
  995. if (etd->active_count && !enabled) /* suspicious... */
  996. enable_sof_int = 1;
  997. if (!sof || enabled || !etd->active_count)
  998. continue;
  999. cc = etd_readl(imx21, etd_num, 2) >> DW2_COMPCODE;
  1000. if (cc == TD_NOTACCESSED)
  1001. continue;
  1002. if (++etd->active_count < 10)
  1003. continue;
  1004. dword0 = etd_readl(imx21, etd_num, 0);
  1005. dev_dbg(imx21->dev,
  1006. "unblock ETD %d dev=0x%X ep=0x%X cc=0x%02X!\n",
  1007. etd_num, dword0 & 0x7F,
  1008. (dword0 >> DW0_ENDPNT) & 0x0F,
  1009. cc);
  1010. #ifdef DEBUG
  1011. dev_dbg(imx21->dev,
  1012. "frame: act=%d disact=%d"
  1013. " int=%d req=%d cur=%d\n",
  1014. etd->activated_frame,
  1015. etd->disactivated_frame,
  1016. etd->last_int_frame,
  1017. etd->last_req_frame,
  1018. readl(imx21->regs + USBH_FRMNUB));
  1019. imx21->debug_unblocks++;
  1020. #endif
  1021. etd->active_count = 0;
  1022. /* End of kludge */
  1023. }
  1024. if (etd->ep == NULL || etd->urb == NULL) {
  1025. dev_dbg(imx21->dev,
  1026. "Interrupt for unexpected etd %d"
  1027. " ep=%p urb=%p\n",
  1028. etd_num, etd->ep, etd->urb);
  1029. disactivate_etd(imx21, etd_num);
  1030. continue;
  1031. }
  1032. if (usb_pipeisoc(etd->urb->pipe))
  1033. isoc_etd_done(hcd, etd->urb, etd_num);
  1034. else
  1035. nonisoc_etd_done(hcd, etd->urb, etd_num);
  1036. }
  1037. /* only enable SOF interrupt if it may be needed for the kludge */
  1038. if (enable_sof_int)
  1039. set_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
  1040. else
  1041. clear_register_bits(imx21, USBH_SYSIEN, USBH_SYSIEN_SOFINT);
  1042. spin_unlock_irqrestore(&imx21->lock, flags);
  1043. }
  1044. static irqreturn_t imx21_irq(struct usb_hcd *hcd)
  1045. {
  1046. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1047. u32 ints = readl(imx21->regs + USBH_SYSISR);
  1048. if (ints & USBH_SYSIEN_HERRINT)
  1049. dev_dbg(imx21->dev, "Scheduling error\n");
  1050. if (ints & USBH_SYSIEN_SORINT)
  1051. dev_dbg(imx21->dev, "Scheduling overrun\n");
  1052. if (ints & (USBH_SYSISR_DONEINT | USBH_SYSISR_SOFINT))
  1053. process_etds(hcd, imx21, ints & USBH_SYSISR_SOFINT);
  1054. writel(ints, imx21->regs + USBH_SYSISR);
  1055. return IRQ_HANDLED;
  1056. }
  1057. static void imx21_hc_endpoint_disable(struct usb_hcd *hcd,
  1058. struct usb_host_endpoint *ep)
  1059. {
  1060. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1061. unsigned long flags;
  1062. struct ep_priv *ep_priv;
  1063. int i;
  1064. if (ep == NULL)
  1065. return;
  1066. spin_lock_irqsave(&imx21->lock, flags);
  1067. ep_priv = ep->hcpriv;
  1068. dev_vdbg(imx21->dev, "disable ep=%p, ep->hcpriv=%p\n", ep, ep_priv);
  1069. if (!list_empty(&ep->urb_list))
  1070. dev_dbg(imx21->dev, "ep's URB list is not empty\n");
  1071. if (ep_priv != NULL) {
  1072. for (i = 0; i < NUM_ISO_ETDS; i++) {
  1073. if (ep_priv->etd[i] > -1)
  1074. dev_dbg(imx21->dev, "free etd %d for disable\n",
  1075. ep_priv->etd[i]);
  1076. free_etd(imx21, ep_priv->etd[i]);
  1077. }
  1078. kfree(ep_priv);
  1079. ep->hcpriv = NULL;
  1080. }
  1081. for (i = 0; i < USB_NUM_ETD; i++) {
  1082. if (imx21->etd[i].alloc && imx21->etd[i].ep == ep) {
  1083. dev_err(imx21->dev,
  1084. "Active etd %d for disabled ep=%p!\n", i, ep);
  1085. free_etd(imx21, i);
  1086. }
  1087. }
  1088. free_epdmem(imx21, ep);
  1089. spin_unlock_irqrestore(&imx21->lock, flags);
  1090. }
  1091. /* =========================================== */
  1092. /* Hub handling */
  1093. /* =========================================== */
  1094. static int get_hub_descriptor(struct usb_hcd *hcd,
  1095. struct usb_hub_descriptor *desc)
  1096. {
  1097. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1098. desc->bDescriptorType = 0x29; /* HUB descriptor */
  1099. desc->bHubContrCurrent = 0;
  1100. desc->bNbrPorts = readl(imx21->regs + USBH_ROOTHUBA)
  1101. & USBH_ROOTHUBA_NDNSTMPRT_MASK;
  1102. desc->bDescLength = 9;
  1103. desc->bPwrOn2PwrGood = 0;
  1104. desc->wHubCharacteristics = (__force __u16) cpu_to_le16(
  1105. 0x0002 | /* No power switching */
  1106. 0x0010 | /* No over current protection */
  1107. 0);
  1108. desc->bitmap[0] = 1 << 1;
  1109. desc->bitmap[1] = ~0;
  1110. return 0;
  1111. }
  1112. static int imx21_hc_hub_status_data(struct usb_hcd *hcd, char *buf)
  1113. {
  1114. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1115. int ports;
  1116. int changed = 0;
  1117. int i;
  1118. unsigned long flags;
  1119. spin_lock_irqsave(&imx21->lock, flags);
  1120. ports = readl(imx21->regs + USBH_ROOTHUBA)
  1121. & USBH_ROOTHUBA_NDNSTMPRT_MASK;
  1122. if (ports > 7) {
  1123. ports = 7;
  1124. dev_err(imx21->dev, "ports %d > 7\n", ports);
  1125. }
  1126. for (i = 0; i < ports; i++) {
  1127. if (readl(imx21->regs + USBH_PORTSTAT(i)) &
  1128. (USBH_PORTSTAT_CONNECTSC |
  1129. USBH_PORTSTAT_PRTENBLSC |
  1130. USBH_PORTSTAT_PRTSTATSC |
  1131. USBH_PORTSTAT_OVRCURIC |
  1132. USBH_PORTSTAT_PRTRSTSC)) {
  1133. changed = 1;
  1134. buf[0] |= 1 << (i + 1);
  1135. }
  1136. }
  1137. spin_unlock_irqrestore(&imx21->lock, flags);
  1138. if (changed)
  1139. dev_info(imx21->dev, "Hub status changed\n");
  1140. return changed;
  1141. }
  1142. static int imx21_hc_hub_control(struct usb_hcd *hcd,
  1143. u16 typeReq,
  1144. u16 wValue, u16 wIndex, char *buf, u16 wLength)
  1145. {
  1146. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1147. int rc = 0;
  1148. u32 status_write = 0;
  1149. switch (typeReq) {
  1150. case ClearHubFeature:
  1151. dev_dbg(imx21->dev, "ClearHubFeature\n");
  1152. switch (wValue) {
  1153. case C_HUB_OVER_CURRENT:
  1154. dev_dbg(imx21->dev, " OVER_CURRENT\n");
  1155. break;
  1156. case C_HUB_LOCAL_POWER:
  1157. dev_dbg(imx21->dev, " LOCAL_POWER\n");
  1158. break;
  1159. default:
  1160. dev_dbg(imx21->dev, " unknown\n");
  1161. rc = -EINVAL;
  1162. break;
  1163. }
  1164. break;
  1165. case ClearPortFeature:
  1166. dev_dbg(imx21->dev, "ClearPortFeature\n");
  1167. switch (wValue) {
  1168. case USB_PORT_FEAT_ENABLE:
  1169. dev_dbg(imx21->dev, " ENABLE\n");
  1170. status_write = USBH_PORTSTAT_CURCONST;
  1171. break;
  1172. case USB_PORT_FEAT_SUSPEND:
  1173. dev_dbg(imx21->dev, " SUSPEND\n");
  1174. status_write = USBH_PORTSTAT_PRTOVRCURI;
  1175. break;
  1176. case USB_PORT_FEAT_POWER:
  1177. dev_dbg(imx21->dev, " POWER\n");
  1178. status_write = USBH_PORTSTAT_LSDEVCON;
  1179. break;
  1180. case USB_PORT_FEAT_C_ENABLE:
  1181. dev_dbg(imx21->dev, " C_ENABLE\n");
  1182. status_write = USBH_PORTSTAT_PRTENBLSC;
  1183. break;
  1184. case USB_PORT_FEAT_C_SUSPEND:
  1185. dev_dbg(imx21->dev, " C_SUSPEND\n");
  1186. status_write = USBH_PORTSTAT_PRTSTATSC;
  1187. break;
  1188. case USB_PORT_FEAT_C_CONNECTION:
  1189. dev_dbg(imx21->dev, " C_CONNECTION\n");
  1190. status_write = USBH_PORTSTAT_CONNECTSC;
  1191. break;
  1192. case USB_PORT_FEAT_C_OVER_CURRENT:
  1193. dev_dbg(imx21->dev, " C_OVER_CURRENT\n");
  1194. status_write = USBH_PORTSTAT_OVRCURIC;
  1195. break;
  1196. case USB_PORT_FEAT_C_RESET:
  1197. dev_dbg(imx21->dev, " C_RESET\n");
  1198. status_write = USBH_PORTSTAT_PRTRSTSC;
  1199. break;
  1200. default:
  1201. dev_dbg(imx21->dev, " unknown\n");
  1202. rc = -EINVAL;
  1203. break;
  1204. }
  1205. break;
  1206. case GetHubDescriptor:
  1207. dev_dbg(imx21->dev, "GetHubDescriptor\n");
  1208. rc = get_hub_descriptor(hcd, (void *)buf);
  1209. break;
  1210. case GetHubStatus:
  1211. dev_dbg(imx21->dev, " GetHubStatus\n");
  1212. *(__le32 *) buf = 0;
  1213. break;
  1214. case GetPortStatus:
  1215. dev_dbg(imx21->dev, "GetPortStatus: port: %d, 0x%x\n",
  1216. wIndex, USBH_PORTSTAT(wIndex - 1));
  1217. *(__le32 *) buf = readl(imx21->regs +
  1218. USBH_PORTSTAT(wIndex - 1));
  1219. break;
  1220. case SetHubFeature:
  1221. dev_dbg(imx21->dev, "SetHubFeature\n");
  1222. switch (wValue) {
  1223. case C_HUB_OVER_CURRENT:
  1224. dev_dbg(imx21->dev, " OVER_CURRENT\n");
  1225. break;
  1226. case C_HUB_LOCAL_POWER:
  1227. dev_dbg(imx21->dev, " LOCAL_POWER\n");
  1228. break;
  1229. default:
  1230. dev_dbg(imx21->dev, " unknown\n");
  1231. rc = -EINVAL;
  1232. break;
  1233. }
  1234. break;
  1235. case SetPortFeature:
  1236. dev_dbg(imx21->dev, "SetPortFeature\n");
  1237. switch (wValue) {
  1238. case USB_PORT_FEAT_SUSPEND:
  1239. dev_dbg(imx21->dev, " SUSPEND\n");
  1240. status_write = USBH_PORTSTAT_PRTSUSPST;
  1241. break;
  1242. case USB_PORT_FEAT_POWER:
  1243. dev_dbg(imx21->dev, " POWER\n");
  1244. status_write = USBH_PORTSTAT_PRTPWRST;
  1245. break;
  1246. case USB_PORT_FEAT_RESET:
  1247. dev_dbg(imx21->dev, " RESET\n");
  1248. status_write = USBH_PORTSTAT_PRTRSTST;
  1249. break;
  1250. default:
  1251. dev_dbg(imx21->dev, " unknown\n");
  1252. rc = -EINVAL;
  1253. break;
  1254. }
  1255. break;
  1256. default:
  1257. dev_dbg(imx21->dev, " unknown\n");
  1258. rc = -EINVAL;
  1259. break;
  1260. }
  1261. if (status_write)
  1262. writel(status_write, imx21->regs + USBH_PORTSTAT(wIndex - 1));
  1263. return rc;
  1264. }
  1265. /* =========================================== */
  1266. /* Host controller management */
  1267. /* =========================================== */
  1268. static int imx21_hc_reset(struct usb_hcd *hcd)
  1269. {
  1270. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1271. unsigned long timeout;
  1272. unsigned long flags;
  1273. spin_lock_irqsave(&imx21->lock, flags);
  1274. /* Reset the Host controler modules */
  1275. writel(USBOTG_RST_RSTCTRL | USBOTG_RST_RSTRH |
  1276. USBOTG_RST_RSTHSIE | USBOTG_RST_RSTHC,
  1277. imx21->regs + USBOTG_RST_CTRL);
  1278. /* Wait for reset to finish */
  1279. timeout = jiffies + HZ;
  1280. while (readl(imx21->regs + USBOTG_RST_CTRL) != 0) {
  1281. if (time_after(jiffies, timeout)) {
  1282. spin_unlock_irqrestore(&imx21->lock, flags);
  1283. dev_err(imx21->dev, "timeout waiting for reset\n");
  1284. return -ETIMEDOUT;
  1285. }
  1286. spin_unlock_irq(&imx21->lock);
  1287. schedule_timeout_uninterruptible(1);
  1288. spin_lock_irq(&imx21->lock);
  1289. }
  1290. spin_unlock_irqrestore(&imx21->lock, flags);
  1291. return 0;
  1292. }
  1293. static int __devinit imx21_hc_start(struct usb_hcd *hcd)
  1294. {
  1295. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1296. unsigned long flags;
  1297. int i, j;
  1298. u32 hw_mode = USBOTG_HWMODE_CRECFG_HOST;
  1299. u32 usb_control = 0;
  1300. hw_mode |= ((imx21->pdata->host_xcvr << USBOTG_HWMODE_HOSTXCVR_SHIFT) &
  1301. USBOTG_HWMODE_HOSTXCVR_MASK);
  1302. hw_mode |= ((imx21->pdata->otg_xcvr << USBOTG_HWMODE_OTGXCVR_SHIFT) &
  1303. USBOTG_HWMODE_OTGXCVR_MASK);
  1304. if (imx21->pdata->host1_txenoe)
  1305. usb_control |= USBCTRL_HOST1_TXEN_OE;
  1306. if (!imx21->pdata->host1_xcverless)
  1307. usb_control |= USBCTRL_HOST1_BYP_TLL;
  1308. if (imx21->pdata->otg_ext_xcvr)
  1309. usb_control |= USBCTRL_OTC_RCV_RXDP;
  1310. spin_lock_irqsave(&imx21->lock, flags);
  1311. writel((USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN),
  1312. imx21->regs + USBOTG_CLK_CTRL);
  1313. writel(hw_mode, imx21->regs + USBOTG_HWMODE);
  1314. writel(usb_control, imx21->regs + USBCTRL);
  1315. writel(USB_MISCCONTROL_SKPRTRY | USB_MISCCONTROL_ARBMODE,
  1316. imx21->regs + USB_MISCCONTROL);
  1317. /* Clear the ETDs */
  1318. for (i = 0; i < USB_NUM_ETD; i++)
  1319. for (j = 0; j < 4; j++)
  1320. etd_writel(imx21, i, j, 0);
  1321. /* Take the HC out of reset */
  1322. writel(USBH_HOST_CTRL_HCUSBSTE_OPERATIONAL | USBH_HOST_CTRL_CTLBLKSR_1,
  1323. imx21->regs + USBH_HOST_CTRL);
  1324. /* Enable ports */
  1325. if (imx21->pdata->enable_otg_host)
  1326. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1327. imx21->regs + USBH_PORTSTAT(0));
  1328. if (imx21->pdata->enable_host1)
  1329. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1330. imx21->regs + USBH_PORTSTAT(1));
  1331. if (imx21->pdata->enable_host2)
  1332. writel(USBH_PORTSTAT_PRTPWRST | USBH_PORTSTAT_PRTENABST,
  1333. imx21->regs + USBH_PORTSTAT(2));
  1334. hcd->state = HC_STATE_RUNNING;
  1335. /* Enable host controller interrupts */
  1336. set_register_bits(imx21, USBH_SYSIEN,
  1337. USBH_SYSIEN_HERRINT |
  1338. USBH_SYSIEN_DONEINT | USBH_SYSIEN_SORINT);
  1339. set_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
  1340. spin_unlock_irqrestore(&imx21->lock, flags);
  1341. return 0;
  1342. }
  1343. static void imx21_hc_stop(struct usb_hcd *hcd)
  1344. {
  1345. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1346. unsigned long flags;
  1347. spin_lock_irqsave(&imx21->lock, flags);
  1348. writel(0, imx21->regs + USBH_SYSIEN);
  1349. clear_register_bits(imx21, USBOTG_CINT_STEN, USBOTG_HCINT);
  1350. clear_register_bits(imx21, USBOTG_CLK_CTRL_HST | USBOTG_CLK_CTRL_MAIN,
  1351. USBOTG_CLK_CTRL);
  1352. spin_unlock_irqrestore(&imx21->lock, flags);
  1353. }
  1354. /* =========================================== */
  1355. /* Driver glue */
  1356. /* =========================================== */
  1357. static struct hc_driver imx21_hc_driver = {
  1358. .description = hcd_name,
  1359. .product_desc = "IMX21 USB Host Controller",
  1360. .hcd_priv_size = sizeof(struct imx21),
  1361. .flags = HCD_USB11,
  1362. .irq = imx21_irq,
  1363. .reset = imx21_hc_reset,
  1364. .start = imx21_hc_start,
  1365. .stop = imx21_hc_stop,
  1366. /* I/O requests */
  1367. .urb_enqueue = imx21_hc_urb_enqueue,
  1368. .urb_dequeue = imx21_hc_urb_dequeue,
  1369. .endpoint_disable = imx21_hc_endpoint_disable,
  1370. /* scheduling support */
  1371. .get_frame_number = imx21_hc_get_frame,
  1372. /* Root hub support */
  1373. .hub_status_data = imx21_hc_hub_status_data,
  1374. .hub_control = imx21_hc_hub_control,
  1375. };
  1376. static struct mx21_usbh_platform_data default_pdata = {
  1377. .host_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
  1378. .otg_xcvr = MX21_USBXCVR_TXDIF_RXDIF,
  1379. .enable_host1 = 1,
  1380. .enable_host2 = 1,
  1381. .enable_otg_host = 1,
  1382. };
  1383. static int imx21_remove(struct platform_device *pdev)
  1384. {
  1385. struct usb_hcd *hcd = platform_get_drvdata(pdev);
  1386. struct imx21 *imx21 = hcd_to_imx21(hcd);
  1387. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1388. remove_debug_files(imx21);
  1389. usb_remove_hcd(hcd);
  1390. if (res != NULL) {
  1391. clk_disable(imx21->clk);
  1392. clk_put(imx21->clk);
  1393. iounmap(imx21->regs);
  1394. release_mem_region(res->start, resource_size(res));
  1395. }
  1396. kfree(hcd);
  1397. return 0;
  1398. }
  1399. static int imx21_probe(struct platform_device *pdev)
  1400. {
  1401. struct usb_hcd *hcd;
  1402. struct imx21 *imx21;
  1403. struct resource *res;
  1404. int ret;
  1405. int irq;
  1406. printk(KERN_INFO "%s\n", imx21_hc_driver.product_desc);
  1407. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1408. if (!res)
  1409. return -ENODEV;
  1410. irq = platform_get_irq(pdev, 0);
  1411. if (irq < 0)
  1412. return -ENXIO;
  1413. hcd = usb_create_hcd(&imx21_hc_driver,
  1414. &pdev->dev, dev_name(&pdev->dev));
  1415. if (hcd == NULL) {
  1416. dev_err(&pdev->dev, "Cannot create hcd (%s)\n",
  1417. dev_name(&pdev->dev));
  1418. return -ENOMEM;
  1419. }
  1420. imx21 = hcd_to_imx21(hcd);
  1421. imx21->dev = &pdev->dev;
  1422. imx21->pdata = pdev->dev.platform_data;
  1423. if (!imx21->pdata)
  1424. imx21->pdata = &default_pdata;
  1425. spin_lock_init(&imx21->lock);
  1426. INIT_LIST_HEAD(&imx21->dmem_list);
  1427. INIT_LIST_HEAD(&imx21->queue_for_etd);
  1428. INIT_LIST_HEAD(&imx21->queue_for_dmem);
  1429. create_debug_files(imx21);
  1430. res = request_mem_region(res->start, resource_size(res), hcd_name);
  1431. if (!res) {
  1432. ret = -EBUSY;
  1433. goto failed_request_mem;
  1434. }
  1435. imx21->regs = ioremap(res->start, resource_size(res));
  1436. if (imx21->regs == NULL) {
  1437. dev_err(imx21->dev, "Cannot map registers\n");
  1438. ret = -ENOMEM;
  1439. goto failed_ioremap;
  1440. }
  1441. /* Enable clocks source */
  1442. imx21->clk = clk_get(imx21->dev, NULL);
  1443. if (IS_ERR(imx21->clk)) {
  1444. dev_err(imx21->dev, "no clock found\n");
  1445. ret = PTR_ERR(imx21->clk);
  1446. goto failed_clock_get;
  1447. }
  1448. ret = clk_set_rate(imx21->clk, clk_round_rate(imx21->clk, 48000000));
  1449. if (ret)
  1450. goto failed_clock_set;
  1451. ret = clk_enable(imx21->clk);
  1452. if (ret)
  1453. goto failed_clock_enable;
  1454. dev_info(imx21->dev, "Hardware HC revision: 0x%02X\n",
  1455. (readl(imx21->regs + USBOTG_HWMODE) >> 16) & 0xFF);
  1456. ret = usb_add_hcd(hcd, irq, IRQF_DISABLED);
  1457. if (ret != 0) {
  1458. dev_err(imx21->dev, "usb_add_hcd() returned %d\n", ret);
  1459. goto failed_add_hcd;
  1460. }
  1461. return 0;
  1462. failed_add_hcd:
  1463. clk_disable(imx21->clk);
  1464. failed_clock_enable:
  1465. failed_clock_set:
  1466. clk_put(imx21->clk);
  1467. failed_clock_get:
  1468. iounmap(imx21->regs);
  1469. failed_ioremap:
  1470. release_mem_region(res->start, res->end - res->start);
  1471. failed_request_mem:
  1472. remove_debug_files(imx21);
  1473. usb_put_hcd(hcd);
  1474. return ret;
  1475. }
  1476. static struct platform_driver imx21_hcd_driver = {
  1477. .driver = {
  1478. .name = (char *)hcd_name,
  1479. },
  1480. .probe = imx21_probe,
  1481. .remove = imx21_remove,
  1482. .suspend = NULL,
  1483. .resume = NULL,
  1484. };
  1485. static int __init imx21_hcd_init(void)
  1486. {
  1487. return platform_driver_register(&imx21_hcd_driver);
  1488. }
  1489. static void __exit imx21_hcd_cleanup(void)
  1490. {
  1491. platform_driver_unregister(&imx21_hcd_driver);
  1492. }
  1493. module_init(imx21_hcd_init);
  1494. module_exit(imx21_hcd_cleanup);
  1495. MODULE_DESCRIPTION("i.MX21 USB Host controller");
  1496. MODULE_AUTHOR("Martin Fuzzey");
  1497. MODULE_LICENSE("GPL");
  1498. MODULE_ALIAS("platform:imx21-hcd");