gadget.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. /**
  54. * dwc3_gadget_set_test_mode - Enables USB2 Test Modes
  55. * @dwc: pointer to our context structure
  56. * @mode: the mode to set (J, K SE0 NAK, Force Enable)
  57. *
  58. * Caller should take care of locking. This function will
  59. * return 0 on success or -EINVAL if wrong Test Selector
  60. * is passed
  61. */
  62. int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode)
  63. {
  64. u32 reg;
  65. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  66. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  67. switch (mode) {
  68. case TEST_J:
  69. case TEST_K:
  70. case TEST_SE0_NAK:
  71. case TEST_PACKET:
  72. case TEST_FORCE_EN:
  73. reg |= mode << 1;
  74. break;
  75. default:
  76. return -EINVAL;
  77. }
  78. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  79. return 0;
  80. }
  81. /**
  82. * dwc3_gadget_set_link_state - Sets USB Link to a particular State
  83. * @dwc: pointer to our context structure
  84. * @state: the state to put link into
  85. *
  86. * Caller should take care of locking. This function will
  87. * return 0 on success or -ETIMEDOUT.
  88. */
  89. int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state)
  90. {
  91. int retries = 10000;
  92. u32 reg;
  93. /*
  94. * Wait until device controller is ready. Only applies to 1.94a and
  95. * later RTL.
  96. */
  97. if (dwc->revision >= DWC3_REVISION_194A) {
  98. while (--retries) {
  99. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  100. if (reg & DWC3_DSTS_DCNRD)
  101. udelay(5);
  102. else
  103. break;
  104. }
  105. if (retries <= 0)
  106. return -ETIMEDOUT;
  107. }
  108. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  109. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  110. /* set requested state */
  111. reg |= DWC3_DCTL_ULSTCHNGREQ(state);
  112. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  113. /*
  114. * The following code is racy when called from dwc3_gadget_wakeup,
  115. * and is not needed, at least on newer versions
  116. */
  117. if (dwc->revision >= DWC3_REVISION_194A)
  118. return 0;
  119. /* wait for a change in DSTS */
  120. retries = 10000;
  121. while (--retries) {
  122. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  123. if (DWC3_DSTS_USBLNKST(reg) == state)
  124. return 0;
  125. udelay(5);
  126. }
  127. dev_vdbg(dwc->dev, "link state change request timed out\n");
  128. return -ETIMEDOUT;
  129. }
  130. /**
  131. * dwc3_gadget_resize_tx_fifos - reallocate fifo spaces for current use-case
  132. * @dwc: pointer to our context structure
  133. *
  134. * This function will a best effort FIFO allocation in order
  135. * to improve FIFO usage and throughput, while still allowing
  136. * us to enable as many endpoints as possible.
  137. *
  138. * Keep in mind that this operation will be highly dependent
  139. * on the configured size for RAM1 - which contains TxFifo -,
  140. * the amount of endpoints enabled on coreConsultant tool, and
  141. * the width of the Master Bus.
  142. *
  143. * In the ideal world, we would always be able to satisfy the
  144. * following equation:
  145. *
  146. * ((512 + 2 * MDWIDTH-Bytes) + (Number of IN Endpoints - 1) * \
  147. * (3 * (1024 + MDWIDTH-Bytes) + MDWIDTH-Bytes)) / MDWIDTH-Bytes
  148. *
  149. * Unfortunately, due to many variables that's not always the case.
  150. */
  151. int dwc3_gadget_resize_tx_fifos(struct dwc3 *dwc)
  152. {
  153. int last_fifo_depth = 0;
  154. int ram1_depth;
  155. int fifo_size;
  156. int mdwidth;
  157. int num;
  158. if (!dwc->needs_fifo_resize)
  159. return 0;
  160. ram1_depth = DWC3_RAM1_DEPTH(dwc->hwparams.hwparams7);
  161. mdwidth = DWC3_MDWIDTH(dwc->hwparams.hwparams0);
  162. /* MDWIDTH is represented in bits, we need it in bytes */
  163. mdwidth >>= 3;
  164. /*
  165. * FIXME For now we will only allocate 1 wMaxPacketSize space
  166. * for each enabled endpoint, later patches will come to
  167. * improve this algorithm so that we better use the internal
  168. * FIFO space
  169. */
  170. for (num = 0; num < DWC3_ENDPOINTS_NUM; num++) {
  171. struct dwc3_ep *dep = dwc->eps[num];
  172. int fifo_number = dep->number >> 1;
  173. int mult = 1;
  174. int tmp;
  175. if (!(dep->number & 1))
  176. continue;
  177. if (!(dep->flags & DWC3_EP_ENABLED))
  178. continue;
  179. if (usb_endpoint_xfer_bulk(dep->endpoint.desc)
  180. || usb_endpoint_xfer_isoc(dep->endpoint.desc))
  181. mult = 3;
  182. /*
  183. * REVISIT: the following assumes we will always have enough
  184. * space available on the FIFO RAM for all possible use cases.
  185. * Make sure that's true somehow and change FIFO allocation
  186. * accordingly.
  187. *
  188. * If we have Bulk or Isochronous endpoints, we want
  189. * them to be able to be very, very fast. So we're giving
  190. * those endpoints a fifo_size which is enough for 3 full
  191. * packets
  192. */
  193. tmp = mult * (dep->endpoint.maxpacket + mdwidth);
  194. tmp += mdwidth;
  195. fifo_size = DIV_ROUND_UP(tmp, mdwidth);
  196. fifo_size |= (last_fifo_depth << 16);
  197. dev_vdbg(dwc->dev, "%s: Fifo Addr %04x Size %d\n",
  198. dep->name, last_fifo_depth, fifo_size & 0xffff);
  199. dwc3_writel(dwc->regs, DWC3_GTXFIFOSIZ(fifo_number),
  200. fifo_size);
  201. last_fifo_depth += (fifo_size & 0xffff);
  202. }
  203. return 0;
  204. }
  205. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  206. int status)
  207. {
  208. struct dwc3 *dwc = dep->dwc;
  209. if (req->queued) {
  210. if (req->request.num_mapped_sgs)
  211. dep->busy_slot += req->request.num_mapped_sgs;
  212. else
  213. dep->busy_slot++;
  214. /*
  215. * Skip LINK TRB. We can't use req->trb and check for
  216. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  217. * completed (not the LINK TRB).
  218. */
  219. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  220. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  221. dep->busy_slot++;
  222. }
  223. list_del(&req->list);
  224. req->trb = NULL;
  225. if (req->request.status == -EINPROGRESS)
  226. req->request.status = status;
  227. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  228. req->direction);
  229. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  230. req, dep->name, req->request.actual,
  231. req->request.length, status);
  232. spin_unlock(&dwc->lock);
  233. req->request.complete(&dep->endpoint, &req->request);
  234. spin_lock(&dwc->lock);
  235. }
  236. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  237. {
  238. switch (cmd) {
  239. case DWC3_DEPCMD_DEPSTARTCFG:
  240. return "Start New Configuration";
  241. case DWC3_DEPCMD_ENDTRANSFER:
  242. return "End Transfer";
  243. case DWC3_DEPCMD_UPDATETRANSFER:
  244. return "Update Transfer";
  245. case DWC3_DEPCMD_STARTTRANSFER:
  246. return "Start Transfer";
  247. case DWC3_DEPCMD_CLEARSTALL:
  248. return "Clear Stall";
  249. case DWC3_DEPCMD_SETSTALL:
  250. return "Set Stall";
  251. case DWC3_DEPCMD_GETEPSTATE:
  252. return "Get Endpoint State";
  253. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  254. return "Set Endpoint Transfer Resource";
  255. case DWC3_DEPCMD_SETEPCONFIG:
  256. return "Set Endpoint Configuration";
  257. default:
  258. return "UNKNOWN command";
  259. }
  260. }
  261. int dwc3_send_gadget_generic_command(struct dwc3 *dwc, int cmd, u32 param)
  262. {
  263. u32 timeout = 500;
  264. u32 reg;
  265. dwc3_writel(dwc->regs, DWC3_DGCMDPAR, param);
  266. dwc3_writel(dwc->regs, DWC3_DGCMD, cmd | DWC3_DGCMD_CMDACT);
  267. do {
  268. reg = dwc3_readl(dwc->regs, DWC3_DGCMD);
  269. if (!(reg & DWC3_DGCMD_CMDACT)) {
  270. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  271. DWC3_DGCMD_STATUS(reg));
  272. return 0;
  273. }
  274. /*
  275. * We can't sleep here, because it's also called from
  276. * interrupt context.
  277. */
  278. timeout--;
  279. if (!timeout)
  280. return -ETIMEDOUT;
  281. udelay(1);
  282. } while (1);
  283. }
  284. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  285. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  286. {
  287. struct dwc3_ep *dep = dwc->eps[ep];
  288. u32 timeout = 500;
  289. u32 reg;
  290. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  291. dep->name,
  292. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  293. params->param1, params->param2);
  294. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  295. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  296. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  297. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  298. do {
  299. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  300. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  301. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  302. DWC3_DEPCMD_STATUS(reg));
  303. return 0;
  304. }
  305. /*
  306. * We can't sleep here, because it is also called from
  307. * interrupt context.
  308. */
  309. timeout--;
  310. if (!timeout)
  311. return -ETIMEDOUT;
  312. udelay(1);
  313. } while (1);
  314. }
  315. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  316. struct dwc3_trb *trb)
  317. {
  318. u32 offset = (char *) trb - (char *) dep->trb_pool;
  319. return dep->trb_pool_dma + offset;
  320. }
  321. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  322. {
  323. struct dwc3 *dwc = dep->dwc;
  324. if (dep->trb_pool)
  325. return 0;
  326. if (dep->number == 0 || dep->number == 1)
  327. return 0;
  328. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  329. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  330. &dep->trb_pool_dma, GFP_KERNEL);
  331. if (!dep->trb_pool) {
  332. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  333. dep->name);
  334. return -ENOMEM;
  335. }
  336. return 0;
  337. }
  338. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  339. {
  340. struct dwc3 *dwc = dep->dwc;
  341. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  342. dep->trb_pool, dep->trb_pool_dma);
  343. dep->trb_pool = NULL;
  344. dep->trb_pool_dma = 0;
  345. }
  346. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  347. {
  348. struct dwc3_gadget_ep_cmd_params params;
  349. u32 cmd;
  350. memset(&params, 0x00, sizeof(params));
  351. if (dep->number != 1) {
  352. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  353. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  354. if (dep->number > 1) {
  355. if (dwc->start_config_issued)
  356. return 0;
  357. dwc->start_config_issued = true;
  358. cmd |= DWC3_DEPCMD_PARAM(2);
  359. }
  360. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  361. }
  362. return 0;
  363. }
  364. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  365. const struct usb_endpoint_descriptor *desc,
  366. const struct usb_ss_ep_comp_descriptor *comp_desc,
  367. bool ignore)
  368. {
  369. struct dwc3_gadget_ep_cmd_params params;
  370. memset(&params, 0x00, sizeof(params));
  371. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  372. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc));
  373. /* Burst size is only needed in SuperSpeed mode */
  374. if (dwc->gadget.speed == USB_SPEED_SUPER) {
  375. u32 burst = dep->endpoint.maxburst - 1;
  376. params.param0 |= DWC3_DEPCFG_BURST_SIZE(burst);
  377. }
  378. if (ignore)
  379. params.param0 |= DWC3_DEPCFG_IGN_SEQ_NUM;
  380. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  381. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  382. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  383. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  384. | DWC3_DEPCFG_STREAM_EVENT_EN;
  385. dep->stream_capable = true;
  386. }
  387. if (usb_endpoint_xfer_isoc(desc))
  388. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  389. /*
  390. * We are doing 1:1 mapping for endpoints, meaning
  391. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  392. * so on. We consider the direction bit as part of the physical
  393. * endpoint number. So USB endpoint 0x81 is 0x03.
  394. */
  395. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  396. /*
  397. * We must use the lower 16 TX FIFOs even though
  398. * HW might have more
  399. */
  400. if (dep->direction)
  401. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  402. if (desc->bInterval) {
  403. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  404. dep->interval = 1 << (desc->bInterval - 1);
  405. }
  406. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  407. DWC3_DEPCMD_SETEPCONFIG, &params);
  408. }
  409. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  410. {
  411. struct dwc3_gadget_ep_cmd_params params;
  412. memset(&params, 0x00, sizeof(params));
  413. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  414. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  415. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  416. }
  417. /**
  418. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  419. * @dep: endpoint to be initialized
  420. * @desc: USB Endpoint Descriptor
  421. *
  422. * Caller should take care of locking
  423. */
  424. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  425. const struct usb_endpoint_descriptor *desc,
  426. const struct usb_ss_ep_comp_descriptor *comp_desc,
  427. bool ignore)
  428. {
  429. struct dwc3 *dwc = dep->dwc;
  430. u32 reg;
  431. int ret = -ENOMEM;
  432. if (!(dep->flags & DWC3_EP_ENABLED)) {
  433. ret = dwc3_gadget_start_config(dwc, dep);
  434. if (ret)
  435. return ret;
  436. }
  437. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc, ignore);
  438. if (ret)
  439. return ret;
  440. if (!(dep->flags & DWC3_EP_ENABLED)) {
  441. struct dwc3_trb *trb_st_hw;
  442. struct dwc3_trb *trb_link;
  443. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  444. if (ret)
  445. return ret;
  446. dep->endpoint.desc = desc;
  447. dep->comp_desc = comp_desc;
  448. dep->type = usb_endpoint_type(desc);
  449. dep->flags |= DWC3_EP_ENABLED;
  450. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  451. reg |= DWC3_DALEPENA_EP(dep->number);
  452. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  453. if (!usb_endpoint_xfer_isoc(desc))
  454. return 0;
  455. memset(&trb_link, 0, sizeof(trb_link));
  456. /* Link TRB for ISOC. The HWO bit is never reset */
  457. trb_st_hw = &dep->trb_pool[0];
  458. trb_link = &dep->trb_pool[DWC3_TRB_NUM - 1];
  459. trb_link->bpl = lower_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  460. trb_link->bph = upper_32_bits(dwc3_trb_dma_offset(dep, trb_st_hw));
  461. trb_link->ctrl |= DWC3_TRBCTL_LINK_TRB;
  462. trb_link->ctrl |= DWC3_TRB_CTRL_HWO;
  463. }
  464. return 0;
  465. }
  466. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  467. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  468. {
  469. struct dwc3_request *req;
  470. if (!list_empty(&dep->req_queued)) {
  471. dwc3_stop_active_transfer(dwc, dep->number);
  472. /* - giveback all requests to gadget driver */
  473. while (!list_empty(&dep->req_queued)) {
  474. req = next_request(&dep->req_queued);
  475. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  476. }
  477. }
  478. while (!list_empty(&dep->request_list)) {
  479. req = next_request(&dep->request_list);
  480. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  481. }
  482. }
  483. /**
  484. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  485. * @dep: the endpoint to disable
  486. *
  487. * This function also removes requests which are currently processed ny the
  488. * hardware and those which are not yet scheduled.
  489. * Caller should take care of locking.
  490. */
  491. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  492. {
  493. struct dwc3 *dwc = dep->dwc;
  494. u32 reg;
  495. dwc3_remove_requests(dwc, dep);
  496. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  497. reg &= ~DWC3_DALEPENA_EP(dep->number);
  498. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  499. dep->stream_capable = false;
  500. dep->endpoint.desc = NULL;
  501. dep->comp_desc = NULL;
  502. dep->type = 0;
  503. dep->flags = 0;
  504. return 0;
  505. }
  506. /* -------------------------------------------------------------------------- */
  507. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  508. const struct usb_endpoint_descriptor *desc)
  509. {
  510. return -EINVAL;
  511. }
  512. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  513. {
  514. return -EINVAL;
  515. }
  516. /* -------------------------------------------------------------------------- */
  517. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  518. const struct usb_endpoint_descriptor *desc)
  519. {
  520. struct dwc3_ep *dep;
  521. struct dwc3 *dwc;
  522. unsigned long flags;
  523. int ret;
  524. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  525. pr_debug("dwc3: invalid parameters\n");
  526. return -EINVAL;
  527. }
  528. if (!desc->wMaxPacketSize) {
  529. pr_debug("dwc3: missing wMaxPacketSize\n");
  530. return -EINVAL;
  531. }
  532. dep = to_dwc3_ep(ep);
  533. dwc = dep->dwc;
  534. if (dep->flags & DWC3_EP_ENABLED) {
  535. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  536. dep->name);
  537. return 0;
  538. }
  539. switch (usb_endpoint_type(desc)) {
  540. case USB_ENDPOINT_XFER_CONTROL:
  541. strlcat(dep->name, "-control", sizeof(dep->name));
  542. break;
  543. case USB_ENDPOINT_XFER_ISOC:
  544. strlcat(dep->name, "-isoc", sizeof(dep->name));
  545. break;
  546. case USB_ENDPOINT_XFER_BULK:
  547. strlcat(dep->name, "-bulk", sizeof(dep->name));
  548. break;
  549. case USB_ENDPOINT_XFER_INT:
  550. strlcat(dep->name, "-int", sizeof(dep->name));
  551. break;
  552. default:
  553. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  554. }
  555. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  556. spin_lock_irqsave(&dwc->lock, flags);
  557. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc, false);
  558. spin_unlock_irqrestore(&dwc->lock, flags);
  559. return ret;
  560. }
  561. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  562. {
  563. struct dwc3_ep *dep;
  564. struct dwc3 *dwc;
  565. unsigned long flags;
  566. int ret;
  567. if (!ep) {
  568. pr_debug("dwc3: invalid parameters\n");
  569. return -EINVAL;
  570. }
  571. dep = to_dwc3_ep(ep);
  572. dwc = dep->dwc;
  573. if (!(dep->flags & DWC3_EP_ENABLED)) {
  574. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  575. dep->name);
  576. return 0;
  577. }
  578. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  579. dep->number >> 1,
  580. (dep->number & 1) ? "in" : "out");
  581. spin_lock_irqsave(&dwc->lock, flags);
  582. ret = __dwc3_gadget_ep_disable(dep);
  583. spin_unlock_irqrestore(&dwc->lock, flags);
  584. return ret;
  585. }
  586. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  587. gfp_t gfp_flags)
  588. {
  589. struct dwc3_request *req;
  590. struct dwc3_ep *dep = to_dwc3_ep(ep);
  591. struct dwc3 *dwc = dep->dwc;
  592. req = kzalloc(sizeof(*req), gfp_flags);
  593. if (!req) {
  594. dev_err(dwc->dev, "not enough memory\n");
  595. return NULL;
  596. }
  597. req->epnum = dep->number;
  598. req->dep = dep;
  599. return &req->request;
  600. }
  601. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  602. struct usb_request *request)
  603. {
  604. struct dwc3_request *req = to_dwc3_request(request);
  605. kfree(req);
  606. }
  607. /**
  608. * dwc3_prepare_one_trb - setup one TRB from one request
  609. * @dep: endpoint for which this request is prepared
  610. * @req: dwc3_request pointer
  611. */
  612. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  613. struct dwc3_request *req, dma_addr_t dma,
  614. unsigned length, unsigned last, unsigned chain)
  615. {
  616. struct dwc3 *dwc = dep->dwc;
  617. struct dwc3_trb *trb;
  618. unsigned int cur_slot;
  619. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  620. dep->name, req, (unsigned long long) dma,
  621. length, last ? " last" : "",
  622. chain ? " chain" : "");
  623. trb = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  624. cur_slot = dep->free_slot;
  625. dep->free_slot++;
  626. /* Skip the LINK-TRB on ISOC */
  627. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  628. usb_endpoint_xfer_isoc(dep->endpoint.desc))
  629. return;
  630. if (!req->trb) {
  631. dwc3_gadget_move_request_queued(req);
  632. req->trb = trb;
  633. req->trb_dma = dwc3_trb_dma_offset(dep, trb);
  634. }
  635. trb->size = DWC3_TRB_SIZE_LENGTH(length);
  636. trb->bpl = lower_32_bits(dma);
  637. trb->bph = upper_32_bits(dma);
  638. switch (usb_endpoint_type(dep->endpoint.desc)) {
  639. case USB_ENDPOINT_XFER_CONTROL:
  640. trb->ctrl = DWC3_TRBCTL_CONTROL_SETUP;
  641. break;
  642. case USB_ENDPOINT_XFER_ISOC:
  643. trb->ctrl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  644. if (!req->request.no_interrupt)
  645. trb->ctrl |= DWC3_TRB_CTRL_IOC;
  646. break;
  647. case USB_ENDPOINT_XFER_BULK:
  648. case USB_ENDPOINT_XFER_INT:
  649. trb->ctrl = DWC3_TRBCTL_NORMAL;
  650. break;
  651. default:
  652. /*
  653. * This is only possible with faulty memory because we
  654. * checked it already :)
  655. */
  656. BUG();
  657. }
  658. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  659. trb->ctrl |= DWC3_TRB_CTRL_ISP_IMI;
  660. trb->ctrl |= DWC3_TRB_CTRL_CSP;
  661. } else {
  662. if (chain)
  663. trb->ctrl |= DWC3_TRB_CTRL_CHN;
  664. if (last)
  665. trb->ctrl |= DWC3_TRB_CTRL_LST;
  666. }
  667. if (usb_endpoint_xfer_bulk(dep->endpoint.desc) && dep->stream_capable)
  668. trb->ctrl |= DWC3_TRB_CTRL_SID_SOFN(req->request.stream_id);
  669. trb->ctrl |= DWC3_TRB_CTRL_HWO;
  670. }
  671. /*
  672. * dwc3_prepare_trbs - setup TRBs from requests
  673. * @dep: endpoint for which requests are being prepared
  674. * @starting: true if the endpoint is idle and no requests are queued.
  675. *
  676. * The function goes through the requests list and sets up TRBs for the
  677. * transfers. The function returns once there are no more TRBs available or
  678. * it runs out of requests.
  679. */
  680. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  681. {
  682. struct dwc3_request *req, *n;
  683. u32 trbs_left;
  684. u32 max;
  685. unsigned int last_one = 0;
  686. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  687. /* the first request must not be queued */
  688. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  689. /* Can't wrap around on a non-isoc EP since there's no link TRB */
  690. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  691. max = DWC3_TRB_NUM - (dep->free_slot & DWC3_TRB_MASK);
  692. if (trbs_left > max)
  693. trbs_left = max;
  694. }
  695. /*
  696. * If busy & slot are equal than it is either full or empty. If we are
  697. * starting to process requests then we are empty. Otherwise we are
  698. * full and don't do anything
  699. */
  700. if (!trbs_left) {
  701. if (!starting)
  702. return;
  703. trbs_left = DWC3_TRB_NUM;
  704. /*
  705. * In case we start from scratch, we queue the ISOC requests
  706. * starting from slot 1. This is done because we use ring
  707. * buffer and have no LST bit to stop us. Instead, we place
  708. * IOC bit every TRB_NUM/4. We try to avoid having an interrupt
  709. * after the first request so we start at slot 1 and have
  710. * 7 requests proceed before we hit the first IOC.
  711. * Other transfer types don't use the ring buffer and are
  712. * processed from the first TRB until the last one. Since we
  713. * don't wrap around we have to start at the beginning.
  714. */
  715. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  716. dep->busy_slot = 1;
  717. dep->free_slot = 1;
  718. } else {
  719. dep->busy_slot = 0;
  720. dep->free_slot = 0;
  721. }
  722. }
  723. /* The last TRB is a link TRB, not used for xfer */
  724. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->endpoint.desc))
  725. return;
  726. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  727. unsigned length;
  728. dma_addr_t dma;
  729. if (req->request.num_mapped_sgs > 0) {
  730. struct usb_request *request = &req->request;
  731. struct scatterlist *sg = request->sg;
  732. struct scatterlist *s;
  733. int i;
  734. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  735. unsigned chain = true;
  736. length = sg_dma_len(s);
  737. dma = sg_dma_address(s);
  738. if (i == (request->num_mapped_sgs - 1) ||
  739. sg_is_last(s)) {
  740. last_one = true;
  741. chain = false;
  742. }
  743. trbs_left--;
  744. if (!trbs_left)
  745. last_one = true;
  746. if (last_one)
  747. chain = false;
  748. dwc3_prepare_one_trb(dep, req, dma, length,
  749. last_one, chain);
  750. if (last_one)
  751. break;
  752. }
  753. } else {
  754. dma = req->request.dma;
  755. length = req->request.length;
  756. trbs_left--;
  757. if (!trbs_left)
  758. last_one = 1;
  759. /* Is this the last request? */
  760. if (list_is_last(&req->list, &dep->request_list))
  761. last_one = 1;
  762. dwc3_prepare_one_trb(dep, req, dma, length,
  763. last_one, false);
  764. if (last_one)
  765. break;
  766. }
  767. }
  768. }
  769. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  770. int start_new)
  771. {
  772. struct dwc3_gadget_ep_cmd_params params;
  773. struct dwc3_request *req;
  774. struct dwc3 *dwc = dep->dwc;
  775. int ret;
  776. u32 cmd;
  777. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  778. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  779. return -EBUSY;
  780. }
  781. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  782. /*
  783. * If we are getting here after a short-out-packet we don't enqueue any
  784. * new requests as we try to set the IOC bit only on the last request.
  785. */
  786. if (start_new) {
  787. if (list_empty(&dep->req_queued))
  788. dwc3_prepare_trbs(dep, start_new);
  789. /* req points to the first request which will be sent */
  790. req = next_request(&dep->req_queued);
  791. } else {
  792. dwc3_prepare_trbs(dep, start_new);
  793. /*
  794. * req points to the first request where HWO changed from 0 to 1
  795. */
  796. req = next_request(&dep->req_queued);
  797. }
  798. if (!req) {
  799. dep->flags |= DWC3_EP_PENDING_REQUEST;
  800. return 0;
  801. }
  802. memset(&params, 0, sizeof(params));
  803. params.param0 = upper_32_bits(req->trb_dma);
  804. params.param1 = lower_32_bits(req->trb_dma);
  805. if (start_new)
  806. cmd = DWC3_DEPCMD_STARTTRANSFER;
  807. else
  808. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  809. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  810. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  811. if (ret < 0) {
  812. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  813. /*
  814. * FIXME we need to iterate over the list of requests
  815. * here and stop, unmap, free and del each of the linked
  816. * requests instead of what we do now.
  817. */
  818. usb_gadget_unmap_request(&dwc->gadget, &req->request,
  819. req->direction);
  820. list_del(&req->list);
  821. return ret;
  822. }
  823. dep->flags |= DWC3_EP_BUSY;
  824. if (start_new) {
  825. dep->resource_index = dwc3_gadget_ep_get_transfer_index(dwc,
  826. dep->number);
  827. WARN_ON_ONCE(!dep->resource_index);
  828. }
  829. return 0;
  830. }
  831. static void __dwc3_gadget_start_isoc(struct dwc3 *dwc,
  832. struct dwc3_ep *dep, u32 cur_uf)
  833. {
  834. u32 uf;
  835. if (list_empty(&dep->request_list)) {
  836. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  837. dep->name);
  838. return;
  839. }
  840. /* 4 micro frames in the future */
  841. uf = cur_uf + dep->interval * 4;
  842. __dwc3_gadget_kick_transfer(dep, uf, 1);
  843. }
  844. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  845. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  846. {
  847. u32 cur_uf, mask;
  848. mask = ~(dep->interval - 1);
  849. cur_uf = event->parameters & mask;
  850. __dwc3_gadget_start_isoc(dwc, dep, cur_uf);
  851. }
  852. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  853. {
  854. struct dwc3 *dwc = dep->dwc;
  855. int ret;
  856. req->request.actual = 0;
  857. req->request.status = -EINPROGRESS;
  858. req->direction = dep->direction;
  859. req->epnum = dep->number;
  860. /*
  861. * We only add to our list of requests now and
  862. * start consuming the list once we get XferNotReady
  863. * IRQ.
  864. *
  865. * That way, we avoid doing anything that we don't need
  866. * to do now and defer it until the point we receive a
  867. * particular token from the Host side.
  868. *
  869. * This will also avoid Host cancelling URBs due to too
  870. * many NAKs.
  871. */
  872. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  873. dep->direction);
  874. if (ret)
  875. return ret;
  876. list_add_tail(&req->list, &dep->request_list);
  877. /*
  878. * There are a few special cases:
  879. *
  880. * 1. XferNotReady with empty list of requests. We need to kick the
  881. * transfer here in that situation, otherwise we will be NAKing
  882. * forever. If we get XferNotReady before gadget driver has a
  883. * chance to queue a request, we will ACK the IRQ but won't be
  884. * able to receive the data until the next request is queued.
  885. * The following code is handling exactly that.
  886. *
  887. */
  888. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  889. ret = __dwc3_gadget_kick_transfer(dep, 0, true);
  890. if (ret && ret != -EBUSY)
  891. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  892. dep->name);
  893. }
  894. /*
  895. * 2. XferInProgress on Isoc EP with an active transfer. We need to
  896. * kick the transfer here after queuing a request, otherwise the
  897. * core may not see the modified TRB(s).
  898. */
  899. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  900. (dep->flags & DWC3_EP_BUSY) &&
  901. !(dep->flags & DWC3_EP_MISSED_ISOC)) {
  902. WARN_ON_ONCE(!dep->resource_index);
  903. ret = __dwc3_gadget_kick_transfer(dep, dep->resource_index,
  904. false);
  905. if (ret && ret != -EBUSY)
  906. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  907. dep->name);
  908. }
  909. /*
  910. * 3. Missed ISOC Handling. We need to start isoc transfer on the saved
  911. * uframe number.
  912. */
  913. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  914. (dep->flags & DWC3_EP_MISSED_ISOC)) {
  915. __dwc3_gadget_start_isoc(dwc, dep, dep->current_uf);
  916. dep->flags &= ~DWC3_EP_MISSED_ISOC;
  917. }
  918. return 0;
  919. }
  920. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  921. gfp_t gfp_flags)
  922. {
  923. struct dwc3_request *req = to_dwc3_request(request);
  924. struct dwc3_ep *dep = to_dwc3_ep(ep);
  925. struct dwc3 *dwc = dep->dwc;
  926. unsigned long flags;
  927. int ret;
  928. if (!dep->endpoint.desc) {
  929. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  930. request, ep->name);
  931. return -ESHUTDOWN;
  932. }
  933. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  934. request, ep->name, request->length);
  935. spin_lock_irqsave(&dwc->lock, flags);
  936. ret = __dwc3_gadget_ep_queue(dep, req);
  937. spin_unlock_irqrestore(&dwc->lock, flags);
  938. return ret;
  939. }
  940. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  941. struct usb_request *request)
  942. {
  943. struct dwc3_request *req = to_dwc3_request(request);
  944. struct dwc3_request *r = NULL;
  945. struct dwc3_ep *dep = to_dwc3_ep(ep);
  946. struct dwc3 *dwc = dep->dwc;
  947. unsigned long flags;
  948. int ret = 0;
  949. spin_lock_irqsave(&dwc->lock, flags);
  950. list_for_each_entry(r, &dep->request_list, list) {
  951. if (r == req)
  952. break;
  953. }
  954. if (r != req) {
  955. list_for_each_entry(r, &dep->req_queued, list) {
  956. if (r == req)
  957. break;
  958. }
  959. if (r == req) {
  960. /* wait until it is processed */
  961. dwc3_stop_active_transfer(dwc, dep->number);
  962. goto out1;
  963. }
  964. dev_err(dwc->dev, "request %p was not queued to %s\n",
  965. request, ep->name);
  966. ret = -EINVAL;
  967. goto out0;
  968. }
  969. out1:
  970. /* giveback the request */
  971. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  972. out0:
  973. spin_unlock_irqrestore(&dwc->lock, flags);
  974. return ret;
  975. }
  976. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  977. {
  978. struct dwc3_gadget_ep_cmd_params params;
  979. struct dwc3 *dwc = dep->dwc;
  980. int ret;
  981. memset(&params, 0x00, sizeof(params));
  982. if (value) {
  983. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  984. DWC3_DEPCMD_SETSTALL, &params);
  985. if (ret)
  986. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  987. value ? "set" : "clear",
  988. dep->name);
  989. else
  990. dep->flags |= DWC3_EP_STALL;
  991. } else {
  992. if (dep->flags & DWC3_EP_WEDGE)
  993. return 0;
  994. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  995. DWC3_DEPCMD_CLEARSTALL, &params);
  996. if (ret)
  997. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  998. value ? "set" : "clear",
  999. dep->name);
  1000. else
  1001. dep->flags &= ~DWC3_EP_STALL;
  1002. }
  1003. return ret;
  1004. }
  1005. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  1006. {
  1007. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1008. struct dwc3 *dwc = dep->dwc;
  1009. unsigned long flags;
  1010. int ret;
  1011. spin_lock_irqsave(&dwc->lock, flags);
  1012. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1013. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  1014. ret = -EINVAL;
  1015. goto out;
  1016. }
  1017. ret = __dwc3_gadget_ep_set_halt(dep, value);
  1018. out:
  1019. spin_unlock_irqrestore(&dwc->lock, flags);
  1020. return ret;
  1021. }
  1022. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  1023. {
  1024. struct dwc3_ep *dep = to_dwc3_ep(ep);
  1025. struct dwc3 *dwc = dep->dwc;
  1026. unsigned long flags;
  1027. spin_lock_irqsave(&dwc->lock, flags);
  1028. dep->flags |= DWC3_EP_WEDGE;
  1029. spin_unlock_irqrestore(&dwc->lock, flags);
  1030. if (dep->number == 0 || dep->number == 1)
  1031. return dwc3_gadget_ep0_set_halt(ep, 1);
  1032. else
  1033. return dwc3_gadget_ep_set_halt(ep, 1);
  1034. }
  1035. /* -------------------------------------------------------------------------- */
  1036. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  1037. .bLength = USB_DT_ENDPOINT_SIZE,
  1038. .bDescriptorType = USB_DT_ENDPOINT,
  1039. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  1040. };
  1041. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  1042. .enable = dwc3_gadget_ep0_enable,
  1043. .disable = dwc3_gadget_ep0_disable,
  1044. .alloc_request = dwc3_gadget_ep_alloc_request,
  1045. .free_request = dwc3_gadget_ep_free_request,
  1046. .queue = dwc3_gadget_ep0_queue,
  1047. .dequeue = dwc3_gadget_ep_dequeue,
  1048. .set_halt = dwc3_gadget_ep0_set_halt,
  1049. .set_wedge = dwc3_gadget_ep_set_wedge,
  1050. };
  1051. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  1052. .enable = dwc3_gadget_ep_enable,
  1053. .disable = dwc3_gadget_ep_disable,
  1054. .alloc_request = dwc3_gadget_ep_alloc_request,
  1055. .free_request = dwc3_gadget_ep_free_request,
  1056. .queue = dwc3_gadget_ep_queue,
  1057. .dequeue = dwc3_gadget_ep_dequeue,
  1058. .set_halt = dwc3_gadget_ep_set_halt,
  1059. .set_wedge = dwc3_gadget_ep_set_wedge,
  1060. };
  1061. /* -------------------------------------------------------------------------- */
  1062. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  1063. {
  1064. struct dwc3 *dwc = gadget_to_dwc(g);
  1065. u32 reg;
  1066. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1067. return DWC3_DSTS_SOFFN(reg);
  1068. }
  1069. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  1070. {
  1071. struct dwc3 *dwc = gadget_to_dwc(g);
  1072. unsigned long timeout;
  1073. unsigned long flags;
  1074. u32 reg;
  1075. int ret = 0;
  1076. u8 link_state;
  1077. u8 speed;
  1078. spin_lock_irqsave(&dwc->lock, flags);
  1079. /*
  1080. * According to the Databook Remote wakeup request should
  1081. * be issued only when the device is in early suspend state.
  1082. *
  1083. * We can check that via USB Link State bits in DSTS register.
  1084. */
  1085. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1086. speed = reg & DWC3_DSTS_CONNECTSPD;
  1087. if (speed == DWC3_DSTS_SUPERSPEED) {
  1088. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  1089. ret = -EINVAL;
  1090. goto out;
  1091. }
  1092. link_state = DWC3_DSTS_USBLNKST(reg);
  1093. switch (link_state) {
  1094. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  1095. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  1096. break;
  1097. default:
  1098. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  1099. link_state);
  1100. ret = -EINVAL;
  1101. goto out;
  1102. }
  1103. ret = dwc3_gadget_set_link_state(dwc, DWC3_LINK_STATE_RECOV);
  1104. if (ret < 0) {
  1105. dev_err(dwc->dev, "failed to put link in Recovery\n");
  1106. goto out;
  1107. }
  1108. /* Recent versions do this automatically */
  1109. if (dwc->revision < DWC3_REVISION_194A) {
  1110. /* write zeroes to Link Change Request */
  1111. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1112. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  1113. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1114. }
  1115. /* poll until Link State changes to ON */
  1116. timeout = jiffies + msecs_to_jiffies(100);
  1117. while (!time_after(jiffies, timeout)) {
  1118. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1119. /* in HS, means ON */
  1120. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  1121. break;
  1122. }
  1123. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  1124. dev_err(dwc->dev, "failed to send remote wakeup\n");
  1125. ret = -EINVAL;
  1126. }
  1127. out:
  1128. spin_unlock_irqrestore(&dwc->lock, flags);
  1129. return ret;
  1130. }
  1131. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  1132. int is_selfpowered)
  1133. {
  1134. struct dwc3 *dwc = gadget_to_dwc(g);
  1135. unsigned long flags;
  1136. spin_lock_irqsave(&dwc->lock, flags);
  1137. dwc->is_selfpowered = !!is_selfpowered;
  1138. spin_unlock_irqrestore(&dwc->lock, flags);
  1139. return 0;
  1140. }
  1141. static int dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  1142. {
  1143. u32 reg;
  1144. u32 timeout = 500;
  1145. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1146. if (is_on) {
  1147. if (dwc->revision <= DWC3_REVISION_187A) {
  1148. reg &= ~DWC3_DCTL_TRGTULST_MASK;
  1149. reg |= DWC3_DCTL_TRGTULST_RX_DET;
  1150. }
  1151. if (dwc->revision >= DWC3_REVISION_194A)
  1152. reg &= ~DWC3_DCTL_KEEP_CONNECT;
  1153. reg |= DWC3_DCTL_RUN_STOP;
  1154. } else {
  1155. reg &= ~DWC3_DCTL_RUN_STOP;
  1156. }
  1157. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1158. do {
  1159. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1160. if (is_on) {
  1161. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  1162. break;
  1163. } else {
  1164. if (reg & DWC3_DSTS_DEVCTRLHLT)
  1165. break;
  1166. }
  1167. timeout--;
  1168. if (!timeout)
  1169. return -ETIMEDOUT;
  1170. udelay(1);
  1171. } while (1);
  1172. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  1173. dwc->gadget_driver
  1174. ? dwc->gadget_driver->function : "no-function",
  1175. is_on ? "connect" : "disconnect");
  1176. return 0;
  1177. }
  1178. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  1179. {
  1180. struct dwc3 *dwc = gadget_to_dwc(g);
  1181. unsigned long flags;
  1182. int ret;
  1183. is_on = !!is_on;
  1184. spin_lock_irqsave(&dwc->lock, flags);
  1185. ret = dwc3_gadget_run_stop(dwc, is_on);
  1186. spin_unlock_irqrestore(&dwc->lock, flags);
  1187. return ret;
  1188. }
  1189. static int dwc3_gadget_start(struct usb_gadget *g,
  1190. struct usb_gadget_driver *driver)
  1191. {
  1192. struct dwc3 *dwc = gadget_to_dwc(g);
  1193. struct dwc3_ep *dep;
  1194. unsigned long flags;
  1195. int ret = 0;
  1196. u32 reg;
  1197. spin_lock_irqsave(&dwc->lock, flags);
  1198. if (dwc->gadget_driver) {
  1199. dev_err(dwc->dev, "%s is already bound to %s\n",
  1200. dwc->gadget.name,
  1201. dwc->gadget_driver->driver.name);
  1202. ret = -EBUSY;
  1203. goto err0;
  1204. }
  1205. dwc->gadget_driver = driver;
  1206. dwc->gadget.dev.driver = &driver->driver;
  1207. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1208. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1209. /**
  1210. * WORKAROUND: DWC3 revision < 2.20a have an issue
  1211. * which would cause metastability state on Run/Stop
  1212. * bit if we try to force the IP to USB2-only mode.
  1213. *
  1214. * Because of that, we cannot configure the IP to any
  1215. * speed other than the SuperSpeed
  1216. *
  1217. * Refers to:
  1218. *
  1219. * STAR#9000525659: Clock Domain Crossing on DCTL in
  1220. * USB 2.0 Mode
  1221. */
  1222. if (dwc->revision < DWC3_REVISION_220A)
  1223. reg |= DWC3_DCFG_SUPERSPEED;
  1224. else
  1225. reg |= dwc->maximum_speed;
  1226. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1227. dwc->start_config_issued = false;
  1228. /* Start with SuperSpeed Default */
  1229. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1230. dep = dwc->eps[0];
  1231. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false);
  1232. if (ret) {
  1233. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1234. goto err0;
  1235. }
  1236. dep = dwc->eps[1];
  1237. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, false);
  1238. if (ret) {
  1239. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1240. goto err1;
  1241. }
  1242. /* begin to receive SETUP packets */
  1243. dwc->ep0state = EP0_SETUP_PHASE;
  1244. dwc3_ep0_out_start(dwc);
  1245. spin_unlock_irqrestore(&dwc->lock, flags);
  1246. return 0;
  1247. err1:
  1248. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1249. err0:
  1250. spin_unlock_irqrestore(&dwc->lock, flags);
  1251. return ret;
  1252. }
  1253. static int dwc3_gadget_stop(struct usb_gadget *g,
  1254. struct usb_gadget_driver *driver)
  1255. {
  1256. struct dwc3 *dwc = gadget_to_dwc(g);
  1257. unsigned long flags;
  1258. spin_lock_irqsave(&dwc->lock, flags);
  1259. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1260. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1261. dwc->gadget_driver = NULL;
  1262. dwc->gadget.dev.driver = NULL;
  1263. spin_unlock_irqrestore(&dwc->lock, flags);
  1264. return 0;
  1265. }
  1266. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1267. .get_frame = dwc3_gadget_get_frame,
  1268. .wakeup = dwc3_gadget_wakeup,
  1269. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1270. .pullup = dwc3_gadget_pullup,
  1271. .udc_start = dwc3_gadget_start,
  1272. .udc_stop = dwc3_gadget_stop,
  1273. };
  1274. /* -------------------------------------------------------------------------- */
  1275. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1276. {
  1277. struct dwc3_ep *dep;
  1278. u8 epnum;
  1279. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1280. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1281. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1282. if (!dep) {
  1283. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1284. epnum);
  1285. return -ENOMEM;
  1286. }
  1287. dep->dwc = dwc;
  1288. dep->number = epnum;
  1289. dwc->eps[epnum] = dep;
  1290. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1291. (epnum & 1) ? "in" : "out");
  1292. dep->endpoint.name = dep->name;
  1293. dep->direction = (epnum & 1);
  1294. if (epnum == 0 || epnum == 1) {
  1295. dep->endpoint.maxpacket = 512;
  1296. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1297. if (!epnum)
  1298. dwc->gadget.ep0 = &dep->endpoint;
  1299. } else {
  1300. int ret;
  1301. dep->endpoint.maxpacket = 1024;
  1302. dep->endpoint.max_streams = 15;
  1303. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1304. list_add_tail(&dep->endpoint.ep_list,
  1305. &dwc->gadget.ep_list);
  1306. ret = dwc3_alloc_trb_pool(dep);
  1307. if (ret)
  1308. return ret;
  1309. }
  1310. INIT_LIST_HEAD(&dep->request_list);
  1311. INIT_LIST_HEAD(&dep->req_queued);
  1312. }
  1313. return 0;
  1314. }
  1315. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1316. {
  1317. struct dwc3_ep *dep;
  1318. u8 epnum;
  1319. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1320. dep = dwc->eps[epnum];
  1321. dwc3_free_trb_pool(dep);
  1322. if (epnum != 0 && epnum != 1)
  1323. list_del(&dep->endpoint.ep_list);
  1324. kfree(dep);
  1325. }
  1326. }
  1327. static void dwc3_gadget_release(struct device *dev)
  1328. {
  1329. dev_dbg(dev, "%s\n", __func__);
  1330. }
  1331. /* -------------------------------------------------------------------------- */
  1332. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1333. const struct dwc3_event_depevt *event, int status)
  1334. {
  1335. struct dwc3_request *req;
  1336. struct dwc3_trb *trb;
  1337. unsigned int count;
  1338. unsigned int s_pkt = 0;
  1339. unsigned int trb_status;
  1340. do {
  1341. req = next_request(&dep->req_queued);
  1342. if (!req) {
  1343. WARN_ON_ONCE(1);
  1344. return 1;
  1345. }
  1346. trb = req->trb;
  1347. if ((trb->ctrl & DWC3_TRB_CTRL_HWO) && status != -ESHUTDOWN)
  1348. /*
  1349. * We continue despite the error. There is not much we
  1350. * can do. If we don't clean it up we loop forever. If
  1351. * we skip the TRB then it gets overwritten after a
  1352. * while since we use them in a ring buffer. A BUG()
  1353. * would help. Lets hope that if this occurs, someone
  1354. * fixes the root cause instead of looking away :)
  1355. */
  1356. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1357. dep->name, req->trb);
  1358. count = trb->size & DWC3_TRB_SIZE_MASK;
  1359. if (dep->direction) {
  1360. if (count) {
  1361. trb_status = DWC3_TRB_SIZE_TRBSTS(trb->size);
  1362. if (trb_status == DWC3_TRBSTS_MISSED_ISOC) {
  1363. dev_dbg(dwc->dev, "incomplete IN transfer %s\n",
  1364. dep->name);
  1365. dep->current_uf = event->parameters &
  1366. ~(dep->interval - 1);
  1367. dep->flags |= DWC3_EP_MISSED_ISOC;
  1368. } else {
  1369. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1370. dep->name);
  1371. status = -ECONNRESET;
  1372. }
  1373. }
  1374. } else {
  1375. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1376. s_pkt = 1;
  1377. }
  1378. /*
  1379. * We assume here we will always receive the entire data block
  1380. * which we should receive. Meaning, if we program RX to
  1381. * receive 4K but we receive only 2K, we assume that's all we
  1382. * should receive and we simply bounce the request back to the
  1383. * gadget driver for further processing.
  1384. */
  1385. req->request.actual += req->request.length - count;
  1386. dwc3_gadget_giveback(dep, req, status);
  1387. if (s_pkt)
  1388. break;
  1389. if ((event->status & DEPEVT_STATUS_LST) &&
  1390. (trb->ctrl & (DWC3_TRB_CTRL_LST |
  1391. DWC3_TRB_CTRL_HWO)))
  1392. break;
  1393. if ((event->status & DEPEVT_STATUS_IOC) &&
  1394. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1395. break;
  1396. } while (1);
  1397. if ((event->status & DEPEVT_STATUS_IOC) &&
  1398. (trb->ctrl & DWC3_TRB_CTRL_IOC))
  1399. return 0;
  1400. return 1;
  1401. }
  1402. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1403. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1404. int start_new)
  1405. {
  1406. unsigned status = 0;
  1407. int clean_busy;
  1408. if (event->status & DEPEVT_STATUS_BUSERR)
  1409. status = -ECONNRESET;
  1410. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1411. if (clean_busy)
  1412. dep->flags &= ~DWC3_EP_BUSY;
  1413. /*
  1414. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1415. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1416. */
  1417. if (dwc->revision < DWC3_REVISION_183A) {
  1418. u32 reg;
  1419. int i;
  1420. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1421. dep = dwc->eps[i];
  1422. if (!(dep->flags & DWC3_EP_ENABLED))
  1423. continue;
  1424. if (!list_empty(&dep->req_queued))
  1425. return;
  1426. }
  1427. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1428. reg |= dwc->u1u2;
  1429. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1430. dwc->u1u2 = 0;
  1431. }
  1432. }
  1433. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1434. const struct dwc3_event_depevt *event)
  1435. {
  1436. struct dwc3_ep *dep;
  1437. u8 epnum = event->endpoint_number;
  1438. dep = dwc->eps[epnum];
  1439. if (!(dep->flags & DWC3_EP_ENABLED))
  1440. return;
  1441. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1442. dwc3_ep_event_string(event->endpoint_event));
  1443. if (epnum == 0 || epnum == 1) {
  1444. dwc3_ep0_interrupt(dwc, event);
  1445. return;
  1446. }
  1447. switch (event->endpoint_event) {
  1448. case DWC3_DEPEVT_XFERCOMPLETE:
  1449. dep->resource_index = 0;
  1450. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1451. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1452. dep->name);
  1453. return;
  1454. }
  1455. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1456. break;
  1457. case DWC3_DEPEVT_XFERINPROGRESS:
  1458. if (!usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1459. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1460. dep->name);
  1461. return;
  1462. }
  1463. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1464. break;
  1465. case DWC3_DEPEVT_XFERNOTREADY:
  1466. if (usb_endpoint_xfer_isoc(dep->endpoint.desc)) {
  1467. dwc3_gadget_start_isoc(dwc, dep, event);
  1468. } else {
  1469. int ret;
  1470. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1471. dep->name, event->status &
  1472. DEPEVT_STATUS_TRANSFER_ACTIVE
  1473. ? "Transfer Active"
  1474. : "Transfer Not Active");
  1475. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1476. if (!ret || ret == -EBUSY)
  1477. return;
  1478. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1479. dep->name);
  1480. }
  1481. break;
  1482. case DWC3_DEPEVT_STREAMEVT:
  1483. if (!usb_endpoint_xfer_bulk(dep->endpoint.desc)) {
  1484. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1485. dep->name);
  1486. return;
  1487. }
  1488. switch (event->status) {
  1489. case DEPEVT_STREAMEVT_FOUND:
  1490. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1491. event->parameters);
  1492. break;
  1493. case DEPEVT_STREAMEVT_NOTFOUND:
  1494. /* FALLTHROUGH */
  1495. default:
  1496. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1497. }
  1498. break;
  1499. case DWC3_DEPEVT_RXTXFIFOEVT:
  1500. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1501. break;
  1502. case DWC3_DEPEVT_EPCMDCMPLT:
  1503. dev_vdbg(dwc->dev, "Endpoint Command Complete\n");
  1504. break;
  1505. }
  1506. }
  1507. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1508. {
  1509. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1510. spin_unlock(&dwc->lock);
  1511. dwc->gadget_driver->disconnect(&dwc->gadget);
  1512. spin_lock(&dwc->lock);
  1513. }
  1514. }
  1515. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1516. {
  1517. struct dwc3_ep *dep;
  1518. struct dwc3_gadget_ep_cmd_params params;
  1519. u32 cmd;
  1520. int ret;
  1521. dep = dwc->eps[epnum];
  1522. if (!dep->resource_index)
  1523. return;
  1524. /*
  1525. * NOTICE: We are violating what the Databook says about the
  1526. * EndTransfer command. Ideally we would _always_ wait for the
  1527. * EndTransfer Command Completion IRQ, but that's causing too
  1528. * much trouble synchronizing between us and gadget driver.
  1529. *
  1530. * We have discussed this with the IP Provider and it was
  1531. * suggested to giveback all requests here, but give HW some
  1532. * extra time to synchronize with the interconnect. We're using
  1533. * an arbitraty 100us delay for that.
  1534. *
  1535. * Note also that a similar handling was tested by Synopsys
  1536. * (thanks a lot Paul) and nothing bad has come out of it.
  1537. * In short, what we're doing is:
  1538. *
  1539. * - Issue EndTransfer WITH CMDIOC bit set
  1540. * - Wait 100us
  1541. */
  1542. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1543. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1544. cmd |= DWC3_DEPCMD_PARAM(dep->resource_index);
  1545. memset(&params, 0, sizeof(params));
  1546. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1547. WARN_ON_ONCE(ret);
  1548. dep->resource_index = 0;
  1549. udelay(100);
  1550. }
  1551. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1552. {
  1553. u32 epnum;
  1554. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1555. struct dwc3_ep *dep;
  1556. dep = dwc->eps[epnum];
  1557. if (!(dep->flags & DWC3_EP_ENABLED))
  1558. continue;
  1559. dwc3_remove_requests(dwc, dep);
  1560. }
  1561. }
  1562. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1563. {
  1564. u32 epnum;
  1565. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1566. struct dwc3_ep *dep;
  1567. struct dwc3_gadget_ep_cmd_params params;
  1568. int ret;
  1569. dep = dwc->eps[epnum];
  1570. if (!(dep->flags & DWC3_EP_STALL))
  1571. continue;
  1572. dep->flags &= ~DWC3_EP_STALL;
  1573. memset(&params, 0, sizeof(params));
  1574. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1575. DWC3_DEPCMD_CLEARSTALL, &params);
  1576. WARN_ON_ONCE(ret);
  1577. }
  1578. }
  1579. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1580. {
  1581. int reg;
  1582. dev_vdbg(dwc->dev, "%s\n", __func__);
  1583. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1584. reg &= ~DWC3_DCTL_INITU1ENA;
  1585. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1586. reg &= ~DWC3_DCTL_INITU2ENA;
  1587. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1588. dwc3_disconnect_gadget(dwc);
  1589. dwc->start_config_issued = false;
  1590. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1591. dwc->setup_packet_pending = false;
  1592. }
  1593. static void dwc3_gadget_usb3_phy_suspend(struct dwc3 *dwc, int suspend)
  1594. {
  1595. u32 reg;
  1596. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1597. if (suspend)
  1598. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1599. else
  1600. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1601. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1602. }
  1603. static void dwc3_gadget_usb2_phy_suspend(struct dwc3 *dwc, int suspend)
  1604. {
  1605. u32 reg;
  1606. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1607. if (suspend)
  1608. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1609. else
  1610. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1611. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1612. }
  1613. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1614. {
  1615. u32 reg;
  1616. dev_vdbg(dwc->dev, "%s\n", __func__);
  1617. /*
  1618. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1619. * would cause a missing Disconnect Event if there's a
  1620. * pending Setup Packet in the FIFO.
  1621. *
  1622. * There's no suggested workaround on the official Bug
  1623. * report, which states that "unless the driver/application
  1624. * is doing any special handling of a disconnect event,
  1625. * there is no functional issue".
  1626. *
  1627. * Unfortunately, it turns out that we _do_ some special
  1628. * handling of a disconnect event, namely complete all
  1629. * pending transfers, notify gadget driver of the
  1630. * disconnection, and so on.
  1631. *
  1632. * Our suggested workaround is to follow the Disconnect
  1633. * Event steps here, instead, based on a setup_packet_pending
  1634. * flag. Such flag gets set whenever we have a XferNotReady
  1635. * event on EP0 and gets cleared on XferComplete for the
  1636. * same endpoint.
  1637. *
  1638. * Refers to:
  1639. *
  1640. * STAR#9000466709: RTL: Device : Disconnect event not
  1641. * generated if setup packet pending in FIFO
  1642. */
  1643. if (dwc->revision < DWC3_REVISION_188A) {
  1644. if (dwc->setup_packet_pending)
  1645. dwc3_gadget_disconnect_interrupt(dwc);
  1646. }
  1647. /* after reset -> Default State */
  1648. dwc->dev_state = DWC3_DEFAULT_STATE;
  1649. /* Recent versions support automatic phy suspend and don't need this */
  1650. if (dwc->revision < DWC3_REVISION_194A) {
  1651. /* Resume PHYs */
  1652. dwc3_gadget_usb2_phy_suspend(dwc, false);
  1653. dwc3_gadget_usb3_phy_suspend(dwc, false);
  1654. }
  1655. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1656. dwc3_disconnect_gadget(dwc);
  1657. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1658. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1659. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1660. dwc->test_mode = false;
  1661. dwc3_stop_active_transfers(dwc);
  1662. dwc3_clear_stall_all_ep(dwc);
  1663. dwc->start_config_issued = false;
  1664. /* Reset device address to zero */
  1665. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1666. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1667. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1668. }
  1669. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1670. {
  1671. u32 reg;
  1672. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1673. /*
  1674. * We change the clock only at SS but I dunno why I would want to do
  1675. * this. Maybe it becomes part of the power saving plan.
  1676. */
  1677. if (speed != DWC3_DSTS_SUPERSPEED)
  1678. return;
  1679. /*
  1680. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1681. * each time on Connect Done.
  1682. */
  1683. if (!usb30_clock)
  1684. return;
  1685. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1686. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1687. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1688. }
  1689. static void dwc3_gadget_phy_suspend(struct dwc3 *dwc, u8 speed)
  1690. {
  1691. switch (speed) {
  1692. case USB_SPEED_SUPER:
  1693. dwc3_gadget_usb2_phy_suspend(dwc, true);
  1694. break;
  1695. case USB_SPEED_HIGH:
  1696. case USB_SPEED_FULL:
  1697. case USB_SPEED_LOW:
  1698. dwc3_gadget_usb3_phy_suspend(dwc, true);
  1699. break;
  1700. }
  1701. }
  1702. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1703. {
  1704. struct dwc3_gadget_ep_cmd_params params;
  1705. struct dwc3_ep *dep;
  1706. int ret;
  1707. u32 reg;
  1708. u8 speed;
  1709. dev_vdbg(dwc->dev, "%s\n", __func__);
  1710. memset(&params, 0x00, sizeof(params));
  1711. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1712. speed = reg & DWC3_DSTS_CONNECTSPD;
  1713. dwc->speed = speed;
  1714. dwc3_update_ram_clk_sel(dwc, speed);
  1715. switch (speed) {
  1716. case DWC3_DCFG_SUPERSPEED:
  1717. /*
  1718. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1719. * would cause a missing USB3 Reset event.
  1720. *
  1721. * In such situations, we should force a USB3 Reset
  1722. * event by calling our dwc3_gadget_reset_interrupt()
  1723. * routine.
  1724. *
  1725. * Refers to:
  1726. *
  1727. * STAR#9000483510: RTL: SS : USB3 reset event may
  1728. * not be generated always when the link enters poll
  1729. */
  1730. if (dwc->revision < DWC3_REVISION_190A)
  1731. dwc3_gadget_reset_interrupt(dwc);
  1732. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1733. dwc->gadget.ep0->maxpacket = 512;
  1734. dwc->gadget.speed = USB_SPEED_SUPER;
  1735. break;
  1736. case DWC3_DCFG_HIGHSPEED:
  1737. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1738. dwc->gadget.ep0->maxpacket = 64;
  1739. dwc->gadget.speed = USB_SPEED_HIGH;
  1740. break;
  1741. case DWC3_DCFG_FULLSPEED2:
  1742. case DWC3_DCFG_FULLSPEED1:
  1743. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1744. dwc->gadget.ep0->maxpacket = 64;
  1745. dwc->gadget.speed = USB_SPEED_FULL;
  1746. break;
  1747. case DWC3_DCFG_LOWSPEED:
  1748. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1749. dwc->gadget.ep0->maxpacket = 8;
  1750. dwc->gadget.speed = USB_SPEED_LOW;
  1751. break;
  1752. }
  1753. /* Recent versions support automatic phy suspend and don't need this */
  1754. if (dwc->revision < DWC3_REVISION_194A) {
  1755. /* Suspend unneeded PHY */
  1756. dwc3_gadget_phy_suspend(dwc, dwc->gadget.speed);
  1757. }
  1758. dep = dwc->eps[0];
  1759. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true);
  1760. if (ret) {
  1761. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1762. return;
  1763. }
  1764. dep = dwc->eps[1];
  1765. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL, true);
  1766. if (ret) {
  1767. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1768. return;
  1769. }
  1770. /*
  1771. * Configure PHY via GUSB3PIPECTLn if required.
  1772. *
  1773. * Update GTXFIFOSIZn
  1774. *
  1775. * In both cases reset values should be sufficient.
  1776. */
  1777. }
  1778. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1779. {
  1780. dev_vdbg(dwc->dev, "%s\n", __func__);
  1781. /*
  1782. * TODO take core out of low power mode when that's
  1783. * implemented.
  1784. */
  1785. dwc->gadget_driver->resume(&dwc->gadget);
  1786. }
  1787. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1788. unsigned int evtinfo)
  1789. {
  1790. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1791. /*
  1792. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1793. * on the link partner, the USB session might do multiple entry/exit
  1794. * of low power states before a transfer takes place.
  1795. *
  1796. * Due to this problem, we might experience lower throughput. The
  1797. * suggested workaround is to disable DCTL[12:9] bits if we're
  1798. * transitioning from U1/U2 to U0 and enable those bits again
  1799. * after a transfer completes and there are no pending transfers
  1800. * on any of the enabled endpoints.
  1801. *
  1802. * This is the first half of that workaround.
  1803. *
  1804. * Refers to:
  1805. *
  1806. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1807. * core send LGO_Ux entering U0
  1808. */
  1809. if (dwc->revision < DWC3_REVISION_183A) {
  1810. if (next == DWC3_LINK_STATE_U0) {
  1811. u32 u1u2;
  1812. u32 reg;
  1813. switch (dwc->link_state) {
  1814. case DWC3_LINK_STATE_U1:
  1815. case DWC3_LINK_STATE_U2:
  1816. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1817. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1818. | DWC3_DCTL_ACCEPTU2ENA
  1819. | DWC3_DCTL_INITU1ENA
  1820. | DWC3_DCTL_ACCEPTU1ENA);
  1821. if (!dwc->u1u2)
  1822. dwc->u1u2 = reg & u1u2;
  1823. reg &= ~u1u2;
  1824. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1825. break;
  1826. default:
  1827. /* do nothing */
  1828. break;
  1829. }
  1830. }
  1831. }
  1832. dwc->link_state = next;
  1833. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1834. }
  1835. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1836. const struct dwc3_event_devt *event)
  1837. {
  1838. switch (event->type) {
  1839. case DWC3_DEVICE_EVENT_DISCONNECT:
  1840. dwc3_gadget_disconnect_interrupt(dwc);
  1841. break;
  1842. case DWC3_DEVICE_EVENT_RESET:
  1843. dwc3_gadget_reset_interrupt(dwc);
  1844. break;
  1845. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1846. dwc3_gadget_conndone_interrupt(dwc);
  1847. break;
  1848. case DWC3_DEVICE_EVENT_WAKEUP:
  1849. dwc3_gadget_wakeup_interrupt(dwc);
  1850. break;
  1851. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1852. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1853. break;
  1854. case DWC3_DEVICE_EVENT_EOPF:
  1855. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1856. break;
  1857. case DWC3_DEVICE_EVENT_SOF:
  1858. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1859. break;
  1860. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1861. dev_vdbg(dwc->dev, "Erratic Error\n");
  1862. break;
  1863. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1864. dev_vdbg(dwc->dev, "Command Complete\n");
  1865. break;
  1866. case DWC3_DEVICE_EVENT_OVERFLOW:
  1867. dev_vdbg(dwc->dev, "Overflow\n");
  1868. break;
  1869. default:
  1870. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1871. }
  1872. }
  1873. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1874. const union dwc3_event *event)
  1875. {
  1876. /* Endpoint IRQ, handle it and return early */
  1877. if (event->type.is_devspec == 0) {
  1878. /* depevt */
  1879. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1880. }
  1881. switch (event->type.type) {
  1882. case DWC3_EVENT_TYPE_DEV:
  1883. dwc3_gadget_interrupt(dwc, &event->devt);
  1884. break;
  1885. /* REVISIT what to do with Carkit and I2C events ? */
  1886. default:
  1887. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1888. }
  1889. }
  1890. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1891. {
  1892. struct dwc3_event_buffer *evt;
  1893. int left;
  1894. u32 count;
  1895. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1896. count &= DWC3_GEVNTCOUNT_MASK;
  1897. if (!count)
  1898. return IRQ_NONE;
  1899. evt = dwc->ev_buffs[buf];
  1900. left = count;
  1901. while (left > 0) {
  1902. union dwc3_event event;
  1903. event.raw = *(u32 *) (evt->buf + evt->lpos);
  1904. dwc3_process_event_entry(dwc, &event);
  1905. /*
  1906. * XXX we wrap around correctly to the next entry as almost all
  1907. * entries are 4 bytes in size. There is one entry which has 12
  1908. * bytes which is a regular entry followed by 8 bytes data. ATM
  1909. * I don't know how things are organized if were get next to the
  1910. * a boundary so I worry about that once we try to handle that.
  1911. */
  1912. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1913. left -= 4;
  1914. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1915. }
  1916. return IRQ_HANDLED;
  1917. }
  1918. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1919. {
  1920. struct dwc3 *dwc = _dwc;
  1921. int i;
  1922. irqreturn_t ret = IRQ_NONE;
  1923. spin_lock(&dwc->lock);
  1924. for (i = 0; i < dwc->num_event_buffers; i++) {
  1925. irqreturn_t status;
  1926. status = dwc3_process_event_buf(dwc, i);
  1927. if (status == IRQ_HANDLED)
  1928. ret = status;
  1929. }
  1930. spin_unlock(&dwc->lock);
  1931. return ret;
  1932. }
  1933. /**
  1934. * dwc3_gadget_init - Initializes gadget related registers
  1935. * @dwc: pointer to our controller context structure
  1936. *
  1937. * Returns 0 on success otherwise negative errno.
  1938. */
  1939. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1940. {
  1941. u32 reg;
  1942. int ret;
  1943. int irq;
  1944. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1945. &dwc->ctrl_req_addr, GFP_KERNEL);
  1946. if (!dwc->ctrl_req) {
  1947. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1948. ret = -ENOMEM;
  1949. goto err0;
  1950. }
  1951. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1952. &dwc->ep0_trb_addr, GFP_KERNEL);
  1953. if (!dwc->ep0_trb) {
  1954. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1955. ret = -ENOMEM;
  1956. goto err1;
  1957. }
  1958. dwc->setup_buf = kzalloc(DWC3_EP0_BOUNCE_SIZE, GFP_KERNEL);
  1959. if (!dwc->setup_buf) {
  1960. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1961. ret = -ENOMEM;
  1962. goto err2;
  1963. }
  1964. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1965. DWC3_EP0_BOUNCE_SIZE, &dwc->ep0_bounce_addr,
  1966. GFP_KERNEL);
  1967. if (!dwc->ep0_bounce) {
  1968. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1969. ret = -ENOMEM;
  1970. goto err3;
  1971. }
  1972. dev_set_name(&dwc->gadget.dev, "gadget");
  1973. dwc->gadget.ops = &dwc3_gadget_ops;
  1974. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1975. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1976. dwc->gadget.dev.parent = dwc->dev;
  1977. dwc->gadget.sg_supported = true;
  1978. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1979. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1980. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1981. dwc->gadget.dev.release = dwc3_gadget_release;
  1982. dwc->gadget.name = "dwc3-gadget";
  1983. /*
  1984. * REVISIT: Here we should clear all pending IRQs to be
  1985. * sure we're starting from a well known location.
  1986. */
  1987. ret = dwc3_gadget_init_endpoints(dwc);
  1988. if (ret)
  1989. goto err4;
  1990. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1991. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1992. "dwc3", dwc);
  1993. if (ret) {
  1994. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1995. irq, ret);
  1996. goto err5;
  1997. }
  1998. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1999. reg |= DWC3_DCFG_LPM_CAP;
  2000. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  2001. /* Enable all but Start and End of Frame IRQs */
  2002. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  2003. DWC3_DEVTEN_EVNTOVERFLOWEN |
  2004. DWC3_DEVTEN_CMDCMPLTEN |
  2005. DWC3_DEVTEN_ERRTICERREN |
  2006. DWC3_DEVTEN_WKUPEVTEN |
  2007. DWC3_DEVTEN_ULSTCNGEN |
  2008. DWC3_DEVTEN_CONNECTDONEEN |
  2009. DWC3_DEVTEN_USBRSTEN |
  2010. DWC3_DEVTEN_DISCONNEVTEN);
  2011. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  2012. /* Enable USB2 LPM and automatic phy suspend only on recent versions */
  2013. if (dwc->revision >= DWC3_REVISION_194A) {
  2014. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  2015. reg |= DWC3_DCFG_LPM_CAP;
  2016. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  2017. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  2018. reg &= ~(DWC3_DCTL_HIRD_THRES_MASK | DWC3_DCTL_L1_HIBER_EN);
  2019. /* TODO: This should be configurable */
  2020. reg |= DWC3_DCTL_HIRD_THRES(28);
  2021. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  2022. dwc3_gadget_usb2_phy_suspend(dwc, false);
  2023. dwc3_gadget_usb3_phy_suspend(dwc, false);
  2024. }
  2025. ret = device_register(&dwc->gadget.dev);
  2026. if (ret) {
  2027. dev_err(dwc->dev, "failed to register gadget device\n");
  2028. put_device(&dwc->gadget.dev);
  2029. goto err6;
  2030. }
  2031. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  2032. if (ret) {
  2033. dev_err(dwc->dev, "failed to register udc\n");
  2034. goto err7;
  2035. }
  2036. return 0;
  2037. err7:
  2038. device_unregister(&dwc->gadget.dev);
  2039. err6:
  2040. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  2041. free_irq(irq, dwc);
  2042. err5:
  2043. dwc3_gadget_free_endpoints(dwc);
  2044. err4:
  2045. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2046. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2047. err3:
  2048. kfree(dwc->setup_buf);
  2049. err2:
  2050. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2051. dwc->ep0_trb, dwc->ep0_trb_addr);
  2052. err1:
  2053. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2054. dwc->ctrl_req, dwc->ctrl_req_addr);
  2055. err0:
  2056. return ret;
  2057. }
  2058. void dwc3_gadget_exit(struct dwc3 *dwc)
  2059. {
  2060. int irq;
  2061. usb_del_gadget_udc(&dwc->gadget);
  2062. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  2063. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  2064. free_irq(irq, dwc);
  2065. dwc3_gadget_free_endpoints(dwc);
  2066. dma_free_coherent(dwc->dev, DWC3_EP0_BOUNCE_SIZE,
  2067. dwc->ep0_bounce, dwc->ep0_bounce_addr);
  2068. kfree(dwc->setup_buf);
  2069. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  2070. dwc->ep0_trb, dwc->ep0_trb_addr);
  2071. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  2072. dwc->ctrl_req, dwc->ctrl_req_addr);
  2073. device_unregister(&dwc->gadget.dev);
  2074. }