sky2.c 120 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/debugfs.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "1.21"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3.
  55. */
  56. #define RX_LE_SIZE 1024
  57. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  58. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  59. #define RX_DEF_PENDING RX_MAX_PENDING
  60. #define TX_RING_SIZE 512
  61. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  62. #define TX_MIN_PENDING 64
  63. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  64. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  65. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  66. #define TX_WATCHDOG (5 * HZ)
  67. #define NAPI_WEIGHT 64
  68. #define PHY_RETRIES 1000
  69. #define SKY2_EEPROM_MAGIC 0x9955aabb
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static DEFINE_PCI_DEVICE_TABLE(sky2_id_table) = {
  85. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  86. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  87. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  88. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  89. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  92. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4354) }, /* 88E8040 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4357) }, /* 88E8042 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x435A) }, /* 88E8048 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4365) }, /* 88E8070 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  118. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  119. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436C) }, /* 88E8072 */
  120. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436D) }, /* 88E8055 */
  121. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4370) }, /* 88E8075 */
  122. { 0 }
  123. };
  124. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  125. /* Avoid conditionals by using array */
  126. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  127. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  128. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  129. static void sky2_set_multicast(struct net_device *dev);
  130. /* Access to PHY via serial interconnect */
  131. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  132. {
  133. int i;
  134. gma_write16(hw, port, GM_SMI_DATA, val);
  135. gma_write16(hw, port, GM_SMI_CTRL,
  136. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  137. for (i = 0; i < PHY_RETRIES; i++) {
  138. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  139. if (ctrl == 0xffff)
  140. goto io_error;
  141. if (!(ctrl & GM_SMI_CT_BUSY))
  142. return 0;
  143. udelay(10);
  144. }
  145. dev_warn(&hw->pdev->dev,"%s: phy write timeout\n", hw->dev[port]->name);
  146. return -ETIMEDOUT;
  147. io_error:
  148. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  149. return -EIO;
  150. }
  151. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  152. {
  153. int i;
  154. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  155. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  156. for (i = 0; i < PHY_RETRIES; i++) {
  157. u16 ctrl = gma_read16(hw, port, GM_SMI_CTRL);
  158. if (ctrl == 0xffff)
  159. goto io_error;
  160. if (ctrl & GM_SMI_CT_RD_VAL) {
  161. *val = gma_read16(hw, port, GM_SMI_DATA);
  162. return 0;
  163. }
  164. udelay(10);
  165. }
  166. dev_warn(&hw->pdev->dev, "%s: phy read timeout\n", hw->dev[port]->name);
  167. return -ETIMEDOUT;
  168. io_error:
  169. dev_err(&hw->pdev->dev, "%s: phy I/O error\n", hw->dev[port]->name);
  170. return -EIO;
  171. }
  172. static inline u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  173. {
  174. u16 v;
  175. __gm_phy_read(hw, port, reg, &v);
  176. return v;
  177. }
  178. static void sky2_power_on(struct sky2_hw *hw)
  179. {
  180. /* switch power to VCC (WA for VAUX problem) */
  181. sky2_write8(hw, B0_POWER_CTRL,
  182. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  183. /* disable Core Clock Division, */
  184. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  185. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  186. /* enable bits are inverted */
  187. sky2_write8(hw, B2_Y2_CLK_GATE,
  188. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  189. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  190. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  191. else
  192. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  193. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  194. u32 reg;
  195. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  196. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  197. /* set all bits to 0 except bits 15..12 and 8 */
  198. reg &= P_ASPM_CONTROL_MSK;
  199. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  200. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  201. /* set all bits to 0 except bits 28 & 27 */
  202. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  203. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  204. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  205. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  206. reg = sky2_read32(hw, B2_GP_IO);
  207. reg |= GLB_GPIO_STAT_RACE_DIS;
  208. sky2_write32(hw, B2_GP_IO, reg);
  209. sky2_read32(hw, B2_GP_IO);
  210. }
  211. }
  212. static void sky2_power_aux(struct sky2_hw *hw)
  213. {
  214. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  215. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  216. else
  217. /* enable bits are inverted */
  218. sky2_write8(hw, B2_Y2_CLK_GATE,
  219. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  220. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  221. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  222. /* switch power to VAUX */
  223. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  224. sky2_write8(hw, B0_POWER_CTRL,
  225. (PC_VAUX_ENA | PC_VCC_ENA |
  226. PC_VAUX_ON | PC_VCC_OFF));
  227. }
  228. static void sky2_power_state(struct sky2_hw *hw, pci_power_t state)
  229. {
  230. u16 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
  231. int pex = pci_find_capability(hw->pdev, PCI_CAP_ID_EXP);
  232. u32 reg;
  233. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  234. switch (state) {
  235. case PCI_D0:
  236. break;
  237. case PCI_D1:
  238. power_control |= 1;
  239. break;
  240. case PCI_D2:
  241. power_control |= 2;
  242. break;
  243. case PCI_D3hot:
  244. case PCI_D3cold:
  245. power_control |= 3;
  246. if (hw->flags & SKY2_HW_ADV_POWER_CTL) {
  247. /* additional power saving measurements */
  248. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  249. /* set gating core clock for LTSSM in L1 state */
  250. reg |= P_PEX_LTSSM_STAT(P_PEX_LTSSM_L1_STAT) |
  251. /* auto clock gated scheme controlled by CLKREQ */
  252. P_ASPM_A1_MODE_SELECT |
  253. /* enable Gate Root Core Clock */
  254. P_CLK_GATE_ROOT_COR_ENA;
  255. if (pex && (hw->flags & SKY2_HW_CLK_POWER)) {
  256. /* enable Clock Power Management (CLKREQ) */
  257. u16 ctrl = sky2_pci_read16(hw, pex + PCI_EXP_DEVCTL);
  258. ctrl |= PCI_EXP_DEVCTL_AUX_PME;
  259. sky2_pci_write16(hw, pex + PCI_EXP_DEVCTL, ctrl);
  260. } else
  261. /* force CLKREQ Enable in Our4 (A1b only) */
  262. reg |= P_ASPM_FORCE_CLKREQ_ENA;
  263. /* set Mask Register for Release/Gate Clock */
  264. sky2_pci_write32(hw, PCI_DEV_REG5,
  265. P_REL_PCIE_EXIT_L1_ST | P_GAT_PCIE_ENTER_L1_ST |
  266. P_REL_PCIE_RX_EX_IDLE | P_GAT_PCIE_RX_EL_IDLE |
  267. P_REL_GPHY_LINK_UP | P_GAT_GPHY_LINK_DOWN);
  268. } else
  269. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_CLK_HALT);
  270. /* put CPU into reset state */
  271. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_RESET);
  272. if (hw->chip_id == CHIP_ID_YUKON_SUPR && hw->chip_rev == CHIP_REV_YU_SU_A0)
  273. /* put CPU into halt state */
  274. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, HCU_CCSR_ASF_HALTED);
  275. if (pex && !(hw->flags & SKY2_HW_RAM_BUFFER)) {
  276. reg = sky2_pci_read32(hw, PCI_DEV_REG1);
  277. /* force to PCIe L1 */
  278. reg |= PCI_FORCE_PEX_L1;
  279. sky2_pci_write32(hw, PCI_DEV_REG1, reg);
  280. }
  281. break;
  282. default:
  283. dev_warn(&hw->pdev->dev, PFX "Invalid power state (%d) ",
  284. state);
  285. return;
  286. }
  287. power_control |= PCI_PM_CTRL_PME_ENABLE;
  288. /* Finally, set the new power state. */
  289. sky2_pci_write32(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
  290. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  291. sky2_pci_read32(hw, B0_CTST);
  292. }
  293. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  294. {
  295. u16 reg;
  296. /* disable all GMAC IRQ's */
  297. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  298. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  299. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  300. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  301. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  302. reg = gma_read16(hw, port, GM_RX_CTRL);
  303. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  304. gma_write16(hw, port, GM_RX_CTRL, reg);
  305. }
  306. /* flow control to advertise bits */
  307. static const u16 copper_fc_adv[] = {
  308. [FC_NONE] = 0,
  309. [FC_TX] = PHY_M_AN_ASP,
  310. [FC_RX] = PHY_M_AN_PC,
  311. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  312. };
  313. /* flow control to advertise bits when using 1000BaseX */
  314. static const u16 fiber_fc_adv[] = {
  315. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  316. [FC_TX] = PHY_M_P_ASYM_MD_X,
  317. [FC_RX] = PHY_M_P_SYM_MD_X,
  318. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  319. };
  320. /* flow control to GMA disable bits */
  321. static const u16 gm_fc_disable[] = {
  322. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  323. [FC_TX] = GM_GPCR_FC_RX_DIS,
  324. [FC_RX] = GM_GPCR_FC_TX_DIS,
  325. [FC_BOTH] = 0,
  326. };
  327. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  328. {
  329. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  330. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  331. if (sky2->autoneg == AUTONEG_ENABLE &&
  332. !(hw->flags & SKY2_HW_NEWER_PHY)) {
  333. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  334. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  335. PHY_M_EC_MAC_S_MSK);
  336. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  337. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  338. if (hw->chip_id == CHIP_ID_YUKON_EC)
  339. /* set downshift counter to 3x and enable downshift */
  340. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  341. else
  342. /* set master & slave downshift counter to 1x */
  343. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  344. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  345. }
  346. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  347. if (sky2_is_copper(hw)) {
  348. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  349. /* enable automatic crossover */
  350. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  351. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  352. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  353. u16 spec;
  354. /* Enable Class A driver for FE+ A0 */
  355. spec = gm_phy_read(hw, port, PHY_MARV_FE_SPEC_2);
  356. spec |= PHY_M_FESC_SEL_CL_A;
  357. gm_phy_write(hw, port, PHY_MARV_FE_SPEC_2, spec);
  358. }
  359. } else {
  360. /* disable energy detect */
  361. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  362. /* enable automatic crossover */
  363. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  364. /* downshift on PHY 88E1112 and 88E1149 is changed */
  365. if (sky2->autoneg == AUTONEG_ENABLE
  366. && (hw->flags & SKY2_HW_NEWER_PHY)) {
  367. /* set downshift counter to 3x and enable downshift */
  368. ctrl &= ~PHY_M_PC_DSC_MSK;
  369. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  370. }
  371. }
  372. } else {
  373. /* workaround for deviation #4.88 (CRC errors) */
  374. /* disable Automatic Crossover */
  375. ctrl &= ~PHY_M_PC_MDIX_MSK;
  376. }
  377. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  378. /* special setup for PHY 88E1112 Fiber */
  379. if (hw->chip_id == CHIP_ID_YUKON_XL && (hw->flags & SKY2_HW_FIBRE_PHY)) {
  380. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  381. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  382. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  383. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  384. ctrl &= ~PHY_M_MAC_MD_MSK;
  385. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  386. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  387. if (hw->pmd_type == 'P') {
  388. /* select page 1 to access Fiber registers */
  389. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  390. /* for SFP-module set SIGDET polarity to low */
  391. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  392. ctrl |= PHY_M_FIB_SIGD_POL;
  393. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  394. }
  395. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  396. }
  397. ctrl = PHY_CT_RESET;
  398. ct1000 = 0;
  399. adv = PHY_AN_CSMA;
  400. reg = 0;
  401. if (sky2->autoneg == AUTONEG_ENABLE) {
  402. if (sky2_is_copper(hw)) {
  403. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  404. ct1000 |= PHY_M_1000C_AFD;
  405. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  406. ct1000 |= PHY_M_1000C_AHD;
  407. if (sky2->advertising & ADVERTISED_100baseT_Full)
  408. adv |= PHY_M_AN_100_FD;
  409. if (sky2->advertising & ADVERTISED_100baseT_Half)
  410. adv |= PHY_M_AN_100_HD;
  411. if (sky2->advertising & ADVERTISED_10baseT_Full)
  412. adv |= PHY_M_AN_10_FD;
  413. if (sky2->advertising & ADVERTISED_10baseT_Half)
  414. adv |= PHY_M_AN_10_HD;
  415. adv |= copper_fc_adv[sky2->flow_mode];
  416. } else { /* special defines for FIBER (88E1040S only) */
  417. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  418. adv |= PHY_M_AN_1000X_AFD;
  419. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  420. adv |= PHY_M_AN_1000X_AHD;
  421. adv |= fiber_fc_adv[sky2->flow_mode];
  422. }
  423. /* Restart Auto-negotiation */
  424. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  425. } else {
  426. /* forced speed/duplex settings */
  427. ct1000 = PHY_M_1000C_MSE;
  428. /* Disable auto update for duplex flow control and speed */
  429. reg |= GM_GPCR_AU_ALL_DIS;
  430. switch (sky2->speed) {
  431. case SPEED_1000:
  432. ctrl |= PHY_CT_SP1000;
  433. reg |= GM_GPCR_SPEED_1000;
  434. break;
  435. case SPEED_100:
  436. ctrl |= PHY_CT_SP100;
  437. reg |= GM_GPCR_SPEED_100;
  438. break;
  439. }
  440. if (sky2->duplex == DUPLEX_FULL) {
  441. reg |= GM_GPCR_DUP_FULL;
  442. ctrl |= PHY_CT_DUP_MD;
  443. } else if (sky2->speed < SPEED_1000)
  444. sky2->flow_mode = FC_NONE;
  445. reg |= gm_fc_disable[sky2->flow_mode];
  446. /* Forward pause packets to GMAC? */
  447. if (sky2->flow_mode & FC_RX)
  448. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  449. else
  450. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  451. }
  452. gma_write16(hw, port, GM_GP_CTRL, reg);
  453. if (hw->flags & SKY2_HW_GIGABIT)
  454. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  455. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  456. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  457. /* Setup Phy LED's */
  458. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  459. ledover = 0;
  460. switch (hw->chip_id) {
  461. case CHIP_ID_YUKON_FE:
  462. /* on 88E3082 these bits are at 11..9 (shifted left) */
  463. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  464. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  465. /* delete ACT LED control bits */
  466. ctrl &= ~PHY_M_FELP_LED1_MSK;
  467. /* change ACT LED control to blink mode */
  468. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  469. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  470. break;
  471. case CHIP_ID_YUKON_FE_P:
  472. /* Enable Link Partner Next Page */
  473. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  474. ctrl |= PHY_M_PC_ENA_LIP_NP;
  475. /* disable Energy Detect and enable scrambler */
  476. ctrl &= ~(PHY_M_PC_ENA_ENE_DT | PHY_M_PC_DIS_SCRAMB);
  477. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  478. /* set LED2 -> ACT, LED1 -> LINK, LED0 -> SPEED */
  479. ctrl = PHY_M_FELP_LED2_CTRL(LED_PAR_CTRL_ACT_BL) |
  480. PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_LINK) |
  481. PHY_M_FELP_LED0_CTRL(LED_PAR_CTRL_SPEED);
  482. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  483. break;
  484. case CHIP_ID_YUKON_XL:
  485. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  486. /* select page 3 to access LED control register */
  487. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  488. /* set LED Function Control register */
  489. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  490. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  491. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  492. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  493. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  494. /* set Polarity Control register */
  495. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  496. (PHY_M_POLC_LS1_P_MIX(4) |
  497. PHY_M_POLC_IS0_P_MIX(4) |
  498. PHY_M_POLC_LOS_CTRL(2) |
  499. PHY_M_POLC_INIT_CTRL(2) |
  500. PHY_M_POLC_STA1_CTRL(2) |
  501. PHY_M_POLC_STA0_CTRL(2)));
  502. /* restore page register */
  503. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  504. break;
  505. case CHIP_ID_YUKON_EC_U:
  506. case CHIP_ID_YUKON_EX:
  507. case CHIP_ID_YUKON_SUPR:
  508. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  509. /* select page 3 to access LED control register */
  510. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  511. /* set LED Function Control register */
  512. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  513. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  514. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  515. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  516. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  517. /* set Blink Rate in LED Timer Control Register */
  518. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  519. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  520. /* restore page register */
  521. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  522. break;
  523. default:
  524. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  525. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  526. /* turn off the Rx LED (LED_RX) */
  527. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  528. }
  529. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  530. /* apply fixes in PHY AFE */
  531. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  532. /* increase differential signal amplitude in 10BASE-T */
  533. gm_phy_write(hw, port, 0x18, 0xaa99);
  534. gm_phy_write(hw, port, 0x17, 0x2011);
  535. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  536. gm_phy_write(hw, port, 0x18, 0xa204);
  537. gm_phy_write(hw, port, 0x17, 0x2002);
  538. /* set page register to 0 */
  539. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  540. } else if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  541. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  542. /* apply workaround for integrated resistors calibration */
  543. gm_phy_write(hw, port, PHY_MARV_PAGE_ADDR, 17);
  544. gm_phy_write(hw, port, PHY_MARV_PAGE_DATA, 0x3f60);
  545. } else if (hw->chip_id != CHIP_ID_YUKON_EX &&
  546. hw->chip_id < CHIP_ID_YUKON_SUPR) {
  547. /* no effect on Yukon-XL */
  548. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  549. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  550. /* turn on 100 Mbps LED (LED_LINK100) */
  551. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  552. }
  553. if (ledover)
  554. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  555. }
  556. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  557. if (sky2->autoneg == AUTONEG_ENABLE)
  558. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  559. else
  560. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  561. }
  562. static const u32 phy_power[] = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  563. static const u32 coma_mode[] = { PCI_Y2_PHY1_COMA, PCI_Y2_PHY2_COMA };
  564. static void sky2_phy_power_up(struct sky2_hw *hw, unsigned port)
  565. {
  566. u32 reg1;
  567. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  568. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  569. reg1 &= ~phy_power[port];
  570. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  571. reg1 |= coma_mode[port];
  572. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  573. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  574. sky2_pci_read32(hw, PCI_DEV_REG1);
  575. }
  576. static void sky2_phy_power_down(struct sky2_hw *hw, unsigned port)
  577. {
  578. u32 reg1;
  579. u16 ctrl;
  580. /* release GPHY Control reset */
  581. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  582. /* release GMAC reset */
  583. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  584. if (hw->flags & SKY2_HW_NEWER_PHY) {
  585. /* select page 2 to access MAC control register */
  586. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  587. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  588. /* allow GMII Power Down */
  589. ctrl &= ~PHY_M_MAC_GMIF_PUP;
  590. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  591. /* set page register back to 0 */
  592. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  593. }
  594. /* setup General Purpose Control Register */
  595. gma_write16(hw, port, GM_GP_CTRL,
  596. GM_GPCR_FL_PASS | GM_GPCR_SPEED_100 | GM_GPCR_AU_ALL_DIS);
  597. if (hw->chip_id != CHIP_ID_YUKON_EC) {
  598. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  599. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  600. /* enable Power Down */
  601. ctrl |= PHY_M_PC_POW_D_ENA;
  602. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  603. }
  604. /* set IEEE compatible Power Down Mode (dev. #4.99) */
  605. gm_phy_write(hw, port, PHY_MARV_CTRL, PHY_CT_PDOWN);
  606. }
  607. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  608. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  609. reg1 |= phy_power[port]; /* set PHY to PowerDown/COMA Mode */
  610. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  611. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  612. }
  613. /* Force a renegotiation */
  614. static void sky2_phy_reinit(struct sky2_port *sky2)
  615. {
  616. spin_lock_bh(&sky2->phy_lock);
  617. sky2_phy_init(sky2->hw, sky2->port);
  618. spin_unlock_bh(&sky2->phy_lock);
  619. }
  620. /* Put device in state to listen for Wake On Lan */
  621. static void sky2_wol_init(struct sky2_port *sky2)
  622. {
  623. struct sky2_hw *hw = sky2->hw;
  624. unsigned port = sky2->port;
  625. enum flow_control save_mode;
  626. u16 ctrl;
  627. u32 reg1;
  628. /* Bring hardware out of reset */
  629. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  630. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  631. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  632. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  633. /* Force to 10/100
  634. * sky2_reset will re-enable on resume
  635. */
  636. save_mode = sky2->flow_mode;
  637. ctrl = sky2->advertising;
  638. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  639. sky2->flow_mode = FC_NONE;
  640. spin_lock_bh(&sky2->phy_lock);
  641. sky2_phy_power_up(hw, port);
  642. sky2_phy_init(hw, port);
  643. spin_unlock_bh(&sky2->phy_lock);
  644. sky2->flow_mode = save_mode;
  645. sky2->advertising = ctrl;
  646. /* Set GMAC to no flow control and auto update for speed/duplex */
  647. gma_write16(hw, port, GM_GP_CTRL,
  648. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  649. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  650. /* Set WOL address */
  651. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  652. sky2->netdev->dev_addr, ETH_ALEN);
  653. /* Turn on appropriate WOL control bits */
  654. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  655. ctrl = 0;
  656. if (sky2->wol & WAKE_PHY)
  657. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  658. else
  659. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  660. if (sky2->wol & WAKE_MAGIC)
  661. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  662. else
  663. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  664. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  665. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  666. /* Turn on legacy PCI-Express PME mode */
  667. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  668. reg1 |= PCI_Y2_PME_LEGACY;
  669. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  670. /* block receiver */
  671. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  672. }
  673. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  674. {
  675. struct net_device *dev = hw->dev[port];
  676. if ( (hw->chip_id == CHIP_ID_YUKON_EX &&
  677. hw->chip_rev != CHIP_REV_YU_EX_A0) ||
  678. hw->chip_id == CHIP_ID_YUKON_FE_P ||
  679. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  680. /* Yukon-Extreme B0 and further Extreme devices */
  681. /* enable Store & Forward mode for TX */
  682. if (dev->mtu <= ETH_DATA_LEN)
  683. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  684. TX_JUMBO_DIS | TX_STFW_ENA);
  685. else
  686. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  687. TX_JUMBO_ENA| TX_STFW_ENA);
  688. } else {
  689. if (dev->mtu <= ETH_DATA_LEN)
  690. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_ENA);
  691. else {
  692. /* set Tx GMAC FIFO Almost Empty Threshold */
  693. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  694. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  695. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  696. /* Can't do offload because of lack of store/forward */
  697. dev->features &= ~(NETIF_F_TSO | NETIF_F_SG | NETIF_F_ALL_CSUM);
  698. }
  699. }
  700. }
  701. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  702. {
  703. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  704. u16 reg;
  705. u32 rx_reg;
  706. int i;
  707. const u8 *addr = hw->dev[port]->dev_addr;
  708. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  709. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  710. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  711. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  712. /* WA DEV_472 -- looks like crossed wires on port 2 */
  713. /* clear GMAC 1 Control reset */
  714. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  715. do {
  716. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  717. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  718. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  719. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  720. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  721. }
  722. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  723. /* Enable Transmit FIFO Underrun */
  724. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  725. spin_lock_bh(&sky2->phy_lock);
  726. sky2_phy_power_up(hw, port);
  727. sky2_phy_init(hw, port);
  728. spin_unlock_bh(&sky2->phy_lock);
  729. /* MIB clear */
  730. reg = gma_read16(hw, port, GM_PHY_ADDR);
  731. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  732. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  733. gma_read16(hw, port, i);
  734. gma_write16(hw, port, GM_PHY_ADDR, reg);
  735. /* transmit control */
  736. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  737. /* receive control reg: unicast + multicast + no FCS */
  738. gma_write16(hw, port, GM_RX_CTRL,
  739. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  740. /* transmit flow control */
  741. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  742. /* transmit parameter */
  743. gma_write16(hw, port, GM_TX_PARAM,
  744. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  745. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  746. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  747. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  748. /* serial mode register */
  749. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  750. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  751. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  752. reg |= GM_SMOD_JUMBO_ENA;
  753. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  754. /* virtual address for data */
  755. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  756. /* physical address: used for pause frames */
  757. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  758. /* ignore counter overflows */
  759. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  760. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  761. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  762. /* Configure Rx MAC FIFO */
  763. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  764. rx_reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  765. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  766. hw->chip_id == CHIP_ID_YUKON_FE_P)
  767. rx_reg |= GMF_RX_OVER_ON;
  768. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), rx_reg);
  769. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  770. /* Hardware errata - clear flush mask */
  771. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), 0);
  772. } else {
  773. /* Flush Rx MAC FIFO on any flow control or error */
  774. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  775. }
  776. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  777. reg = RX_GMF_FL_THR_DEF + 1;
  778. /* Another magic mystery workaround from sk98lin */
  779. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  780. hw->chip_rev == CHIP_REV_YU_FE2_A0)
  781. reg = 0x178;
  782. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), reg);
  783. /* Configure Tx MAC FIFO */
  784. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  785. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  786. /* On chips without ram buffer, pause is controled by MAC level */
  787. if (!(hw->flags & SKY2_HW_RAM_BUFFER)) {
  788. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  789. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  790. sky2_set_tx_stfwd(hw, port);
  791. }
  792. if (hw->chip_id == CHIP_ID_YUKON_FE_P &&
  793. hw->chip_rev == CHIP_REV_YU_FE2_A0) {
  794. /* disable dynamic watermark */
  795. reg = sky2_read16(hw, SK_REG(port, TX_GMF_EA));
  796. reg &= ~TX_DYN_WM_ENA;
  797. sky2_write16(hw, SK_REG(port, TX_GMF_EA), reg);
  798. }
  799. }
  800. /* Assign Ram Buffer allocation to queue */
  801. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  802. {
  803. u32 end;
  804. /* convert from K bytes to qwords used for hw register */
  805. start *= 1024/8;
  806. space *= 1024/8;
  807. end = start + space - 1;
  808. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  809. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  810. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  811. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  812. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  813. if (q == Q_R1 || q == Q_R2) {
  814. u32 tp = space - space/4;
  815. /* On receive queue's set the thresholds
  816. * give receiver priority when > 3/4 full
  817. * send pause when down to 2K
  818. */
  819. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  820. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  821. tp = space - 2048/8;
  822. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  823. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  824. } else {
  825. /* Enable store & forward on Tx queue's because
  826. * Tx FIFO is only 1K on Yukon
  827. */
  828. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  829. }
  830. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  831. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  832. }
  833. /* Setup Bus Memory Interface */
  834. static void sky2_qset(struct sky2_hw *hw, u16 q)
  835. {
  836. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  837. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  838. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  839. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  840. }
  841. /* Setup prefetch unit registers. This is the interface between
  842. * hardware and driver list elements
  843. */
  844. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  845. u64 addr, u32 last)
  846. {
  847. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  848. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  849. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  850. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  851. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  852. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  853. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  854. }
  855. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  856. {
  857. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  858. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  859. le->ctrl = 0;
  860. return le;
  861. }
  862. static void tx_init(struct sky2_port *sky2)
  863. {
  864. struct sky2_tx_le *le;
  865. sky2->tx_prod = sky2->tx_cons = 0;
  866. sky2->tx_tcpsum = 0;
  867. sky2->tx_last_mss = 0;
  868. le = get_tx_le(sky2);
  869. le->addr = 0;
  870. le->opcode = OP_ADDR64 | HW_OWNER;
  871. }
  872. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  873. struct sky2_tx_le *le)
  874. {
  875. return sky2->tx_ring + (le - sky2->tx_le);
  876. }
  877. /* Update chip's next pointer */
  878. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  879. {
  880. /* Make sure write' to descriptors are complete before we tell hardware */
  881. wmb();
  882. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  883. /* Synchronize I/O on since next processor may write to tail */
  884. mmiowb();
  885. }
  886. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  887. {
  888. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  889. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  890. le->ctrl = 0;
  891. return le;
  892. }
  893. /* Build description to hardware for one receive segment */
  894. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  895. dma_addr_t map, unsigned len)
  896. {
  897. struct sky2_rx_le *le;
  898. if (sizeof(dma_addr_t) > sizeof(u32)) {
  899. le = sky2_next_rx(sky2);
  900. le->addr = cpu_to_le32(upper_32_bits(map));
  901. le->opcode = OP_ADDR64 | HW_OWNER;
  902. }
  903. le = sky2_next_rx(sky2);
  904. le->addr = cpu_to_le32((u32) map);
  905. le->length = cpu_to_le16(len);
  906. le->opcode = op | HW_OWNER;
  907. }
  908. /* Build description to hardware for one possibly fragmented skb */
  909. static void sky2_rx_submit(struct sky2_port *sky2,
  910. const struct rx_ring_info *re)
  911. {
  912. int i;
  913. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  914. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  915. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  916. }
  917. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  918. unsigned size)
  919. {
  920. struct sk_buff *skb = re->skb;
  921. int i;
  922. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  923. pci_unmap_len_set(re, data_size, size);
  924. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  925. re->frag_addr[i] = pci_map_page(pdev,
  926. skb_shinfo(skb)->frags[i].page,
  927. skb_shinfo(skb)->frags[i].page_offset,
  928. skb_shinfo(skb)->frags[i].size,
  929. PCI_DMA_FROMDEVICE);
  930. }
  931. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  932. {
  933. struct sk_buff *skb = re->skb;
  934. int i;
  935. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  936. PCI_DMA_FROMDEVICE);
  937. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  938. pci_unmap_page(pdev, re->frag_addr[i],
  939. skb_shinfo(skb)->frags[i].size,
  940. PCI_DMA_FROMDEVICE);
  941. }
  942. /* Tell chip where to start receive checksum.
  943. * Actually has two checksums, but set both same to avoid possible byte
  944. * order problems.
  945. */
  946. static void rx_set_checksum(struct sky2_port *sky2)
  947. {
  948. struct sky2_rx_le *le = sky2_next_rx(sky2);
  949. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  950. le->ctrl = 0;
  951. le->opcode = OP_TCPSTART | HW_OWNER;
  952. sky2_write32(sky2->hw,
  953. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  954. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  955. }
  956. /*
  957. * The RX Stop command will not work for Yukon-2 if the BMU does not
  958. * reach the end of packet and since we can't make sure that we have
  959. * incoming data, we must reset the BMU while it is not doing a DMA
  960. * transfer. Since it is possible that the RX path is still active,
  961. * the RX RAM buffer will be stopped first, so any possible incoming
  962. * data will not trigger a DMA. After the RAM buffer is stopped, the
  963. * BMU is polled until any DMA in progress is ended and only then it
  964. * will be reset.
  965. */
  966. static void sky2_rx_stop(struct sky2_port *sky2)
  967. {
  968. struct sky2_hw *hw = sky2->hw;
  969. unsigned rxq = rxqaddr[sky2->port];
  970. int i;
  971. /* disable the RAM Buffer receive queue */
  972. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  973. for (i = 0; i < 0xffff; i++)
  974. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  975. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  976. goto stopped;
  977. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  978. sky2->netdev->name);
  979. stopped:
  980. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  981. /* reset the Rx prefetch unit */
  982. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  983. mmiowb();
  984. }
  985. /* Clean out receive buffer area, assumes receiver hardware stopped */
  986. static void sky2_rx_clean(struct sky2_port *sky2)
  987. {
  988. unsigned i;
  989. memset(sky2->rx_le, 0, RX_LE_BYTES);
  990. for (i = 0; i < sky2->rx_pending; i++) {
  991. struct rx_ring_info *re = sky2->rx_ring + i;
  992. if (re->skb) {
  993. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  994. kfree_skb(re->skb);
  995. re->skb = NULL;
  996. }
  997. }
  998. }
  999. /* Basic MII support */
  1000. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1001. {
  1002. struct mii_ioctl_data *data = if_mii(ifr);
  1003. struct sky2_port *sky2 = netdev_priv(dev);
  1004. struct sky2_hw *hw = sky2->hw;
  1005. int err = -EOPNOTSUPP;
  1006. if (!netif_running(dev))
  1007. return -ENODEV; /* Phy still in reset */
  1008. switch (cmd) {
  1009. case SIOCGMIIPHY:
  1010. data->phy_id = PHY_ADDR_MARV;
  1011. /* fallthru */
  1012. case SIOCGMIIREG: {
  1013. u16 val = 0;
  1014. spin_lock_bh(&sky2->phy_lock);
  1015. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  1016. spin_unlock_bh(&sky2->phy_lock);
  1017. data->val_out = val;
  1018. break;
  1019. }
  1020. case SIOCSMIIREG:
  1021. if (!capable(CAP_NET_ADMIN))
  1022. return -EPERM;
  1023. spin_lock_bh(&sky2->phy_lock);
  1024. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  1025. data->val_in);
  1026. spin_unlock_bh(&sky2->phy_lock);
  1027. break;
  1028. }
  1029. return err;
  1030. }
  1031. #ifdef SKY2_VLAN_TAG_USED
  1032. static void sky2_set_vlan_mode(struct sky2_hw *hw, u16 port, bool onoff)
  1033. {
  1034. if (onoff) {
  1035. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1036. RX_VLAN_STRIP_ON);
  1037. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1038. TX_VLAN_TAG_ON);
  1039. } else {
  1040. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  1041. RX_VLAN_STRIP_OFF);
  1042. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  1043. TX_VLAN_TAG_OFF);
  1044. }
  1045. }
  1046. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  1047. {
  1048. struct sky2_port *sky2 = netdev_priv(dev);
  1049. struct sky2_hw *hw = sky2->hw;
  1050. u16 port = sky2->port;
  1051. netif_tx_lock_bh(dev);
  1052. napi_disable(&hw->napi);
  1053. sky2->vlgrp = grp;
  1054. sky2_set_vlan_mode(hw, port, grp != NULL);
  1055. sky2_read32(hw, B0_Y2_SP_LISR);
  1056. napi_enable(&hw->napi);
  1057. netif_tx_unlock_bh(dev);
  1058. }
  1059. #endif
  1060. /*
  1061. * Allocate an skb for receiving. If the MTU is large enough
  1062. * make the skb non-linear with a fragment list of pages.
  1063. */
  1064. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  1065. {
  1066. struct sk_buff *skb;
  1067. int i;
  1068. if (sky2->hw->flags & SKY2_HW_RAM_BUFFER) {
  1069. unsigned char *start;
  1070. /*
  1071. * Workaround for a bug in FIFO that cause hang
  1072. * if the FIFO if the receive buffer is not 64 byte aligned.
  1073. * The buffer returned from netdev_alloc_skb is
  1074. * aligned except if slab debugging is enabled.
  1075. */
  1076. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + 8);
  1077. if (!skb)
  1078. goto nomem;
  1079. start = PTR_ALIGN(skb->data, 8);
  1080. skb_reserve(skb, start - skb->data);
  1081. } else {
  1082. skb = netdev_alloc_skb(sky2->netdev,
  1083. sky2->rx_data_size + NET_IP_ALIGN);
  1084. if (!skb)
  1085. goto nomem;
  1086. skb_reserve(skb, NET_IP_ALIGN);
  1087. }
  1088. for (i = 0; i < sky2->rx_nfrags; i++) {
  1089. struct page *page = alloc_page(GFP_ATOMIC);
  1090. if (!page)
  1091. goto free_partial;
  1092. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  1093. }
  1094. return skb;
  1095. free_partial:
  1096. kfree_skb(skb);
  1097. nomem:
  1098. return NULL;
  1099. }
  1100. static inline void sky2_rx_update(struct sky2_port *sky2, unsigned rxq)
  1101. {
  1102. sky2_put_idx(sky2->hw, rxq, sky2->rx_put);
  1103. }
  1104. /*
  1105. * Allocate and setup receiver buffer pool.
  1106. * Normal case this ends up creating one list element for skb
  1107. * in the receive ring. Worst case if using large MTU and each
  1108. * allocation falls on a different 64 bit region, that results
  1109. * in 6 list elements per ring entry.
  1110. * One element is used for checksum enable/disable, and one
  1111. * extra to avoid wrap.
  1112. */
  1113. static int sky2_rx_start(struct sky2_port *sky2)
  1114. {
  1115. struct sky2_hw *hw = sky2->hw;
  1116. struct rx_ring_info *re;
  1117. unsigned rxq = rxqaddr[sky2->port];
  1118. unsigned i, size, thresh;
  1119. sky2->rx_put = sky2->rx_next = 0;
  1120. sky2_qset(hw, rxq);
  1121. /* On PCI express lowering the watermark gives better performance */
  1122. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  1123. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  1124. /* These chips have no ram buffer?
  1125. * MAC Rx RAM Read is controlled by hardware */
  1126. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  1127. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  1128. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  1129. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  1130. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  1131. if (!(hw->flags & SKY2_HW_NEW_LE))
  1132. rx_set_checksum(sky2);
  1133. /* Space needed for frame data + headers rounded up */
  1134. size = roundup(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8);
  1135. /* Stopping point for hardware truncation */
  1136. thresh = (size - 8) / sizeof(u32);
  1137. sky2->rx_nfrags = size >> PAGE_SHIFT;
  1138. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  1139. /* Compute residue after pages */
  1140. size -= sky2->rx_nfrags << PAGE_SHIFT;
  1141. /* Optimize to handle small packets and headers */
  1142. if (size < copybreak)
  1143. size = copybreak;
  1144. if (size < ETH_HLEN)
  1145. size = ETH_HLEN;
  1146. sky2->rx_data_size = size;
  1147. /* Fill Rx ring */
  1148. for (i = 0; i < sky2->rx_pending; i++) {
  1149. re = sky2->rx_ring + i;
  1150. re->skb = sky2_rx_alloc(sky2);
  1151. if (!re->skb)
  1152. goto nomem;
  1153. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  1154. sky2_rx_submit(sky2, re);
  1155. }
  1156. /*
  1157. * The receiver hangs if it receives frames larger than the
  1158. * packet buffer. As a workaround, truncate oversize frames, but
  1159. * the register is limited to 9 bits, so if you do frames > 2052
  1160. * you better get the MTU right!
  1161. */
  1162. if (thresh > 0x1ff)
  1163. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  1164. else {
  1165. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1166. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1167. }
  1168. /* Tell chip about available buffers */
  1169. sky2_rx_update(sky2, rxq);
  1170. return 0;
  1171. nomem:
  1172. sky2_rx_clean(sky2);
  1173. return -ENOMEM;
  1174. }
  1175. /* Bring up network interface. */
  1176. static int sky2_up(struct net_device *dev)
  1177. {
  1178. struct sky2_port *sky2 = netdev_priv(dev);
  1179. struct sky2_hw *hw = sky2->hw;
  1180. unsigned port = sky2->port;
  1181. u32 imask, ramsize;
  1182. int cap, err = -ENOMEM;
  1183. struct net_device *otherdev = hw->dev[sky2->port^1];
  1184. /*
  1185. * On dual port PCI-X card, there is an problem where status
  1186. * can be received out of order due to split transactions
  1187. */
  1188. if (otherdev && netif_running(otherdev) &&
  1189. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1190. u16 cmd;
  1191. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1192. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1193. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1194. }
  1195. if (netif_msg_ifup(sky2))
  1196. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1197. netif_carrier_off(dev);
  1198. /* must be power of 2 */
  1199. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1200. TX_RING_SIZE *
  1201. sizeof(struct sky2_tx_le),
  1202. &sky2->tx_le_map);
  1203. if (!sky2->tx_le)
  1204. goto err_out;
  1205. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1206. GFP_KERNEL);
  1207. if (!sky2->tx_ring)
  1208. goto err_out;
  1209. tx_init(sky2);
  1210. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1211. &sky2->rx_le_map);
  1212. if (!sky2->rx_le)
  1213. goto err_out;
  1214. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1215. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1216. GFP_KERNEL);
  1217. if (!sky2->rx_ring)
  1218. goto err_out;
  1219. sky2_mac_init(hw, port);
  1220. /* Register is number of 4K blocks on internal RAM buffer. */
  1221. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1222. if (ramsize > 0) {
  1223. u32 rxspace;
  1224. hw->flags |= SKY2_HW_RAM_BUFFER;
  1225. pr_debug(PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1226. if (ramsize < 16)
  1227. rxspace = ramsize / 2;
  1228. else
  1229. rxspace = 8 + (2*(ramsize - 16))/3;
  1230. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1231. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1232. /* Make sure SyncQ is disabled */
  1233. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1234. RB_RST_SET);
  1235. }
  1236. sky2_qset(hw, txqaddr[port]);
  1237. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1238. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1239. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1240. /* Set almost empty threshold */
  1241. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1242. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1243. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1244. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1245. TX_RING_SIZE - 1);
  1246. #ifdef SKY2_VLAN_TAG_USED
  1247. sky2_set_vlan_mode(hw, port, sky2->vlgrp != NULL);
  1248. #endif
  1249. err = sky2_rx_start(sky2);
  1250. if (err)
  1251. goto err_out;
  1252. /* Enable interrupts from phy/mac for port */
  1253. imask = sky2_read32(hw, B0_IMSK);
  1254. imask |= portirq_msk[port];
  1255. sky2_write32(hw, B0_IMSK, imask);
  1256. sky2_set_multicast(dev);
  1257. return 0;
  1258. err_out:
  1259. if (sky2->rx_le) {
  1260. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1261. sky2->rx_le, sky2->rx_le_map);
  1262. sky2->rx_le = NULL;
  1263. }
  1264. if (sky2->tx_le) {
  1265. pci_free_consistent(hw->pdev,
  1266. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1267. sky2->tx_le, sky2->tx_le_map);
  1268. sky2->tx_le = NULL;
  1269. }
  1270. kfree(sky2->tx_ring);
  1271. kfree(sky2->rx_ring);
  1272. sky2->tx_ring = NULL;
  1273. sky2->rx_ring = NULL;
  1274. return err;
  1275. }
  1276. /* Modular subtraction in ring */
  1277. static inline int tx_dist(unsigned tail, unsigned head)
  1278. {
  1279. return (head - tail) & (TX_RING_SIZE - 1);
  1280. }
  1281. /* Number of list elements available for next tx */
  1282. static inline int tx_avail(const struct sky2_port *sky2)
  1283. {
  1284. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1285. }
  1286. /* Estimate of number of transmit list elements required */
  1287. static unsigned tx_le_req(const struct sk_buff *skb)
  1288. {
  1289. unsigned count;
  1290. count = sizeof(dma_addr_t) / sizeof(u32);
  1291. count += skb_shinfo(skb)->nr_frags * count;
  1292. if (skb_is_gso(skb))
  1293. ++count;
  1294. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1295. ++count;
  1296. return count;
  1297. }
  1298. /*
  1299. * Put one packet in ring for transmit.
  1300. * A single packet can generate multiple list elements, and
  1301. * the number of ring elements will probably be less than the number
  1302. * of list elements used.
  1303. */
  1304. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1305. {
  1306. struct sky2_port *sky2 = netdev_priv(dev);
  1307. struct sky2_hw *hw = sky2->hw;
  1308. struct sky2_tx_le *le = NULL;
  1309. struct tx_ring_info *re;
  1310. unsigned i, len;
  1311. dma_addr_t mapping;
  1312. u16 mss;
  1313. u8 ctrl;
  1314. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1315. return NETDEV_TX_BUSY;
  1316. if (unlikely(netif_msg_tx_queued(sky2)))
  1317. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1318. dev->name, sky2->tx_prod, skb->len);
  1319. len = skb_headlen(skb);
  1320. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1321. /* Send high bits if needed */
  1322. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1323. le = get_tx_le(sky2);
  1324. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1325. le->opcode = OP_ADDR64 | HW_OWNER;
  1326. }
  1327. /* Check for TCP Segmentation Offload */
  1328. mss = skb_shinfo(skb)->gso_size;
  1329. if (mss != 0) {
  1330. if (!(hw->flags & SKY2_HW_NEW_LE))
  1331. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1332. if (mss != sky2->tx_last_mss) {
  1333. le = get_tx_le(sky2);
  1334. le->addr = cpu_to_le32(mss);
  1335. if (hw->flags & SKY2_HW_NEW_LE)
  1336. le->opcode = OP_MSS | HW_OWNER;
  1337. else
  1338. le->opcode = OP_LRGLEN | HW_OWNER;
  1339. sky2->tx_last_mss = mss;
  1340. }
  1341. }
  1342. ctrl = 0;
  1343. #ifdef SKY2_VLAN_TAG_USED
  1344. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1345. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1346. if (!le) {
  1347. le = get_tx_le(sky2);
  1348. le->addr = 0;
  1349. le->opcode = OP_VLAN|HW_OWNER;
  1350. } else
  1351. le->opcode |= OP_VLAN;
  1352. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1353. ctrl |= INS_VLAN;
  1354. }
  1355. #endif
  1356. /* Handle TCP checksum offload */
  1357. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1358. /* On Yukon EX (some versions) encoding change. */
  1359. if (hw->flags & SKY2_HW_AUTO_TX_SUM)
  1360. ctrl |= CALSUM; /* auto checksum */
  1361. else {
  1362. const unsigned offset = skb_transport_offset(skb);
  1363. u32 tcpsum;
  1364. tcpsum = offset << 16; /* sum start */
  1365. tcpsum |= offset + skb->csum_offset; /* sum write */
  1366. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1367. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1368. ctrl |= UDPTCP;
  1369. if (tcpsum != sky2->tx_tcpsum) {
  1370. sky2->tx_tcpsum = tcpsum;
  1371. le = get_tx_le(sky2);
  1372. le->addr = cpu_to_le32(tcpsum);
  1373. le->length = 0; /* initial checksum value */
  1374. le->ctrl = 1; /* one packet */
  1375. le->opcode = OP_TCPLISW | HW_OWNER;
  1376. }
  1377. }
  1378. }
  1379. le = get_tx_le(sky2);
  1380. le->addr = cpu_to_le32((u32) mapping);
  1381. le->length = cpu_to_le16(len);
  1382. le->ctrl = ctrl;
  1383. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1384. re = tx_le_re(sky2, le);
  1385. re->skb = skb;
  1386. pci_unmap_addr_set(re, mapaddr, mapping);
  1387. pci_unmap_len_set(re, maplen, len);
  1388. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1389. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1390. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1391. frag->size, PCI_DMA_TODEVICE);
  1392. if (sizeof(dma_addr_t) > sizeof(u32)) {
  1393. le = get_tx_le(sky2);
  1394. le->addr = cpu_to_le32(upper_32_bits(mapping));
  1395. le->ctrl = 0;
  1396. le->opcode = OP_ADDR64 | HW_OWNER;
  1397. }
  1398. le = get_tx_le(sky2);
  1399. le->addr = cpu_to_le32((u32) mapping);
  1400. le->length = cpu_to_le16(frag->size);
  1401. le->ctrl = ctrl;
  1402. le->opcode = OP_BUFFER | HW_OWNER;
  1403. re = tx_le_re(sky2, le);
  1404. re->skb = skb;
  1405. pci_unmap_addr_set(re, mapaddr, mapping);
  1406. pci_unmap_len_set(re, maplen, frag->size);
  1407. }
  1408. le->ctrl |= EOP;
  1409. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1410. netif_stop_queue(dev);
  1411. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1412. dev->trans_start = jiffies;
  1413. return NETDEV_TX_OK;
  1414. }
  1415. /*
  1416. * Free ring elements from starting at tx_cons until "done"
  1417. *
  1418. * NB: the hardware will tell us about partial completion of multi-part
  1419. * buffers so make sure not to free skb to early.
  1420. */
  1421. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1422. {
  1423. struct net_device *dev = sky2->netdev;
  1424. struct pci_dev *pdev = sky2->hw->pdev;
  1425. unsigned idx;
  1426. BUG_ON(done >= TX_RING_SIZE);
  1427. for (idx = sky2->tx_cons; idx != done;
  1428. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1429. struct sky2_tx_le *le = sky2->tx_le + idx;
  1430. struct tx_ring_info *re = sky2->tx_ring + idx;
  1431. switch(le->opcode & ~HW_OWNER) {
  1432. case OP_LARGESEND:
  1433. case OP_PACKET:
  1434. pci_unmap_single(pdev,
  1435. pci_unmap_addr(re, mapaddr),
  1436. pci_unmap_len(re, maplen),
  1437. PCI_DMA_TODEVICE);
  1438. break;
  1439. case OP_BUFFER:
  1440. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1441. pci_unmap_len(re, maplen),
  1442. PCI_DMA_TODEVICE);
  1443. break;
  1444. }
  1445. if (le->ctrl & EOP) {
  1446. if (unlikely(netif_msg_tx_done(sky2)))
  1447. printk(KERN_DEBUG "%s: tx done %u\n",
  1448. dev->name, idx);
  1449. dev->stats.tx_packets++;
  1450. dev->stats.tx_bytes += re->skb->len;
  1451. dev_kfree_skb_any(re->skb);
  1452. sky2->tx_next = RING_NEXT(idx, TX_RING_SIZE);
  1453. }
  1454. }
  1455. sky2->tx_cons = idx;
  1456. smp_mb();
  1457. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1458. netif_wake_queue(dev);
  1459. }
  1460. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1461. static void sky2_tx_clean(struct net_device *dev)
  1462. {
  1463. struct sky2_port *sky2 = netdev_priv(dev);
  1464. netif_tx_lock_bh(dev);
  1465. sky2_tx_complete(sky2, sky2->tx_prod);
  1466. netif_tx_unlock_bh(dev);
  1467. }
  1468. /* Network shutdown */
  1469. static int sky2_down(struct net_device *dev)
  1470. {
  1471. struct sky2_port *sky2 = netdev_priv(dev);
  1472. struct sky2_hw *hw = sky2->hw;
  1473. unsigned port = sky2->port;
  1474. u16 ctrl;
  1475. u32 imask;
  1476. /* Never really got started! */
  1477. if (!sky2->tx_le)
  1478. return 0;
  1479. if (netif_msg_ifdown(sky2))
  1480. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1481. /* Stop more packets from being queued */
  1482. netif_stop_queue(dev);
  1483. /* Disable port IRQ */
  1484. imask = sky2_read32(hw, B0_IMSK);
  1485. imask &= ~portirq_msk[port];
  1486. sky2_write32(hw, B0_IMSK, imask);
  1487. synchronize_irq(hw->pdev->irq);
  1488. sky2_gmac_reset(hw, port);
  1489. /* Stop transmitter */
  1490. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1491. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1492. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1493. RB_RST_SET | RB_DIS_OP_MD);
  1494. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1495. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1496. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1497. /* Make sure no packets are pending */
  1498. napi_synchronize(&hw->napi);
  1499. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1500. /* Workaround shared GMAC reset */
  1501. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1502. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1503. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1504. /* Disable Force Sync bit and Enable Alloc bit */
  1505. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1506. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1507. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1508. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1509. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1510. /* Reset the PCI FIFO of the async Tx queue */
  1511. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1512. BMU_RST_SET | BMU_FIFO_RST);
  1513. /* Reset the Tx prefetch units */
  1514. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1515. PREF_UNIT_RST_SET);
  1516. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1517. sky2_rx_stop(sky2);
  1518. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1519. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1520. sky2_phy_power_down(hw, port);
  1521. netif_carrier_off(dev);
  1522. /* turn off LED's */
  1523. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1524. sky2_tx_clean(dev);
  1525. sky2_rx_clean(sky2);
  1526. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1527. sky2->rx_le, sky2->rx_le_map);
  1528. kfree(sky2->rx_ring);
  1529. pci_free_consistent(hw->pdev,
  1530. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1531. sky2->tx_le, sky2->tx_le_map);
  1532. kfree(sky2->tx_ring);
  1533. sky2->tx_le = NULL;
  1534. sky2->rx_le = NULL;
  1535. sky2->rx_ring = NULL;
  1536. sky2->tx_ring = NULL;
  1537. return 0;
  1538. }
  1539. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1540. {
  1541. if (hw->flags & SKY2_HW_FIBRE_PHY)
  1542. return SPEED_1000;
  1543. if (!(hw->flags & SKY2_HW_GIGABIT)) {
  1544. if (aux & PHY_M_PS_SPEED_100)
  1545. return SPEED_100;
  1546. else
  1547. return SPEED_10;
  1548. }
  1549. switch (aux & PHY_M_PS_SPEED_MSK) {
  1550. case PHY_M_PS_SPEED_1000:
  1551. return SPEED_1000;
  1552. case PHY_M_PS_SPEED_100:
  1553. return SPEED_100;
  1554. default:
  1555. return SPEED_10;
  1556. }
  1557. }
  1558. static void sky2_link_up(struct sky2_port *sky2)
  1559. {
  1560. struct sky2_hw *hw = sky2->hw;
  1561. unsigned port = sky2->port;
  1562. u16 reg;
  1563. static const char *fc_name[] = {
  1564. [FC_NONE] = "none",
  1565. [FC_TX] = "tx",
  1566. [FC_RX] = "rx",
  1567. [FC_BOTH] = "both",
  1568. };
  1569. /* enable Rx/Tx */
  1570. reg = gma_read16(hw, port, GM_GP_CTRL);
  1571. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1572. gma_write16(hw, port, GM_GP_CTRL, reg);
  1573. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1574. netif_carrier_on(sky2->netdev);
  1575. mod_timer(&hw->watchdog_timer, jiffies + 1);
  1576. /* Turn on link LED */
  1577. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1578. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1579. if (netif_msg_link(sky2))
  1580. printk(KERN_INFO PFX
  1581. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1582. sky2->netdev->name, sky2->speed,
  1583. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1584. fc_name[sky2->flow_status]);
  1585. }
  1586. static void sky2_link_down(struct sky2_port *sky2)
  1587. {
  1588. struct sky2_hw *hw = sky2->hw;
  1589. unsigned port = sky2->port;
  1590. u16 reg;
  1591. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1592. reg = gma_read16(hw, port, GM_GP_CTRL);
  1593. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1594. gma_write16(hw, port, GM_GP_CTRL, reg);
  1595. netif_carrier_off(sky2->netdev);
  1596. /* Turn on link LED */
  1597. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1598. if (netif_msg_link(sky2))
  1599. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1600. sky2_phy_init(hw, port);
  1601. }
  1602. static enum flow_control sky2_flow(int rx, int tx)
  1603. {
  1604. if (rx)
  1605. return tx ? FC_BOTH : FC_RX;
  1606. else
  1607. return tx ? FC_TX : FC_NONE;
  1608. }
  1609. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1610. {
  1611. struct sky2_hw *hw = sky2->hw;
  1612. unsigned port = sky2->port;
  1613. u16 advert, lpa;
  1614. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1615. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1616. if (lpa & PHY_M_AN_RF) {
  1617. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1618. return -1;
  1619. }
  1620. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1621. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1622. sky2->netdev->name);
  1623. return -1;
  1624. }
  1625. sky2->speed = sky2_phy_speed(hw, aux);
  1626. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1627. /* Since the pause result bits seem to in different positions on
  1628. * different chips. look at registers.
  1629. */
  1630. if (hw->flags & SKY2_HW_FIBRE_PHY) {
  1631. /* Shift for bits in fiber PHY */
  1632. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1633. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1634. if (advert & ADVERTISE_1000XPAUSE)
  1635. advert |= ADVERTISE_PAUSE_CAP;
  1636. if (advert & ADVERTISE_1000XPSE_ASYM)
  1637. advert |= ADVERTISE_PAUSE_ASYM;
  1638. if (lpa & LPA_1000XPAUSE)
  1639. lpa |= LPA_PAUSE_CAP;
  1640. if (lpa & LPA_1000XPAUSE_ASYM)
  1641. lpa |= LPA_PAUSE_ASYM;
  1642. }
  1643. sky2->flow_status = FC_NONE;
  1644. if (advert & ADVERTISE_PAUSE_CAP) {
  1645. if (lpa & LPA_PAUSE_CAP)
  1646. sky2->flow_status = FC_BOTH;
  1647. else if (advert & ADVERTISE_PAUSE_ASYM)
  1648. sky2->flow_status = FC_RX;
  1649. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1650. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1651. sky2->flow_status = FC_TX;
  1652. }
  1653. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1654. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1655. sky2->flow_status = FC_NONE;
  1656. if (sky2->flow_status & FC_TX)
  1657. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1658. else
  1659. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1660. return 0;
  1661. }
  1662. /* Interrupt from PHY */
  1663. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1664. {
  1665. struct net_device *dev = hw->dev[port];
  1666. struct sky2_port *sky2 = netdev_priv(dev);
  1667. u16 istatus, phystat;
  1668. if (!netif_running(dev))
  1669. return;
  1670. spin_lock(&sky2->phy_lock);
  1671. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1672. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1673. if (netif_msg_intr(sky2))
  1674. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1675. sky2->netdev->name, istatus, phystat);
  1676. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1677. if (sky2_autoneg_done(sky2, phystat) == 0)
  1678. sky2_link_up(sky2);
  1679. goto out;
  1680. }
  1681. if (istatus & PHY_M_IS_LSP_CHANGE)
  1682. sky2->speed = sky2_phy_speed(hw, phystat);
  1683. if (istatus & PHY_M_IS_DUP_CHANGE)
  1684. sky2->duplex =
  1685. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1686. if (istatus & PHY_M_IS_LST_CHANGE) {
  1687. if (phystat & PHY_M_PS_LINK_UP)
  1688. sky2_link_up(sky2);
  1689. else
  1690. sky2_link_down(sky2);
  1691. }
  1692. out:
  1693. spin_unlock(&sky2->phy_lock);
  1694. }
  1695. /* Transmit timeout is only called if we are running, carrier is up
  1696. * and tx queue is full (stopped).
  1697. */
  1698. static void sky2_tx_timeout(struct net_device *dev)
  1699. {
  1700. struct sky2_port *sky2 = netdev_priv(dev);
  1701. struct sky2_hw *hw = sky2->hw;
  1702. if (netif_msg_timer(sky2))
  1703. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1704. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1705. dev->name, sky2->tx_cons, sky2->tx_prod,
  1706. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1707. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1708. /* can't restart safely under softirq */
  1709. schedule_work(&hw->restart_work);
  1710. }
  1711. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1712. {
  1713. struct sky2_port *sky2 = netdev_priv(dev);
  1714. struct sky2_hw *hw = sky2->hw;
  1715. unsigned port = sky2->port;
  1716. int err;
  1717. u16 ctl, mode;
  1718. u32 imask;
  1719. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1720. return -EINVAL;
  1721. if (new_mtu > ETH_DATA_LEN &&
  1722. (hw->chip_id == CHIP_ID_YUKON_FE ||
  1723. hw->chip_id == CHIP_ID_YUKON_FE_P))
  1724. return -EINVAL;
  1725. if (!netif_running(dev)) {
  1726. dev->mtu = new_mtu;
  1727. return 0;
  1728. }
  1729. imask = sky2_read32(hw, B0_IMSK);
  1730. sky2_write32(hw, B0_IMSK, 0);
  1731. dev->trans_start = jiffies; /* prevent tx timeout */
  1732. netif_stop_queue(dev);
  1733. napi_disable(&hw->napi);
  1734. synchronize_irq(hw->pdev->irq);
  1735. if (!(hw->flags & SKY2_HW_RAM_BUFFER))
  1736. sky2_set_tx_stfwd(hw, port);
  1737. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1738. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1739. sky2_rx_stop(sky2);
  1740. sky2_rx_clean(sky2);
  1741. dev->mtu = new_mtu;
  1742. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1743. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1744. if (dev->mtu > ETH_DATA_LEN)
  1745. mode |= GM_SMOD_JUMBO_ENA;
  1746. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1747. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1748. err = sky2_rx_start(sky2);
  1749. sky2_write32(hw, B0_IMSK, imask);
  1750. sky2_read32(hw, B0_Y2_SP_LISR);
  1751. napi_enable(&hw->napi);
  1752. if (err)
  1753. dev_close(dev);
  1754. else {
  1755. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1756. netif_wake_queue(dev);
  1757. }
  1758. return err;
  1759. }
  1760. /* For small just reuse existing skb for next receive */
  1761. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1762. const struct rx_ring_info *re,
  1763. unsigned length)
  1764. {
  1765. struct sk_buff *skb;
  1766. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1767. if (likely(skb)) {
  1768. skb_reserve(skb, 2);
  1769. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1770. length, PCI_DMA_FROMDEVICE);
  1771. skb_copy_from_linear_data(re->skb, skb->data, length);
  1772. skb->ip_summed = re->skb->ip_summed;
  1773. skb->csum = re->skb->csum;
  1774. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1775. length, PCI_DMA_FROMDEVICE);
  1776. re->skb->ip_summed = CHECKSUM_NONE;
  1777. skb_put(skb, length);
  1778. }
  1779. return skb;
  1780. }
  1781. /* Adjust length of skb with fragments to match received data */
  1782. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1783. unsigned int length)
  1784. {
  1785. int i, num_frags;
  1786. unsigned int size;
  1787. /* put header into skb */
  1788. size = min(length, hdr_space);
  1789. skb->tail += size;
  1790. skb->len += size;
  1791. length -= size;
  1792. num_frags = skb_shinfo(skb)->nr_frags;
  1793. for (i = 0; i < num_frags; i++) {
  1794. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1795. if (length == 0) {
  1796. /* don't need this page */
  1797. __free_page(frag->page);
  1798. --skb_shinfo(skb)->nr_frags;
  1799. } else {
  1800. size = min(length, (unsigned) PAGE_SIZE);
  1801. frag->size = size;
  1802. skb->data_len += size;
  1803. skb->truesize += size;
  1804. skb->len += size;
  1805. length -= size;
  1806. }
  1807. }
  1808. }
  1809. /* Normal packet - take skb from ring element and put in a new one */
  1810. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1811. struct rx_ring_info *re,
  1812. unsigned int length)
  1813. {
  1814. struct sk_buff *skb, *nskb;
  1815. unsigned hdr_space = sky2->rx_data_size;
  1816. /* Don't be tricky about reusing pages (yet) */
  1817. nskb = sky2_rx_alloc(sky2);
  1818. if (unlikely(!nskb))
  1819. return NULL;
  1820. skb = re->skb;
  1821. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1822. prefetch(skb->data);
  1823. re->skb = nskb;
  1824. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1825. if (skb_shinfo(skb)->nr_frags)
  1826. skb_put_frags(skb, hdr_space, length);
  1827. else
  1828. skb_put(skb, length);
  1829. return skb;
  1830. }
  1831. /*
  1832. * Receive one packet.
  1833. * For larger packets, get new buffer.
  1834. */
  1835. static struct sk_buff *sky2_receive(struct net_device *dev,
  1836. u16 length, u32 status)
  1837. {
  1838. struct sky2_port *sky2 = netdev_priv(dev);
  1839. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1840. struct sk_buff *skb = NULL;
  1841. u16 count = (status & GMR_FS_LEN) >> 16;
  1842. #ifdef SKY2_VLAN_TAG_USED
  1843. /* Account for vlan tag */
  1844. if (sky2->vlgrp && (status & GMR_FS_VLAN))
  1845. count -= VLAN_HLEN;
  1846. #endif
  1847. if (unlikely(netif_msg_rx_status(sky2)))
  1848. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1849. dev->name, sky2->rx_next, status, length);
  1850. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1851. prefetch(sky2->rx_ring + sky2->rx_next);
  1852. /* This chip has hardware problems that generates bogus status.
  1853. * So do only marginal checking and expect higher level protocols
  1854. * to handle crap frames.
  1855. */
  1856. if (sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  1857. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0 &&
  1858. length != count)
  1859. goto okay;
  1860. if (status & GMR_FS_ANY_ERR)
  1861. goto error;
  1862. if (!(status & GMR_FS_RX_OK))
  1863. goto resubmit;
  1864. /* if length reported by DMA does not match PHY, packet was truncated */
  1865. if (length != count)
  1866. goto len_error;
  1867. okay:
  1868. if (length < copybreak)
  1869. skb = receive_copy(sky2, re, length);
  1870. else
  1871. skb = receive_new(sky2, re, length);
  1872. resubmit:
  1873. sky2_rx_submit(sky2, re);
  1874. return skb;
  1875. len_error:
  1876. /* Truncation of overlength packets
  1877. causes PHY length to not match MAC length */
  1878. ++dev->stats.rx_length_errors;
  1879. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1880. pr_info(PFX "%s: rx length error: status %#x length %d\n",
  1881. dev->name, status, length);
  1882. goto resubmit;
  1883. error:
  1884. ++dev->stats.rx_errors;
  1885. if (status & GMR_FS_RX_FF_OV) {
  1886. dev->stats.rx_over_errors++;
  1887. goto resubmit;
  1888. }
  1889. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1890. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1891. dev->name, status, length);
  1892. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1893. dev->stats.rx_length_errors++;
  1894. if (status & GMR_FS_FRAGMENT)
  1895. dev->stats.rx_frame_errors++;
  1896. if (status & GMR_FS_CRC_ERR)
  1897. dev->stats.rx_crc_errors++;
  1898. goto resubmit;
  1899. }
  1900. /* Transmit complete */
  1901. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1902. {
  1903. struct sky2_port *sky2 = netdev_priv(dev);
  1904. if (netif_running(dev)) {
  1905. netif_tx_lock(dev);
  1906. sky2_tx_complete(sky2, last);
  1907. netif_tx_unlock(dev);
  1908. }
  1909. }
  1910. /* Process status response ring */
  1911. static int sky2_status_intr(struct sky2_hw *hw, int to_do, u16 idx)
  1912. {
  1913. int work_done = 0;
  1914. unsigned rx[2] = { 0, 0 };
  1915. rmb();
  1916. do {
  1917. struct sky2_port *sky2;
  1918. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1919. unsigned port;
  1920. struct net_device *dev;
  1921. struct sk_buff *skb;
  1922. u32 status;
  1923. u16 length;
  1924. u8 opcode = le->opcode;
  1925. if (!(opcode & HW_OWNER))
  1926. break;
  1927. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1928. port = le->css & CSS_LINK_BIT;
  1929. dev = hw->dev[port];
  1930. sky2 = netdev_priv(dev);
  1931. length = le16_to_cpu(le->length);
  1932. status = le32_to_cpu(le->status);
  1933. le->opcode = 0;
  1934. switch (opcode & ~HW_OWNER) {
  1935. case OP_RXSTAT:
  1936. ++rx[port];
  1937. skb = sky2_receive(dev, length, status);
  1938. if (unlikely(!skb)) {
  1939. dev->stats.rx_dropped++;
  1940. break;
  1941. }
  1942. /* This chip reports checksum status differently */
  1943. if (hw->flags & SKY2_HW_NEW_LE) {
  1944. if (sky2->rx_csum &&
  1945. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1946. (le->css & CSS_TCPUDPCSOK))
  1947. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1948. else
  1949. skb->ip_summed = CHECKSUM_NONE;
  1950. }
  1951. skb->protocol = eth_type_trans(skb, dev);
  1952. dev->stats.rx_packets++;
  1953. dev->stats.rx_bytes += skb->len;
  1954. dev->last_rx = jiffies;
  1955. #ifdef SKY2_VLAN_TAG_USED
  1956. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1957. vlan_hwaccel_receive_skb(skb,
  1958. sky2->vlgrp,
  1959. be16_to_cpu(sky2->rx_tag));
  1960. } else
  1961. #endif
  1962. netif_receive_skb(skb);
  1963. /* Stop after net poll weight */
  1964. if (++work_done >= to_do)
  1965. goto exit_loop;
  1966. break;
  1967. #ifdef SKY2_VLAN_TAG_USED
  1968. case OP_RXVLAN:
  1969. sky2->rx_tag = length;
  1970. break;
  1971. case OP_RXCHKSVLAN:
  1972. sky2->rx_tag = length;
  1973. /* fall through */
  1974. #endif
  1975. case OP_RXCHKS:
  1976. if (!sky2->rx_csum)
  1977. break;
  1978. /* If this happens then driver assuming wrong format */
  1979. if (unlikely(hw->flags & SKY2_HW_NEW_LE)) {
  1980. if (net_ratelimit())
  1981. printk(KERN_NOTICE "%s: unexpected"
  1982. " checksum status\n",
  1983. dev->name);
  1984. break;
  1985. }
  1986. /* Both checksum counters are programmed to start at
  1987. * the same offset, so unless there is a problem they
  1988. * should match. This failure is an early indication that
  1989. * hardware receive checksumming won't work.
  1990. */
  1991. if (likely(status >> 16 == (status & 0xffff))) {
  1992. skb = sky2->rx_ring[sky2->rx_next].skb;
  1993. skb->ip_summed = CHECKSUM_COMPLETE;
  1994. skb->csum = status & 0xffff;
  1995. } else {
  1996. printk(KERN_NOTICE PFX "%s: hardware receive "
  1997. "checksum problem (status = %#x)\n",
  1998. dev->name, status);
  1999. sky2->rx_csum = 0;
  2000. sky2_write32(sky2->hw,
  2001. Q_ADDR(rxqaddr[port], Q_CSR),
  2002. BMU_DIS_RX_CHKSUM);
  2003. }
  2004. break;
  2005. case OP_TXINDEXLE:
  2006. /* TX index reports status for both ports */
  2007. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  2008. sky2_tx_done(hw->dev[0], status & 0xfff);
  2009. if (hw->dev[1])
  2010. sky2_tx_done(hw->dev[1],
  2011. ((status >> 24) & 0xff)
  2012. | (u16)(length & 0xf) << 8);
  2013. break;
  2014. default:
  2015. if (net_ratelimit())
  2016. printk(KERN_WARNING PFX
  2017. "unknown status opcode 0x%x\n", opcode);
  2018. }
  2019. } while (hw->st_idx != idx);
  2020. /* Fully processed status ring so clear irq */
  2021. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  2022. exit_loop:
  2023. if (rx[0])
  2024. sky2_rx_update(netdev_priv(hw->dev[0]), Q_R1);
  2025. if (rx[1])
  2026. sky2_rx_update(netdev_priv(hw->dev[1]), Q_R2);
  2027. return work_done;
  2028. }
  2029. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  2030. {
  2031. struct net_device *dev = hw->dev[port];
  2032. if (net_ratelimit())
  2033. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  2034. dev->name, status);
  2035. if (status & Y2_IS_PAR_RD1) {
  2036. if (net_ratelimit())
  2037. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  2038. dev->name);
  2039. /* Clear IRQ */
  2040. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  2041. }
  2042. if (status & Y2_IS_PAR_WR1) {
  2043. if (net_ratelimit())
  2044. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  2045. dev->name);
  2046. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  2047. }
  2048. if (status & Y2_IS_PAR_MAC1) {
  2049. if (net_ratelimit())
  2050. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  2051. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  2052. }
  2053. if (status & Y2_IS_PAR_RX1) {
  2054. if (net_ratelimit())
  2055. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  2056. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  2057. }
  2058. if (status & Y2_IS_TCP_TXA1) {
  2059. if (net_ratelimit())
  2060. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  2061. dev->name);
  2062. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  2063. }
  2064. }
  2065. static void sky2_hw_intr(struct sky2_hw *hw)
  2066. {
  2067. struct pci_dev *pdev = hw->pdev;
  2068. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  2069. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  2070. status &= hwmsk;
  2071. if (status & Y2_IS_TIST_OV)
  2072. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2073. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  2074. u16 pci_err;
  2075. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2076. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  2077. if (net_ratelimit())
  2078. dev_err(&pdev->dev, "PCI hardware error (0x%x)\n",
  2079. pci_err);
  2080. sky2_pci_write16(hw, PCI_STATUS,
  2081. pci_err | PCI_STATUS_ERROR_BITS);
  2082. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2083. }
  2084. if (status & Y2_IS_PCI_EXP) {
  2085. /* PCI-Express uncorrectable Error occurred */
  2086. u32 err;
  2087. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2088. err = sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2089. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2090. 0xfffffffful);
  2091. if (net_ratelimit())
  2092. dev_err(&pdev->dev, "PCI Express error (0x%x)\n", err);
  2093. sky2_read32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS);
  2094. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2095. }
  2096. if (status & Y2_HWE_L1_MASK)
  2097. sky2_hw_error(hw, 0, status);
  2098. status >>= 8;
  2099. if (status & Y2_HWE_L1_MASK)
  2100. sky2_hw_error(hw, 1, status);
  2101. }
  2102. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  2103. {
  2104. struct net_device *dev = hw->dev[port];
  2105. struct sky2_port *sky2 = netdev_priv(dev);
  2106. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  2107. if (netif_msg_intr(sky2))
  2108. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  2109. dev->name, status);
  2110. if (status & GM_IS_RX_CO_OV)
  2111. gma_read16(hw, port, GM_RX_IRQ_SRC);
  2112. if (status & GM_IS_TX_CO_OV)
  2113. gma_read16(hw, port, GM_TX_IRQ_SRC);
  2114. if (status & GM_IS_RX_FF_OR) {
  2115. ++dev->stats.rx_fifo_errors;
  2116. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  2117. }
  2118. if (status & GM_IS_TX_FF_UR) {
  2119. ++dev->stats.tx_fifo_errors;
  2120. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  2121. }
  2122. }
  2123. /* This should never happen it is a bug. */
  2124. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  2125. u16 q, unsigned ring_size)
  2126. {
  2127. struct net_device *dev = hw->dev[port];
  2128. struct sky2_port *sky2 = netdev_priv(dev);
  2129. unsigned idx;
  2130. const u64 *le = (q == Q_R1 || q == Q_R2)
  2131. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  2132. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  2133. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  2134. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  2135. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  2136. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  2137. }
  2138. static int sky2_rx_hung(struct net_device *dev)
  2139. {
  2140. struct sky2_port *sky2 = netdev_priv(dev);
  2141. struct sky2_hw *hw = sky2->hw;
  2142. unsigned port = sky2->port;
  2143. unsigned rxq = rxqaddr[port];
  2144. u32 mac_rp = sky2_read32(hw, SK_REG(port, RX_GMF_RP));
  2145. u8 mac_lev = sky2_read8(hw, SK_REG(port, RX_GMF_RLEV));
  2146. u8 fifo_rp = sky2_read8(hw, Q_ADDR(rxq, Q_RP));
  2147. u8 fifo_lev = sky2_read8(hw, Q_ADDR(rxq, Q_RL));
  2148. /* If idle and MAC or PCI is stuck */
  2149. if (sky2->check.last == dev->last_rx &&
  2150. ((mac_rp == sky2->check.mac_rp &&
  2151. mac_lev != 0 && mac_lev >= sky2->check.mac_lev) ||
  2152. /* Check if the PCI RX hang */
  2153. (fifo_rp == sky2->check.fifo_rp &&
  2154. fifo_lev != 0 && fifo_lev >= sky2->check.fifo_lev))) {
  2155. printk(KERN_DEBUG PFX "%s: hung mac %d:%d fifo %d (%d:%d)\n",
  2156. dev->name, mac_lev, mac_rp, fifo_lev, fifo_rp,
  2157. sky2_read8(hw, Q_ADDR(rxq, Q_WP)));
  2158. return 1;
  2159. } else {
  2160. sky2->check.last = dev->last_rx;
  2161. sky2->check.mac_rp = mac_rp;
  2162. sky2->check.mac_lev = mac_lev;
  2163. sky2->check.fifo_rp = fifo_rp;
  2164. sky2->check.fifo_lev = fifo_lev;
  2165. return 0;
  2166. }
  2167. }
  2168. static void sky2_watchdog(unsigned long arg)
  2169. {
  2170. struct sky2_hw *hw = (struct sky2_hw *) arg;
  2171. /* Check for lost IRQ once a second */
  2172. if (sky2_read32(hw, B0_ISRC)) {
  2173. napi_schedule(&hw->napi);
  2174. } else {
  2175. int i, active = 0;
  2176. for (i = 0; i < hw->ports; i++) {
  2177. struct net_device *dev = hw->dev[i];
  2178. if (!netif_running(dev))
  2179. continue;
  2180. ++active;
  2181. /* For chips with Rx FIFO, check if stuck */
  2182. if ((hw->flags & SKY2_HW_RAM_BUFFER) &&
  2183. sky2_rx_hung(dev)) {
  2184. pr_info(PFX "%s: receiver hang detected\n",
  2185. dev->name);
  2186. schedule_work(&hw->restart_work);
  2187. return;
  2188. }
  2189. }
  2190. if (active == 0)
  2191. return;
  2192. }
  2193. mod_timer(&hw->watchdog_timer, round_jiffies(jiffies + HZ));
  2194. }
  2195. /* Hardware/software error handling */
  2196. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  2197. {
  2198. if (net_ratelimit())
  2199. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  2200. if (status & Y2_IS_HW_ERR)
  2201. sky2_hw_intr(hw);
  2202. if (status & Y2_IS_IRQ_MAC1)
  2203. sky2_mac_intr(hw, 0);
  2204. if (status & Y2_IS_IRQ_MAC2)
  2205. sky2_mac_intr(hw, 1);
  2206. if (status & Y2_IS_CHK_RX1)
  2207. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  2208. if (status & Y2_IS_CHK_RX2)
  2209. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  2210. if (status & Y2_IS_CHK_TXA1)
  2211. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2212. if (status & Y2_IS_CHK_TXA2)
  2213. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2214. }
  2215. static int sky2_poll(struct napi_struct *napi, int work_limit)
  2216. {
  2217. struct sky2_hw *hw = container_of(napi, struct sky2_hw, napi);
  2218. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2219. int work_done = 0;
  2220. u16 idx;
  2221. if (unlikely(status & Y2_IS_ERROR))
  2222. sky2_err_intr(hw, status);
  2223. if (status & Y2_IS_IRQ_PHY1)
  2224. sky2_phy_intr(hw, 0);
  2225. if (status & Y2_IS_IRQ_PHY2)
  2226. sky2_phy_intr(hw, 1);
  2227. while ((idx = sky2_read16(hw, STAT_PUT_IDX)) != hw->st_idx) {
  2228. work_done += sky2_status_intr(hw, work_limit - work_done, idx);
  2229. if (work_done >= work_limit)
  2230. goto done;
  2231. }
  2232. /* Bug/Errata workaround?
  2233. * Need to kick the TX irq moderation timer.
  2234. */
  2235. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_START) {
  2236. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2237. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2238. }
  2239. napi_complete(napi);
  2240. sky2_read32(hw, B0_Y2_SP_LISR);
  2241. done:
  2242. return work_done;
  2243. }
  2244. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2245. {
  2246. struct sky2_hw *hw = dev_id;
  2247. u32 status;
  2248. /* Reading this mask interrupts as side effect */
  2249. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2250. if (status == 0 || status == ~0)
  2251. return IRQ_NONE;
  2252. prefetch(&hw->st_le[hw->st_idx]);
  2253. napi_schedule(&hw->napi);
  2254. return IRQ_HANDLED;
  2255. }
  2256. #ifdef CONFIG_NET_POLL_CONTROLLER
  2257. static void sky2_netpoll(struct net_device *dev)
  2258. {
  2259. struct sky2_port *sky2 = netdev_priv(dev);
  2260. napi_schedule(&sky2->hw->napi);
  2261. }
  2262. #endif
  2263. /* Chip internal frequency for clock calculations */
  2264. static u32 sky2_mhz(const struct sky2_hw *hw)
  2265. {
  2266. switch (hw->chip_id) {
  2267. case CHIP_ID_YUKON_EC:
  2268. case CHIP_ID_YUKON_EC_U:
  2269. case CHIP_ID_YUKON_EX:
  2270. case CHIP_ID_YUKON_SUPR:
  2271. return 125;
  2272. case CHIP_ID_YUKON_FE:
  2273. return 100;
  2274. case CHIP_ID_YUKON_FE_P:
  2275. return 50;
  2276. case CHIP_ID_YUKON_XL:
  2277. return 156;
  2278. default:
  2279. BUG();
  2280. }
  2281. }
  2282. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2283. {
  2284. return sky2_mhz(hw) * us;
  2285. }
  2286. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2287. {
  2288. return clk / sky2_mhz(hw);
  2289. }
  2290. static int __devinit sky2_init(struct sky2_hw *hw)
  2291. {
  2292. u8 t8;
  2293. /* Enable all clocks and check for bad PCI access */
  2294. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2295. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2296. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2297. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2298. switch(hw->chip_id) {
  2299. case CHIP_ID_YUKON_XL:
  2300. hw->flags = SKY2_HW_GIGABIT | SKY2_HW_NEWER_PHY;
  2301. break;
  2302. case CHIP_ID_YUKON_EC_U:
  2303. hw->flags = SKY2_HW_GIGABIT
  2304. | SKY2_HW_NEWER_PHY
  2305. | SKY2_HW_ADV_POWER_CTL;
  2306. /* check for Rev. A1 dev 4200 */
  2307. if (sky2_read16(hw, Q_ADDR(Q_XA1, Q_WM)) == 0)
  2308. hw->flags |= SKY2_HW_CLK_POWER;
  2309. break;
  2310. case CHIP_ID_YUKON_EX:
  2311. hw->flags = SKY2_HW_GIGABIT
  2312. | SKY2_HW_NEWER_PHY
  2313. | SKY2_HW_NEW_LE
  2314. | SKY2_HW_ADV_POWER_CTL;
  2315. /* New transmit checksum */
  2316. if (hw->chip_rev != CHIP_REV_YU_EX_B0)
  2317. hw->flags |= SKY2_HW_AUTO_TX_SUM;
  2318. break;
  2319. case CHIP_ID_YUKON_EC:
  2320. /* This rev is really old, and requires untested workarounds */
  2321. if (hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2322. dev_err(&hw->pdev->dev, "unsupported revision Yukon-EC rev A1\n");
  2323. return -EOPNOTSUPP;
  2324. }
  2325. hw->flags = SKY2_HW_GIGABIT;
  2326. break;
  2327. case CHIP_ID_YUKON_FE:
  2328. break;
  2329. case CHIP_ID_YUKON_FE_P:
  2330. hw->flags = SKY2_HW_NEWER_PHY
  2331. | SKY2_HW_NEW_LE
  2332. | SKY2_HW_AUTO_TX_SUM
  2333. | SKY2_HW_ADV_POWER_CTL;
  2334. break;
  2335. case CHIP_ID_YUKON_SUPR:
  2336. hw->flags = SKY2_HW_GIGABIT
  2337. | SKY2_HW_NEWER_PHY
  2338. | SKY2_HW_NEW_LE
  2339. | SKY2_HW_AUTO_TX_SUM
  2340. | SKY2_HW_ADV_POWER_CTL;
  2341. break;
  2342. default:
  2343. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2344. hw->chip_id);
  2345. return -EOPNOTSUPP;
  2346. }
  2347. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2348. if (hw->pmd_type == 'L' || hw->pmd_type == 'S' || hw->pmd_type == 'P')
  2349. hw->flags |= SKY2_HW_FIBRE_PHY;
  2350. hw->pm_cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PM);
  2351. if (hw->pm_cap == 0) {
  2352. dev_err(&hw->pdev->dev, "cannot find PowerManagement capability\n");
  2353. return -EIO;
  2354. }
  2355. hw->ports = 1;
  2356. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2357. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2358. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2359. ++hw->ports;
  2360. }
  2361. return 0;
  2362. }
  2363. static void sky2_reset(struct sky2_hw *hw)
  2364. {
  2365. struct pci_dev *pdev = hw->pdev;
  2366. u16 status;
  2367. int i, cap;
  2368. u32 hwe_mask = Y2_HWE_ALL_MASK;
  2369. /* disable ASF */
  2370. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2371. status = sky2_read16(hw, HCU_CCSR);
  2372. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2373. HCU_CCSR_UC_STATE_MSK);
  2374. sky2_write16(hw, HCU_CCSR, status);
  2375. } else
  2376. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2377. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2378. /* do a SW reset */
  2379. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2380. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2381. /* allow writes to PCI config */
  2382. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2383. /* clear PCI errors, if any */
  2384. status = sky2_pci_read16(hw, PCI_STATUS);
  2385. status |= PCI_STATUS_ERROR_BITS;
  2386. sky2_pci_write16(hw, PCI_STATUS, status);
  2387. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2388. cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  2389. if (cap) {
  2390. sky2_write32(hw, Y2_CFG_AER + PCI_ERR_UNCOR_STATUS,
  2391. 0xfffffffful);
  2392. /* If error bit is stuck on ignore it */
  2393. if (sky2_read32(hw, B0_HWE_ISRC) & Y2_IS_PCI_EXP)
  2394. dev_info(&pdev->dev, "ignoring stuck error report bit\n");
  2395. else
  2396. hwe_mask |= Y2_IS_PCI_EXP;
  2397. }
  2398. sky2_power_on(hw);
  2399. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2400. for (i = 0; i < hw->ports; i++) {
  2401. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2402. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2403. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  2404. hw->chip_id == CHIP_ID_YUKON_SUPR)
  2405. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2406. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2407. | GMC_BYP_RETR_ON);
  2408. }
  2409. /* Clear I2C IRQ noise */
  2410. sky2_write32(hw, B2_I2C_IRQ, 1);
  2411. /* turn off hardware timer (unused) */
  2412. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2413. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2414. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2415. /* Turn off descriptor polling */
  2416. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2417. /* Turn off receive timestamp */
  2418. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2419. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2420. /* enable the Tx Arbiters */
  2421. for (i = 0; i < hw->ports; i++)
  2422. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2423. /* Initialize ram interface */
  2424. for (i = 0; i < hw->ports; i++) {
  2425. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2426. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2427. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2428. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2429. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2430. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2431. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2432. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2433. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2434. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2435. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2436. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2437. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2438. }
  2439. sky2_write32(hw, B0_HWE_IMSK, hwe_mask);
  2440. for (i = 0; i < hw->ports; i++)
  2441. sky2_gmac_reset(hw, i);
  2442. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2443. hw->st_idx = 0;
  2444. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2445. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2446. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2447. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2448. /* Set the list last index */
  2449. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2450. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2451. sky2_write8(hw, STAT_FIFO_WM, 16);
  2452. /* set Status-FIFO ISR watermark */
  2453. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2454. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2455. else
  2456. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2457. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2458. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2459. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2460. /* enable status unit */
  2461. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2462. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2463. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2464. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2465. }
  2466. static void sky2_restart(struct work_struct *work)
  2467. {
  2468. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2469. struct net_device *dev;
  2470. int i, err;
  2471. rtnl_lock();
  2472. for (i = 0; i < hw->ports; i++) {
  2473. dev = hw->dev[i];
  2474. if (netif_running(dev))
  2475. sky2_down(dev);
  2476. }
  2477. napi_disable(&hw->napi);
  2478. sky2_write32(hw, B0_IMSK, 0);
  2479. sky2_reset(hw);
  2480. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2481. napi_enable(&hw->napi);
  2482. for (i = 0; i < hw->ports; i++) {
  2483. dev = hw->dev[i];
  2484. if (netif_running(dev)) {
  2485. err = sky2_up(dev);
  2486. if (err) {
  2487. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2488. dev->name, err);
  2489. dev_close(dev);
  2490. }
  2491. }
  2492. }
  2493. rtnl_unlock();
  2494. }
  2495. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2496. {
  2497. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2498. }
  2499. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2500. {
  2501. const struct sky2_port *sky2 = netdev_priv(dev);
  2502. wol->supported = sky2_wol_supported(sky2->hw);
  2503. wol->wolopts = sky2->wol;
  2504. }
  2505. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2506. {
  2507. struct sky2_port *sky2 = netdev_priv(dev);
  2508. struct sky2_hw *hw = sky2->hw;
  2509. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2510. return -EOPNOTSUPP;
  2511. sky2->wol = wol->wolopts;
  2512. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2513. hw->chip_id == CHIP_ID_YUKON_EX ||
  2514. hw->chip_id == CHIP_ID_YUKON_FE_P)
  2515. sky2_write32(hw, B0_CTST, sky2->wol
  2516. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2517. if (!netif_running(dev))
  2518. sky2_wol_init(sky2);
  2519. return 0;
  2520. }
  2521. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2522. {
  2523. if (sky2_is_copper(hw)) {
  2524. u32 modes = SUPPORTED_10baseT_Half
  2525. | SUPPORTED_10baseT_Full
  2526. | SUPPORTED_100baseT_Half
  2527. | SUPPORTED_100baseT_Full
  2528. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2529. if (hw->flags & SKY2_HW_GIGABIT)
  2530. modes |= SUPPORTED_1000baseT_Half
  2531. | SUPPORTED_1000baseT_Full;
  2532. return modes;
  2533. } else
  2534. return SUPPORTED_1000baseT_Half
  2535. | SUPPORTED_1000baseT_Full
  2536. | SUPPORTED_Autoneg
  2537. | SUPPORTED_FIBRE;
  2538. }
  2539. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2540. {
  2541. struct sky2_port *sky2 = netdev_priv(dev);
  2542. struct sky2_hw *hw = sky2->hw;
  2543. ecmd->transceiver = XCVR_INTERNAL;
  2544. ecmd->supported = sky2_supported_modes(hw);
  2545. ecmd->phy_address = PHY_ADDR_MARV;
  2546. if (sky2_is_copper(hw)) {
  2547. ecmd->port = PORT_TP;
  2548. ecmd->speed = sky2->speed;
  2549. } else {
  2550. ecmd->speed = SPEED_1000;
  2551. ecmd->port = PORT_FIBRE;
  2552. }
  2553. ecmd->advertising = sky2->advertising;
  2554. ecmd->autoneg = sky2->autoneg;
  2555. ecmd->duplex = sky2->duplex;
  2556. return 0;
  2557. }
  2558. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2559. {
  2560. struct sky2_port *sky2 = netdev_priv(dev);
  2561. const struct sky2_hw *hw = sky2->hw;
  2562. u32 supported = sky2_supported_modes(hw);
  2563. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2564. ecmd->advertising = supported;
  2565. sky2->duplex = -1;
  2566. sky2->speed = -1;
  2567. } else {
  2568. u32 setting;
  2569. switch (ecmd->speed) {
  2570. case SPEED_1000:
  2571. if (ecmd->duplex == DUPLEX_FULL)
  2572. setting = SUPPORTED_1000baseT_Full;
  2573. else if (ecmd->duplex == DUPLEX_HALF)
  2574. setting = SUPPORTED_1000baseT_Half;
  2575. else
  2576. return -EINVAL;
  2577. break;
  2578. case SPEED_100:
  2579. if (ecmd->duplex == DUPLEX_FULL)
  2580. setting = SUPPORTED_100baseT_Full;
  2581. else if (ecmd->duplex == DUPLEX_HALF)
  2582. setting = SUPPORTED_100baseT_Half;
  2583. else
  2584. return -EINVAL;
  2585. break;
  2586. case SPEED_10:
  2587. if (ecmd->duplex == DUPLEX_FULL)
  2588. setting = SUPPORTED_10baseT_Full;
  2589. else if (ecmd->duplex == DUPLEX_HALF)
  2590. setting = SUPPORTED_10baseT_Half;
  2591. else
  2592. return -EINVAL;
  2593. break;
  2594. default:
  2595. return -EINVAL;
  2596. }
  2597. if ((setting & supported) == 0)
  2598. return -EINVAL;
  2599. sky2->speed = ecmd->speed;
  2600. sky2->duplex = ecmd->duplex;
  2601. }
  2602. sky2->autoneg = ecmd->autoneg;
  2603. sky2->advertising = ecmd->advertising;
  2604. if (netif_running(dev)) {
  2605. sky2_phy_reinit(sky2);
  2606. sky2_set_multicast(dev);
  2607. }
  2608. return 0;
  2609. }
  2610. static void sky2_get_drvinfo(struct net_device *dev,
  2611. struct ethtool_drvinfo *info)
  2612. {
  2613. struct sky2_port *sky2 = netdev_priv(dev);
  2614. strcpy(info->driver, DRV_NAME);
  2615. strcpy(info->version, DRV_VERSION);
  2616. strcpy(info->fw_version, "N/A");
  2617. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2618. }
  2619. static const struct sky2_stat {
  2620. char name[ETH_GSTRING_LEN];
  2621. u16 offset;
  2622. } sky2_stats[] = {
  2623. { "tx_bytes", GM_TXO_OK_HI },
  2624. { "rx_bytes", GM_RXO_OK_HI },
  2625. { "tx_broadcast", GM_TXF_BC_OK },
  2626. { "rx_broadcast", GM_RXF_BC_OK },
  2627. { "tx_multicast", GM_TXF_MC_OK },
  2628. { "rx_multicast", GM_RXF_MC_OK },
  2629. { "tx_unicast", GM_TXF_UC_OK },
  2630. { "rx_unicast", GM_RXF_UC_OK },
  2631. { "tx_mac_pause", GM_TXF_MPAUSE },
  2632. { "rx_mac_pause", GM_RXF_MPAUSE },
  2633. { "collisions", GM_TXF_COL },
  2634. { "late_collision",GM_TXF_LAT_COL },
  2635. { "aborted", GM_TXF_ABO_COL },
  2636. { "single_collisions", GM_TXF_SNG_COL },
  2637. { "multi_collisions", GM_TXF_MUL_COL },
  2638. { "rx_short", GM_RXF_SHT },
  2639. { "rx_runt", GM_RXE_FRAG },
  2640. { "rx_64_byte_packets", GM_RXF_64B },
  2641. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2642. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2643. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2644. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2645. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2646. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2647. { "rx_too_long", GM_RXF_LNG_ERR },
  2648. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2649. { "rx_jabber", GM_RXF_JAB_PKT },
  2650. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2651. { "tx_64_byte_packets", GM_TXF_64B },
  2652. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2653. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2654. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2655. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2656. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2657. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2658. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2659. };
  2660. static u32 sky2_get_rx_csum(struct net_device *dev)
  2661. {
  2662. struct sky2_port *sky2 = netdev_priv(dev);
  2663. return sky2->rx_csum;
  2664. }
  2665. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2666. {
  2667. struct sky2_port *sky2 = netdev_priv(dev);
  2668. sky2->rx_csum = data;
  2669. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2670. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2671. return 0;
  2672. }
  2673. static u32 sky2_get_msglevel(struct net_device *netdev)
  2674. {
  2675. struct sky2_port *sky2 = netdev_priv(netdev);
  2676. return sky2->msg_enable;
  2677. }
  2678. static int sky2_nway_reset(struct net_device *dev)
  2679. {
  2680. struct sky2_port *sky2 = netdev_priv(dev);
  2681. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2682. return -EINVAL;
  2683. sky2_phy_reinit(sky2);
  2684. sky2_set_multicast(dev);
  2685. return 0;
  2686. }
  2687. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2688. {
  2689. struct sky2_hw *hw = sky2->hw;
  2690. unsigned port = sky2->port;
  2691. int i;
  2692. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2693. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2694. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2695. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2696. for (i = 2; i < count; i++)
  2697. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2698. }
  2699. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2700. {
  2701. struct sky2_port *sky2 = netdev_priv(netdev);
  2702. sky2->msg_enable = value;
  2703. }
  2704. static int sky2_get_sset_count(struct net_device *dev, int sset)
  2705. {
  2706. switch (sset) {
  2707. case ETH_SS_STATS:
  2708. return ARRAY_SIZE(sky2_stats);
  2709. default:
  2710. return -EOPNOTSUPP;
  2711. }
  2712. }
  2713. static void sky2_get_ethtool_stats(struct net_device *dev,
  2714. struct ethtool_stats *stats, u64 * data)
  2715. {
  2716. struct sky2_port *sky2 = netdev_priv(dev);
  2717. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2718. }
  2719. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2720. {
  2721. int i;
  2722. switch (stringset) {
  2723. case ETH_SS_STATS:
  2724. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2725. memcpy(data + i * ETH_GSTRING_LEN,
  2726. sky2_stats[i].name, ETH_GSTRING_LEN);
  2727. break;
  2728. }
  2729. }
  2730. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2731. {
  2732. struct sky2_port *sky2 = netdev_priv(dev);
  2733. struct sky2_hw *hw = sky2->hw;
  2734. unsigned port = sky2->port;
  2735. const struct sockaddr *addr = p;
  2736. if (!is_valid_ether_addr(addr->sa_data))
  2737. return -EADDRNOTAVAIL;
  2738. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2739. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2740. dev->dev_addr, ETH_ALEN);
  2741. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2742. dev->dev_addr, ETH_ALEN);
  2743. /* virtual address for data */
  2744. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2745. /* physical address: used for pause frames */
  2746. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2747. return 0;
  2748. }
  2749. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2750. {
  2751. u32 bit;
  2752. bit = ether_crc(ETH_ALEN, addr) & 63;
  2753. filter[bit >> 3] |= 1 << (bit & 7);
  2754. }
  2755. static void sky2_set_multicast(struct net_device *dev)
  2756. {
  2757. struct sky2_port *sky2 = netdev_priv(dev);
  2758. struct sky2_hw *hw = sky2->hw;
  2759. unsigned port = sky2->port;
  2760. struct dev_mc_list *list = dev->mc_list;
  2761. u16 reg;
  2762. u8 filter[8];
  2763. int rx_pause;
  2764. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2765. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2766. memset(filter, 0, sizeof(filter));
  2767. reg = gma_read16(hw, port, GM_RX_CTRL);
  2768. reg |= GM_RXCR_UCF_ENA;
  2769. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2770. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2771. else if (dev->flags & IFF_ALLMULTI)
  2772. memset(filter, 0xff, sizeof(filter));
  2773. else if (dev->mc_count == 0 && !rx_pause)
  2774. reg &= ~GM_RXCR_MCF_ENA;
  2775. else {
  2776. int i;
  2777. reg |= GM_RXCR_MCF_ENA;
  2778. if (rx_pause)
  2779. sky2_add_filter(filter, pause_mc_addr);
  2780. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2781. sky2_add_filter(filter, list->dmi_addr);
  2782. }
  2783. gma_write16(hw, port, GM_MC_ADDR_H1,
  2784. (u16) filter[0] | ((u16) filter[1] << 8));
  2785. gma_write16(hw, port, GM_MC_ADDR_H2,
  2786. (u16) filter[2] | ((u16) filter[3] << 8));
  2787. gma_write16(hw, port, GM_MC_ADDR_H3,
  2788. (u16) filter[4] | ((u16) filter[5] << 8));
  2789. gma_write16(hw, port, GM_MC_ADDR_H4,
  2790. (u16) filter[6] | ((u16) filter[7] << 8));
  2791. gma_write16(hw, port, GM_RX_CTRL, reg);
  2792. }
  2793. /* Can have one global because blinking is controlled by
  2794. * ethtool and that is always under RTNL mutex
  2795. */
  2796. static void sky2_led(struct sky2_port *sky2, enum led_mode mode)
  2797. {
  2798. struct sky2_hw *hw = sky2->hw;
  2799. unsigned port = sky2->port;
  2800. spin_lock_bh(&sky2->phy_lock);
  2801. if (hw->chip_id == CHIP_ID_YUKON_EC_U ||
  2802. hw->chip_id == CHIP_ID_YUKON_EX ||
  2803. hw->chip_id == CHIP_ID_YUKON_SUPR) {
  2804. u16 pg;
  2805. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2806. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2807. switch (mode) {
  2808. case MO_LED_OFF:
  2809. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2810. PHY_M_LEDC_LOS_CTRL(8) |
  2811. PHY_M_LEDC_INIT_CTRL(8) |
  2812. PHY_M_LEDC_STA1_CTRL(8) |
  2813. PHY_M_LEDC_STA0_CTRL(8));
  2814. break;
  2815. case MO_LED_ON:
  2816. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2817. PHY_M_LEDC_LOS_CTRL(9) |
  2818. PHY_M_LEDC_INIT_CTRL(9) |
  2819. PHY_M_LEDC_STA1_CTRL(9) |
  2820. PHY_M_LEDC_STA0_CTRL(9));
  2821. break;
  2822. case MO_LED_BLINK:
  2823. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2824. PHY_M_LEDC_LOS_CTRL(0xa) |
  2825. PHY_M_LEDC_INIT_CTRL(0xa) |
  2826. PHY_M_LEDC_STA1_CTRL(0xa) |
  2827. PHY_M_LEDC_STA0_CTRL(0xa));
  2828. break;
  2829. case MO_LED_NORM:
  2830. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2831. PHY_M_LEDC_LOS_CTRL(1) |
  2832. PHY_M_LEDC_INIT_CTRL(8) |
  2833. PHY_M_LEDC_STA1_CTRL(7) |
  2834. PHY_M_LEDC_STA0_CTRL(7));
  2835. }
  2836. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2837. } else
  2838. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2839. PHY_M_LED_MO_DUP(mode) |
  2840. PHY_M_LED_MO_10(mode) |
  2841. PHY_M_LED_MO_100(mode) |
  2842. PHY_M_LED_MO_1000(mode) |
  2843. PHY_M_LED_MO_RX(mode) |
  2844. PHY_M_LED_MO_TX(mode));
  2845. spin_unlock_bh(&sky2->phy_lock);
  2846. }
  2847. /* blink LED's for finding board */
  2848. static int sky2_phys_id(struct net_device *dev, u32 data)
  2849. {
  2850. struct sky2_port *sky2 = netdev_priv(dev);
  2851. unsigned int i;
  2852. if (data == 0)
  2853. data = UINT_MAX;
  2854. for (i = 0; i < data; i++) {
  2855. sky2_led(sky2, MO_LED_ON);
  2856. if (msleep_interruptible(500))
  2857. break;
  2858. sky2_led(sky2, MO_LED_OFF);
  2859. if (msleep_interruptible(500))
  2860. break;
  2861. }
  2862. sky2_led(sky2, MO_LED_NORM);
  2863. return 0;
  2864. }
  2865. static void sky2_get_pauseparam(struct net_device *dev,
  2866. struct ethtool_pauseparam *ecmd)
  2867. {
  2868. struct sky2_port *sky2 = netdev_priv(dev);
  2869. switch (sky2->flow_mode) {
  2870. case FC_NONE:
  2871. ecmd->tx_pause = ecmd->rx_pause = 0;
  2872. break;
  2873. case FC_TX:
  2874. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2875. break;
  2876. case FC_RX:
  2877. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2878. break;
  2879. case FC_BOTH:
  2880. ecmd->tx_pause = ecmd->rx_pause = 1;
  2881. }
  2882. ecmd->autoneg = sky2->autoneg;
  2883. }
  2884. static int sky2_set_pauseparam(struct net_device *dev,
  2885. struct ethtool_pauseparam *ecmd)
  2886. {
  2887. struct sky2_port *sky2 = netdev_priv(dev);
  2888. sky2->autoneg = ecmd->autoneg;
  2889. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2890. if (netif_running(dev))
  2891. sky2_phy_reinit(sky2);
  2892. return 0;
  2893. }
  2894. static int sky2_get_coalesce(struct net_device *dev,
  2895. struct ethtool_coalesce *ecmd)
  2896. {
  2897. struct sky2_port *sky2 = netdev_priv(dev);
  2898. struct sky2_hw *hw = sky2->hw;
  2899. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2900. ecmd->tx_coalesce_usecs = 0;
  2901. else {
  2902. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2903. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2904. }
  2905. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2906. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2907. ecmd->rx_coalesce_usecs = 0;
  2908. else {
  2909. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2910. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2911. }
  2912. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2913. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2914. ecmd->rx_coalesce_usecs_irq = 0;
  2915. else {
  2916. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2917. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2918. }
  2919. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2920. return 0;
  2921. }
  2922. /* Note: this affect both ports */
  2923. static int sky2_set_coalesce(struct net_device *dev,
  2924. struct ethtool_coalesce *ecmd)
  2925. {
  2926. struct sky2_port *sky2 = netdev_priv(dev);
  2927. struct sky2_hw *hw = sky2->hw;
  2928. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2929. if (ecmd->tx_coalesce_usecs > tmax ||
  2930. ecmd->rx_coalesce_usecs > tmax ||
  2931. ecmd->rx_coalesce_usecs_irq > tmax)
  2932. return -EINVAL;
  2933. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2934. return -EINVAL;
  2935. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2936. return -EINVAL;
  2937. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2938. return -EINVAL;
  2939. if (ecmd->tx_coalesce_usecs == 0)
  2940. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2941. else {
  2942. sky2_write32(hw, STAT_TX_TIMER_INI,
  2943. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2944. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2945. }
  2946. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2947. if (ecmd->rx_coalesce_usecs == 0)
  2948. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2949. else {
  2950. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2951. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2952. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2953. }
  2954. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2955. if (ecmd->rx_coalesce_usecs_irq == 0)
  2956. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2957. else {
  2958. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2959. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2960. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2961. }
  2962. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2963. return 0;
  2964. }
  2965. static void sky2_get_ringparam(struct net_device *dev,
  2966. struct ethtool_ringparam *ering)
  2967. {
  2968. struct sky2_port *sky2 = netdev_priv(dev);
  2969. ering->rx_max_pending = RX_MAX_PENDING;
  2970. ering->rx_mini_max_pending = 0;
  2971. ering->rx_jumbo_max_pending = 0;
  2972. ering->tx_max_pending = TX_RING_SIZE - 1;
  2973. ering->rx_pending = sky2->rx_pending;
  2974. ering->rx_mini_pending = 0;
  2975. ering->rx_jumbo_pending = 0;
  2976. ering->tx_pending = sky2->tx_pending;
  2977. }
  2978. static int sky2_set_ringparam(struct net_device *dev,
  2979. struct ethtool_ringparam *ering)
  2980. {
  2981. struct sky2_port *sky2 = netdev_priv(dev);
  2982. int err = 0;
  2983. if (ering->rx_pending > RX_MAX_PENDING ||
  2984. ering->rx_pending < 8 ||
  2985. ering->tx_pending < MAX_SKB_TX_LE ||
  2986. ering->tx_pending > TX_RING_SIZE - 1)
  2987. return -EINVAL;
  2988. if (netif_running(dev))
  2989. sky2_down(dev);
  2990. sky2->rx_pending = ering->rx_pending;
  2991. sky2->tx_pending = ering->tx_pending;
  2992. if (netif_running(dev)) {
  2993. err = sky2_up(dev);
  2994. if (err)
  2995. dev_close(dev);
  2996. }
  2997. return err;
  2998. }
  2999. static int sky2_get_regs_len(struct net_device *dev)
  3000. {
  3001. return 0x4000;
  3002. }
  3003. /*
  3004. * Returns copy of control register region
  3005. * Note: ethtool_get_regs always provides full size (16k) buffer
  3006. */
  3007. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  3008. void *p)
  3009. {
  3010. const struct sky2_port *sky2 = netdev_priv(dev);
  3011. const void __iomem *io = sky2->hw->regs;
  3012. unsigned int b;
  3013. regs->version = 1;
  3014. for (b = 0; b < 128; b++) {
  3015. /* This complicated switch statement is to make sure and
  3016. * only access regions that are unreserved.
  3017. * Some blocks are only valid on dual port cards.
  3018. * and block 3 has some special diagnostic registers that
  3019. * are poison.
  3020. */
  3021. switch (b) {
  3022. case 3:
  3023. /* skip diagnostic ram region */
  3024. memcpy_fromio(p + 0x10, io + 0x10, 128 - 0x10);
  3025. break;
  3026. /* dual port cards only */
  3027. case 5: /* Tx Arbiter 2 */
  3028. case 9: /* RX2 */
  3029. case 14 ... 15: /* TX2 */
  3030. case 17: case 19: /* Ram Buffer 2 */
  3031. case 22 ... 23: /* Tx Ram Buffer 2 */
  3032. case 25: /* Rx MAC Fifo 1 */
  3033. case 27: /* Tx MAC Fifo 2 */
  3034. case 31: /* GPHY 2 */
  3035. case 40 ... 47: /* Pattern Ram 2 */
  3036. case 52: case 54: /* TCP Segmentation 2 */
  3037. case 112 ... 116: /* GMAC 2 */
  3038. if (sky2->hw->ports == 1)
  3039. goto reserved;
  3040. /* fall through */
  3041. case 0: /* Control */
  3042. case 2: /* Mac address */
  3043. case 4: /* Tx Arbiter 1 */
  3044. case 7: /* PCI express reg */
  3045. case 8: /* RX1 */
  3046. case 12 ... 13: /* TX1 */
  3047. case 16: case 18:/* Rx Ram Buffer 1 */
  3048. case 20 ... 21: /* Tx Ram Buffer 1 */
  3049. case 24: /* Rx MAC Fifo 1 */
  3050. case 26: /* Tx MAC Fifo 1 */
  3051. case 28 ... 29: /* Descriptor and status unit */
  3052. case 30: /* GPHY 1*/
  3053. case 32 ... 39: /* Pattern Ram 1 */
  3054. case 48: case 50: /* TCP Segmentation 1 */
  3055. case 56 ... 60: /* PCI space */
  3056. case 80 ... 84: /* GMAC 1 */
  3057. memcpy_fromio(p, io, 128);
  3058. break;
  3059. default:
  3060. reserved:
  3061. memset(p, 0, 128);
  3062. }
  3063. p += 128;
  3064. io += 128;
  3065. }
  3066. }
  3067. /* In order to do Jumbo packets on these chips, need to turn off the
  3068. * transmit store/forward. Therefore checksum offload won't work.
  3069. */
  3070. static int no_tx_offload(struct net_device *dev)
  3071. {
  3072. const struct sky2_port *sky2 = netdev_priv(dev);
  3073. const struct sky2_hw *hw = sky2->hw;
  3074. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  3075. }
  3076. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  3077. {
  3078. if (data && no_tx_offload(dev))
  3079. return -EINVAL;
  3080. return ethtool_op_set_tx_csum(dev, data);
  3081. }
  3082. static int sky2_set_tso(struct net_device *dev, u32 data)
  3083. {
  3084. if (data && no_tx_offload(dev))
  3085. return -EINVAL;
  3086. return ethtool_op_set_tso(dev, data);
  3087. }
  3088. static int sky2_get_eeprom_len(struct net_device *dev)
  3089. {
  3090. struct sky2_port *sky2 = netdev_priv(dev);
  3091. struct sky2_hw *hw = sky2->hw;
  3092. u16 reg2;
  3093. reg2 = sky2_pci_read16(hw, PCI_DEV_REG2);
  3094. return 1 << ( ((reg2 & PCI_VPD_ROM_SZ) >> 14) + 8);
  3095. }
  3096. static u32 sky2_vpd_read(struct sky2_hw *hw, int cap, u16 offset)
  3097. {
  3098. u32 val;
  3099. sky2_pci_write16(hw, cap + PCI_VPD_ADDR, offset);
  3100. do {
  3101. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3102. } while (!(offset & PCI_VPD_ADDR_F));
  3103. val = sky2_pci_read32(hw, cap + PCI_VPD_DATA);
  3104. return val;
  3105. }
  3106. static void sky2_vpd_write(struct sky2_hw *hw, int cap, u16 offset, u32 val)
  3107. {
  3108. sky2_pci_write16(hw, cap + PCI_VPD_DATA, val);
  3109. sky2_pci_write32(hw, cap + PCI_VPD_ADDR, offset | PCI_VPD_ADDR_F);
  3110. do {
  3111. offset = sky2_pci_read16(hw, cap + PCI_VPD_ADDR);
  3112. } while (offset & PCI_VPD_ADDR_F);
  3113. }
  3114. static int sky2_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3115. u8 *data)
  3116. {
  3117. struct sky2_port *sky2 = netdev_priv(dev);
  3118. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3119. int length = eeprom->len;
  3120. u16 offset = eeprom->offset;
  3121. if (!cap)
  3122. return -EINVAL;
  3123. eeprom->magic = SKY2_EEPROM_MAGIC;
  3124. while (length > 0) {
  3125. u32 val = sky2_vpd_read(sky2->hw, cap, offset);
  3126. int n = min_t(int, length, sizeof(val));
  3127. memcpy(data, &val, n);
  3128. length -= n;
  3129. data += n;
  3130. offset += n;
  3131. }
  3132. return 0;
  3133. }
  3134. static int sky2_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom,
  3135. u8 *data)
  3136. {
  3137. struct sky2_port *sky2 = netdev_priv(dev);
  3138. int cap = pci_find_capability(sky2->hw->pdev, PCI_CAP_ID_VPD);
  3139. int length = eeprom->len;
  3140. u16 offset = eeprom->offset;
  3141. if (!cap)
  3142. return -EINVAL;
  3143. if (eeprom->magic != SKY2_EEPROM_MAGIC)
  3144. return -EINVAL;
  3145. while (length > 0) {
  3146. u32 val;
  3147. int n = min_t(int, length, sizeof(val));
  3148. if (n < sizeof(val))
  3149. val = sky2_vpd_read(sky2->hw, cap, offset);
  3150. memcpy(&val, data, n);
  3151. sky2_vpd_write(sky2->hw, cap, offset, val);
  3152. length -= n;
  3153. data += n;
  3154. offset += n;
  3155. }
  3156. return 0;
  3157. }
  3158. static const struct ethtool_ops sky2_ethtool_ops = {
  3159. .get_settings = sky2_get_settings,
  3160. .set_settings = sky2_set_settings,
  3161. .get_drvinfo = sky2_get_drvinfo,
  3162. .get_wol = sky2_get_wol,
  3163. .set_wol = sky2_set_wol,
  3164. .get_msglevel = sky2_get_msglevel,
  3165. .set_msglevel = sky2_set_msglevel,
  3166. .nway_reset = sky2_nway_reset,
  3167. .get_regs_len = sky2_get_regs_len,
  3168. .get_regs = sky2_get_regs,
  3169. .get_link = ethtool_op_get_link,
  3170. .get_eeprom_len = sky2_get_eeprom_len,
  3171. .get_eeprom = sky2_get_eeprom,
  3172. .set_eeprom = sky2_set_eeprom,
  3173. .set_sg = ethtool_op_set_sg,
  3174. .set_tx_csum = sky2_set_tx_csum,
  3175. .set_tso = sky2_set_tso,
  3176. .get_rx_csum = sky2_get_rx_csum,
  3177. .set_rx_csum = sky2_set_rx_csum,
  3178. .get_strings = sky2_get_strings,
  3179. .get_coalesce = sky2_get_coalesce,
  3180. .set_coalesce = sky2_set_coalesce,
  3181. .get_ringparam = sky2_get_ringparam,
  3182. .set_ringparam = sky2_set_ringparam,
  3183. .get_pauseparam = sky2_get_pauseparam,
  3184. .set_pauseparam = sky2_set_pauseparam,
  3185. .phys_id = sky2_phys_id,
  3186. .get_sset_count = sky2_get_sset_count,
  3187. .get_ethtool_stats = sky2_get_ethtool_stats,
  3188. };
  3189. #ifdef CONFIG_SKY2_DEBUG
  3190. static struct dentry *sky2_debug;
  3191. static int sky2_debug_show(struct seq_file *seq, void *v)
  3192. {
  3193. struct net_device *dev = seq->private;
  3194. const struct sky2_port *sky2 = netdev_priv(dev);
  3195. struct sky2_hw *hw = sky2->hw;
  3196. unsigned port = sky2->port;
  3197. unsigned idx, last;
  3198. int sop;
  3199. if (!netif_running(dev))
  3200. return -ENETDOWN;
  3201. seq_printf(seq, "IRQ src=%x mask=%x control=%x\n",
  3202. sky2_read32(hw, B0_ISRC),
  3203. sky2_read32(hw, B0_IMSK),
  3204. sky2_read32(hw, B0_Y2_SP_ICR));
  3205. napi_disable(&hw->napi);
  3206. last = sky2_read16(hw, STAT_PUT_IDX);
  3207. if (hw->st_idx == last)
  3208. seq_puts(seq, "Status ring (empty)\n");
  3209. else {
  3210. seq_puts(seq, "Status ring\n");
  3211. for (idx = hw->st_idx; idx != last && idx < STATUS_RING_SIZE;
  3212. idx = RING_NEXT(idx, STATUS_RING_SIZE)) {
  3213. const struct sky2_status_le *le = hw->st_le + idx;
  3214. seq_printf(seq, "[%d] %#x %d %#x\n",
  3215. idx, le->opcode, le->length, le->status);
  3216. }
  3217. seq_puts(seq, "\n");
  3218. }
  3219. seq_printf(seq, "Tx ring pending=%u...%u report=%d done=%d\n",
  3220. sky2->tx_cons, sky2->tx_prod,
  3221. sky2_read16(hw, port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  3222. sky2_read16(hw, Q_ADDR(txqaddr[port], Q_DONE)));
  3223. /* Dump contents of tx ring */
  3224. sop = 1;
  3225. for (idx = sky2->tx_next; idx != sky2->tx_prod && idx < TX_RING_SIZE;
  3226. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  3227. const struct sky2_tx_le *le = sky2->tx_le + idx;
  3228. u32 a = le32_to_cpu(le->addr);
  3229. if (sop)
  3230. seq_printf(seq, "%u:", idx);
  3231. sop = 0;
  3232. switch(le->opcode & ~HW_OWNER) {
  3233. case OP_ADDR64:
  3234. seq_printf(seq, " %#x:", a);
  3235. break;
  3236. case OP_LRGLEN:
  3237. seq_printf(seq, " mtu=%d", a);
  3238. break;
  3239. case OP_VLAN:
  3240. seq_printf(seq, " vlan=%d", be16_to_cpu(le->length));
  3241. break;
  3242. case OP_TCPLISW:
  3243. seq_printf(seq, " csum=%#x", a);
  3244. break;
  3245. case OP_LARGESEND:
  3246. seq_printf(seq, " tso=%#x(%d)", a, le16_to_cpu(le->length));
  3247. break;
  3248. case OP_PACKET:
  3249. seq_printf(seq, " %#x(%d)", a, le16_to_cpu(le->length));
  3250. break;
  3251. case OP_BUFFER:
  3252. seq_printf(seq, " frag=%#x(%d)", a, le16_to_cpu(le->length));
  3253. break;
  3254. default:
  3255. seq_printf(seq, " op=%#x,%#x(%d)", le->opcode,
  3256. a, le16_to_cpu(le->length));
  3257. }
  3258. if (le->ctrl & EOP) {
  3259. seq_putc(seq, '\n');
  3260. sop = 1;
  3261. }
  3262. }
  3263. seq_printf(seq, "\nRx ring hw get=%d put=%d last=%d\n",
  3264. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_GET_IDX)),
  3265. last = sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_PUT_IDX)),
  3266. sky2_read16(hw, Y2_QADDR(rxqaddr[port], PREF_UNIT_LAST_IDX)));
  3267. sky2_read32(hw, B0_Y2_SP_LISR);
  3268. napi_enable(&hw->napi);
  3269. return 0;
  3270. }
  3271. static int sky2_debug_open(struct inode *inode, struct file *file)
  3272. {
  3273. return single_open(file, sky2_debug_show, inode->i_private);
  3274. }
  3275. static const struct file_operations sky2_debug_fops = {
  3276. .owner = THIS_MODULE,
  3277. .open = sky2_debug_open,
  3278. .read = seq_read,
  3279. .llseek = seq_lseek,
  3280. .release = single_release,
  3281. };
  3282. /*
  3283. * Use network device events to create/remove/rename
  3284. * debugfs file entries
  3285. */
  3286. static int sky2_device_event(struct notifier_block *unused,
  3287. unsigned long event, void *ptr)
  3288. {
  3289. struct net_device *dev = ptr;
  3290. struct sky2_port *sky2 = netdev_priv(dev);
  3291. if (dev->open != sky2_up || !sky2_debug)
  3292. return NOTIFY_DONE;
  3293. switch(event) {
  3294. case NETDEV_CHANGENAME:
  3295. if (sky2->debugfs) {
  3296. sky2->debugfs = debugfs_rename(sky2_debug, sky2->debugfs,
  3297. sky2_debug, dev->name);
  3298. }
  3299. break;
  3300. case NETDEV_GOING_DOWN:
  3301. if (sky2->debugfs) {
  3302. printk(KERN_DEBUG PFX "%s: remove debugfs\n",
  3303. dev->name);
  3304. debugfs_remove(sky2->debugfs);
  3305. sky2->debugfs = NULL;
  3306. }
  3307. break;
  3308. case NETDEV_UP:
  3309. sky2->debugfs = debugfs_create_file(dev->name, S_IRUGO,
  3310. sky2_debug, dev,
  3311. &sky2_debug_fops);
  3312. if (IS_ERR(sky2->debugfs))
  3313. sky2->debugfs = NULL;
  3314. }
  3315. return NOTIFY_DONE;
  3316. }
  3317. static struct notifier_block sky2_notifier = {
  3318. .notifier_call = sky2_device_event,
  3319. };
  3320. static __init void sky2_debug_init(void)
  3321. {
  3322. struct dentry *ent;
  3323. ent = debugfs_create_dir("sky2", NULL);
  3324. if (!ent || IS_ERR(ent))
  3325. return;
  3326. sky2_debug = ent;
  3327. register_netdevice_notifier(&sky2_notifier);
  3328. }
  3329. static __exit void sky2_debug_cleanup(void)
  3330. {
  3331. if (sky2_debug) {
  3332. unregister_netdevice_notifier(&sky2_notifier);
  3333. debugfs_remove(sky2_debug);
  3334. sky2_debug = NULL;
  3335. }
  3336. }
  3337. #else
  3338. #define sky2_debug_init()
  3339. #define sky2_debug_cleanup()
  3340. #endif
  3341. /* Initialize network device */
  3342. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  3343. unsigned port,
  3344. int highmem, int wol)
  3345. {
  3346. struct sky2_port *sky2;
  3347. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  3348. if (!dev) {
  3349. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  3350. return NULL;
  3351. }
  3352. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  3353. dev->irq = hw->pdev->irq;
  3354. dev->open = sky2_up;
  3355. dev->stop = sky2_down;
  3356. dev->do_ioctl = sky2_ioctl;
  3357. dev->hard_start_xmit = sky2_xmit_frame;
  3358. dev->set_multicast_list = sky2_set_multicast;
  3359. dev->set_mac_address = sky2_set_mac_address;
  3360. dev->change_mtu = sky2_change_mtu;
  3361. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  3362. dev->tx_timeout = sky2_tx_timeout;
  3363. dev->watchdog_timeo = TX_WATCHDOG;
  3364. #ifdef CONFIG_NET_POLL_CONTROLLER
  3365. if (port == 0)
  3366. dev->poll_controller = sky2_netpoll;
  3367. #endif
  3368. sky2 = netdev_priv(dev);
  3369. sky2->netdev = dev;
  3370. sky2->hw = hw;
  3371. sky2->msg_enable = netif_msg_init(debug, default_msg);
  3372. /* Auto speed and flow control */
  3373. sky2->autoneg = AUTONEG_ENABLE;
  3374. sky2->flow_mode = FC_BOTH;
  3375. sky2->duplex = -1;
  3376. sky2->speed = -1;
  3377. sky2->advertising = sky2_supported_modes(hw);
  3378. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  3379. sky2->wol = wol;
  3380. spin_lock_init(&sky2->phy_lock);
  3381. sky2->tx_pending = TX_DEF_PENDING;
  3382. sky2->rx_pending = RX_DEF_PENDING;
  3383. hw->dev[port] = dev;
  3384. sky2->port = port;
  3385. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  3386. if (highmem)
  3387. dev->features |= NETIF_F_HIGHDMA;
  3388. #ifdef SKY2_VLAN_TAG_USED
  3389. /* The workaround for FE+ status conflicts with VLAN tag detection. */
  3390. if (!(sky2->hw->chip_id == CHIP_ID_YUKON_FE_P &&
  3391. sky2->hw->chip_rev == CHIP_REV_YU_FE2_A0)) {
  3392. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  3393. dev->vlan_rx_register = sky2_vlan_rx_register;
  3394. }
  3395. #endif
  3396. /* read the mac address */
  3397. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  3398. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  3399. return dev;
  3400. }
  3401. static void __devinit sky2_show_addr(struct net_device *dev)
  3402. {
  3403. const struct sky2_port *sky2 = netdev_priv(dev);
  3404. DECLARE_MAC_BUF(mac);
  3405. if (netif_msg_probe(sky2))
  3406. printk(KERN_INFO PFX "%s: addr %s\n",
  3407. dev->name, print_mac(mac, dev->dev_addr));
  3408. }
  3409. /* Handle software interrupt used during MSI test */
  3410. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  3411. {
  3412. struct sky2_hw *hw = dev_id;
  3413. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  3414. if (status == 0)
  3415. return IRQ_NONE;
  3416. if (status & Y2_IS_IRQ_SW) {
  3417. hw->flags |= SKY2_HW_USE_MSI;
  3418. wake_up(&hw->msi_wait);
  3419. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3420. }
  3421. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  3422. return IRQ_HANDLED;
  3423. }
  3424. /* Test interrupt path by forcing a a software IRQ */
  3425. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  3426. {
  3427. struct pci_dev *pdev = hw->pdev;
  3428. int err;
  3429. init_waitqueue_head (&hw->msi_wait);
  3430. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  3431. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  3432. if (err) {
  3433. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3434. return err;
  3435. }
  3436. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  3437. sky2_read8(hw, B0_CTST);
  3438. wait_event_timeout(hw->msi_wait, (hw->flags & SKY2_HW_USE_MSI), HZ/10);
  3439. if (!(hw->flags & SKY2_HW_USE_MSI)) {
  3440. /* MSI test failed, go back to INTx mode */
  3441. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  3442. "switching to INTx mode.\n");
  3443. err = -EOPNOTSUPP;
  3444. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  3445. }
  3446. sky2_write32(hw, B0_IMSK, 0);
  3447. sky2_read32(hw, B0_IMSK);
  3448. free_irq(pdev->irq, hw);
  3449. return err;
  3450. }
  3451. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  3452. {
  3453. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  3454. u16 value;
  3455. if (!pm)
  3456. return 0;
  3457. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  3458. return 0;
  3459. return value & PCI_PM_CTRL_PME_ENABLE;
  3460. }
  3461. /* This driver supports yukon2 chipset only */
  3462. static const char *sky2_name(u8 chipid, char *buf, int sz)
  3463. {
  3464. const char *name[] = {
  3465. "XL", /* 0xb3 */
  3466. "EC Ultra", /* 0xb4 */
  3467. "Extreme", /* 0xb5 */
  3468. "EC", /* 0xb6 */
  3469. "FE", /* 0xb7 */
  3470. "FE+", /* 0xb8 */
  3471. "Supreme", /* 0xb9 */
  3472. };
  3473. if (chipid >= CHIP_ID_YUKON_XL && chipid < CHIP_ID_YUKON_SUPR)
  3474. strncpy(buf, name[chipid - CHIP_ID_YUKON_XL], sz);
  3475. else
  3476. snprintf(buf, sz, "(chip %#x)", chipid);
  3477. return buf;
  3478. }
  3479. static int __devinit sky2_probe(struct pci_dev *pdev,
  3480. const struct pci_device_id *ent)
  3481. {
  3482. struct net_device *dev;
  3483. struct sky2_hw *hw;
  3484. int err, using_dac = 0, wol_default;
  3485. char buf1[16];
  3486. err = pci_enable_device(pdev);
  3487. if (err) {
  3488. dev_err(&pdev->dev, "cannot enable PCI device\n");
  3489. goto err_out;
  3490. }
  3491. err = pci_request_regions(pdev, DRV_NAME);
  3492. if (err) {
  3493. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  3494. goto err_out_disable;
  3495. }
  3496. pci_set_master(pdev);
  3497. if (sizeof(dma_addr_t) > sizeof(u32) &&
  3498. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  3499. using_dac = 1;
  3500. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  3501. if (err < 0) {
  3502. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  3503. "for consistent allocations\n");
  3504. goto err_out_free_regions;
  3505. }
  3506. } else {
  3507. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  3508. if (err) {
  3509. dev_err(&pdev->dev, "no usable DMA configuration\n");
  3510. goto err_out_free_regions;
  3511. }
  3512. }
  3513. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  3514. err = -ENOMEM;
  3515. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3516. if (!hw) {
  3517. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3518. goto err_out_free_regions;
  3519. }
  3520. hw->pdev = pdev;
  3521. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3522. if (!hw->regs) {
  3523. dev_err(&pdev->dev, "cannot map device registers\n");
  3524. goto err_out_free_hw;
  3525. }
  3526. #ifdef __BIG_ENDIAN
  3527. /* The sk98lin vendor driver uses hardware byte swapping but
  3528. * this driver uses software swapping.
  3529. */
  3530. {
  3531. u32 reg;
  3532. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  3533. reg &= ~PCI_REV_DESC;
  3534. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  3535. }
  3536. #endif
  3537. /* ring for status responses */
  3538. hw->st_le = pci_alloc_consistent(pdev, STATUS_LE_BYTES, &hw->st_dma);
  3539. if (!hw->st_le)
  3540. goto err_out_iounmap;
  3541. err = sky2_init(hw);
  3542. if (err)
  3543. goto err_out_iounmap;
  3544. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-2 %s rev %d\n",
  3545. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3546. pdev->irq, sky2_name(hw->chip_id, buf1, sizeof(buf1)),
  3547. hw->chip_rev);
  3548. sky2_reset(hw);
  3549. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3550. if (!dev) {
  3551. err = -ENOMEM;
  3552. goto err_out_free_pci;
  3553. }
  3554. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3555. err = sky2_test_msi(hw);
  3556. if (err == -EOPNOTSUPP)
  3557. pci_disable_msi(pdev);
  3558. else if (err)
  3559. goto err_out_free_netdev;
  3560. }
  3561. err = register_netdev(dev);
  3562. if (err) {
  3563. dev_err(&pdev->dev, "cannot register net device\n");
  3564. goto err_out_free_netdev;
  3565. }
  3566. netif_napi_add(dev, &hw->napi, sky2_poll, NAPI_WEIGHT);
  3567. err = request_irq(pdev->irq, sky2_intr,
  3568. (hw->flags & SKY2_HW_USE_MSI) ? 0 : IRQF_SHARED,
  3569. dev->name, hw);
  3570. if (err) {
  3571. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3572. goto err_out_unregister;
  3573. }
  3574. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3575. napi_enable(&hw->napi);
  3576. sky2_show_addr(dev);
  3577. if (hw->ports > 1) {
  3578. struct net_device *dev1;
  3579. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3580. if (!dev1)
  3581. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3582. else if ((err = register_netdev(dev1))) {
  3583. dev_warn(&pdev->dev,
  3584. "register of second port failed (%d)\n", err);
  3585. hw->dev[1] = NULL;
  3586. free_netdev(dev1);
  3587. } else
  3588. sky2_show_addr(dev1);
  3589. }
  3590. setup_timer(&hw->watchdog_timer, sky2_watchdog, (unsigned long) hw);
  3591. INIT_WORK(&hw->restart_work, sky2_restart);
  3592. pci_set_drvdata(pdev, hw);
  3593. return 0;
  3594. err_out_unregister:
  3595. if (hw->flags & SKY2_HW_USE_MSI)
  3596. pci_disable_msi(pdev);
  3597. unregister_netdev(dev);
  3598. err_out_free_netdev:
  3599. free_netdev(dev);
  3600. err_out_free_pci:
  3601. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3602. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3603. err_out_iounmap:
  3604. iounmap(hw->regs);
  3605. err_out_free_hw:
  3606. kfree(hw);
  3607. err_out_free_regions:
  3608. pci_release_regions(pdev);
  3609. err_out_disable:
  3610. pci_disable_device(pdev);
  3611. err_out:
  3612. pci_set_drvdata(pdev, NULL);
  3613. return err;
  3614. }
  3615. static void __devexit sky2_remove(struct pci_dev *pdev)
  3616. {
  3617. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3618. int i;
  3619. if (!hw)
  3620. return;
  3621. del_timer_sync(&hw->watchdog_timer);
  3622. cancel_work_sync(&hw->restart_work);
  3623. for (i = hw->ports-1; i >= 0; --i)
  3624. unregister_netdev(hw->dev[i]);
  3625. sky2_write32(hw, B0_IMSK, 0);
  3626. sky2_power_aux(hw);
  3627. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3628. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3629. sky2_read8(hw, B0_CTST);
  3630. free_irq(pdev->irq, hw);
  3631. if (hw->flags & SKY2_HW_USE_MSI)
  3632. pci_disable_msi(pdev);
  3633. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3634. pci_release_regions(pdev);
  3635. pci_disable_device(pdev);
  3636. for (i = hw->ports-1; i >= 0; --i)
  3637. free_netdev(hw->dev[i]);
  3638. iounmap(hw->regs);
  3639. kfree(hw);
  3640. pci_set_drvdata(pdev, NULL);
  3641. }
  3642. #ifdef CONFIG_PM
  3643. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3644. {
  3645. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3646. int i, wol = 0;
  3647. if (!hw)
  3648. return 0;
  3649. del_timer_sync(&hw->watchdog_timer);
  3650. cancel_work_sync(&hw->restart_work);
  3651. for (i = 0; i < hw->ports; i++) {
  3652. struct net_device *dev = hw->dev[i];
  3653. struct sky2_port *sky2 = netdev_priv(dev);
  3654. netif_device_detach(dev);
  3655. if (netif_running(dev))
  3656. sky2_down(dev);
  3657. if (sky2->wol)
  3658. sky2_wol_init(sky2);
  3659. wol |= sky2->wol;
  3660. }
  3661. sky2_write32(hw, B0_IMSK, 0);
  3662. napi_disable(&hw->napi);
  3663. sky2_power_aux(hw);
  3664. pci_save_state(pdev);
  3665. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3666. sky2_power_state(hw, pci_choose_state(pdev, state));
  3667. return 0;
  3668. }
  3669. static int sky2_resume(struct pci_dev *pdev)
  3670. {
  3671. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3672. int i, err;
  3673. if (!hw)
  3674. return 0;
  3675. sky2_power_state(hw, PCI_D0);
  3676. err = pci_restore_state(pdev);
  3677. if (err)
  3678. goto out;
  3679. pci_enable_wake(pdev, PCI_D0, 0);
  3680. /* Re-enable all clocks */
  3681. if (hw->chip_id == CHIP_ID_YUKON_EX ||
  3682. hw->chip_id == CHIP_ID_YUKON_EC_U ||
  3683. hw->chip_id == CHIP_ID_YUKON_FE_P)
  3684. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3685. sky2_reset(hw);
  3686. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3687. napi_enable(&hw->napi);
  3688. for (i = 0; i < hw->ports; i++) {
  3689. struct net_device *dev = hw->dev[i];
  3690. netif_device_attach(dev);
  3691. if (netif_running(dev)) {
  3692. err = sky2_up(dev);
  3693. if (err) {
  3694. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3695. dev->name, err);
  3696. rtnl_lock();
  3697. dev_close(dev);
  3698. rtnl_unlock();
  3699. goto out;
  3700. }
  3701. }
  3702. }
  3703. return 0;
  3704. out:
  3705. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3706. pci_disable_device(pdev);
  3707. return err;
  3708. }
  3709. #endif
  3710. static void sky2_shutdown(struct pci_dev *pdev)
  3711. {
  3712. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3713. int i, wol = 0;
  3714. if (!hw)
  3715. return;
  3716. del_timer_sync(&hw->watchdog_timer);
  3717. for (i = 0; i < hw->ports; i++) {
  3718. struct net_device *dev = hw->dev[i];
  3719. struct sky2_port *sky2 = netdev_priv(dev);
  3720. if (sky2->wol) {
  3721. wol = 1;
  3722. sky2_wol_init(sky2);
  3723. }
  3724. }
  3725. if (wol)
  3726. sky2_power_aux(hw);
  3727. pci_enable_wake(pdev, PCI_D3hot, wol);
  3728. pci_enable_wake(pdev, PCI_D3cold, wol);
  3729. pci_disable_device(pdev);
  3730. sky2_power_state(hw, PCI_D3hot);
  3731. }
  3732. static struct pci_driver sky2_driver = {
  3733. .name = DRV_NAME,
  3734. .id_table = sky2_id_table,
  3735. .probe = sky2_probe,
  3736. .remove = __devexit_p(sky2_remove),
  3737. #ifdef CONFIG_PM
  3738. .suspend = sky2_suspend,
  3739. .resume = sky2_resume,
  3740. #endif
  3741. .shutdown = sky2_shutdown,
  3742. };
  3743. static int __init sky2_init_module(void)
  3744. {
  3745. sky2_debug_init();
  3746. return pci_register_driver(&sky2_driver);
  3747. }
  3748. static void __exit sky2_cleanup_module(void)
  3749. {
  3750. pci_unregister_driver(&sky2_driver);
  3751. sky2_debug_cleanup();
  3752. }
  3753. module_init(sky2_init_module);
  3754. module_exit(sky2_cleanup_module);
  3755. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3756. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3757. MODULE_LICENSE("GPL");
  3758. MODULE_VERSION(DRV_VERSION);