exynos_tmu.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592
  1. /*
  2. * exynos_tmu.c - Samsung EXYNOS TMU (Thermal Management Unit)
  3. *
  4. * Copyright (C) 2011 Samsung Electronics
  5. * Donggeun Kim <dg77.kim@samsung.com>
  6. * Amit Daniel Kachhap <amit.kachhap@linaro.org>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. *
  22. */
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/module.h>
  27. #include <linux/of.h>
  28. #include <linux/platform_device.h>
  29. #include "exynos_thermal_common.h"
  30. #include "exynos_tmu.h"
  31. #include "exynos_tmu_data.h"
  32. /* Exynos generic registers */
  33. #define EXYNOS_TMU_REG_TRIMINFO 0x0
  34. #define EXYNOS_TMU_REG_CONTROL 0x20
  35. #define EXYNOS_TMU_REG_STATUS 0x28
  36. #define EXYNOS_TMU_REG_CURRENT_TEMP 0x40
  37. #define EXYNOS_TMU_REG_INTEN 0x70
  38. #define EXYNOS_TMU_REG_INTSTAT 0x74
  39. #define EXYNOS_TMU_REG_INTCLEAR 0x78
  40. #define EXYNOS_TMU_TRIM_TEMP_MASK 0xff
  41. #define EXYNOS_TMU_GAIN_SHIFT 8
  42. #define EXYNOS_TMU_REF_VOLTAGE_SHIFT 24
  43. #define EXYNOS_TMU_CORE_ON 3
  44. #define EXYNOS_TMU_CORE_OFF 2
  45. #define EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET 50
  46. /* Exynos4210 specific registers */
  47. #define EXYNOS4210_TMU_REG_THRESHOLD_TEMP 0x44
  48. #define EXYNOS4210_TMU_REG_TRIG_LEVEL0 0x50
  49. #define EXYNOS4210_TMU_REG_TRIG_LEVEL1 0x54
  50. #define EXYNOS4210_TMU_REG_TRIG_LEVEL2 0x58
  51. #define EXYNOS4210_TMU_REG_TRIG_LEVEL3 0x5C
  52. #define EXYNOS4210_TMU_REG_PAST_TEMP0 0x60
  53. #define EXYNOS4210_TMU_REG_PAST_TEMP1 0x64
  54. #define EXYNOS4210_TMU_REG_PAST_TEMP2 0x68
  55. #define EXYNOS4210_TMU_REG_PAST_TEMP3 0x6C
  56. #define EXYNOS4210_TMU_TRIG_LEVEL0_MASK 0x1
  57. #define EXYNOS4210_TMU_TRIG_LEVEL1_MASK 0x10
  58. #define EXYNOS4210_TMU_TRIG_LEVEL2_MASK 0x100
  59. #define EXYNOS4210_TMU_TRIG_LEVEL3_MASK 0x1000
  60. #define EXYNOS4210_TMU_INTCLEAR_VAL 0x1111
  61. /* Exynos5250 and Exynos4412 specific registers */
  62. #define EXYNOS_TMU_TRIMINFO_CON 0x14
  63. #define EXYNOS_THD_TEMP_RISE 0x50
  64. #define EXYNOS_THD_TEMP_FALL 0x54
  65. #define EXYNOS_EMUL_CON 0x80
  66. #define EXYNOS_TRIMINFO_RELOAD 0x1
  67. #define EXYNOS_TMU_CLEAR_RISE_INT 0x111
  68. #define EXYNOS_TMU_CLEAR_FALL_INT (0x111 << 12)
  69. #define EXYNOS_MUX_ADDR_VALUE 6
  70. #define EXYNOS_MUX_ADDR_SHIFT 20
  71. #define EXYNOS_TMU_TRIP_MODE_SHIFT 13
  72. #define EFUSE_MIN_VALUE 40
  73. #define EFUSE_MAX_VALUE 100
  74. #ifdef CONFIG_THERMAL_EMULATION
  75. #define EXYNOS_EMUL_TIME 0x57F0
  76. #define EXYNOS_EMUL_TIME_SHIFT 16
  77. #define EXYNOS_EMUL_DATA_SHIFT 8
  78. #define EXYNOS_EMUL_DATA_MASK 0xFF
  79. #define EXYNOS_EMUL_ENABLE 0x1
  80. #endif /* CONFIG_THERMAL_EMULATION */
  81. struct exynos_tmu_data {
  82. struct exynos_tmu_platform_data *pdata;
  83. struct resource *mem;
  84. void __iomem *base;
  85. int irq;
  86. enum soc_type soc;
  87. struct work_struct irq_work;
  88. struct mutex lock;
  89. struct clk *clk;
  90. u8 temp_error1, temp_error2;
  91. };
  92. /*
  93. * TMU treats temperature as a mapped temperature code.
  94. * The temperature is converted differently depending on the calibration type.
  95. */
  96. static int temp_to_code(struct exynos_tmu_data *data, u8 temp)
  97. {
  98. struct exynos_tmu_platform_data *pdata = data->pdata;
  99. int temp_code;
  100. if (data->soc == SOC_ARCH_EXYNOS4210)
  101. /* temp should range between 25 and 125 */
  102. if (temp < 25 || temp > 125) {
  103. temp_code = -EINVAL;
  104. goto out;
  105. }
  106. switch (pdata->cal_type) {
  107. case TYPE_TWO_POINT_TRIMMING:
  108. temp_code = (temp - 25) *
  109. (data->temp_error2 - data->temp_error1) /
  110. (85 - 25) + data->temp_error1;
  111. break;
  112. case TYPE_ONE_POINT_TRIMMING:
  113. temp_code = temp + data->temp_error1 - 25;
  114. break;
  115. default:
  116. temp_code = temp + EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET;
  117. break;
  118. }
  119. out:
  120. return temp_code;
  121. }
  122. /*
  123. * Calculate a temperature value from a temperature code.
  124. * The unit of the temperature is degree Celsius.
  125. */
  126. static int code_to_temp(struct exynos_tmu_data *data, u8 temp_code)
  127. {
  128. struct exynos_tmu_platform_data *pdata = data->pdata;
  129. int temp;
  130. if (data->soc == SOC_ARCH_EXYNOS4210)
  131. /* temp_code should range between 75 and 175 */
  132. if (temp_code < 75 || temp_code > 175) {
  133. temp = -ENODATA;
  134. goto out;
  135. }
  136. switch (pdata->cal_type) {
  137. case TYPE_TWO_POINT_TRIMMING:
  138. temp = (temp_code - data->temp_error1) * (85 - 25) /
  139. (data->temp_error2 - data->temp_error1) + 25;
  140. break;
  141. case TYPE_ONE_POINT_TRIMMING:
  142. temp = temp_code - data->temp_error1 + 25;
  143. break;
  144. default:
  145. temp = temp_code - EXYNOS_TMU_DEF_CODE_TO_TEMP_OFFSET;
  146. break;
  147. }
  148. out:
  149. return temp;
  150. }
  151. static int exynos_tmu_initialize(struct platform_device *pdev)
  152. {
  153. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  154. struct exynos_tmu_platform_data *pdata = data->pdata;
  155. unsigned int status, trim_info;
  156. unsigned int rising_threshold = 0, falling_threshold = 0;
  157. int ret = 0, threshold_code, i, trigger_levs = 0;
  158. mutex_lock(&data->lock);
  159. clk_enable(data->clk);
  160. status = readb(data->base + EXYNOS_TMU_REG_STATUS);
  161. if (!status) {
  162. ret = -EBUSY;
  163. goto out;
  164. }
  165. if (data->soc == SOC_ARCH_EXYNOS) {
  166. __raw_writel(EXYNOS_TRIMINFO_RELOAD,
  167. data->base + EXYNOS_TMU_TRIMINFO_CON);
  168. }
  169. /* Save trimming info in order to perform calibration */
  170. trim_info = readl(data->base + EXYNOS_TMU_REG_TRIMINFO);
  171. data->temp_error1 = trim_info & EXYNOS_TMU_TRIM_TEMP_MASK;
  172. data->temp_error2 = ((trim_info >> 8) & EXYNOS_TMU_TRIM_TEMP_MASK);
  173. if ((EFUSE_MIN_VALUE > data->temp_error1) ||
  174. (data->temp_error1 > EFUSE_MAX_VALUE) ||
  175. (data->temp_error2 != 0))
  176. data->temp_error1 = pdata->efuse_value;
  177. /* Count trigger levels to be enabled */
  178. for (i = 0; i < MAX_THRESHOLD_LEVS; i++)
  179. if (pdata->trigger_levels[i])
  180. trigger_levs++;
  181. if (data->soc == SOC_ARCH_EXYNOS4210) {
  182. /* Write temperature code for threshold */
  183. threshold_code = temp_to_code(data, pdata->threshold);
  184. if (threshold_code < 0) {
  185. ret = threshold_code;
  186. goto out;
  187. }
  188. writeb(threshold_code,
  189. data->base + EXYNOS4210_TMU_REG_THRESHOLD_TEMP);
  190. for (i = 0; i < trigger_levs; i++)
  191. writeb(pdata->trigger_levels[i],
  192. data->base + EXYNOS4210_TMU_REG_TRIG_LEVEL0 + i * 4);
  193. writel(EXYNOS4210_TMU_INTCLEAR_VAL,
  194. data->base + EXYNOS_TMU_REG_INTCLEAR);
  195. } else if (data->soc == SOC_ARCH_EXYNOS) {
  196. /* Write temperature code for rising and falling threshold */
  197. for (i = 0; i < trigger_levs; i++) {
  198. threshold_code = temp_to_code(data,
  199. pdata->trigger_levels[i]);
  200. if (threshold_code < 0) {
  201. ret = threshold_code;
  202. goto out;
  203. }
  204. rising_threshold |= threshold_code << 8 * i;
  205. if (pdata->threshold_falling) {
  206. threshold_code = temp_to_code(data,
  207. pdata->trigger_levels[i] -
  208. pdata->threshold_falling);
  209. if (threshold_code > 0)
  210. falling_threshold |=
  211. threshold_code << 8 * i;
  212. }
  213. }
  214. writel(rising_threshold,
  215. data->base + EXYNOS_THD_TEMP_RISE);
  216. writel(falling_threshold,
  217. data->base + EXYNOS_THD_TEMP_FALL);
  218. writel(EXYNOS_TMU_CLEAR_RISE_INT | EXYNOS_TMU_CLEAR_FALL_INT,
  219. data->base + EXYNOS_TMU_REG_INTCLEAR);
  220. }
  221. out:
  222. clk_disable(data->clk);
  223. mutex_unlock(&data->lock);
  224. return ret;
  225. }
  226. static void exynos_tmu_control(struct platform_device *pdev, bool on)
  227. {
  228. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  229. struct exynos_tmu_platform_data *pdata = data->pdata;
  230. unsigned int con, interrupt_en;
  231. mutex_lock(&data->lock);
  232. clk_enable(data->clk);
  233. con = pdata->reference_voltage << EXYNOS_TMU_REF_VOLTAGE_SHIFT |
  234. pdata->gain << EXYNOS_TMU_GAIN_SHIFT;
  235. if (data->soc == SOC_ARCH_EXYNOS) {
  236. con |= pdata->noise_cancel_mode << EXYNOS_TMU_TRIP_MODE_SHIFT;
  237. con |= (EXYNOS_MUX_ADDR_VALUE << EXYNOS_MUX_ADDR_SHIFT);
  238. }
  239. if (on) {
  240. con |= EXYNOS_TMU_CORE_ON;
  241. interrupt_en = pdata->trigger_level3_en << 12 |
  242. pdata->trigger_level2_en << 8 |
  243. pdata->trigger_level1_en << 4 |
  244. pdata->trigger_level0_en;
  245. if (pdata->threshold_falling)
  246. interrupt_en |= interrupt_en << 16;
  247. } else {
  248. con |= EXYNOS_TMU_CORE_OFF;
  249. interrupt_en = 0; /* Disable all interrupts */
  250. }
  251. writel(interrupt_en, data->base + EXYNOS_TMU_REG_INTEN);
  252. writel(con, data->base + EXYNOS_TMU_REG_CONTROL);
  253. clk_disable(data->clk);
  254. mutex_unlock(&data->lock);
  255. }
  256. static int exynos_tmu_read(struct exynos_tmu_data *data)
  257. {
  258. u8 temp_code;
  259. int temp;
  260. mutex_lock(&data->lock);
  261. clk_enable(data->clk);
  262. temp_code = readb(data->base + EXYNOS_TMU_REG_CURRENT_TEMP);
  263. temp = code_to_temp(data, temp_code);
  264. clk_disable(data->clk);
  265. mutex_unlock(&data->lock);
  266. return temp;
  267. }
  268. #ifdef CONFIG_THERMAL_EMULATION
  269. static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp)
  270. {
  271. struct exynos_tmu_data *data = drv_data;
  272. unsigned int reg;
  273. int ret = -EINVAL;
  274. if (data->soc == SOC_ARCH_EXYNOS4210)
  275. goto out;
  276. if (temp && temp < MCELSIUS)
  277. goto out;
  278. mutex_lock(&data->lock);
  279. clk_enable(data->clk);
  280. reg = readl(data->base + EXYNOS_EMUL_CON);
  281. if (temp) {
  282. temp /= MCELSIUS;
  283. reg = (EXYNOS_EMUL_TIME << EXYNOS_EMUL_TIME_SHIFT) |
  284. (temp_to_code(data, temp)
  285. << EXYNOS_EMUL_DATA_SHIFT) | EXYNOS_EMUL_ENABLE;
  286. } else {
  287. reg &= ~EXYNOS_EMUL_ENABLE;
  288. }
  289. writel(reg, data->base + EXYNOS_EMUL_CON);
  290. clk_disable(data->clk);
  291. mutex_unlock(&data->lock);
  292. return 0;
  293. out:
  294. return ret;
  295. }
  296. #else
  297. static int exynos_tmu_set_emulation(void *drv_data, unsigned long temp)
  298. { return -EINVAL; }
  299. #endif/*CONFIG_THERMAL_EMULATION*/
  300. static void exynos_tmu_work(struct work_struct *work)
  301. {
  302. struct exynos_tmu_data *data = container_of(work,
  303. struct exynos_tmu_data, irq_work);
  304. exynos_report_trigger();
  305. mutex_lock(&data->lock);
  306. clk_enable(data->clk);
  307. if (data->soc == SOC_ARCH_EXYNOS)
  308. writel(EXYNOS_TMU_CLEAR_RISE_INT |
  309. EXYNOS_TMU_CLEAR_FALL_INT,
  310. data->base + EXYNOS_TMU_REG_INTCLEAR);
  311. else
  312. writel(EXYNOS4210_TMU_INTCLEAR_VAL,
  313. data->base + EXYNOS_TMU_REG_INTCLEAR);
  314. clk_disable(data->clk);
  315. mutex_unlock(&data->lock);
  316. enable_irq(data->irq);
  317. }
  318. static irqreturn_t exynos_tmu_irq(int irq, void *id)
  319. {
  320. struct exynos_tmu_data *data = id;
  321. disable_irq_nosync(irq);
  322. schedule_work(&data->irq_work);
  323. return IRQ_HANDLED;
  324. }
  325. static struct thermal_sensor_conf exynos_sensor_conf = {
  326. .name = "exynos-therm",
  327. .read_temperature = (int (*)(void *))exynos_tmu_read,
  328. .write_emul_temp = exynos_tmu_set_emulation,
  329. };
  330. #ifdef CONFIG_OF
  331. static const struct of_device_id exynos_tmu_match[] = {
  332. {
  333. .compatible = "samsung,exynos4210-tmu",
  334. .data = (void *)EXYNOS4210_TMU_DRV_DATA,
  335. },
  336. {
  337. .compatible = "samsung,exynos4412-tmu",
  338. .data = (void *)EXYNOS5250_TMU_DRV_DATA,
  339. },
  340. {
  341. .compatible = "samsung,exynos5250-tmu",
  342. .data = (void *)EXYNOS5250_TMU_DRV_DATA,
  343. },
  344. {},
  345. };
  346. MODULE_DEVICE_TABLE(of, exynos_tmu_match);
  347. #endif
  348. static struct platform_device_id exynos_tmu_driver_ids[] = {
  349. {
  350. .name = "exynos4210-tmu",
  351. .driver_data = (kernel_ulong_t)EXYNOS4210_TMU_DRV_DATA,
  352. },
  353. {
  354. .name = "exynos5250-tmu",
  355. .driver_data = (kernel_ulong_t)EXYNOS5250_TMU_DRV_DATA,
  356. },
  357. { },
  358. };
  359. MODULE_DEVICE_TABLE(platform, exynos_tmu_driver_ids);
  360. static inline struct exynos_tmu_platform_data *exynos_get_driver_data(
  361. struct platform_device *pdev)
  362. {
  363. #ifdef CONFIG_OF
  364. if (pdev->dev.of_node) {
  365. const struct of_device_id *match;
  366. match = of_match_node(exynos_tmu_match, pdev->dev.of_node);
  367. if (!match)
  368. return NULL;
  369. return (struct exynos_tmu_platform_data *) match->data;
  370. }
  371. #endif
  372. return (struct exynos_tmu_platform_data *)
  373. platform_get_device_id(pdev)->driver_data;
  374. }
  375. static int exynos_tmu_probe(struct platform_device *pdev)
  376. {
  377. struct exynos_tmu_data *data;
  378. struct exynos_tmu_platform_data *pdata = pdev->dev.platform_data;
  379. int ret, i;
  380. if (!pdata)
  381. pdata = exynos_get_driver_data(pdev);
  382. if (!pdata) {
  383. dev_err(&pdev->dev, "No platform init data supplied.\n");
  384. return -ENODEV;
  385. }
  386. data = devm_kzalloc(&pdev->dev, sizeof(struct exynos_tmu_data),
  387. GFP_KERNEL);
  388. if (!data) {
  389. dev_err(&pdev->dev, "Failed to allocate driver structure\n");
  390. return -ENOMEM;
  391. }
  392. data->irq = platform_get_irq(pdev, 0);
  393. if (data->irq < 0) {
  394. dev_err(&pdev->dev, "Failed to get platform irq\n");
  395. return data->irq;
  396. }
  397. INIT_WORK(&data->irq_work, exynos_tmu_work);
  398. data->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  399. data->base = devm_ioremap_resource(&pdev->dev, data->mem);
  400. if (IS_ERR(data->base))
  401. return PTR_ERR(data->base);
  402. ret = devm_request_irq(&pdev->dev, data->irq, exynos_tmu_irq,
  403. IRQF_TRIGGER_RISING, "exynos-tmu", data);
  404. if (ret) {
  405. dev_err(&pdev->dev, "Failed to request irq: %d\n", data->irq);
  406. return ret;
  407. }
  408. data->clk = devm_clk_get(&pdev->dev, "tmu_apbif");
  409. if (IS_ERR(data->clk)) {
  410. dev_err(&pdev->dev, "Failed to get clock\n");
  411. return PTR_ERR(data->clk);
  412. }
  413. ret = clk_prepare(data->clk);
  414. if (ret)
  415. return ret;
  416. if (pdata->type == SOC_ARCH_EXYNOS ||
  417. pdata->type == SOC_ARCH_EXYNOS4210)
  418. data->soc = pdata->type;
  419. else {
  420. ret = -EINVAL;
  421. dev_err(&pdev->dev, "Platform not supported\n");
  422. goto err_clk;
  423. }
  424. data->pdata = pdata;
  425. platform_set_drvdata(pdev, data);
  426. mutex_init(&data->lock);
  427. ret = exynos_tmu_initialize(pdev);
  428. if (ret) {
  429. dev_err(&pdev->dev, "Failed to initialize TMU\n");
  430. goto err_clk;
  431. }
  432. exynos_tmu_control(pdev, true);
  433. /* Register the sensor with thermal management interface */
  434. (&exynos_sensor_conf)->private_data = data;
  435. exynos_sensor_conf.trip_data.trip_count = pdata->trigger_level0_en +
  436. pdata->trigger_level1_en + pdata->trigger_level2_en +
  437. pdata->trigger_level3_en;
  438. for (i = 0; i < exynos_sensor_conf.trip_data.trip_count; i++)
  439. exynos_sensor_conf.trip_data.trip_val[i] =
  440. pdata->threshold + pdata->trigger_levels[i];
  441. exynos_sensor_conf.trip_data.trigger_falling = pdata->threshold_falling;
  442. exynos_sensor_conf.cooling_data.freq_clip_count =
  443. pdata->freq_tab_count;
  444. for (i = 0; i < pdata->freq_tab_count; i++) {
  445. exynos_sensor_conf.cooling_data.freq_data[i].freq_clip_max =
  446. pdata->freq_tab[i].freq_clip_max;
  447. exynos_sensor_conf.cooling_data.freq_data[i].temp_level =
  448. pdata->freq_tab[i].temp_level;
  449. }
  450. ret = exynos_register_thermal(&exynos_sensor_conf);
  451. if (ret) {
  452. dev_err(&pdev->dev, "Failed to register thermal interface\n");
  453. goto err_clk;
  454. }
  455. return 0;
  456. err_clk:
  457. clk_unprepare(data->clk);
  458. return ret;
  459. }
  460. static int exynos_tmu_remove(struct platform_device *pdev)
  461. {
  462. struct exynos_tmu_data *data = platform_get_drvdata(pdev);
  463. exynos_tmu_control(pdev, false);
  464. exynos_unregister_thermal();
  465. clk_unprepare(data->clk);
  466. return 0;
  467. }
  468. #ifdef CONFIG_PM_SLEEP
  469. static int exynos_tmu_suspend(struct device *dev)
  470. {
  471. exynos_tmu_control(to_platform_device(dev), false);
  472. return 0;
  473. }
  474. static int exynos_tmu_resume(struct device *dev)
  475. {
  476. struct platform_device *pdev = to_platform_device(dev);
  477. exynos_tmu_initialize(pdev);
  478. exynos_tmu_control(pdev, true);
  479. return 0;
  480. }
  481. static SIMPLE_DEV_PM_OPS(exynos_tmu_pm,
  482. exynos_tmu_suspend, exynos_tmu_resume);
  483. #define EXYNOS_TMU_PM (&exynos_tmu_pm)
  484. #else
  485. #define EXYNOS_TMU_PM NULL
  486. #endif
  487. static struct platform_driver exynos_tmu_driver = {
  488. .driver = {
  489. .name = "exynos-tmu",
  490. .owner = THIS_MODULE,
  491. .pm = EXYNOS_TMU_PM,
  492. .of_match_table = of_match_ptr(exynos_tmu_match),
  493. },
  494. .probe = exynos_tmu_probe,
  495. .remove = exynos_tmu_remove,
  496. .id_table = exynos_tmu_driver_ids,
  497. };
  498. module_platform_driver(exynos_tmu_driver);
  499. MODULE_DESCRIPTION("EXYNOS TMU Driver");
  500. MODULE_AUTHOR("Donggeun Kim <dg77.kim@samsung.com>");
  501. MODULE_LICENSE("GPL");
  502. MODULE_ALIAS("platform:exynos-tmu");