tg3.c 266 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Copyright (C) 2000-2003 Broadcom Corporation.
  11. */
  12. #include <linux/config.h>
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/kernel.h>
  16. #include <linux/types.h>
  17. #include <linux/compiler.h>
  18. #include <linux/slab.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/ioport.h>
  22. #include <linux/pci.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/etherdevice.h>
  25. #include <linux/skbuff.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/mii.h>
  28. #include <linux/if_vlan.h>
  29. #include <linux/ip.h>
  30. #include <linux/tcp.h>
  31. #include <linux/workqueue.h>
  32. #include <net/checksum.h>
  33. #include <asm/system.h>
  34. #include <asm/io.h>
  35. #include <asm/byteorder.h>
  36. #include <asm/uaccess.h>
  37. #ifdef CONFIG_SPARC64
  38. #include <asm/idprom.h>
  39. #include <asm/oplib.h>
  40. #include <asm/pbm.h>
  41. #endif
  42. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  43. #define TG3_VLAN_TAG_USED 1
  44. #else
  45. #define TG3_VLAN_TAG_USED 0
  46. #endif
  47. #ifdef NETIF_F_TSO
  48. #define TG3_TSO_SUPPORT 1
  49. #else
  50. #define TG3_TSO_SUPPORT 0
  51. #endif
  52. #include "tg3.h"
  53. #define DRV_MODULE_NAME "tg3"
  54. #define PFX DRV_MODULE_NAME ": "
  55. #define DRV_MODULE_VERSION "3.25"
  56. #define DRV_MODULE_RELDATE "March 24, 2005"
  57. #define TG3_DEF_MAC_MODE 0
  58. #define TG3_DEF_RX_MODE 0
  59. #define TG3_DEF_TX_MODE 0
  60. #define TG3_DEF_MSG_ENABLE \
  61. (NETIF_MSG_DRV | \
  62. NETIF_MSG_PROBE | \
  63. NETIF_MSG_LINK | \
  64. NETIF_MSG_TIMER | \
  65. NETIF_MSG_IFDOWN | \
  66. NETIF_MSG_IFUP | \
  67. NETIF_MSG_RX_ERR | \
  68. NETIF_MSG_TX_ERR)
  69. /* length of time before we decide the hardware is borked,
  70. * and dev->tx_timeout() should be called to fix the problem
  71. */
  72. #define TG3_TX_TIMEOUT (5 * HZ)
  73. /* hardware minimum and maximum for a single frame's data payload */
  74. #define TG3_MIN_MTU 60
  75. #define TG3_MAX_MTU(tp) \
  76. (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 9000 : 1500)
  77. /* These numbers seem to be hard coded in the NIC firmware somehow.
  78. * You can't change the ring sizes, but you can change where you place
  79. * them in the NIC onboard memory.
  80. */
  81. #define TG3_RX_RING_SIZE 512
  82. #define TG3_DEF_RX_RING_PENDING 200
  83. #define TG3_RX_JUMBO_RING_SIZE 256
  84. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  85. /* Do not place this n-ring entries value into the tp struct itself,
  86. * we really want to expose these constants to GCC so that modulo et
  87. * al. operations are done with shifts and masks instead of with
  88. * hw multiply/modulo instructions. Another solution would be to
  89. * replace things like '% foo' with '& (foo - 1)'.
  90. */
  91. #define TG3_RX_RCB_RING_SIZE(tp) \
  92. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  93. #define TG3_TX_RING_SIZE 512
  94. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  95. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  96. TG3_RX_RING_SIZE)
  97. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  98. TG3_RX_JUMBO_RING_SIZE)
  99. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  100. TG3_RX_RCB_RING_SIZE(tp))
  101. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  102. TG3_TX_RING_SIZE)
  103. #define TX_RING_GAP(TP) \
  104. (TG3_TX_RING_SIZE - (TP)->tx_pending)
  105. #define TX_BUFFS_AVAIL(TP) \
  106. (((TP)->tx_cons <= (TP)->tx_prod) ? \
  107. (TP)->tx_cons + (TP)->tx_pending - (TP)->tx_prod : \
  108. (TP)->tx_cons - (TP)->tx_prod - TX_RING_GAP(TP))
  109. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  110. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  111. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  112. /* minimum number of free TX descriptors required to wake up TX process */
  113. #define TG3_TX_WAKEUP_THRESH (TG3_TX_RING_SIZE / 4)
  114. /* number of ETHTOOL_GSTATS u64's */
  115. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700,
  127. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  128. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701,
  129. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  130. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702,
  131. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  132. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703,
  133. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  134. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704,
  135. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  136. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE,
  137. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  138. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705,
  139. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  140. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2,
  141. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  142. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M,
  143. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  144. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2,
  145. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  146. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X,
  147. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  148. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X,
  149. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  150. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S,
  151. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  152. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3,
  153. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  154. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3,
  155. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  156. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782,
  157. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  158. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788,
  159. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  160. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789,
  161. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  162. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901,
  163. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  164. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2,
  165. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  166. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2,
  167. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  168. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F,
  169. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  170. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720,
  171. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  172. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721,
  173. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  174. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750,
  175. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  176. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751,
  177. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  178. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M,
  179. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  180. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M,
  181. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  182. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F,
  183. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  184. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752,
  185. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  186. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753,
  187. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  188. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M,
  189. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  190. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F,
  191. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  192. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781,
  193. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  194. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX,
  195. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  196. { PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX,
  197. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  198. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000,
  199. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  200. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001,
  201. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  202. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003,
  203. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  204. { PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100,
  205. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  206. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3,
  207. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  208. { 0, }
  209. };
  210. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  211. static struct {
  212. const char string[ETH_GSTRING_LEN];
  213. } ethtool_stats_keys[TG3_NUM_STATS] = {
  214. { "rx_octets" },
  215. { "rx_fragments" },
  216. { "rx_ucast_packets" },
  217. { "rx_mcast_packets" },
  218. { "rx_bcast_packets" },
  219. { "rx_fcs_errors" },
  220. { "rx_align_errors" },
  221. { "rx_xon_pause_rcvd" },
  222. { "rx_xoff_pause_rcvd" },
  223. { "rx_mac_ctrl_rcvd" },
  224. { "rx_xoff_entered" },
  225. { "rx_frame_too_long_errors" },
  226. { "rx_jabbers" },
  227. { "rx_undersize_packets" },
  228. { "rx_in_length_errors" },
  229. { "rx_out_length_errors" },
  230. { "rx_64_or_less_octet_packets" },
  231. { "rx_65_to_127_octet_packets" },
  232. { "rx_128_to_255_octet_packets" },
  233. { "rx_256_to_511_octet_packets" },
  234. { "rx_512_to_1023_octet_packets" },
  235. { "rx_1024_to_1522_octet_packets" },
  236. { "rx_1523_to_2047_octet_packets" },
  237. { "rx_2048_to_4095_octet_packets" },
  238. { "rx_4096_to_8191_octet_packets" },
  239. { "rx_8192_to_9022_octet_packets" },
  240. { "tx_octets" },
  241. { "tx_collisions" },
  242. { "tx_xon_sent" },
  243. { "tx_xoff_sent" },
  244. { "tx_flow_control" },
  245. { "tx_mac_errors" },
  246. { "tx_single_collisions" },
  247. { "tx_mult_collisions" },
  248. { "tx_deferred" },
  249. { "tx_excessive_collisions" },
  250. { "tx_late_collisions" },
  251. { "tx_collide_2times" },
  252. { "tx_collide_3times" },
  253. { "tx_collide_4times" },
  254. { "tx_collide_5times" },
  255. { "tx_collide_6times" },
  256. { "tx_collide_7times" },
  257. { "tx_collide_8times" },
  258. { "tx_collide_9times" },
  259. { "tx_collide_10times" },
  260. { "tx_collide_11times" },
  261. { "tx_collide_12times" },
  262. { "tx_collide_13times" },
  263. { "tx_collide_14times" },
  264. { "tx_collide_15times" },
  265. { "tx_ucast_packets" },
  266. { "tx_mcast_packets" },
  267. { "tx_bcast_packets" },
  268. { "tx_carrier_sense_errors" },
  269. { "tx_discards" },
  270. { "tx_errors" },
  271. { "dma_writeq_full" },
  272. { "dma_write_prioq_full" },
  273. { "rxbds_empty" },
  274. { "rx_discards" },
  275. { "rx_errors" },
  276. { "rx_threshold_hit" },
  277. { "dma_readq_full" },
  278. { "dma_read_prioq_full" },
  279. { "tx_comp_queue_full" },
  280. { "ring_set_send_prod_index" },
  281. { "ring_status_update" },
  282. { "nic_irqs" },
  283. { "nic_avoided_irqs" },
  284. { "nic_tx_threshold_hit" }
  285. };
  286. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  287. {
  288. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  289. unsigned long flags;
  290. spin_lock_irqsave(&tp->indirect_lock, flags);
  291. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  292. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  293. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  294. } else {
  295. writel(val, tp->regs + off);
  296. if ((tp->tg3_flags & TG3_FLAG_5701_REG_WRITE_BUG) != 0)
  297. readl(tp->regs + off);
  298. }
  299. }
  300. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) != 0) {
  303. unsigned long flags;
  304. spin_lock_irqsave(&tp->indirect_lock, flags);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  306. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  307. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  308. } else {
  309. void __iomem *dest = tp->regs + off;
  310. writel(val, dest);
  311. readl(dest); /* always flush PCI write */
  312. }
  313. }
  314. static inline void _tw32_rx_mbox(struct tg3 *tp, u32 off, u32 val)
  315. {
  316. void __iomem *mbox = tp->regs + off;
  317. writel(val, mbox);
  318. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  319. readl(mbox);
  320. }
  321. static inline void _tw32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  322. {
  323. void __iomem *mbox = tp->regs + off;
  324. writel(val, mbox);
  325. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  326. writel(val, mbox);
  327. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  328. readl(mbox);
  329. }
  330. #define tw32_mailbox(reg, val) writel(((val) & 0xffffffff), tp->regs + (reg))
  331. #define tw32_rx_mbox(reg, val) _tw32_rx_mbox(tp, reg, val)
  332. #define tw32_tx_mbox(reg, val) _tw32_tx_mbox(tp, reg, val)
  333. #define tw32(reg,val) tg3_write_indirect_reg32(tp,(reg),(val))
  334. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val))
  335. #define tw16(reg,val) writew(((val) & 0xffff), tp->regs + (reg))
  336. #define tw8(reg,val) writeb(((val) & 0xff), tp->regs + (reg))
  337. #define tr32(reg) readl(tp->regs + (reg))
  338. #define tr16(reg) readw(tp->regs + (reg))
  339. #define tr8(reg) readb(tp->regs + (reg))
  340. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  341. {
  342. unsigned long flags;
  343. spin_lock_irqsave(&tp->indirect_lock, flags);
  344. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  345. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  346. /* Always leave this as zero. */
  347. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  348. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  349. }
  350. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  351. {
  352. unsigned long flags;
  353. spin_lock_irqsave(&tp->indirect_lock, flags);
  354. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  355. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  356. /* Always leave this as zero. */
  357. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. }
  360. static void tg3_disable_ints(struct tg3 *tp)
  361. {
  362. tw32(TG3PCI_MISC_HOST_CTRL,
  363. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  364. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  365. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  366. }
  367. static inline void tg3_cond_int(struct tg3 *tp)
  368. {
  369. if (tp->hw_status->status & SD_STATUS_UPDATED)
  370. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  371. }
  372. static void tg3_enable_ints(struct tg3 *tp)
  373. {
  374. tw32(TG3PCI_MISC_HOST_CTRL,
  375. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  376. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000000);
  377. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  378. tg3_cond_int(tp);
  379. }
  380. /* tg3_restart_ints
  381. * similar to tg3_enable_ints, but it can return without flushing the
  382. * PIO write which reenables interrupts
  383. */
  384. static void tg3_restart_ints(struct tg3 *tp)
  385. {
  386. tw32(TG3PCI_MISC_HOST_CTRL,
  387. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  388. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000000);
  389. mmiowb();
  390. tg3_cond_int(tp);
  391. }
  392. static inline void tg3_netif_stop(struct tg3 *tp)
  393. {
  394. netif_poll_disable(tp->dev);
  395. netif_tx_disable(tp->dev);
  396. }
  397. static inline void tg3_netif_start(struct tg3 *tp)
  398. {
  399. netif_wake_queue(tp->dev);
  400. /* NOTE: unconditional netif_wake_queue is only appropriate
  401. * so long as all callers are assured to have free tx slots
  402. * (such as after tg3_init_hw)
  403. */
  404. netif_poll_enable(tp->dev);
  405. tg3_cond_int(tp);
  406. }
  407. static void tg3_switch_clocks(struct tg3 *tp)
  408. {
  409. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  410. u32 orig_clock_ctrl;
  411. orig_clock_ctrl = clock_ctrl;
  412. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  413. CLOCK_CTRL_CLKRUN_OENABLE |
  414. 0x1f);
  415. tp->pci_clock_ctrl = clock_ctrl;
  416. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  417. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  418. tw32_f(TG3PCI_CLOCK_CTRL,
  419. clock_ctrl | CLOCK_CTRL_625_CORE);
  420. udelay(40);
  421. }
  422. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  423. tw32_f(TG3PCI_CLOCK_CTRL,
  424. clock_ctrl |
  425. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK));
  426. udelay(40);
  427. tw32_f(TG3PCI_CLOCK_CTRL,
  428. clock_ctrl | (CLOCK_CTRL_ALTCLK));
  429. udelay(40);
  430. }
  431. tw32_f(TG3PCI_CLOCK_CTRL, clock_ctrl);
  432. udelay(40);
  433. }
  434. #define PHY_BUSY_LOOPS 5000
  435. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  436. {
  437. u32 frame_val;
  438. unsigned int loops;
  439. int ret;
  440. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  441. tw32_f(MAC_MI_MODE,
  442. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  443. udelay(80);
  444. }
  445. *val = 0x0;
  446. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  447. MI_COM_PHY_ADDR_MASK);
  448. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  449. MI_COM_REG_ADDR_MASK);
  450. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  451. tw32_f(MAC_MI_COM, frame_val);
  452. loops = PHY_BUSY_LOOPS;
  453. while (loops != 0) {
  454. udelay(10);
  455. frame_val = tr32(MAC_MI_COM);
  456. if ((frame_val & MI_COM_BUSY) == 0) {
  457. udelay(5);
  458. frame_val = tr32(MAC_MI_COM);
  459. break;
  460. }
  461. loops -= 1;
  462. }
  463. ret = -EBUSY;
  464. if (loops != 0) {
  465. *val = frame_val & MI_COM_DATA_MASK;
  466. ret = 0;
  467. }
  468. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  469. tw32_f(MAC_MI_MODE, tp->mi_mode);
  470. udelay(80);
  471. }
  472. return ret;
  473. }
  474. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  475. {
  476. u32 frame_val;
  477. unsigned int loops;
  478. int ret;
  479. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  480. tw32_f(MAC_MI_MODE,
  481. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  482. udelay(80);
  483. }
  484. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  485. MI_COM_PHY_ADDR_MASK);
  486. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  487. MI_COM_REG_ADDR_MASK);
  488. frame_val |= (val & MI_COM_DATA_MASK);
  489. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  490. tw32_f(MAC_MI_COM, frame_val);
  491. loops = PHY_BUSY_LOOPS;
  492. while (loops != 0) {
  493. udelay(10);
  494. frame_val = tr32(MAC_MI_COM);
  495. if ((frame_val & MI_COM_BUSY) == 0) {
  496. udelay(5);
  497. frame_val = tr32(MAC_MI_COM);
  498. break;
  499. }
  500. loops -= 1;
  501. }
  502. ret = -EBUSY;
  503. if (loops != 0)
  504. ret = 0;
  505. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  506. tw32_f(MAC_MI_MODE, tp->mi_mode);
  507. udelay(80);
  508. }
  509. return ret;
  510. }
  511. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  512. {
  513. u32 val;
  514. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  515. return;
  516. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  517. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  518. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  519. (val | (1 << 15) | (1 << 4)));
  520. }
  521. static int tg3_bmcr_reset(struct tg3 *tp)
  522. {
  523. u32 phy_control;
  524. int limit, err;
  525. /* OK, reset it, and poll the BMCR_RESET bit until it
  526. * clears or we time out.
  527. */
  528. phy_control = BMCR_RESET;
  529. err = tg3_writephy(tp, MII_BMCR, phy_control);
  530. if (err != 0)
  531. return -EBUSY;
  532. limit = 5000;
  533. while (limit--) {
  534. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  535. if (err != 0)
  536. return -EBUSY;
  537. if ((phy_control & BMCR_RESET) == 0) {
  538. udelay(40);
  539. break;
  540. }
  541. udelay(10);
  542. }
  543. if (limit <= 0)
  544. return -EBUSY;
  545. return 0;
  546. }
  547. static int tg3_wait_macro_done(struct tg3 *tp)
  548. {
  549. int limit = 100;
  550. while (limit--) {
  551. u32 tmp32;
  552. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  553. if ((tmp32 & 0x1000) == 0)
  554. break;
  555. }
  556. }
  557. if (limit <= 0)
  558. return -EBUSY;
  559. return 0;
  560. }
  561. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  562. {
  563. static const u32 test_pat[4][6] = {
  564. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  565. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  566. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  567. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  568. };
  569. int chan;
  570. for (chan = 0; chan < 4; chan++) {
  571. int i;
  572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  573. (chan * 0x2000) | 0x0200);
  574. tg3_writephy(tp, 0x16, 0x0002);
  575. for (i = 0; i < 6; i++)
  576. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  577. test_pat[chan][i]);
  578. tg3_writephy(tp, 0x16, 0x0202);
  579. if (tg3_wait_macro_done(tp)) {
  580. *resetp = 1;
  581. return -EBUSY;
  582. }
  583. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  584. (chan * 0x2000) | 0x0200);
  585. tg3_writephy(tp, 0x16, 0x0082);
  586. if (tg3_wait_macro_done(tp)) {
  587. *resetp = 1;
  588. return -EBUSY;
  589. }
  590. tg3_writephy(tp, 0x16, 0x0802);
  591. if (tg3_wait_macro_done(tp)) {
  592. *resetp = 1;
  593. return -EBUSY;
  594. }
  595. for (i = 0; i < 6; i += 2) {
  596. u32 low, high;
  597. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  598. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  599. tg3_wait_macro_done(tp)) {
  600. *resetp = 1;
  601. return -EBUSY;
  602. }
  603. low &= 0x7fff;
  604. high &= 0x000f;
  605. if (low != test_pat[chan][i] ||
  606. high != test_pat[chan][i+1]) {
  607. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  609. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  610. return -EBUSY;
  611. }
  612. }
  613. }
  614. return 0;
  615. }
  616. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  617. {
  618. int chan;
  619. for (chan = 0; chan < 4; chan++) {
  620. int i;
  621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  622. (chan * 0x2000) | 0x0200);
  623. tg3_writephy(tp, 0x16, 0x0002);
  624. for (i = 0; i < 6; i++)
  625. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  626. tg3_writephy(tp, 0x16, 0x0202);
  627. if (tg3_wait_macro_done(tp))
  628. return -EBUSY;
  629. }
  630. return 0;
  631. }
  632. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  633. {
  634. u32 reg32, phy9_orig;
  635. int retries, do_phy_reset, err;
  636. retries = 10;
  637. do_phy_reset = 1;
  638. do {
  639. if (do_phy_reset) {
  640. err = tg3_bmcr_reset(tp);
  641. if (err)
  642. return err;
  643. do_phy_reset = 0;
  644. }
  645. /* Disable transmitter and interrupt. */
  646. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  647. continue;
  648. reg32 |= 0x3000;
  649. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  650. /* Set full-duplex, 1000 mbps. */
  651. tg3_writephy(tp, MII_BMCR,
  652. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  653. /* Set to master mode. */
  654. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  655. continue;
  656. tg3_writephy(tp, MII_TG3_CTRL,
  657. (MII_TG3_CTRL_AS_MASTER |
  658. MII_TG3_CTRL_ENABLE_AS_MASTER));
  659. /* Enable SM_DSP_CLOCK and 6dB. */
  660. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  661. /* Block the PHY control access. */
  662. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  663. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  664. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  665. if (!err)
  666. break;
  667. } while (--retries);
  668. err = tg3_phy_reset_chanpat(tp);
  669. if (err)
  670. return err;
  671. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  672. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  673. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  674. tg3_writephy(tp, 0x16, 0x0000);
  675. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  676. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  677. /* Set Extended packet length bit for jumbo frames */
  678. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  679. }
  680. else {
  681. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  682. }
  683. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  684. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  685. reg32 &= ~0x3000;
  686. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  687. } else if (!err)
  688. err = -EBUSY;
  689. return err;
  690. }
  691. /* This will reset the tigon3 PHY if there is no valid
  692. * link unless the FORCE argument is non-zero.
  693. */
  694. static int tg3_phy_reset(struct tg3 *tp)
  695. {
  696. u32 phy_status;
  697. int err;
  698. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  699. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  700. if (err != 0)
  701. return -EBUSY;
  702. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  705. err = tg3_phy_reset_5703_4_5(tp);
  706. if (err)
  707. return err;
  708. goto out;
  709. }
  710. err = tg3_bmcr_reset(tp);
  711. if (err)
  712. return err;
  713. out:
  714. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  715. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  716. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  717. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  718. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  719. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  720. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  721. }
  722. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  723. tg3_writephy(tp, 0x1c, 0x8d68);
  724. tg3_writephy(tp, 0x1c, 0x8d68);
  725. }
  726. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  727. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  728. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  729. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  730. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  731. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  732. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  733. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  734. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  735. }
  736. /* Set Extended packet length bit (bit 14) on all chips that */
  737. /* support jumbo frames */
  738. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  739. /* Cannot do read-modify-write on 5401 */
  740. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  741. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  742. u32 phy_reg;
  743. /* Set bit 14 with read-modify-write to preserve other bits */
  744. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  745. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  746. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  747. }
  748. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  749. * jumbo frames transmission.
  750. */
  751. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  752. u32 phy_reg;
  753. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  754. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  755. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  756. }
  757. tg3_phy_set_wirespeed(tp);
  758. return 0;
  759. }
  760. static void tg3_frob_aux_power(struct tg3 *tp)
  761. {
  762. struct tg3 *tp_peer = tp;
  763. if ((tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) != 0)
  764. return;
  765. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  766. tp_peer = pci_get_drvdata(tp->pdev_peer);
  767. if (!tp_peer)
  768. BUG();
  769. }
  770. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  771. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0) {
  772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  773. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  774. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  775. (GRC_LCLCTRL_GPIO_OE0 |
  776. GRC_LCLCTRL_GPIO_OE1 |
  777. GRC_LCLCTRL_GPIO_OE2 |
  778. GRC_LCLCTRL_GPIO_OUTPUT0 |
  779. GRC_LCLCTRL_GPIO_OUTPUT1));
  780. udelay(100);
  781. } else {
  782. u32 no_gpio2;
  783. u32 grc_local_ctrl;
  784. if (tp_peer != tp &&
  785. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  786. return;
  787. /* On 5753 and variants, GPIO2 cannot be used. */
  788. no_gpio2 = tp->nic_sram_data_cfg &
  789. NIC_SRAM_DATA_CFG_NO_GPIO2;
  790. grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  791. GRC_LCLCTRL_GPIO_OE1 |
  792. GRC_LCLCTRL_GPIO_OE2 |
  793. GRC_LCLCTRL_GPIO_OUTPUT1 |
  794. GRC_LCLCTRL_GPIO_OUTPUT2;
  795. if (no_gpio2) {
  796. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  797. GRC_LCLCTRL_GPIO_OUTPUT2);
  798. }
  799. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  800. grc_local_ctrl);
  801. udelay(100);
  802. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  803. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  804. grc_local_ctrl);
  805. udelay(100);
  806. if (!no_gpio2) {
  807. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  808. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  809. grc_local_ctrl);
  810. udelay(100);
  811. }
  812. }
  813. } else {
  814. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  815. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  816. if (tp_peer != tp &&
  817. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  818. return;
  819. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  820. (GRC_LCLCTRL_GPIO_OE1 |
  821. GRC_LCLCTRL_GPIO_OUTPUT1));
  822. udelay(100);
  823. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  824. (GRC_LCLCTRL_GPIO_OE1));
  825. udelay(100);
  826. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  827. (GRC_LCLCTRL_GPIO_OE1 |
  828. GRC_LCLCTRL_GPIO_OUTPUT1));
  829. udelay(100);
  830. }
  831. }
  832. }
  833. static int tg3_setup_phy(struct tg3 *, int);
  834. #define RESET_KIND_SHUTDOWN 0
  835. #define RESET_KIND_INIT 1
  836. #define RESET_KIND_SUSPEND 2
  837. static void tg3_write_sig_post_reset(struct tg3 *, int);
  838. static int tg3_halt_cpu(struct tg3 *, u32);
  839. static int tg3_set_power_state(struct tg3 *tp, int state)
  840. {
  841. u32 misc_host_ctrl;
  842. u16 power_control, power_caps;
  843. int pm = tp->pm_cap;
  844. /* Make sure register accesses (indirect or otherwise)
  845. * will function correctly.
  846. */
  847. pci_write_config_dword(tp->pdev,
  848. TG3PCI_MISC_HOST_CTRL,
  849. tp->misc_host_ctrl);
  850. pci_read_config_word(tp->pdev,
  851. pm + PCI_PM_CTRL,
  852. &power_control);
  853. power_control |= PCI_PM_CTRL_PME_STATUS;
  854. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  855. switch (state) {
  856. case 0:
  857. power_control |= 0;
  858. pci_write_config_word(tp->pdev,
  859. pm + PCI_PM_CTRL,
  860. power_control);
  861. udelay(100); /* Delay after power state change */
  862. /* Switch out of Vaux if it is not a LOM */
  863. if (!(tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)) {
  864. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  865. udelay(100);
  866. }
  867. return 0;
  868. case 1:
  869. power_control |= 1;
  870. break;
  871. case 2:
  872. power_control |= 2;
  873. break;
  874. case 3:
  875. power_control |= 3;
  876. break;
  877. default:
  878. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  879. "requested.\n",
  880. tp->dev->name, state);
  881. return -EINVAL;
  882. };
  883. power_control |= PCI_PM_CTRL_PME_ENABLE;
  884. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  885. tw32(TG3PCI_MISC_HOST_CTRL,
  886. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  887. if (tp->link_config.phy_is_low_power == 0) {
  888. tp->link_config.phy_is_low_power = 1;
  889. tp->link_config.orig_speed = tp->link_config.speed;
  890. tp->link_config.orig_duplex = tp->link_config.duplex;
  891. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  892. }
  893. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  894. tp->link_config.speed = SPEED_10;
  895. tp->link_config.duplex = DUPLEX_HALF;
  896. tp->link_config.autoneg = AUTONEG_ENABLE;
  897. tg3_setup_phy(tp, 0);
  898. }
  899. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  900. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  901. u32 mac_mode;
  902. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  903. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  904. udelay(40);
  905. mac_mode = MAC_MODE_PORT_MODE_MII;
  906. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 ||
  907. !(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB))
  908. mac_mode |= MAC_MODE_LINK_POLARITY;
  909. } else {
  910. mac_mode = MAC_MODE_PORT_MODE_TBI;
  911. }
  912. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  913. tw32(MAC_LED_CTRL, tp->led_ctrl);
  914. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  915. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  916. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  917. tw32_f(MAC_MODE, mac_mode);
  918. udelay(100);
  919. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  920. udelay(10);
  921. }
  922. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  923. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  924. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  925. u32 base_val;
  926. base_val = tp->pci_clock_ctrl;
  927. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  928. CLOCK_CTRL_TXCLK_DISABLE);
  929. tw32_f(TG3PCI_CLOCK_CTRL, base_val |
  930. CLOCK_CTRL_ALTCLK |
  931. CLOCK_CTRL_PWRDOWN_PLL133);
  932. udelay(40);
  933. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  934. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  935. u32 newbits1, newbits2;
  936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  937. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  938. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  939. CLOCK_CTRL_TXCLK_DISABLE |
  940. CLOCK_CTRL_ALTCLK);
  941. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  942. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  943. newbits1 = CLOCK_CTRL_625_CORE;
  944. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  945. } else {
  946. newbits1 = CLOCK_CTRL_ALTCLK;
  947. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  948. }
  949. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1);
  950. udelay(40);
  951. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2);
  952. udelay(40);
  953. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  954. u32 newbits3;
  955. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  956. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  957. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  958. CLOCK_CTRL_TXCLK_DISABLE |
  959. CLOCK_CTRL_44MHZ_CORE);
  960. } else {
  961. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  962. }
  963. tw32_f(TG3PCI_CLOCK_CTRL,
  964. tp->pci_clock_ctrl | newbits3);
  965. udelay(40);
  966. }
  967. }
  968. tg3_frob_aux_power(tp);
  969. /* Workaround for unstable PLL clock */
  970. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  971. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  972. u32 val = tr32(0x7d00);
  973. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  974. tw32(0x7d00, val);
  975. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  976. tg3_halt_cpu(tp, RX_CPU_BASE);
  977. }
  978. /* Finally, set the new power state. */
  979. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  980. udelay(100); /* Delay after power state change */
  981. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  982. return 0;
  983. }
  984. static void tg3_link_report(struct tg3 *tp)
  985. {
  986. if (!netif_carrier_ok(tp->dev)) {
  987. printk(KERN_INFO PFX "%s: Link is down.\n", tp->dev->name);
  988. } else {
  989. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  990. tp->dev->name,
  991. (tp->link_config.active_speed == SPEED_1000 ?
  992. 1000 :
  993. (tp->link_config.active_speed == SPEED_100 ?
  994. 100 : 10)),
  995. (tp->link_config.active_duplex == DUPLEX_FULL ?
  996. "full" : "half"));
  997. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  998. "%s for RX.\n",
  999. tp->dev->name,
  1000. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1001. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1002. }
  1003. }
  1004. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1005. {
  1006. u32 new_tg3_flags = 0;
  1007. u32 old_rx_mode = tp->rx_mode;
  1008. u32 old_tx_mode = tp->tx_mode;
  1009. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1010. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1011. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1012. if (remote_adv & LPA_PAUSE_CAP)
  1013. new_tg3_flags |=
  1014. (TG3_FLAG_RX_PAUSE |
  1015. TG3_FLAG_TX_PAUSE);
  1016. else if (remote_adv & LPA_PAUSE_ASYM)
  1017. new_tg3_flags |=
  1018. (TG3_FLAG_RX_PAUSE);
  1019. } else {
  1020. if (remote_adv & LPA_PAUSE_CAP)
  1021. new_tg3_flags |=
  1022. (TG3_FLAG_RX_PAUSE |
  1023. TG3_FLAG_TX_PAUSE);
  1024. }
  1025. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1026. if ((remote_adv & LPA_PAUSE_CAP) &&
  1027. (remote_adv & LPA_PAUSE_ASYM))
  1028. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1029. }
  1030. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1031. tp->tg3_flags |= new_tg3_flags;
  1032. } else {
  1033. new_tg3_flags = tp->tg3_flags;
  1034. }
  1035. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1036. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1037. else
  1038. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1039. if (old_rx_mode != tp->rx_mode) {
  1040. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1041. }
  1042. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1043. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1044. else
  1045. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1046. if (old_tx_mode != tp->tx_mode) {
  1047. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1048. }
  1049. }
  1050. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1051. {
  1052. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1053. case MII_TG3_AUX_STAT_10HALF:
  1054. *speed = SPEED_10;
  1055. *duplex = DUPLEX_HALF;
  1056. break;
  1057. case MII_TG3_AUX_STAT_10FULL:
  1058. *speed = SPEED_10;
  1059. *duplex = DUPLEX_FULL;
  1060. break;
  1061. case MII_TG3_AUX_STAT_100HALF:
  1062. *speed = SPEED_100;
  1063. *duplex = DUPLEX_HALF;
  1064. break;
  1065. case MII_TG3_AUX_STAT_100FULL:
  1066. *speed = SPEED_100;
  1067. *duplex = DUPLEX_FULL;
  1068. break;
  1069. case MII_TG3_AUX_STAT_1000HALF:
  1070. *speed = SPEED_1000;
  1071. *duplex = DUPLEX_HALF;
  1072. break;
  1073. case MII_TG3_AUX_STAT_1000FULL:
  1074. *speed = SPEED_1000;
  1075. *duplex = DUPLEX_FULL;
  1076. break;
  1077. default:
  1078. *speed = SPEED_INVALID;
  1079. *duplex = DUPLEX_INVALID;
  1080. break;
  1081. };
  1082. }
  1083. static void tg3_phy_copper_begin(struct tg3 *tp)
  1084. {
  1085. u32 new_adv;
  1086. int i;
  1087. if (tp->link_config.phy_is_low_power) {
  1088. /* Entering low power mode. Disable gigabit and
  1089. * 100baseT advertisements.
  1090. */
  1091. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1092. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1093. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1094. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1095. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1096. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1097. } else if (tp->link_config.speed == SPEED_INVALID) {
  1098. tp->link_config.advertising =
  1099. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  1100. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  1101. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  1102. ADVERTISED_Autoneg | ADVERTISED_MII);
  1103. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1104. tp->link_config.advertising &=
  1105. ~(ADVERTISED_1000baseT_Half |
  1106. ADVERTISED_1000baseT_Full);
  1107. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1108. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1109. new_adv |= ADVERTISE_10HALF;
  1110. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1111. new_adv |= ADVERTISE_10FULL;
  1112. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1113. new_adv |= ADVERTISE_100HALF;
  1114. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1115. new_adv |= ADVERTISE_100FULL;
  1116. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1117. if (tp->link_config.advertising &
  1118. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1119. new_adv = 0;
  1120. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1121. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1122. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1123. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1124. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1125. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1126. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1127. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1128. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1129. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1130. } else {
  1131. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1132. }
  1133. } else {
  1134. /* Asking for a specific link mode. */
  1135. if (tp->link_config.speed == SPEED_1000) {
  1136. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1137. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1138. if (tp->link_config.duplex == DUPLEX_FULL)
  1139. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1140. else
  1141. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1142. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1143. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1144. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1145. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1146. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1147. } else {
  1148. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1149. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1150. if (tp->link_config.speed == SPEED_100) {
  1151. if (tp->link_config.duplex == DUPLEX_FULL)
  1152. new_adv |= ADVERTISE_100FULL;
  1153. else
  1154. new_adv |= ADVERTISE_100HALF;
  1155. } else {
  1156. if (tp->link_config.duplex == DUPLEX_FULL)
  1157. new_adv |= ADVERTISE_10FULL;
  1158. else
  1159. new_adv |= ADVERTISE_10HALF;
  1160. }
  1161. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1162. }
  1163. }
  1164. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1165. tp->link_config.speed != SPEED_INVALID) {
  1166. u32 bmcr, orig_bmcr;
  1167. tp->link_config.active_speed = tp->link_config.speed;
  1168. tp->link_config.active_duplex = tp->link_config.duplex;
  1169. bmcr = 0;
  1170. switch (tp->link_config.speed) {
  1171. default:
  1172. case SPEED_10:
  1173. break;
  1174. case SPEED_100:
  1175. bmcr |= BMCR_SPEED100;
  1176. break;
  1177. case SPEED_1000:
  1178. bmcr |= TG3_BMCR_SPEED1000;
  1179. break;
  1180. };
  1181. if (tp->link_config.duplex == DUPLEX_FULL)
  1182. bmcr |= BMCR_FULLDPLX;
  1183. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1184. (bmcr != orig_bmcr)) {
  1185. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1186. for (i = 0; i < 1500; i++) {
  1187. u32 tmp;
  1188. udelay(10);
  1189. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1190. tg3_readphy(tp, MII_BMSR, &tmp))
  1191. continue;
  1192. if (!(tmp & BMSR_LSTATUS)) {
  1193. udelay(40);
  1194. break;
  1195. }
  1196. }
  1197. tg3_writephy(tp, MII_BMCR, bmcr);
  1198. udelay(40);
  1199. }
  1200. } else {
  1201. tg3_writephy(tp, MII_BMCR,
  1202. BMCR_ANENABLE | BMCR_ANRESTART);
  1203. }
  1204. }
  1205. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1206. {
  1207. int err;
  1208. /* Turn off tap power management. */
  1209. /* Set Extended packet length bit */
  1210. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1211. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1212. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1213. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1214. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1215. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1216. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1217. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1218. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1219. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1220. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1221. udelay(40);
  1222. return err;
  1223. }
  1224. static int tg3_copper_is_advertising_all(struct tg3 *tp)
  1225. {
  1226. u32 adv_reg, all_mask;
  1227. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1228. return 0;
  1229. all_mask = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1230. ADVERTISE_100HALF | ADVERTISE_100FULL);
  1231. if ((adv_reg & all_mask) != all_mask)
  1232. return 0;
  1233. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1234. u32 tg3_ctrl;
  1235. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1236. return 0;
  1237. all_mask = (MII_TG3_CTRL_ADV_1000_HALF |
  1238. MII_TG3_CTRL_ADV_1000_FULL);
  1239. if ((tg3_ctrl & all_mask) != all_mask)
  1240. return 0;
  1241. }
  1242. return 1;
  1243. }
  1244. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1245. {
  1246. int current_link_up;
  1247. u32 bmsr, dummy;
  1248. u16 current_speed;
  1249. u8 current_duplex;
  1250. int i, err;
  1251. tw32(MAC_EVENT, 0);
  1252. tw32_f(MAC_STATUS,
  1253. (MAC_STATUS_SYNC_CHANGED |
  1254. MAC_STATUS_CFG_CHANGED |
  1255. MAC_STATUS_MI_COMPLETION |
  1256. MAC_STATUS_LNKSTATE_CHANGED));
  1257. udelay(40);
  1258. tp->mi_mode = MAC_MI_MODE_BASE;
  1259. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1260. udelay(80);
  1261. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1262. /* Some third-party PHYs need to be reset on link going
  1263. * down.
  1264. */
  1265. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1266. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1267. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1268. netif_carrier_ok(tp->dev)) {
  1269. tg3_readphy(tp, MII_BMSR, &bmsr);
  1270. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1271. !(bmsr & BMSR_LSTATUS))
  1272. force_reset = 1;
  1273. }
  1274. if (force_reset)
  1275. tg3_phy_reset(tp);
  1276. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1277. tg3_readphy(tp, MII_BMSR, &bmsr);
  1278. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1279. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1280. bmsr = 0;
  1281. if (!(bmsr & BMSR_LSTATUS)) {
  1282. err = tg3_init_5401phy_dsp(tp);
  1283. if (err)
  1284. return err;
  1285. tg3_readphy(tp, MII_BMSR, &bmsr);
  1286. for (i = 0; i < 1000; i++) {
  1287. udelay(10);
  1288. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1289. (bmsr & BMSR_LSTATUS)) {
  1290. udelay(40);
  1291. break;
  1292. }
  1293. }
  1294. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1295. !(bmsr & BMSR_LSTATUS) &&
  1296. tp->link_config.active_speed == SPEED_1000) {
  1297. err = tg3_phy_reset(tp);
  1298. if (!err)
  1299. err = tg3_init_5401phy_dsp(tp);
  1300. if (err)
  1301. return err;
  1302. }
  1303. }
  1304. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1305. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1306. /* 5701 {A0,B0} CRC bug workaround */
  1307. tg3_writephy(tp, 0x15, 0x0a75);
  1308. tg3_writephy(tp, 0x1c, 0x8c68);
  1309. tg3_writephy(tp, 0x1c, 0x8d68);
  1310. tg3_writephy(tp, 0x1c, 0x8c68);
  1311. }
  1312. /* Clear pending interrupts... */
  1313. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1314. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1315. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1316. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1317. else
  1318. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1321. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1322. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1323. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1324. else
  1325. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1326. }
  1327. current_link_up = 0;
  1328. current_speed = SPEED_INVALID;
  1329. current_duplex = DUPLEX_INVALID;
  1330. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1331. u32 val;
  1332. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1333. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1334. if (!(val & (1 << 10))) {
  1335. val |= (1 << 10);
  1336. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1337. goto relink;
  1338. }
  1339. }
  1340. bmsr = 0;
  1341. for (i = 0; i < 100; i++) {
  1342. tg3_readphy(tp, MII_BMSR, &bmsr);
  1343. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1344. (bmsr & BMSR_LSTATUS))
  1345. break;
  1346. udelay(40);
  1347. }
  1348. if (bmsr & BMSR_LSTATUS) {
  1349. u32 aux_stat, bmcr;
  1350. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1351. for (i = 0; i < 2000; i++) {
  1352. udelay(10);
  1353. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1354. aux_stat)
  1355. break;
  1356. }
  1357. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1358. &current_speed,
  1359. &current_duplex);
  1360. bmcr = 0;
  1361. for (i = 0; i < 200; i++) {
  1362. tg3_readphy(tp, MII_BMCR, &bmcr);
  1363. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1364. continue;
  1365. if (bmcr && bmcr != 0x7fff)
  1366. break;
  1367. udelay(10);
  1368. }
  1369. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1370. if (bmcr & BMCR_ANENABLE) {
  1371. current_link_up = 1;
  1372. /* Force autoneg restart if we are exiting
  1373. * low power mode.
  1374. */
  1375. if (!tg3_copper_is_advertising_all(tp))
  1376. current_link_up = 0;
  1377. } else {
  1378. current_link_up = 0;
  1379. }
  1380. } else {
  1381. if (!(bmcr & BMCR_ANENABLE) &&
  1382. tp->link_config.speed == current_speed &&
  1383. tp->link_config.duplex == current_duplex) {
  1384. current_link_up = 1;
  1385. } else {
  1386. current_link_up = 0;
  1387. }
  1388. }
  1389. tp->link_config.active_speed = current_speed;
  1390. tp->link_config.active_duplex = current_duplex;
  1391. }
  1392. if (current_link_up == 1 &&
  1393. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1394. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1395. u32 local_adv, remote_adv;
  1396. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1397. local_adv = 0;
  1398. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1399. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1400. remote_adv = 0;
  1401. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1402. /* If we are not advertising full pause capability,
  1403. * something is wrong. Bring the link down and reconfigure.
  1404. */
  1405. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1406. current_link_up = 0;
  1407. } else {
  1408. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1409. }
  1410. }
  1411. relink:
  1412. if (current_link_up == 0) {
  1413. u32 tmp;
  1414. tg3_phy_copper_begin(tp);
  1415. tg3_readphy(tp, MII_BMSR, &tmp);
  1416. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1417. (tmp & BMSR_LSTATUS))
  1418. current_link_up = 1;
  1419. }
  1420. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1421. if (current_link_up == 1) {
  1422. if (tp->link_config.active_speed == SPEED_100 ||
  1423. tp->link_config.active_speed == SPEED_10)
  1424. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1425. else
  1426. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1427. } else
  1428. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1429. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1430. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1431. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1432. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1434. if ((tp->led_ctrl == LED_CTRL_MODE_PHY_2) ||
  1435. (current_link_up == 1 &&
  1436. tp->link_config.active_speed == SPEED_10))
  1437. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1438. } else {
  1439. if (current_link_up == 1)
  1440. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1441. }
  1442. /* ??? Without this setting Netgear GA302T PHY does not
  1443. * ??? send/receive packets...
  1444. */
  1445. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1446. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1447. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1448. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1449. udelay(80);
  1450. }
  1451. tw32_f(MAC_MODE, tp->mac_mode);
  1452. udelay(40);
  1453. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1454. /* Polled via timer. */
  1455. tw32_f(MAC_EVENT, 0);
  1456. } else {
  1457. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1458. }
  1459. udelay(40);
  1460. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1461. current_link_up == 1 &&
  1462. tp->link_config.active_speed == SPEED_1000 &&
  1463. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1464. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1465. udelay(120);
  1466. tw32_f(MAC_STATUS,
  1467. (MAC_STATUS_SYNC_CHANGED |
  1468. MAC_STATUS_CFG_CHANGED));
  1469. udelay(40);
  1470. tg3_write_mem(tp,
  1471. NIC_SRAM_FIRMWARE_MBOX,
  1472. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1473. }
  1474. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1475. if (current_link_up)
  1476. netif_carrier_on(tp->dev);
  1477. else
  1478. netif_carrier_off(tp->dev);
  1479. tg3_link_report(tp);
  1480. }
  1481. return 0;
  1482. }
  1483. struct tg3_fiber_aneginfo {
  1484. int state;
  1485. #define ANEG_STATE_UNKNOWN 0
  1486. #define ANEG_STATE_AN_ENABLE 1
  1487. #define ANEG_STATE_RESTART_INIT 2
  1488. #define ANEG_STATE_RESTART 3
  1489. #define ANEG_STATE_DISABLE_LINK_OK 4
  1490. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1491. #define ANEG_STATE_ABILITY_DETECT 6
  1492. #define ANEG_STATE_ACK_DETECT_INIT 7
  1493. #define ANEG_STATE_ACK_DETECT 8
  1494. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1495. #define ANEG_STATE_COMPLETE_ACK 10
  1496. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1497. #define ANEG_STATE_IDLE_DETECT 12
  1498. #define ANEG_STATE_LINK_OK 13
  1499. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1500. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1501. u32 flags;
  1502. #define MR_AN_ENABLE 0x00000001
  1503. #define MR_RESTART_AN 0x00000002
  1504. #define MR_AN_COMPLETE 0x00000004
  1505. #define MR_PAGE_RX 0x00000008
  1506. #define MR_NP_LOADED 0x00000010
  1507. #define MR_TOGGLE_TX 0x00000020
  1508. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1509. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1510. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1511. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1512. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1513. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1514. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1515. #define MR_TOGGLE_RX 0x00002000
  1516. #define MR_NP_RX 0x00004000
  1517. #define MR_LINK_OK 0x80000000
  1518. unsigned long link_time, cur_time;
  1519. u32 ability_match_cfg;
  1520. int ability_match_count;
  1521. char ability_match, idle_match, ack_match;
  1522. u32 txconfig, rxconfig;
  1523. #define ANEG_CFG_NP 0x00000080
  1524. #define ANEG_CFG_ACK 0x00000040
  1525. #define ANEG_CFG_RF2 0x00000020
  1526. #define ANEG_CFG_RF1 0x00000010
  1527. #define ANEG_CFG_PS2 0x00000001
  1528. #define ANEG_CFG_PS1 0x00008000
  1529. #define ANEG_CFG_HD 0x00004000
  1530. #define ANEG_CFG_FD 0x00002000
  1531. #define ANEG_CFG_INVAL 0x00001f06
  1532. };
  1533. #define ANEG_OK 0
  1534. #define ANEG_DONE 1
  1535. #define ANEG_TIMER_ENAB 2
  1536. #define ANEG_FAILED -1
  1537. #define ANEG_STATE_SETTLE_TIME 10000
  1538. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1539. struct tg3_fiber_aneginfo *ap)
  1540. {
  1541. unsigned long delta;
  1542. u32 rx_cfg_reg;
  1543. int ret;
  1544. if (ap->state == ANEG_STATE_UNKNOWN) {
  1545. ap->rxconfig = 0;
  1546. ap->link_time = 0;
  1547. ap->cur_time = 0;
  1548. ap->ability_match_cfg = 0;
  1549. ap->ability_match_count = 0;
  1550. ap->ability_match = 0;
  1551. ap->idle_match = 0;
  1552. ap->ack_match = 0;
  1553. }
  1554. ap->cur_time++;
  1555. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1556. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1557. if (rx_cfg_reg != ap->ability_match_cfg) {
  1558. ap->ability_match_cfg = rx_cfg_reg;
  1559. ap->ability_match = 0;
  1560. ap->ability_match_count = 0;
  1561. } else {
  1562. if (++ap->ability_match_count > 1) {
  1563. ap->ability_match = 1;
  1564. ap->ability_match_cfg = rx_cfg_reg;
  1565. }
  1566. }
  1567. if (rx_cfg_reg & ANEG_CFG_ACK)
  1568. ap->ack_match = 1;
  1569. else
  1570. ap->ack_match = 0;
  1571. ap->idle_match = 0;
  1572. } else {
  1573. ap->idle_match = 1;
  1574. ap->ability_match_cfg = 0;
  1575. ap->ability_match_count = 0;
  1576. ap->ability_match = 0;
  1577. ap->ack_match = 0;
  1578. rx_cfg_reg = 0;
  1579. }
  1580. ap->rxconfig = rx_cfg_reg;
  1581. ret = ANEG_OK;
  1582. switch(ap->state) {
  1583. case ANEG_STATE_UNKNOWN:
  1584. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1585. ap->state = ANEG_STATE_AN_ENABLE;
  1586. /* fallthru */
  1587. case ANEG_STATE_AN_ENABLE:
  1588. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1589. if (ap->flags & MR_AN_ENABLE) {
  1590. ap->link_time = 0;
  1591. ap->cur_time = 0;
  1592. ap->ability_match_cfg = 0;
  1593. ap->ability_match_count = 0;
  1594. ap->ability_match = 0;
  1595. ap->idle_match = 0;
  1596. ap->ack_match = 0;
  1597. ap->state = ANEG_STATE_RESTART_INIT;
  1598. } else {
  1599. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1600. }
  1601. break;
  1602. case ANEG_STATE_RESTART_INIT:
  1603. ap->link_time = ap->cur_time;
  1604. ap->flags &= ~(MR_NP_LOADED);
  1605. ap->txconfig = 0;
  1606. tw32(MAC_TX_AUTO_NEG, 0);
  1607. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1608. tw32_f(MAC_MODE, tp->mac_mode);
  1609. udelay(40);
  1610. ret = ANEG_TIMER_ENAB;
  1611. ap->state = ANEG_STATE_RESTART;
  1612. /* fallthru */
  1613. case ANEG_STATE_RESTART:
  1614. delta = ap->cur_time - ap->link_time;
  1615. if (delta > ANEG_STATE_SETTLE_TIME) {
  1616. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1617. } else {
  1618. ret = ANEG_TIMER_ENAB;
  1619. }
  1620. break;
  1621. case ANEG_STATE_DISABLE_LINK_OK:
  1622. ret = ANEG_DONE;
  1623. break;
  1624. case ANEG_STATE_ABILITY_DETECT_INIT:
  1625. ap->flags &= ~(MR_TOGGLE_TX);
  1626. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1627. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1628. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1629. tw32_f(MAC_MODE, tp->mac_mode);
  1630. udelay(40);
  1631. ap->state = ANEG_STATE_ABILITY_DETECT;
  1632. break;
  1633. case ANEG_STATE_ABILITY_DETECT:
  1634. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1635. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1636. }
  1637. break;
  1638. case ANEG_STATE_ACK_DETECT_INIT:
  1639. ap->txconfig |= ANEG_CFG_ACK;
  1640. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1641. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1642. tw32_f(MAC_MODE, tp->mac_mode);
  1643. udelay(40);
  1644. ap->state = ANEG_STATE_ACK_DETECT;
  1645. /* fallthru */
  1646. case ANEG_STATE_ACK_DETECT:
  1647. if (ap->ack_match != 0) {
  1648. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  1649. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  1650. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  1651. } else {
  1652. ap->state = ANEG_STATE_AN_ENABLE;
  1653. }
  1654. } else if (ap->ability_match != 0 &&
  1655. ap->rxconfig == 0) {
  1656. ap->state = ANEG_STATE_AN_ENABLE;
  1657. }
  1658. break;
  1659. case ANEG_STATE_COMPLETE_ACK_INIT:
  1660. if (ap->rxconfig & ANEG_CFG_INVAL) {
  1661. ret = ANEG_FAILED;
  1662. break;
  1663. }
  1664. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  1665. MR_LP_ADV_HALF_DUPLEX |
  1666. MR_LP_ADV_SYM_PAUSE |
  1667. MR_LP_ADV_ASYM_PAUSE |
  1668. MR_LP_ADV_REMOTE_FAULT1 |
  1669. MR_LP_ADV_REMOTE_FAULT2 |
  1670. MR_LP_ADV_NEXT_PAGE |
  1671. MR_TOGGLE_RX |
  1672. MR_NP_RX);
  1673. if (ap->rxconfig & ANEG_CFG_FD)
  1674. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  1675. if (ap->rxconfig & ANEG_CFG_HD)
  1676. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  1677. if (ap->rxconfig & ANEG_CFG_PS1)
  1678. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  1679. if (ap->rxconfig & ANEG_CFG_PS2)
  1680. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  1681. if (ap->rxconfig & ANEG_CFG_RF1)
  1682. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  1683. if (ap->rxconfig & ANEG_CFG_RF2)
  1684. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  1685. if (ap->rxconfig & ANEG_CFG_NP)
  1686. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  1687. ap->link_time = ap->cur_time;
  1688. ap->flags ^= (MR_TOGGLE_TX);
  1689. if (ap->rxconfig & 0x0008)
  1690. ap->flags |= MR_TOGGLE_RX;
  1691. if (ap->rxconfig & ANEG_CFG_NP)
  1692. ap->flags |= MR_NP_RX;
  1693. ap->flags |= MR_PAGE_RX;
  1694. ap->state = ANEG_STATE_COMPLETE_ACK;
  1695. ret = ANEG_TIMER_ENAB;
  1696. break;
  1697. case ANEG_STATE_COMPLETE_ACK:
  1698. if (ap->ability_match != 0 &&
  1699. ap->rxconfig == 0) {
  1700. ap->state = ANEG_STATE_AN_ENABLE;
  1701. break;
  1702. }
  1703. delta = ap->cur_time - ap->link_time;
  1704. if (delta > ANEG_STATE_SETTLE_TIME) {
  1705. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  1706. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1707. } else {
  1708. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  1709. !(ap->flags & MR_NP_RX)) {
  1710. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  1711. } else {
  1712. ret = ANEG_FAILED;
  1713. }
  1714. }
  1715. }
  1716. break;
  1717. case ANEG_STATE_IDLE_DETECT_INIT:
  1718. ap->link_time = ap->cur_time;
  1719. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1720. tw32_f(MAC_MODE, tp->mac_mode);
  1721. udelay(40);
  1722. ap->state = ANEG_STATE_IDLE_DETECT;
  1723. ret = ANEG_TIMER_ENAB;
  1724. break;
  1725. case ANEG_STATE_IDLE_DETECT:
  1726. if (ap->ability_match != 0 &&
  1727. ap->rxconfig == 0) {
  1728. ap->state = ANEG_STATE_AN_ENABLE;
  1729. break;
  1730. }
  1731. delta = ap->cur_time - ap->link_time;
  1732. if (delta > ANEG_STATE_SETTLE_TIME) {
  1733. /* XXX another gem from the Broadcom driver :( */
  1734. ap->state = ANEG_STATE_LINK_OK;
  1735. }
  1736. break;
  1737. case ANEG_STATE_LINK_OK:
  1738. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  1739. ret = ANEG_DONE;
  1740. break;
  1741. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  1742. /* ??? unimplemented */
  1743. break;
  1744. case ANEG_STATE_NEXT_PAGE_WAIT:
  1745. /* ??? unimplemented */
  1746. break;
  1747. default:
  1748. ret = ANEG_FAILED;
  1749. break;
  1750. };
  1751. return ret;
  1752. }
  1753. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  1754. {
  1755. int res = 0;
  1756. struct tg3_fiber_aneginfo aninfo;
  1757. int status = ANEG_FAILED;
  1758. unsigned int tick;
  1759. u32 tmp;
  1760. tw32_f(MAC_TX_AUTO_NEG, 0);
  1761. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  1762. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  1763. udelay(40);
  1764. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  1765. udelay(40);
  1766. memset(&aninfo, 0, sizeof(aninfo));
  1767. aninfo.flags |= MR_AN_ENABLE;
  1768. aninfo.state = ANEG_STATE_UNKNOWN;
  1769. aninfo.cur_time = 0;
  1770. tick = 0;
  1771. while (++tick < 195000) {
  1772. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  1773. if (status == ANEG_DONE || status == ANEG_FAILED)
  1774. break;
  1775. udelay(1);
  1776. }
  1777. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  1778. tw32_f(MAC_MODE, tp->mac_mode);
  1779. udelay(40);
  1780. *flags = aninfo.flags;
  1781. if (status == ANEG_DONE &&
  1782. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  1783. MR_LP_ADV_FULL_DUPLEX)))
  1784. res = 1;
  1785. return res;
  1786. }
  1787. static void tg3_init_bcm8002(struct tg3 *tp)
  1788. {
  1789. u32 mac_status = tr32(MAC_STATUS);
  1790. int i;
  1791. /* Reset when initting first time or we have a link. */
  1792. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  1793. !(mac_status & MAC_STATUS_PCS_SYNCED))
  1794. return;
  1795. /* Set PLL lock range. */
  1796. tg3_writephy(tp, 0x16, 0x8007);
  1797. /* SW reset */
  1798. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  1799. /* Wait for reset to complete. */
  1800. /* XXX schedule_timeout() ... */
  1801. for (i = 0; i < 500; i++)
  1802. udelay(10);
  1803. /* Config mode; select PMA/Ch 1 regs. */
  1804. tg3_writephy(tp, 0x10, 0x8411);
  1805. /* Enable auto-lock and comdet, select txclk for tx. */
  1806. tg3_writephy(tp, 0x11, 0x0a10);
  1807. tg3_writephy(tp, 0x18, 0x00a0);
  1808. tg3_writephy(tp, 0x16, 0x41ff);
  1809. /* Assert and deassert POR. */
  1810. tg3_writephy(tp, 0x13, 0x0400);
  1811. udelay(40);
  1812. tg3_writephy(tp, 0x13, 0x0000);
  1813. tg3_writephy(tp, 0x11, 0x0a50);
  1814. udelay(40);
  1815. tg3_writephy(tp, 0x11, 0x0a10);
  1816. /* Wait for signal to stabilize */
  1817. /* XXX schedule_timeout() ... */
  1818. for (i = 0; i < 15000; i++)
  1819. udelay(10);
  1820. /* Deselect the channel register so we can read the PHYID
  1821. * later.
  1822. */
  1823. tg3_writephy(tp, 0x10, 0x8011);
  1824. }
  1825. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  1826. {
  1827. u32 sg_dig_ctrl, sg_dig_status;
  1828. u32 serdes_cfg, expected_sg_dig_ctrl;
  1829. int workaround, port_a;
  1830. int current_link_up;
  1831. serdes_cfg = 0;
  1832. expected_sg_dig_ctrl = 0;
  1833. workaround = 0;
  1834. port_a = 1;
  1835. current_link_up = 0;
  1836. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  1837. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  1838. workaround = 1;
  1839. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  1840. port_a = 0;
  1841. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  1842. /* preserve bits 20-23 for voltage regulator */
  1843. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  1844. }
  1845. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1846. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  1847. if (sg_dig_ctrl & (1 << 31)) {
  1848. if (workaround) {
  1849. u32 val = serdes_cfg;
  1850. if (port_a)
  1851. val |= 0xc010000;
  1852. else
  1853. val |= 0x4010000;
  1854. tw32_f(MAC_SERDES_CFG, val);
  1855. }
  1856. tw32_f(SG_DIG_CTRL, 0x01388400);
  1857. }
  1858. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  1859. tg3_setup_flow_control(tp, 0, 0);
  1860. current_link_up = 1;
  1861. }
  1862. goto out;
  1863. }
  1864. /* Want auto-negotiation. */
  1865. expected_sg_dig_ctrl = 0x81388400;
  1866. /* Pause capability */
  1867. expected_sg_dig_ctrl |= (1 << 11);
  1868. /* Asymettric pause */
  1869. expected_sg_dig_ctrl |= (1 << 12);
  1870. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  1871. if (workaround)
  1872. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  1873. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  1874. udelay(5);
  1875. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  1876. tp->tg3_flags2 |= TG3_FLG2_PHY_JUST_INITTED;
  1877. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  1878. MAC_STATUS_SIGNAL_DET)) {
  1879. int i;
  1880. /* Giver time to negotiate (~200ms) */
  1881. for (i = 0; i < 40000; i++) {
  1882. sg_dig_status = tr32(SG_DIG_STATUS);
  1883. if (sg_dig_status & (0x3))
  1884. break;
  1885. udelay(5);
  1886. }
  1887. mac_status = tr32(MAC_STATUS);
  1888. if ((sg_dig_status & (1 << 1)) &&
  1889. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  1890. u32 local_adv, remote_adv;
  1891. local_adv = ADVERTISE_PAUSE_CAP;
  1892. remote_adv = 0;
  1893. if (sg_dig_status & (1 << 19))
  1894. remote_adv |= LPA_PAUSE_CAP;
  1895. if (sg_dig_status & (1 << 20))
  1896. remote_adv |= LPA_PAUSE_ASYM;
  1897. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1898. current_link_up = 1;
  1899. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1900. } else if (!(sg_dig_status & (1 << 1))) {
  1901. if (tp->tg3_flags2 & TG3_FLG2_PHY_JUST_INITTED)
  1902. tp->tg3_flags2 &= ~TG3_FLG2_PHY_JUST_INITTED;
  1903. else {
  1904. if (workaround) {
  1905. u32 val = serdes_cfg;
  1906. if (port_a)
  1907. val |= 0xc010000;
  1908. else
  1909. val |= 0x4010000;
  1910. tw32_f(MAC_SERDES_CFG, val);
  1911. }
  1912. tw32_f(SG_DIG_CTRL, 0x01388400);
  1913. udelay(40);
  1914. /* Link parallel detection - link is up */
  1915. /* only if we have PCS_SYNC and not */
  1916. /* receiving config code words */
  1917. mac_status = tr32(MAC_STATUS);
  1918. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  1919. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  1920. tg3_setup_flow_control(tp, 0, 0);
  1921. current_link_up = 1;
  1922. }
  1923. }
  1924. }
  1925. }
  1926. out:
  1927. return current_link_up;
  1928. }
  1929. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  1930. {
  1931. int current_link_up = 0;
  1932. if (!(mac_status & MAC_STATUS_PCS_SYNCED)) {
  1933. tp->tg3_flags &= ~TG3_FLAG_GOT_SERDES_FLOWCTL;
  1934. goto out;
  1935. }
  1936. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1937. u32 flags;
  1938. int i;
  1939. if (fiber_autoneg(tp, &flags)) {
  1940. u32 local_adv, remote_adv;
  1941. local_adv = ADVERTISE_PAUSE_CAP;
  1942. remote_adv = 0;
  1943. if (flags & MR_LP_ADV_SYM_PAUSE)
  1944. remote_adv |= LPA_PAUSE_CAP;
  1945. if (flags & MR_LP_ADV_ASYM_PAUSE)
  1946. remote_adv |= LPA_PAUSE_ASYM;
  1947. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1948. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1949. current_link_up = 1;
  1950. }
  1951. for (i = 0; i < 30; i++) {
  1952. udelay(20);
  1953. tw32_f(MAC_STATUS,
  1954. (MAC_STATUS_SYNC_CHANGED |
  1955. MAC_STATUS_CFG_CHANGED));
  1956. udelay(40);
  1957. if ((tr32(MAC_STATUS) &
  1958. (MAC_STATUS_SYNC_CHANGED |
  1959. MAC_STATUS_CFG_CHANGED)) == 0)
  1960. break;
  1961. }
  1962. mac_status = tr32(MAC_STATUS);
  1963. if (current_link_up == 0 &&
  1964. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  1965. !(mac_status & MAC_STATUS_RCVD_CFG))
  1966. current_link_up = 1;
  1967. } else {
  1968. /* Forcing 1000FD link up. */
  1969. current_link_up = 1;
  1970. tp->tg3_flags |= TG3_FLAG_GOT_SERDES_FLOWCTL;
  1971. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  1972. udelay(40);
  1973. }
  1974. out:
  1975. return current_link_up;
  1976. }
  1977. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  1978. {
  1979. u32 orig_pause_cfg;
  1980. u16 orig_active_speed;
  1981. u8 orig_active_duplex;
  1982. u32 mac_status;
  1983. int current_link_up;
  1984. int i;
  1985. orig_pause_cfg =
  1986. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  1987. TG3_FLAG_TX_PAUSE));
  1988. orig_active_speed = tp->link_config.active_speed;
  1989. orig_active_duplex = tp->link_config.active_duplex;
  1990. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  1991. netif_carrier_ok(tp->dev) &&
  1992. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  1993. mac_status = tr32(MAC_STATUS);
  1994. mac_status &= (MAC_STATUS_PCS_SYNCED |
  1995. MAC_STATUS_SIGNAL_DET |
  1996. MAC_STATUS_CFG_CHANGED |
  1997. MAC_STATUS_RCVD_CFG);
  1998. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  1999. MAC_STATUS_SIGNAL_DET)) {
  2000. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2001. MAC_STATUS_CFG_CHANGED));
  2002. return 0;
  2003. }
  2004. }
  2005. tw32_f(MAC_TX_AUTO_NEG, 0);
  2006. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2007. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2008. tw32_f(MAC_MODE, tp->mac_mode);
  2009. udelay(40);
  2010. if (tp->phy_id == PHY_ID_BCM8002)
  2011. tg3_init_bcm8002(tp);
  2012. /* Enable link change event even when serdes polling. */
  2013. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2014. udelay(40);
  2015. current_link_up = 0;
  2016. mac_status = tr32(MAC_STATUS);
  2017. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2018. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2019. else
  2020. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2021. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2022. tw32_f(MAC_MODE, tp->mac_mode);
  2023. udelay(40);
  2024. tp->hw_status->status =
  2025. (SD_STATUS_UPDATED |
  2026. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2027. for (i = 0; i < 100; i++) {
  2028. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2029. MAC_STATUS_CFG_CHANGED));
  2030. udelay(5);
  2031. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2032. MAC_STATUS_CFG_CHANGED)) == 0)
  2033. break;
  2034. }
  2035. mac_status = tr32(MAC_STATUS);
  2036. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2037. current_link_up = 0;
  2038. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2039. tw32_f(MAC_MODE, (tp->mac_mode |
  2040. MAC_MODE_SEND_CONFIGS));
  2041. udelay(1);
  2042. tw32_f(MAC_MODE, tp->mac_mode);
  2043. }
  2044. }
  2045. if (current_link_up == 1) {
  2046. tp->link_config.active_speed = SPEED_1000;
  2047. tp->link_config.active_duplex = DUPLEX_FULL;
  2048. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2049. LED_CTRL_LNKLED_OVERRIDE |
  2050. LED_CTRL_1000MBPS_ON));
  2051. } else {
  2052. tp->link_config.active_speed = SPEED_INVALID;
  2053. tp->link_config.active_duplex = DUPLEX_INVALID;
  2054. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2055. LED_CTRL_LNKLED_OVERRIDE |
  2056. LED_CTRL_TRAFFIC_OVERRIDE));
  2057. }
  2058. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2059. if (current_link_up)
  2060. netif_carrier_on(tp->dev);
  2061. else
  2062. netif_carrier_off(tp->dev);
  2063. tg3_link_report(tp);
  2064. } else {
  2065. u32 now_pause_cfg =
  2066. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2067. TG3_FLAG_TX_PAUSE);
  2068. if (orig_pause_cfg != now_pause_cfg ||
  2069. orig_active_speed != tp->link_config.active_speed ||
  2070. orig_active_duplex != tp->link_config.active_duplex)
  2071. tg3_link_report(tp);
  2072. }
  2073. return 0;
  2074. }
  2075. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2076. {
  2077. int err;
  2078. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2079. err = tg3_setup_fiber_phy(tp, force_reset);
  2080. } else {
  2081. err = tg3_setup_copper_phy(tp, force_reset);
  2082. }
  2083. if (tp->link_config.active_speed == SPEED_1000 &&
  2084. tp->link_config.active_duplex == DUPLEX_HALF)
  2085. tw32(MAC_TX_LENGTHS,
  2086. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2087. (6 << TX_LENGTHS_IPG_SHIFT) |
  2088. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2089. else
  2090. tw32(MAC_TX_LENGTHS,
  2091. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2092. (6 << TX_LENGTHS_IPG_SHIFT) |
  2093. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2094. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2095. if (netif_carrier_ok(tp->dev)) {
  2096. tw32(HOSTCC_STAT_COAL_TICKS,
  2097. DEFAULT_STAT_COAL_TICKS);
  2098. } else {
  2099. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2100. }
  2101. }
  2102. return err;
  2103. }
  2104. /* Tigon3 never reports partial packet sends. So we do not
  2105. * need special logic to handle SKBs that have not had all
  2106. * of their frags sent yet, like SunGEM does.
  2107. */
  2108. static void tg3_tx(struct tg3 *tp)
  2109. {
  2110. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2111. u32 sw_idx = tp->tx_cons;
  2112. while (sw_idx != hw_idx) {
  2113. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2114. struct sk_buff *skb = ri->skb;
  2115. int i;
  2116. if (unlikely(skb == NULL))
  2117. BUG();
  2118. pci_unmap_single(tp->pdev,
  2119. pci_unmap_addr(ri, mapping),
  2120. skb_headlen(skb),
  2121. PCI_DMA_TODEVICE);
  2122. ri->skb = NULL;
  2123. sw_idx = NEXT_TX(sw_idx);
  2124. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2125. if (unlikely(sw_idx == hw_idx))
  2126. BUG();
  2127. ri = &tp->tx_buffers[sw_idx];
  2128. if (unlikely(ri->skb != NULL))
  2129. BUG();
  2130. pci_unmap_page(tp->pdev,
  2131. pci_unmap_addr(ri, mapping),
  2132. skb_shinfo(skb)->frags[i].size,
  2133. PCI_DMA_TODEVICE);
  2134. sw_idx = NEXT_TX(sw_idx);
  2135. }
  2136. dev_kfree_skb_irq(skb);
  2137. }
  2138. tp->tx_cons = sw_idx;
  2139. if (netif_queue_stopped(tp->dev) &&
  2140. (TX_BUFFS_AVAIL(tp) > TG3_TX_WAKEUP_THRESH))
  2141. netif_wake_queue(tp->dev);
  2142. }
  2143. /* Returns size of skb allocated or < 0 on error.
  2144. *
  2145. * We only need to fill in the address because the other members
  2146. * of the RX descriptor are invariant, see tg3_init_rings.
  2147. *
  2148. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2149. * posting buffers we only dirty the first cache line of the RX
  2150. * descriptor (containing the address). Whereas for the RX status
  2151. * buffers the cpu only reads the last cacheline of the RX descriptor
  2152. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2153. */
  2154. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2155. int src_idx, u32 dest_idx_unmasked)
  2156. {
  2157. struct tg3_rx_buffer_desc *desc;
  2158. struct ring_info *map, *src_map;
  2159. struct sk_buff *skb;
  2160. dma_addr_t mapping;
  2161. int skb_size, dest_idx;
  2162. src_map = NULL;
  2163. switch (opaque_key) {
  2164. case RXD_OPAQUE_RING_STD:
  2165. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2166. desc = &tp->rx_std[dest_idx];
  2167. map = &tp->rx_std_buffers[dest_idx];
  2168. if (src_idx >= 0)
  2169. src_map = &tp->rx_std_buffers[src_idx];
  2170. skb_size = RX_PKT_BUF_SZ;
  2171. break;
  2172. case RXD_OPAQUE_RING_JUMBO:
  2173. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2174. desc = &tp->rx_jumbo[dest_idx];
  2175. map = &tp->rx_jumbo_buffers[dest_idx];
  2176. if (src_idx >= 0)
  2177. src_map = &tp->rx_jumbo_buffers[src_idx];
  2178. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2179. break;
  2180. default:
  2181. return -EINVAL;
  2182. };
  2183. /* Do not overwrite any of the map or rp information
  2184. * until we are sure we can commit to a new buffer.
  2185. *
  2186. * Callers depend upon this behavior and assume that
  2187. * we leave everything unchanged if we fail.
  2188. */
  2189. skb = dev_alloc_skb(skb_size);
  2190. if (skb == NULL)
  2191. return -ENOMEM;
  2192. skb->dev = tp->dev;
  2193. skb_reserve(skb, tp->rx_offset);
  2194. mapping = pci_map_single(tp->pdev, skb->data,
  2195. skb_size - tp->rx_offset,
  2196. PCI_DMA_FROMDEVICE);
  2197. map->skb = skb;
  2198. pci_unmap_addr_set(map, mapping, mapping);
  2199. if (src_map != NULL)
  2200. src_map->skb = NULL;
  2201. desc->addr_hi = ((u64)mapping >> 32);
  2202. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2203. return skb_size;
  2204. }
  2205. /* We only need to move over in the address because the other
  2206. * members of the RX descriptor are invariant. See notes above
  2207. * tg3_alloc_rx_skb for full details.
  2208. */
  2209. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2210. int src_idx, u32 dest_idx_unmasked)
  2211. {
  2212. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2213. struct ring_info *src_map, *dest_map;
  2214. int dest_idx;
  2215. switch (opaque_key) {
  2216. case RXD_OPAQUE_RING_STD:
  2217. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2218. dest_desc = &tp->rx_std[dest_idx];
  2219. dest_map = &tp->rx_std_buffers[dest_idx];
  2220. src_desc = &tp->rx_std[src_idx];
  2221. src_map = &tp->rx_std_buffers[src_idx];
  2222. break;
  2223. case RXD_OPAQUE_RING_JUMBO:
  2224. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2225. dest_desc = &tp->rx_jumbo[dest_idx];
  2226. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2227. src_desc = &tp->rx_jumbo[src_idx];
  2228. src_map = &tp->rx_jumbo_buffers[src_idx];
  2229. break;
  2230. default:
  2231. return;
  2232. };
  2233. dest_map->skb = src_map->skb;
  2234. pci_unmap_addr_set(dest_map, mapping,
  2235. pci_unmap_addr(src_map, mapping));
  2236. dest_desc->addr_hi = src_desc->addr_hi;
  2237. dest_desc->addr_lo = src_desc->addr_lo;
  2238. src_map->skb = NULL;
  2239. }
  2240. #if TG3_VLAN_TAG_USED
  2241. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2242. {
  2243. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2244. }
  2245. #endif
  2246. /* The RX ring scheme is composed of multiple rings which post fresh
  2247. * buffers to the chip, and one special ring the chip uses to report
  2248. * status back to the host.
  2249. *
  2250. * The special ring reports the status of received packets to the
  2251. * host. The chip does not write into the original descriptor the
  2252. * RX buffer was obtained from. The chip simply takes the original
  2253. * descriptor as provided by the host, updates the status and length
  2254. * field, then writes this into the next status ring entry.
  2255. *
  2256. * Each ring the host uses to post buffers to the chip is described
  2257. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2258. * it is first placed into the on-chip ram. When the packet's length
  2259. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2260. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2261. * which is within the range of the new packet's length is chosen.
  2262. *
  2263. * The "separate ring for rx status" scheme may sound queer, but it makes
  2264. * sense from a cache coherency perspective. If only the host writes
  2265. * to the buffer post rings, and only the chip writes to the rx status
  2266. * rings, then cache lines never move beyond shared-modified state.
  2267. * If both the host and chip were to write into the same ring, cache line
  2268. * eviction could occur since both entities want it in an exclusive state.
  2269. */
  2270. static int tg3_rx(struct tg3 *tp, int budget)
  2271. {
  2272. u32 work_mask;
  2273. u32 rx_rcb_ptr = tp->rx_rcb_ptr;
  2274. u16 hw_idx, sw_idx;
  2275. int received;
  2276. hw_idx = tp->hw_status->idx[0].rx_producer;
  2277. /*
  2278. * We need to order the read of hw_idx and the read of
  2279. * the opaque cookie.
  2280. */
  2281. rmb();
  2282. sw_idx = rx_rcb_ptr % TG3_RX_RCB_RING_SIZE(tp);
  2283. work_mask = 0;
  2284. received = 0;
  2285. while (sw_idx != hw_idx && budget > 0) {
  2286. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2287. unsigned int len;
  2288. struct sk_buff *skb;
  2289. dma_addr_t dma_addr;
  2290. u32 opaque_key, desc_idx, *post_ptr;
  2291. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2292. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2293. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2294. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2295. mapping);
  2296. skb = tp->rx_std_buffers[desc_idx].skb;
  2297. post_ptr = &tp->rx_std_ptr;
  2298. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2299. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2300. mapping);
  2301. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2302. post_ptr = &tp->rx_jumbo_ptr;
  2303. }
  2304. else {
  2305. goto next_pkt_nopost;
  2306. }
  2307. work_mask |= opaque_key;
  2308. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2309. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2310. drop_it:
  2311. tg3_recycle_rx(tp, opaque_key,
  2312. desc_idx, *post_ptr);
  2313. drop_it_no_recycle:
  2314. /* Other statistics kept track of by card. */
  2315. tp->net_stats.rx_dropped++;
  2316. goto next_pkt;
  2317. }
  2318. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2319. if (len > RX_COPY_THRESHOLD
  2320. && tp->rx_offset == 2
  2321. /* rx_offset != 2 iff this is a 5701 card running
  2322. * in PCI-X mode [see tg3_get_invariants()] */
  2323. ) {
  2324. int skb_size;
  2325. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2326. desc_idx, *post_ptr);
  2327. if (skb_size < 0)
  2328. goto drop_it;
  2329. pci_unmap_single(tp->pdev, dma_addr,
  2330. skb_size - tp->rx_offset,
  2331. PCI_DMA_FROMDEVICE);
  2332. skb_put(skb, len);
  2333. } else {
  2334. struct sk_buff *copy_skb;
  2335. tg3_recycle_rx(tp, opaque_key,
  2336. desc_idx, *post_ptr);
  2337. copy_skb = dev_alloc_skb(len + 2);
  2338. if (copy_skb == NULL)
  2339. goto drop_it_no_recycle;
  2340. copy_skb->dev = tp->dev;
  2341. skb_reserve(copy_skb, 2);
  2342. skb_put(copy_skb, len);
  2343. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2344. memcpy(copy_skb->data, skb->data, len);
  2345. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2346. /* We'll reuse the original ring buffer. */
  2347. skb = copy_skb;
  2348. }
  2349. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2350. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2351. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2352. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2353. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2354. else
  2355. skb->ip_summed = CHECKSUM_NONE;
  2356. skb->protocol = eth_type_trans(skb, tp->dev);
  2357. #if TG3_VLAN_TAG_USED
  2358. if (tp->vlgrp != NULL &&
  2359. desc->type_flags & RXD_FLAG_VLAN) {
  2360. tg3_vlan_rx(tp, skb,
  2361. desc->err_vlan & RXD_VLAN_MASK);
  2362. } else
  2363. #endif
  2364. netif_receive_skb(skb);
  2365. tp->dev->last_rx = jiffies;
  2366. received++;
  2367. budget--;
  2368. next_pkt:
  2369. (*post_ptr)++;
  2370. next_pkt_nopost:
  2371. rx_rcb_ptr++;
  2372. sw_idx = rx_rcb_ptr % TG3_RX_RCB_RING_SIZE(tp);
  2373. }
  2374. /* ACK the status ring. */
  2375. tp->rx_rcb_ptr = rx_rcb_ptr;
  2376. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW,
  2377. (rx_rcb_ptr % TG3_RX_RCB_RING_SIZE(tp)));
  2378. /* Refill RX ring(s). */
  2379. if (work_mask & RXD_OPAQUE_RING_STD) {
  2380. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2381. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2382. sw_idx);
  2383. }
  2384. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  2385. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  2386. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  2387. sw_idx);
  2388. }
  2389. mmiowb();
  2390. return received;
  2391. }
  2392. static int tg3_poll(struct net_device *netdev, int *budget)
  2393. {
  2394. struct tg3 *tp = netdev_priv(netdev);
  2395. struct tg3_hw_status *sblk = tp->hw_status;
  2396. unsigned long flags;
  2397. int done;
  2398. spin_lock_irqsave(&tp->lock, flags);
  2399. /* handle link change and other phy events */
  2400. if (!(tp->tg3_flags &
  2401. (TG3_FLAG_USE_LINKCHG_REG |
  2402. TG3_FLAG_POLL_SERDES))) {
  2403. if (sblk->status & SD_STATUS_LINK_CHG) {
  2404. sblk->status = SD_STATUS_UPDATED |
  2405. (sblk->status & ~SD_STATUS_LINK_CHG);
  2406. tg3_setup_phy(tp, 0);
  2407. }
  2408. }
  2409. /* run TX completion thread */
  2410. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  2411. spin_lock(&tp->tx_lock);
  2412. tg3_tx(tp);
  2413. spin_unlock(&tp->tx_lock);
  2414. }
  2415. spin_unlock_irqrestore(&tp->lock, flags);
  2416. /* run RX thread, within the bounds set by NAPI.
  2417. * All RX "locking" is done by ensuring outside
  2418. * code synchronizes with dev->poll()
  2419. */
  2420. done = 1;
  2421. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr) {
  2422. int orig_budget = *budget;
  2423. int work_done;
  2424. if (orig_budget > netdev->quota)
  2425. orig_budget = netdev->quota;
  2426. work_done = tg3_rx(tp, orig_budget);
  2427. *budget -= work_done;
  2428. netdev->quota -= work_done;
  2429. if (work_done >= orig_budget)
  2430. done = 0;
  2431. }
  2432. /* if no more work, tell net stack and NIC we're done */
  2433. if (done) {
  2434. spin_lock_irqsave(&tp->lock, flags);
  2435. __netif_rx_complete(netdev);
  2436. tg3_restart_ints(tp);
  2437. spin_unlock_irqrestore(&tp->lock, flags);
  2438. }
  2439. return (done ? 0 : 1);
  2440. }
  2441. static inline unsigned int tg3_has_work(struct net_device *dev, struct tg3 *tp)
  2442. {
  2443. struct tg3_hw_status *sblk = tp->hw_status;
  2444. unsigned int work_exists = 0;
  2445. /* check for phy events */
  2446. if (!(tp->tg3_flags &
  2447. (TG3_FLAG_USE_LINKCHG_REG |
  2448. TG3_FLAG_POLL_SERDES))) {
  2449. if (sblk->status & SD_STATUS_LINK_CHG)
  2450. work_exists = 1;
  2451. }
  2452. /* check for RX/TX work to do */
  2453. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  2454. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  2455. work_exists = 1;
  2456. return work_exists;
  2457. }
  2458. static irqreturn_t tg3_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  2459. {
  2460. struct net_device *dev = dev_id;
  2461. struct tg3 *tp = netdev_priv(dev);
  2462. struct tg3_hw_status *sblk = tp->hw_status;
  2463. unsigned long flags;
  2464. unsigned int handled = 1;
  2465. spin_lock_irqsave(&tp->lock, flags);
  2466. /* In INTx mode, it is possible for the interrupt to arrive at
  2467. * the CPU before the status block posted prior to the interrupt.
  2468. * Reading the PCI State register will confirm whether the
  2469. * interrupt is ours and will flush the status block.
  2470. */
  2471. if ((sblk->status & SD_STATUS_UPDATED) ||
  2472. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  2473. /*
  2474. * writing any value to intr-mbox-0 clears PCI INTA# and
  2475. * chip-internal interrupt pending events.
  2476. * writing non-zero to intr-mbox-0 additional tells the
  2477. * NIC to stop sending us irqs, engaging "in-intr-handler"
  2478. * event coalescing.
  2479. */
  2480. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2481. 0x00000001);
  2482. /*
  2483. * Flush PCI write. This also guarantees that our
  2484. * status block has been flushed to host memory.
  2485. */
  2486. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2487. sblk->status &= ~SD_STATUS_UPDATED;
  2488. if (likely(tg3_has_work(dev, tp)))
  2489. netif_rx_schedule(dev); /* schedule NAPI poll */
  2490. else {
  2491. /* no work, shared interrupt perhaps? re-enable
  2492. * interrupts, and flush that PCI write
  2493. */
  2494. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  2495. 0x00000000);
  2496. tr32(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW);
  2497. }
  2498. } else { /* shared interrupt */
  2499. handled = 0;
  2500. }
  2501. spin_unlock_irqrestore(&tp->lock, flags);
  2502. return IRQ_RETVAL(handled);
  2503. }
  2504. static int tg3_init_hw(struct tg3 *);
  2505. static int tg3_halt(struct tg3 *);
  2506. #ifdef CONFIG_NET_POLL_CONTROLLER
  2507. static void tg3_poll_controller(struct net_device *dev)
  2508. {
  2509. tg3_interrupt(dev->irq, dev, NULL);
  2510. }
  2511. #endif
  2512. static void tg3_reset_task(void *_data)
  2513. {
  2514. struct tg3 *tp = _data;
  2515. unsigned int restart_timer;
  2516. tg3_netif_stop(tp);
  2517. spin_lock_irq(&tp->lock);
  2518. spin_lock(&tp->tx_lock);
  2519. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  2520. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  2521. tg3_halt(tp);
  2522. tg3_init_hw(tp);
  2523. tg3_netif_start(tp);
  2524. spin_unlock(&tp->tx_lock);
  2525. spin_unlock_irq(&tp->lock);
  2526. if (restart_timer)
  2527. mod_timer(&tp->timer, jiffies + 1);
  2528. }
  2529. static void tg3_tx_timeout(struct net_device *dev)
  2530. {
  2531. struct tg3 *tp = netdev_priv(dev);
  2532. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  2533. dev->name);
  2534. schedule_work(&tp->reset_task);
  2535. }
  2536. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  2537. static int tigon3_4gb_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  2538. u32 guilty_entry, int guilty_len,
  2539. u32 last_plus_one, u32 *start, u32 mss)
  2540. {
  2541. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  2542. dma_addr_t new_addr;
  2543. u32 entry = *start;
  2544. int i;
  2545. if (!new_skb) {
  2546. dev_kfree_skb(skb);
  2547. return -1;
  2548. }
  2549. /* New SKB is guaranteed to be linear. */
  2550. entry = *start;
  2551. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  2552. PCI_DMA_TODEVICE);
  2553. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  2554. (skb->ip_summed == CHECKSUM_HW) ?
  2555. TXD_FLAG_TCPUDP_CSUM : 0, 1 | (mss << 1));
  2556. *start = NEXT_TX(entry);
  2557. /* Now clean up the sw ring entries. */
  2558. i = 0;
  2559. while (entry != last_plus_one) {
  2560. int len;
  2561. if (i == 0)
  2562. len = skb_headlen(skb);
  2563. else
  2564. len = skb_shinfo(skb)->frags[i-1].size;
  2565. pci_unmap_single(tp->pdev,
  2566. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  2567. len, PCI_DMA_TODEVICE);
  2568. if (i == 0) {
  2569. tp->tx_buffers[entry].skb = new_skb;
  2570. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  2571. } else {
  2572. tp->tx_buffers[entry].skb = NULL;
  2573. }
  2574. entry = NEXT_TX(entry);
  2575. i++;
  2576. }
  2577. dev_kfree_skb(skb);
  2578. return 0;
  2579. }
  2580. static void tg3_set_txd(struct tg3 *tp, int entry,
  2581. dma_addr_t mapping, int len, u32 flags,
  2582. u32 mss_and_is_end)
  2583. {
  2584. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  2585. int is_end = (mss_and_is_end & 0x1);
  2586. u32 mss = (mss_and_is_end >> 1);
  2587. u32 vlan_tag = 0;
  2588. if (is_end)
  2589. flags |= TXD_FLAG_END;
  2590. if (flags & TXD_FLAG_VLAN) {
  2591. vlan_tag = flags >> 16;
  2592. flags &= 0xffff;
  2593. }
  2594. vlan_tag |= (mss << TXD_MSS_SHIFT);
  2595. txd->addr_hi = ((u64) mapping >> 32);
  2596. txd->addr_lo = ((u64) mapping & 0xffffffff);
  2597. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  2598. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  2599. }
  2600. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  2601. {
  2602. u32 base = (u32) mapping & 0xffffffff;
  2603. return ((base > 0xffffdcc0) &&
  2604. (base + len + 8 < base));
  2605. }
  2606. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  2607. {
  2608. struct tg3 *tp = netdev_priv(dev);
  2609. dma_addr_t mapping;
  2610. unsigned int i;
  2611. u32 len, entry, base_flags, mss;
  2612. int would_hit_hwbug;
  2613. unsigned long flags;
  2614. len = skb_headlen(skb);
  2615. /* No BH disabling for tx_lock here. We are running in BH disabled
  2616. * context and TX reclaim runs via tp->poll inside of a software
  2617. * interrupt. Rejoice!
  2618. *
  2619. * Actually, things are not so simple. If we are to take a hw
  2620. * IRQ here, we can deadlock, consider:
  2621. *
  2622. * CPU1 CPU2
  2623. * tg3_start_xmit
  2624. * take tp->tx_lock
  2625. * tg3_timer
  2626. * take tp->lock
  2627. * tg3_interrupt
  2628. * spin on tp->lock
  2629. * spin on tp->tx_lock
  2630. *
  2631. * So we really do need to disable interrupts when taking
  2632. * tx_lock here.
  2633. */
  2634. local_irq_save(flags);
  2635. if (!spin_trylock(&tp->tx_lock)) {
  2636. local_irq_restore(flags);
  2637. return NETDEV_TX_LOCKED;
  2638. }
  2639. /* This is a hard error, log it. */
  2640. if (unlikely(TX_BUFFS_AVAIL(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  2641. netif_stop_queue(dev);
  2642. spin_unlock_irqrestore(&tp->tx_lock, flags);
  2643. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  2644. dev->name);
  2645. return NETDEV_TX_BUSY;
  2646. }
  2647. entry = tp->tx_prod;
  2648. base_flags = 0;
  2649. if (skb->ip_summed == CHECKSUM_HW)
  2650. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  2651. #if TG3_TSO_SUPPORT != 0
  2652. mss = 0;
  2653. if (skb->len > (tp->dev->mtu + ETH_HLEN) &&
  2654. (mss = skb_shinfo(skb)->tso_size) != 0) {
  2655. int tcp_opt_len, ip_tcp_len;
  2656. if (skb_header_cloned(skb) &&
  2657. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  2658. dev_kfree_skb(skb);
  2659. goto out_unlock;
  2660. }
  2661. tcp_opt_len = ((skb->h.th->doff - 5) * 4);
  2662. ip_tcp_len = (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  2663. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  2664. TXD_FLAG_CPU_POST_DMA);
  2665. skb->nh.iph->check = 0;
  2666. skb->nh.iph->tot_len = ntohs(mss + ip_tcp_len + tcp_opt_len);
  2667. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  2668. skb->h.th->check = 0;
  2669. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  2670. }
  2671. else {
  2672. skb->h.th->check =
  2673. ~csum_tcpudp_magic(skb->nh.iph->saddr,
  2674. skb->nh.iph->daddr,
  2675. 0, IPPROTO_TCP, 0);
  2676. }
  2677. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  2678. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  2679. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2680. int tsflags;
  2681. tsflags = ((skb->nh.iph->ihl - 5) +
  2682. (tcp_opt_len >> 2));
  2683. mss |= (tsflags << 11);
  2684. }
  2685. } else {
  2686. if (tcp_opt_len || skb->nh.iph->ihl > 5) {
  2687. int tsflags;
  2688. tsflags = ((skb->nh.iph->ihl - 5) +
  2689. (tcp_opt_len >> 2));
  2690. base_flags |= tsflags << 12;
  2691. }
  2692. }
  2693. }
  2694. #else
  2695. mss = 0;
  2696. #endif
  2697. #if TG3_VLAN_TAG_USED
  2698. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  2699. base_flags |= (TXD_FLAG_VLAN |
  2700. (vlan_tx_tag_get(skb) << 16));
  2701. #endif
  2702. /* Queue skb data, a.k.a. the main skb fragment. */
  2703. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2704. tp->tx_buffers[entry].skb = skb;
  2705. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2706. would_hit_hwbug = 0;
  2707. if (tg3_4g_overflow_test(mapping, len))
  2708. would_hit_hwbug = entry + 1;
  2709. tg3_set_txd(tp, entry, mapping, len, base_flags,
  2710. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  2711. entry = NEXT_TX(entry);
  2712. /* Now loop through additional data fragments, and queue them. */
  2713. if (skb_shinfo(skb)->nr_frags > 0) {
  2714. unsigned int i, last;
  2715. last = skb_shinfo(skb)->nr_frags - 1;
  2716. for (i = 0; i <= last; i++) {
  2717. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2718. len = frag->size;
  2719. mapping = pci_map_page(tp->pdev,
  2720. frag->page,
  2721. frag->page_offset,
  2722. len, PCI_DMA_TODEVICE);
  2723. tp->tx_buffers[entry].skb = NULL;
  2724. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  2725. if (tg3_4g_overflow_test(mapping, len)) {
  2726. /* Only one should match. */
  2727. if (would_hit_hwbug)
  2728. BUG();
  2729. would_hit_hwbug = entry + 1;
  2730. }
  2731. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  2732. tg3_set_txd(tp, entry, mapping, len,
  2733. base_flags, (i == last)|(mss << 1));
  2734. else
  2735. tg3_set_txd(tp, entry, mapping, len,
  2736. base_flags, (i == last));
  2737. entry = NEXT_TX(entry);
  2738. }
  2739. }
  2740. if (would_hit_hwbug) {
  2741. u32 last_plus_one = entry;
  2742. u32 start;
  2743. unsigned int len = 0;
  2744. would_hit_hwbug -= 1;
  2745. entry = entry - 1 - skb_shinfo(skb)->nr_frags;
  2746. entry &= (TG3_TX_RING_SIZE - 1);
  2747. start = entry;
  2748. i = 0;
  2749. while (entry != last_plus_one) {
  2750. if (i == 0)
  2751. len = skb_headlen(skb);
  2752. else
  2753. len = skb_shinfo(skb)->frags[i-1].size;
  2754. if (entry == would_hit_hwbug)
  2755. break;
  2756. i++;
  2757. entry = NEXT_TX(entry);
  2758. }
  2759. /* If the workaround fails due to memory/mapping
  2760. * failure, silently drop this packet.
  2761. */
  2762. if (tigon3_4gb_hwbug_workaround(tp, skb,
  2763. entry, len,
  2764. last_plus_one,
  2765. &start, mss))
  2766. goto out_unlock;
  2767. entry = start;
  2768. }
  2769. /* Packets are ready, update Tx producer idx local and on card. */
  2770. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  2771. tp->tx_prod = entry;
  2772. if (TX_BUFFS_AVAIL(tp) <= (MAX_SKB_FRAGS + 1))
  2773. netif_stop_queue(dev);
  2774. out_unlock:
  2775. mmiowb();
  2776. spin_unlock_irqrestore(&tp->tx_lock, flags);
  2777. dev->trans_start = jiffies;
  2778. return NETDEV_TX_OK;
  2779. }
  2780. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  2781. int new_mtu)
  2782. {
  2783. dev->mtu = new_mtu;
  2784. if (new_mtu > ETH_DATA_LEN)
  2785. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  2786. else
  2787. tp->tg3_flags &= ~TG3_FLAG_JUMBO_ENABLE;
  2788. }
  2789. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  2790. {
  2791. struct tg3 *tp = netdev_priv(dev);
  2792. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  2793. return -EINVAL;
  2794. if (!netif_running(dev)) {
  2795. /* We'll just catch it later when the
  2796. * device is up'd.
  2797. */
  2798. tg3_set_mtu(dev, tp, new_mtu);
  2799. return 0;
  2800. }
  2801. tg3_netif_stop(tp);
  2802. spin_lock_irq(&tp->lock);
  2803. spin_lock(&tp->tx_lock);
  2804. tg3_halt(tp);
  2805. tg3_set_mtu(dev, tp, new_mtu);
  2806. tg3_init_hw(tp);
  2807. tg3_netif_start(tp);
  2808. spin_unlock(&tp->tx_lock);
  2809. spin_unlock_irq(&tp->lock);
  2810. return 0;
  2811. }
  2812. /* Free up pending packets in all rx/tx rings.
  2813. *
  2814. * The chip has been shut down and the driver detached from
  2815. * the networking, so no interrupts or new tx packets will
  2816. * end up in the driver. tp->{tx,}lock is not held and we are not
  2817. * in an interrupt context and thus may sleep.
  2818. */
  2819. static void tg3_free_rings(struct tg3 *tp)
  2820. {
  2821. struct ring_info *rxp;
  2822. int i;
  2823. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2824. rxp = &tp->rx_std_buffers[i];
  2825. if (rxp->skb == NULL)
  2826. continue;
  2827. pci_unmap_single(tp->pdev,
  2828. pci_unmap_addr(rxp, mapping),
  2829. RX_PKT_BUF_SZ - tp->rx_offset,
  2830. PCI_DMA_FROMDEVICE);
  2831. dev_kfree_skb_any(rxp->skb);
  2832. rxp->skb = NULL;
  2833. }
  2834. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  2835. rxp = &tp->rx_jumbo_buffers[i];
  2836. if (rxp->skb == NULL)
  2837. continue;
  2838. pci_unmap_single(tp->pdev,
  2839. pci_unmap_addr(rxp, mapping),
  2840. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  2841. PCI_DMA_FROMDEVICE);
  2842. dev_kfree_skb_any(rxp->skb);
  2843. rxp->skb = NULL;
  2844. }
  2845. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  2846. struct tx_ring_info *txp;
  2847. struct sk_buff *skb;
  2848. int j;
  2849. txp = &tp->tx_buffers[i];
  2850. skb = txp->skb;
  2851. if (skb == NULL) {
  2852. i++;
  2853. continue;
  2854. }
  2855. pci_unmap_single(tp->pdev,
  2856. pci_unmap_addr(txp, mapping),
  2857. skb_headlen(skb),
  2858. PCI_DMA_TODEVICE);
  2859. txp->skb = NULL;
  2860. i++;
  2861. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  2862. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  2863. pci_unmap_page(tp->pdev,
  2864. pci_unmap_addr(txp, mapping),
  2865. skb_shinfo(skb)->frags[j].size,
  2866. PCI_DMA_TODEVICE);
  2867. i++;
  2868. }
  2869. dev_kfree_skb_any(skb);
  2870. }
  2871. }
  2872. /* Initialize tx/rx rings for packet processing.
  2873. *
  2874. * The chip has been shut down and the driver detached from
  2875. * the networking, so no interrupts or new tx packets will
  2876. * end up in the driver. tp->{tx,}lock are held and thus
  2877. * we may not sleep.
  2878. */
  2879. static void tg3_init_rings(struct tg3 *tp)
  2880. {
  2881. u32 i;
  2882. /* Free up all the SKBs. */
  2883. tg3_free_rings(tp);
  2884. /* Zero out all descriptors. */
  2885. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  2886. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  2887. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  2888. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  2889. /* Initialize invariants of the rings, we only set this
  2890. * stuff once. This works because the card does not
  2891. * write into the rx buffer posting rings.
  2892. */
  2893. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  2894. struct tg3_rx_buffer_desc *rxd;
  2895. rxd = &tp->rx_std[i];
  2896. rxd->idx_len = (RX_PKT_BUF_SZ - tp->rx_offset - 64)
  2897. << RXD_LEN_SHIFT;
  2898. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  2899. rxd->opaque = (RXD_OPAQUE_RING_STD |
  2900. (i << RXD_OPAQUE_INDEX_SHIFT));
  2901. }
  2902. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  2903. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  2904. struct tg3_rx_buffer_desc *rxd;
  2905. rxd = &tp->rx_jumbo[i];
  2906. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  2907. << RXD_LEN_SHIFT;
  2908. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  2909. RXD_FLAG_JUMBO;
  2910. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  2911. (i << RXD_OPAQUE_INDEX_SHIFT));
  2912. }
  2913. }
  2914. /* Now allocate fresh SKBs for each rx ring. */
  2915. for (i = 0; i < tp->rx_pending; i++) {
  2916. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD,
  2917. -1, i) < 0)
  2918. break;
  2919. }
  2920. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  2921. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  2922. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  2923. -1, i) < 0)
  2924. break;
  2925. }
  2926. }
  2927. }
  2928. /*
  2929. * Must not be invoked with interrupt sources disabled and
  2930. * the hardware shutdown down.
  2931. */
  2932. static void tg3_free_consistent(struct tg3 *tp)
  2933. {
  2934. if (tp->rx_std_buffers) {
  2935. kfree(tp->rx_std_buffers);
  2936. tp->rx_std_buffers = NULL;
  2937. }
  2938. if (tp->rx_std) {
  2939. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  2940. tp->rx_std, tp->rx_std_mapping);
  2941. tp->rx_std = NULL;
  2942. }
  2943. if (tp->rx_jumbo) {
  2944. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  2945. tp->rx_jumbo, tp->rx_jumbo_mapping);
  2946. tp->rx_jumbo = NULL;
  2947. }
  2948. if (tp->rx_rcb) {
  2949. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  2950. tp->rx_rcb, tp->rx_rcb_mapping);
  2951. tp->rx_rcb = NULL;
  2952. }
  2953. if (tp->tx_ring) {
  2954. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  2955. tp->tx_ring, tp->tx_desc_mapping);
  2956. tp->tx_ring = NULL;
  2957. }
  2958. if (tp->hw_status) {
  2959. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  2960. tp->hw_status, tp->status_mapping);
  2961. tp->hw_status = NULL;
  2962. }
  2963. if (tp->hw_stats) {
  2964. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  2965. tp->hw_stats, tp->stats_mapping);
  2966. tp->hw_stats = NULL;
  2967. }
  2968. }
  2969. /*
  2970. * Must not be invoked with interrupt sources disabled and
  2971. * the hardware shutdown down. Can sleep.
  2972. */
  2973. static int tg3_alloc_consistent(struct tg3 *tp)
  2974. {
  2975. tp->rx_std_buffers = kmalloc((sizeof(struct ring_info) *
  2976. (TG3_RX_RING_SIZE +
  2977. TG3_RX_JUMBO_RING_SIZE)) +
  2978. (sizeof(struct tx_ring_info) *
  2979. TG3_TX_RING_SIZE),
  2980. GFP_KERNEL);
  2981. if (!tp->rx_std_buffers)
  2982. return -ENOMEM;
  2983. memset(tp->rx_std_buffers, 0,
  2984. (sizeof(struct ring_info) *
  2985. (TG3_RX_RING_SIZE +
  2986. TG3_RX_JUMBO_RING_SIZE)) +
  2987. (sizeof(struct tx_ring_info) *
  2988. TG3_TX_RING_SIZE));
  2989. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  2990. tp->tx_buffers = (struct tx_ring_info *)
  2991. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  2992. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  2993. &tp->rx_std_mapping);
  2994. if (!tp->rx_std)
  2995. goto err_out;
  2996. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  2997. &tp->rx_jumbo_mapping);
  2998. if (!tp->rx_jumbo)
  2999. goto err_out;
  3000. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3001. &tp->rx_rcb_mapping);
  3002. if (!tp->rx_rcb)
  3003. goto err_out;
  3004. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3005. &tp->tx_desc_mapping);
  3006. if (!tp->tx_ring)
  3007. goto err_out;
  3008. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3009. TG3_HW_STATUS_SIZE,
  3010. &tp->status_mapping);
  3011. if (!tp->hw_status)
  3012. goto err_out;
  3013. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3014. sizeof(struct tg3_hw_stats),
  3015. &tp->stats_mapping);
  3016. if (!tp->hw_stats)
  3017. goto err_out;
  3018. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3019. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3020. return 0;
  3021. err_out:
  3022. tg3_free_consistent(tp);
  3023. return -ENOMEM;
  3024. }
  3025. #define MAX_WAIT_CNT 1000
  3026. /* To stop a block, clear the enable bit and poll till it
  3027. * clears. tp->lock is held.
  3028. */
  3029. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit)
  3030. {
  3031. unsigned int i;
  3032. u32 val;
  3033. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3034. switch (ofs) {
  3035. case RCVLSC_MODE:
  3036. case DMAC_MODE:
  3037. case MBFREE_MODE:
  3038. case BUFMGR_MODE:
  3039. case MEMARB_MODE:
  3040. /* We can't enable/disable these bits of the
  3041. * 5705/5750, just say success.
  3042. */
  3043. return 0;
  3044. default:
  3045. break;
  3046. };
  3047. }
  3048. val = tr32(ofs);
  3049. val &= ~enable_bit;
  3050. tw32_f(ofs, val);
  3051. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3052. udelay(100);
  3053. val = tr32(ofs);
  3054. if ((val & enable_bit) == 0)
  3055. break;
  3056. }
  3057. if (i == MAX_WAIT_CNT) {
  3058. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3059. "ofs=%lx enable_bit=%x\n",
  3060. ofs, enable_bit);
  3061. return -ENODEV;
  3062. }
  3063. return 0;
  3064. }
  3065. /* tp->lock is held. */
  3066. static int tg3_abort_hw(struct tg3 *tp)
  3067. {
  3068. int i, err;
  3069. tg3_disable_ints(tp);
  3070. tp->rx_mode &= ~RX_MODE_ENABLE;
  3071. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3072. udelay(10);
  3073. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE);
  3074. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  3075. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE);
  3076. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE);
  3077. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE);
  3078. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE);
  3079. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE);
  3080. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE);
  3081. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  3082. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE);
  3083. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  3084. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE);
  3085. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE);
  3086. if (err)
  3087. goto out;
  3088. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3089. tw32_f(MAC_MODE, tp->mac_mode);
  3090. udelay(40);
  3091. tp->tx_mode &= ~TX_MODE_ENABLE;
  3092. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3093. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3094. udelay(100);
  3095. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3096. break;
  3097. }
  3098. if (i >= MAX_WAIT_CNT) {
  3099. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3100. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3101. tp->dev->name, tr32(MAC_TX_MODE));
  3102. return -ENODEV;
  3103. }
  3104. err = tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE);
  3105. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE);
  3106. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE);
  3107. tw32(FTQ_RESET, 0xffffffff);
  3108. tw32(FTQ_RESET, 0x00000000);
  3109. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE);
  3110. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE);
  3111. if (err)
  3112. goto out;
  3113. if (tp->hw_status)
  3114. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3115. if (tp->hw_stats)
  3116. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3117. out:
  3118. return err;
  3119. }
  3120. /* tp->lock is held. */
  3121. static int tg3_nvram_lock(struct tg3 *tp)
  3122. {
  3123. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  3124. int i;
  3125. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  3126. for (i = 0; i < 8000; i++) {
  3127. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  3128. break;
  3129. udelay(20);
  3130. }
  3131. if (i == 8000)
  3132. return -ENODEV;
  3133. }
  3134. return 0;
  3135. }
  3136. /* tp->lock is held. */
  3137. static void tg3_nvram_unlock(struct tg3 *tp)
  3138. {
  3139. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  3140. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  3141. }
  3142. /* tp->lock is held. */
  3143. static void tg3_enable_nvram_access(struct tg3 *tp)
  3144. {
  3145. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3146. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3147. u32 nvaccess = tr32(NVRAM_ACCESS);
  3148. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  3149. }
  3150. }
  3151. /* tp->lock is held. */
  3152. static void tg3_disable_nvram_access(struct tg3 *tp)
  3153. {
  3154. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  3155. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  3156. u32 nvaccess = tr32(NVRAM_ACCESS);
  3157. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  3158. }
  3159. }
  3160. /* tp->lock is held. */
  3161. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  3162. {
  3163. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3164. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  3165. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  3166. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3167. switch (kind) {
  3168. case RESET_KIND_INIT:
  3169. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3170. DRV_STATE_START);
  3171. break;
  3172. case RESET_KIND_SHUTDOWN:
  3173. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3174. DRV_STATE_UNLOAD);
  3175. break;
  3176. case RESET_KIND_SUSPEND:
  3177. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3178. DRV_STATE_SUSPEND);
  3179. break;
  3180. default:
  3181. break;
  3182. };
  3183. }
  3184. }
  3185. /* tp->lock is held. */
  3186. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  3187. {
  3188. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  3189. switch (kind) {
  3190. case RESET_KIND_INIT:
  3191. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3192. DRV_STATE_START_DONE);
  3193. break;
  3194. case RESET_KIND_SHUTDOWN:
  3195. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3196. DRV_STATE_UNLOAD_DONE);
  3197. break;
  3198. default:
  3199. break;
  3200. };
  3201. }
  3202. }
  3203. /* tp->lock is held. */
  3204. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  3205. {
  3206. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3207. switch (kind) {
  3208. case RESET_KIND_INIT:
  3209. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3210. DRV_STATE_START);
  3211. break;
  3212. case RESET_KIND_SHUTDOWN:
  3213. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3214. DRV_STATE_UNLOAD);
  3215. break;
  3216. case RESET_KIND_SUSPEND:
  3217. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  3218. DRV_STATE_SUSPEND);
  3219. break;
  3220. default:
  3221. break;
  3222. };
  3223. }
  3224. }
  3225. static void tg3_stop_fw(struct tg3 *);
  3226. /* tp->lock is held. */
  3227. static int tg3_chip_reset(struct tg3 *tp)
  3228. {
  3229. u32 val;
  3230. u32 flags_save;
  3231. int i;
  3232. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X))
  3233. tg3_nvram_lock(tp);
  3234. /*
  3235. * We must avoid the readl() that normally takes place.
  3236. * It locks machines, causes machine checks, and other
  3237. * fun things. So, temporarily disable the 5701
  3238. * hardware workaround, while we do the reset.
  3239. */
  3240. flags_save = tp->tg3_flags;
  3241. tp->tg3_flags &= ~TG3_FLAG_5701_REG_WRITE_BUG;
  3242. /* do the reset */
  3243. val = GRC_MISC_CFG_CORECLK_RESET;
  3244. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3245. if (tr32(0x7e2c) == 0x60) {
  3246. tw32(0x7e2c, 0x20);
  3247. }
  3248. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3249. tw32(GRC_MISC_CFG, (1 << 29));
  3250. val |= (1 << 29);
  3251. }
  3252. }
  3253. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3254. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  3255. tw32(GRC_MISC_CFG, val);
  3256. /* restore 5701 hardware bug workaround flag */
  3257. tp->tg3_flags = flags_save;
  3258. /* Unfortunately, we have to delay before the PCI read back.
  3259. * Some 575X chips even will not respond to a PCI cfg access
  3260. * when the reset command is given to the chip.
  3261. *
  3262. * How do these hardware designers expect things to work
  3263. * properly if the PCI write is posted for a long period
  3264. * of time? It is always necessary to have some method by
  3265. * which a register read back can occur to push the write
  3266. * out which does the reset.
  3267. *
  3268. * For most tg3 variants the trick below was working.
  3269. * Ho hum...
  3270. */
  3271. udelay(120);
  3272. /* Flush PCI posted writes. The normal MMIO registers
  3273. * are inaccessible at this time so this is the only
  3274. * way to make this reliably (actually, this is no longer
  3275. * the case, see above). I tried to use indirect
  3276. * register read/write but this upset some 5701 variants.
  3277. */
  3278. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  3279. udelay(120);
  3280. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  3281. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  3282. int i;
  3283. u32 cfg_val;
  3284. /* Wait for link training to complete. */
  3285. for (i = 0; i < 5000; i++)
  3286. udelay(100);
  3287. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  3288. pci_write_config_dword(tp->pdev, 0xc4,
  3289. cfg_val | (1 << 15));
  3290. }
  3291. /* Set PCIE max payload size and clear error status. */
  3292. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  3293. }
  3294. /* Re-enable indirect register accesses. */
  3295. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  3296. tp->misc_host_ctrl);
  3297. /* Set MAX PCI retry to zero. */
  3298. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  3299. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  3300. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  3301. val |= PCISTATE_RETRY_SAME_DMA;
  3302. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  3303. pci_restore_state(tp->pdev);
  3304. /* Make sure PCI-X relaxed ordering bit is clear. */
  3305. pci_read_config_dword(tp->pdev, TG3PCI_X_CAPS, &val);
  3306. val &= ~PCIX_CAPS_RELAXED_ORDERING;
  3307. pci_write_config_dword(tp->pdev, TG3PCI_X_CAPS, val);
  3308. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  3309. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  3310. tg3_stop_fw(tp);
  3311. tw32(0x5000, 0x400);
  3312. }
  3313. tw32(GRC_MODE, tp->grc_mode);
  3314. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  3315. u32 val = tr32(0xc4);
  3316. tw32(0xc4, val | (1 << 15));
  3317. }
  3318. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  3319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  3320. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  3321. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  3322. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  3323. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  3324. }
  3325. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3326. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  3327. tw32_f(MAC_MODE, tp->mac_mode);
  3328. } else
  3329. tw32_f(MAC_MODE, 0);
  3330. udelay(40);
  3331. if (!(tp->tg3_flags2 & TG3_FLG2_SUN_570X)) {
  3332. /* Wait for firmware initialization to complete. */
  3333. for (i = 0; i < 100000; i++) {
  3334. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  3335. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3336. break;
  3337. udelay(10);
  3338. }
  3339. if (i >= 100000) {
  3340. printk(KERN_ERR PFX "tg3_reset_hw timed out for %s, "
  3341. "firmware will not restart magic=%08x\n",
  3342. tp->dev->name, val);
  3343. return -ENODEV;
  3344. }
  3345. }
  3346. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  3347. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  3348. u32 val = tr32(0x7c00);
  3349. tw32(0x7c00, val | (1 << 25));
  3350. }
  3351. /* Reprobe ASF enable state. */
  3352. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  3353. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  3354. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  3355. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  3356. u32 nic_cfg;
  3357. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  3358. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  3359. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  3360. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  3361. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  3362. }
  3363. }
  3364. return 0;
  3365. }
  3366. /* tp->lock is held. */
  3367. static void tg3_stop_fw(struct tg3 *tp)
  3368. {
  3369. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  3370. u32 val;
  3371. int i;
  3372. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  3373. val = tr32(GRC_RX_CPU_EVENT);
  3374. val |= (1 << 14);
  3375. tw32(GRC_RX_CPU_EVENT, val);
  3376. /* Wait for RX cpu to ACK the event. */
  3377. for (i = 0; i < 100; i++) {
  3378. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  3379. break;
  3380. udelay(1);
  3381. }
  3382. }
  3383. }
  3384. /* tp->lock is held. */
  3385. static int tg3_halt(struct tg3 *tp)
  3386. {
  3387. int err;
  3388. tg3_stop_fw(tp);
  3389. tg3_write_sig_pre_reset(tp, RESET_KIND_SHUTDOWN);
  3390. tg3_abort_hw(tp);
  3391. err = tg3_chip_reset(tp);
  3392. tg3_write_sig_legacy(tp, RESET_KIND_SHUTDOWN);
  3393. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3394. if (err)
  3395. return err;
  3396. return 0;
  3397. }
  3398. #define TG3_FW_RELEASE_MAJOR 0x0
  3399. #define TG3_FW_RELASE_MINOR 0x0
  3400. #define TG3_FW_RELEASE_FIX 0x0
  3401. #define TG3_FW_START_ADDR 0x08000000
  3402. #define TG3_FW_TEXT_ADDR 0x08000000
  3403. #define TG3_FW_TEXT_LEN 0x9c0
  3404. #define TG3_FW_RODATA_ADDR 0x080009c0
  3405. #define TG3_FW_RODATA_LEN 0x60
  3406. #define TG3_FW_DATA_ADDR 0x08000a40
  3407. #define TG3_FW_DATA_LEN 0x20
  3408. #define TG3_FW_SBSS_ADDR 0x08000a60
  3409. #define TG3_FW_SBSS_LEN 0xc
  3410. #define TG3_FW_BSS_ADDR 0x08000a70
  3411. #define TG3_FW_BSS_LEN 0x10
  3412. static u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  3413. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  3414. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  3415. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  3416. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  3417. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  3418. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  3419. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  3420. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  3421. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  3422. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  3423. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  3424. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  3425. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  3426. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  3427. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  3428. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  3429. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  3430. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  3431. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  3432. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  3433. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  3434. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  3435. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  3436. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3437. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3438. 0, 0, 0, 0, 0, 0,
  3439. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  3440. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3441. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3442. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3443. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  3444. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  3445. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  3446. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  3447. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3448. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  3449. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  3450. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3451. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3452. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  3453. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  3454. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  3455. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  3456. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  3457. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  3458. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  3459. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  3460. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  3461. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  3462. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  3463. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  3464. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  3465. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  3466. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  3467. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  3468. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  3469. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  3470. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  3471. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  3472. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  3473. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  3474. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  3475. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  3476. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  3477. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  3478. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  3479. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  3480. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  3481. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  3482. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  3483. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  3484. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  3485. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  3486. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  3487. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  3488. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  3489. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  3490. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  3491. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  3492. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  3493. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  3494. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  3495. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  3496. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  3497. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  3498. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  3499. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  3500. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  3501. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  3502. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  3503. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  3504. };
  3505. static u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  3506. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  3507. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  3508. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  3509. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  3510. 0x00000000
  3511. };
  3512. #if 0 /* All zeros, don't eat up space with it. */
  3513. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  3514. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3515. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  3516. };
  3517. #endif
  3518. #define RX_CPU_SCRATCH_BASE 0x30000
  3519. #define RX_CPU_SCRATCH_SIZE 0x04000
  3520. #define TX_CPU_SCRATCH_BASE 0x34000
  3521. #define TX_CPU_SCRATCH_SIZE 0x04000
  3522. /* tp->lock is held. */
  3523. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  3524. {
  3525. int i;
  3526. if (offset == TX_CPU_BASE &&
  3527. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  3528. BUG();
  3529. if (offset == RX_CPU_BASE) {
  3530. for (i = 0; i < 10000; i++) {
  3531. tw32(offset + CPU_STATE, 0xffffffff);
  3532. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3533. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3534. break;
  3535. }
  3536. tw32(offset + CPU_STATE, 0xffffffff);
  3537. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  3538. udelay(10);
  3539. } else {
  3540. for (i = 0; i < 10000; i++) {
  3541. tw32(offset + CPU_STATE, 0xffffffff);
  3542. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  3543. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  3544. break;
  3545. }
  3546. }
  3547. if (i >= 10000) {
  3548. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  3549. "and %s CPU\n",
  3550. tp->dev->name,
  3551. (offset == RX_CPU_BASE ? "RX" : "TX"));
  3552. return -ENODEV;
  3553. }
  3554. return 0;
  3555. }
  3556. struct fw_info {
  3557. unsigned int text_base;
  3558. unsigned int text_len;
  3559. u32 *text_data;
  3560. unsigned int rodata_base;
  3561. unsigned int rodata_len;
  3562. u32 *rodata_data;
  3563. unsigned int data_base;
  3564. unsigned int data_len;
  3565. u32 *data_data;
  3566. };
  3567. /* tp->lock is held. */
  3568. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  3569. int cpu_scratch_size, struct fw_info *info)
  3570. {
  3571. int err, i;
  3572. u32 orig_tg3_flags = tp->tg3_flags;
  3573. void (*write_op)(struct tg3 *, u32, u32);
  3574. if (cpu_base == TX_CPU_BASE &&
  3575. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3576. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  3577. "TX cpu firmware on %s which is 5705.\n",
  3578. tp->dev->name);
  3579. return -EINVAL;
  3580. }
  3581. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  3582. write_op = tg3_write_mem;
  3583. else
  3584. write_op = tg3_write_indirect_reg32;
  3585. /* Force use of PCI config space for indirect register
  3586. * write calls.
  3587. */
  3588. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  3589. err = tg3_halt_cpu(tp, cpu_base);
  3590. if (err)
  3591. goto out;
  3592. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  3593. write_op(tp, cpu_scratch_base + i, 0);
  3594. tw32(cpu_base + CPU_STATE, 0xffffffff);
  3595. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  3596. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  3597. write_op(tp, (cpu_scratch_base +
  3598. (info->text_base & 0xffff) +
  3599. (i * sizeof(u32))),
  3600. (info->text_data ?
  3601. info->text_data[i] : 0));
  3602. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  3603. write_op(tp, (cpu_scratch_base +
  3604. (info->rodata_base & 0xffff) +
  3605. (i * sizeof(u32))),
  3606. (info->rodata_data ?
  3607. info->rodata_data[i] : 0));
  3608. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  3609. write_op(tp, (cpu_scratch_base +
  3610. (info->data_base & 0xffff) +
  3611. (i * sizeof(u32))),
  3612. (info->data_data ?
  3613. info->data_data[i] : 0));
  3614. err = 0;
  3615. out:
  3616. tp->tg3_flags = orig_tg3_flags;
  3617. return err;
  3618. }
  3619. /* tp->lock is held. */
  3620. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  3621. {
  3622. struct fw_info info;
  3623. int err, i;
  3624. info.text_base = TG3_FW_TEXT_ADDR;
  3625. info.text_len = TG3_FW_TEXT_LEN;
  3626. info.text_data = &tg3FwText[0];
  3627. info.rodata_base = TG3_FW_RODATA_ADDR;
  3628. info.rodata_len = TG3_FW_RODATA_LEN;
  3629. info.rodata_data = &tg3FwRodata[0];
  3630. info.data_base = TG3_FW_DATA_ADDR;
  3631. info.data_len = TG3_FW_DATA_LEN;
  3632. info.data_data = NULL;
  3633. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  3634. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  3635. &info);
  3636. if (err)
  3637. return err;
  3638. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  3639. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  3640. &info);
  3641. if (err)
  3642. return err;
  3643. /* Now startup only the RX cpu. */
  3644. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3645. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3646. for (i = 0; i < 5; i++) {
  3647. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  3648. break;
  3649. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3650. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  3651. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  3652. udelay(1000);
  3653. }
  3654. if (i >= 5) {
  3655. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  3656. "to set RX CPU PC, is %08x should be %08x\n",
  3657. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  3658. TG3_FW_TEXT_ADDR);
  3659. return -ENODEV;
  3660. }
  3661. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  3662. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  3663. return 0;
  3664. }
  3665. #if TG3_TSO_SUPPORT != 0
  3666. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  3667. #define TG3_TSO_FW_RELASE_MINOR 0x6
  3668. #define TG3_TSO_FW_RELEASE_FIX 0x0
  3669. #define TG3_TSO_FW_START_ADDR 0x08000000
  3670. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  3671. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  3672. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  3673. #define TG3_TSO_FW_RODATA_LEN 0x60
  3674. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  3675. #define TG3_TSO_FW_DATA_LEN 0x30
  3676. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  3677. #define TG3_TSO_FW_SBSS_LEN 0x2c
  3678. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  3679. #define TG3_TSO_FW_BSS_LEN 0x894
  3680. static u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  3681. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  3682. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  3683. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  3684. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  3685. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  3686. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  3687. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  3688. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  3689. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  3690. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  3691. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  3692. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  3693. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  3694. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  3695. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  3696. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  3697. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  3698. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  3699. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3700. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  3701. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  3702. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  3703. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  3704. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  3705. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  3706. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  3707. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  3708. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  3709. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  3710. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  3711. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  3712. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  3713. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  3714. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  3715. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  3716. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  3717. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  3718. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  3719. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  3720. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  3721. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  3722. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  3723. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  3724. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  3725. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  3726. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  3727. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  3728. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3729. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  3730. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  3731. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  3732. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  3733. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  3734. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  3735. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  3736. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  3737. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  3738. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  3739. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  3740. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  3741. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  3742. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  3743. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  3744. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  3745. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  3746. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  3747. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  3748. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  3749. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  3750. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  3751. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  3752. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  3753. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  3754. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  3755. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  3756. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  3757. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  3758. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  3759. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  3760. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  3761. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  3762. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  3763. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  3764. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  3765. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  3766. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  3767. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  3768. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3769. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  3770. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  3771. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  3772. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  3773. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  3774. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  3775. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  3776. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  3777. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  3778. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  3779. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  3780. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  3781. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  3782. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  3783. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  3784. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  3785. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  3786. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  3787. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  3788. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  3789. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  3790. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  3791. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  3792. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  3793. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  3794. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  3795. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  3796. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  3797. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  3798. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  3799. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  3800. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  3801. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  3802. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  3803. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  3804. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  3805. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  3806. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  3807. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  3808. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  3809. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  3810. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  3811. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  3812. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  3813. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  3814. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  3815. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  3816. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  3817. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  3818. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  3819. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  3820. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  3821. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  3822. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  3823. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  3824. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  3825. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  3826. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  3827. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  3828. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  3829. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  3830. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  3831. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  3832. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  3833. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  3834. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  3835. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  3836. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  3837. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  3838. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  3839. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  3840. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  3841. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  3842. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  3843. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  3844. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  3845. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  3846. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  3847. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  3848. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  3849. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  3850. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3851. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  3852. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  3853. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  3854. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  3855. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  3856. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  3857. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  3858. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  3859. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  3860. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  3861. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  3862. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  3863. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  3864. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  3865. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  3866. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  3867. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  3868. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  3869. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  3870. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  3871. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  3872. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  3873. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  3874. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  3875. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  3876. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  3877. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  3878. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  3879. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  3880. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  3881. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  3882. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  3883. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  3884. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  3885. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  3886. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  3887. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  3888. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  3889. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  3890. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  3891. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  3892. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  3893. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  3894. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  3895. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  3896. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  3897. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  3898. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  3899. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  3900. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  3901. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  3902. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  3903. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  3904. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  3905. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  3906. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  3907. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  3908. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  3909. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  3910. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  3911. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  3912. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  3913. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  3914. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  3915. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  3916. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  3917. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  3918. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  3919. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  3920. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  3921. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  3922. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  3923. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  3924. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  3925. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  3926. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  3927. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  3928. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  3929. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  3930. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  3931. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  3932. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  3933. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  3934. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  3935. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  3936. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  3937. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  3938. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  3939. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  3940. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  3941. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  3942. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  3943. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  3944. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  3945. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  3946. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  3947. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  3948. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  3949. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  3950. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  3951. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  3952. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  3953. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  3954. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  3955. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  3956. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  3957. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  3958. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  3959. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  3960. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  3961. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  3962. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  3963. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  3964. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  3965. };
  3966. static u32 tg3TsoFwRodata[] = {
  3967. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  3968. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  3969. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  3970. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  3971. 0x00000000,
  3972. };
  3973. static u32 tg3TsoFwData[] = {
  3974. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  3975. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  3976. 0x00000000,
  3977. };
  3978. /* 5705 needs a special version of the TSO firmware. */
  3979. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  3980. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  3981. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  3982. #define TG3_TSO5_FW_START_ADDR 0x00010000
  3983. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  3984. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  3985. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  3986. #define TG3_TSO5_FW_RODATA_LEN 0x50
  3987. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  3988. #define TG3_TSO5_FW_DATA_LEN 0x20
  3989. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  3990. #define TG3_TSO5_FW_SBSS_LEN 0x28
  3991. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  3992. #define TG3_TSO5_FW_BSS_LEN 0x88
  3993. static u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  3994. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  3995. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  3996. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  3997. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  3998. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  3999. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  4000. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4001. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  4002. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  4003. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  4004. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  4005. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  4006. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  4007. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  4008. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  4009. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  4010. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  4011. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  4012. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  4013. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  4014. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  4015. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  4016. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  4017. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  4018. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  4019. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  4020. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  4021. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  4022. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  4023. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  4024. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4025. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  4026. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  4027. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  4028. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  4029. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  4030. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  4031. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  4032. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  4033. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  4034. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  4035. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  4036. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  4037. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  4038. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  4039. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  4040. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  4041. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  4042. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  4043. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  4044. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  4045. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  4046. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  4047. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  4048. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  4049. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  4050. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  4051. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  4052. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  4053. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  4054. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  4055. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  4056. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  4057. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  4058. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  4059. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  4060. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  4061. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  4062. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  4063. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  4064. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  4065. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  4066. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  4067. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  4068. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  4069. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  4070. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  4071. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  4072. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  4073. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  4074. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  4075. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  4076. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  4077. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  4078. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  4079. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  4080. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  4081. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  4082. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  4083. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  4084. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  4085. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  4086. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  4087. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  4088. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  4089. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  4090. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  4091. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  4092. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  4093. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  4094. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  4095. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  4096. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  4097. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  4098. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  4099. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  4100. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4101. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4102. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  4103. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  4104. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  4105. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  4106. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  4107. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  4108. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  4109. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  4110. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  4111. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  4112. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  4113. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  4114. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  4115. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  4116. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  4117. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4118. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  4119. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  4120. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  4121. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  4122. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  4123. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  4124. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  4125. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  4126. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  4127. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  4128. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  4129. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  4130. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  4131. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  4132. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  4133. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  4134. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  4135. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  4136. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  4137. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  4138. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  4139. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  4140. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  4141. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4142. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  4143. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  4144. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  4145. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4146. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  4147. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  4148. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4149. 0x00000000, 0x00000000, 0x00000000,
  4150. };
  4151. static u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  4152. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  4153. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  4154. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4155. 0x00000000, 0x00000000, 0x00000000,
  4156. };
  4157. static u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  4158. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  4159. 0x00000000, 0x00000000, 0x00000000,
  4160. };
  4161. /* tp->lock is held. */
  4162. static int tg3_load_tso_firmware(struct tg3 *tp)
  4163. {
  4164. struct fw_info info;
  4165. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  4166. int err, i;
  4167. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4168. return 0;
  4169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4170. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  4171. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  4172. info.text_data = &tg3Tso5FwText[0];
  4173. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  4174. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  4175. info.rodata_data = &tg3Tso5FwRodata[0];
  4176. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  4177. info.data_len = TG3_TSO5_FW_DATA_LEN;
  4178. info.data_data = &tg3Tso5FwData[0];
  4179. cpu_base = RX_CPU_BASE;
  4180. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  4181. cpu_scratch_size = (info.text_len +
  4182. info.rodata_len +
  4183. info.data_len +
  4184. TG3_TSO5_FW_SBSS_LEN +
  4185. TG3_TSO5_FW_BSS_LEN);
  4186. } else {
  4187. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  4188. info.text_len = TG3_TSO_FW_TEXT_LEN;
  4189. info.text_data = &tg3TsoFwText[0];
  4190. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  4191. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  4192. info.rodata_data = &tg3TsoFwRodata[0];
  4193. info.data_base = TG3_TSO_FW_DATA_ADDR;
  4194. info.data_len = TG3_TSO_FW_DATA_LEN;
  4195. info.data_data = &tg3TsoFwData[0];
  4196. cpu_base = TX_CPU_BASE;
  4197. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  4198. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  4199. }
  4200. err = tg3_load_firmware_cpu(tp, cpu_base,
  4201. cpu_scratch_base, cpu_scratch_size,
  4202. &info);
  4203. if (err)
  4204. return err;
  4205. /* Now startup the cpu. */
  4206. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4207. tw32_f(cpu_base + CPU_PC, info.text_base);
  4208. for (i = 0; i < 5; i++) {
  4209. if (tr32(cpu_base + CPU_PC) == info.text_base)
  4210. break;
  4211. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4212. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  4213. tw32_f(cpu_base + CPU_PC, info.text_base);
  4214. udelay(1000);
  4215. }
  4216. if (i >= 5) {
  4217. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  4218. "to set CPU PC, is %08x should be %08x\n",
  4219. tp->dev->name, tr32(cpu_base + CPU_PC),
  4220. info.text_base);
  4221. return -ENODEV;
  4222. }
  4223. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4224. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  4225. return 0;
  4226. }
  4227. #endif /* TG3_TSO_SUPPORT != 0 */
  4228. /* tp->lock is held. */
  4229. static void __tg3_set_mac_addr(struct tg3 *tp)
  4230. {
  4231. u32 addr_high, addr_low;
  4232. int i;
  4233. addr_high = ((tp->dev->dev_addr[0] << 8) |
  4234. tp->dev->dev_addr[1]);
  4235. addr_low = ((tp->dev->dev_addr[2] << 24) |
  4236. (tp->dev->dev_addr[3] << 16) |
  4237. (tp->dev->dev_addr[4] << 8) |
  4238. (tp->dev->dev_addr[5] << 0));
  4239. for (i = 0; i < 4; i++) {
  4240. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  4241. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  4242. }
  4243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  4244. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4245. for (i = 0; i < 12; i++) {
  4246. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  4247. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  4248. }
  4249. }
  4250. addr_high = (tp->dev->dev_addr[0] +
  4251. tp->dev->dev_addr[1] +
  4252. tp->dev->dev_addr[2] +
  4253. tp->dev->dev_addr[3] +
  4254. tp->dev->dev_addr[4] +
  4255. tp->dev->dev_addr[5]) &
  4256. TX_BACKOFF_SEED_MASK;
  4257. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  4258. }
  4259. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  4260. {
  4261. struct tg3 *tp = netdev_priv(dev);
  4262. struct sockaddr *addr = p;
  4263. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  4264. spin_lock_irq(&tp->lock);
  4265. __tg3_set_mac_addr(tp);
  4266. spin_unlock_irq(&tp->lock);
  4267. return 0;
  4268. }
  4269. /* tp->lock is held. */
  4270. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  4271. dma_addr_t mapping, u32 maxlen_flags,
  4272. u32 nic_addr)
  4273. {
  4274. tg3_write_mem(tp,
  4275. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  4276. ((u64) mapping >> 32));
  4277. tg3_write_mem(tp,
  4278. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  4279. ((u64) mapping & 0xffffffff));
  4280. tg3_write_mem(tp,
  4281. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  4282. maxlen_flags);
  4283. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4284. tg3_write_mem(tp,
  4285. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  4286. nic_addr);
  4287. }
  4288. static void __tg3_set_rx_mode(struct net_device *);
  4289. /* tp->lock is held. */
  4290. static int tg3_reset_hw(struct tg3 *tp)
  4291. {
  4292. u32 val, rdmac_mode;
  4293. int i, err, limit;
  4294. tg3_disable_ints(tp);
  4295. tg3_stop_fw(tp);
  4296. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  4297. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  4298. err = tg3_abort_hw(tp);
  4299. if (err)
  4300. return err;
  4301. }
  4302. err = tg3_chip_reset(tp);
  4303. if (err)
  4304. return err;
  4305. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  4306. /* This works around an issue with Athlon chipsets on
  4307. * B3 tigon3 silicon. This bit has no effect on any
  4308. * other revision. But do not set this on PCI Express
  4309. * chips.
  4310. */
  4311. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  4312. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  4313. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4314. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4315. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  4316. val = tr32(TG3PCI_PCISTATE);
  4317. val |= PCISTATE_RETRY_SAME_DMA;
  4318. tw32(TG3PCI_PCISTATE, val);
  4319. }
  4320. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  4321. /* Enable some hw fixes. */
  4322. val = tr32(TG3PCI_MSI_DATA);
  4323. val |= (1 << 26) | (1 << 28) | (1 << 29);
  4324. tw32(TG3PCI_MSI_DATA, val);
  4325. }
  4326. /* Descriptor ring init may make accesses to the
  4327. * NIC SRAM area to setup the TX descriptors, so we
  4328. * can only do this after the hardware has been
  4329. * successfully reset.
  4330. */
  4331. tg3_init_rings(tp);
  4332. /* This value is determined during the probe time DMA
  4333. * engine test, tg3_test_dma.
  4334. */
  4335. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  4336. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  4337. GRC_MODE_4X_NIC_SEND_RINGS |
  4338. GRC_MODE_NO_TX_PHDR_CSUM |
  4339. GRC_MODE_NO_RX_PHDR_CSUM);
  4340. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  4341. if (tp->tg3_flags & TG3_FLAG_NO_TX_PSEUDO_CSUM)
  4342. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  4343. if (tp->tg3_flags & TG3_FLAG_NO_RX_PSEUDO_CSUM)
  4344. tp->grc_mode |= GRC_MODE_NO_RX_PHDR_CSUM;
  4345. tw32(GRC_MODE,
  4346. tp->grc_mode |
  4347. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  4348. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  4349. val = tr32(GRC_MISC_CFG);
  4350. val &= ~0xff;
  4351. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4352. tw32(GRC_MISC_CFG, val);
  4353. /* Initialize MBUF/DESC pool. */
  4354. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  4355. /* Do nothing. */
  4356. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  4357. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  4358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  4359. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  4360. else
  4361. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  4362. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  4363. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  4364. }
  4365. #if TG3_TSO_SUPPORT != 0
  4366. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4367. int fw_len;
  4368. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  4369. TG3_TSO5_FW_RODATA_LEN +
  4370. TG3_TSO5_FW_DATA_LEN +
  4371. TG3_TSO5_FW_SBSS_LEN +
  4372. TG3_TSO5_FW_BSS_LEN);
  4373. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  4374. tw32(BUFMGR_MB_POOL_ADDR,
  4375. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  4376. tw32(BUFMGR_MB_POOL_SIZE,
  4377. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  4378. }
  4379. #endif
  4380. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE)) {
  4381. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4382. tp->bufmgr_config.mbuf_read_dma_low_water);
  4383. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4384. tp->bufmgr_config.mbuf_mac_rx_low_water);
  4385. tw32(BUFMGR_MB_HIGH_WATER,
  4386. tp->bufmgr_config.mbuf_high_water);
  4387. } else {
  4388. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  4389. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  4390. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  4391. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  4392. tw32(BUFMGR_MB_HIGH_WATER,
  4393. tp->bufmgr_config.mbuf_high_water_jumbo);
  4394. }
  4395. tw32(BUFMGR_DMA_LOW_WATER,
  4396. tp->bufmgr_config.dma_low_water);
  4397. tw32(BUFMGR_DMA_HIGH_WATER,
  4398. tp->bufmgr_config.dma_high_water);
  4399. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  4400. for (i = 0; i < 2000; i++) {
  4401. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  4402. break;
  4403. udelay(10);
  4404. }
  4405. if (i >= 2000) {
  4406. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  4407. tp->dev->name);
  4408. return -ENODEV;
  4409. }
  4410. /* Setup replenish threshold. */
  4411. tw32(RCVBDI_STD_THRESH, tp->rx_pending / 8);
  4412. /* Initialize TG3_BDINFO's at:
  4413. * RCVDBDI_STD_BD: standard eth size rx ring
  4414. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  4415. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  4416. *
  4417. * like so:
  4418. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  4419. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  4420. * ring attribute flags
  4421. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  4422. *
  4423. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  4424. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  4425. *
  4426. * The size of each ring is fixed in the firmware, but the location is
  4427. * configurable.
  4428. */
  4429. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4430. ((u64) tp->rx_std_mapping >> 32));
  4431. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4432. ((u64) tp->rx_std_mapping & 0xffffffff));
  4433. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  4434. NIC_SRAM_RX_BUFFER_DESC);
  4435. /* Don't even try to program the JUMBO/MINI buffer descriptor
  4436. * configs on 5705.
  4437. */
  4438. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4439. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4440. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  4441. } else {
  4442. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4443. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4444. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4445. BDINFO_FLAGS_DISABLED);
  4446. /* Setup replenish threshold. */
  4447. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  4448. if (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) {
  4449. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4450. ((u64) tp->rx_jumbo_mapping >> 32));
  4451. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  4452. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  4453. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4454. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  4455. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  4456. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  4457. } else {
  4458. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  4459. BDINFO_FLAGS_DISABLED);
  4460. }
  4461. }
  4462. /* There is only one send ring on 5705/5750, no need to explicitly
  4463. * disable the others.
  4464. */
  4465. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4466. /* Clear out send RCB ring in SRAM. */
  4467. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  4468. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4469. BDINFO_FLAGS_DISABLED);
  4470. }
  4471. tp->tx_prod = 0;
  4472. tp->tx_cons = 0;
  4473. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4474. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4475. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  4476. tp->tx_desc_mapping,
  4477. (TG3_TX_RING_SIZE <<
  4478. BDINFO_FLAGS_MAXLEN_SHIFT),
  4479. NIC_SRAM_TX_BUFFER_DESC);
  4480. /* There is only one receive return ring on 5705/5750, no need
  4481. * to explicitly disable the others.
  4482. */
  4483. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4484. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  4485. i += TG3_BDINFO_SIZE) {
  4486. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  4487. BDINFO_FLAGS_DISABLED);
  4488. }
  4489. }
  4490. tp->rx_rcb_ptr = 0;
  4491. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  4492. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  4493. tp->rx_rcb_mapping,
  4494. (TG3_RX_RCB_RING_SIZE(tp) <<
  4495. BDINFO_FLAGS_MAXLEN_SHIFT),
  4496. 0);
  4497. tp->rx_std_ptr = tp->rx_pending;
  4498. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  4499. tp->rx_std_ptr);
  4500. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_ENABLE) ?
  4501. tp->rx_jumbo_pending : 0;
  4502. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  4503. tp->rx_jumbo_ptr);
  4504. /* Initialize MAC address and backoff seed. */
  4505. __tg3_set_mac_addr(tp);
  4506. /* MTU + ethernet header + FCS + optional VLAN tag */
  4507. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  4508. /* The slot time is changed by tg3_setup_phy if we
  4509. * run at gigabit with half duplex.
  4510. */
  4511. tw32(MAC_TX_LENGTHS,
  4512. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4513. (6 << TX_LENGTHS_IPG_SHIFT) |
  4514. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4515. /* Receive rules. */
  4516. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  4517. tw32(RCVLPC_CONFIG, 0x0181);
  4518. /* Calculate RDMAC_MODE setting early, we need it to determine
  4519. * the RCVLPC_STATE_ENABLE mask.
  4520. */
  4521. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  4522. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  4523. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  4524. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  4525. RDMAC_MODE_LNGREAD_ENAB);
  4526. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4527. rdmac_mode |= RDMAC_MODE_SPLIT_ENABLE;
  4528. /* If statement applies to 5705 and 5750 PCI devices only */
  4529. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4530. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4531. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  4532. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  4533. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4534. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4535. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  4536. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4537. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  4538. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4539. }
  4540. }
  4541. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4542. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  4543. #if TG3_TSO_SUPPORT != 0
  4544. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4545. rdmac_mode |= (1 << 27);
  4546. #endif
  4547. /* Receive/send statistics. */
  4548. if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  4549. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  4550. val = tr32(RCVLPC_STATS_ENABLE);
  4551. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  4552. tw32(RCVLPC_STATS_ENABLE, val);
  4553. } else {
  4554. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  4555. }
  4556. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  4557. tw32(SNDDATAI_STATSENAB, 0xffffff);
  4558. tw32(SNDDATAI_STATSCTRL,
  4559. (SNDDATAI_SCTRL_ENABLE |
  4560. SNDDATAI_SCTRL_FASTUPD));
  4561. /* Setup host coalescing engine. */
  4562. tw32(HOSTCC_MODE, 0);
  4563. for (i = 0; i < 2000; i++) {
  4564. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  4565. break;
  4566. udelay(10);
  4567. }
  4568. tw32(HOSTCC_RXCOL_TICKS, 0);
  4569. tw32(HOSTCC_TXCOL_TICKS, LOW_TXCOL_TICKS);
  4570. tw32(HOSTCC_RXMAX_FRAMES, 1);
  4571. tw32(HOSTCC_TXMAX_FRAMES, LOW_RXMAX_FRAMES);
  4572. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4573. tw32(HOSTCC_RXCOAL_TICK_INT, 0);
  4574. tw32(HOSTCC_TXCOAL_TICK_INT, 0);
  4575. }
  4576. tw32(HOSTCC_RXCOAL_MAXF_INT, 1);
  4577. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  4578. /* set status block DMA address */
  4579. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4580. ((u64) tp->status_mapping >> 32));
  4581. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4582. ((u64) tp->status_mapping & 0xffffffff));
  4583. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4584. /* Status/statistics block address. See tg3_timer,
  4585. * the tg3_periodic_fetch_stats call there, and
  4586. * tg3_get_stats to see how this works for 5705/5750 chips.
  4587. */
  4588. tw32(HOSTCC_STAT_COAL_TICKS,
  4589. DEFAULT_STAT_COAL_TICKS);
  4590. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  4591. ((u64) tp->stats_mapping >> 32));
  4592. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  4593. ((u64) tp->stats_mapping & 0xffffffff));
  4594. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  4595. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  4596. }
  4597. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  4598. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  4599. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  4600. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4601. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  4602. /* Clear statistics/status block in chip, and status block in ram. */
  4603. for (i = NIC_SRAM_STATS_BLK;
  4604. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  4605. i += sizeof(u32)) {
  4606. tg3_write_mem(tp, i, 0);
  4607. udelay(40);
  4608. }
  4609. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4610. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  4611. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  4612. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  4613. udelay(40);
  4614. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  4615. * If TG3_FLAG_EEPROM_WRITE_PROT is set, we should read the
  4616. * register to preserve the GPIO settings for LOMs. The GPIOs,
  4617. * whether used as inputs or outputs, are set by boot code after
  4618. * reset.
  4619. */
  4620. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  4621. u32 gpio_mask;
  4622. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE2 |
  4623. GRC_LCLCTRL_GPIO_OUTPUT0 | GRC_LCLCTRL_GPIO_OUTPUT2;
  4624. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  4625. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  4626. GRC_LCLCTRL_GPIO_OUTPUT3;
  4627. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  4628. /* GPIO1 must be driven high for eeprom write protect */
  4629. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  4630. GRC_LCLCTRL_GPIO_OUTPUT1);
  4631. }
  4632. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  4633. udelay(100);
  4634. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  4635. tr32(MAILBOX_INTERRUPT_0);
  4636. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4637. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  4638. udelay(40);
  4639. }
  4640. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  4641. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  4642. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  4643. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  4644. WDMAC_MODE_LNGREAD_ENAB);
  4645. /* If statement applies to 5705 and 5750 PCI devices only */
  4646. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  4647. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  4648. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  4649. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  4650. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  4651. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  4652. /* nothing */
  4653. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  4654. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  4655. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  4656. val |= WDMAC_MODE_RX_ACCEL;
  4657. }
  4658. }
  4659. tw32_f(WDMAC_MODE, val);
  4660. udelay(40);
  4661. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0) {
  4662. val = tr32(TG3PCI_X_CAPS);
  4663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  4664. val &= ~PCIX_CAPS_BURST_MASK;
  4665. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4666. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  4667. val &= ~(PCIX_CAPS_SPLIT_MASK | PCIX_CAPS_BURST_MASK);
  4668. val |= (PCIX_CAPS_MAX_BURST_CPIOB << PCIX_CAPS_BURST_SHIFT);
  4669. if (tp->tg3_flags & TG3_FLAG_SPLIT_MODE)
  4670. val |= (tp->split_mode_max_reqs <<
  4671. PCIX_CAPS_SPLIT_SHIFT);
  4672. }
  4673. tw32(TG3PCI_X_CAPS, val);
  4674. }
  4675. tw32_f(RDMAC_MODE, rdmac_mode);
  4676. udelay(40);
  4677. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  4678. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  4679. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  4680. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  4681. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  4682. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  4683. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  4684. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  4685. #if TG3_TSO_SUPPORT != 0
  4686. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4687. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  4688. #endif
  4689. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  4690. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  4691. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  4692. err = tg3_load_5701_a0_firmware_fix(tp);
  4693. if (err)
  4694. return err;
  4695. }
  4696. #if TG3_TSO_SUPPORT != 0
  4697. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  4698. err = tg3_load_tso_firmware(tp);
  4699. if (err)
  4700. return err;
  4701. }
  4702. #endif
  4703. tp->tx_mode = TX_MODE_ENABLE;
  4704. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4705. udelay(100);
  4706. tp->rx_mode = RX_MODE_ENABLE;
  4707. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4708. udelay(10);
  4709. if (tp->link_config.phy_is_low_power) {
  4710. tp->link_config.phy_is_low_power = 0;
  4711. tp->link_config.speed = tp->link_config.orig_speed;
  4712. tp->link_config.duplex = tp->link_config.orig_duplex;
  4713. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  4714. }
  4715. tp->mi_mode = MAC_MI_MODE_BASE;
  4716. tw32_f(MAC_MI_MODE, tp->mi_mode);
  4717. udelay(80);
  4718. tw32(MAC_LED_CTRL, tp->led_ctrl);
  4719. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  4720. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4721. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  4722. udelay(10);
  4723. }
  4724. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4725. udelay(10);
  4726. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4727. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  4728. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  4729. /* Set drive transmission level to 1.2V */
  4730. /* only if the signal pre-emphasis bit is not set */
  4731. val = tr32(MAC_SERDES_CFG);
  4732. val &= 0xfffff000;
  4733. val |= 0x880;
  4734. tw32(MAC_SERDES_CFG, val);
  4735. }
  4736. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  4737. tw32(MAC_SERDES_CFG, 0x616000);
  4738. }
  4739. /* Prevent chip from dropping frames when flow control
  4740. * is enabled.
  4741. */
  4742. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  4743. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  4744. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4745. /* Use hardware link auto-negotiation */
  4746. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  4747. }
  4748. err = tg3_setup_phy(tp, 1);
  4749. if (err)
  4750. return err;
  4751. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  4752. u32 tmp;
  4753. /* Clear CRC stats. */
  4754. if (!tg3_readphy(tp, 0x1e, &tmp)) {
  4755. tg3_writephy(tp, 0x1e, tmp | 0x8000);
  4756. tg3_readphy(tp, 0x14, &tmp);
  4757. }
  4758. }
  4759. __tg3_set_rx_mode(tp->dev);
  4760. /* Initialize receive rules. */
  4761. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  4762. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4763. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  4764. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  4765. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4766. limit = 8;
  4767. else
  4768. limit = 16;
  4769. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  4770. limit -= 4;
  4771. switch (limit) {
  4772. case 16:
  4773. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  4774. case 15:
  4775. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  4776. case 14:
  4777. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  4778. case 13:
  4779. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  4780. case 12:
  4781. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  4782. case 11:
  4783. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  4784. case 10:
  4785. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  4786. case 9:
  4787. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  4788. case 8:
  4789. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  4790. case 7:
  4791. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  4792. case 6:
  4793. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  4794. case 5:
  4795. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  4796. case 4:
  4797. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  4798. case 3:
  4799. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  4800. case 2:
  4801. case 1:
  4802. default:
  4803. break;
  4804. };
  4805. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  4806. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)
  4807. tg3_enable_ints(tp);
  4808. return 0;
  4809. }
  4810. /* Called at device open time to get the chip ready for
  4811. * packet processing. Invoked with tp->lock held.
  4812. */
  4813. static int tg3_init_hw(struct tg3 *tp)
  4814. {
  4815. int err;
  4816. /* Force the chip into D0. */
  4817. err = tg3_set_power_state(tp, 0);
  4818. if (err)
  4819. goto out;
  4820. tg3_switch_clocks(tp);
  4821. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  4822. err = tg3_reset_hw(tp);
  4823. out:
  4824. return err;
  4825. }
  4826. #define TG3_STAT_ADD32(PSTAT, REG) \
  4827. do { u32 __val = tr32(REG); \
  4828. (PSTAT)->low += __val; \
  4829. if ((PSTAT)->low < __val) \
  4830. (PSTAT)->high += 1; \
  4831. } while (0)
  4832. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  4833. {
  4834. struct tg3_hw_stats *sp = tp->hw_stats;
  4835. if (!netif_carrier_ok(tp->dev))
  4836. return;
  4837. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  4838. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  4839. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  4840. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  4841. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  4842. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  4843. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  4844. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  4845. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  4846. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  4847. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  4848. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  4849. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  4850. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  4851. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  4852. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  4853. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  4854. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  4855. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  4856. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  4857. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  4858. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  4859. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  4860. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  4861. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  4862. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  4863. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  4864. }
  4865. static void tg3_timer(unsigned long __opaque)
  4866. {
  4867. struct tg3 *tp = (struct tg3 *) __opaque;
  4868. unsigned long flags;
  4869. spin_lock_irqsave(&tp->lock, flags);
  4870. spin_lock(&tp->tx_lock);
  4871. /* All of this garbage is because when using non-tagged
  4872. * IRQ status the mailbox/status_block protocol the chip
  4873. * uses with the cpu is race prone.
  4874. */
  4875. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  4876. tw32(GRC_LOCAL_CTRL,
  4877. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  4878. } else {
  4879. tw32(HOSTCC_MODE, tp->coalesce_mode |
  4880. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  4881. }
  4882. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  4883. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  4884. spin_unlock(&tp->tx_lock);
  4885. spin_unlock_irqrestore(&tp->lock, flags);
  4886. schedule_work(&tp->reset_task);
  4887. return;
  4888. }
  4889. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4890. tg3_periodic_fetch_stats(tp);
  4891. /* This part only runs once per second. */
  4892. if (!--tp->timer_counter) {
  4893. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  4894. u32 mac_stat;
  4895. int phy_event;
  4896. mac_stat = tr32(MAC_STATUS);
  4897. phy_event = 0;
  4898. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  4899. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  4900. phy_event = 1;
  4901. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  4902. phy_event = 1;
  4903. if (phy_event)
  4904. tg3_setup_phy(tp, 0);
  4905. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  4906. u32 mac_stat = tr32(MAC_STATUS);
  4907. int need_setup = 0;
  4908. if (netif_carrier_ok(tp->dev) &&
  4909. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  4910. need_setup = 1;
  4911. }
  4912. if (! netif_carrier_ok(tp->dev) &&
  4913. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  4914. MAC_STATUS_SIGNAL_DET))) {
  4915. need_setup = 1;
  4916. }
  4917. if (need_setup) {
  4918. tw32_f(MAC_MODE,
  4919. (tp->mac_mode &
  4920. ~MAC_MODE_PORT_MODE_MASK));
  4921. udelay(40);
  4922. tw32_f(MAC_MODE, tp->mac_mode);
  4923. udelay(40);
  4924. tg3_setup_phy(tp, 0);
  4925. }
  4926. }
  4927. tp->timer_counter = tp->timer_multiplier;
  4928. }
  4929. /* Heartbeat is only sent once every 120 seconds. */
  4930. if (!--tp->asf_counter) {
  4931. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4932. u32 val;
  4933. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_ALIVE);
  4934. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  4935. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 3);
  4936. val = tr32(GRC_RX_CPU_EVENT);
  4937. val |= (1 << 14);
  4938. tw32(GRC_RX_CPU_EVENT, val);
  4939. }
  4940. tp->asf_counter = tp->asf_multiplier;
  4941. }
  4942. spin_unlock(&tp->tx_lock);
  4943. spin_unlock_irqrestore(&tp->lock, flags);
  4944. tp->timer.expires = jiffies + tp->timer_offset;
  4945. add_timer(&tp->timer);
  4946. }
  4947. static int tg3_open(struct net_device *dev)
  4948. {
  4949. struct tg3 *tp = netdev_priv(dev);
  4950. int err;
  4951. spin_lock_irq(&tp->lock);
  4952. spin_lock(&tp->tx_lock);
  4953. tg3_disable_ints(tp);
  4954. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  4955. spin_unlock(&tp->tx_lock);
  4956. spin_unlock_irq(&tp->lock);
  4957. /* The placement of this call is tied
  4958. * to the setup and use of Host TX descriptors.
  4959. */
  4960. err = tg3_alloc_consistent(tp);
  4961. if (err)
  4962. return err;
  4963. err = request_irq(dev->irq, tg3_interrupt,
  4964. SA_SHIRQ, dev->name, dev);
  4965. if (err) {
  4966. tg3_free_consistent(tp);
  4967. return err;
  4968. }
  4969. spin_lock_irq(&tp->lock);
  4970. spin_lock(&tp->tx_lock);
  4971. err = tg3_init_hw(tp);
  4972. if (err) {
  4973. tg3_halt(tp);
  4974. tg3_free_rings(tp);
  4975. } else {
  4976. tp->timer_offset = HZ / 10;
  4977. tp->timer_counter = tp->timer_multiplier = 10;
  4978. tp->asf_counter = tp->asf_multiplier = (10 * 120);
  4979. init_timer(&tp->timer);
  4980. tp->timer.expires = jiffies + tp->timer_offset;
  4981. tp->timer.data = (unsigned long) tp;
  4982. tp->timer.function = tg3_timer;
  4983. add_timer(&tp->timer);
  4984. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  4985. }
  4986. spin_unlock(&tp->tx_lock);
  4987. spin_unlock_irq(&tp->lock);
  4988. if (err) {
  4989. free_irq(dev->irq, dev);
  4990. tg3_free_consistent(tp);
  4991. return err;
  4992. }
  4993. spin_lock_irq(&tp->lock);
  4994. spin_lock(&tp->tx_lock);
  4995. tg3_enable_ints(tp);
  4996. spin_unlock(&tp->tx_lock);
  4997. spin_unlock_irq(&tp->lock);
  4998. netif_start_queue(dev);
  4999. return 0;
  5000. }
  5001. #if 0
  5002. /*static*/ void tg3_dump_state(struct tg3 *tp)
  5003. {
  5004. u32 val32, val32_2, val32_3, val32_4, val32_5;
  5005. u16 val16;
  5006. int i;
  5007. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  5008. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  5009. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  5010. val16, val32);
  5011. /* MAC block */
  5012. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  5013. tr32(MAC_MODE), tr32(MAC_STATUS));
  5014. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  5015. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  5016. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  5017. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  5018. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  5019. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  5020. /* Send data initiator control block */
  5021. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  5022. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  5023. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  5024. tr32(SNDDATAI_STATSCTRL));
  5025. /* Send data completion control block */
  5026. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  5027. /* Send BD ring selector block */
  5028. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  5029. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  5030. /* Send BD initiator control block */
  5031. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  5032. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  5033. /* Send BD completion control block */
  5034. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  5035. /* Receive list placement control block */
  5036. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  5037. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  5038. printk(" RCVLPC_STATSCTRL[%08x]\n",
  5039. tr32(RCVLPC_STATSCTRL));
  5040. /* Receive data and receive BD initiator control block */
  5041. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  5042. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  5043. /* Receive data completion control block */
  5044. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  5045. tr32(RCVDCC_MODE));
  5046. /* Receive BD initiator control block */
  5047. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  5048. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  5049. /* Receive BD completion control block */
  5050. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  5051. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  5052. /* Receive list selector control block */
  5053. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  5054. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  5055. /* Mbuf cluster free block */
  5056. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  5057. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  5058. /* Host coalescing control block */
  5059. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  5060. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  5061. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  5062. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5063. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5064. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  5065. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5066. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  5067. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  5068. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  5069. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  5070. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  5071. /* Memory arbiter control block */
  5072. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  5073. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  5074. /* Buffer manager control block */
  5075. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  5076. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  5077. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  5078. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  5079. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  5080. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  5081. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  5082. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  5083. /* Read DMA control block */
  5084. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  5085. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  5086. /* Write DMA control block */
  5087. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  5088. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  5089. /* DMA completion block */
  5090. printk("DEBUG: DMAC_MODE[%08x]\n",
  5091. tr32(DMAC_MODE));
  5092. /* GRC block */
  5093. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  5094. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  5095. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  5096. tr32(GRC_LOCAL_CTRL));
  5097. /* TG3_BDINFOs */
  5098. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  5099. tr32(RCVDBDI_JUMBO_BD + 0x0),
  5100. tr32(RCVDBDI_JUMBO_BD + 0x4),
  5101. tr32(RCVDBDI_JUMBO_BD + 0x8),
  5102. tr32(RCVDBDI_JUMBO_BD + 0xc));
  5103. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  5104. tr32(RCVDBDI_STD_BD + 0x0),
  5105. tr32(RCVDBDI_STD_BD + 0x4),
  5106. tr32(RCVDBDI_STD_BD + 0x8),
  5107. tr32(RCVDBDI_STD_BD + 0xc));
  5108. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  5109. tr32(RCVDBDI_MINI_BD + 0x0),
  5110. tr32(RCVDBDI_MINI_BD + 0x4),
  5111. tr32(RCVDBDI_MINI_BD + 0x8),
  5112. tr32(RCVDBDI_MINI_BD + 0xc));
  5113. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  5114. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  5115. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  5116. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  5117. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  5118. val32, val32_2, val32_3, val32_4);
  5119. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  5120. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  5121. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  5122. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  5123. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  5124. val32, val32_2, val32_3, val32_4);
  5125. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  5126. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  5127. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  5128. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  5129. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  5130. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  5131. val32, val32_2, val32_3, val32_4, val32_5);
  5132. /* SW status block */
  5133. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  5134. tp->hw_status->status,
  5135. tp->hw_status->status_tag,
  5136. tp->hw_status->rx_jumbo_consumer,
  5137. tp->hw_status->rx_consumer,
  5138. tp->hw_status->rx_mini_consumer,
  5139. tp->hw_status->idx[0].rx_producer,
  5140. tp->hw_status->idx[0].tx_consumer);
  5141. /* SW statistics block */
  5142. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  5143. ((u32 *)tp->hw_stats)[0],
  5144. ((u32 *)tp->hw_stats)[1],
  5145. ((u32 *)tp->hw_stats)[2],
  5146. ((u32 *)tp->hw_stats)[3]);
  5147. /* Mailboxes */
  5148. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  5149. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  5150. tr32(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  5151. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  5152. tr32(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  5153. /* NIC side send descriptors. */
  5154. for (i = 0; i < 6; i++) {
  5155. unsigned long txd;
  5156. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  5157. + (i * sizeof(struct tg3_tx_buffer_desc));
  5158. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  5159. i,
  5160. readl(txd + 0x0), readl(txd + 0x4),
  5161. readl(txd + 0x8), readl(txd + 0xc));
  5162. }
  5163. /* NIC side RX descriptors. */
  5164. for (i = 0; i < 6; i++) {
  5165. unsigned long rxd;
  5166. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  5167. + (i * sizeof(struct tg3_rx_buffer_desc));
  5168. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  5169. i,
  5170. readl(rxd + 0x0), readl(rxd + 0x4),
  5171. readl(rxd + 0x8), readl(rxd + 0xc));
  5172. rxd += (4 * sizeof(u32));
  5173. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  5174. i,
  5175. readl(rxd + 0x0), readl(rxd + 0x4),
  5176. readl(rxd + 0x8), readl(rxd + 0xc));
  5177. }
  5178. for (i = 0; i < 6; i++) {
  5179. unsigned long rxd;
  5180. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  5181. + (i * sizeof(struct tg3_rx_buffer_desc));
  5182. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  5183. i,
  5184. readl(rxd + 0x0), readl(rxd + 0x4),
  5185. readl(rxd + 0x8), readl(rxd + 0xc));
  5186. rxd += (4 * sizeof(u32));
  5187. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  5188. i,
  5189. readl(rxd + 0x0), readl(rxd + 0x4),
  5190. readl(rxd + 0x8), readl(rxd + 0xc));
  5191. }
  5192. }
  5193. #endif
  5194. static struct net_device_stats *tg3_get_stats(struct net_device *);
  5195. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  5196. static int tg3_close(struct net_device *dev)
  5197. {
  5198. struct tg3 *tp = netdev_priv(dev);
  5199. netif_stop_queue(dev);
  5200. del_timer_sync(&tp->timer);
  5201. spin_lock_irq(&tp->lock);
  5202. spin_lock(&tp->tx_lock);
  5203. #if 0
  5204. tg3_dump_state(tp);
  5205. #endif
  5206. tg3_disable_ints(tp);
  5207. tg3_halt(tp);
  5208. tg3_free_rings(tp);
  5209. tp->tg3_flags &=
  5210. ~(TG3_FLAG_INIT_COMPLETE |
  5211. TG3_FLAG_GOT_SERDES_FLOWCTL);
  5212. netif_carrier_off(tp->dev);
  5213. spin_unlock(&tp->tx_lock);
  5214. spin_unlock_irq(&tp->lock);
  5215. free_irq(dev->irq, dev);
  5216. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  5217. sizeof(tp->net_stats_prev));
  5218. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  5219. sizeof(tp->estats_prev));
  5220. tg3_free_consistent(tp);
  5221. return 0;
  5222. }
  5223. static inline unsigned long get_stat64(tg3_stat64_t *val)
  5224. {
  5225. unsigned long ret;
  5226. #if (BITS_PER_LONG == 32)
  5227. ret = val->low;
  5228. #else
  5229. ret = ((u64)val->high << 32) | ((u64)val->low);
  5230. #endif
  5231. return ret;
  5232. }
  5233. static unsigned long calc_crc_errors(struct tg3 *tp)
  5234. {
  5235. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5236. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5237. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  5238. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  5239. unsigned long flags;
  5240. u32 val;
  5241. spin_lock_irqsave(&tp->lock, flags);
  5242. if (!tg3_readphy(tp, 0x1e, &val)) {
  5243. tg3_writephy(tp, 0x1e, val | 0x8000);
  5244. tg3_readphy(tp, 0x14, &val);
  5245. } else
  5246. val = 0;
  5247. spin_unlock_irqrestore(&tp->lock, flags);
  5248. tp->phy_crc_errors += val;
  5249. return tp->phy_crc_errors;
  5250. }
  5251. return get_stat64(&hw_stats->rx_fcs_errors);
  5252. }
  5253. #define ESTAT_ADD(member) \
  5254. estats->member = old_estats->member + \
  5255. get_stat64(&hw_stats->member)
  5256. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  5257. {
  5258. struct tg3_ethtool_stats *estats = &tp->estats;
  5259. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  5260. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5261. if (!hw_stats)
  5262. return old_estats;
  5263. ESTAT_ADD(rx_octets);
  5264. ESTAT_ADD(rx_fragments);
  5265. ESTAT_ADD(rx_ucast_packets);
  5266. ESTAT_ADD(rx_mcast_packets);
  5267. ESTAT_ADD(rx_bcast_packets);
  5268. ESTAT_ADD(rx_fcs_errors);
  5269. ESTAT_ADD(rx_align_errors);
  5270. ESTAT_ADD(rx_xon_pause_rcvd);
  5271. ESTAT_ADD(rx_xoff_pause_rcvd);
  5272. ESTAT_ADD(rx_mac_ctrl_rcvd);
  5273. ESTAT_ADD(rx_xoff_entered);
  5274. ESTAT_ADD(rx_frame_too_long_errors);
  5275. ESTAT_ADD(rx_jabbers);
  5276. ESTAT_ADD(rx_undersize_packets);
  5277. ESTAT_ADD(rx_in_length_errors);
  5278. ESTAT_ADD(rx_out_length_errors);
  5279. ESTAT_ADD(rx_64_or_less_octet_packets);
  5280. ESTAT_ADD(rx_65_to_127_octet_packets);
  5281. ESTAT_ADD(rx_128_to_255_octet_packets);
  5282. ESTAT_ADD(rx_256_to_511_octet_packets);
  5283. ESTAT_ADD(rx_512_to_1023_octet_packets);
  5284. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  5285. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  5286. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  5287. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  5288. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  5289. ESTAT_ADD(tx_octets);
  5290. ESTAT_ADD(tx_collisions);
  5291. ESTAT_ADD(tx_xon_sent);
  5292. ESTAT_ADD(tx_xoff_sent);
  5293. ESTAT_ADD(tx_flow_control);
  5294. ESTAT_ADD(tx_mac_errors);
  5295. ESTAT_ADD(tx_single_collisions);
  5296. ESTAT_ADD(tx_mult_collisions);
  5297. ESTAT_ADD(tx_deferred);
  5298. ESTAT_ADD(tx_excessive_collisions);
  5299. ESTAT_ADD(tx_late_collisions);
  5300. ESTAT_ADD(tx_collide_2times);
  5301. ESTAT_ADD(tx_collide_3times);
  5302. ESTAT_ADD(tx_collide_4times);
  5303. ESTAT_ADD(tx_collide_5times);
  5304. ESTAT_ADD(tx_collide_6times);
  5305. ESTAT_ADD(tx_collide_7times);
  5306. ESTAT_ADD(tx_collide_8times);
  5307. ESTAT_ADD(tx_collide_9times);
  5308. ESTAT_ADD(tx_collide_10times);
  5309. ESTAT_ADD(tx_collide_11times);
  5310. ESTAT_ADD(tx_collide_12times);
  5311. ESTAT_ADD(tx_collide_13times);
  5312. ESTAT_ADD(tx_collide_14times);
  5313. ESTAT_ADD(tx_collide_15times);
  5314. ESTAT_ADD(tx_ucast_packets);
  5315. ESTAT_ADD(tx_mcast_packets);
  5316. ESTAT_ADD(tx_bcast_packets);
  5317. ESTAT_ADD(tx_carrier_sense_errors);
  5318. ESTAT_ADD(tx_discards);
  5319. ESTAT_ADD(tx_errors);
  5320. ESTAT_ADD(dma_writeq_full);
  5321. ESTAT_ADD(dma_write_prioq_full);
  5322. ESTAT_ADD(rxbds_empty);
  5323. ESTAT_ADD(rx_discards);
  5324. ESTAT_ADD(rx_errors);
  5325. ESTAT_ADD(rx_threshold_hit);
  5326. ESTAT_ADD(dma_readq_full);
  5327. ESTAT_ADD(dma_read_prioq_full);
  5328. ESTAT_ADD(tx_comp_queue_full);
  5329. ESTAT_ADD(ring_set_send_prod_index);
  5330. ESTAT_ADD(ring_status_update);
  5331. ESTAT_ADD(nic_irqs);
  5332. ESTAT_ADD(nic_avoided_irqs);
  5333. ESTAT_ADD(nic_tx_threshold_hit);
  5334. return estats;
  5335. }
  5336. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  5337. {
  5338. struct tg3 *tp = netdev_priv(dev);
  5339. struct net_device_stats *stats = &tp->net_stats;
  5340. struct net_device_stats *old_stats = &tp->net_stats_prev;
  5341. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  5342. if (!hw_stats)
  5343. return old_stats;
  5344. stats->rx_packets = old_stats->rx_packets +
  5345. get_stat64(&hw_stats->rx_ucast_packets) +
  5346. get_stat64(&hw_stats->rx_mcast_packets) +
  5347. get_stat64(&hw_stats->rx_bcast_packets);
  5348. stats->tx_packets = old_stats->tx_packets +
  5349. get_stat64(&hw_stats->tx_ucast_packets) +
  5350. get_stat64(&hw_stats->tx_mcast_packets) +
  5351. get_stat64(&hw_stats->tx_bcast_packets);
  5352. stats->rx_bytes = old_stats->rx_bytes +
  5353. get_stat64(&hw_stats->rx_octets);
  5354. stats->tx_bytes = old_stats->tx_bytes +
  5355. get_stat64(&hw_stats->tx_octets);
  5356. stats->rx_errors = old_stats->rx_errors +
  5357. get_stat64(&hw_stats->rx_errors) +
  5358. get_stat64(&hw_stats->rx_discards);
  5359. stats->tx_errors = old_stats->tx_errors +
  5360. get_stat64(&hw_stats->tx_errors) +
  5361. get_stat64(&hw_stats->tx_mac_errors) +
  5362. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  5363. get_stat64(&hw_stats->tx_discards);
  5364. stats->multicast = old_stats->multicast +
  5365. get_stat64(&hw_stats->rx_mcast_packets);
  5366. stats->collisions = old_stats->collisions +
  5367. get_stat64(&hw_stats->tx_collisions);
  5368. stats->rx_length_errors = old_stats->rx_length_errors +
  5369. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  5370. get_stat64(&hw_stats->rx_undersize_packets);
  5371. stats->rx_over_errors = old_stats->rx_over_errors +
  5372. get_stat64(&hw_stats->rxbds_empty);
  5373. stats->rx_frame_errors = old_stats->rx_frame_errors +
  5374. get_stat64(&hw_stats->rx_align_errors);
  5375. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  5376. get_stat64(&hw_stats->tx_discards);
  5377. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  5378. get_stat64(&hw_stats->tx_carrier_sense_errors);
  5379. stats->rx_crc_errors = old_stats->rx_crc_errors +
  5380. calc_crc_errors(tp);
  5381. return stats;
  5382. }
  5383. static inline u32 calc_crc(unsigned char *buf, int len)
  5384. {
  5385. u32 reg;
  5386. u32 tmp;
  5387. int j, k;
  5388. reg = 0xffffffff;
  5389. for (j = 0; j < len; j++) {
  5390. reg ^= buf[j];
  5391. for (k = 0; k < 8; k++) {
  5392. tmp = reg & 0x01;
  5393. reg >>= 1;
  5394. if (tmp) {
  5395. reg ^= 0xedb88320;
  5396. }
  5397. }
  5398. }
  5399. return ~reg;
  5400. }
  5401. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  5402. {
  5403. /* accept or reject all multicast frames */
  5404. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  5405. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  5406. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  5407. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  5408. }
  5409. static void __tg3_set_rx_mode(struct net_device *dev)
  5410. {
  5411. struct tg3 *tp = netdev_priv(dev);
  5412. u32 rx_mode;
  5413. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  5414. RX_MODE_KEEP_VLAN_TAG);
  5415. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  5416. * flag clear.
  5417. */
  5418. #if TG3_VLAN_TAG_USED
  5419. if (!tp->vlgrp &&
  5420. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5421. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5422. #else
  5423. /* By definition, VLAN is disabled always in this
  5424. * case.
  5425. */
  5426. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  5427. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  5428. #endif
  5429. if (dev->flags & IFF_PROMISC) {
  5430. /* Promiscuous mode. */
  5431. rx_mode |= RX_MODE_PROMISC;
  5432. } else if (dev->flags & IFF_ALLMULTI) {
  5433. /* Accept all multicast. */
  5434. tg3_set_multi (tp, 1);
  5435. } else if (dev->mc_count < 1) {
  5436. /* Reject all multicast. */
  5437. tg3_set_multi (tp, 0);
  5438. } else {
  5439. /* Accept one or more multicast(s). */
  5440. struct dev_mc_list *mclist;
  5441. unsigned int i;
  5442. u32 mc_filter[4] = { 0, };
  5443. u32 regidx;
  5444. u32 bit;
  5445. u32 crc;
  5446. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  5447. i++, mclist = mclist->next) {
  5448. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  5449. bit = ~crc & 0x7f;
  5450. regidx = (bit & 0x60) >> 5;
  5451. bit &= 0x1f;
  5452. mc_filter[regidx] |= (1 << bit);
  5453. }
  5454. tw32(MAC_HASH_REG_0, mc_filter[0]);
  5455. tw32(MAC_HASH_REG_1, mc_filter[1]);
  5456. tw32(MAC_HASH_REG_2, mc_filter[2]);
  5457. tw32(MAC_HASH_REG_3, mc_filter[3]);
  5458. }
  5459. if (rx_mode != tp->rx_mode) {
  5460. tp->rx_mode = rx_mode;
  5461. tw32_f(MAC_RX_MODE, rx_mode);
  5462. udelay(10);
  5463. }
  5464. }
  5465. static void tg3_set_rx_mode(struct net_device *dev)
  5466. {
  5467. struct tg3 *tp = netdev_priv(dev);
  5468. spin_lock_irq(&tp->lock);
  5469. spin_lock(&tp->tx_lock);
  5470. __tg3_set_rx_mode(dev);
  5471. spin_unlock(&tp->tx_lock);
  5472. spin_unlock_irq(&tp->lock);
  5473. }
  5474. #define TG3_REGDUMP_LEN (32 * 1024)
  5475. static int tg3_get_regs_len(struct net_device *dev)
  5476. {
  5477. return TG3_REGDUMP_LEN;
  5478. }
  5479. static void tg3_get_regs(struct net_device *dev,
  5480. struct ethtool_regs *regs, void *_p)
  5481. {
  5482. u32 *p = _p;
  5483. struct tg3 *tp = netdev_priv(dev);
  5484. u8 *orig_p = _p;
  5485. int i;
  5486. regs->version = 0;
  5487. memset(p, 0, TG3_REGDUMP_LEN);
  5488. spin_lock_irq(&tp->lock);
  5489. spin_lock(&tp->tx_lock);
  5490. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  5491. #define GET_REG32_LOOP(base,len) \
  5492. do { p = (u32 *)(orig_p + (base)); \
  5493. for (i = 0; i < len; i += 4) \
  5494. __GET_REG32((base) + i); \
  5495. } while (0)
  5496. #define GET_REG32_1(reg) \
  5497. do { p = (u32 *)(orig_p + (reg)); \
  5498. __GET_REG32((reg)); \
  5499. } while (0)
  5500. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  5501. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  5502. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  5503. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  5504. GET_REG32_1(SNDDATAC_MODE);
  5505. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  5506. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  5507. GET_REG32_1(SNDBDC_MODE);
  5508. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  5509. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  5510. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  5511. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  5512. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  5513. GET_REG32_1(RCVDCC_MODE);
  5514. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  5515. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  5516. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  5517. GET_REG32_1(MBFREE_MODE);
  5518. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  5519. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  5520. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  5521. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  5522. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  5523. GET_REG32_LOOP(RX_CPU_BASE, 0x280);
  5524. GET_REG32_LOOP(TX_CPU_BASE, 0x280);
  5525. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  5526. GET_REG32_LOOP(FTQ_RESET, 0x120);
  5527. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  5528. GET_REG32_1(DMAC_MODE);
  5529. GET_REG32_LOOP(GRC_MODE, 0x4c);
  5530. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5531. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  5532. #undef __GET_REG32
  5533. #undef GET_REG32_LOOP
  5534. #undef GET_REG32_1
  5535. spin_unlock(&tp->tx_lock);
  5536. spin_unlock_irq(&tp->lock);
  5537. }
  5538. static int tg3_get_eeprom_len(struct net_device *dev)
  5539. {
  5540. struct tg3 *tp = netdev_priv(dev);
  5541. return tp->nvram_size;
  5542. }
  5543. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  5544. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5545. {
  5546. struct tg3 *tp = netdev_priv(dev);
  5547. int ret;
  5548. u8 *pd;
  5549. u32 i, offset, len, val, b_offset, b_count;
  5550. offset = eeprom->offset;
  5551. len = eeprom->len;
  5552. eeprom->len = 0;
  5553. eeprom->magic = TG3_EEPROM_MAGIC;
  5554. if (offset & 3) {
  5555. /* adjustments to start on required 4 byte boundary */
  5556. b_offset = offset & 3;
  5557. b_count = 4 - b_offset;
  5558. if (b_count > len) {
  5559. /* i.e. offset=1 len=2 */
  5560. b_count = len;
  5561. }
  5562. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  5563. if (ret)
  5564. return ret;
  5565. val = cpu_to_le32(val);
  5566. memcpy(data, ((char*)&val) + b_offset, b_count);
  5567. len -= b_count;
  5568. offset += b_count;
  5569. eeprom->len += b_count;
  5570. }
  5571. /* read bytes upto the last 4 byte boundary */
  5572. pd = &data[eeprom->len];
  5573. for (i = 0; i < (len - (len & 3)); i += 4) {
  5574. ret = tg3_nvram_read(tp, offset + i, &val);
  5575. if (ret) {
  5576. eeprom->len += i;
  5577. return ret;
  5578. }
  5579. val = cpu_to_le32(val);
  5580. memcpy(pd + i, &val, 4);
  5581. }
  5582. eeprom->len += i;
  5583. if (len & 3) {
  5584. /* read last bytes not ending on 4 byte boundary */
  5585. pd = &data[eeprom->len];
  5586. b_count = len & 3;
  5587. b_offset = offset + len - b_count;
  5588. ret = tg3_nvram_read(tp, b_offset, &val);
  5589. if (ret)
  5590. return ret;
  5591. val = cpu_to_le32(val);
  5592. memcpy(pd, ((char*)&val), b_count);
  5593. eeprom->len += b_count;
  5594. }
  5595. return 0;
  5596. }
  5597. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  5598. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  5599. {
  5600. struct tg3 *tp = netdev_priv(dev);
  5601. int ret;
  5602. u32 offset, len, b_offset, odd_len, start, end;
  5603. u8 *buf;
  5604. if (eeprom->magic != TG3_EEPROM_MAGIC)
  5605. return -EINVAL;
  5606. offset = eeprom->offset;
  5607. len = eeprom->len;
  5608. if ((b_offset = (offset & 3))) {
  5609. /* adjustments to start on required 4 byte boundary */
  5610. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  5611. if (ret)
  5612. return ret;
  5613. start = cpu_to_le32(start);
  5614. len += b_offset;
  5615. offset &= ~3;
  5616. }
  5617. odd_len = 0;
  5618. if ((len & 3) && ((len > 4) || (b_offset == 0))) {
  5619. /* adjustments to end on required 4 byte boundary */
  5620. odd_len = 1;
  5621. len = (len + 3) & ~3;
  5622. ret = tg3_nvram_read(tp, offset+len-4, &end);
  5623. if (ret)
  5624. return ret;
  5625. end = cpu_to_le32(end);
  5626. }
  5627. buf = data;
  5628. if (b_offset || odd_len) {
  5629. buf = kmalloc(len, GFP_KERNEL);
  5630. if (buf == 0)
  5631. return -ENOMEM;
  5632. if (b_offset)
  5633. memcpy(buf, &start, 4);
  5634. if (odd_len)
  5635. memcpy(buf+len-4, &end, 4);
  5636. memcpy(buf + b_offset, data, eeprom->len);
  5637. }
  5638. ret = tg3_nvram_write_block(tp, offset, len, buf);
  5639. if (buf != data)
  5640. kfree(buf);
  5641. return ret;
  5642. }
  5643. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5644. {
  5645. struct tg3 *tp = netdev_priv(dev);
  5646. cmd->supported = (SUPPORTED_Autoneg);
  5647. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  5648. cmd->supported |= (SUPPORTED_1000baseT_Half |
  5649. SUPPORTED_1000baseT_Full);
  5650. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES))
  5651. cmd->supported |= (SUPPORTED_100baseT_Half |
  5652. SUPPORTED_100baseT_Full |
  5653. SUPPORTED_10baseT_Half |
  5654. SUPPORTED_10baseT_Full |
  5655. SUPPORTED_MII);
  5656. else
  5657. cmd->supported |= SUPPORTED_FIBRE;
  5658. cmd->advertising = tp->link_config.advertising;
  5659. if (netif_running(dev)) {
  5660. cmd->speed = tp->link_config.active_speed;
  5661. cmd->duplex = tp->link_config.active_duplex;
  5662. }
  5663. cmd->port = 0;
  5664. cmd->phy_address = PHY_ADDR;
  5665. cmd->transceiver = 0;
  5666. cmd->autoneg = tp->link_config.autoneg;
  5667. cmd->maxtxpkt = 0;
  5668. cmd->maxrxpkt = 0;
  5669. return 0;
  5670. }
  5671. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  5672. {
  5673. struct tg3 *tp = netdev_priv(dev);
  5674. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5675. /* These are the only valid advertisement bits allowed. */
  5676. if (cmd->autoneg == AUTONEG_ENABLE &&
  5677. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  5678. ADVERTISED_1000baseT_Full |
  5679. ADVERTISED_Autoneg |
  5680. ADVERTISED_FIBRE)))
  5681. return -EINVAL;
  5682. }
  5683. spin_lock_irq(&tp->lock);
  5684. spin_lock(&tp->tx_lock);
  5685. tp->link_config.autoneg = cmd->autoneg;
  5686. if (cmd->autoneg == AUTONEG_ENABLE) {
  5687. tp->link_config.advertising = cmd->advertising;
  5688. tp->link_config.speed = SPEED_INVALID;
  5689. tp->link_config.duplex = DUPLEX_INVALID;
  5690. } else {
  5691. tp->link_config.advertising = 0;
  5692. tp->link_config.speed = cmd->speed;
  5693. tp->link_config.duplex = cmd->duplex;
  5694. }
  5695. if (netif_running(dev))
  5696. tg3_setup_phy(tp, 1);
  5697. spin_unlock(&tp->tx_lock);
  5698. spin_unlock_irq(&tp->lock);
  5699. return 0;
  5700. }
  5701. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  5702. {
  5703. struct tg3 *tp = netdev_priv(dev);
  5704. strcpy(info->driver, DRV_MODULE_NAME);
  5705. strcpy(info->version, DRV_MODULE_VERSION);
  5706. strcpy(info->bus_info, pci_name(tp->pdev));
  5707. }
  5708. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5709. {
  5710. struct tg3 *tp = netdev_priv(dev);
  5711. wol->supported = WAKE_MAGIC;
  5712. wol->wolopts = 0;
  5713. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  5714. wol->wolopts = WAKE_MAGIC;
  5715. memset(&wol->sopass, 0, sizeof(wol->sopass));
  5716. }
  5717. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  5718. {
  5719. struct tg3 *tp = netdev_priv(dev);
  5720. if (wol->wolopts & ~WAKE_MAGIC)
  5721. return -EINVAL;
  5722. if ((wol->wolopts & WAKE_MAGIC) &&
  5723. tp->tg3_flags2 & TG3_FLG2_PHY_SERDES &&
  5724. !(tp->tg3_flags & TG3_FLAG_SERDES_WOL_CAP))
  5725. return -EINVAL;
  5726. spin_lock_irq(&tp->lock);
  5727. if (wol->wolopts & WAKE_MAGIC)
  5728. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  5729. else
  5730. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  5731. spin_unlock_irq(&tp->lock);
  5732. return 0;
  5733. }
  5734. static u32 tg3_get_msglevel(struct net_device *dev)
  5735. {
  5736. struct tg3 *tp = netdev_priv(dev);
  5737. return tp->msg_enable;
  5738. }
  5739. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  5740. {
  5741. struct tg3 *tp = netdev_priv(dev);
  5742. tp->msg_enable = value;
  5743. }
  5744. #if TG3_TSO_SUPPORT != 0
  5745. static int tg3_set_tso(struct net_device *dev, u32 value)
  5746. {
  5747. struct tg3 *tp = netdev_priv(dev);
  5748. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5749. if (value)
  5750. return -EINVAL;
  5751. return 0;
  5752. }
  5753. return ethtool_op_set_tso(dev, value);
  5754. }
  5755. #endif
  5756. static int tg3_nway_reset(struct net_device *dev)
  5757. {
  5758. struct tg3 *tp = netdev_priv(dev);
  5759. u32 bmcr;
  5760. int r;
  5761. if (!netif_running(dev))
  5762. return -EAGAIN;
  5763. spin_lock_irq(&tp->lock);
  5764. r = -EINVAL;
  5765. tg3_readphy(tp, MII_BMCR, &bmcr);
  5766. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  5767. (bmcr & BMCR_ANENABLE)) {
  5768. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART);
  5769. r = 0;
  5770. }
  5771. spin_unlock_irq(&tp->lock);
  5772. return r;
  5773. }
  5774. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5775. {
  5776. struct tg3 *tp = netdev_priv(dev);
  5777. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  5778. ering->rx_mini_max_pending = 0;
  5779. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  5780. ering->rx_pending = tp->rx_pending;
  5781. ering->rx_mini_pending = 0;
  5782. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  5783. ering->tx_pending = tp->tx_pending;
  5784. }
  5785. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  5786. {
  5787. struct tg3 *tp = netdev_priv(dev);
  5788. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  5789. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  5790. (ering->tx_pending > TG3_TX_RING_SIZE - 1))
  5791. return -EINVAL;
  5792. if (netif_running(dev))
  5793. tg3_netif_stop(tp);
  5794. spin_lock_irq(&tp->lock);
  5795. spin_lock(&tp->tx_lock);
  5796. tp->rx_pending = ering->rx_pending;
  5797. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  5798. tp->rx_pending > 63)
  5799. tp->rx_pending = 63;
  5800. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  5801. tp->tx_pending = ering->tx_pending;
  5802. if (netif_running(dev)) {
  5803. tg3_halt(tp);
  5804. tg3_init_hw(tp);
  5805. tg3_netif_start(tp);
  5806. }
  5807. spin_unlock(&tp->tx_lock);
  5808. spin_unlock_irq(&tp->lock);
  5809. return 0;
  5810. }
  5811. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5812. {
  5813. struct tg3 *tp = netdev_priv(dev);
  5814. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  5815. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  5816. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  5817. }
  5818. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  5819. {
  5820. struct tg3 *tp = netdev_priv(dev);
  5821. if (netif_running(dev))
  5822. tg3_netif_stop(tp);
  5823. spin_lock_irq(&tp->lock);
  5824. spin_lock(&tp->tx_lock);
  5825. if (epause->autoneg)
  5826. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  5827. else
  5828. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  5829. if (epause->rx_pause)
  5830. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  5831. else
  5832. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  5833. if (epause->tx_pause)
  5834. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  5835. else
  5836. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  5837. if (netif_running(dev)) {
  5838. tg3_halt(tp);
  5839. tg3_init_hw(tp);
  5840. tg3_netif_start(tp);
  5841. }
  5842. spin_unlock(&tp->tx_lock);
  5843. spin_unlock_irq(&tp->lock);
  5844. return 0;
  5845. }
  5846. static u32 tg3_get_rx_csum(struct net_device *dev)
  5847. {
  5848. struct tg3 *tp = netdev_priv(dev);
  5849. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  5850. }
  5851. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  5852. {
  5853. struct tg3 *tp = netdev_priv(dev);
  5854. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  5855. if (data != 0)
  5856. return -EINVAL;
  5857. return 0;
  5858. }
  5859. spin_lock_irq(&tp->lock);
  5860. if (data)
  5861. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  5862. else
  5863. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  5864. spin_unlock_irq(&tp->lock);
  5865. return 0;
  5866. }
  5867. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  5868. {
  5869. struct tg3 *tp = netdev_priv(dev);
  5870. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  5871. if (data != 0)
  5872. return -EINVAL;
  5873. return 0;
  5874. }
  5875. if (data)
  5876. dev->features |= NETIF_F_IP_CSUM;
  5877. else
  5878. dev->features &= ~NETIF_F_IP_CSUM;
  5879. return 0;
  5880. }
  5881. static int tg3_get_stats_count (struct net_device *dev)
  5882. {
  5883. return TG3_NUM_STATS;
  5884. }
  5885. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  5886. {
  5887. switch (stringset) {
  5888. case ETH_SS_STATS:
  5889. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  5890. break;
  5891. default:
  5892. WARN_ON(1); /* we need a WARN() */
  5893. break;
  5894. }
  5895. }
  5896. static void tg3_get_ethtool_stats (struct net_device *dev,
  5897. struct ethtool_stats *estats, u64 *tmp_stats)
  5898. {
  5899. struct tg3 *tp = netdev_priv(dev);
  5900. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  5901. }
  5902. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  5903. {
  5904. struct mii_ioctl_data *data = if_mii(ifr);
  5905. struct tg3 *tp = netdev_priv(dev);
  5906. int err;
  5907. switch(cmd) {
  5908. case SIOCGMIIPHY:
  5909. data->phy_id = PHY_ADDR;
  5910. /* fallthru */
  5911. case SIOCGMIIREG: {
  5912. u32 mii_regval;
  5913. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  5914. break; /* We have no PHY */
  5915. spin_lock_irq(&tp->lock);
  5916. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  5917. spin_unlock_irq(&tp->lock);
  5918. data->val_out = mii_regval;
  5919. return err;
  5920. }
  5921. case SIOCSMIIREG:
  5922. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  5923. break; /* We have no PHY */
  5924. if (!capable(CAP_NET_ADMIN))
  5925. return -EPERM;
  5926. spin_lock_irq(&tp->lock);
  5927. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  5928. spin_unlock_irq(&tp->lock);
  5929. return err;
  5930. default:
  5931. /* do nothing */
  5932. break;
  5933. }
  5934. return -EOPNOTSUPP;
  5935. }
  5936. #if TG3_VLAN_TAG_USED
  5937. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  5938. {
  5939. struct tg3 *tp = netdev_priv(dev);
  5940. spin_lock_irq(&tp->lock);
  5941. spin_lock(&tp->tx_lock);
  5942. tp->vlgrp = grp;
  5943. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  5944. __tg3_set_rx_mode(dev);
  5945. spin_unlock(&tp->tx_lock);
  5946. spin_unlock_irq(&tp->lock);
  5947. }
  5948. static void tg3_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  5949. {
  5950. struct tg3 *tp = netdev_priv(dev);
  5951. spin_lock_irq(&tp->lock);
  5952. spin_lock(&tp->tx_lock);
  5953. if (tp->vlgrp)
  5954. tp->vlgrp->vlan_devices[vid] = NULL;
  5955. spin_unlock(&tp->tx_lock);
  5956. spin_unlock_irq(&tp->lock);
  5957. }
  5958. #endif
  5959. static struct ethtool_ops tg3_ethtool_ops = {
  5960. .get_settings = tg3_get_settings,
  5961. .set_settings = tg3_set_settings,
  5962. .get_drvinfo = tg3_get_drvinfo,
  5963. .get_regs_len = tg3_get_regs_len,
  5964. .get_regs = tg3_get_regs,
  5965. .get_wol = tg3_get_wol,
  5966. .set_wol = tg3_set_wol,
  5967. .get_msglevel = tg3_get_msglevel,
  5968. .set_msglevel = tg3_set_msglevel,
  5969. .nway_reset = tg3_nway_reset,
  5970. .get_link = ethtool_op_get_link,
  5971. .get_eeprom_len = tg3_get_eeprom_len,
  5972. .get_eeprom = tg3_get_eeprom,
  5973. .set_eeprom = tg3_set_eeprom,
  5974. .get_ringparam = tg3_get_ringparam,
  5975. .set_ringparam = tg3_set_ringparam,
  5976. .get_pauseparam = tg3_get_pauseparam,
  5977. .set_pauseparam = tg3_set_pauseparam,
  5978. .get_rx_csum = tg3_get_rx_csum,
  5979. .set_rx_csum = tg3_set_rx_csum,
  5980. .get_tx_csum = ethtool_op_get_tx_csum,
  5981. .set_tx_csum = tg3_set_tx_csum,
  5982. .get_sg = ethtool_op_get_sg,
  5983. .set_sg = ethtool_op_set_sg,
  5984. #if TG3_TSO_SUPPORT != 0
  5985. .get_tso = ethtool_op_get_tso,
  5986. .set_tso = tg3_set_tso,
  5987. #endif
  5988. .get_strings = tg3_get_strings,
  5989. .get_stats_count = tg3_get_stats_count,
  5990. .get_ethtool_stats = tg3_get_ethtool_stats,
  5991. };
  5992. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  5993. {
  5994. u32 cursize, val;
  5995. tp->nvram_size = EEPROM_CHIP_SIZE;
  5996. if (tg3_nvram_read(tp, 0, &val) != 0)
  5997. return;
  5998. if (swab32(val) != TG3_EEPROM_MAGIC)
  5999. return;
  6000. /*
  6001. * Size the chip by reading offsets at increasing powers of two.
  6002. * When we encounter our validation signature, we know the addressing
  6003. * has wrapped around, and thus have our chip size.
  6004. */
  6005. cursize = 0x800;
  6006. while (cursize < tp->nvram_size) {
  6007. if (tg3_nvram_read(tp, cursize, &val) != 0)
  6008. return;
  6009. if (swab32(val) == TG3_EEPROM_MAGIC)
  6010. break;
  6011. cursize <<= 1;
  6012. }
  6013. tp->nvram_size = cursize;
  6014. }
  6015. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  6016. {
  6017. u32 val;
  6018. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  6019. if (val != 0) {
  6020. tp->nvram_size = (val >> 16) * 1024;
  6021. return;
  6022. }
  6023. }
  6024. tp->nvram_size = 0x20000;
  6025. }
  6026. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  6027. {
  6028. u32 nvcfg1;
  6029. nvcfg1 = tr32(NVRAM_CFG1);
  6030. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  6031. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6032. }
  6033. else {
  6034. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6035. tw32(NVRAM_CFG1, nvcfg1);
  6036. }
  6037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6038. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  6039. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  6040. tp->nvram_jedecnum = JEDEC_ATMEL;
  6041. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6042. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6043. break;
  6044. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  6045. tp->nvram_jedecnum = JEDEC_ATMEL;
  6046. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  6047. break;
  6048. case FLASH_VENDOR_ATMEL_EEPROM:
  6049. tp->nvram_jedecnum = JEDEC_ATMEL;
  6050. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6051. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6052. break;
  6053. case FLASH_VENDOR_ST:
  6054. tp->nvram_jedecnum = JEDEC_ST;
  6055. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  6056. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6057. break;
  6058. case FLASH_VENDOR_SAIFUN:
  6059. tp->nvram_jedecnum = JEDEC_SAIFUN;
  6060. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  6061. break;
  6062. case FLASH_VENDOR_SST_SMALL:
  6063. case FLASH_VENDOR_SST_LARGE:
  6064. tp->nvram_jedecnum = JEDEC_SST;
  6065. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  6066. break;
  6067. }
  6068. }
  6069. else {
  6070. tp->nvram_jedecnum = JEDEC_ATMEL;
  6071. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  6072. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6073. }
  6074. }
  6075. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  6076. {
  6077. u32 nvcfg1;
  6078. nvcfg1 = tr32(NVRAM_CFG1);
  6079. /* NVRAM protection for TPM */
  6080. if (nvcfg1 & (1 << 27))
  6081. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  6082. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  6083. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  6084. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  6085. tp->nvram_jedecnum = JEDEC_ATMEL;
  6086. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6087. break;
  6088. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  6089. tp->nvram_jedecnum = JEDEC_ATMEL;
  6090. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6091. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6092. break;
  6093. case FLASH_5752VENDOR_ST_M45PE10:
  6094. case FLASH_5752VENDOR_ST_M45PE20:
  6095. case FLASH_5752VENDOR_ST_M45PE40:
  6096. tp->nvram_jedecnum = JEDEC_ST;
  6097. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  6098. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  6099. break;
  6100. }
  6101. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  6102. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  6103. case FLASH_5752PAGE_SIZE_256:
  6104. tp->nvram_pagesize = 256;
  6105. break;
  6106. case FLASH_5752PAGE_SIZE_512:
  6107. tp->nvram_pagesize = 512;
  6108. break;
  6109. case FLASH_5752PAGE_SIZE_1K:
  6110. tp->nvram_pagesize = 1024;
  6111. break;
  6112. case FLASH_5752PAGE_SIZE_2K:
  6113. tp->nvram_pagesize = 2048;
  6114. break;
  6115. case FLASH_5752PAGE_SIZE_4K:
  6116. tp->nvram_pagesize = 4096;
  6117. break;
  6118. case FLASH_5752PAGE_SIZE_264:
  6119. tp->nvram_pagesize = 264;
  6120. break;
  6121. }
  6122. }
  6123. else {
  6124. /* For eeprom, set pagesize to maximum eeprom size */
  6125. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  6126. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  6127. tw32(NVRAM_CFG1, nvcfg1);
  6128. }
  6129. }
  6130. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  6131. static void __devinit tg3_nvram_init(struct tg3 *tp)
  6132. {
  6133. int j;
  6134. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X)
  6135. return;
  6136. tw32_f(GRC_EEPROM_ADDR,
  6137. (EEPROM_ADDR_FSM_RESET |
  6138. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  6139. EEPROM_ADDR_CLKPERD_SHIFT)));
  6140. /* XXX schedule_timeout() ... */
  6141. for (j = 0; j < 100; j++)
  6142. udelay(10);
  6143. /* Enable seeprom accesses. */
  6144. tw32_f(GRC_LOCAL_CTRL,
  6145. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  6146. udelay(100);
  6147. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  6148. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  6149. tp->tg3_flags |= TG3_FLAG_NVRAM;
  6150. tg3_enable_nvram_access(tp);
  6151. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6152. tg3_get_5752_nvram_info(tp);
  6153. else
  6154. tg3_get_nvram_info(tp);
  6155. tg3_get_nvram_size(tp);
  6156. tg3_disable_nvram_access(tp);
  6157. } else {
  6158. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  6159. tg3_get_eeprom_size(tp);
  6160. }
  6161. }
  6162. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  6163. u32 offset, u32 *val)
  6164. {
  6165. u32 tmp;
  6166. int i;
  6167. if (offset > EEPROM_ADDR_ADDR_MASK ||
  6168. (offset % 4) != 0)
  6169. return -EINVAL;
  6170. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  6171. EEPROM_ADDR_DEVID_MASK |
  6172. EEPROM_ADDR_READ);
  6173. tw32(GRC_EEPROM_ADDR,
  6174. tmp |
  6175. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6176. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  6177. EEPROM_ADDR_ADDR_MASK) |
  6178. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  6179. for (i = 0; i < 10000; i++) {
  6180. tmp = tr32(GRC_EEPROM_ADDR);
  6181. if (tmp & EEPROM_ADDR_COMPLETE)
  6182. break;
  6183. udelay(100);
  6184. }
  6185. if (!(tmp & EEPROM_ADDR_COMPLETE))
  6186. return -EBUSY;
  6187. *val = tr32(GRC_EEPROM_DATA);
  6188. return 0;
  6189. }
  6190. #define NVRAM_CMD_TIMEOUT 10000
  6191. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  6192. {
  6193. int i;
  6194. tw32(NVRAM_CMD, nvram_cmd);
  6195. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  6196. udelay(10);
  6197. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  6198. udelay(10);
  6199. break;
  6200. }
  6201. }
  6202. if (i == NVRAM_CMD_TIMEOUT) {
  6203. return -EBUSY;
  6204. }
  6205. return 0;
  6206. }
  6207. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  6208. {
  6209. int ret;
  6210. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6211. printk(KERN_ERR PFX "Attempt to do nvram_read on Sun 570X\n");
  6212. return -EINVAL;
  6213. }
  6214. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  6215. return tg3_nvram_read_using_eeprom(tp, offset, val);
  6216. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  6217. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6218. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6219. offset = ((offset / tp->nvram_pagesize) <<
  6220. ATMEL_AT45DB0X1B_PAGE_POS) +
  6221. (offset % tp->nvram_pagesize);
  6222. }
  6223. if (offset > NVRAM_ADDR_MSK)
  6224. return -EINVAL;
  6225. tg3_nvram_lock(tp);
  6226. tg3_enable_nvram_access(tp);
  6227. tw32(NVRAM_ADDR, offset);
  6228. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  6229. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  6230. if (ret == 0)
  6231. *val = swab32(tr32(NVRAM_RDDATA));
  6232. tg3_nvram_unlock(tp);
  6233. tg3_disable_nvram_access(tp);
  6234. return ret;
  6235. }
  6236. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  6237. u32 offset, u32 len, u8 *buf)
  6238. {
  6239. int i, j, rc = 0;
  6240. u32 val;
  6241. for (i = 0; i < len; i += 4) {
  6242. u32 addr, data;
  6243. addr = offset + i;
  6244. memcpy(&data, buf + i, 4);
  6245. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  6246. val = tr32(GRC_EEPROM_ADDR);
  6247. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  6248. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  6249. EEPROM_ADDR_READ);
  6250. tw32(GRC_EEPROM_ADDR, val |
  6251. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  6252. (addr & EEPROM_ADDR_ADDR_MASK) |
  6253. EEPROM_ADDR_START |
  6254. EEPROM_ADDR_WRITE);
  6255. for (j = 0; j < 10000; j++) {
  6256. val = tr32(GRC_EEPROM_ADDR);
  6257. if (val & EEPROM_ADDR_COMPLETE)
  6258. break;
  6259. udelay(100);
  6260. }
  6261. if (!(val & EEPROM_ADDR_COMPLETE)) {
  6262. rc = -EBUSY;
  6263. break;
  6264. }
  6265. }
  6266. return rc;
  6267. }
  6268. /* offset and length are dword aligned */
  6269. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  6270. u8 *buf)
  6271. {
  6272. int ret = 0;
  6273. u32 pagesize = tp->nvram_pagesize;
  6274. u32 pagemask = pagesize - 1;
  6275. u32 nvram_cmd;
  6276. u8 *tmp;
  6277. tmp = kmalloc(pagesize, GFP_KERNEL);
  6278. if (tmp == NULL)
  6279. return -ENOMEM;
  6280. while (len) {
  6281. int j;
  6282. u32 phy_addr, page_off, size;
  6283. phy_addr = offset & ~pagemask;
  6284. for (j = 0; j < pagesize; j += 4) {
  6285. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  6286. (u32 *) (tmp + j))))
  6287. break;
  6288. }
  6289. if (ret)
  6290. break;
  6291. page_off = offset & pagemask;
  6292. size = pagesize;
  6293. if (len < size)
  6294. size = len;
  6295. len -= size;
  6296. memcpy(tmp + page_off, buf, size);
  6297. offset = offset + (pagesize - page_off);
  6298. tg3_enable_nvram_access(tp);
  6299. /*
  6300. * Before we can erase the flash page, we need
  6301. * to issue a special "write enable" command.
  6302. */
  6303. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6304. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6305. break;
  6306. /* Erase the target page */
  6307. tw32(NVRAM_ADDR, phy_addr);
  6308. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  6309. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  6310. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6311. break;
  6312. /* Issue another write enable to start the write. */
  6313. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6314. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  6315. break;
  6316. for (j = 0; j < pagesize; j += 4) {
  6317. u32 data;
  6318. data = *((u32 *) (tmp + j));
  6319. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  6320. tw32(NVRAM_ADDR, phy_addr + j);
  6321. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  6322. NVRAM_CMD_WR;
  6323. if (j == 0)
  6324. nvram_cmd |= NVRAM_CMD_FIRST;
  6325. else if (j == (pagesize - 4))
  6326. nvram_cmd |= NVRAM_CMD_LAST;
  6327. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  6328. break;
  6329. }
  6330. if (ret)
  6331. break;
  6332. }
  6333. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  6334. tg3_nvram_exec_cmd(tp, nvram_cmd);
  6335. kfree(tmp);
  6336. return ret;
  6337. }
  6338. /* offset and length are dword aligned */
  6339. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  6340. u8 *buf)
  6341. {
  6342. int i, ret = 0;
  6343. for (i = 0; i < len; i += 4, offset += 4) {
  6344. u32 data, page_off, phy_addr, nvram_cmd;
  6345. memcpy(&data, buf + i, 4);
  6346. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  6347. page_off = offset % tp->nvram_pagesize;
  6348. if ((tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  6349. (tp->nvram_jedecnum == JEDEC_ATMEL)) {
  6350. phy_addr = ((offset / tp->nvram_pagesize) <<
  6351. ATMEL_AT45DB0X1B_PAGE_POS) + page_off;
  6352. }
  6353. else {
  6354. phy_addr = offset;
  6355. }
  6356. tw32(NVRAM_ADDR, phy_addr);
  6357. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  6358. if ((page_off == 0) || (i == 0))
  6359. nvram_cmd |= NVRAM_CMD_FIRST;
  6360. else if (page_off == (tp->nvram_pagesize - 4))
  6361. nvram_cmd |= NVRAM_CMD_LAST;
  6362. if (i == (len - 4))
  6363. nvram_cmd |= NVRAM_CMD_LAST;
  6364. if ((tp->nvram_jedecnum == JEDEC_ST) &&
  6365. (nvram_cmd & NVRAM_CMD_FIRST)) {
  6366. if ((ret = tg3_nvram_exec_cmd(tp,
  6367. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  6368. NVRAM_CMD_DONE)))
  6369. break;
  6370. }
  6371. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  6372. /* We always do complete word writes to eeprom. */
  6373. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  6374. }
  6375. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  6376. break;
  6377. }
  6378. return ret;
  6379. }
  6380. /* offset and length are dword aligned */
  6381. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  6382. {
  6383. int ret;
  6384. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6385. printk(KERN_ERR PFX "Attempt to do nvram_write on Sun 570X\n");
  6386. return -EINVAL;
  6387. }
  6388. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  6389. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  6390. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  6391. udelay(40);
  6392. }
  6393. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  6394. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  6395. }
  6396. else {
  6397. u32 grc_mode;
  6398. tg3_nvram_lock(tp);
  6399. tg3_enable_nvram_access(tp);
  6400. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  6401. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  6402. tw32(NVRAM_WRITE1, 0x406);
  6403. grc_mode = tr32(GRC_MODE);
  6404. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  6405. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  6406. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  6407. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  6408. buf);
  6409. }
  6410. else {
  6411. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  6412. buf);
  6413. }
  6414. grc_mode = tr32(GRC_MODE);
  6415. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  6416. tg3_disable_nvram_access(tp);
  6417. tg3_nvram_unlock(tp);
  6418. }
  6419. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  6420. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6421. udelay(40);
  6422. }
  6423. return ret;
  6424. }
  6425. struct subsys_tbl_ent {
  6426. u16 subsys_vendor, subsys_devid;
  6427. u32 phy_id;
  6428. };
  6429. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  6430. /* Broadcom boards. */
  6431. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  6432. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  6433. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  6434. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  6435. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  6436. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  6437. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  6438. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  6439. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  6440. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  6441. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  6442. /* 3com boards. */
  6443. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  6444. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  6445. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  6446. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  6447. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  6448. /* DELL boards. */
  6449. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  6450. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  6451. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  6452. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  6453. /* Compaq boards. */
  6454. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  6455. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  6456. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  6457. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  6458. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  6459. /* IBM boards. */
  6460. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  6461. };
  6462. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  6463. {
  6464. int i;
  6465. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  6466. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  6467. tp->pdev->subsystem_vendor) &&
  6468. (subsys_id_to_phy_id[i].subsys_devid ==
  6469. tp->pdev->subsystem_device))
  6470. return &subsys_id_to_phy_id[i];
  6471. }
  6472. return NULL;
  6473. }
  6474. /* Since this function may be called in D3-hot power state during
  6475. * tg3_init_one(), only config cycles are allowed.
  6476. */
  6477. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  6478. {
  6479. u32 val;
  6480. /* Make sure register accesses (indirect or otherwise)
  6481. * will function correctly.
  6482. */
  6483. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6484. tp->misc_host_ctrl);
  6485. tp->phy_id = PHY_ID_INVALID;
  6486. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  6487. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6488. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6489. u32 nic_cfg, led_cfg;
  6490. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  6491. int eeprom_phy_serdes = 0;
  6492. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6493. tp->nic_sram_data_cfg = nic_cfg;
  6494. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  6495. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  6496. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  6497. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  6498. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  6499. (ver > 0) && (ver < 0x100))
  6500. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  6501. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  6502. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  6503. eeprom_phy_serdes = 1;
  6504. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  6505. if (nic_phy_id != 0) {
  6506. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  6507. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  6508. eeprom_phy_id = (id1 >> 16) << 10;
  6509. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  6510. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  6511. } else
  6512. eeprom_phy_id = 0;
  6513. tp->phy_id = eeprom_phy_id;
  6514. if (eeprom_phy_serdes)
  6515. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6516. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6517. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  6518. SHASTA_EXT_LED_MODE_MASK);
  6519. else
  6520. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  6521. switch (led_cfg) {
  6522. default:
  6523. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  6524. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  6525. break;
  6526. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  6527. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  6528. break;
  6529. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  6530. tp->led_ctrl = LED_CTRL_MODE_MAC;
  6531. break;
  6532. case SHASTA_EXT_LED_SHARED:
  6533. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  6534. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6535. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  6536. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  6537. LED_CTRL_MODE_PHY_2);
  6538. break;
  6539. case SHASTA_EXT_LED_MAC:
  6540. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  6541. break;
  6542. case SHASTA_EXT_LED_COMBO:
  6543. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  6544. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  6545. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  6546. LED_CTRL_MODE_PHY_2);
  6547. break;
  6548. };
  6549. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6550. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  6551. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  6552. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  6553. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  6554. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  6555. (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP))
  6556. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  6557. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6558. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  6559. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6560. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  6561. }
  6562. if (nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL)
  6563. tp->tg3_flags |= TG3_FLAG_SERDES_WOL_CAP;
  6564. if (cfg2 & (1 << 17))
  6565. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  6566. /* serdes signal pre-emphasis in register 0x590 set by */
  6567. /* bootcode if bit 18 is set */
  6568. if (cfg2 & (1 << 18))
  6569. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  6570. }
  6571. }
  6572. static int __devinit tg3_phy_probe(struct tg3 *tp)
  6573. {
  6574. u32 hw_phy_id_1, hw_phy_id_2;
  6575. u32 hw_phy_id, hw_phy_id_masked;
  6576. int err;
  6577. /* Reading the PHY ID register can conflict with ASF
  6578. * firwmare access to the PHY hardware.
  6579. */
  6580. err = 0;
  6581. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6582. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  6583. } else {
  6584. /* Now read the physical PHY_ID from the chip and verify
  6585. * that it is sane. If it doesn't look good, we fall back
  6586. * to either the hard-coded table based PHY_ID and failing
  6587. * that the value found in the eeprom area.
  6588. */
  6589. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  6590. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  6591. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  6592. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  6593. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  6594. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  6595. }
  6596. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  6597. tp->phy_id = hw_phy_id;
  6598. if (hw_phy_id_masked == PHY_ID_BCM8002)
  6599. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6600. } else {
  6601. if (tp->phy_id != PHY_ID_INVALID) {
  6602. /* Do nothing, phy ID already set up in
  6603. * tg3_get_eeprom_hw_cfg().
  6604. */
  6605. } else {
  6606. struct subsys_tbl_ent *p;
  6607. /* No eeprom signature? Try the hardcoded
  6608. * subsys device table.
  6609. */
  6610. p = lookup_by_subsys(tp);
  6611. if (!p)
  6612. return -ENODEV;
  6613. tp->phy_id = p->phy_id;
  6614. if (!tp->phy_id ||
  6615. tp->phy_id == PHY_ID_BCM8002)
  6616. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  6617. }
  6618. }
  6619. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6620. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  6621. u32 bmsr, adv_reg, tg3_ctrl;
  6622. tg3_readphy(tp, MII_BMSR, &bmsr);
  6623. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  6624. (bmsr & BMSR_LSTATUS))
  6625. goto skip_phy_reset;
  6626. err = tg3_phy_reset(tp);
  6627. if (err)
  6628. return err;
  6629. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  6630. ADVERTISE_100HALF | ADVERTISE_100FULL |
  6631. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  6632. tg3_ctrl = 0;
  6633. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  6634. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  6635. MII_TG3_CTRL_ADV_1000_FULL);
  6636. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  6637. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  6638. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  6639. MII_TG3_CTRL_ENABLE_AS_MASTER);
  6640. }
  6641. if (!tg3_copper_is_advertising_all(tp)) {
  6642. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  6643. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6644. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  6645. tg3_writephy(tp, MII_BMCR,
  6646. BMCR_ANENABLE | BMCR_ANRESTART);
  6647. }
  6648. tg3_phy_set_wirespeed(tp);
  6649. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  6650. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  6651. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  6652. }
  6653. skip_phy_reset:
  6654. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  6655. err = tg3_init_5401phy_dsp(tp);
  6656. if (err)
  6657. return err;
  6658. }
  6659. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  6660. err = tg3_init_5401phy_dsp(tp);
  6661. }
  6662. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  6663. tp->link_config.advertising =
  6664. (ADVERTISED_1000baseT_Half |
  6665. ADVERTISED_1000baseT_Full |
  6666. ADVERTISED_Autoneg |
  6667. ADVERTISED_FIBRE);
  6668. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  6669. tp->link_config.advertising &=
  6670. ~(ADVERTISED_1000baseT_Half |
  6671. ADVERTISED_1000baseT_Full);
  6672. return err;
  6673. }
  6674. static void __devinit tg3_read_partno(struct tg3 *tp)
  6675. {
  6676. unsigned char vpd_data[256];
  6677. int i;
  6678. if (tp->tg3_flags2 & TG3_FLG2_SUN_570X) {
  6679. /* Sun decided not to put the necessary bits in the
  6680. * NVRAM of their onboard tg3 parts :(
  6681. */
  6682. strcpy(tp->board_part_number, "Sun 570X");
  6683. return;
  6684. }
  6685. for (i = 0; i < 256; i += 4) {
  6686. u32 tmp;
  6687. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  6688. goto out_not_found;
  6689. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  6690. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  6691. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  6692. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  6693. }
  6694. /* Now parse and find the part number. */
  6695. for (i = 0; i < 256; ) {
  6696. unsigned char val = vpd_data[i];
  6697. int block_end;
  6698. if (val == 0x82 || val == 0x91) {
  6699. i = (i + 3 +
  6700. (vpd_data[i + 1] +
  6701. (vpd_data[i + 2] << 8)));
  6702. continue;
  6703. }
  6704. if (val != 0x90)
  6705. goto out_not_found;
  6706. block_end = (i + 3 +
  6707. (vpd_data[i + 1] +
  6708. (vpd_data[i + 2] << 8)));
  6709. i += 3;
  6710. while (i < block_end) {
  6711. if (vpd_data[i + 0] == 'P' &&
  6712. vpd_data[i + 1] == 'N') {
  6713. int partno_len = vpd_data[i + 2];
  6714. if (partno_len > 24)
  6715. goto out_not_found;
  6716. memcpy(tp->board_part_number,
  6717. &vpd_data[i + 3],
  6718. partno_len);
  6719. /* Success. */
  6720. return;
  6721. }
  6722. }
  6723. /* Part number not found. */
  6724. goto out_not_found;
  6725. }
  6726. out_not_found:
  6727. strcpy(tp->board_part_number, "none");
  6728. }
  6729. #ifdef CONFIG_SPARC64
  6730. static int __devinit tg3_is_sun_570X(struct tg3 *tp)
  6731. {
  6732. struct pci_dev *pdev = tp->pdev;
  6733. struct pcidev_cookie *pcp = pdev->sysdata;
  6734. if (pcp != NULL) {
  6735. int node = pcp->prom_node;
  6736. u32 venid;
  6737. int err;
  6738. err = prom_getproperty(node, "subsystem-vendor-id",
  6739. (char *) &venid, sizeof(venid));
  6740. if (err == 0 || err == -1)
  6741. return 0;
  6742. if (venid == PCI_VENDOR_ID_SUN)
  6743. return 1;
  6744. }
  6745. return 0;
  6746. }
  6747. #endif
  6748. static int __devinit tg3_get_invariants(struct tg3 *tp)
  6749. {
  6750. static struct pci_device_id write_reorder_chipsets[] = {
  6751. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  6752. PCI_DEVICE_ID_INTEL_82801AA_8) },
  6753. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  6754. PCI_DEVICE_ID_INTEL_82801AB_8) },
  6755. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  6756. PCI_DEVICE_ID_INTEL_82801BA_11) },
  6757. { PCI_DEVICE(PCI_VENDOR_ID_INTEL,
  6758. PCI_DEVICE_ID_INTEL_82801BA_6) },
  6759. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  6760. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  6761. { },
  6762. };
  6763. u32 misc_ctrl_reg;
  6764. u32 cacheline_sz_reg;
  6765. u32 pci_state_reg, grc_misc_cfg;
  6766. u32 val;
  6767. u16 pci_cmd;
  6768. int err;
  6769. #ifdef CONFIG_SPARC64
  6770. if (tg3_is_sun_570X(tp))
  6771. tp->tg3_flags2 |= TG3_FLG2_SUN_570X;
  6772. #endif
  6773. /* If we have an AMD 762 or Intel ICH/ICH0/ICH2 chipset, write
  6774. * reordering to the mailbox registers done by the host
  6775. * controller can cause major troubles. We read back from
  6776. * every mailbox register write to force the writes to be
  6777. * posted to the chip in order.
  6778. */
  6779. if (pci_dev_present(write_reorder_chipsets))
  6780. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  6781. /* Force memory write invalidate off. If we leave it on,
  6782. * then on 5700_BX chips we have to enable a workaround.
  6783. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  6784. * to match the cacheline size. The Broadcom driver have this
  6785. * workaround but turns MWI off all the times so never uses
  6786. * it. This seems to suggest that the workaround is insufficient.
  6787. */
  6788. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6789. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  6790. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6791. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  6792. * has the register indirect write enable bit set before
  6793. * we try to access any of the MMIO registers. It is also
  6794. * critical that the PCI-X hw workaround situation is decided
  6795. * before that as well.
  6796. */
  6797. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6798. &misc_ctrl_reg);
  6799. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  6800. MISC_HOST_CTRL_CHIPREV_SHIFT);
  6801. /* Wrong chip ID in 5752 A0. This code can be removed later
  6802. * as A0 is not in production.
  6803. */
  6804. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  6805. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  6806. /* Initialize misc host control in PCI block. */
  6807. tp->misc_host_ctrl |= (misc_ctrl_reg &
  6808. MISC_HOST_CTRL_CHIPREV);
  6809. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6810. tp->misc_host_ctrl);
  6811. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  6812. &cacheline_sz_reg);
  6813. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  6814. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  6815. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  6816. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  6817. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6818. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6819. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  6820. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  6821. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  6822. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  6823. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  6824. tp->tg3_flags2 |= TG3_FLG2_HW_TSO;
  6825. if (pci_find_capability(tp->pdev, PCI_CAP_ID_EXP) != 0)
  6826. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  6827. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  6828. tp->pci_lat_timer < 64) {
  6829. tp->pci_lat_timer = 64;
  6830. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  6831. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  6832. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  6833. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  6834. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  6835. cacheline_sz_reg);
  6836. }
  6837. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  6838. &pci_state_reg);
  6839. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  6840. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  6841. /* If this is a 5700 BX chipset, and we are in PCI-X
  6842. * mode, enable register write workaround.
  6843. *
  6844. * The workaround is to use indirect register accesses
  6845. * for all chip writes not to mailbox registers.
  6846. */
  6847. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  6848. u32 pm_reg;
  6849. u16 pci_cmd;
  6850. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  6851. /* The chip can have it's power management PCI config
  6852. * space registers clobbered due to this bug.
  6853. * So explicitly force the chip into D0 here.
  6854. */
  6855. pci_read_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  6856. &pm_reg);
  6857. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  6858. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  6859. pci_write_config_dword(tp->pdev, TG3PCI_PM_CTRL_STAT,
  6860. pm_reg);
  6861. /* Also, force SERR#/PERR# in PCI command. */
  6862. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6863. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  6864. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6865. }
  6866. }
  6867. /* Back to back register writes can cause problems on this chip,
  6868. * the workaround is to read back all reg writes except those to
  6869. * mailbox regs. See tg3_write_indirect_reg32().
  6870. *
  6871. * PCI Express 5750_A0 rev chips need this workaround too.
  6872. */
  6873. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  6874. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  6875. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0))
  6876. tp->tg3_flags |= TG3_FLAG_5701_REG_WRITE_BUG;
  6877. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  6878. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  6879. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  6880. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  6881. /* Chip-specific fixup from Broadcom driver */
  6882. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  6883. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  6884. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  6885. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  6886. }
  6887. /* Get eeprom hw config before calling tg3_set_power_state().
  6888. * In particular, the TG3_FLAG_EEPROM_WRITE_PROT flag must be
  6889. * determined before calling tg3_set_power_state() so that
  6890. * we know whether or not to switch out of Vaux power.
  6891. * When the flag is set, it means that GPIO1 is used for eeprom
  6892. * write protect and also implies that it is a LOM where GPIOs
  6893. * are not used to switch power.
  6894. */
  6895. tg3_get_eeprom_hw_cfg(tp);
  6896. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  6897. * GPIO1 driven high will bring 5700's external PHY out of reset.
  6898. * It is also used as eeprom write protect on LOMs.
  6899. */
  6900. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  6901. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  6902. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  6903. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6904. GRC_LCLCTRL_GPIO_OUTPUT1);
  6905. /* Unused GPIO3 must be driven as output on 5752 because there
  6906. * are no pull-up resistors on unused GPIO pins.
  6907. */
  6908. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6909. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  6910. /* Force the chip into D0. */
  6911. err = tg3_set_power_state(tp, 0);
  6912. if (err) {
  6913. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  6914. pci_name(tp->pdev));
  6915. return err;
  6916. }
  6917. /* 5700 B0 chips do not support checksumming correctly due
  6918. * to hardware bugs.
  6919. */
  6920. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  6921. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  6922. /* Pseudo-header checksum is done by hardware logic and not
  6923. * the offload processers, so make the chip do the pseudo-
  6924. * header checksums on receive. For transmit it is more
  6925. * convenient to do the pseudo-header checksum in software
  6926. * as Linux does that on transmit for us in all cases.
  6927. */
  6928. tp->tg3_flags |= TG3_FLAG_NO_TX_PSEUDO_CSUM;
  6929. tp->tg3_flags &= ~TG3_FLAG_NO_RX_PSEUDO_CSUM;
  6930. /* Derive initial jumbo mode from MTU assigned in
  6931. * ether_setup() via the alloc_etherdev() call
  6932. */
  6933. if (tp->dev->mtu > ETH_DATA_LEN)
  6934. tp->tg3_flags |= TG3_FLAG_JUMBO_ENABLE;
  6935. /* Determine WakeOnLan speed to use. */
  6936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6937. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  6938. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  6939. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  6940. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  6941. } else {
  6942. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  6943. }
  6944. /* A few boards don't want Ethernet@WireSpeed phy feature */
  6945. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  6946. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  6947. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  6948. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)))
  6949. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  6950. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  6951. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  6952. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  6953. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  6954. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  6955. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6956. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  6957. /* Only 5701 and later support tagged irq status mode.
  6958. * Also, 5788 chips cannot use tagged irq status.
  6959. *
  6960. * However, since we are using NAPI avoid tagged irq status
  6961. * because the interrupt condition is more difficult to
  6962. * fully clear in that mode.
  6963. */
  6964. tp->coalesce_mode = 0;
  6965. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  6966. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  6967. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  6968. /* Initialize MAC MI mode, polling disabled. */
  6969. tw32_f(MAC_MI_MODE, tp->mi_mode);
  6970. udelay(80);
  6971. /* Initialize data/descriptor byte/word swapping. */
  6972. val = tr32(GRC_MODE);
  6973. val &= GRC_MODE_HOST_STACKUP;
  6974. tw32(GRC_MODE, val | tp->grc_mode);
  6975. tg3_switch_clocks(tp);
  6976. /* Clear this out for sanity. */
  6977. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6978. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  6979. &pci_state_reg);
  6980. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  6981. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  6982. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  6983. if (chiprevid == CHIPREV_ID_5701_A0 ||
  6984. chiprevid == CHIPREV_ID_5701_B0 ||
  6985. chiprevid == CHIPREV_ID_5701_B2 ||
  6986. chiprevid == CHIPREV_ID_5701_B5) {
  6987. void __iomem *sram_base;
  6988. /* Write some dummy words into the SRAM status block
  6989. * area, see if it reads back correctly. If the return
  6990. * value is bad, force enable the PCIX workaround.
  6991. */
  6992. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  6993. writel(0x00000000, sram_base);
  6994. writel(0x00000000, sram_base + 4);
  6995. writel(0xffffffff, sram_base + 4);
  6996. if (readl(sram_base) != 0x00000000)
  6997. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  6998. }
  6999. }
  7000. udelay(50);
  7001. tg3_nvram_init(tp);
  7002. grc_misc_cfg = tr32(GRC_MISC_CFG);
  7003. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  7004. /* Broadcom's driver says that CIOBE multisplit has a bug */
  7005. #if 0
  7006. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7007. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5704CIOBE) {
  7008. tp->tg3_flags |= TG3_FLAG_SPLIT_MODE;
  7009. tp->split_mode_max_reqs = SPLIT_MODE_5704_MAX_REQ;
  7010. }
  7011. #endif
  7012. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7013. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  7014. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  7015. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  7016. /* these are limited to 10/100 only */
  7017. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  7018. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  7019. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7020. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7021. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  7022. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  7023. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  7024. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  7025. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  7026. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F)))
  7027. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  7028. err = tg3_phy_probe(tp);
  7029. if (err) {
  7030. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  7031. pci_name(tp->pdev), err);
  7032. /* ... but do not return immediately ... */
  7033. }
  7034. tg3_read_partno(tp);
  7035. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  7036. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7037. } else {
  7038. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7039. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  7040. else
  7041. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  7042. }
  7043. /* 5700 {AX,BX} chips have a broken status block link
  7044. * change bit implementation, so we must use the
  7045. * status register in those cases.
  7046. */
  7047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  7048. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  7049. else
  7050. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  7051. /* The led_ctrl is set during tg3_phy_probe, here we might
  7052. * have to force the link status polling mechanism based
  7053. * upon subsystem IDs.
  7054. */
  7055. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  7056. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7057. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  7058. TG3_FLAG_USE_LINKCHG_REG);
  7059. }
  7060. /* For all SERDES we poll the MAC status register. */
  7061. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7062. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  7063. else
  7064. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  7065. /* 5700 BX chips need to have their TX producer index mailboxes
  7066. * written twice to workaround a bug.
  7067. */
  7068. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  7069. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  7070. else
  7071. tp->tg3_flags &= ~TG3_FLAG_TXD_MBOX_HWBUG;
  7072. /* It seems all chips can get confused if TX buffers
  7073. * straddle the 4GB address boundary in some cases.
  7074. */
  7075. tp->dev->hard_start_xmit = tg3_start_xmit;
  7076. tp->rx_offset = 2;
  7077. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  7078. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  7079. tp->rx_offset = 0;
  7080. /* By default, disable wake-on-lan. User can change this
  7081. * using ETHTOOL_SWOL.
  7082. */
  7083. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7084. return err;
  7085. }
  7086. #ifdef CONFIG_SPARC64
  7087. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  7088. {
  7089. struct net_device *dev = tp->dev;
  7090. struct pci_dev *pdev = tp->pdev;
  7091. struct pcidev_cookie *pcp = pdev->sysdata;
  7092. if (pcp != NULL) {
  7093. int node = pcp->prom_node;
  7094. if (prom_getproplen(node, "local-mac-address") == 6) {
  7095. prom_getproperty(node, "local-mac-address",
  7096. dev->dev_addr, 6);
  7097. return 0;
  7098. }
  7099. }
  7100. return -ENODEV;
  7101. }
  7102. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  7103. {
  7104. struct net_device *dev = tp->dev;
  7105. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  7106. return 0;
  7107. }
  7108. #endif
  7109. static int __devinit tg3_get_device_address(struct tg3 *tp)
  7110. {
  7111. struct net_device *dev = tp->dev;
  7112. u32 hi, lo, mac_offset;
  7113. #ifdef CONFIG_SPARC64
  7114. if (!tg3_get_macaddr_sparc(tp))
  7115. return 0;
  7116. #endif
  7117. mac_offset = 0x7c;
  7118. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7119. !(tp->tg3_flags & TG3_FLG2_SUN_570X)) {
  7120. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  7121. mac_offset = 0xcc;
  7122. if (tg3_nvram_lock(tp))
  7123. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  7124. else
  7125. tg3_nvram_unlock(tp);
  7126. }
  7127. /* First try to get it from MAC address mailbox. */
  7128. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  7129. if ((hi >> 16) == 0x484b) {
  7130. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7131. dev->dev_addr[1] = (hi >> 0) & 0xff;
  7132. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  7133. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7134. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7135. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7136. dev->dev_addr[5] = (lo >> 0) & 0xff;
  7137. }
  7138. /* Next, try NVRAM. */
  7139. else if (!(tp->tg3_flags & TG3_FLG2_SUN_570X) &&
  7140. !tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  7141. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  7142. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  7143. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  7144. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  7145. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  7146. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  7147. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  7148. }
  7149. /* Finally just fetch it out of the MAC control regs. */
  7150. else {
  7151. hi = tr32(MAC_ADDR_0_HIGH);
  7152. lo = tr32(MAC_ADDR_0_LOW);
  7153. dev->dev_addr[5] = lo & 0xff;
  7154. dev->dev_addr[4] = (lo >> 8) & 0xff;
  7155. dev->dev_addr[3] = (lo >> 16) & 0xff;
  7156. dev->dev_addr[2] = (lo >> 24) & 0xff;
  7157. dev->dev_addr[1] = hi & 0xff;
  7158. dev->dev_addr[0] = (hi >> 8) & 0xff;
  7159. }
  7160. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  7161. #ifdef CONFIG_SPARC64
  7162. if (!tg3_get_default_macaddr_sparc(tp))
  7163. return 0;
  7164. #endif
  7165. return -EINVAL;
  7166. }
  7167. return 0;
  7168. }
  7169. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  7170. {
  7171. struct tg3_internal_buffer_desc test_desc;
  7172. u32 sram_dma_descs;
  7173. int i, ret;
  7174. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  7175. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  7176. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  7177. tw32(RDMAC_STATUS, 0);
  7178. tw32(WDMAC_STATUS, 0);
  7179. tw32(BUFMGR_MODE, 0);
  7180. tw32(FTQ_RESET, 0);
  7181. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  7182. test_desc.addr_lo = buf_dma & 0xffffffff;
  7183. test_desc.nic_mbuf = 0x00002100;
  7184. test_desc.len = size;
  7185. /*
  7186. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  7187. * the *second* time the tg3 driver was getting loaded after an
  7188. * initial scan.
  7189. *
  7190. * Broadcom tells me:
  7191. * ...the DMA engine is connected to the GRC block and a DMA
  7192. * reset may affect the GRC block in some unpredictable way...
  7193. * The behavior of resets to individual blocks has not been tested.
  7194. *
  7195. * Broadcom noted the GRC reset will also reset all sub-components.
  7196. */
  7197. if (to_device) {
  7198. test_desc.cqid_sqid = (13 << 8) | 2;
  7199. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  7200. udelay(40);
  7201. } else {
  7202. test_desc.cqid_sqid = (16 << 8) | 7;
  7203. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  7204. udelay(40);
  7205. }
  7206. test_desc.flags = 0x00000005;
  7207. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  7208. u32 val;
  7209. val = *(((u32 *)&test_desc) + i);
  7210. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  7211. sram_dma_descs + (i * sizeof(u32)));
  7212. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  7213. }
  7214. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7215. if (to_device) {
  7216. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  7217. } else {
  7218. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  7219. }
  7220. ret = -ENODEV;
  7221. for (i = 0; i < 40; i++) {
  7222. u32 val;
  7223. if (to_device)
  7224. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  7225. else
  7226. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  7227. if ((val & 0xffff) == sram_dma_descs) {
  7228. ret = 0;
  7229. break;
  7230. }
  7231. udelay(100);
  7232. }
  7233. return ret;
  7234. }
  7235. #define TEST_BUFFER_SIZE 0x400
  7236. static int __devinit tg3_test_dma(struct tg3 *tp)
  7237. {
  7238. dma_addr_t buf_dma;
  7239. u32 *buf;
  7240. int ret;
  7241. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  7242. if (!buf) {
  7243. ret = -ENOMEM;
  7244. goto out_nofree;
  7245. }
  7246. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  7247. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  7248. #ifndef CONFIG_X86
  7249. {
  7250. u8 byte;
  7251. int cacheline_size;
  7252. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  7253. if (byte == 0)
  7254. cacheline_size = 1024;
  7255. else
  7256. cacheline_size = (int) byte * 4;
  7257. switch (cacheline_size) {
  7258. case 16:
  7259. case 32:
  7260. case 64:
  7261. case 128:
  7262. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  7263. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  7264. tp->dma_rwctrl |=
  7265. DMA_RWCTRL_WRITE_BNDRY_384_PCIX;
  7266. break;
  7267. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7268. tp->dma_rwctrl &=
  7269. ~(DMA_RWCTRL_PCI_WRITE_CMD);
  7270. tp->dma_rwctrl |=
  7271. DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  7272. break;
  7273. }
  7274. /* fallthrough */
  7275. case 256:
  7276. if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  7277. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7278. tp->dma_rwctrl |=
  7279. DMA_RWCTRL_WRITE_BNDRY_256;
  7280. else if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  7281. tp->dma_rwctrl |=
  7282. DMA_RWCTRL_WRITE_BNDRY_256_PCIX;
  7283. };
  7284. }
  7285. #endif
  7286. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  7287. /* DMA read watermark not used on PCIE */
  7288. tp->dma_rwctrl |= 0x00180000;
  7289. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  7290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  7291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  7292. tp->dma_rwctrl |= 0x003f0000;
  7293. else
  7294. tp->dma_rwctrl |= 0x003f000f;
  7295. } else {
  7296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  7297. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7298. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  7299. if (ccval == 0x6 || ccval == 0x7)
  7300. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  7301. /* Set bit 23 to renable PCIX hw bug fix */
  7302. tp->dma_rwctrl |= 0x009f0000;
  7303. } else {
  7304. tp->dma_rwctrl |= 0x001b000f;
  7305. }
  7306. }
  7307. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  7308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7309. tp->dma_rwctrl &= 0xfffffff0;
  7310. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7311. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  7312. /* Remove this if it causes problems for some boards. */
  7313. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  7314. /* On 5700/5701 chips, we need to set this bit.
  7315. * Otherwise the chip will issue cacheline transactions
  7316. * to streamable DMA memory with not all the byte
  7317. * enables turned on. This is an error on several
  7318. * RISC PCI controllers, in particular sparc64.
  7319. *
  7320. * On 5703/5704 chips, this bit has been reassigned
  7321. * a different meaning. In particular, it is used
  7322. * on those chips to enable a PCI-X workaround.
  7323. */
  7324. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  7325. }
  7326. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7327. #if 0
  7328. /* Unneeded, already done by tg3_get_invariants. */
  7329. tg3_switch_clocks(tp);
  7330. #endif
  7331. ret = 0;
  7332. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  7333. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  7334. goto out;
  7335. while (1) {
  7336. u32 *p = buf, i;
  7337. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  7338. p[i] = i;
  7339. /* Send the buffer to the chip. */
  7340. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  7341. if (ret) {
  7342. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  7343. break;
  7344. }
  7345. #if 0
  7346. /* validate data reached card RAM correctly. */
  7347. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  7348. u32 val;
  7349. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  7350. if (le32_to_cpu(val) != p[i]) {
  7351. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  7352. /* ret = -ENODEV here? */
  7353. }
  7354. p[i] = 0;
  7355. }
  7356. #endif
  7357. /* Now read it back. */
  7358. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  7359. if (ret) {
  7360. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  7361. break;
  7362. }
  7363. /* Verify it. */
  7364. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  7365. if (p[i] == i)
  7366. continue;
  7367. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) ==
  7368. DMA_RWCTRL_WRITE_BNDRY_DISAB) {
  7369. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  7370. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7371. break;
  7372. } else {
  7373. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  7374. ret = -ENODEV;
  7375. goto out;
  7376. }
  7377. }
  7378. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  7379. /* Success. */
  7380. ret = 0;
  7381. break;
  7382. }
  7383. }
  7384. out:
  7385. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  7386. out_nofree:
  7387. return ret;
  7388. }
  7389. static void __devinit tg3_init_link_config(struct tg3 *tp)
  7390. {
  7391. tp->link_config.advertising =
  7392. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  7393. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  7394. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  7395. ADVERTISED_Autoneg | ADVERTISED_MII);
  7396. tp->link_config.speed = SPEED_INVALID;
  7397. tp->link_config.duplex = DUPLEX_INVALID;
  7398. tp->link_config.autoneg = AUTONEG_ENABLE;
  7399. netif_carrier_off(tp->dev);
  7400. tp->link_config.active_speed = SPEED_INVALID;
  7401. tp->link_config.active_duplex = DUPLEX_INVALID;
  7402. tp->link_config.phy_is_low_power = 0;
  7403. tp->link_config.orig_speed = SPEED_INVALID;
  7404. tp->link_config.orig_duplex = DUPLEX_INVALID;
  7405. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  7406. }
  7407. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  7408. {
  7409. tp->bufmgr_config.mbuf_read_dma_low_water =
  7410. DEFAULT_MB_RDMA_LOW_WATER;
  7411. tp->bufmgr_config.mbuf_mac_rx_low_water =
  7412. DEFAULT_MB_MACRX_LOW_WATER;
  7413. tp->bufmgr_config.mbuf_high_water =
  7414. DEFAULT_MB_HIGH_WATER;
  7415. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  7416. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  7417. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  7418. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  7419. tp->bufmgr_config.mbuf_high_water_jumbo =
  7420. DEFAULT_MB_HIGH_WATER_JUMBO;
  7421. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  7422. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  7423. }
  7424. static char * __devinit tg3_phy_string(struct tg3 *tp)
  7425. {
  7426. switch (tp->phy_id & PHY_ID_MASK) {
  7427. case PHY_ID_BCM5400: return "5400";
  7428. case PHY_ID_BCM5401: return "5401";
  7429. case PHY_ID_BCM5411: return "5411";
  7430. case PHY_ID_BCM5701: return "5701";
  7431. case PHY_ID_BCM5703: return "5703";
  7432. case PHY_ID_BCM5704: return "5704";
  7433. case PHY_ID_BCM5705: return "5705";
  7434. case PHY_ID_BCM5750: return "5750";
  7435. case PHY_ID_BCM5752: return "5752";
  7436. case PHY_ID_BCM8002: return "8002/serdes";
  7437. case 0: return "serdes";
  7438. default: return "unknown";
  7439. };
  7440. }
  7441. static struct pci_dev * __devinit tg3_find_5704_peer(struct tg3 *tp)
  7442. {
  7443. struct pci_dev *peer;
  7444. unsigned int func, devnr = tp->pdev->devfn & ~7;
  7445. for (func = 0; func < 8; func++) {
  7446. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  7447. if (peer && peer != tp->pdev)
  7448. break;
  7449. pci_dev_put(peer);
  7450. }
  7451. if (!peer || peer == tp->pdev)
  7452. BUG();
  7453. /*
  7454. * We don't need to keep the refcount elevated; there's no way
  7455. * to remove one half of this device without removing the other
  7456. */
  7457. pci_dev_put(peer);
  7458. return peer;
  7459. }
  7460. static int __devinit tg3_init_one(struct pci_dev *pdev,
  7461. const struct pci_device_id *ent)
  7462. {
  7463. static int tg3_version_printed = 0;
  7464. unsigned long tg3reg_base, tg3reg_len;
  7465. struct net_device *dev;
  7466. struct tg3 *tp;
  7467. int i, err, pci_using_dac, pm_cap;
  7468. if (tg3_version_printed++ == 0)
  7469. printk(KERN_INFO "%s", version);
  7470. err = pci_enable_device(pdev);
  7471. if (err) {
  7472. printk(KERN_ERR PFX "Cannot enable PCI device, "
  7473. "aborting.\n");
  7474. return err;
  7475. }
  7476. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  7477. printk(KERN_ERR PFX "Cannot find proper PCI device "
  7478. "base address, aborting.\n");
  7479. err = -ENODEV;
  7480. goto err_out_disable_pdev;
  7481. }
  7482. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  7483. if (err) {
  7484. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  7485. "aborting.\n");
  7486. goto err_out_disable_pdev;
  7487. }
  7488. pci_set_master(pdev);
  7489. /* Find power-management capability. */
  7490. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  7491. if (pm_cap == 0) {
  7492. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  7493. "aborting.\n");
  7494. err = -EIO;
  7495. goto err_out_free_res;
  7496. }
  7497. /* Configure DMA attributes. */
  7498. err = pci_set_dma_mask(pdev, 0xffffffffffffffffULL);
  7499. if (!err) {
  7500. pci_using_dac = 1;
  7501. err = pci_set_consistent_dma_mask(pdev, 0xffffffffffffffffULL);
  7502. if (err < 0) {
  7503. printk(KERN_ERR PFX "Unable to obtain 64 bit DMA "
  7504. "for consistent allocations\n");
  7505. goto err_out_free_res;
  7506. }
  7507. } else {
  7508. err = pci_set_dma_mask(pdev, 0xffffffffULL);
  7509. if (err) {
  7510. printk(KERN_ERR PFX "No usable DMA configuration, "
  7511. "aborting.\n");
  7512. goto err_out_free_res;
  7513. }
  7514. pci_using_dac = 0;
  7515. }
  7516. tg3reg_base = pci_resource_start(pdev, 0);
  7517. tg3reg_len = pci_resource_len(pdev, 0);
  7518. dev = alloc_etherdev(sizeof(*tp));
  7519. if (!dev) {
  7520. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  7521. err = -ENOMEM;
  7522. goto err_out_free_res;
  7523. }
  7524. SET_MODULE_OWNER(dev);
  7525. SET_NETDEV_DEV(dev, &pdev->dev);
  7526. if (pci_using_dac)
  7527. dev->features |= NETIF_F_HIGHDMA;
  7528. dev->features |= NETIF_F_LLTX;
  7529. #if TG3_VLAN_TAG_USED
  7530. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  7531. dev->vlan_rx_register = tg3_vlan_rx_register;
  7532. dev->vlan_rx_kill_vid = tg3_vlan_rx_kill_vid;
  7533. #endif
  7534. tp = netdev_priv(dev);
  7535. tp->pdev = pdev;
  7536. tp->dev = dev;
  7537. tp->pm_cap = pm_cap;
  7538. tp->mac_mode = TG3_DEF_MAC_MODE;
  7539. tp->rx_mode = TG3_DEF_RX_MODE;
  7540. tp->tx_mode = TG3_DEF_TX_MODE;
  7541. tp->mi_mode = MAC_MI_MODE_BASE;
  7542. if (tg3_debug > 0)
  7543. tp->msg_enable = tg3_debug;
  7544. else
  7545. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  7546. /* The word/byte swap controls here control register access byte
  7547. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  7548. * setting below.
  7549. */
  7550. tp->misc_host_ctrl =
  7551. MISC_HOST_CTRL_MASK_PCI_INT |
  7552. MISC_HOST_CTRL_WORD_SWAP |
  7553. MISC_HOST_CTRL_INDIR_ACCESS |
  7554. MISC_HOST_CTRL_PCISTATE_RW;
  7555. /* The NONFRM (non-frame) byte/word swap controls take effect
  7556. * on descriptor entries, anything which isn't packet data.
  7557. *
  7558. * The StrongARM chips on the board (one for tx, one for rx)
  7559. * are running in big-endian mode.
  7560. */
  7561. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  7562. GRC_MODE_WSWAP_NONFRM_DATA);
  7563. #ifdef __BIG_ENDIAN
  7564. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  7565. #endif
  7566. spin_lock_init(&tp->lock);
  7567. spin_lock_init(&tp->tx_lock);
  7568. spin_lock_init(&tp->indirect_lock);
  7569. INIT_WORK(&tp->reset_task, tg3_reset_task, tp);
  7570. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  7571. if (tp->regs == 0UL) {
  7572. printk(KERN_ERR PFX "Cannot map device registers, "
  7573. "aborting.\n");
  7574. err = -ENOMEM;
  7575. goto err_out_free_dev;
  7576. }
  7577. tg3_init_link_config(tp);
  7578. tg3_init_bufmgr_config(tp);
  7579. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  7580. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  7581. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  7582. dev->open = tg3_open;
  7583. dev->stop = tg3_close;
  7584. dev->get_stats = tg3_get_stats;
  7585. dev->set_multicast_list = tg3_set_rx_mode;
  7586. dev->set_mac_address = tg3_set_mac_addr;
  7587. dev->do_ioctl = tg3_ioctl;
  7588. dev->tx_timeout = tg3_tx_timeout;
  7589. dev->poll = tg3_poll;
  7590. dev->ethtool_ops = &tg3_ethtool_ops;
  7591. dev->weight = 64;
  7592. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  7593. dev->change_mtu = tg3_change_mtu;
  7594. dev->irq = pdev->irq;
  7595. #ifdef CONFIG_NET_POLL_CONTROLLER
  7596. dev->poll_controller = tg3_poll_controller;
  7597. #endif
  7598. err = tg3_get_invariants(tp);
  7599. if (err) {
  7600. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  7601. "aborting.\n");
  7602. goto err_out_iounmap;
  7603. }
  7604. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7605. tp->bufmgr_config.mbuf_read_dma_low_water =
  7606. DEFAULT_MB_RDMA_LOW_WATER_5705;
  7607. tp->bufmgr_config.mbuf_mac_rx_low_water =
  7608. DEFAULT_MB_MACRX_LOW_WATER_5705;
  7609. tp->bufmgr_config.mbuf_high_water =
  7610. DEFAULT_MB_HIGH_WATER_5705;
  7611. }
  7612. #if TG3_TSO_SUPPORT != 0
  7613. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  7614. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7615. }
  7616. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  7618. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  7619. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  7620. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  7621. } else {
  7622. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  7623. }
  7624. /* TSO is off by default, user can enable using ethtool. */
  7625. #if 0
  7626. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)
  7627. dev->features |= NETIF_F_TSO;
  7628. #endif
  7629. #endif
  7630. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  7631. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  7632. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  7633. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  7634. tp->rx_pending = 63;
  7635. }
  7636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7637. tp->pdev_peer = tg3_find_5704_peer(tp);
  7638. err = tg3_get_device_address(tp);
  7639. if (err) {
  7640. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  7641. "aborting.\n");
  7642. goto err_out_iounmap;
  7643. }
  7644. /*
  7645. * Reset chip in case UNDI or EFI driver did not shutdown
  7646. * DMA self test will enable WDMAC and we'll see (spurious)
  7647. * pending DMA on the PCI bus at that point.
  7648. */
  7649. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  7650. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7651. pci_save_state(tp->pdev);
  7652. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  7653. tg3_halt(tp);
  7654. }
  7655. err = tg3_test_dma(tp);
  7656. if (err) {
  7657. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  7658. goto err_out_iounmap;
  7659. }
  7660. /* Tigon3 can do ipv4 only... and some chips have buggy
  7661. * checksumming.
  7662. */
  7663. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  7664. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  7665. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7666. } else
  7667. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7668. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  7669. dev->features &= ~NETIF_F_HIGHDMA;
  7670. /* flow control autonegotiation is default behavior */
  7671. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7672. err = register_netdev(dev);
  7673. if (err) {
  7674. printk(KERN_ERR PFX "Cannot register net device, "
  7675. "aborting.\n");
  7676. goto err_out_iounmap;
  7677. }
  7678. pci_set_drvdata(pdev, dev);
  7679. /* Now that we have fully setup the chip, save away a snapshot
  7680. * of the PCI config space. We need to restore this after
  7681. * GRC_MISC_CFG core clock resets and some resume events.
  7682. */
  7683. pci_save_state(tp->pdev);
  7684. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (PCI%s:%s:%s) %sBaseT Ethernet ",
  7685. dev->name,
  7686. tp->board_part_number,
  7687. tp->pci_chip_rev_id,
  7688. tg3_phy_string(tp),
  7689. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "X" : ""),
  7690. ((tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED) ?
  7691. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "133MHz" : "66MHz") :
  7692. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ? "100MHz" : "33MHz")),
  7693. ((tp->tg3_flags & TG3_FLAG_PCI_32BIT) ? "32-bit" : "64-bit"),
  7694. (tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100" : "10/100/1000");
  7695. for (i = 0; i < 6; i++)
  7696. printk("%2.2x%c", dev->dev_addr[i],
  7697. i == 5 ? '\n' : ':');
  7698. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  7699. "MIirq[%d] ASF[%d] Split[%d] WireSpeed[%d] "
  7700. "TSOcap[%d] \n",
  7701. dev->name,
  7702. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  7703. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  7704. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  7705. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  7706. (tp->tg3_flags & TG3_FLAG_SPLIT_MODE) != 0,
  7707. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  7708. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  7709. return 0;
  7710. err_out_iounmap:
  7711. iounmap(tp->regs);
  7712. err_out_free_dev:
  7713. free_netdev(dev);
  7714. err_out_free_res:
  7715. pci_release_regions(pdev);
  7716. err_out_disable_pdev:
  7717. pci_disable_device(pdev);
  7718. pci_set_drvdata(pdev, NULL);
  7719. return err;
  7720. }
  7721. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  7722. {
  7723. struct net_device *dev = pci_get_drvdata(pdev);
  7724. if (dev) {
  7725. struct tg3 *tp = netdev_priv(dev);
  7726. unregister_netdev(dev);
  7727. iounmap(tp->regs);
  7728. free_netdev(dev);
  7729. pci_release_regions(pdev);
  7730. pci_disable_device(pdev);
  7731. pci_set_drvdata(pdev, NULL);
  7732. }
  7733. }
  7734. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  7735. {
  7736. struct net_device *dev = pci_get_drvdata(pdev);
  7737. struct tg3 *tp = netdev_priv(dev);
  7738. int err;
  7739. if (!netif_running(dev))
  7740. return 0;
  7741. tg3_netif_stop(tp);
  7742. del_timer_sync(&tp->timer);
  7743. spin_lock_irq(&tp->lock);
  7744. spin_lock(&tp->tx_lock);
  7745. tg3_disable_ints(tp);
  7746. spin_unlock(&tp->tx_lock);
  7747. spin_unlock_irq(&tp->lock);
  7748. netif_device_detach(dev);
  7749. spin_lock_irq(&tp->lock);
  7750. spin_lock(&tp->tx_lock);
  7751. tg3_halt(tp);
  7752. spin_unlock(&tp->tx_lock);
  7753. spin_unlock_irq(&tp->lock);
  7754. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  7755. if (err) {
  7756. spin_lock_irq(&tp->lock);
  7757. spin_lock(&tp->tx_lock);
  7758. tg3_init_hw(tp);
  7759. tp->timer.expires = jiffies + tp->timer_offset;
  7760. add_timer(&tp->timer);
  7761. netif_device_attach(dev);
  7762. tg3_netif_start(tp);
  7763. spin_unlock(&tp->tx_lock);
  7764. spin_unlock_irq(&tp->lock);
  7765. }
  7766. return err;
  7767. }
  7768. static int tg3_resume(struct pci_dev *pdev)
  7769. {
  7770. struct net_device *dev = pci_get_drvdata(pdev);
  7771. struct tg3 *tp = netdev_priv(dev);
  7772. int err;
  7773. if (!netif_running(dev))
  7774. return 0;
  7775. pci_restore_state(tp->pdev);
  7776. err = tg3_set_power_state(tp, 0);
  7777. if (err)
  7778. return err;
  7779. netif_device_attach(dev);
  7780. spin_lock_irq(&tp->lock);
  7781. spin_lock(&tp->tx_lock);
  7782. tg3_init_hw(tp);
  7783. tp->timer.expires = jiffies + tp->timer_offset;
  7784. add_timer(&tp->timer);
  7785. tg3_enable_ints(tp);
  7786. tg3_netif_start(tp);
  7787. spin_unlock(&tp->tx_lock);
  7788. spin_unlock_irq(&tp->lock);
  7789. return 0;
  7790. }
  7791. static struct pci_driver tg3_driver = {
  7792. .name = DRV_MODULE_NAME,
  7793. .id_table = tg3_pci_tbl,
  7794. .probe = tg3_init_one,
  7795. .remove = __devexit_p(tg3_remove_one),
  7796. .suspend = tg3_suspend,
  7797. .resume = tg3_resume
  7798. };
  7799. static int __init tg3_init(void)
  7800. {
  7801. return pci_module_init(&tg3_driver);
  7802. }
  7803. static void __exit tg3_cleanup(void)
  7804. {
  7805. pci_unregister_driver(&tg3_driver);
  7806. }
  7807. module_init(tg3_init);
  7808. module_exit(tg3_cleanup);