wm8915.c 88 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952
  1. /*
  2. * wm8915.c - WM8915 audio codec interface
  3. *
  4. * Copyright 2011 Wolfson Microelectronics PLC.
  5. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/init.h>
  15. #include <linux/completion.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/gpio.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regulator/consumer.h>
  22. #include <linux/slab.h>
  23. #include <linux/workqueue.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <sound/wm8915.h>
  33. #include "wm8915.h"
  34. #define WM8915_AIFS 2
  35. #define HPOUT1L 1
  36. #define HPOUT1R 2
  37. #define HPOUT2L 4
  38. #define HPOUT2R 8
  39. #define WM8915_NUM_SUPPLIES 4
  40. static const char *wm8915_supply_names[WM8915_NUM_SUPPLIES] = {
  41. "DBVDD",
  42. "AVDD1",
  43. "AVDD2",
  44. "CPVDD",
  45. };
  46. struct wm8915_priv {
  47. struct snd_soc_codec *codec;
  48. int ldo1ena;
  49. int sysclk;
  50. int fll_src;
  51. int fll_fref;
  52. int fll_fout;
  53. struct completion fll_lock;
  54. u16 dcs_pending;
  55. struct completion dcs_done;
  56. u16 hpout_ena;
  57. u16 hpout_pending;
  58. struct regulator_bulk_data supplies[WM8915_NUM_SUPPLIES];
  59. struct notifier_block disable_nb[WM8915_NUM_SUPPLIES];
  60. struct wm8915_pdata pdata;
  61. int rx_rate[WM8915_AIFS];
  62. /* Platform dependant ReTune mobile configuration */
  63. int num_retune_mobile_texts;
  64. const char **retune_mobile_texts;
  65. int retune_mobile_cfg[2];
  66. struct soc_enum retune_mobile_enum;
  67. struct snd_soc_jack *jack;
  68. bool detecting;
  69. bool jack_mic;
  70. wm8915_polarity_fn polarity_cb;
  71. #ifdef CONFIG_GPIOLIB
  72. struct gpio_chip gpio_chip;
  73. #endif
  74. };
  75. /* We can't use the same notifier block for more than one supply and
  76. * there's no way I can see to get from a callback to the caller
  77. * except container_of().
  78. */
  79. #define WM8915_REGULATOR_EVENT(n) \
  80. static int wm8915_regulator_event_##n(struct notifier_block *nb, \
  81. unsigned long event, void *data) \
  82. { \
  83. struct wm8915_priv *wm8915 = container_of(nb, struct wm8915_priv, \
  84. disable_nb[n]); \
  85. if (event & REGULATOR_EVENT_DISABLE) { \
  86. wm8915->codec->cache_sync = 1; \
  87. } \
  88. return 0; \
  89. }
  90. WM8915_REGULATOR_EVENT(0)
  91. WM8915_REGULATOR_EVENT(1)
  92. WM8915_REGULATOR_EVENT(2)
  93. WM8915_REGULATOR_EVENT(3)
  94. static const u16 wm8915_reg[WM8915_MAX_REGISTER] = {
  95. [WM8915_SOFTWARE_RESET] = 0x8915,
  96. [WM8915_POWER_MANAGEMENT_7] = 0x10,
  97. [WM8915_DAC1_HPOUT1_VOLUME] = 0x88,
  98. [WM8915_DAC2_HPOUT2_VOLUME] = 0x88,
  99. [WM8915_DAC1_LEFT_VOLUME] = 0x2c0,
  100. [WM8915_DAC1_RIGHT_VOLUME] = 0x2c0,
  101. [WM8915_DAC2_LEFT_VOLUME] = 0x2c0,
  102. [WM8915_DAC2_RIGHT_VOLUME] = 0x2c0,
  103. [WM8915_OUTPUT1_LEFT_VOLUME] = 0x80,
  104. [WM8915_OUTPUT1_RIGHT_VOLUME] = 0x80,
  105. [WM8915_OUTPUT2_LEFT_VOLUME] = 0x80,
  106. [WM8915_OUTPUT2_RIGHT_VOLUME] = 0x80,
  107. [WM8915_MICBIAS_1] = 0x39,
  108. [WM8915_MICBIAS_2] = 0x39,
  109. [WM8915_LDO_1] = 0x3,
  110. [WM8915_LDO_2] = 0x13,
  111. [WM8915_ACCESSORY_DETECT_MODE_1] = 0x4,
  112. [WM8915_HEADPHONE_DETECT_1] = 0x20,
  113. [WM8915_MIC_DETECT_1] = 0x7600,
  114. [WM8915_MIC_DETECT_2] = 0xbf,
  115. [WM8915_CHARGE_PUMP_1] = 0x1f25,
  116. [WM8915_CHARGE_PUMP_2] = 0xab19,
  117. [WM8915_DC_SERVO_5] = 0x2a2a,
  118. [WM8915_CONTROL_INTERFACE_1] = 0x8004,
  119. [WM8915_CLOCKING_1] = 0x10,
  120. [WM8915_AIF_RATE] = 0x83,
  121. [WM8915_FLL_CONTROL_4] = 0x5dc0,
  122. [WM8915_FLL_CONTROL_5] = 0xc84,
  123. [WM8915_FLL_EFS_2] = 0x2,
  124. [WM8915_AIF1_TX_LRCLK_1] = 0x80,
  125. [WM8915_AIF1_TX_LRCLK_2] = 0x8,
  126. [WM8915_AIF1_RX_LRCLK_1] = 0x80,
  127. [WM8915_AIF1TX_DATA_CONFIGURATION_1] = 0x1818,
  128. [WM8915_AIF1RX_DATA_CONFIGURATION] = 0x1818,
  129. [WM8915_AIF1TX_TEST] = 0x7,
  130. [WM8915_AIF2_TX_LRCLK_1] = 0x80,
  131. [WM8915_AIF2_TX_LRCLK_2] = 0x8,
  132. [WM8915_AIF2_RX_LRCLK_1] = 0x80,
  133. [WM8915_AIF2TX_DATA_CONFIGURATION_1] = 0x1818,
  134. [WM8915_AIF2RX_DATA_CONFIGURATION] = 0x1818,
  135. [WM8915_AIF2TX_TEST] = 0x1,
  136. [WM8915_DSP1_TX_LEFT_VOLUME] = 0xc0,
  137. [WM8915_DSP1_TX_RIGHT_VOLUME] = 0xc0,
  138. [WM8915_DSP1_RX_LEFT_VOLUME] = 0xc0,
  139. [WM8915_DSP1_RX_RIGHT_VOLUME] = 0xc0,
  140. [WM8915_DSP1_TX_FILTERS] = 0x2000,
  141. [WM8915_DSP1_RX_FILTERS_1] = 0x200,
  142. [WM8915_DSP1_RX_FILTERS_2] = 0x10,
  143. [WM8915_DSP1_DRC_1] = 0x98,
  144. [WM8915_DSP1_DRC_2] = 0x845,
  145. [WM8915_DSP1_RX_EQ_GAINS_1] = 0x6318,
  146. [WM8915_DSP1_RX_EQ_GAINS_2] = 0x6300,
  147. [WM8915_DSP1_RX_EQ_BAND_1_A] = 0xfca,
  148. [WM8915_DSP1_RX_EQ_BAND_1_B] = 0x400,
  149. [WM8915_DSP1_RX_EQ_BAND_1_PG] = 0xd8,
  150. [WM8915_DSP1_RX_EQ_BAND_2_A] = 0x1eb5,
  151. [WM8915_DSP1_RX_EQ_BAND_2_B] = 0xf145,
  152. [WM8915_DSP1_RX_EQ_BAND_2_C] = 0xb75,
  153. [WM8915_DSP1_RX_EQ_BAND_2_PG] = 0x1c5,
  154. [WM8915_DSP1_RX_EQ_BAND_3_A] = 0x1c58,
  155. [WM8915_DSP1_RX_EQ_BAND_3_B] = 0xf373,
  156. [WM8915_DSP1_RX_EQ_BAND_3_C] = 0xa54,
  157. [WM8915_DSP1_RX_EQ_BAND_3_PG] = 0x558,
  158. [WM8915_DSP1_RX_EQ_BAND_4_A] = 0x168e,
  159. [WM8915_DSP1_RX_EQ_BAND_4_B] = 0xf829,
  160. [WM8915_DSP1_RX_EQ_BAND_4_C] = 0x7ad,
  161. [WM8915_DSP1_RX_EQ_BAND_4_PG] = 0x1103,
  162. [WM8915_DSP1_RX_EQ_BAND_5_A] = 0x564,
  163. [WM8915_DSP1_RX_EQ_BAND_5_B] = 0x559,
  164. [WM8915_DSP1_RX_EQ_BAND_5_PG] = 0x4000,
  165. [WM8915_DSP2_TX_LEFT_VOLUME] = 0xc0,
  166. [WM8915_DSP2_TX_RIGHT_VOLUME] = 0xc0,
  167. [WM8915_DSP2_RX_LEFT_VOLUME] = 0xc0,
  168. [WM8915_DSP2_RX_RIGHT_VOLUME] = 0xc0,
  169. [WM8915_DSP2_TX_FILTERS] = 0x2000,
  170. [WM8915_DSP2_RX_FILTERS_1] = 0x200,
  171. [WM8915_DSP2_RX_FILTERS_2] = 0x10,
  172. [WM8915_DSP2_DRC_1] = 0x98,
  173. [WM8915_DSP2_DRC_2] = 0x845,
  174. [WM8915_DSP2_RX_EQ_GAINS_1] = 0x6318,
  175. [WM8915_DSP2_RX_EQ_GAINS_2] = 0x6300,
  176. [WM8915_DSP2_RX_EQ_BAND_1_A] = 0xfca,
  177. [WM8915_DSP2_RX_EQ_BAND_1_B] = 0x400,
  178. [WM8915_DSP2_RX_EQ_BAND_1_PG] = 0xd8,
  179. [WM8915_DSP2_RX_EQ_BAND_2_A] = 0x1eb5,
  180. [WM8915_DSP2_RX_EQ_BAND_2_B] = 0xf145,
  181. [WM8915_DSP2_RX_EQ_BAND_2_C] = 0xb75,
  182. [WM8915_DSP2_RX_EQ_BAND_2_PG] = 0x1c5,
  183. [WM8915_DSP2_RX_EQ_BAND_3_A] = 0x1c58,
  184. [WM8915_DSP2_RX_EQ_BAND_3_B] = 0xf373,
  185. [WM8915_DSP2_RX_EQ_BAND_3_C] = 0xa54,
  186. [WM8915_DSP2_RX_EQ_BAND_3_PG] = 0x558,
  187. [WM8915_DSP2_RX_EQ_BAND_4_A] = 0x168e,
  188. [WM8915_DSP2_RX_EQ_BAND_4_B] = 0xf829,
  189. [WM8915_DSP2_RX_EQ_BAND_4_C] = 0x7ad,
  190. [WM8915_DSP2_RX_EQ_BAND_4_PG] = 0x1103,
  191. [WM8915_DSP2_RX_EQ_BAND_5_A] = 0x564,
  192. [WM8915_DSP2_RX_EQ_BAND_5_B] = 0x559,
  193. [WM8915_DSP2_RX_EQ_BAND_5_PG] = 0x4000,
  194. [WM8915_OVERSAMPLING] = 0xd,
  195. [WM8915_SIDETONE] = 0x1040,
  196. [WM8915_GPIO_1] = 0xa101,
  197. [WM8915_GPIO_2] = 0xa101,
  198. [WM8915_GPIO_3] = 0xa101,
  199. [WM8915_GPIO_4] = 0xa101,
  200. [WM8915_GPIO_5] = 0xa101,
  201. [WM8915_PULL_CONTROL_2] = 0x140,
  202. [WM8915_INTERRUPT_STATUS_1_MASK] = 0x1f,
  203. [WM8915_INTERRUPT_STATUS_2_MASK] = 0x1ecf,
  204. [WM8915_RIGHT_PDM_SPEAKER] = 0x1,
  205. [WM8915_PDM_SPEAKER_MUTE_SEQUENCE] = 0x69,
  206. [WM8915_PDM_SPEAKER_VOLUME] = 0x66,
  207. [WM8915_WRITE_SEQUENCER_0] = 0x1,
  208. [WM8915_WRITE_SEQUENCER_1] = 0x1,
  209. [WM8915_WRITE_SEQUENCER_3] = 0x6,
  210. [WM8915_WRITE_SEQUENCER_4] = 0x40,
  211. [WM8915_WRITE_SEQUENCER_5] = 0x1,
  212. [WM8915_WRITE_SEQUENCER_6] = 0xf,
  213. [WM8915_WRITE_SEQUENCER_7] = 0x6,
  214. [WM8915_WRITE_SEQUENCER_8] = 0x1,
  215. [WM8915_WRITE_SEQUENCER_9] = 0x3,
  216. [WM8915_WRITE_SEQUENCER_10] = 0x104,
  217. [WM8915_WRITE_SEQUENCER_12] = 0x60,
  218. [WM8915_WRITE_SEQUENCER_13] = 0x11,
  219. [WM8915_WRITE_SEQUENCER_14] = 0x401,
  220. [WM8915_WRITE_SEQUENCER_16] = 0x50,
  221. [WM8915_WRITE_SEQUENCER_17] = 0x3,
  222. [WM8915_WRITE_SEQUENCER_18] = 0x100,
  223. [WM8915_WRITE_SEQUENCER_20] = 0x51,
  224. [WM8915_WRITE_SEQUENCER_21] = 0x3,
  225. [WM8915_WRITE_SEQUENCER_22] = 0x104,
  226. [WM8915_WRITE_SEQUENCER_23] = 0xa,
  227. [WM8915_WRITE_SEQUENCER_24] = 0x60,
  228. [WM8915_WRITE_SEQUENCER_25] = 0x3b,
  229. [WM8915_WRITE_SEQUENCER_26] = 0x502,
  230. [WM8915_WRITE_SEQUENCER_27] = 0x100,
  231. [WM8915_WRITE_SEQUENCER_28] = 0x2fff,
  232. [WM8915_WRITE_SEQUENCER_32] = 0x2fff,
  233. [WM8915_WRITE_SEQUENCER_36] = 0x2fff,
  234. [WM8915_WRITE_SEQUENCER_40] = 0x2fff,
  235. [WM8915_WRITE_SEQUENCER_44] = 0x2fff,
  236. [WM8915_WRITE_SEQUENCER_48] = 0x2fff,
  237. [WM8915_WRITE_SEQUENCER_52] = 0x2fff,
  238. [WM8915_WRITE_SEQUENCER_56] = 0x2fff,
  239. [WM8915_WRITE_SEQUENCER_60] = 0x2fff,
  240. [WM8915_WRITE_SEQUENCER_64] = 0x1,
  241. [WM8915_WRITE_SEQUENCER_65] = 0x1,
  242. [WM8915_WRITE_SEQUENCER_67] = 0x6,
  243. [WM8915_WRITE_SEQUENCER_68] = 0x40,
  244. [WM8915_WRITE_SEQUENCER_69] = 0x1,
  245. [WM8915_WRITE_SEQUENCER_70] = 0xf,
  246. [WM8915_WRITE_SEQUENCER_71] = 0x6,
  247. [WM8915_WRITE_SEQUENCER_72] = 0x1,
  248. [WM8915_WRITE_SEQUENCER_73] = 0x3,
  249. [WM8915_WRITE_SEQUENCER_74] = 0x104,
  250. [WM8915_WRITE_SEQUENCER_76] = 0x60,
  251. [WM8915_WRITE_SEQUENCER_77] = 0x11,
  252. [WM8915_WRITE_SEQUENCER_78] = 0x401,
  253. [WM8915_WRITE_SEQUENCER_80] = 0x50,
  254. [WM8915_WRITE_SEQUENCER_81] = 0x3,
  255. [WM8915_WRITE_SEQUENCER_82] = 0x100,
  256. [WM8915_WRITE_SEQUENCER_84] = 0x60,
  257. [WM8915_WRITE_SEQUENCER_85] = 0x3b,
  258. [WM8915_WRITE_SEQUENCER_86] = 0x502,
  259. [WM8915_WRITE_SEQUENCER_87] = 0x100,
  260. [WM8915_WRITE_SEQUENCER_88] = 0x2fff,
  261. [WM8915_WRITE_SEQUENCER_92] = 0x2fff,
  262. [WM8915_WRITE_SEQUENCER_96] = 0x2fff,
  263. [WM8915_WRITE_SEQUENCER_100] = 0x2fff,
  264. [WM8915_WRITE_SEQUENCER_104] = 0x2fff,
  265. [WM8915_WRITE_SEQUENCER_108] = 0x2fff,
  266. [WM8915_WRITE_SEQUENCER_112] = 0x2fff,
  267. [WM8915_WRITE_SEQUENCER_116] = 0x2fff,
  268. [WM8915_WRITE_SEQUENCER_120] = 0x2fff,
  269. [WM8915_WRITE_SEQUENCER_124] = 0x2fff,
  270. [WM8915_WRITE_SEQUENCER_128] = 0x1,
  271. [WM8915_WRITE_SEQUENCER_129] = 0x1,
  272. [WM8915_WRITE_SEQUENCER_131] = 0x6,
  273. [WM8915_WRITE_SEQUENCER_132] = 0x40,
  274. [WM8915_WRITE_SEQUENCER_133] = 0x1,
  275. [WM8915_WRITE_SEQUENCER_134] = 0xf,
  276. [WM8915_WRITE_SEQUENCER_135] = 0x6,
  277. [WM8915_WRITE_SEQUENCER_136] = 0x1,
  278. [WM8915_WRITE_SEQUENCER_137] = 0x3,
  279. [WM8915_WRITE_SEQUENCER_138] = 0x106,
  280. [WM8915_WRITE_SEQUENCER_140] = 0x61,
  281. [WM8915_WRITE_SEQUENCER_141] = 0x11,
  282. [WM8915_WRITE_SEQUENCER_142] = 0x401,
  283. [WM8915_WRITE_SEQUENCER_144] = 0x50,
  284. [WM8915_WRITE_SEQUENCER_145] = 0x3,
  285. [WM8915_WRITE_SEQUENCER_146] = 0x102,
  286. [WM8915_WRITE_SEQUENCER_148] = 0x51,
  287. [WM8915_WRITE_SEQUENCER_149] = 0x3,
  288. [WM8915_WRITE_SEQUENCER_150] = 0x106,
  289. [WM8915_WRITE_SEQUENCER_151] = 0xa,
  290. [WM8915_WRITE_SEQUENCER_152] = 0x61,
  291. [WM8915_WRITE_SEQUENCER_153] = 0x3b,
  292. [WM8915_WRITE_SEQUENCER_154] = 0x502,
  293. [WM8915_WRITE_SEQUENCER_155] = 0x100,
  294. [WM8915_WRITE_SEQUENCER_156] = 0x2fff,
  295. [WM8915_WRITE_SEQUENCER_160] = 0x2fff,
  296. [WM8915_WRITE_SEQUENCER_164] = 0x2fff,
  297. [WM8915_WRITE_SEQUENCER_168] = 0x2fff,
  298. [WM8915_WRITE_SEQUENCER_172] = 0x2fff,
  299. [WM8915_WRITE_SEQUENCER_176] = 0x2fff,
  300. [WM8915_WRITE_SEQUENCER_180] = 0x2fff,
  301. [WM8915_WRITE_SEQUENCER_184] = 0x2fff,
  302. [WM8915_WRITE_SEQUENCER_188] = 0x2fff,
  303. [WM8915_WRITE_SEQUENCER_192] = 0x1,
  304. [WM8915_WRITE_SEQUENCER_193] = 0x1,
  305. [WM8915_WRITE_SEQUENCER_195] = 0x6,
  306. [WM8915_WRITE_SEQUENCER_196] = 0x40,
  307. [WM8915_WRITE_SEQUENCER_197] = 0x1,
  308. [WM8915_WRITE_SEQUENCER_198] = 0xf,
  309. [WM8915_WRITE_SEQUENCER_199] = 0x6,
  310. [WM8915_WRITE_SEQUENCER_200] = 0x1,
  311. [WM8915_WRITE_SEQUENCER_201] = 0x3,
  312. [WM8915_WRITE_SEQUENCER_202] = 0x106,
  313. [WM8915_WRITE_SEQUENCER_204] = 0x61,
  314. [WM8915_WRITE_SEQUENCER_205] = 0x11,
  315. [WM8915_WRITE_SEQUENCER_206] = 0x401,
  316. [WM8915_WRITE_SEQUENCER_208] = 0x50,
  317. [WM8915_WRITE_SEQUENCER_209] = 0x3,
  318. [WM8915_WRITE_SEQUENCER_210] = 0x102,
  319. [WM8915_WRITE_SEQUENCER_212] = 0x61,
  320. [WM8915_WRITE_SEQUENCER_213] = 0x3b,
  321. [WM8915_WRITE_SEQUENCER_214] = 0x502,
  322. [WM8915_WRITE_SEQUENCER_215] = 0x100,
  323. [WM8915_WRITE_SEQUENCER_216] = 0x2fff,
  324. [WM8915_WRITE_SEQUENCER_220] = 0x2fff,
  325. [WM8915_WRITE_SEQUENCER_224] = 0x2fff,
  326. [WM8915_WRITE_SEQUENCER_228] = 0x2fff,
  327. [WM8915_WRITE_SEQUENCER_232] = 0x2fff,
  328. [WM8915_WRITE_SEQUENCER_236] = 0x2fff,
  329. [WM8915_WRITE_SEQUENCER_240] = 0x2fff,
  330. [WM8915_WRITE_SEQUENCER_244] = 0x2fff,
  331. [WM8915_WRITE_SEQUENCER_248] = 0x2fff,
  332. [WM8915_WRITE_SEQUENCER_252] = 0x2fff,
  333. [WM8915_WRITE_SEQUENCER_256] = 0x60,
  334. [WM8915_WRITE_SEQUENCER_258] = 0x601,
  335. [WM8915_WRITE_SEQUENCER_260] = 0x50,
  336. [WM8915_WRITE_SEQUENCER_262] = 0x100,
  337. [WM8915_WRITE_SEQUENCER_264] = 0x1,
  338. [WM8915_WRITE_SEQUENCER_266] = 0x104,
  339. [WM8915_WRITE_SEQUENCER_267] = 0x100,
  340. [WM8915_WRITE_SEQUENCER_268] = 0x2fff,
  341. [WM8915_WRITE_SEQUENCER_272] = 0x2fff,
  342. [WM8915_WRITE_SEQUENCER_276] = 0x2fff,
  343. [WM8915_WRITE_SEQUENCER_280] = 0x2fff,
  344. [WM8915_WRITE_SEQUENCER_284] = 0x2fff,
  345. [WM8915_WRITE_SEQUENCER_288] = 0x2fff,
  346. [WM8915_WRITE_SEQUENCER_292] = 0x2fff,
  347. [WM8915_WRITE_SEQUENCER_296] = 0x2fff,
  348. [WM8915_WRITE_SEQUENCER_300] = 0x2fff,
  349. [WM8915_WRITE_SEQUENCER_304] = 0x2fff,
  350. [WM8915_WRITE_SEQUENCER_308] = 0x2fff,
  351. [WM8915_WRITE_SEQUENCER_312] = 0x2fff,
  352. [WM8915_WRITE_SEQUENCER_316] = 0x2fff,
  353. [WM8915_WRITE_SEQUENCER_320] = 0x61,
  354. [WM8915_WRITE_SEQUENCER_322] = 0x601,
  355. [WM8915_WRITE_SEQUENCER_324] = 0x50,
  356. [WM8915_WRITE_SEQUENCER_326] = 0x102,
  357. [WM8915_WRITE_SEQUENCER_328] = 0x1,
  358. [WM8915_WRITE_SEQUENCER_330] = 0x106,
  359. [WM8915_WRITE_SEQUENCER_331] = 0x100,
  360. [WM8915_WRITE_SEQUENCER_332] = 0x2fff,
  361. [WM8915_WRITE_SEQUENCER_336] = 0x2fff,
  362. [WM8915_WRITE_SEQUENCER_340] = 0x2fff,
  363. [WM8915_WRITE_SEQUENCER_344] = 0x2fff,
  364. [WM8915_WRITE_SEQUENCER_348] = 0x2fff,
  365. [WM8915_WRITE_SEQUENCER_352] = 0x2fff,
  366. [WM8915_WRITE_SEQUENCER_356] = 0x2fff,
  367. [WM8915_WRITE_SEQUENCER_360] = 0x2fff,
  368. [WM8915_WRITE_SEQUENCER_364] = 0x2fff,
  369. [WM8915_WRITE_SEQUENCER_368] = 0x2fff,
  370. [WM8915_WRITE_SEQUENCER_372] = 0x2fff,
  371. [WM8915_WRITE_SEQUENCER_376] = 0x2fff,
  372. [WM8915_WRITE_SEQUENCER_380] = 0x2fff,
  373. [WM8915_WRITE_SEQUENCER_384] = 0x60,
  374. [WM8915_WRITE_SEQUENCER_386] = 0x601,
  375. [WM8915_WRITE_SEQUENCER_388] = 0x61,
  376. [WM8915_WRITE_SEQUENCER_390] = 0x601,
  377. [WM8915_WRITE_SEQUENCER_392] = 0x50,
  378. [WM8915_WRITE_SEQUENCER_394] = 0x300,
  379. [WM8915_WRITE_SEQUENCER_396] = 0x1,
  380. [WM8915_WRITE_SEQUENCER_398] = 0x304,
  381. [WM8915_WRITE_SEQUENCER_400] = 0x40,
  382. [WM8915_WRITE_SEQUENCER_402] = 0xf,
  383. [WM8915_WRITE_SEQUENCER_404] = 0x1,
  384. [WM8915_WRITE_SEQUENCER_407] = 0x100,
  385. };
  386. static const DECLARE_TLV_DB_SCALE(inpga_tlv, 0, 100, 0);
  387. static const DECLARE_TLV_DB_SCALE(sidetone_tlv, -3600, 150, 0);
  388. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  389. static const DECLARE_TLV_DB_SCALE(out_digital_tlv, -1200, 150, 0);
  390. static const DECLARE_TLV_DB_SCALE(out_tlv, -900, 75, 0);
  391. static const DECLARE_TLV_DB_SCALE(spk_tlv, -900, 150, 0);
  392. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  393. static const char *sidetone_hpf_text[] = {
  394. "2.9kHz", "1.5kHz", "735Hz", "403Hz", "196Hz", "98Hz", "49Hz"
  395. };
  396. static const struct soc_enum sidetone_hpf =
  397. SOC_ENUM_SINGLE(WM8915_SIDETONE, 7, 6, sidetone_hpf_text);
  398. static const char *hpf_mode_text[] = {
  399. "HiFi", "Custom", "Voice"
  400. };
  401. static const struct soc_enum dsp1tx_hpf_mode =
  402. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 3, 3, hpf_mode_text);
  403. static const struct soc_enum dsp2tx_hpf_mode =
  404. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 3, 3, hpf_mode_text);
  405. static const char *hpf_cutoff_text[] = {
  406. "50Hz", "75Hz", "100Hz", "150Hz", "200Hz", "300Hz", "400Hz"
  407. };
  408. static const struct soc_enum dsp1tx_hpf_cutoff =
  409. SOC_ENUM_SINGLE(WM8915_DSP1_TX_FILTERS, 0, 7, hpf_cutoff_text);
  410. static const struct soc_enum dsp2tx_hpf_cutoff =
  411. SOC_ENUM_SINGLE(WM8915_DSP2_TX_FILTERS, 0, 7, hpf_cutoff_text);
  412. static void wm8915_set_retune_mobile(struct snd_soc_codec *codec, int block)
  413. {
  414. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  415. struct wm8915_pdata *pdata = &wm8915->pdata;
  416. int base, best, best_val, save, i, cfg, iface;
  417. if (!wm8915->num_retune_mobile_texts)
  418. return;
  419. switch (block) {
  420. case 0:
  421. base = WM8915_DSP1_RX_EQ_GAINS_1;
  422. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  423. WM8915_DSP1RX_SRC)
  424. iface = 1;
  425. else
  426. iface = 0;
  427. break;
  428. case 1:
  429. base = WM8915_DSP1_RX_EQ_GAINS_2;
  430. if (snd_soc_read(codec, WM8915_POWER_MANAGEMENT_8) &
  431. WM8915_DSP2RX_SRC)
  432. iface = 1;
  433. else
  434. iface = 0;
  435. break;
  436. default:
  437. return;
  438. }
  439. /* Find the version of the currently selected configuration
  440. * with the nearest sample rate. */
  441. cfg = wm8915->retune_mobile_cfg[block];
  442. best = 0;
  443. best_val = INT_MAX;
  444. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  445. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  446. wm8915->retune_mobile_texts[cfg]) == 0 &&
  447. abs(pdata->retune_mobile_cfgs[i].rate
  448. - wm8915->rx_rate[iface]) < best_val) {
  449. best = i;
  450. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  451. - wm8915->rx_rate[iface]);
  452. }
  453. }
  454. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  455. block,
  456. pdata->retune_mobile_cfgs[best].name,
  457. pdata->retune_mobile_cfgs[best].rate,
  458. wm8915->rx_rate[iface]);
  459. /* The EQ will be disabled while reconfiguring it, remember the
  460. * current configuration.
  461. */
  462. save = snd_soc_read(codec, base);
  463. save &= WM8915_DSP1RX_EQ_ENA;
  464. for (i = 0; i < ARRAY_SIZE(pdata->retune_mobile_cfgs[best].regs); i++)
  465. snd_soc_update_bits(codec, base + i, 0xffff,
  466. pdata->retune_mobile_cfgs[best].regs[i]);
  467. snd_soc_update_bits(codec, base, WM8915_DSP1RX_EQ_ENA, save);
  468. }
  469. /* Icky as hell but saves code duplication */
  470. static int wm8915_get_retune_mobile_block(const char *name)
  471. {
  472. if (strcmp(name, "DSP1 EQ Mode") == 0)
  473. return 0;
  474. if (strcmp(name, "DSP2 EQ Mode") == 0)
  475. return 1;
  476. return -EINVAL;
  477. }
  478. static int wm8915_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  479. struct snd_ctl_elem_value *ucontrol)
  480. {
  481. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  482. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  483. struct wm8915_pdata *pdata = &wm8915->pdata;
  484. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  485. int value = ucontrol->value.integer.value[0];
  486. if (block < 0)
  487. return block;
  488. if (value >= pdata->num_retune_mobile_cfgs)
  489. return -EINVAL;
  490. wm8915->retune_mobile_cfg[block] = value;
  491. wm8915_set_retune_mobile(codec, block);
  492. return 0;
  493. }
  494. static int wm8915_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  495. struct snd_ctl_elem_value *ucontrol)
  496. {
  497. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  498. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  499. int block = wm8915_get_retune_mobile_block(kcontrol->id.name);
  500. ucontrol->value.enumerated.item[0] = wm8915->retune_mobile_cfg[block];
  501. return 0;
  502. }
  503. static const struct snd_kcontrol_new wm8915_snd_controls[] = {
  504. SOC_DOUBLE_R_TLV("Capture Volume", WM8915_LEFT_LINE_INPUT_VOLUME,
  505. WM8915_RIGHT_LINE_INPUT_VOLUME, 0, 31, 0, inpga_tlv),
  506. SOC_DOUBLE_R("Capture ZC Switch", WM8915_LEFT_LINE_INPUT_VOLUME,
  507. WM8915_RIGHT_LINE_INPUT_VOLUME, 5, 1, 0),
  508. SOC_DOUBLE_TLV("DAC1 Sidetone Volume", WM8915_DAC1_MIXER_VOLUMES,
  509. 0, 5, 24, 0, sidetone_tlv),
  510. SOC_DOUBLE_TLV("DAC2 Sidetone Volume", WM8915_DAC2_MIXER_VOLUMES,
  511. 0, 5, 24, 0, sidetone_tlv),
  512. SOC_SINGLE("Sidetone LPF Switch", WM8915_SIDETONE, 12, 1, 0),
  513. SOC_ENUM("Sidetone HPF Cut-off", sidetone_hpf),
  514. SOC_SINGLE("Sidetone HPF Switch", WM8915_SIDETONE, 6, 1, 0),
  515. SOC_DOUBLE_R_TLV("DSP1 Capture Volume", WM8915_DSP1_TX_LEFT_VOLUME,
  516. WM8915_DSP1_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  517. SOC_DOUBLE_R_TLV("DSP2 Capture Volume", WM8915_DSP2_TX_LEFT_VOLUME,
  518. WM8915_DSP2_TX_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  519. SOC_SINGLE("DSP1 Capture Notch Filter Switch", WM8915_DSP1_TX_FILTERS,
  520. 13, 1, 0),
  521. SOC_DOUBLE("DSP1 Capture HPF Switch", WM8915_DSP1_TX_FILTERS, 12, 11, 1, 0),
  522. SOC_ENUM("DSP1 Capture HPF Mode", dsp1tx_hpf_mode),
  523. SOC_ENUM("DSP1 Capture HPF Cutoff", dsp1tx_hpf_cutoff),
  524. SOC_SINGLE("DSP2 Capture Notch Filter Switch", WM8915_DSP2_TX_FILTERS,
  525. 13, 1, 0),
  526. SOC_DOUBLE("DSP2 Capture HPF Switch", WM8915_DSP2_TX_FILTERS, 12, 11, 1, 0),
  527. SOC_ENUM("DSP2 Capture HPF Mode", dsp2tx_hpf_mode),
  528. SOC_ENUM("DSP2 Capture HPF Cutoff", dsp2tx_hpf_cutoff),
  529. SOC_DOUBLE_R_TLV("DSP1 Playback Volume", WM8915_DSP1_RX_LEFT_VOLUME,
  530. WM8915_DSP1_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  531. SOC_SINGLE("DSP1 Playback Switch", WM8915_DSP1_RX_FILTERS_1, 9, 1, 1),
  532. SOC_DOUBLE_R_TLV("DSP2 Playback Volume", WM8915_DSP2_RX_LEFT_VOLUME,
  533. WM8915_DSP2_RX_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  534. SOC_SINGLE("DSP2 Playback Switch", WM8915_DSP2_RX_FILTERS_1, 9, 1, 1),
  535. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8915_DAC1_LEFT_VOLUME,
  536. WM8915_DAC1_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  537. SOC_DOUBLE_R("DAC1 Switch", WM8915_DAC1_LEFT_VOLUME,
  538. WM8915_DAC1_RIGHT_VOLUME, 9, 1, 1),
  539. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8915_DAC2_LEFT_VOLUME,
  540. WM8915_DAC2_RIGHT_VOLUME, 1, 112, 0, digital_tlv),
  541. SOC_DOUBLE_R("DAC2 Switch", WM8915_DAC2_LEFT_VOLUME,
  542. WM8915_DAC2_RIGHT_VOLUME, 9, 1, 1),
  543. SOC_SINGLE("Speaker High Performance Switch", WM8915_OVERSAMPLING, 3, 1, 0),
  544. SOC_SINGLE("DMIC High Performance Switch", WM8915_OVERSAMPLING, 2, 1, 0),
  545. SOC_SINGLE("ADC High Performance Switch", WM8915_OVERSAMPLING, 1, 1, 0),
  546. SOC_SINGLE("DAC High Performance Switch", WM8915_OVERSAMPLING, 0, 1, 0),
  547. SOC_SINGLE("DAC Soft Mute Switch", WM8915_DAC_SOFTMUTE, 1, 1, 0),
  548. SOC_SINGLE("DAC Slow Soft Mute Switch", WM8915_DAC_SOFTMUTE, 0, 1, 0),
  549. SOC_DOUBLE_TLV("Digital Output 1 Volume", WM8915_DAC1_HPOUT1_VOLUME, 0, 4,
  550. 8, 0, out_digital_tlv),
  551. SOC_DOUBLE_TLV("Digital Output 2 Volume", WM8915_DAC2_HPOUT2_VOLUME, 0, 4,
  552. 8, 0, out_digital_tlv),
  553. SOC_DOUBLE_R_TLV("Output 1 Volume", WM8915_OUTPUT1_LEFT_VOLUME,
  554. WM8915_OUTPUT1_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  555. SOC_DOUBLE_R("Output 1 ZC Switch", WM8915_OUTPUT1_LEFT_VOLUME,
  556. WM8915_OUTPUT1_RIGHT_VOLUME, 7, 1, 0),
  557. SOC_DOUBLE_R_TLV("Output 2 Volume", WM8915_OUTPUT2_LEFT_VOLUME,
  558. WM8915_OUTPUT2_RIGHT_VOLUME, 0, 12, 0, out_tlv),
  559. SOC_DOUBLE_R("Output 2 ZC Switch", WM8915_OUTPUT2_LEFT_VOLUME,
  560. WM8915_OUTPUT2_RIGHT_VOLUME, 7, 1, 0),
  561. SOC_DOUBLE_TLV("Speaker Volume", WM8915_PDM_SPEAKER_VOLUME, 0, 4, 8, 0,
  562. spk_tlv),
  563. SOC_DOUBLE_R("Speaker Switch", WM8915_LEFT_PDM_SPEAKER,
  564. WM8915_RIGHT_PDM_SPEAKER, 3, 1, 1),
  565. SOC_DOUBLE_R("Speaker ZC Switch", WM8915_LEFT_PDM_SPEAKER,
  566. WM8915_RIGHT_PDM_SPEAKER, 2, 1, 0),
  567. SOC_SINGLE("DSP1 EQ Switch", WM8915_DSP1_RX_EQ_GAINS_1, 0, 1, 0),
  568. SOC_SINGLE("DSP2 EQ Switch", WM8915_DSP2_RX_EQ_GAINS_1, 0, 1, 0),
  569. };
  570. static const struct snd_kcontrol_new wm8915_eq_controls[] = {
  571. SOC_SINGLE_TLV("DSP1 EQ B1 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 11, 31, 0,
  572. eq_tlv),
  573. SOC_SINGLE_TLV("DSP1 EQ B2 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 6, 31, 0,
  574. eq_tlv),
  575. SOC_SINGLE_TLV("DSP1 EQ B3 Volume", WM8915_DSP1_RX_EQ_GAINS_1, 1, 31, 0,
  576. eq_tlv),
  577. SOC_SINGLE_TLV("DSP1 EQ B4 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 11, 31, 0,
  578. eq_tlv),
  579. SOC_SINGLE_TLV("DSP1 EQ B5 Volume", WM8915_DSP1_RX_EQ_GAINS_2, 6, 31, 0,
  580. eq_tlv),
  581. SOC_SINGLE_TLV("DSP2 EQ B1 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 11, 31, 0,
  582. eq_tlv),
  583. SOC_SINGLE_TLV("DSP2 EQ B2 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 6, 31, 0,
  584. eq_tlv),
  585. SOC_SINGLE_TLV("DSP2 EQ B3 Volume", WM8915_DSP2_RX_EQ_GAINS_1, 1, 31, 0,
  586. eq_tlv),
  587. SOC_SINGLE_TLV("DSP2 EQ B4 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 11, 31, 0,
  588. eq_tlv),
  589. SOC_SINGLE_TLV("DSP2 EQ B5 Volume", WM8915_DSP2_RX_EQ_GAINS_2, 6, 31, 0,
  590. eq_tlv),
  591. };
  592. static int cp_event(struct snd_soc_dapm_widget *w,
  593. struct snd_kcontrol *kcontrol, int event)
  594. {
  595. switch (event) {
  596. case SND_SOC_DAPM_POST_PMU:
  597. msleep(5);
  598. break;
  599. default:
  600. BUG();
  601. return -EINVAL;
  602. }
  603. return 0;
  604. }
  605. static int rmv_short_event(struct snd_soc_dapm_widget *w,
  606. struct snd_kcontrol *kcontrol, int event)
  607. {
  608. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  609. /* Record which outputs we enabled */
  610. switch (event) {
  611. case SND_SOC_DAPM_PRE_PMD:
  612. wm8915->hpout_pending &= ~w->shift;
  613. break;
  614. case SND_SOC_DAPM_PRE_PMU:
  615. wm8915->hpout_pending |= w->shift;
  616. break;
  617. default:
  618. BUG();
  619. return -EINVAL;
  620. }
  621. return 0;
  622. }
  623. static void wait_for_dc_servo(struct snd_soc_codec *codec, u16 mask)
  624. {
  625. struct i2c_client *i2c = to_i2c_client(codec->dev);
  626. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  627. int i, ret;
  628. unsigned long timeout = 200;
  629. snd_soc_write(codec, WM8915_DC_SERVO_2, mask);
  630. /* Use the interrupt if possible */
  631. do {
  632. if (i2c->irq) {
  633. timeout = wait_for_completion_timeout(&wm8915->dcs_done,
  634. msecs_to_jiffies(200));
  635. if (timeout == 0)
  636. dev_err(codec->dev, "DC servo timed out\n");
  637. } else {
  638. msleep(1);
  639. if (--i) {
  640. timeout = 0;
  641. break;
  642. }
  643. }
  644. ret = snd_soc_read(codec, WM8915_DC_SERVO_2);
  645. dev_dbg(codec->dev, "DC servo state: %x\n", ret);
  646. } while (ret & mask);
  647. if (timeout == 0)
  648. dev_err(codec->dev, "DC servo timed out for %x\n", mask);
  649. else
  650. dev_dbg(codec->dev, "DC servo complete for %x\n", mask);
  651. }
  652. static void wm8915_seq_notifier(struct snd_soc_dapm_context *dapm,
  653. enum snd_soc_dapm_type event, int subseq)
  654. {
  655. struct snd_soc_codec *codec = container_of(dapm,
  656. struct snd_soc_codec, dapm);
  657. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  658. u16 val, mask;
  659. /* Complete any pending DC servo starts */
  660. if (wm8915->dcs_pending) {
  661. dev_dbg(codec->dev, "Starting DC servo for %x\n",
  662. wm8915->dcs_pending);
  663. /* Trigger a startup sequence */
  664. wait_for_dc_servo(codec, wm8915->dcs_pending
  665. << WM8915_DCS_TRIG_STARTUP_0_SHIFT);
  666. wm8915->dcs_pending = 0;
  667. }
  668. if (wm8915->hpout_pending != wm8915->hpout_ena) {
  669. dev_dbg(codec->dev, "Applying RMV_SHORTs %x->%x\n",
  670. wm8915->hpout_ena, wm8915->hpout_pending);
  671. val = 0;
  672. mask = 0;
  673. if (wm8915->hpout_pending & HPOUT1L) {
  674. val |= WM8915_HPOUT1L_RMV_SHORT;
  675. mask |= WM8915_HPOUT1L_RMV_SHORT;
  676. } else {
  677. mask |= WM8915_HPOUT1L_RMV_SHORT |
  678. WM8915_HPOUT1L_OUTP |
  679. WM8915_HPOUT1L_DLY;
  680. }
  681. if (wm8915->hpout_pending & HPOUT1R) {
  682. val |= WM8915_HPOUT1R_RMV_SHORT;
  683. mask |= WM8915_HPOUT1R_RMV_SHORT;
  684. } else {
  685. mask |= WM8915_HPOUT1R_RMV_SHORT |
  686. WM8915_HPOUT1R_OUTP |
  687. WM8915_HPOUT1R_DLY;
  688. }
  689. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_1, mask, val);
  690. val = 0;
  691. mask = 0;
  692. if (wm8915->hpout_pending & HPOUT2L) {
  693. val |= WM8915_HPOUT2L_RMV_SHORT;
  694. mask |= WM8915_HPOUT2L_RMV_SHORT;
  695. } else {
  696. mask |= WM8915_HPOUT2L_RMV_SHORT |
  697. WM8915_HPOUT2L_OUTP |
  698. WM8915_HPOUT2L_DLY;
  699. }
  700. if (wm8915->hpout_pending & HPOUT2R) {
  701. val |= WM8915_HPOUT2R_RMV_SHORT;
  702. mask |= WM8915_HPOUT2R_RMV_SHORT;
  703. } else {
  704. mask |= WM8915_HPOUT2R_RMV_SHORT |
  705. WM8915_HPOUT2R_OUTP |
  706. WM8915_HPOUT2R_DLY;
  707. }
  708. snd_soc_update_bits(codec, WM8915_ANALOGUE_HP_2, mask, val);
  709. wm8915->hpout_ena = wm8915->hpout_pending;
  710. }
  711. }
  712. static int dcs_start(struct snd_soc_dapm_widget *w,
  713. struct snd_kcontrol *kcontrol, int event)
  714. {
  715. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(w->codec);
  716. switch (event) {
  717. case SND_SOC_DAPM_POST_PMU:
  718. wm8915->dcs_pending |= 1 << w->shift;
  719. break;
  720. default:
  721. BUG();
  722. return -EINVAL;
  723. }
  724. return 0;
  725. }
  726. static const char *sidetone_text[] = {
  727. "IN1", "IN2",
  728. };
  729. static const struct soc_enum left_sidetone_enum =
  730. SOC_ENUM_SINGLE(WM8915_SIDETONE, 0, 2, sidetone_text);
  731. static const struct snd_kcontrol_new left_sidetone =
  732. SOC_DAPM_ENUM("Left Sidetone", left_sidetone_enum);
  733. static const struct soc_enum right_sidetone_enum =
  734. SOC_ENUM_SINGLE(WM8915_SIDETONE, 1, 2, sidetone_text);
  735. static const struct snd_kcontrol_new right_sidetone =
  736. SOC_DAPM_ENUM("Right Sidetone", right_sidetone_enum);
  737. static const char *spk_text[] = {
  738. "DAC1L", "DAC1R", "DAC2L", "DAC2R"
  739. };
  740. static const struct soc_enum spkl_enum =
  741. SOC_ENUM_SINGLE(WM8915_LEFT_PDM_SPEAKER, 0, 4, spk_text);
  742. static const struct snd_kcontrol_new spkl_mux =
  743. SOC_DAPM_ENUM("SPKL", spkl_enum);
  744. static const struct soc_enum spkr_enum =
  745. SOC_ENUM_SINGLE(WM8915_RIGHT_PDM_SPEAKER, 0, 4, spk_text);
  746. static const struct snd_kcontrol_new spkr_mux =
  747. SOC_DAPM_ENUM("SPKR", spkr_enum);
  748. static const char *dsp1rx_text[] = {
  749. "AIF1", "AIF2"
  750. };
  751. static const struct soc_enum dsp1rx_enum =
  752. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 0, 2, dsp1rx_text);
  753. static const struct snd_kcontrol_new dsp1rx =
  754. SOC_DAPM_ENUM("DSP1RX", dsp1rx_enum);
  755. static const char *dsp2rx_text[] = {
  756. "AIF2", "AIF1"
  757. };
  758. static const struct soc_enum dsp2rx_enum =
  759. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 4, 2, dsp2rx_text);
  760. static const struct snd_kcontrol_new dsp2rx =
  761. SOC_DAPM_ENUM("DSP2RX", dsp2rx_enum);
  762. static const char *aif2tx_text[] = {
  763. "DSP2", "DSP1", "AIF1"
  764. };
  765. static const struct soc_enum aif2tx_enum =
  766. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_8, 6, 3, aif2tx_text);
  767. static const struct snd_kcontrol_new aif2tx =
  768. SOC_DAPM_ENUM("AIF2TX", aif2tx_enum);
  769. static const char *inmux_text[] = {
  770. "ADC", "DMIC1", "DMIC2"
  771. };
  772. static const struct soc_enum in1_enum =
  773. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 0, 3, inmux_text);
  774. static const struct snd_kcontrol_new in1_mux =
  775. SOC_DAPM_ENUM("IN1 Mux", in1_enum);
  776. static const struct soc_enum in2_enum =
  777. SOC_ENUM_SINGLE(WM8915_POWER_MANAGEMENT_7, 4, 3, inmux_text);
  778. static const struct snd_kcontrol_new in2_mux =
  779. SOC_DAPM_ENUM("IN2 Mux", in2_enum);
  780. static const struct snd_kcontrol_new dac2r_mix[] = {
  781. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  782. 5, 1, 0),
  783. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING,
  784. 4, 1, 0),
  785. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 1, 1, 0),
  786. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_RIGHT_MIXER_ROUTING, 0, 1, 0),
  787. };
  788. static const struct snd_kcontrol_new dac2l_mix[] = {
  789. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  790. 5, 1, 0),
  791. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC2_LEFT_MIXER_ROUTING,
  792. 4, 1, 0),
  793. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 1, 1, 0),
  794. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC2_LEFT_MIXER_ROUTING, 0, 1, 0),
  795. };
  796. static const struct snd_kcontrol_new dac1r_mix[] = {
  797. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  798. 5, 1, 0),
  799. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING,
  800. 4, 1, 0),
  801. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 1, 1, 0),
  802. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_RIGHT_MIXER_ROUTING, 0, 1, 0),
  803. };
  804. static const struct snd_kcontrol_new dac1l_mix[] = {
  805. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  806. 5, 1, 0),
  807. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8915_DAC1_LEFT_MIXER_ROUTING,
  808. 4, 1, 0),
  809. SOC_DAPM_SINGLE("DSP2 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 1, 1, 0),
  810. SOC_DAPM_SINGLE("DSP1 Switch", WM8915_DAC1_LEFT_MIXER_ROUTING, 0, 1, 0),
  811. };
  812. static const struct snd_kcontrol_new dsp1txl[] = {
  813. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  814. 1, 1, 0),
  815. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_LEFT_MIXER_ROUTING,
  816. 0, 1, 0),
  817. };
  818. static const struct snd_kcontrol_new dsp1txr[] = {
  819. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  820. 1, 1, 0),
  821. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP1_TX_RIGHT_MIXER_ROUTING,
  822. 0, 1, 0),
  823. };
  824. static const struct snd_kcontrol_new dsp2txl[] = {
  825. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  826. 1, 1, 0),
  827. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_LEFT_MIXER_ROUTING,
  828. 0, 1, 0),
  829. };
  830. static const struct snd_kcontrol_new dsp2txr[] = {
  831. SOC_DAPM_SINGLE("IN1 Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  832. 1, 1, 0),
  833. SOC_DAPM_SINGLE("DAC Switch", WM8915_DSP2_TX_RIGHT_MIXER_ROUTING,
  834. 0, 1, 0),
  835. };
  836. static const struct snd_soc_dapm_widget wm8915_dapm_widgets[] = {
  837. SND_SOC_DAPM_INPUT("IN1LN"),
  838. SND_SOC_DAPM_INPUT("IN1LP"),
  839. SND_SOC_DAPM_INPUT("IN1RN"),
  840. SND_SOC_DAPM_INPUT("IN1RP"),
  841. SND_SOC_DAPM_INPUT("IN2LN"),
  842. SND_SOC_DAPM_INPUT("IN2LP"),
  843. SND_SOC_DAPM_INPUT("IN2RN"),
  844. SND_SOC_DAPM_INPUT("IN2RP"),
  845. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  846. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  847. SND_SOC_DAPM_SUPPLY_S("SYSCLK", 1, WM8915_AIF_CLOCKING_1, 0, 0, NULL, 0),
  848. SND_SOC_DAPM_SUPPLY_S("SYSDSPCLK", 2, WM8915_CLOCKING_1, 1, 0, NULL, 0),
  849. SND_SOC_DAPM_SUPPLY_S("AIFCLK", 2, WM8915_CLOCKING_1, 2, 0, NULL, 0),
  850. SND_SOC_DAPM_SUPPLY_S("Charge Pump", 2, WM8915_CHARGE_PUMP_1, 15, 0, cp_event,
  851. SND_SOC_DAPM_POST_PMU),
  852. SND_SOC_DAPM_SUPPLY("LDO2", WM8915_POWER_MANAGEMENT_2, 1, 0, NULL, 0),
  853. SND_SOC_DAPM_MICBIAS("MICB2", WM8915_POWER_MANAGEMENT_1, 9, 0),
  854. SND_SOC_DAPM_MICBIAS("MICB1", WM8915_POWER_MANAGEMENT_1, 8, 0),
  855. SND_SOC_DAPM_PGA("IN1L PGA", WM8915_POWER_MANAGEMENT_2, 5, 0, NULL, 0),
  856. SND_SOC_DAPM_PGA("IN1R PGA", WM8915_POWER_MANAGEMENT_2, 4, 0, NULL, 0),
  857. SND_SOC_DAPM_MUX("IN1L Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  858. SND_SOC_DAPM_MUX("IN1R Mux", SND_SOC_NOPM, 0, 0, &in1_mux),
  859. SND_SOC_DAPM_MUX("IN2L Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  860. SND_SOC_DAPM_MUX("IN2R Mux", SND_SOC_NOPM, 0, 0, &in2_mux),
  861. SND_SOC_DAPM_PGA("IN1L", WM8915_POWER_MANAGEMENT_7, 2, 0, NULL, 0),
  862. SND_SOC_DAPM_PGA("IN1R", WM8915_POWER_MANAGEMENT_7, 3, 0, NULL, 0),
  863. SND_SOC_DAPM_PGA("IN2L", WM8915_POWER_MANAGEMENT_7, 6, 0, NULL, 0),
  864. SND_SOC_DAPM_PGA("IN2R", WM8915_POWER_MANAGEMENT_7, 7, 0, NULL, 0),
  865. SND_SOC_DAPM_SUPPLY("DMIC2", WM8915_POWER_MANAGEMENT_7, 9, 0, NULL, 0),
  866. SND_SOC_DAPM_SUPPLY("DMIC1", WM8915_POWER_MANAGEMENT_7, 8, 0, NULL, 0),
  867. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8915_POWER_MANAGEMENT_3, 5, 0),
  868. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8915_POWER_MANAGEMENT_3, 4, 0),
  869. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8915_POWER_MANAGEMENT_3, 3, 0),
  870. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8915_POWER_MANAGEMENT_3, 2, 0),
  871. SND_SOC_DAPM_ADC("ADCL", NULL, WM8915_POWER_MANAGEMENT_3, 1, 0),
  872. SND_SOC_DAPM_ADC("ADCR", NULL, WM8915_POWER_MANAGEMENT_3, 0, 0),
  873. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &left_sidetone),
  874. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &right_sidetone),
  875. SND_SOC_DAPM_AIF_IN("DSP2RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 11, 0),
  876. SND_SOC_DAPM_AIF_IN("DSP2RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 10, 0),
  877. SND_SOC_DAPM_AIF_IN("DSP1RXL", NULL, 0, WM8915_POWER_MANAGEMENT_3, 9, 0),
  878. SND_SOC_DAPM_AIF_IN("DSP1RXR", NULL, 1, WM8915_POWER_MANAGEMENT_3, 8, 0),
  879. SND_SOC_DAPM_MIXER("DSP2TXL", WM8915_POWER_MANAGEMENT_5, 11, 0,
  880. dsp2txl, ARRAY_SIZE(dsp2txl)),
  881. SND_SOC_DAPM_MIXER("DSP2TXR", WM8915_POWER_MANAGEMENT_5, 10, 0,
  882. dsp2txr, ARRAY_SIZE(dsp2txr)),
  883. SND_SOC_DAPM_MIXER("DSP1TXL", WM8915_POWER_MANAGEMENT_5, 9, 0,
  884. dsp1txl, ARRAY_SIZE(dsp1txl)),
  885. SND_SOC_DAPM_MIXER("DSP1TXR", WM8915_POWER_MANAGEMENT_5, 8, 0,
  886. dsp1txr, ARRAY_SIZE(dsp1txr)),
  887. SND_SOC_DAPM_MIXER("DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  888. dac2l_mix, ARRAY_SIZE(dac2l_mix)),
  889. SND_SOC_DAPM_MIXER("DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  890. dac2r_mix, ARRAY_SIZE(dac2r_mix)),
  891. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  892. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  893. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  894. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  895. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8915_POWER_MANAGEMENT_5, 3, 0),
  896. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8915_POWER_MANAGEMENT_5, 2, 0),
  897. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8915_POWER_MANAGEMENT_5, 1, 0),
  898. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8915_POWER_MANAGEMENT_5, 0, 0),
  899. SND_SOC_DAPM_AIF_IN("AIF2RX1", "AIF2 Playback", 1,
  900. WM8915_POWER_MANAGEMENT_4, 9, 0),
  901. SND_SOC_DAPM_AIF_IN("AIF2RX0", "AIF2 Playback", 2,
  902. WM8915_POWER_MANAGEMENT_4, 8, 0),
  903. SND_SOC_DAPM_AIF_IN("AIF2TX1", "AIF2 Capture", 1,
  904. WM8915_POWER_MANAGEMENT_6, 9, 0),
  905. SND_SOC_DAPM_AIF_IN("AIF2TX0", "AIF2 Capture", 2,
  906. WM8915_POWER_MANAGEMENT_6, 8, 0),
  907. SND_SOC_DAPM_AIF_IN("AIF1RX5", "AIF1 Playback", 5,
  908. WM8915_POWER_MANAGEMENT_4, 5, 0),
  909. SND_SOC_DAPM_AIF_IN("AIF1RX4", "AIF1 Playback", 4,
  910. WM8915_POWER_MANAGEMENT_4, 4, 0),
  911. SND_SOC_DAPM_AIF_IN("AIF1RX3", "AIF1 Playback", 3,
  912. WM8915_POWER_MANAGEMENT_4, 3, 0),
  913. SND_SOC_DAPM_AIF_IN("AIF1RX2", "AIF1 Playback", 2,
  914. WM8915_POWER_MANAGEMENT_4, 2, 0),
  915. SND_SOC_DAPM_AIF_IN("AIF1RX1", "AIF1 Playback", 1,
  916. WM8915_POWER_MANAGEMENT_4, 1, 0),
  917. SND_SOC_DAPM_AIF_IN("AIF1RX0", "AIF1 Playback", 0,
  918. WM8915_POWER_MANAGEMENT_4, 0, 0),
  919. SND_SOC_DAPM_AIF_OUT("AIF1TX5", "AIF1 Capture", 5,
  920. WM8915_POWER_MANAGEMENT_6, 5, 0),
  921. SND_SOC_DAPM_AIF_OUT("AIF1TX4", "AIF1 Capture", 4,
  922. WM8915_POWER_MANAGEMENT_6, 4, 0),
  923. SND_SOC_DAPM_AIF_OUT("AIF1TX3", "AIF1 Capture", 3,
  924. WM8915_POWER_MANAGEMENT_6, 3, 0),
  925. SND_SOC_DAPM_AIF_OUT("AIF1TX2", "AIF1 Capture", 2,
  926. WM8915_POWER_MANAGEMENT_6, 2, 0),
  927. SND_SOC_DAPM_AIF_OUT("AIF1TX1", "AIF1 Capture", 1,
  928. WM8915_POWER_MANAGEMENT_6, 1, 0),
  929. SND_SOC_DAPM_AIF_OUT("AIF1TX0", "AIF1 Capture", 0,
  930. WM8915_POWER_MANAGEMENT_6, 0, 0),
  931. /* We route as stereo pairs so define some dummy widgets to squash
  932. * things down for now. RXA = 0,1, RXB = 2,3 and so on */
  933. SND_SOC_DAPM_PGA("AIF1RXA", SND_SOC_NOPM, 0, 0, NULL, 0),
  934. SND_SOC_DAPM_PGA("AIF1RXB", SND_SOC_NOPM, 0, 0, NULL, 0),
  935. SND_SOC_DAPM_PGA("AIF1RXC", SND_SOC_NOPM, 0, 0, NULL, 0),
  936. SND_SOC_DAPM_PGA("AIF2RX", SND_SOC_NOPM, 0, 0, NULL, 0),
  937. SND_SOC_DAPM_PGA("DSP2TX", SND_SOC_NOPM, 0, 0, NULL, 0),
  938. SND_SOC_DAPM_MUX("DSP1RX", SND_SOC_NOPM, 0, 0, &dsp1rx),
  939. SND_SOC_DAPM_MUX("DSP2RX", SND_SOC_NOPM, 0, 0, &dsp2rx),
  940. SND_SOC_DAPM_MUX("AIF2TX", SND_SOC_NOPM, 0, 0, &aif2tx),
  941. SND_SOC_DAPM_MUX("SPKL", SND_SOC_NOPM, 0, 0, &spkl_mux),
  942. SND_SOC_DAPM_MUX("SPKR", SND_SOC_NOPM, 0, 0, &spkr_mux),
  943. SND_SOC_DAPM_PGA("SPKL PGA", WM8915_LEFT_PDM_SPEAKER, 4, 0, NULL, 0),
  944. SND_SOC_DAPM_PGA("SPKR PGA", WM8915_RIGHT_PDM_SPEAKER, 4, 0, NULL, 0),
  945. SND_SOC_DAPM_PGA_S("HPOUT2L PGA", 0, WM8915_POWER_MANAGEMENT_1, 7, 0, NULL, 0),
  946. SND_SOC_DAPM_PGA_S("HPOUT2L_DLY", 1, WM8915_ANALOGUE_HP_2, 5, 0, NULL, 0),
  947. SND_SOC_DAPM_PGA_S("HPOUT2L_DCS", 2, WM8915_DC_SERVO_1, 2, 0, dcs_start,
  948. SND_SOC_DAPM_POST_PMU),
  949. SND_SOC_DAPM_PGA_S("HPOUT2L_OUTP", 3, WM8915_ANALOGUE_HP_2, 6, 0, NULL, 0),
  950. SND_SOC_DAPM_PGA_S("HPOUT2L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2L, 0,
  951. rmv_short_event,
  952. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  953. SND_SOC_DAPM_PGA_S("HPOUT2R PGA", 0, WM8915_POWER_MANAGEMENT_1, 6, 0,NULL, 0),
  954. SND_SOC_DAPM_PGA_S("HPOUT2R_DLY", 1, WM8915_ANALOGUE_HP_2, 1, 0, NULL, 0),
  955. SND_SOC_DAPM_PGA_S("HPOUT2R_DCS", 2, WM8915_DC_SERVO_1, 3, 0, dcs_start,
  956. SND_SOC_DAPM_POST_PMU),
  957. SND_SOC_DAPM_PGA_S("HPOUT2R_OUTP", 3, WM8915_ANALOGUE_HP_2, 2, 0, NULL, 0),
  958. SND_SOC_DAPM_PGA_S("HPOUT2R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT2R, 0,
  959. rmv_short_event,
  960. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  961. SND_SOC_DAPM_PGA_S("HPOUT1L PGA", 0, WM8915_POWER_MANAGEMENT_1, 5, 0, NULL, 0),
  962. SND_SOC_DAPM_PGA_S("HPOUT1L_DLY", 1, WM8915_ANALOGUE_HP_1, 5, 0, NULL, 0),
  963. SND_SOC_DAPM_PGA_S("HPOUT1L_DCS", 2, WM8915_DC_SERVO_1, 0, 0, dcs_start,
  964. SND_SOC_DAPM_POST_PMU),
  965. SND_SOC_DAPM_PGA_S("HPOUT1L_OUTP", 3, WM8915_ANALOGUE_HP_1, 6, 0, NULL, 0),
  966. SND_SOC_DAPM_PGA_S("HPOUT1L_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1L, 0,
  967. rmv_short_event,
  968. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  969. SND_SOC_DAPM_PGA_S("HPOUT1R PGA", 0, WM8915_POWER_MANAGEMENT_1, 4, 0, NULL, 0),
  970. SND_SOC_DAPM_PGA_S("HPOUT1R_DLY", 1, WM8915_ANALOGUE_HP_1, 1, 0, NULL, 0),
  971. SND_SOC_DAPM_PGA_S("HPOUT1R_DCS", 2, WM8915_DC_SERVO_1, 1, 0, dcs_start,
  972. SND_SOC_DAPM_POST_PMU),
  973. SND_SOC_DAPM_PGA_S("HPOUT1R_OUTP", 3, WM8915_ANALOGUE_HP_1, 2, 0, NULL, 0),
  974. SND_SOC_DAPM_PGA_S("HPOUT1R_RMV_SHORT", 3, SND_SOC_NOPM, HPOUT1R, 0,
  975. rmv_short_event,
  976. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  977. SND_SOC_DAPM_OUTPUT("HPOUT1L"),
  978. SND_SOC_DAPM_OUTPUT("HPOUT1R"),
  979. SND_SOC_DAPM_OUTPUT("HPOUT2L"),
  980. SND_SOC_DAPM_OUTPUT("HPOUT2R"),
  981. SND_SOC_DAPM_OUTPUT("SPKDAT"),
  982. };
  983. static const struct snd_soc_dapm_route wm8915_dapm_routes[] = {
  984. { "AIFCLK", NULL, "SYSCLK" },
  985. { "SYSDSPCLK", NULL, "SYSCLK" },
  986. { "Charge Pump", NULL, "SYSCLK" },
  987. { "MICB1", NULL, "LDO2" },
  988. { "MICB2", NULL, "LDO2" },
  989. { "IN1L PGA", NULL, "IN2LN" },
  990. { "IN1L PGA", NULL, "IN2LP" },
  991. { "IN1L PGA", NULL, "IN1LN" },
  992. { "IN1L PGA", NULL, "IN1LP" },
  993. { "IN1R PGA", NULL, "IN2RN" },
  994. { "IN1R PGA", NULL, "IN2RP" },
  995. { "IN1R PGA", NULL, "IN1RN" },
  996. { "IN1R PGA", NULL, "IN1RP" },
  997. { "ADCL", NULL, "IN1L PGA" },
  998. { "ADCR", NULL, "IN1R PGA" },
  999. { "DMIC1L", NULL, "DMIC1DAT" },
  1000. { "DMIC1R", NULL, "DMIC1DAT" },
  1001. { "DMIC2L", NULL, "DMIC2DAT" },
  1002. { "DMIC2R", NULL, "DMIC2DAT" },
  1003. { "DMIC2L", NULL, "DMIC2" },
  1004. { "DMIC2R", NULL, "DMIC2" },
  1005. { "DMIC1L", NULL, "DMIC1" },
  1006. { "DMIC1R", NULL, "DMIC1" },
  1007. { "IN1L Mux", "ADC", "ADCL" },
  1008. { "IN1L Mux", "DMIC1", "DMIC1L" },
  1009. { "IN1L Mux", "DMIC2", "DMIC2L" },
  1010. { "IN1R Mux", "ADC", "ADCR" },
  1011. { "IN1R Mux", "DMIC1", "DMIC1R" },
  1012. { "IN1R Mux", "DMIC2", "DMIC2R" },
  1013. { "IN2L Mux", "ADC", "ADCL" },
  1014. { "IN2L Mux", "DMIC1", "DMIC1L" },
  1015. { "IN2L Mux", "DMIC2", "DMIC2L" },
  1016. { "IN2R Mux", "ADC", "ADCR" },
  1017. { "IN2R Mux", "DMIC1", "DMIC1R" },
  1018. { "IN2R Mux", "DMIC2", "DMIC2R" },
  1019. { "Left Sidetone", "IN1", "IN1L Mux" },
  1020. { "Left Sidetone", "IN2", "IN2L Mux" },
  1021. { "Right Sidetone", "IN1", "IN1R Mux" },
  1022. { "Right Sidetone", "IN2", "IN2R Mux" },
  1023. { "DSP1TXL", "IN1 Switch", "IN1L Mux" },
  1024. { "DSP1TXR", "IN1 Switch", "IN1R Mux" },
  1025. { "DSP2TXL", "IN1 Switch", "IN2L Mux" },
  1026. { "DSP2TXR", "IN1 Switch", "IN2R Mux" },
  1027. { "AIF1TX0", NULL, "DSP1TXL" },
  1028. { "AIF1TX1", NULL, "DSP1TXR" },
  1029. { "AIF1TX2", NULL, "DSP2TXL" },
  1030. { "AIF1TX3", NULL, "DSP2TXR" },
  1031. { "AIF1TX4", NULL, "AIF2RX0" },
  1032. { "AIF1TX5", NULL, "AIF2RX1" },
  1033. { "AIF1RX0", NULL, "AIFCLK" },
  1034. { "AIF1RX1", NULL, "AIFCLK" },
  1035. { "AIF1RX2", NULL, "AIFCLK" },
  1036. { "AIF1RX3", NULL, "AIFCLK" },
  1037. { "AIF1RX4", NULL, "AIFCLK" },
  1038. { "AIF1RX5", NULL, "AIFCLK" },
  1039. { "AIF2RX0", NULL, "AIFCLK" },
  1040. { "AIF2RX1", NULL, "AIFCLK" },
  1041. { "DSP1RXL", NULL, "SYSDSPCLK" },
  1042. { "DSP1RXR", NULL, "SYSDSPCLK" },
  1043. { "DSP2RXL", NULL, "SYSDSPCLK" },
  1044. { "DSP2RXR", NULL, "SYSDSPCLK" },
  1045. { "DSP1TXL", NULL, "SYSDSPCLK" },
  1046. { "DSP1TXR", NULL, "SYSDSPCLK" },
  1047. { "DSP2TXL", NULL, "SYSDSPCLK" },
  1048. { "DSP2TXR", NULL, "SYSDSPCLK" },
  1049. { "AIF1RXA", NULL, "AIF1RX0" },
  1050. { "AIF1RXA", NULL, "AIF1RX1" },
  1051. { "AIF1RXB", NULL, "AIF1RX2" },
  1052. { "AIF1RXB", NULL, "AIF1RX3" },
  1053. { "AIF1RXC", NULL, "AIF1RX4" },
  1054. { "AIF1RXC", NULL, "AIF1RX5" },
  1055. { "AIF2RX", NULL, "AIF2RX0" },
  1056. { "AIF2RX", NULL, "AIF2RX1" },
  1057. { "AIF2TX", "DSP2", "DSP2TX" },
  1058. { "AIF2TX", "DSP1", "DSP1RX" },
  1059. { "AIF2TX", "AIF1", "AIF1RXC" },
  1060. { "DSP1RXL", NULL, "DSP1RX" },
  1061. { "DSP1RXR", NULL, "DSP1RX" },
  1062. { "DSP2RXL", NULL, "DSP2RX" },
  1063. { "DSP2RXR", NULL, "DSP2RX" },
  1064. { "DSP2TX", NULL, "DSP2TXL" },
  1065. { "DSP2TX", NULL, "DSP2TXR" },
  1066. { "DSP1RX", "AIF1", "AIF1RXA" },
  1067. { "DSP1RX", "AIF2", "AIF2RX" },
  1068. { "DSP2RX", "AIF1", "AIF1RXB" },
  1069. { "DSP2RX", "AIF2", "AIF2RX" },
  1070. { "DAC2L Mixer", "DSP2 Switch", "DSP2RXL" },
  1071. { "DAC2L Mixer", "DSP1 Switch", "DSP1RXL" },
  1072. { "DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1073. { "DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1074. { "DAC2R Mixer", "DSP2 Switch", "DSP2RXR" },
  1075. { "DAC2R Mixer", "DSP1 Switch", "DSP1RXR" },
  1076. { "DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1077. { "DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1078. { "DAC1L Mixer", "DSP2 Switch", "DSP2RXL" },
  1079. { "DAC1L Mixer", "DSP1 Switch", "DSP1RXL" },
  1080. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1081. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1082. { "DAC1R Mixer", "DSP2 Switch", "DSP2RXR" },
  1083. { "DAC1R Mixer", "DSP1 Switch", "DSP1RXR" },
  1084. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1085. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1086. { "DAC1L", NULL, "DAC1L Mixer" },
  1087. { "DAC1R", NULL, "DAC1R Mixer" },
  1088. { "DAC2L", NULL, "DAC2L Mixer" },
  1089. { "DAC2R", NULL, "DAC2R Mixer" },
  1090. { "HPOUT2L PGA", NULL, "Charge Pump" },
  1091. { "HPOUT2L PGA", NULL, "DAC2L" },
  1092. { "HPOUT2L_DLY", NULL, "HPOUT2L PGA" },
  1093. { "HPOUT2L_DCS", NULL, "HPOUT2L_DLY" },
  1094. { "HPOUT2L_OUTP", NULL, "HPOUT2L_DCS" },
  1095. { "HPOUT2L_RMV_SHORT", NULL, "HPOUT2L_OUTP" },
  1096. { "HPOUT2R PGA", NULL, "Charge Pump" },
  1097. { "HPOUT2R PGA", NULL, "DAC2R" },
  1098. { "HPOUT2R_DLY", NULL, "HPOUT2R PGA" },
  1099. { "HPOUT2R_DCS", NULL, "HPOUT2R_DLY" },
  1100. { "HPOUT2R_OUTP", NULL, "HPOUT2R_DCS" },
  1101. { "HPOUT2R_RMV_SHORT", NULL, "HPOUT2R_OUTP" },
  1102. { "HPOUT1L PGA", NULL, "Charge Pump" },
  1103. { "HPOUT1L PGA", NULL, "DAC1L" },
  1104. { "HPOUT1L_DLY", NULL, "HPOUT1L PGA" },
  1105. { "HPOUT1L_DCS", NULL, "HPOUT1L_DLY" },
  1106. { "HPOUT1L_OUTP", NULL, "HPOUT1L_DCS" },
  1107. { "HPOUT1L_RMV_SHORT", NULL, "HPOUT1L_OUTP" },
  1108. { "HPOUT1R PGA", NULL, "Charge Pump" },
  1109. { "HPOUT1R PGA", NULL, "DAC1R" },
  1110. { "HPOUT1R_DLY", NULL, "HPOUT1R PGA" },
  1111. { "HPOUT1R_DCS", NULL, "HPOUT1R_DLY" },
  1112. { "HPOUT1R_OUTP", NULL, "HPOUT1R_DCS" },
  1113. { "HPOUT1R_RMV_SHORT", NULL, "HPOUT1R_OUTP" },
  1114. { "HPOUT2L", NULL, "HPOUT2L_RMV_SHORT" },
  1115. { "HPOUT2R", NULL, "HPOUT2R_RMV_SHORT" },
  1116. { "HPOUT1L", NULL, "HPOUT1L_RMV_SHORT" },
  1117. { "HPOUT1R", NULL, "HPOUT1R_RMV_SHORT" },
  1118. { "SPKL", "DAC1L", "DAC1L" },
  1119. { "SPKL", "DAC1R", "DAC1R" },
  1120. { "SPKL", "DAC2L", "DAC2L" },
  1121. { "SPKL", "DAC2R", "DAC2R" },
  1122. { "SPKR", "DAC1L", "DAC1L" },
  1123. { "SPKR", "DAC1R", "DAC1R" },
  1124. { "SPKR", "DAC2L", "DAC2L" },
  1125. { "SPKR", "DAC2R", "DAC2R" },
  1126. { "SPKL PGA", NULL, "SPKL" },
  1127. { "SPKR PGA", NULL, "SPKR" },
  1128. { "SPKDAT", NULL, "SPKL PGA" },
  1129. { "SPKDAT", NULL, "SPKR PGA" },
  1130. };
  1131. static int wm8915_readable_register(struct snd_soc_codec *codec,
  1132. unsigned int reg)
  1133. {
  1134. /* Due to the sparseness of the register map the compiler
  1135. * output from an explicit switch statement ends up being much
  1136. * more efficient than a table.
  1137. */
  1138. switch (reg) {
  1139. case WM8915_SOFTWARE_RESET:
  1140. case WM8915_POWER_MANAGEMENT_1:
  1141. case WM8915_POWER_MANAGEMENT_2:
  1142. case WM8915_POWER_MANAGEMENT_3:
  1143. case WM8915_POWER_MANAGEMENT_4:
  1144. case WM8915_POWER_MANAGEMENT_5:
  1145. case WM8915_POWER_MANAGEMENT_6:
  1146. case WM8915_POWER_MANAGEMENT_7:
  1147. case WM8915_POWER_MANAGEMENT_8:
  1148. case WM8915_LEFT_LINE_INPUT_VOLUME:
  1149. case WM8915_RIGHT_LINE_INPUT_VOLUME:
  1150. case WM8915_LINE_INPUT_CONTROL:
  1151. case WM8915_DAC1_HPOUT1_VOLUME:
  1152. case WM8915_DAC2_HPOUT2_VOLUME:
  1153. case WM8915_DAC1_LEFT_VOLUME:
  1154. case WM8915_DAC1_RIGHT_VOLUME:
  1155. case WM8915_DAC2_LEFT_VOLUME:
  1156. case WM8915_DAC2_RIGHT_VOLUME:
  1157. case WM8915_OUTPUT1_LEFT_VOLUME:
  1158. case WM8915_OUTPUT1_RIGHT_VOLUME:
  1159. case WM8915_OUTPUT2_LEFT_VOLUME:
  1160. case WM8915_OUTPUT2_RIGHT_VOLUME:
  1161. case WM8915_MICBIAS_1:
  1162. case WM8915_MICBIAS_2:
  1163. case WM8915_LDO_1:
  1164. case WM8915_LDO_2:
  1165. case WM8915_ACCESSORY_DETECT_MODE_1:
  1166. case WM8915_ACCESSORY_DETECT_MODE_2:
  1167. case WM8915_HEADPHONE_DETECT_1:
  1168. case WM8915_HEADPHONE_DETECT_2:
  1169. case WM8915_MIC_DETECT_1:
  1170. case WM8915_MIC_DETECT_2:
  1171. case WM8915_MIC_DETECT_3:
  1172. case WM8915_CHARGE_PUMP_1:
  1173. case WM8915_CHARGE_PUMP_2:
  1174. case WM8915_DC_SERVO_1:
  1175. case WM8915_DC_SERVO_2:
  1176. case WM8915_DC_SERVO_3:
  1177. case WM8915_DC_SERVO_5:
  1178. case WM8915_DC_SERVO_6:
  1179. case WM8915_DC_SERVO_7:
  1180. case WM8915_DC_SERVO_READBACK_0:
  1181. case WM8915_ANALOGUE_HP_1:
  1182. case WM8915_ANALOGUE_HP_2:
  1183. case WM8915_CHIP_REVISION:
  1184. case WM8915_CONTROL_INTERFACE_1:
  1185. case WM8915_WRITE_SEQUENCER_CTRL_1:
  1186. case WM8915_WRITE_SEQUENCER_CTRL_2:
  1187. case WM8915_AIF_CLOCKING_1:
  1188. case WM8915_AIF_CLOCKING_2:
  1189. case WM8915_CLOCKING_1:
  1190. case WM8915_CLOCKING_2:
  1191. case WM8915_AIF_RATE:
  1192. case WM8915_FLL_CONTROL_1:
  1193. case WM8915_FLL_CONTROL_2:
  1194. case WM8915_FLL_CONTROL_3:
  1195. case WM8915_FLL_CONTROL_4:
  1196. case WM8915_FLL_CONTROL_5:
  1197. case WM8915_FLL_CONTROL_6:
  1198. case WM8915_FLL_EFS_1:
  1199. case WM8915_FLL_EFS_2:
  1200. case WM8915_AIF1_CONTROL:
  1201. case WM8915_AIF1_BCLK:
  1202. case WM8915_AIF1_TX_LRCLK_1:
  1203. case WM8915_AIF1_TX_LRCLK_2:
  1204. case WM8915_AIF1_RX_LRCLK_1:
  1205. case WM8915_AIF1_RX_LRCLK_2:
  1206. case WM8915_AIF1TX_DATA_CONFIGURATION_1:
  1207. case WM8915_AIF1TX_DATA_CONFIGURATION_2:
  1208. case WM8915_AIF1RX_DATA_CONFIGURATION:
  1209. case WM8915_AIF1TX_CHANNEL_0_CONFIGURATION:
  1210. case WM8915_AIF1TX_CHANNEL_1_CONFIGURATION:
  1211. case WM8915_AIF1TX_CHANNEL_2_CONFIGURATION:
  1212. case WM8915_AIF1TX_CHANNEL_3_CONFIGURATION:
  1213. case WM8915_AIF1TX_CHANNEL_4_CONFIGURATION:
  1214. case WM8915_AIF1TX_CHANNEL_5_CONFIGURATION:
  1215. case WM8915_AIF1RX_CHANNEL_0_CONFIGURATION:
  1216. case WM8915_AIF1RX_CHANNEL_1_CONFIGURATION:
  1217. case WM8915_AIF1RX_CHANNEL_2_CONFIGURATION:
  1218. case WM8915_AIF1RX_CHANNEL_3_CONFIGURATION:
  1219. case WM8915_AIF1RX_CHANNEL_4_CONFIGURATION:
  1220. case WM8915_AIF1RX_CHANNEL_5_CONFIGURATION:
  1221. case WM8915_AIF1RX_MONO_CONFIGURATION:
  1222. case WM8915_AIF1TX_TEST:
  1223. case WM8915_AIF2_CONTROL:
  1224. case WM8915_AIF2_BCLK:
  1225. case WM8915_AIF2_TX_LRCLK_1:
  1226. case WM8915_AIF2_TX_LRCLK_2:
  1227. case WM8915_AIF2_RX_LRCLK_1:
  1228. case WM8915_AIF2_RX_LRCLK_2:
  1229. case WM8915_AIF2TX_DATA_CONFIGURATION_1:
  1230. case WM8915_AIF2TX_DATA_CONFIGURATION_2:
  1231. case WM8915_AIF2RX_DATA_CONFIGURATION:
  1232. case WM8915_AIF2TX_CHANNEL_0_CONFIGURATION:
  1233. case WM8915_AIF2TX_CHANNEL_1_CONFIGURATION:
  1234. case WM8915_AIF2RX_CHANNEL_0_CONFIGURATION:
  1235. case WM8915_AIF2RX_CHANNEL_1_CONFIGURATION:
  1236. case WM8915_AIF2RX_MONO_CONFIGURATION:
  1237. case WM8915_AIF2TX_TEST:
  1238. case WM8915_DSP1_TX_LEFT_VOLUME:
  1239. case WM8915_DSP1_TX_RIGHT_VOLUME:
  1240. case WM8915_DSP1_RX_LEFT_VOLUME:
  1241. case WM8915_DSP1_RX_RIGHT_VOLUME:
  1242. case WM8915_DSP1_TX_FILTERS:
  1243. case WM8915_DSP1_RX_FILTERS_1:
  1244. case WM8915_DSP1_RX_FILTERS_2:
  1245. case WM8915_DSP1_DRC_1:
  1246. case WM8915_DSP1_DRC_2:
  1247. case WM8915_DSP1_DRC_3:
  1248. case WM8915_DSP1_DRC_4:
  1249. case WM8915_DSP1_DRC_5:
  1250. case WM8915_DSP1_RX_EQ_GAINS_1:
  1251. case WM8915_DSP1_RX_EQ_GAINS_2:
  1252. case WM8915_DSP1_RX_EQ_BAND_1_A:
  1253. case WM8915_DSP1_RX_EQ_BAND_1_B:
  1254. case WM8915_DSP1_RX_EQ_BAND_1_PG:
  1255. case WM8915_DSP1_RX_EQ_BAND_2_A:
  1256. case WM8915_DSP1_RX_EQ_BAND_2_B:
  1257. case WM8915_DSP1_RX_EQ_BAND_2_C:
  1258. case WM8915_DSP1_RX_EQ_BAND_2_PG:
  1259. case WM8915_DSP1_RX_EQ_BAND_3_A:
  1260. case WM8915_DSP1_RX_EQ_BAND_3_B:
  1261. case WM8915_DSP1_RX_EQ_BAND_3_C:
  1262. case WM8915_DSP1_RX_EQ_BAND_3_PG:
  1263. case WM8915_DSP1_RX_EQ_BAND_4_A:
  1264. case WM8915_DSP1_RX_EQ_BAND_4_B:
  1265. case WM8915_DSP1_RX_EQ_BAND_4_C:
  1266. case WM8915_DSP1_RX_EQ_BAND_4_PG:
  1267. case WM8915_DSP1_RX_EQ_BAND_5_A:
  1268. case WM8915_DSP1_RX_EQ_BAND_5_B:
  1269. case WM8915_DSP1_RX_EQ_BAND_5_PG:
  1270. case WM8915_DSP2_TX_LEFT_VOLUME:
  1271. case WM8915_DSP2_TX_RIGHT_VOLUME:
  1272. case WM8915_DSP2_RX_LEFT_VOLUME:
  1273. case WM8915_DSP2_RX_RIGHT_VOLUME:
  1274. case WM8915_DSP2_TX_FILTERS:
  1275. case WM8915_DSP2_RX_FILTERS_1:
  1276. case WM8915_DSP2_RX_FILTERS_2:
  1277. case WM8915_DSP2_DRC_1:
  1278. case WM8915_DSP2_DRC_2:
  1279. case WM8915_DSP2_DRC_3:
  1280. case WM8915_DSP2_DRC_4:
  1281. case WM8915_DSP2_DRC_5:
  1282. case WM8915_DSP2_RX_EQ_GAINS_1:
  1283. case WM8915_DSP2_RX_EQ_GAINS_2:
  1284. case WM8915_DSP2_RX_EQ_BAND_1_A:
  1285. case WM8915_DSP2_RX_EQ_BAND_1_B:
  1286. case WM8915_DSP2_RX_EQ_BAND_1_PG:
  1287. case WM8915_DSP2_RX_EQ_BAND_2_A:
  1288. case WM8915_DSP2_RX_EQ_BAND_2_B:
  1289. case WM8915_DSP2_RX_EQ_BAND_2_C:
  1290. case WM8915_DSP2_RX_EQ_BAND_2_PG:
  1291. case WM8915_DSP2_RX_EQ_BAND_3_A:
  1292. case WM8915_DSP2_RX_EQ_BAND_3_B:
  1293. case WM8915_DSP2_RX_EQ_BAND_3_C:
  1294. case WM8915_DSP2_RX_EQ_BAND_3_PG:
  1295. case WM8915_DSP2_RX_EQ_BAND_4_A:
  1296. case WM8915_DSP2_RX_EQ_BAND_4_B:
  1297. case WM8915_DSP2_RX_EQ_BAND_4_C:
  1298. case WM8915_DSP2_RX_EQ_BAND_4_PG:
  1299. case WM8915_DSP2_RX_EQ_BAND_5_A:
  1300. case WM8915_DSP2_RX_EQ_BAND_5_B:
  1301. case WM8915_DSP2_RX_EQ_BAND_5_PG:
  1302. case WM8915_DAC1_MIXER_VOLUMES:
  1303. case WM8915_DAC1_LEFT_MIXER_ROUTING:
  1304. case WM8915_DAC1_RIGHT_MIXER_ROUTING:
  1305. case WM8915_DAC2_MIXER_VOLUMES:
  1306. case WM8915_DAC2_LEFT_MIXER_ROUTING:
  1307. case WM8915_DAC2_RIGHT_MIXER_ROUTING:
  1308. case WM8915_DSP1_TX_LEFT_MIXER_ROUTING:
  1309. case WM8915_DSP1_TX_RIGHT_MIXER_ROUTING:
  1310. case WM8915_DSP2_TX_LEFT_MIXER_ROUTING:
  1311. case WM8915_DSP2_TX_RIGHT_MIXER_ROUTING:
  1312. case WM8915_DSP_TX_MIXER_SELECT:
  1313. case WM8915_DAC_SOFTMUTE:
  1314. case WM8915_OVERSAMPLING:
  1315. case WM8915_SIDETONE:
  1316. case WM8915_GPIO_1:
  1317. case WM8915_GPIO_2:
  1318. case WM8915_GPIO_3:
  1319. case WM8915_GPIO_4:
  1320. case WM8915_GPIO_5:
  1321. case WM8915_PULL_CONTROL_1:
  1322. case WM8915_PULL_CONTROL_2:
  1323. case WM8915_INTERRUPT_STATUS_1:
  1324. case WM8915_INTERRUPT_STATUS_2:
  1325. case WM8915_INTERRUPT_RAW_STATUS_2:
  1326. case WM8915_INTERRUPT_STATUS_1_MASK:
  1327. case WM8915_INTERRUPT_STATUS_2_MASK:
  1328. case WM8915_INTERRUPT_CONTROL:
  1329. case WM8915_LEFT_PDM_SPEAKER:
  1330. case WM8915_RIGHT_PDM_SPEAKER:
  1331. case WM8915_PDM_SPEAKER_MUTE_SEQUENCE:
  1332. case WM8915_PDM_SPEAKER_VOLUME:
  1333. return 1;
  1334. default:
  1335. return 0;
  1336. }
  1337. }
  1338. static int wm8915_volatile_register(struct snd_soc_codec *codec,
  1339. unsigned int reg)
  1340. {
  1341. switch (reg) {
  1342. case WM8915_SOFTWARE_RESET:
  1343. case WM8915_CHIP_REVISION:
  1344. case WM8915_LDO_1:
  1345. case WM8915_LDO_2:
  1346. case WM8915_INTERRUPT_STATUS_1:
  1347. case WM8915_INTERRUPT_STATUS_2:
  1348. case WM8915_INTERRUPT_RAW_STATUS_2:
  1349. case WM8915_DC_SERVO_READBACK_0:
  1350. case WM8915_DC_SERVO_2:
  1351. case WM8915_DC_SERVO_6:
  1352. case WM8915_DC_SERVO_7:
  1353. case WM8915_FLL_CONTROL_6:
  1354. case WM8915_MIC_DETECT_3:
  1355. case WM8915_HEADPHONE_DETECT_1:
  1356. case WM8915_HEADPHONE_DETECT_2:
  1357. return 1;
  1358. default:
  1359. return 0;
  1360. }
  1361. }
  1362. static int wm8915_reset(struct snd_soc_codec *codec)
  1363. {
  1364. return snd_soc_write(codec, WM8915_SOFTWARE_RESET, 0x8915);
  1365. }
  1366. static int wm8915_set_bias_level(struct snd_soc_codec *codec,
  1367. enum snd_soc_bias_level level)
  1368. {
  1369. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1370. int ret;
  1371. switch (level) {
  1372. case SND_SOC_BIAS_ON:
  1373. break;
  1374. case SND_SOC_BIAS_PREPARE:
  1375. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY) {
  1376. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1377. WM8915_BG_ENA, WM8915_BG_ENA);
  1378. msleep(2);
  1379. }
  1380. break;
  1381. case SND_SOC_BIAS_STANDBY:
  1382. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  1383. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  1384. wm8915->supplies);
  1385. if (ret != 0) {
  1386. dev_err(codec->dev,
  1387. "Failed to enable supplies: %d\n",
  1388. ret);
  1389. return ret;
  1390. }
  1391. if (wm8915->pdata.ldo_ena >= 0) {
  1392. gpio_set_value_cansleep(wm8915->pdata.ldo_ena,
  1393. 1);
  1394. msleep(5);
  1395. }
  1396. codec->cache_only = false;
  1397. snd_soc_cache_sync(codec);
  1398. }
  1399. snd_soc_update_bits(codec, WM8915_POWER_MANAGEMENT_1,
  1400. WM8915_BG_ENA, 0);
  1401. break;
  1402. case SND_SOC_BIAS_OFF:
  1403. codec->cache_only = true;
  1404. if (wm8915->pdata.ldo_ena >= 0)
  1405. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  1406. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies),
  1407. wm8915->supplies);
  1408. break;
  1409. }
  1410. codec->dapm.bias_level = level;
  1411. return 0;
  1412. }
  1413. static int wm8915_set_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1414. {
  1415. struct snd_soc_codec *codec = dai->codec;
  1416. int aifctrl = 0;
  1417. int bclk = 0;
  1418. int lrclk_tx = 0;
  1419. int lrclk_rx = 0;
  1420. int aifctrl_reg, bclk_reg, lrclk_tx_reg, lrclk_rx_reg;
  1421. switch (dai->id) {
  1422. case 0:
  1423. aifctrl_reg = WM8915_AIF1_CONTROL;
  1424. bclk_reg = WM8915_AIF1_BCLK;
  1425. lrclk_tx_reg = WM8915_AIF1_TX_LRCLK_2;
  1426. lrclk_rx_reg = WM8915_AIF1_RX_LRCLK_2;
  1427. break;
  1428. case 1:
  1429. aifctrl_reg = WM8915_AIF2_CONTROL;
  1430. bclk_reg = WM8915_AIF2_BCLK;
  1431. lrclk_tx_reg = WM8915_AIF2_TX_LRCLK_2;
  1432. lrclk_rx_reg = WM8915_AIF2_RX_LRCLK_2;
  1433. break;
  1434. default:
  1435. BUG();
  1436. return -EINVAL;
  1437. }
  1438. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1439. case SND_SOC_DAIFMT_NB_NF:
  1440. break;
  1441. case SND_SOC_DAIFMT_IB_NF:
  1442. bclk |= WM8915_AIF1_BCLK_INV;
  1443. break;
  1444. case SND_SOC_DAIFMT_NB_IF:
  1445. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1446. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1447. break;
  1448. case SND_SOC_DAIFMT_IB_IF:
  1449. bclk |= WM8915_AIF1_BCLK_INV;
  1450. lrclk_tx |= WM8915_AIF1TX_LRCLK_INV;
  1451. lrclk_rx |= WM8915_AIF1RX_LRCLK_INV;
  1452. break;
  1453. }
  1454. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1455. case SND_SOC_DAIFMT_CBS_CFS:
  1456. break;
  1457. case SND_SOC_DAIFMT_CBS_CFM:
  1458. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1459. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1460. break;
  1461. case SND_SOC_DAIFMT_CBM_CFS:
  1462. bclk |= WM8915_AIF1_BCLK_MSTR;
  1463. break;
  1464. case SND_SOC_DAIFMT_CBM_CFM:
  1465. bclk |= WM8915_AIF1_BCLK_MSTR;
  1466. lrclk_tx |= WM8915_AIF1TX_LRCLK_MSTR;
  1467. lrclk_rx |= WM8915_AIF1RX_LRCLK_MSTR;
  1468. break;
  1469. default:
  1470. return -EINVAL;
  1471. }
  1472. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1473. case SND_SOC_DAIFMT_DSP_A:
  1474. break;
  1475. case SND_SOC_DAIFMT_DSP_B:
  1476. aifctrl |= 1;
  1477. break;
  1478. case SND_SOC_DAIFMT_I2S:
  1479. aifctrl |= 2;
  1480. break;
  1481. case SND_SOC_DAIFMT_LEFT_J:
  1482. aifctrl |= 3;
  1483. break;
  1484. default:
  1485. return -EINVAL;
  1486. }
  1487. snd_soc_update_bits(codec, aifctrl_reg, WM8915_AIF1_FMT_MASK, aifctrl);
  1488. snd_soc_update_bits(codec, bclk_reg,
  1489. WM8915_AIF1_BCLK_INV | WM8915_AIF1_BCLK_MSTR,
  1490. bclk);
  1491. snd_soc_update_bits(codec, lrclk_tx_reg,
  1492. WM8915_AIF1TX_LRCLK_INV |
  1493. WM8915_AIF1TX_LRCLK_MSTR,
  1494. lrclk_tx);
  1495. snd_soc_update_bits(codec, lrclk_rx_reg,
  1496. WM8915_AIF1RX_LRCLK_INV |
  1497. WM8915_AIF1RX_LRCLK_MSTR,
  1498. lrclk_rx);
  1499. return 0;
  1500. }
  1501. static const int bclk_divs[] = {
  1502. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96
  1503. };
  1504. static const int dsp_divs[] = {
  1505. 48000, 32000, 16000, 8000
  1506. };
  1507. static int wm8915_hw_params(struct snd_pcm_substream *substream,
  1508. struct snd_pcm_hw_params *params,
  1509. struct snd_soc_dai *dai)
  1510. {
  1511. struct snd_soc_codec *codec = dai->codec;
  1512. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1513. int bits, i, bclk_rate, best, cur_val;
  1514. int aifdata = 0;
  1515. int bclk = 0;
  1516. int lrclk = 0;
  1517. int dsp = 0;
  1518. int aifdata_reg, bclk_reg, lrclk_reg, dsp_shift;
  1519. if (!wm8915->sysclk) {
  1520. dev_err(codec->dev, "SYSCLK not configured\n");
  1521. return -EINVAL;
  1522. }
  1523. switch (dai->id) {
  1524. case 0:
  1525. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1526. (snd_soc_read(codec, WM8915_GPIO_1)) & WM8915_GP1_FN_MASK) {
  1527. aifdata_reg = WM8915_AIF1RX_DATA_CONFIGURATION;
  1528. lrclk_reg = WM8915_AIF1_RX_LRCLK_1;
  1529. } else {
  1530. aifdata_reg = WM8915_AIF1TX_DATA_CONFIGURATION_1;
  1531. lrclk_reg = WM8915_AIF1_TX_LRCLK_1;
  1532. }
  1533. bclk_reg = WM8915_AIF1_BCLK;
  1534. dsp_shift = 0;
  1535. break;
  1536. case 1:
  1537. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  1538. (snd_soc_read(codec, WM8915_GPIO_2)) & WM8915_GP2_FN_MASK) {
  1539. aifdata_reg = WM8915_AIF2RX_DATA_CONFIGURATION;
  1540. lrclk_reg = WM8915_AIF2_RX_LRCLK_1;
  1541. } else {
  1542. aifdata_reg = WM8915_AIF2TX_DATA_CONFIGURATION_1;
  1543. lrclk_reg = WM8915_AIF2_TX_LRCLK_1;
  1544. }
  1545. bclk_reg = WM8915_AIF2_BCLK;
  1546. dsp_shift = WM8915_DSP2_DIV_SHIFT;
  1547. break;
  1548. default:
  1549. BUG();
  1550. return -EINVAL;
  1551. }
  1552. bclk_rate = snd_soc_params_to_bclk(params);
  1553. if (bclk_rate < 0) {
  1554. dev_err(codec->dev, "Unsupported BCLK rate: %d\n", bclk_rate);
  1555. return bclk_rate;
  1556. }
  1557. /* Needs looking at for TDM */
  1558. bits = snd_pcm_format_width(params_format(params));
  1559. if (bits < 0)
  1560. return bits;
  1561. aifdata |= (bits << WM8915_AIF1TX_WL_SHIFT) | bits;
  1562. for (i = 0; i < ARRAY_SIZE(dsp_divs); i++) {
  1563. if (dsp_divs[i] == params_rate(params))
  1564. break;
  1565. }
  1566. if (i == ARRAY_SIZE(dsp_divs)) {
  1567. dev_err(codec->dev, "Unsupported sample rate %dHz\n",
  1568. params_rate(params));
  1569. return -EINVAL;
  1570. }
  1571. dsp |= i << dsp_shift;
  1572. /* Pick a divisor for BCLK as close as we can get to ideal */
  1573. best = 0;
  1574. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  1575. cur_val = (wm8915->sysclk / bclk_divs[i]) - bclk_rate;
  1576. if (cur_val < 0) /* BCLK table is sorted */
  1577. break;
  1578. best = i;
  1579. }
  1580. bclk_rate = wm8915->sysclk / bclk_divs[best];
  1581. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  1582. bclk_divs[best], bclk_rate);
  1583. bclk |= best;
  1584. lrclk = bclk_rate / params_rate(params);
  1585. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  1586. lrclk, bclk_rate / lrclk);
  1587. snd_soc_update_bits(codec, aifdata_reg,
  1588. WM8915_AIF1TX_WL_MASK |
  1589. WM8915_AIF1TX_SLOT_LEN_MASK,
  1590. aifdata);
  1591. snd_soc_update_bits(codec, bclk_reg, WM8915_AIF1_BCLK_DIV_MASK, bclk);
  1592. snd_soc_update_bits(codec, lrclk_reg, WM8915_AIF1RX_RATE_MASK,
  1593. lrclk);
  1594. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_2,
  1595. WM8915_DSP1_DIV_SHIFT << dsp_shift, dsp);
  1596. wm8915->rx_rate[dai->id] = params_rate(params);
  1597. return 0;
  1598. }
  1599. static int wm8915_set_sysclk(struct snd_soc_dai *dai,
  1600. int clk_id, unsigned int freq, int dir)
  1601. {
  1602. struct snd_soc_codec *codec = dai->codec;
  1603. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1604. int lfclk = 0;
  1605. int ratediv = 0;
  1606. int src;
  1607. int old;
  1608. /* Disable SYSCLK while we reconfigure */
  1609. old = snd_soc_read(codec, WM8915_AIF_CLOCKING_1);
  1610. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1611. WM8915_SYSCLK_ENA, 0);
  1612. switch (clk_id) {
  1613. case WM8915_SYSCLK_MCLK1:
  1614. wm8915->sysclk = freq;
  1615. src = 0;
  1616. break;
  1617. case WM8915_SYSCLK_MCLK2:
  1618. wm8915->sysclk = freq;
  1619. src = 1;
  1620. break;
  1621. case WM8915_SYSCLK_FLL:
  1622. wm8915->sysclk = freq;
  1623. src = 2;
  1624. break;
  1625. default:
  1626. dev_err(codec->dev, "Unsupported clock source %d\n", clk_id);
  1627. return -EINVAL;
  1628. }
  1629. switch (wm8915->sysclk) {
  1630. case 6144000:
  1631. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1632. WM8915_SYSCLK_RATE, 0);
  1633. break;
  1634. case 24576000:
  1635. ratediv = WM8915_SYSCLK_DIV;
  1636. case 12288000:
  1637. snd_soc_update_bits(codec, WM8915_AIF_RATE,
  1638. WM8915_SYSCLK_RATE, WM8915_SYSCLK_RATE);
  1639. break;
  1640. case 32000:
  1641. case 32768:
  1642. lfclk = WM8915_LFCLK_ENA;
  1643. break;
  1644. default:
  1645. dev_warn(codec->dev, "Unsupported clock rate %dHz\n",
  1646. wm8915->sysclk);
  1647. return -EINVAL;
  1648. }
  1649. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1650. WM8915_SYSCLK_SRC_MASK | WM8915_SYSCLK_DIV_MASK,
  1651. src << WM8915_SYSCLK_SRC_SHIFT | ratediv);
  1652. snd_soc_update_bits(codec, WM8915_CLOCKING_1, WM8915_LFCLK_ENA, lfclk);
  1653. snd_soc_update_bits(codec, WM8915_AIF_CLOCKING_1,
  1654. WM8915_SYSCLK_ENA, old);
  1655. return 0;
  1656. }
  1657. struct _fll_div {
  1658. u16 fll_fratio;
  1659. u16 fll_outdiv;
  1660. u16 fll_refclk_div;
  1661. u16 fll_loop_gain;
  1662. u16 fll_ref_freq;
  1663. u16 n;
  1664. u16 theta;
  1665. u16 lambda;
  1666. };
  1667. static struct {
  1668. unsigned int min;
  1669. unsigned int max;
  1670. u16 fll_fratio;
  1671. int ratio;
  1672. } fll_fratios[] = {
  1673. { 0, 64000, 4, 16 },
  1674. { 64000, 128000, 3, 8 },
  1675. { 128000, 256000, 2, 4 },
  1676. { 256000, 1000000, 1, 2 },
  1677. { 1000000, 13500000, 0, 1 },
  1678. };
  1679. static int fll_factors(struct _fll_div *fll_div, unsigned int Fref,
  1680. unsigned int Fout)
  1681. {
  1682. unsigned int target;
  1683. unsigned int div;
  1684. unsigned int fratio, gcd_fll;
  1685. int i;
  1686. /* Fref must be <=13.5MHz */
  1687. div = 1;
  1688. fll_div->fll_refclk_div = 0;
  1689. while ((Fref / div) > 13500000) {
  1690. div *= 2;
  1691. fll_div->fll_refclk_div++;
  1692. if (div > 8) {
  1693. pr_err("Can't scale %dMHz input down to <=13.5MHz\n",
  1694. Fref);
  1695. return -EINVAL;
  1696. }
  1697. }
  1698. pr_debug("FLL Fref=%u Fout=%u\n", Fref, Fout);
  1699. /* Apply the division for our remaining calculations */
  1700. Fref /= div;
  1701. if (Fref >= 3000000)
  1702. fll_div->fll_loop_gain = 5;
  1703. else
  1704. fll_div->fll_loop_gain = 0;
  1705. if (Fref >= 48000)
  1706. fll_div->fll_ref_freq = 0;
  1707. else
  1708. fll_div->fll_ref_freq = 1;
  1709. /* Fvco should be 90-100MHz; don't check the upper bound */
  1710. div = 2;
  1711. while (Fout * div < 90000000) {
  1712. div++;
  1713. if (div > 64) {
  1714. pr_err("Unable to find FLL_OUTDIV for Fout=%uHz\n",
  1715. Fout);
  1716. return -EINVAL;
  1717. }
  1718. }
  1719. target = Fout * div;
  1720. fll_div->fll_outdiv = div - 1;
  1721. pr_debug("FLL Fvco=%dHz\n", target);
  1722. /* Find an appropraite FLL_FRATIO and factor it out of the target */
  1723. for (i = 0; i < ARRAY_SIZE(fll_fratios); i++) {
  1724. if (fll_fratios[i].min <= Fref && Fref <= fll_fratios[i].max) {
  1725. fll_div->fll_fratio = fll_fratios[i].fll_fratio;
  1726. fratio = fll_fratios[i].ratio;
  1727. break;
  1728. }
  1729. }
  1730. if (i == ARRAY_SIZE(fll_fratios)) {
  1731. pr_err("Unable to find FLL_FRATIO for Fref=%uHz\n", Fref);
  1732. return -EINVAL;
  1733. }
  1734. fll_div->n = target / (fratio * Fref);
  1735. if (target % Fref == 0) {
  1736. fll_div->theta = 0;
  1737. fll_div->lambda = 0;
  1738. } else {
  1739. gcd_fll = gcd(target, fratio * Fref);
  1740. fll_div->theta = (target - (fll_div->n * fratio * Fref))
  1741. / gcd_fll;
  1742. fll_div->lambda = (fratio * Fref) / gcd_fll;
  1743. }
  1744. pr_debug("FLL N=%x THETA=%x LAMBDA=%x\n",
  1745. fll_div->n, fll_div->theta, fll_div->lambda);
  1746. pr_debug("FLL_FRATIO=%x FLL_OUTDIV=%x FLL_REFCLK_DIV=%x\n",
  1747. fll_div->fll_fratio, fll_div->fll_outdiv,
  1748. fll_div->fll_refclk_div);
  1749. return 0;
  1750. }
  1751. static int wm8915_set_fll(struct snd_soc_codec *codec, int fll_id, int source,
  1752. unsigned int Fref, unsigned int Fout)
  1753. {
  1754. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1755. struct _fll_div fll_div;
  1756. unsigned long timeout;
  1757. int ret, reg;
  1758. /* Any change? */
  1759. if (source == wm8915->fll_src && Fref == wm8915->fll_fref &&
  1760. Fout == wm8915->fll_fout)
  1761. return 0;
  1762. if (Fout == 0) {
  1763. dev_dbg(codec->dev, "FLL disabled\n");
  1764. wm8915->fll_fref = 0;
  1765. wm8915->fll_fout = 0;
  1766. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1767. WM8915_FLL_ENA, 0);
  1768. return 0;
  1769. }
  1770. ret = fll_factors(&fll_div, Fref, Fout);
  1771. if (ret != 0)
  1772. return ret;
  1773. switch (source) {
  1774. case WM8915_FLL_MCLK1:
  1775. reg = 0;
  1776. break;
  1777. case WM8915_FLL_MCLK2:
  1778. reg = 1;
  1779. case WM8915_FLL_DACLRCLK1:
  1780. reg = 2;
  1781. break;
  1782. case WM8915_FLL_BCLK1:
  1783. reg = 3;
  1784. break;
  1785. default:
  1786. dev_err(codec->dev, "Unknown FLL source %d\n", ret);
  1787. return -EINVAL;
  1788. }
  1789. reg |= fll_div.fll_refclk_div << WM8915_FLL_REFCLK_DIV_SHIFT;
  1790. reg |= fll_div.fll_ref_freq << WM8915_FLL_REF_FREQ_SHIFT;
  1791. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_5,
  1792. WM8915_FLL_REFCLK_DIV_MASK | WM8915_FLL_REF_FREQ |
  1793. WM8915_FLL_REFCLK_SRC_MASK, reg);
  1794. reg = 0;
  1795. if (fll_div.theta || fll_div.lambda)
  1796. reg |= WM8915_FLL_EFS_ENA | (3 << WM8915_FLL_LFSR_SEL_SHIFT);
  1797. else
  1798. reg |= 1 << WM8915_FLL_LFSR_SEL_SHIFT;
  1799. snd_soc_write(codec, WM8915_FLL_EFS_2, reg);
  1800. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_2,
  1801. WM8915_FLL_OUTDIV_MASK |
  1802. WM8915_FLL_FRATIO_MASK,
  1803. (fll_div.fll_outdiv << WM8915_FLL_OUTDIV_SHIFT) |
  1804. (fll_div.fll_fratio));
  1805. snd_soc_write(codec, WM8915_FLL_CONTROL_3, fll_div.theta);
  1806. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_4,
  1807. WM8915_FLL_N_MASK | WM8915_FLL_LOOP_GAIN_MASK,
  1808. (fll_div.n << WM8915_FLL_N_SHIFT) |
  1809. fll_div.fll_loop_gain);
  1810. snd_soc_write(codec, WM8915_FLL_EFS_1, fll_div.lambda);
  1811. snd_soc_update_bits(codec, WM8915_FLL_CONTROL_1,
  1812. WM8915_FLL_ENA, WM8915_FLL_ENA);
  1813. /* The FLL supports live reconfiguration - kick that in case we were
  1814. * already enabled.
  1815. */
  1816. snd_soc_write(codec, WM8915_FLL_CONTROL_6, WM8915_FLL_SWITCH_CLK);
  1817. /* Wait for the FLL to lock, using the interrupt if possible */
  1818. if (Fref > 1000000)
  1819. timeout = usecs_to_jiffies(300);
  1820. else
  1821. timeout = msecs_to_jiffies(2);
  1822. wait_for_completion_timeout(&wm8915->fll_lock, timeout);
  1823. dev_dbg(codec->dev, "FLL configured for %dHz->%dHz\n", Fref, Fout);
  1824. wm8915->fll_fref = Fref;
  1825. wm8915->fll_fout = Fout;
  1826. wm8915->fll_src = source;
  1827. return 0;
  1828. }
  1829. #ifdef CONFIG_GPIOLIB
  1830. static inline struct wm8915_priv *gpio_to_wm8915(struct gpio_chip *chip)
  1831. {
  1832. return container_of(chip, struct wm8915_priv, gpio_chip);
  1833. }
  1834. static void wm8915_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1835. {
  1836. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1837. struct snd_soc_codec *codec = wm8915->codec;
  1838. snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1839. WM8915_GP1_LVL, !!value << WM8915_GP1_LVL_SHIFT);
  1840. }
  1841. static int wm8915_gpio_direction_out(struct gpio_chip *chip,
  1842. unsigned offset, int value)
  1843. {
  1844. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1845. struct snd_soc_codec *codec = wm8915->codec;
  1846. int val;
  1847. val = (1 << WM8915_GP1_FN_SHIFT) | (!!value << WM8915_GP1_LVL_SHIFT);
  1848. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1849. WM8915_GP1_FN_MASK | WM8915_GP1_DIR |
  1850. WM8915_GP1_LVL, val);
  1851. }
  1852. static int wm8915_gpio_get(struct gpio_chip *chip, unsigned offset)
  1853. {
  1854. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1855. struct snd_soc_codec *codec = wm8915->codec;
  1856. int ret;
  1857. ret = snd_soc_read(codec, WM8915_GPIO_1 + offset);
  1858. if (ret < 0)
  1859. return ret;
  1860. return (ret & WM8915_GP1_LVL) != 0;
  1861. }
  1862. static int wm8915_gpio_direction_in(struct gpio_chip *chip, unsigned offset)
  1863. {
  1864. struct wm8915_priv *wm8915 = gpio_to_wm8915(chip);
  1865. struct snd_soc_codec *codec = wm8915->codec;
  1866. return snd_soc_update_bits(codec, WM8915_GPIO_1 + offset,
  1867. WM8915_GP1_FN_MASK | WM8915_GP1_DIR,
  1868. (1 << WM8915_GP1_FN_SHIFT) |
  1869. (1 << WM8915_GP1_DIR_SHIFT));
  1870. }
  1871. static struct gpio_chip wm8915_template_chip = {
  1872. .label = "wm8915",
  1873. .owner = THIS_MODULE,
  1874. .direction_output = wm8915_gpio_direction_out,
  1875. .set = wm8915_gpio_set,
  1876. .direction_input = wm8915_gpio_direction_in,
  1877. .get = wm8915_gpio_get,
  1878. .can_sleep = 1,
  1879. };
  1880. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1881. {
  1882. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1883. int ret;
  1884. wm8915->gpio_chip = wm8915_template_chip;
  1885. wm8915->gpio_chip.ngpio = 5;
  1886. wm8915->gpio_chip.dev = codec->dev;
  1887. if (wm8915->pdata.gpio_base)
  1888. wm8915->gpio_chip.base = wm8915->pdata.gpio_base;
  1889. else
  1890. wm8915->gpio_chip.base = -1;
  1891. ret = gpiochip_add(&wm8915->gpio_chip);
  1892. if (ret != 0)
  1893. dev_err(codec->dev, "Failed to add GPIOs: %d\n", ret);
  1894. }
  1895. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1896. {
  1897. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1898. int ret;
  1899. ret = gpiochip_remove(&wm8915->gpio_chip);
  1900. if (ret != 0)
  1901. dev_err(codec->dev, "Failed to remove GPIOs: %d\n", ret);
  1902. }
  1903. #else
  1904. static void wm8915_init_gpio(struct snd_soc_codec *codec)
  1905. {
  1906. }
  1907. static void wm8915_free_gpio(struct snd_soc_codec *codec)
  1908. {
  1909. }
  1910. #endif
  1911. /**
  1912. * wm8915_detect - Enable default WM8915 jack detection
  1913. *
  1914. * The WM8915 has advanced accessory detection support for headsets.
  1915. * This function provides a default implementation which integrates
  1916. * the majority of this functionality with minimal user configuration.
  1917. *
  1918. * This will detect headset, headphone and short circuit button and
  1919. * will also detect inverted microphone ground connections and update
  1920. * the polarity of the connections.
  1921. */
  1922. int wm8915_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  1923. wm8915_polarity_fn polarity_cb)
  1924. {
  1925. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1926. wm8915->jack = jack;
  1927. wm8915->detecting = true;
  1928. wm8915->polarity_cb = polarity_cb;
  1929. if (wm8915->polarity_cb)
  1930. wm8915->polarity_cb(codec, 0);
  1931. /* Clear discarge to avoid noise during detection */
  1932. snd_soc_update_bits(codec, WM8915_MICBIAS_1,
  1933. WM8915_MICB1_DISCH, 0);
  1934. snd_soc_update_bits(codec, WM8915_MICBIAS_2,
  1935. WM8915_MICB2_DISCH, 0);
  1936. /* LDO2 powers the microphones, SYSCLK clocks detection */
  1937. snd_soc_dapm_force_enable_pin(&codec->dapm, "LDO2");
  1938. snd_soc_dapm_force_enable_pin(&codec->dapm, "SYSCLK");
  1939. /* We start off just enabling microphone detection - even a
  1940. * plain headphone will trigger detection.
  1941. */
  1942. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1943. WM8915_MICD_ENA, WM8915_MICD_ENA);
  1944. /* Slowest detection rate, gives debounce for initial detection */
  1945. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1946. WM8915_MICD_RATE_MASK,
  1947. WM8915_MICD_RATE_MASK);
  1948. /* Enable interrupts and we're off */
  1949. snd_soc_update_bits(codec, WM8915_INTERRUPT_STATUS_2_MASK,
  1950. WM8915_IM_MICD_EINT, 0);
  1951. return 0;
  1952. }
  1953. EXPORT_SYMBOL_GPL(wm8915_detect);
  1954. static void wm8915_micd(struct snd_soc_codec *codec)
  1955. {
  1956. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  1957. int val, reg;
  1958. val = snd_soc_read(codec, WM8915_MIC_DETECT_3);
  1959. dev_dbg(codec->dev, "Microphone event: %x\n", val);
  1960. if (!(val & WM8915_MICD_VALID)) {
  1961. dev_warn(codec->dev, "Microphone detection state invalid\n");
  1962. return;
  1963. }
  1964. /* No accessory, reset everything and report removal */
  1965. if (!(val & WM8915_MICD_STS)) {
  1966. dev_dbg(codec->dev, "Jack removal detected\n");
  1967. wm8915->jack_mic = false;
  1968. wm8915->detecting = true;
  1969. snd_soc_jack_report(wm8915->jack, 0,
  1970. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1971. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1972. WM8915_MICD_RATE_MASK,
  1973. WM8915_MICD_RATE_MASK);
  1974. return;
  1975. }
  1976. /* If the measurement is very high we've got a microphone but
  1977. * do a little debounce to account for mechanical issues.
  1978. */
  1979. if (val & 0x400) {
  1980. dev_dbg(codec->dev, "Microphone detected\n");
  1981. snd_soc_jack_report(wm8915->jack, SND_JACK_HEADSET,
  1982. SND_JACK_HEADSET | SND_JACK_BTN_0);
  1983. wm8915->jack_mic = true;
  1984. wm8915->detecting = false;
  1985. /* Increase poll rate to give better responsiveness
  1986. * for buttons */
  1987. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  1988. WM8915_MICD_RATE_MASK,
  1989. 5 << WM8915_MICD_RATE_SHIFT);
  1990. }
  1991. /* If we detected a lower impedence during initial startup
  1992. * then we probably have the wrong polarity, flip it. Don't
  1993. * do this for the lowest impedences to speed up detection of
  1994. * plain headphones.
  1995. */
  1996. if (wm8915->detecting && (val & 0x3f0)) {
  1997. reg = snd_soc_read(codec, WM8915_ACCESSORY_DETECT_MODE_2);
  1998. reg ^= WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  1999. WM8915_MICD_BIAS_SRC;
  2000. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2001. WM8915_HPOUT1FB_SRC | WM8915_MICD_SRC |
  2002. WM8915_MICD_BIAS_SRC, reg);
  2003. if (wm8915->polarity_cb)
  2004. wm8915->polarity_cb(codec,
  2005. (reg & WM8915_MICD_SRC) != 0);
  2006. dev_dbg(codec->dev, "Set microphone polarity to %d\n",
  2007. (reg & WM8915_MICD_SRC) != 0);
  2008. return;
  2009. }
  2010. /* Don't distinguish between buttons, just report any low
  2011. * impedence as BTN_0.
  2012. */
  2013. if (val & 0x3fc) {
  2014. if (wm8915->jack_mic) {
  2015. dev_dbg(codec->dev, "Mic button detected\n");
  2016. snd_soc_jack_report(wm8915->jack,
  2017. SND_JACK_HEADSET | SND_JACK_BTN_0,
  2018. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2019. } else {
  2020. dev_dbg(codec->dev, "Headphone detected\n");
  2021. snd_soc_jack_report(wm8915->jack,
  2022. SND_JACK_HEADPHONE,
  2023. SND_JACK_HEADSET |
  2024. SND_JACK_BTN_0);
  2025. /* Increase the detection rate a bit for
  2026. * responsiveness.
  2027. */
  2028. snd_soc_update_bits(codec, WM8915_MIC_DETECT_1,
  2029. WM8915_MICD_RATE_MASK,
  2030. 7 << WM8915_MICD_RATE_SHIFT);
  2031. wm8915->detecting = false;
  2032. }
  2033. }
  2034. }
  2035. static irqreturn_t wm8915_irq(int irq, void *data)
  2036. {
  2037. struct snd_soc_codec *codec = data;
  2038. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2039. int irq_val;
  2040. irq_val = snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2);
  2041. if (irq_val < 0) {
  2042. dev_err(codec->dev, "Failed to read IRQ status: %d\n",
  2043. irq_val);
  2044. return IRQ_NONE;
  2045. }
  2046. irq_val &= ~snd_soc_read(codec, WM8915_INTERRUPT_STATUS_2_MASK);
  2047. if (irq_val & (WM8915_DCS_DONE_01_EINT | WM8915_DCS_DONE_23_EINT)) {
  2048. dev_dbg(codec->dev, "DC servo IRQ\n");
  2049. complete(&wm8915->dcs_done);
  2050. }
  2051. if (irq_val & WM8915_FIFOS_ERR_EINT)
  2052. dev_err(codec->dev, "Digital core FIFO error\n");
  2053. if (irq_val & WM8915_FLL_LOCK_EINT) {
  2054. dev_dbg(codec->dev, "FLL locked\n");
  2055. complete(&wm8915->fll_lock);
  2056. }
  2057. if (irq_val & WM8915_MICD_EINT)
  2058. wm8915_micd(codec);
  2059. if (irq_val) {
  2060. snd_soc_write(codec, WM8915_INTERRUPT_STATUS_2, irq_val);
  2061. return IRQ_HANDLED;
  2062. } else {
  2063. return IRQ_NONE;
  2064. }
  2065. }
  2066. static irqreturn_t wm8915_edge_irq(int irq, void *data)
  2067. {
  2068. irqreturn_t ret = IRQ_NONE;
  2069. irqreturn_t val;
  2070. do {
  2071. val = wm8915_irq(irq, data);
  2072. if (val != IRQ_NONE)
  2073. ret = val;
  2074. } while (val != IRQ_NONE);
  2075. return ret;
  2076. }
  2077. static void wm8915_retune_mobile_pdata(struct snd_soc_codec *codec)
  2078. {
  2079. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2080. struct wm8915_pdata *pdata = &wm8915->pdata;
  2081. struct snd_kcontrol_new controls[] = {
  2082. SOC_ENUM_EXT("DSP1 EQ Mode",
  2083. wm8915->retune_mobile_enum,
  2084. wm8915_get_retune_mobile_enum,
  2085. wm8915_put_retune_mobile_enum),
  2086. SOC_ENUM_EXT("DSP2 EQ Mode",
  2087. wm8915->retune_mobile_enum,
  2088. wm8915_get_retune_mobile_enum,
  2089. wm8915_put_retune_mobile_enum),
  2090. };
  2091. int ret, i, j;
  2092. const char **t;
  2093. /* We need an array of texts for the enum API but the number
  2094. * of texts is likely to be less than the number of
  2095. * configurations due to the sample rate dependency of the
  2096. * configurations. */
  2097. wm8915->num_retune_mobile_texts = 0;
  2098. wm8915->retune_mobile_texts = NULL;
  2099. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2100. for (j = 0; j < wm8915->num_retune_mobile_texts; j++) {
  2101. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2102. wm8915->retune_mobile_texts[j]) == 0)
  2103. break;
  2104. }
  2105. if (j != wm8915->num_retune_mobile_texts)
  2106. continue;
  2107. /* Expand the array... */
  2108. t = krealloc(wm8915->retune_mobile_texts,
  2109. sizeof(char *) *
  2110. (wm8915->num_retune_mobile_texts + 1),
  2111. GFP_KERNEL);
  2112. if (t == NULL)
  2113. continue;
  2114. /* ...store the new entry... */
  2115. t[wm8915->num_retune_mobile_texts] =
  2116. pdata->retune_mobile_cfgs[i].name;
  2117. /* ...and remember the new version. */
  2118. wm8915->num_retune_mobile_texts++;
  2119. wm8915->retune_mobile_texts = t;
  2120. }
  2121. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2122. wm8915->num_retune_mobile_texts);
  2123. wm8915->retune_mobile_enum.max = wm8915->num_retune_mobile_texts;
  2124. wm8915->retune_mobile_enum.texts = wm8915->retune_mobile_texts;
  2125. ret = snd_soc_add_controls(codec, controls, ARRAY_SIZE(controls));
  2126. if (ret != 0)
  2127. dev_err(codec->dev,
  2128. "Failed to add ReTune Mobile controls: %d\n", ret);
  2129. }
  2130. static int wm8915_probe(struct snd_soc_codec *codec)
  2131. {
  2132. int ret;
  2133. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2134. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2135. struct snd_soc_dapm_context *dapm = &codec->dapm;
  2136. int i, irq_flags;
  2137. wm8915->codec = codec;
  2138. init_completion(&wm8915->dcs_done);
  2139. init_completion(&wm8915->fll_lock);
  2140. dapm->idle_bias_off = true;
  2141. dapm->bias_level = SND_SOC_BIAS_OFF;
  2142. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  2143. if (ret != 0) {
  2144. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  2145. goto err;
  2146. }
  2147. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2148. wm8915->supplies[i].supply = wm8915_supply_names[i];
  2149. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8915->supplies),
  2150. wm8915->supplies);
  2151. if (ret != 0) {
  2152. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  2153. goto err;
  2154. }
  2155. wm8915->disable_nb[0].notifier_call = wm8915_regulator_event_0;
  2156. wm8915->disable_nb[1].notifier_call = wm8915_regulator_event_1;
  2157. wm8915->disable_nb[2].notifier_call = wm8915_regulator_event_2;
  2158. wm8915->disable_nb[3].notifier_call = wm8915_regulator_event_3;
  2159. /* This should really be moved into the regulator core */
  2160. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++) {
  2161. ret = regulator_register_notifier(wm8915->supplies[i].consumer,
  2162. &wm8915->disable_nb[i]);
  2163. if (ret != 0) {
  2164. dev_err(codec->dev,
  2165. "Failed to register regulator notifier: %d\n",
  2166. ret);
  2167. }
  2168. }
  2169. ret = regulator_bulk_enable(ARRAY_SIZE(wm8915->supplies),
  2170. wm8915->supplies);
  2171. if (ret != 0) {
  2172. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  2173. goto err_get;
  2174. }
  2175. if (wm8915->pdata.ldo_ena >= 0) {
  2176. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 1);
  2177. msleep(5);
  2178. }
  2179. ret = snd_soc_read(codec, WM8915_SOFTWARE_RESET);
  2180. if (ret < 0) {
  2181. dev_err(codec->dev, "Failed to read ID register: %d\n", ret);
  2182. goto err_enable;
  2183. }
  2184. if (ret != 0x8915) {
  2185. dev_err(codec->dev, "Device is not a WM8915, ID %x\n", ret);
  2186. ret = -EINVAL;
  2187. goto err_enable;
  2188. }
  2189. ret = snd_soc_read(codec, WM8915_CHIP_REVISION);
  2190. if (ret < 0) {
  2191. dev_err(codec->dev, "Failed to read device revision: %d\n",
  2192. ret);
  2193. goto err_enable;
  2194. }
  2195. dev_info(codec->dev, "revision %c\n",
  2196. (ret & WM8915_CHIP_REV_MASK) + 'A');
  2197. if (wm8915->pdata.ldo_ena >= 0) {
  2198. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2199. } else {
  2200. ret = wm8915_reset(codec);
  2201. if (ret < 0) {
  2202. dev_err(codec->dev, "Failed to issue reset\n");
  2203. goto err_enable;
  2204. }
  2205. }
  2206. codec->cache_only = true;
  2207. /* Apply platform data settings */
  2208. snd_soc_update_bits(codec, WM8915_LINE_INPUT_CONTROL,
  2209. WM8915_INL_MODE_MASK | WM8915_INR_MODE_MASK,
  2210. wm8915->pdata.inl_mode << WM8915_INL_MODE_SHIFT |
  2211. wm8915->pdata.inr_mode);
  2212. for (i = 0; i < ARRAY_SIZE(wm8915->pdata.gpio_default); i++) {
  2213. if (!wm8915->pdata.gpio_default[i])
  2214. continue;
  2215. snd_soc_write(codec, WM8915_GPIO_1 + i,
  2216. wm8915->pdata.gpio_default[i] & 0xffff);
  2217. }
  2218. if (wm8915->pdata.spkmute_seq)
  2219. snd_soc_update_bits(codec, WM8915_PDM_SPEAKER_MUTE_SEQUENCE,
  2220. WM8915_SPK_MUTE_ENDIAN |
  2221. WM8915_SPK_MUTE_SEQ1_MASK,
  2222. wm8915->pdata.spkmute_seq);
  2223. snd_soc_update_bits(codec, WM8915_ACCESSORY_DETECT_MODE_2,
  2224. WM8915_MICD_BIAS_SRC | WM8915_HPOUT1FB_SRC |
  2225. WM8915_MICD_SRC, wm8915->pdata.micdet_def);
  2226. /* Latch volume update bits */
  2227. snd_soc_update_bits(codec, WM8915_LEFT_LINE_INPUT_VOLUME,
  2228. WM8915_IN1_VU, WM8915_IN1_VU);
  2229. snd_soc_update_bits(codec, WM8915_RIGHT_LINE_INPUT_VOLUME,
  2230. WM8915_IN1_VU, WM8915_IN1_VU);
  2231. snd_soc_update_bits(codec, WM8915_DAC1_LEFT_VOLUME,
  2232. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2233. snd_soc_update_bits(codec, WM8915_DAC1_RIGHT_VOLUME,
  2234. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2235. snd_soc_update_bits(codec, WM8915_DAC2_LEFT_VOLUME,
  2236. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2237. snd_soc_update_bits(codec, WM8915_DAC2_RIGHT_VOLUME,
  2238. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2239. snd_soc_update_bits(codec, WM8915_OUTPUT1_LEFT_VOLUME,
  2240. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2241. snd_soc_update_bits(codec, WM8915_OUTPUT1_RIGHT_VOLUME,
  2242. WM8915_DAC1_VU, WM8915_DAC1_VU);
  2243. snd_soc_update_bits(codec, WM8915_OUTPUT2_LEFT_VOLUME,
  2244. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2245. snd_soc_update_bits(codec, WM8915_OUTPUT2_RIGHT_VOLUME,
  2246. WM8915_DAC2_VU, WM8915_DAC2_VU);
  2247. snd_soc_update_bits(codec, WM8915_DSP1_TX_LEFT_VOLUME,
  2248. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2249. snd_soc_update_bits(codec, WM8915_DSP1_TX_RIGHT_VOLUME,
  2250. WM8915_DSP1TX_VU, WM8915_DSP1TX_VU);
  2251. snd_soc_update_bits(codec, WM8915_DSP2_TX_LEFT_VOLUME,
  2252. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2253. snd_soc_update_bits(codec, WM8915_DSP2_TX_RIGHT_VOLUME,
  2254. WM8915_DSP2TX_VU, WM8915_DSP2TX_VU);
  2255. snd_soc_update_bits(codec, WM8915_DSP1_RX_LEFT_VOLUME,
  2256. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2257. snd_soc_update_bits(codec, WM8915_DSP1_RX_RIGHT_VOLUME,
  2258. WM8915_DSP1RX_VU, WM8915_DSP1RX_VU);
  2259. snd_soc_update_bits(codec, WM8915_DSP2_RX_LEFT_VOLUME,
  2260. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2261. snd_soc_update_bits(codec, WM8915_DSP2_RX_RIGHT_VOLUME,
  2262. WM8915_DSP2RX_VU, WM8915_DSP2RX_VU);
  2263. /* No support currently for the underclocked TDM modes and
  2264. * pick a default TDM layout with each channel pair working with
  2265. * slots 0 and 1. */
  2266. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_0_CONFIGURATION,
  2267. WM8915_AIF1RX_CHAN0_SLOTS_MASK |
  2268. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2269. 1 << WM8915_AIF1RX_CHAN0_SLOTS_SHIFT | 0);
  2270. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_1_CONFIGURATION,
  2271. WM8915_AIF1RX_CHAN1_SLOTS_MASK |
  2272. WM8915_AIF1RX_CHAN1_START_SLOT_MASK,
  2273. 1 << WM8915_AIF1RX_CHAN1_SLOTS_SHIFT | 1);
  2274. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_2_CONFIGURATION,
  2275. WM8915_AIF1RX_CHAN2_SLOTS_MASK |
  2276. WM8915_AIF1RX_CHAN2_START_SLOT_MASK,
  2277. 1 << WM8915_AIF1RX_CHAN2_SLOTS_SHIFT | 0);
  2278. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_3_CONFIGURATION,
  2279. WM8915_AIF1RX_CHAN3_SLOTS_MASK |
  2280. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2281. 1 << WM8915_AIF1RX_CHAN3_SLOTS_SHIFT | 1);
  2282. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_4_CONFIGURATION,
  2283. WM8915_AIF1RX_CHAN4_SLOTS_MASK |
  2284. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2285. 1 << WM8915_AIF1RX_CHAN4_SLOTS_SHIFT | 0);
  2286. snd_soc_update_bits(codec, WM8915_AIF1RX_CHANNEL_5_CONFIGURATION,
  2287. WM8915_AIF1RX_CHAN5_SLOTS_MASK |
  2288. WM8915_AIF1RX_CHAN0_START_SLOT_MASK,
  2289. 1 << WM8915_AIF1RX_CHAN5_SLOTS_SHIFT | 1);
  2290. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_0_CONFIGURATION,
  2291. WM8915_AIF2RX_CHAN0_SLOTS_MASK |
  2292. WM8915_AIF2RX_CHAN0_START_SLOT_MASK,
  2293. 1 << WM8915_AIF2RX_CHAN0_SLOTS_SHIFT | 0);
  2294. snd_soc_update_bits(codec, WM8915_AIF2RX_CHANNEL_1_CONFIGURATION,
  2295. WM8915_AIF2RX_CHAN1_SLOTS_MASK |
  2296. WM8915_AIF2RX_CHAN1_START_SLOT_MASK,
  2297. 1 << WM8915_AIF2RX_CHAN1_SLOTS_SHIFT | 1);
  2298. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_0_CONFIGURATION,
  2299. WM8915_AIF1TX_CHAN0_SLOTS_MASK |
  2300. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2301. 1 << WM8915_AIF1TX_CHAN0_SLOTS_SHIFT | 0);
  2302. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2303. WM8915_AIF1TX_CHAN1_SLOTS_MASK |
  2304. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2305. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2306. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_2_CONFIGURATION,
  2307. WM8915_AIF1TX_CHAN2_SLOTS_MASK |
  2308. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2309. 1 << WM8915_AIF1TX_CHAN2_SLOTS_SHIFT | 0);
  2310. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_3_CONFIGURATION,
  2311. WM8915_AIF1TX_CHAN3_SLOTS_MASK |
  2312. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2313. 1 << WM8915_AIF1TX_CHAN3_SLOTS_SHIFT | 1);
  2314. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_4_CONFIGURATION,
  2315. WM8915_AIF1TX_CHAN4_SLOTS_MASK |
  2316. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2317. 1 << WM8915_AIF1TX_CHAN4_SLOTS_SHIFT | 0);
  2318. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_5_CONFIGURATION,
  2319. WM8915_AIF1TX_CHAN5_SLOTS_MASK |
  2320. WM8915_AIF1TX_CHAN0_START_SLOT_MASK,
  2321. 1 << WM8915_AIF1TX_CHAN5_SLOTS_SHIFT | 1);
  2322. snd_soc_update_bits(codec, WM8915_AIF2TX_CHANNEL_0_CONFIGURATION,
  2323. WM8915_AIF2TX_CHAN0_SLOTS_MASK |
  2324. WM8915_AIF2TX_CHAN0_START_SLOT_MASK,
  2325. 1 << WM8915_AIF2TX_CHAN0_SLOTS_SHIFT | 0);
  2326. snd_soc_update_bits(codec, WM8915_AIF1TX_CHANNEL_1_CONFIGURATION,
  2327. WM8915_AIF2TX_CHAN1_SLOTS_MASK |
  2328. WM8915_AIF2TX_CHAN1_START_SLOT_MASK,
  2329. 1 << WM8915_AIF1TX_CHAN1_SLOTS_SHIFT | 1);
  2330. if (wm8915->pdata.num_retune_mobile_cfgs)
  2331. wm8915_retune_mobile_pdata(codec);
  2332. else
  2333. snd_soc_add_controls(codec, wm8915_eq_controls,
  2334. ARRAY_SIZE(wm8915_eq_controls));
  2335. /* If the TX LRCLK pins are not in LRCLK mode configure the
  2336. * AIFs to source their clocks from the RX LRCLKs.
  2337. */
  2338. if ((snd_soc_read(codec, WM8915_GPIO_1)))
  2339. snd_soc_update_bits(codec, WM8915_AIF1_TX_LRCLK_2,
  2340. WM8915_AIF1TX_LRCLK_MODE,
  2341. WM8915_AIF1TX_LRCLK_MODE);
  2342. if ((snd_soc_read(codec, WM8915_GPIO_2)))
  2343. snd_soc_update_bits(codec, WM8915_AIF2_TX_LRCLK_2,
  2344. WM8915_AIF2TX_LRCLK_MODE,
  2345. WM8915_AIF2TX_LRCLK_MODE);
  2346. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2347. wm8915_init_gpio(codec);
  2348. if (i2c->irq) {
  2349. if (wm8915->pdata.irq_flags)
  2350. irq_flags = wm8915->pdata.irq_flags;
  2351. else
  2352. irq_flags = IRQF_TRIGGER_LOW;
  2353. irq_flags |= IRQF_ONESHOT;
  2354. if (irq_flags & (IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING))
  2355. ret = request_threaded_irq(i2c->irq, NULL,
  2356. wm8915_edge_irq,
  2357. irq_flags, "wm8915", codec);
  2358. else
  2359. ret = request_threaded_irq(i2c->irq, NULL, wm8915_irq,
  2360. irq_flags, "wm8915", codec);
  2361. if (ret == 0) {
  2362. /* Unmask the interrupt */
  2363. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2364. WM8915_IM_IRQ, 0);
  2365. /* Enable error reporting and DC servo status */
  2366. snd_soc_update_bits(codec,
  2367. WM8915_INTERRUPT_STATUS_2_MASK,
  2368. WM8915_IM_DCS_DONE_23_EINT |
  2369. WM8915_IM_DCS_DONE_01_EINT |
  2370. WM8915_IM_FLL_LOCK_EINT |
  2371. WM8915_IM_FIFOS_ERR_EINT,
  2372. 0);
  2373. } else {
  2374. dev_err(codec->dev, "Failed to request IRQ: %d\n",
  2375. ret);
  2376. }
  2377. }
  2378. return 0;
  2379. err_enable:
  2380. if (wm8915->pdata.ldo_ena >= 0)
  2381. gpio_set_value_cansleep(wm8915->pdata.ldo_ena, 0);
  2382. regulator_bulk_disable(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2383. err_get:
  2384. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2385. err:
  2386. return ret;
  2387. }
  2388. static int wm8915_remove(struct snd_soc_codec *codec)
  2389. {
  2390. struct wm8915_priv *wm8915 = snd_soc_codec_get_drvdata(codec);
  2391. struct i2c_client *i2c = to_i2c_client(codec->dev);
  2392. int i;
  2393. snd_soc_update_bits(codec, WM8915_INTERRUPT_CONTROL,
  2394. WM8915_IM_IRQ, WM8915_IM_IRQ);
  2395. if (i2c->irq)
  2396. free_irq(i2c->irq, codec);
  2397. wm8915_free_gpio(codec);
  2398. for (i = 0; i < ARRAY_SIZE(wm8915->supplies); i++)
  2399. regulator_unregister_notifier(wm8915->supplies[i].consumer,
  2400. &wm8915->disable_nb[i]);
  2401. regulator_bulk_free(ARRAY_SIZE(wm8915->supplies), wm8915->supplies);
  2402. return 0;
  2403. }
  2404. static struct snd_soc_codec_driver soc_codec_dev_wm8915 = {
  2405. .probe = wm8915_probe,
  2406. .remove = wm8915_remove,
  2407. .set_bias_level = wm8915_set_bias_level,
  2408. .seq_notifier = wm8915_seq_notifier,
  2409. .reg_cache_size = WM8915_MAX_REGISTER + 1,
  2410. .reg_word_size = sizeof(u16),
  2411. .reg_cache_default = wm8915_reg,
  2412. .volatile_register = wm8915_volatile_register,
  2413. .readable_register = wm8915_readable_register,
  2414. .compress_type = SND_SOC_RBTREE_COMPRESSION,
  2415. .controls = wm8915_snd_controls,
  2416. .num_controls = ARRAY_SIZE(wm8915_snd_controls),
  2417. .dapm_widgets = wm8915_dapm_widgets,
  2418. .num_dapm_widgets = ARRAY_SIZE(wm8915_dapm_widgets),
  2419. .dapm_routes = wm8915_dapm_routes,
  2420. .num_dapm_routes = ARRAY_SIZE(wm8915_dapm_routes),
  2421. .set_pll = wm8915_set_fll,
  2422. };
  2423. #define WM8915_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
  2424. SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000)
  2425. #define WM8915_FORMATS (SNDRV_PCM_FMTBIT_S8 | SNDRV_PCM_FMTBIT_S16_LE |\
  2426. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE |\
  2427. SNDRV_PCM_FMTBIT_S32_LE)
  2428. static struct snd_soc_dai_ops wm8915_dai_ops = {
  2429. .set_fmt = wm8915_set_fmt,
  2430. .hw_params = wm8915_hw_params,
  2431. .set_sysclk = wm8915_set_sysclk,
  2432. };
  2433. static struct snd_soc_dai_driver wm8915_dai[] = {
  2434. {
  2435. .name = "wm8915-aif1",
  2436. .playback = {
  2437. .stream_name = "AIF1 Playback",
  2438. .channels_min = 1,
  2439. .channels_max = 6,
  2440. .rates = WM8915_RATES,
  2441. .formats = WM8915_FORMATS,
  2442. },
  2443. .capture = {
  2444. .stream_name = "AIF1 Capture",
  2445. .channels_min = 1,
  2446. .channels_max = 6,
  2447. .rates = WM8915_RATES,
  2448. .formats = WM8915_FORMATS,
  2449. },
  2450. .ops = &wm8915_dai_ops,
  2451. },
  2452. {
  2453. .name = "wm8915-aif2",
  2454. .playback = {
  2455. .stream_name = "AIF2 Playback",
  2456. .channels_min = 1,
  2457. .channels_max = 2,
  2458. .rates = WM8915_RATES,
  2459. .formats = WM8915_FORMATS,
  2460. },
  2461. .capture = {
  2462. .stream_name = "AIF2 Capture",
  2463. .channels_min = 1,
  2464. .channels_max = 2,
  2465. .rates = WM8915_RATES,
  2466. .formats = WM8915_FORMATS,
  2467. },
  2468. .ops = &wm8915_dai_ops,
  2469. },
  2470. };
  2471. static __devinit int wm8915_i2c_probe(struct i2c_client *i2c,
  2472. const struct i2c_device_id *id)
  2473. {
  2474. struct wm8915_priv *wm8915;
  2475. int ret;
  2476. wm8915 = kzalloc(sizeof(struct wm8915_priv), GFP_KERNEL);
  2477. if (wm8915 == NULL)
  2478. return -ENOMEM;
  2479. i2c_set_clientdata(i2c, wm8915);
  2480. if (dev_get_platdata(&i2c->dev))
  2481. memcpy(&wm8915->pdata, dev_get_platdata(&i2c->dev),
  2482. sizeof(wm8915->pdata));
  2483. if (wm8915->pdata.ldo_ena > 0) {
  2484. ret = gpio_request_one(wm8915->pdata.ldo_ena,
  2485. GPIOF_OUT_INIT_LOW, "WM8915 ENA");
  2486. if (ret < 0) {
  2487. dev_err(&i2c->dev, "Failed to request GPIO %d: %d\n",
  2488. wm8915->pdata.ldo_ena, ret);
  2489. goto err;
  2490. }
  2491. }
  2492. ret = snd_soc_register_codec(&i2c->dev,
  2493. &soc_codec_dev_wm8915, wm8915_dai,
  2494. ARRAY_SIZE(wm8915_dai));
  2495. if (ret < 0)
  2496. goto err_gpio;
  2497. return ret;
  2498. err_gpio:
  2499. if (wm8915->pdata.ldo_ena > 0)
  2500. gpio_free(wm8915->pdata.ldo_ena);
  2501. err:
  2502. kfree(wm8915);
  2503. return ret;
  2504. }
  2505. static __devexit int wm8915_i2c_remove(struct i2c_client *client)
  2506. {
  2507. struct wm8915_priv *wm8915 = i2c_get_clientdata(client);
  2508. snd_soc_unregister_codec(&client->dev);
  2509. if (wm8915->pdata.ldo_ena > 0)
  2510. gpio_free(wm8915->pdata.ldo_ena);
  2511. kfree(i2c_get_clientdata(client));
  2512. return 0;
  2513. }
  2514. static const struct i2c_device_id wm8915_i2c_id[] = {
  2515. { "wm8915", 0 },
  2516. { }
  2517. };
  2518. MODULE_DEVICE_TABLE(i2c, wm8915_i2c_id);
  2519. static struct i2c_driver wm8915_i2c_driver = {
  2520. .driver = {
  2521. .name = "wm8915",
  2522. .owner = THIS_MODULE,
  2523. },
  2524. .probe = wm8915_i2c_probe,
  2525. .remove = __devexit_p(wm8915_i2c_remove),
  2526. .id_table = wm8915_i2c_id,
  2527. };
  2528. static int __init wm8915_modinit(void)
  2529. {
  2530. int ret;
  2531. ret = i2c_add_driver(&wm8915_i2c_driver);
  2532. if (ret != 0) {
  2533. printk(KERN_ERR "Failed to register WM8915 I2C driver: %d\n",
  2534. ret);
  2535. }
  2536. return ret;
  2537. }
  2538. module_init(wm8915_modinit);
  2539. static void __exit wm8915_exit(void)
  2540. {
  2541. i2c_del_driver(&wm8915_i2c_driver);
  2542. }
  2543. module_exit(wm8915_exit);
  2544. MODULE_DESCRIPTION("ASoC WM8915 driver");
  2545. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  2546. MODULE_LICENSE("GPL");