main.c 123 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782
  1. /*
  2. Broadcom B43 wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>
  4. Copyright (c) 2005 Stefano Brivio <stefano.brivio@polimi.it>
  5. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  6. Copyright (c) 2005 Danny van Dyk <kugelfang@gentoo.org>
  7. Copyright (c) 2005 Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/firmware.h>
  29. #include <linux/wireless.h>
  30. #include <linux/workqueue.h>
  31. #include <linux/skbuff.h>
  32. #include <linux/io.h>
  33. #include <linux/dma-mapping.h>
  34. #include <asm/unaligned.h>
  35. #include "b43.h"
  36. #include "main.h"
  37. #include "debugfs.h"
  38. #include "phy_common.h"
  39. #include "phy_g.h"
  40. #include "phy_n.h"
  41. #include "dma.h"
  42. #include "pio.h"
  43. #include "sysfs.h"
  44. #include "xmit.h"
  45. #include "lo.h"
  46. #include "pcmcia.h"
  47. MODULE_DESCRIPTION("Broadcom B43 wireless driver");
  48. MODULE_AUTHOR("Martin Langer");
  49. MODULE_AUTHOR("Stefano Brivio");
  50. MODULE_AUTHOR("Michael Buesch");
  51. MODULE_LICENSE("GPL");
  52. MODULE_FIRMWARE(B43_SUPPORTED_FIRMWARE_ID);
  53. static int modparam_bad_frames_preempt;
  54. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  55. MODULE_PARM_DESC(bad_frames_preempt,
  56. "enable(1) / disable(0) Bad Frames Preemption");
  57. static char modparam_fwpostfix[16];
  58. module_param_string(fwpostfix, modparam_fwpostfix, 16, 0444);
  59. MODULE_PARM_DESC(fwpostfix, "Postfix for the .fw files to load.");
  60. static int modparam_hwpctl;
  61. module_param_named(hwpctl, modparam_hwpctl, int, 0444);
  62. MODULE_PARM_DESC(hwpctl, "Enable hardware-side power control (default off)");
  63. static int modparam_nohwcrypt;
  64. module_param_named(nohwcrypt, modparam_nohwcrypt, int, 0444);
  65. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  66. int b43_modparam_qos = 1;
  67. module_param_named(qos, b43_modparam_qos, int, 0444);
  68. MODULE_PARM_DESC(qos, "Enable QOS support (default on)");
  69. static int modparam_btcoex = 1;
  70. module_param_named(btcoex, modparam_btcoex, int, 0444);
  71. MODULE_PARM_DESC(btcoex, "Enable Bluetooth coexistance (default on)");
  72. static const struct ssb_device_id b43_ssb_tbl[] = {
  73. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 5),
  74. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 6),
  75. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 7),
  76. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 9),
  77. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 10),
  78. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 11),
  79. SSB_DEVICE(SSB_VENDOR_BROADCOM, SSB_DEV_80211, 13),
  80. SSB_DEVTABLE_END
  81. };
  82. MODULE_DEVICE_TABLE(ssb, b43_ssb_tbl);
  83. /* Channel and ratetables are shared for all devices.
  84. * They can't be const, because ieee80211 puts some precalculated
  85. * data in there. This data is the same for all devices, so we don't
  86. * get concurrency issues */
  87. #define RATETAB_ENT(_rateid, _flags) \
  88. { \
  89. .bitrate = B43_RATE_TO_BASE100KBPS(_rateid), \
  90. .hw_value = (_rateid), \
  91. .flags = (_flags), \
  92. }
  93. /*
  94. * NOTE: When changing this, sync with xmit.c's
  95. * b43_plcp_get_bitrate_idx_* functions!
  96. */
  97. static struct ieee80211_rate __b43_ratetable[] = {
  98. RATETAB_ENT(B43_CCK_RATE_1MB, 0),
  99. RATETAB_ENT(B43_CCK_RATE_2MB, IEEE80211_RATE_SHORT_PREAMBLE),
  100. RATETAB_ENT(B43_CCK_RATE_5MB, IEEE80211_RATE_SHORT_PREAMBLE),
  101. RATETAB_ENT(B43_CCK_RATE_11MB, IEEE80211_RATE_SHORT_PREAMBLE),
  102. RATETAB_ENT(B43_OFDM_RATE_6MB, 0),
  103. RATETAB_ENT(B43_OFDM_RATE_9MB, 0),
  104. RATETAB_ENT(B43_OFDM_RATE_12MB, 0),
  105. RATETAB_ENT(B43_OFDM_RATE_18MB, 0),
  106. RATETAB_ENT(B43_OFDM_RATE_24MB, 0),
  107. RATETAB_ENT(B43_OFDM_RATE_36MB, 0),
  108. RATETAB_ENT(B43_OFDM_RATE_48MB, 0),
  109. RATETAB_ENT(B43_OFDM_RATE_54MB, 0),
  110. };
  111. #define b43_a_ratetable (__b43_ratetable + 4)
  112. #define b43_a_ratetable_size 8
  113. #define b43_b_ratetable (__b43_ratetable + 0)
  114. #define b43_b_ratetable_size 4
  115. #define b43_g_ratetable (__b43_ratetable + 0)
  116. #define b43_g_ratetable_size 12
  117. #define CHAN4G(_channel, _freq, _flags) { \
  118. .band = IEEE80211_BAND_2GHZ, \
  119. .center_freq = (_freq), \
  120. .hw_value = (_channel), \
  121. .flags = (_flags), \
  122. .max_antenna_gain = 0, \
  123. .max_power = 30, \
  124. }
  125. static struct ieee80211_channel b43_2ghz_chantable[] = {
  126. CHAN4G(1, 2412, 0),
  127. CHAN4G(2, 2417, 0),
  128. CHAN4G(3, 2422, 0),
  129. CHAN4G(4, 2427, 0),
  130. CHAN4G(5, 2432, 0),
  131. CHAN4G(6, 2437, 0),
  132. CHAN4G(7, 2442, 0),
  133. CHAN4G(8, 2447, 0),
  134. CHAN4G(9, 2452, 0),
  135. CHAN4G(10, 2457, 0),
  136. CHAN4G(11, 2462, 0),
  137. CHAN4G(12, 2467, 0),
  138. CHAN4G(13, 2472, 0),
  139. CHAN4G(14, 2484, 0),
  140. };
  141. #undef CHAN4G
  142. #define CHAN5G(_channel, _flags) { \
  143. .band = IEEE80211_BAND_5GHZ, \
  144. .center_freq = 5000 + (5 * (_channel)), \
  145. .hw_value = (_channel), \
  146. .flags = (_flags), \
  147. .max_antenna_gain = 0, \
  148. .max_power = 30, \
  149. }
  150. static struct ieee80211_channel b43_5ghz_nphy_chantable[] = {
  151. CHAN5G(32, 0), CHAN5G(34, 0),
  152. CHAN5G(36, 0), CHAN5G(38, 0),
  153. CHAN5G(40, 0), CHAN5G(42, 0),
  154. CHAN5G(44, 0), CHAN5G(46, 0),
  155. CHAN5G(48, 0), CHAN5G(50, 0),
  156. CHAN5G(52, 0), CHAN5G(54, 0),
  157. CHAN5G(56, 0), CHAN5G(58, 0),
  158. CHAN5G(60, 0), CHAN5G(62, 0),
  159. CHAN5G(64, 0), CHAN5G(66, 0),
  160. CHAN5G(68, 0), CHAN5G(70, 0),
  161. CHAN5G(72, 0), CHAN5G(74, 0),
  162. CHAN5G(76, 0), CHAN5G(78, 0),
  163. CHAN5G(80, 0), CHAN5G(82, 0),
  164. CHAN5G(84, 0), CHAN5G(86, 0),
  165. CHAN5G(88, 0), CHAN5G(90, 0),
  166. CHAN5G(92, 0), CHAN5G(94, 0),
  167. CHAN5G(96, 0), CHAN5G(98, 0),
  168. CHAN5G(100, 0), CHAN5G(102, 0),
  169. CHAN5G(104, 0), CHAN5G(106, 0),
  170. CHAN5G(108, 0), CHAN5G(110, 0),
  171. CHAN5G(112, 0), CHAN5G(114, 0),
  172. CHAN5G(116, 0), CHAN5G(118, 0),
  173. CHAN5G(120, 0), CHAN5G(122, 0),
  174. CHAN5G(124, 0), CHAN5G(126, 0),
  175. CHAN5G(128, 0), CHAN5G(130, 0),
  176. CHAN5G(132, 0), CHAN5G(134, 0),
  177. CHAN5G(136, 0), CHAN5G(138, 0),
  178. CHAN5G(140, 0), CHAN5G(142, 0),
  179. CHAN5G(144, 0), CHAN5G(145, 0),
  180. CHAN5G(146, 0), CHAN5G(147, 0),
  181. CHAN5G(148, 0), CHAN5G(149, 0),
  182. CHAN5G(150, 0), CHAN5G(151, 0),
  183. CHAN5G(152, 0), CHAN5G(153, 0),
  184. CHAN5G(154, 0), CHAN5G(155, 0),
  185. CHAN5G(156, 0), CHAN5G(157, 0),
  186. CHAN5G(158, 0), CHAN5G(159, 0),
  187. CHAN5G(160, 0), CHAN5G(161, 0),
  188. CHAN5G(162, 0), CHAN5G(163, 0),
  189. CHAN5G(164, 0), CHAN5G(165, 0),
  190. CHAN5G(166, 0), CHAN5G(168, 0),
  191. CHAN5G(170, 0), CHAN5G(172, 0),
  192. CHAN5G(174, 0), CHAN5G(176, 0),
  193. CHAN5G(178, 0), CHAN5G(180, 0),
  194. CHAN5G(182, 0), CHAN5G(184, 0),
  195. CHAN5G(186, 0), CHAN5G(188, 0),
  196. CHAN5G(190, 0), CHAN5G(192, 0),
  197. CHAN5G(194, 0), CHAN5G(196, 0),
  198. CHAN5G(198, 0), CHAN5G(200, 0),
  199. CHAN5G(202, 0), CHAN5G(204, 0),
  200. CHAN5G(206, 0), CHAN5G(208, 0),
  201. CHAN5G(210, 0), CHAN5G(212, 0),
  202. CHAN5G(214, 0), CHAN5G(216, 0),
  203. CHAN5G(218, 0), CHAN5G(220, 0),
  204. CHAN5G(222, 0), CHAN5G(224, 0),
  205. CHAN5G(226, 0), CHAN5G(228, 0),
  206. };
  207. static struct ieee80211_channel b43_5ghz_aphy_chantable[] = {
  208. CHAN5G(34, 0), CHAN5G(36, 0),
  209. CHAN5G(38, 0), CHAN5G(40, 0),
  210. CHAN5G(42, 0), CHAN5G(44, 0),
  211. CHAN5G(46, 0), CHAN5G(48, 0),
  212. CHAN5G(52, 0), CHAN5G(56, 0),
  213. CHAN5G(60, 0), CHAN5G(64, 0),
  214. CHAN5G(100, 0), CHAN5G(104, 0),
  215. CHAN5G(108, 0), CHAN5G(112, 0),
  216. CHAN5G(116, 0), CHAN5G(120, 0),
  217. CHAN5G(124, 0), CHAN5G(128, 0),
  218. CHAN5G(132, 0), CHAN5G(136, 0),
  219. CHAN5G(140, 0), CHAN5G(149, 0),
  220. CHAN5G(153, 0), CHAN5G(157, 0),
  221. CHAN5G(161, 0), CHAN5G(165, 0),
  222. CHAN5G(184, 0), CHAN5G(188, 0),
  223. CHAN5G(192, 0), CHAN5G(196, 0),
  224. CHAN5G(200, 0), CHAN5G(204, 0),
  225. CHAN5G(208, 0), CHAN5G(212, 0),
  226. CHAN5G(216, 0),
  227. };
  228. #undef CHAN5G
  229. static struct ieee80211_supported_band b43_band_5GHz_nphy = {
  230. .band = IEEE80211_BAND_5GHZ,
  231. .channels = b43_5ghz_nphy_chantable,
  232. .n_channels = ARRAY_SIZE(b43_5ghz_nphy_chantable),
  233. .bitrates = b43_a_ratetable,
  234. .n_bitrates = b43_a_ratetable_size,
  235. };
  236. static struct ieee80211_supported_band b43_band_5GHz_aphy = {
  237. .band = IEEE80211_BAND_5GHZ,
  238. .channels = b43_5ghz_aphy_chantable,
  239. .n_channels = ARRAY_SIZE(b43_5ghz_aphy_chantable),
  240. .bitrates = b43_a_ratetable,
  241. .n_bitrates = b43_a_ratetable_size,
  242. };
  243. static struct ieee80211_supported_band b43_band_2GHz = {
  244. .band = IEEE80211_BAND_2GHZ,
  245. .channels = b43_2ghz_chantable,
  246. .n_channels = ARRAY_SIZE(b43_2ghz_chantable),
  247. .bitrates = b43_g_ratetable,
  248. .n_bitrates = b43_g_ratetable_size,
  249. };
  250. static void b43_wireless_core_exit(struct b43_wldev *dev);
  251. static int b43_wireless_core_init(struct b43_wldev *dev);
  252. static void b43_wireless_core_stop(struct b43_wldev *dev);
  253. static int b43_wireless_core_start(struct b43_wldev *dev);
  254. static int b43_ratelimit(struct b43_wl *wl)
  255. {
  256. if (!wl || !wl->current_dev)
  257. return 1;
  258. if (b43_status(wl->current_dev) < B43_STAT_STARTED)
  259. return 1;
  260. /* We are up and running.
  261. * Ratelimit the messages to avoid DoS over the net. */
  262. return net_ratelimit();
  263. }
  264. void b43info(struct b43_wl *wl, const char *fmt, ...)
  265. {
  266. va_list args;
  267. if (!b43_ratelimit(wl))
  268. return;
  269. va_start(args, fmt);
  270. printk(KERN_INFO "b43-%s: ",
  271. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  272. vprintk(fmt, args);
  273. va_end(args);
  274. }
  275. void b43err(struct b43_wl *wl, const char *fmt, ...)
  276. {
  277. va_list args;
  278. if (!b43_ratelimit(wl))
  279. return;
  280. va_start(args, fmt);
  281. printk(KERN_ERR "b43-%s ERROR: ",
  282. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  283. vprintk(fmt, args);
  284. va_end(args);
  285. }
  286. void b43warn(struct b43_wl *wl, const char *fmt, ...)
  287. {
  288. va_list args;
  289. if (!b43_ratelimit(wl))
  290. return;
  291. va_start(args, fmt);
  292. printk(KERN_WARNING "b43-%s warning: ",
  293. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  294. vprintk(fmt, args);
  295. va_end(args);
  296. }
  297. #if B43_DEBUG
  298. void b43dbg(struct b43_wl *wl, const char *fmt, ...)
  299. {
  300. va_list args;
  301. va_start(args, fmt);
  302. printk(KERN_DEBUG "b43-%s debug: ",
  303. (wl && wl->hw) ? wiphy_name(wl->hw->wiphy) : "wlan");
  304. vprintk(fmt, args);
  305. va_end(args);
  306. }
  307. #endif /* DEBUG */
  308. static void b43_ram_write(struct b43_wldev *dev, u16 offset, u32 val)
  309. {
  310. u32 macctl;
  311. B43_WARN_ON(offset % 4 != 0);
  312. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  313. if (macctl & B43_MACCTL_BE)
  314. val = swab32(val);
  315. b43_write32(dev, B43_MMIO_RAM_CONTROL, offset);
  316. mmiowb();
  317. b43_write32(dev, B43_MMIO_RAM_DATA, val);
  318. }
  319. static inline void b43_shm_control_word(struct b43_wldev *dev,
  320. u16 routing, u16 offset)
  321. {
  322. u32 control;
  323. /* "offset" is the WORD offset. */
  324. control = routing;
  325. control <<= 16;
  326. control |= offset;
  327. b43_write32(dev, B43_MMIO_SHM_CONTROL, control);
  328. }
  329. u32 __b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  330. {
  331. u32 ret;
  332. if (routing == B43_SHM_SHARED) {
  333. B43_WARN_ON(offset & 0x0001);
  334. if (offset & 0x0003) {
  335. /* Unaligned access */
  336. b43_shm_control_word(dev, routing, offset >> 2);
  337. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  338. ret <<= 16;
  339. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  340. ret |= b43_read16(dev, B43_MMIO_SHM_DATA);
  341. goto out;
  342. }
  343. offset >>= 2;
  344. }
  345. b43_shm_control_word(dev, routing, offset);
  346. ret = b43_read32(dev, B43_MMIO_SHM_DATA);
  347. out:
  348. return ret;
  349. }
  350. u32 b43_shm_read32(struct b43_wldev *dev, u16 routing, u16 offset)
  351. {
  352. struct b43_wl *wl = dev->wl;
  353. unsigned long flags;
  354. u32 ret;
  355. spin_lock_irqsave(&wl->shm_lock, flags);
  356. ret = __b43_shm_read32(dev, routing, offset);
  357. spin_unlock_irqrestore(&wl->shm_lock, flags);
  358. return ret;
  359. }
  360. u16 __b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  361. {
  362. u16 ret;
  363. if (routing == B43_SHM_SHARED) {
  364. B43_WARN_ON(offset & 0x0001);
  365. if (offset & 0x0003) {
  366. /* Unaligned access */
  367. b43_shm_control_word(dev, routing, offset >> 2);
  368. ret = b43_read16(dev, B43_MMIO_SHM_DATA_UNALIGNED);
  369. goto out;
  370. }
  371. offset >>= 2;
  372. }
  373. b43_shm_control_word(dev, routing, offset);
  374. ret = b43_read16(dev, B43_MMIO_SHM_DATA);
  375. out:
  376. return ret;
  377. }
  378. u16 b43_shm_read16(struct b43_wldev *dev, u16 routing, u16 offset)
  379. {
  380. struct b43_wl *wl = dev->wl;
  381. unsigned long flags;
  382. u16 ret;
  383. spin_lock_irqsave(&wl->shm_lock, flags);
  384. ret = __b43_shm_read16(dev, routing, offset);
  385. spin_unlock_irqrestore(&wl->shm_lock, flags);
  386. return ret;
  387. }
  388. void __b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  389. {
  390. if (routing == B43_SHM_SHARED) {
  391. B43_WARN_ON(offset & 0x0001);
  392. if (offset & 0x0003) {
  393. /* Unaligned access */
  394. b43_shm_control_word(dev, routing, offset >> 2);
  395. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED,
  396. (value >> 16) & 0xffff);
  397. b43_shm_control_word(dev, routing, (offset >> 2) + 1);
  398. b43_write16(dev, B43_MMIO_SHM_DATA, value & 0xffff);
  399. return;
  400. }
  401. offset >>= 2;
  402. }
  403. b43_shm_control_word(dev, routing, offset);
  404. b43_write32(dev, B43_MMIO_SHM_DATA, value);
  405. }
  406. void b43_shm_write32(struct b43_wldev *dev, u16 routing, u16 offset, u32 value)
  407. {
  408. struct b43_wl *wl = dev->wl;
  409. unsigned long flags;
  410. spin_lock_irqsave(&wl->shm_lock, flags);
  411. __b43_shm_write32(dev, routing, offset, value);
  412. spin_unlock_irqrestore(&wl->shm_lock, flags);
  413. }
  414. void __b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  415. {
  416. if (routing == B43_SHM_SHARED) {
  417. B43_WARN_ON(offset & 0x0001);
  418. if (offset & 0x0003) {
  419. /* Unaligned access */
  420. b43_shm_control_word(dev, routing, offset >> 2);
  421. b43_write16(dev, B43_MMIO_SHM_DATA_UNALIGNED, value);
  422. return;
  423. }
  424. offset >>= 2;
  425. }
  426. b43_shm_control_word(dev, routing, offset);
  427. b43_write16(dev, B43_MMIO_SHM_DATA, value);
  428. }
  429. void b43_shm_write16(struct b43_wldev *dev, u16 routing, u16 offset, u16 value)
  430. {
  431. struct b43_wl *wl = dev->wl;
  432. unsigned long flags;
  433. spin_lock_irqsave(&wl->shm_lock, flags);
  434. __b43_shm_write16(dev, routing, offset, value);
  435. spin_unlock_irqrestore(&wl->shm_lock, flags);
  436. }
  437. /* Read HostFlags */
  438. u64 b43_hf_read(struct b43_wldev * dev)
  439. {
  440. u64 ret;
  441. ret = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI);
  442. ret <<= 16;
  443. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI);
  444. ret <<= 16;
  445. ret |= b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO);
  446. return ret;
  447. }
  448. /* Write HostFlags */
  449. void b43_hf_write(struct b43_wldev *dev, u64 value)
  450. {
  451. u16 lo, mi, hi;
  452. lo = (value & 0x00000000FFFFULL);
  453. mi = (value & 0x0000FFFF0000ULL) >> 16;
  454. hi = (value & 0xFFFF00000000ULL) >> 32;
  455. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO, lo);
  456. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFMI, mi);
  457. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFHI, hi);
  458. }
  459. void b43_tsf_read(struct b43_wldev *dev, u64 * tsf)
  460. {
  461. /* We need to be careful. As we read the TSF from multiple
  462. * registers, we should take care of register overflows.
  463. * In theory, the whole tsf read process should be atomic.
  464. * We try to be atomic here, by restaring the read process,
  465. * if any of the high registers changed (overflew).
  466. */
  467. if (dev->dev->id.revision >= 3) {
  468. u32 low, high, high2;
  469. do {
  470. high = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  471. low = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_LOW);
  472. high2 = b43_read32(dev, B43_MMIO_REV3PLUS_TSF_HIGH);
  473. } while (unlikely(high != high2));
  474. *tsf = high;
  475. *tsf <<= 32;
  476. *tsf |= low;
  477. } else {
  478. u64 tmp;
  479. u16 v0, v1, v2, v3;
  480. u16 test1, test2, test3;
  481. do {
  482. v3 = b43_read16(dev, B43_MMIO_TSF_3);
  483. v2 = b43_read16(dev, B43_MMIO_TSF_2);
  484. v1 = b43_read16(dev, B43_MMIO_TSF_1);
  485. v0 = b43_read16(dev, B43_MMIO_TSF_0);
  486. test3 = b43_read16(dev, B43_MMIO_TSF_3);
  487. test2 = b43_read16(dev, B43_MMIO_TSF_2);
  488. test1 = b43_read16(dev, B43_MMIO_TSF_1);
  489. } while (v3 != test3 || v2 != test2 || v1 != test1);
  490. *tsf = v3;
  491. *tsf <<= 48;
  492. tmp = v2;
  493. tmp <<= 32;
  494. *tsf |= tmp;
  495. tmp = v1;
  496. tmp <<= 16;
  497. *tsf |= tmp;
  498. *tsf |= v0;
  499. }
  500. }
  501. static void b43_time_lock(struct b43_wldev *dev)
  502. {
  503. u32 macctl;
  504. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  505. macctl |= B43_MACCTL_TBTTHOLD;
  506. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  507. /* Commit the write */
  508. b43_read32(dev, B43_MMIO_MACCTL);
  509. }
  510. static void b43_time_unlock(struct b43_wldev *dev)
  511. {
  512. u32 macctl;
  513. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  514. macctl &= ~B43_MACCTL_TBTTHOLD;
  515. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  516. /* Commit the write */
  517. b43_read32(dev, B43_MMIO_MACCTL);
  518. }
  519. static void b43_tsf_write_locked(struct b43_wldev *dev, u64 tsf)
  520. {
  521. /* Be careful with the in-progress timer.
  522. * First zero out the low register, so we have a full
  523. * register-overflow duration to complete the operation.
  524. */
  525. if (dev->dev->id.revision >= 3) {
  526. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  527. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  528. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, 0);
  529. mmiowb();
  530. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_HIGH, hi);
  531. mmiowb();
  532. b43_write32(dev, B43_MMIO_REV3PLUS_TSF_LOW, lo);
  533. } else {
  534. u16 v0 = (tsf & 0x000000000000FFFFULL);
  535. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  536. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  537. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  538. b43_write16(dev, B43_MMIO_TSF_0, 0);
  539. mmiowb();
  540. b43_write16(dev, B43_MMIO_TSF_3, v3);
  541. mmiowb();
  542. b43_write16(dev, B43_MMIO_TSF_2, v2);
  543. mmiowb();
  544. b43_write16(dev, B43_MMIO_TSF_1, v1);
  545. mmiowb();
  546. b43_write16(dev, B43_MMIO_TSF_0, v0);
  547. }
  548. }
  549. void b43_tsf_write(struct b43_wldev *dev, u64 tsf)
  550. {
  551. b43_time_lock(dev);
  552. b43_tsf_write_locked(dev, tsf);
  553. b43_time_unlock(dev);
  554. }
  555. static
  556. void b43_macfilter_set(struct b43_wldev *dev, u16 offset, const u8 * mac)
  557. {
  558. static const u8 zero_addr[ETH_ALEN] = { 0 };
  559. u16 data;
  560. if (!mac)
  561. mac = zero_addr;
  562. offset |= 0x0020;
  563. b43_write16(dev, B43_MMIO_MACFILTER_CONTROL, offset);
  564. data = mac[0];
  565. data |= mac[1] << 8;
  566. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  567. data = mac[2];
  568. data |= mac[3] << 8;
  569. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  570. data = mac[4];
  571. data |= mac[5] << 8;
  572. b43_write16(dev, B43_MMIO_MACFILTER_DATA, data);
  573. }
  574. static void b43_write_mac_bssid_templates(struct b43_wldev *dev)
  575. {
  576. const u8 *mac;
  577. const u8 *bssid;
  578. u8 mac_bssid[ETH_ALEN * 2];
  579. int i;
  580. u32 tmp;
  581. bssid = dev->wl->bssid;
  582. mac = dev->wl->mac_addr;
  583. b43_macfilter_set(dev, B43_MACFILTER_BSSID, bssid);
  584. memcpy(mac_bssid, mac, ETH_ALEN);
  585. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  586. /* Write our MAC address and BSSID to template ram */
  587. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32)) {
  588. tmp = (u32) (mac_bssid[i + 0]);
  589. tmp |= (u32) (mac_bssid[i + 1]) << 8;
  590. tmp |= (u32) (mac_bssid[i + 2]) << 16;
  591. tmp |= (u32) (mac_bssid[i + 3]) << 24;
  592. b43_ram_write(dev, 0x20 + i, tmp);
  593. }
  594. }
  595. static void b43_upload_card_macaddress(struct b43_wldev *dev)
  596. {
  597. b43_write_mac_bssid_templates(dev);
  598. b43_macfilter_set(dev, B43_MACFILTER_SELF, dev->wl->mac_addr);
  599. }
  600. static void b43_set_slot_time(struct b43_wldev *dev, u16 slot_time)
  601. {
  602. /* slot_time is in usec. */
  603. if (dev->phy.type != B43_PHYTYPE_G)
  604. return;
  605. b43_write16(dev, 0x684, 510 + slot_time);
  606. b43_shm_write16(dev, B43_SHM_SHARED, 0x0010, slot_time);
  607. }
  608. static void b43_short_slot_timing_enable(struct b43_wldev *dev)
  609. {
  610. b43_set_slot_time(dev, 9);
  611. dev->short_slot = 1;
  612. }
  613. static void b43_short_slot_timing_disable(struct b43_wldev *dev)
  614. {
  615. b43_set_slot_time(dev, 20);
  616. dev->short_slot = 0;
  617. }
  618. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  619. * Returns the _previously_ enabled IRQ mask.
  620. */
  621. static inline u32 b43_interrupt_enable(struct b43_wldev *dev, u32 mask)
  622. {
  623. u32 old_mask;
  624. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  625. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask | mask);
  626. return old_mask;
  627. }
  628. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  629. * Returns the _previously_ enabled IRQ mask.
  630. */
  631. static inline u32 b43_interrupt_disable(struct b43_wldev *dev, u32 mask)
  632. {
  633. u32 old_mask;
  634. old_mask = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  635. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  636. return old_mask;
  637. }
  638. /* Synchronize IRQ top- and bottom-half.
  639. * IRQs must be masked before calling this.
  640. * This must not be called with the irq_lock held.
  641. */
  642. static void b43_synchronize_irq(struct b43_wldev *dev)
  643. {
  644. synchronize_irq(dev->dev->irq);
  645. tasklet_kill(&dev->isr_tasklet);
  646. }
  647. /* DummyTransmission function, as documented on
  648. * http://bcm-specs.sipsolutions.net/DummyTransmission
  649. */
  650. void b43_dummy_transmission(struct b43_wldev *dev)
  651. {
  652. struct b43_wl *wl = dev->wl;
  653. struct b43_phy *phy = &dev->phy;
  654. unsigned int i, max_loop;
  655. u16 value;
  656. u32 buffer[5] = {
  657. 0x00000000,
  658. 0x00D40000,
  659. 0x00000000,
  660. 0x01000000,
  661. 0x00000000,
  662. };
  663. switch (phy->type) {
  664. case B43_PHYTYPE_A:
  665. max_loop = 0x1E;
  666. buffer[0] = 0x000201CC;
  667. break;
  668. case B43_PHYTYPE_B:
  669. case B43_PHYTYPE_G:
  670. max_loop = 0xFA;
  671. buffer[0] = 0x000B846E;
  672. break;
  673. default:
  674. B43_WARN_ON(1);
  675. return;
  676. }
  677. spin_lock_irq(&wl->irq_lock);
  678. write_lock(&wl->tx_lock);
  679. for (i = 0; i < 5; i++)
  680. b43_ram_write(dev, i * 4, buffer[i]);
  681. /* Commit writes */
  682. b43_read32(dev, B43_MMIO_MACCTL);
  683. b43_write16(dev, 0x0568, 0x0000);
  684. b43_write16(dev, 0x07C0, 0x0000);
  685. value = ((phy->type == B43_PHYTYPE_A) ? 1 : 0);
  686. b43_write16(dev, 0x050C, value);
  687. b43_write16(dev, 0x0508, 0x0000);
  688. b43_write16(dev, 0x050A, 0x0000);
  689. b43_write16(dev, 0x054C, 0x0000);
  690. b43_write16(dev, 0x056A, 0x0014);
  691. b43_write16(dev, 0x0568, 0x0826);
  692. b43_write16(dev, 0x0500, 0x0000);
  693. b43_write16(dev, 0x0502, 0x0030);
  694. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  695. b43_radio_write16(dev, 0x0051, 0x0017);
  696. for (i = 0x00; i < max_loop; i++) {
  697. value = b43_read16(dev, 0x050E);
  698. if (value & 0x0080)
  699. break;
  700. udelay(10);
  701. }
  702. for (i = 0x00; i < 0x0A; i++) {
  703. value = b43_read16(dev, 0x050E);
  704. if (value & 0x0400)
  705. break;
  706. udelay(10);
  707. }
  708. for (i = 0x00; i < 0x19; i++) {
  709. value = b43_read16(dev, 0x0690);
  710. if (!(value & 0x0100))
  711. break;
  712. udelay(10);
  713. }
  714. if (phy->radio_ver == 0x2050 && phy->radio_rev <= 0x5)
  715. b43_radio_write16(dev, 0x0051, 0x0037);
  716. write_unlock(&wl->tx_lock);
  717. spin_unlock_irq(&wl->irq_lock);
  718. }
  719. static void key_write(struct b43_wldev *dev,
  720. u8 index, u8 algorithm, const u8 * key)
  721. {
  722. unsigned int i;
  723. u32 offset;
  724. u16 value;
  725. u16 kidx;
  726. /* Key index/algo block */
  727. kidx = b43_kidx_to_fw(dev, index);
  728. value = ((kidx << 4) | algorithm);
  729. b43_shm_write16(dev, B43_SHM_SHARED,
  730. B43_SHM_SH_KEYIDXBLOCK + (kidx * 2), value);
  731. /* Write the key to the Key Table Pointer offset */
  732. offset = dev->ktp + (index * B43_SEC_KEYSIZE);
  733. for (i = 0; i < B43_SEC_KEYSIZE; i += 2) {
  734. value = key[i];
  735. value |= (u16) (key[i + 1]) << 8;
  736. b43_shm_write16(dev, B43_SHM_SHARED, offset + i, value);
  737. }
  738. }
  739. static void keymac_write(struct b43_wldev *dev, u8 index, const u8 * addr)
  740. {
  741. u32 addrtmp[2] = { 0, 0, };
  742. u8 per_sta_keys_start = 8;
  743. if (b43_new_kidx_api(dev))
  744. per_sta_keys_start = 4;
  745. B43_WARN_ON(index < per_sta_keys_start);
  746. /* We have two default TX keys and possibly two default RX keys.
  747. * Physical mac 0 is mapped to physical key 4 or 8, depending
  748. * on the firmware version.
  749. * So we must adjust the index here.
  750. */
  751. index -= per_sta_keys_start;
  752. if (addr) {
  753. addrtmp[0] = addr[0];
  754. addrtmp[0] |= ((u32) (addr[1]) << 8);
  755. addrtmp[0] |= ((u32) (addr[2]) << 16);
  756. addrtmp[0] |= ((u32) (addr[3]) << 24);
  757. addrtmp[1] = addr[4];
  758. addrtmp[1] |= ((u32) (addr[5]) << 8);
  759. }
  760. if (dev->dev->id.revision >= 5) {
  761. /* Receive match transmitter address mechanism */
  762. b43_shm_write32(dev, B43_SHM_RCMTA,
  763. (index * 2) + 0, addrtmp[0]);
  764. b43_shm_write16(dev, B43_SHM_RCMTA,
  765. (index * 2) + 1, addrtmp[1]);
  766. } else {
  767. /* RXE (Receive Engine) and
  768. * PSM (Programmable State Machine) mechanism
  769. */
  770. if (index < 8) {
  771. /* TODO write to RCM 16, 19, 22 and 25 */
  772. } else {
  773. b43_shm_write32(dev, B43_SHM_SHARED,
  774. B43_SHM_SH_PSM + (index * 6) + 0,
  775. addrtmp[0]);
  776. b43_shm_write16(dev, B43_SHM_SHARED,
  777. B43_SHM_SH_PSM + (index * 6) + 4,
  778. addrtmp[1]);
  779. }
  780. }
  781. }
  782. static void do_key_write(struct b43_wldev *dev,
  783. u8 index, u8 algorithm,
  784. const u8 * key, size_t key_len, const u8 * mac_addr)
  785. {
  786. u8 buf[B43_SEC_KEYSIZE] = { 0, };
  787. u8 per_sta_keys_start = 8;
  788. if (b43_new_kidx_api(dev))
  789. per_sta_keys_start = 4;
  790. B43_WARN_ON(index >= dev->max_nr_keys);
  791. B43_WARN_ON(key_len > B43_SEC_KEYSIZE);
  792. if (index >= per_sta_keys_start)
  793. keymac_write(dev, index, NULL); /* First zero out mac. */
  794. if (key)
  795. memcpy(buf, key, key_len);
  796. key_write(dev, index, algorithm, buf);
  797. if (index >= per_sta_keys_start)
  798. keymac_write(dev, index, mac_addr);
  799. dev->key[index].algorithm = algorithm;
  800. }
  801. static int b43_key_write(struct b43_wldev *dev,
  802. int index, u8 algorithm,
  803. const u8 * key, size_t key_len,
  804. const u8 * mac_addr,
  805. struct ieee80211_key_conf *keyconf)
  806. {
  807. int i;
  808. int sta_keys_start;
  809. if (key_len > B43_SEC_KEYSIZE)
  810. return -EINVAL;
  811. for (i = 0; i < dev->max_nr_keys; i++) {
  812. /* Check that we don't already have this key. */
  813. B43_WARN_ON(dev->key[i].keyconf == keyconf);
  814. }
  815. if (index < 0) {
  816. /* Either pairwise key or address is 00:00:00:00:00:00
  817. * for transmit-only keys. Search the index. */
  818. if (b43_new_kidx_api(dev))
  819. sta_keys_start = 4;
  820. else
  821. sta_keys_start = 8;
  822. for (i = sta_keys_start; i < dev->max_nr_keys; i++) {
  823. if (!dev->key[i].keyconf) {
  824. /* found empty */
  825. index = i;
  826. break;
  827. }
  828. }
  829. if (index < 0) {
  830. b43err(dev->wl, "Out of hardware key memory\n");
  831. return -ENOSPC;
  832. }
  833. } else
  834. B43_WARN_ON(index > 3);
  835. do_key_write(dev, index, algorithm, key, key_len, mac_addr);
  836. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  837. /* Default RX key */
  838. B43_WARN_ON(mac_addr);
  839. do_key_write(dev, index + 4, algorithm, key, key_len, NULL);
  840. }
  841. keyconf->hw_key_idx = index;
  842. dev->key[index].keyconf = keyconf;
  843. return 0;
  844. }
  845. static int b43_key_clear(struct b43_wldev *dev, int index)
  846. {
  847. if (B43_WARN_ON((index < 0) || (index >= dev->max_nr_keys)))
  848. return -EINVAL;
  849. do_key_write(dev, index, B43_SEC_ALGO_NONE,
  850. NULL, B43_SEC_KEYSIZE, NULL);
  851. if ((index <= 3) && !b43_new_kidx_api(dev)) {
  852. do_key_write(dev, index + 4, B43_SEC_ALGO_NONE,
  853. NULL, B43_SEC_KEYSIZE, NULL);
  854. }
  855. dev->key[index].keyconf = NULL;
  856. return 0;
  857. }
  858. static void b43_clear_keys(struct b43_wldev *dev)
  859. {
  860. int i;
  861. for (i = 0; i < dev->max_nr_keys; i++)
  862. b43_key_clear(dev, i);
  863. }
  864. void b43_power_saving_ctl_bits(struct b43_wldev *dev, unsigned int ps_flags)
  865. {
  866. u32 macctl;
  867. u16 ucstat;
  868. bool hwps;
  869. bool awake;
  870. int i;
  871. B43_WARN_ON((ps_flags & B43_PS_ENABLED) &&
  872. (ps_flags & B43_PS_DISABLED));
  873. B43_WARN_ON((ps_flags & B43_PS_AWAKE) && (ps_flags & B43_PS_ASLEEP));
  874. if (ps_flags & B43_PS_ENABLED) {
  875. hwps = 1;
  876. } else if (ps_flags & B43_PS_DISABLED) {
  877. hwps = 0;
  878. } else {
  879. //TODO: If powersave is not off and FIXME is not set and we are not in adhoc
  880. // and thus is not an AP and we are associated, set bit 25
  881. }
  882. if (ps_flags & B43_PS_AWAKE) {
  883. awake = 1;
  884. } else if (ps_flags & B43_PS_ASLEEP) {
  885. awake = 0;
  886. } else {
  887. //TODO: If the device is awake or this is an AP, or we are scanning, or FIXME,
  888. // or we are associated, or FIXME, or the latest PS-Poll packet sent was
  889. // successful, set bit26
  890. }
  891. /* FIXME: For now we force awake-on and hwps-off */
  892. hwps = 0;
  893. awake = 1;
  894. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  895. if (hwps)
  896. macctl |= B43_MACCTL_HWPS;
  897. else
  898. macctl &= ~B43_MACCTL_HWPS;
  899. if (awake)
  900. macctl |= B43_MACCTL_AWAKE;
  901. else
  902. macctl &= ~B43_MACCTL_AWAKE;
  903. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  904. /* Commit write */
  905. b43_read32(dev, B43_MMIO_MACCTL);
  906. if (awake && dev->dev->id.revision >= 5) {
  907. /* Wait for the microcode to wake up. */
  908. for (i = 0; i < 100; i++) {
  909. ucstat = b43_shm_read16(dev, B43_SHM_SHARED,
  910. B43_SHM_SH_UCODESTAT);
  911. if (ucstat != B43_SHM_SH_UCODESTAT_SLEEP)
  912. break;
  913. udelay(10);
  914. }
  915. }
  916. }
  917. void b43_wireless_core_reset(struct b43_wldev *dev, u32 flags)
  918. {
  919. u32 tmslow;
  920. u32 macctl;
  921. flags |= B43_TMSLOW_PHYCLKEN;
  922. flags |= B43_TMSLOW_PHYRESET;
  923. ssb_device_enable(dev->dev, flags);
  924. msleep(2); /* Wait for the PLL to turn on. */
  925. /* Now take the PHY out of Reset again */
  926. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  927. tmslow |= SSB_TMSLOW_FGC;
  928. tmslow &= ~B43_TMSLOW_PHYRESET;
  929. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  930. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  931. msleep(1);
  932. tmslow &= ~SSB_TMSLOW_FGC;
  933. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  934. ssb_read32(dev->dev, SSB_TMSLOW); /* flush */
  935. msleep(1);
  936. /* Turn Analog ON, but only if we already know the PHY-type.
  937. * This protects against very early setup where we don't know the
  938. * PHY-type, yet. wireless_core_reset will be called once again later,
  939. * when we know the PHY-type. */
  940. if (dev->phy.ops)
  941. dev->phy.ops->switch_analog(dev, 1);
  942. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  943. macctl &= ~B43_MACCTL_GMODE;
  944. if (flags & B43_TMSLOW_GMODE)
  945. macctl |= B43_MACCTL_GMODE;
  946. macctl |= B43_MACCTL_IHR_ENABLED;
  947. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  948. }
  949. static void handle_irq_transmit_status(struct b43_wldev *dev)
  950. {
  951. u32 v0, v1;
  952. u16 tmp;
  953. struct b43_txstatus stat;
  954. while (1) {
  955. v0 = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  956. if (!(v0 & 0x00000001))
  957. break;
  958. v1 = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  959. stat.cookie = (v0 >> 16);
  960. stat.seq = (v1 & 0x0000FFFF);
  961. stat.phy_stat = ((v1 & 0x00FF0000) >> 16);
  962. tmp = (v0 & 0x0000FFFF);
  963. stat.frame_count = ((tmp & 0xF000) >> 12);
  964. stat.rts_count = ((tmp & 0x0F00) >> 8);
  965. stat.supp_reason = ((tmp & 0x001C) >> 2);
  966. stat.pm_indicated = !!(tmp & 0x0080);
  967. stat.intermediate = !!(tmp & 0x0040);
  968. stat.for_ampdu = !!(tmp & 0x0020);
  969. stat.acked = !!(tmp & 0x0002);
  970. b43_handle_txstatus(dev, &stat);
  971. }
  972. }
  973. static void drain_txstatus_queue(struct b43_wldev *dev)
  974. {
  975. u32 dummy;
  976. if (dev->dev->id.revision < 5)
  977. return;
  978. /* Read all entries from the microcode TXstatus FIFO
  979. * and throw them away.
  980. */
  981. while (1) {
  982. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_0);
  983. if (!(dummy & 0x00000001))
  984. break;
  985. dummy = b43_read32(dev, B43_MMIO_XMITSTAT_1);
  986. }
  987. }
  988. static u32 b43_jssi_read(struct b43_wldev *dev)
  989. {
  990. u32 val = 0;
  991. val = b43_shm_read16(dev, B43_SHM_SHARED, 0x08A);
  992. val <<= 16;
  993. val |= b43_shm_read16(dev, B43_SHM_SHARED, 0x088);
  994. return val;
  995. }
  996. static void b43_jssi_write(struct b43_wldev *dev, u32 jssi)
  997. {
  998. b43_shm_write16(dev, B43_SHM_SHARED, 0x088, (jssi & 0x0000FFFF));
  999. b43_shm_write16(dev, B43_SHM_SHARED, 0x08A, (jssi & 0xFFFF0000) >> 16);
  1000. }
  1001. static void b43_generate_noise_sample(struct b43_wldev *dev)
  1002. {
  1003. b43_jssi_write(dev, 0x7F7F7F7F);
  1004. b43_write32(dev, B43_MMIO_MACCMD,
  1005. b43_read32(dev, B43_MMIO_MACCMD) | B43_MACCMD_BGNOISE);
  1006. }
  1007. static void b43_calculate_link_quality(struct b43_wldev *dev)
  1008. {
  1009. /* Top half of Link Quality calculation. */
  1010. if (dev->phy.type != B43_PHYTYPE_G)
  1011. return;
  1012. if (dev->noisecalc.calculation_running)
  1013. return;
  1014. dev->noisecalc.calculation_running = 1;
  1015. dev->noisecalc.nr_samples = 0;
  1016. b43_generate_noise_sample(dev);
  1017. }
  1018. static void handle_irq_noise(struct b43_wldev *dev)
  1019. {
  1020. struct b43_phy_g *phy = dev->phy.g;
  1021. u16 tmp;
  1022. u8 noise[4];
  1023. u8 i, j;
  1024. s32 average;
  1025. /* Bottom half of Link Quality calculation. */
  1026. if (dev->phy.type != B43_PHYTYPE_G)
  1027. return;
  1028. /* Possible race condition: It might be possible that the user
  1029. * changed to a different channel in the meantime since we
  1030. * started the calculation. We ignore that fact, since it's
  1031. * not really that much of a problem. The background noise is
  1032. * an estimation only anyway. Slightly wrong results will get damped
  1033. * by the averaging of the 8 sample rounds. Additionally the
  1034. * value is shortlived. So it will be replaced by the next noise
  1035. * calculation round soon. */
  1036. B43_WARN_ON(!dev->noisecalc.calculation_running);
  1037. *((__le32 *)noise) = cpu_to_le32(b43_jssi_read(dev));
  1038. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1039. noise[2] == 0x7F || noise[3] == 0x7F)
  1040. goto generate_new;
  1041. /* Get the noise samples. */
  1042. B43_WARN_ON(dev->noisecalc.nr_samples >= 8);
  1043. i = dev->noisecalc.nr_samples;
  1044. noise[0] = clamp_val(noise[0], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1045. noise[1] = clamp_val(noise[1], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1046. noise[2] = clamp_val(noise[2], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1047. noise[3] = clamp_val(noise[3], 0, ARRAY_SIZE(phy->nrssi_lt) - 1);
  1048. dev->noisecalc.samples[i][0] = phy->nrssi_lt[noise[0]];
  1049. dev->noisecalc.samples[i][1] = phy->nrssi_lt[noise[1]];
  1050. dev->noisecalc.samples[i][2] = phy->nrssi_lt[noise[2]];
  1051. dev->noisecalc.samples[i][3] = phy->nrssi_lt[noise[3]];
  1052. dev->noisecalc.nr_samples++;
  1053. if (dev->noisecalc.nr_samples == 8) {
  1054. /* Calculate the Link Quality by the noise samples. */
  1055. average = 0;
  1056. for (i = 0; i < 8; i++) {
  1057. for (j = 0; j < 4; j++)
  1058. average += dev->noisecalc.samples[i][j];
  1059. }
  1060. average /= (8 * 4);
  1061. average *= 125;
  1062. average += 64;
  1063. average /= 128;
  1064. tmp = b43_shm_read16(dev, B43_SHM_SHARED, 0x40C);
  1065. tmp = (tmp / 128) & 0x1F;
  1066. if (tmp >= 8)
  1067. average += 2;
  1068. else
  1069. average -= 25;
  1070. if (tmp == 8)
  1071. average -= 72;
  1072. else
  1073. average -= 48;
  1074. dev->stats.link_noise = average;
  1075. dev->noisecalc.calculation_running = 0;
  1076. return;
  1077. }
  1078. generate_new:
  1079. b43_generate_noise_sample(dev);
  1080. }
  1081. static void handle_irq_tbtt_indication(struct b43_wldev *dev)
  1082. {
  1083. if (b43_is_mode(dev->wl, NL80211_IFTYPE_AP)) {
  1084. ///TODO: PS TBTT
  1085. } else {
  1086. if (1 /*FIXME: the last PSpoll frame was sent successfully */ )
  1087. b43_power_saving_ctl_bits(dev, 0);
  1088. }
  1089. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC))
  1090. dev->dfq_valid = 1;
  1091. }
  1092. static void handle_irq_atim_end(struct b43_wldev *dev)
  1093. {
  1094. if (dev->dfq_valid) {
  1095. b43_write32(dev, B43_MMIO_MACCMD,
  1096. b43_read32(dev, B43_MMIO_MACCMD)
  1097. | B43_MACCMD_DFQ_VALID);
  1098. dev->dfq_valid = 0;
  1099. }
  1100. }
  1101. static void handle_irq_pmq(struct b43_wldev *dev)
  1102. {
  1103. u32 tmp;
  1104. //TODO: AP mode.
  1105. while (1) {
  1106. tmp = b43_read32(dev, B43_MMIO_PS_STATUS);
  1107. if (!(tmp & 0x00000008))
  1108. break;
  1109. }
  1110. /* 16bit write is odd, but correct. */
  1111. b43_write16(dev, B43_MMIO_PS_STATUS, 0x0002);
  1112. }
  1113. static void b43_write_template_common(struct b43_wldev *dev,
  1114. const u8 * data, u16 size,
  1115. u16 ram_offset,
  1116. u16 shm_size_offset, u8 rate)
  1117. {
  1118. u32 i, tmp;
  1119. struct b43_plcp_hdr4 plcp;
  1120. plcp.data = 0;
  1121. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate);
  1122. b43_ram_write(dev, ram_offset, le32_to_cpu(plcp.data));
  1123. ram_offset += sizeof(u32);
  1124. /* The PLCP is 6 bytes long, but we only wrote 4 bytes, yet.
  1125. * So leave the first two bytes of the next write blank.
  1126. */
  1127. tmp = (u32) (data[0]) << 16;
  1128. tmp |= (u32) (data[1]) << 24;
  1129. b43_ram_write(dev, ram_offset, tmp);
  1130. ram_offset += sizeof(u32);
  1131. for (i = 2; i < size; i += sizeof(u32)) {
  1132. tmp = (u32) (data[i + 0]);
  1133. if (i + 1 < size)
  1134. tmp |= (u32) (data[i + 1]) << 8;
  1135. if (i + 2 < size)
  1136. tmp |= (u32) (data[i + 2]) << 16;
  1137. if (i + 3 < size)
  1138. tmp |= (u32) (data[i + 3]) << 24;
  1139. b43_ram_write(dev, ram_offset + i - 2, tmp);
  1140. }
  1141. b43_shm_write16(dev, B43_SHM_SHARED, shm_size_offset,
  1142. size + sizeof(struct b43_plcp_hdr6));
  1143. }
  1144. /* Check if the use of the antenna that ieee80211 told us to
  1145. * use is possible. This will fall back to DEFAULT.
  1146. * "antenna_nr" is the antenna identifier we got from ieee80211. */
  1147. u8 b43_ieee80211_antenna_sanitize(struct b43_wldev *dev,
  1148. u8 antenna_nr)
  1149. {
  1150. u8 antenna_mask;
  1151. if (antenna_nr == 0) {
  1152. /* Zero means "use default antenna". That's always OK. */
  1153. return 0;
  1154. }
  1155. /* Get the mask of available antennas. */
  1156. if (dev->phy.gmode)
  1157. antenna_mask = dev->dev->bus->sprom.ant_available_bg;
  1158. else
  1159. antenna_mask = dev->dev->bus->sprom.ant_available_a;
  1160. if (!(antenna_mask & (1 << (antenna_nr - 1)))) {
  1161. /* This antenna is not available. Fall back to default. */
  1162. return 0;
  1163. }
  1164. return antenna_nr;
  1165. }
  1166. /* Convert a b43 antenna number value to the PHY TX control value. */
  1167. static u16 b43_antenna_to_phyctl(int antenna)
  1168. {
  1169. switch (antenna) {
  1170. case B43_ANTENNA0:
  1171. return B43_TXH_PHY_ANT0;
  1172. case B43_ANTENNA1:
  1173. return B43_TXH_PHY_ANT1;
  1174. case B43_ANTENNA2:
  1175. return B43_TXH_PHY_ANT2;
  1176. case B43_ANTENNA3:
  1177. return B43_TXH_PHY_ANT3;
  1178. case B43_ANTENNA_AUTO:
  1179. return B43_TXH_PHY_ANT01AUTO;
  1180. }
  1181. B43_WARN_ON(1);
  1182. return 0;
  1183. }
  1184. static void b43_write_beacon_template(struct b43_wldev *dev,
  1185. u16 ram_offset,
  1186. u16 shm_size_offset)
  1187. {
  1188. unsigned int i, len, variable_len;
  1189. const struct ieee80211_mgmt *bcn;
  1190. const u8 *ie;
  1191. bool tim_found = 0;
  1192. unsigned int rate;
  1193. u16 ctl;
  1194. int antenna;
  1195. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(dev->wl->current_beacon);
  1196. bcn = (const struct ieee80211_mgmt *)(dev->wl->current_beacon->data);
  1197. len = min((size_t) dev->wl->current_beacon->len,
  1198. 0x200 - sizeof(struct b43_plcp_hdr6));
  1199. rate = ieee80211_get_tx_rate(dev->wl->hw, info)->hw_value;
  1200. b43_write_template_common(dev, (const u8 *)bcn,
  1201. len, ram_offset, shm_size_offset, rate);
  1202. /* Write the PHY TX control parameters. */
  1203. antenna = B43_ANTENNA_DEFAULT;
  1204. antenna = b43_antenna_to_phyctl(antenna);
  1205. ctl = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL);
  1206. /* We can't send beacons with short preamble. Would get PHY errors. */
  1207. ctl &= ~B43_TXH_PHY_SHORTPRMBL;
  1208. ctl &= ~B43_TXH_PHY_ANT;
  1209. ctl &= ~B43_TXH_PHY_ENC;
  1210. ctl |= antenna;
  1211. if (b43_is_cck_rate(rate))
  1212. ctl |= B43_TXH_PHY_ENC_CCK;
  1213. else
  1214. ctl |= B43_TXH_PHY_ENC_OFDM;
  1215. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  1216. /* Find the position of the TIM and the DTIM_period value
  1217. * and write them to SHM. */
  1218. ie = bcn->u.beacon.variable;
  1219. variable_len = len - offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1220. for (i = 0; i < variable_len - 2; ) {
  1221. uint8_t ie_id, ie_len;
  1222. ie_id = ie[i];
  1223. ie_len = ie[i + 1];
  1224. if (ie_id == 5) {
  1225. u16 tim_position;
  1226. u16 dtim_period;
  1227. /* This is the TIM Information Element */
  1228. /* Check whether the ie_len is in the beacon data range. */
  1229. if (variable_len < ie_len + 2 + i)
  1230. break;
  1231. /* A valid TIM is at least 4 bytes long. */
  1232. if (ie_len < 4)
  1233. break;
  1234. tim_found = 1;
  1235. tim_position = sizeof(struct b43_plcp_hdr6);
  1236. tim_position += offsetof(struct ieee80211_mgmt, u.beacon.variable);
  1237. tim_position += i;
  1238. dtim_period = ie[i + 3];
  1239. b43_shm_write16(dev, B43_SHM_SHARED,
  1240. B43_SHM_SH_TIMBPOS, tim_position);
  1241. b43_shm_write16(dev, B43_SHM_SHARED,
  1242. B43_SHM_SH_DTIMPER, dtim_period);
  1243. break;
  1244. }
  1245. i += ie_len + 2;
  1246. }
  1247. if (!tim_found) {
  1248. /*
  1249. * If ucode wants to modify TIM do it behind the beacon, this
  1250. * will happen, for example, when doing mesh networking.
  1251. */
  1252. b43_shm_write16(dev, B43_SHM_SHARED,
  1253. B43_SHM_SH_TIMBPOS,
  1254. len + sizeof(struct b43_plcp_hdr6));
  1255. b43_shm_write16(dev, B43_SHM_SHARED,
  1256. B43_SHM_SH_DTIMPER, 0);
  1257. }
  1258. b43dbg(dev->wl, "Updated beacon template at 0x%x\n", ram_offset);
  1259. }
  1260. static void b43_write_probe_resp_plcp(struct b43_wldev *dev,
  1261. u16 shm_offset, u16 size,
  1262. struct ieee80211_rate *rate)
  1263. {
  1264. struct b43_plcp_hdr4 plcp;
  1265. u32 tmp;
  1266. __le16 dur;
  1267. plcp.data = 0;
  1268. b43_generate_plcp_hdr(&plcp, size + FCS_LEN, rate->hw_value);
  1269. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1270. dev->wl->vif, size,
  1271. rate);
  1272. /* Write PLCP in two parts and timing for packet transfer */
  1273. tmp = le32_to_cpu(plcp.data);
  1274. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset, tmp & 0xFFFF);
  1275. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 2, tmp >> 16);
  1276. b43_shm_write16(dev, B43_SHM_SHARED, shm_offset + 6, le16_to_cpu(dur));
  1277. }
  1278. /* Instead of using custom probe response template, this function
  1279. * just patches custom beacon template by:
  1280. * 1) Changing packet type
  1281. * 2) Patching duration field
  1282. * 3) Stripping TIM
  1283. */
  1284. static const u8 * b43_generate_probe_resp(struct b43_wldev *dev,
  1285. u16 *dest_size,
  1286. struct ieee80211_rate *rate)
  1287. {
  1288. const u8 *src_data;
  1289. u8 *dest_data;
  1290. u16 src_size, elem_size, src_pos, dest_pos;
  1291. __le16 dur;
  1292. struct ieee80211_hdr *hdr;
  1293. size_t ie_start;
  1294. src_size = dev->wl->current_beacon->len;
  1295. src_data = (const u8 *)dev->wl->current_beacon->data;
  1296. /* Get the start offset of the variable IEs in the packet. */
  1297. ie_start = offsetof(struct ieee80211_mgmt, u.probe_resp.variable);
  1298. B43_WARN_ON(ie_start != offsetof(struct ieee80211_mgmt, u.beacon.variable));
  1299. if (B43_WARN_ON(src_size < ie_start))
  1300. return NULL;
  1301. dest_data = kmalloc(src_size, GFP_ATOMIC);
  1302. if (unlikely(!dest_data))
  1303. return NULL;
  1304. /* Copy the static data and all Information Elements, except the TIM. */
  1305. memcpy(dest_data, src_data, ie_start);
  1306. src_pos = ie_start;
  1307. dest_pos = ie_start;
  1308. for ( ; src_pos < src_size - 2; src_pos += elem_size) {
  1309. elem_size = src_data[src_pos + 1] + 2;
  1310. if (src_data[src_pos] == 5) {
  1311. /* This is the TIM. */
  1312. continue;
  1313. }
  1314. memcpy(dest_data + dest_pos, src_data + src_pos,
  1315. elem_size);
  1316. dest_pos += elem_size;
  1317. }
  1318. *dest_size = dest_pos;
  1319. hdr = (struct ieee80211_hdr *)dest_data;
  1320. /* Set the frame control. */
  1321. hdr->frame_control = cpu_to_le16(IEEE80211_FTYPE_MGMT |
  1322. IEEE80211_STYPE_PROBE_RESP);
  1323. dur = ieee80211_generic_frame_duration(dev->wl->hw,
  1324. dev->wl->vif, *dest_size,
  1325. rate);
  1326. hdr->duration_id = dur;
  1327. return dest_data;
  1328. }
  1329. static void b43_write_probe_resp_template(struct b43_wldev *dev,
  1330. u16 ram_offset,
  1331. u16 shm_size_offset,
  1332. struct ieee80211_rate *rate)
  1333. {
  1334. const u8 *probe_resp_data;
  1335. u16 size;
  1336. size = dev->wl->current_beacon->len;
  1337. probe_resp_data = b43_generate_probe_resp(dev, &size, rate);
  1338. if (unlikely(!probe_resp_data))
  1339. return;
  1340. /* Looks like PLCP headers plus packet timings are stored for
  1341. * all possible basic rates
  1342. */
  1343. b43_write_probe_resp_plcp(dev, 0x31A, size, &b43_b_ratetable[0]);
  1344. b43_write_probe_resp_plcp(dev, 0x32C, size, &b43_b_ratetable[1]);
  1345. b43_write_probe_resp_plcp(dev, 0x33E, size, &b43_b_ratetable[2]);
  1346. b43_write_probe_resp_plcp(dev, 0x350, size, &b43_b_ratetable[3]);
  1347. size = min((size_t) size, 0x200 - sizeof(struct b43_plcp_hdr6));
  1348. b43_write_template_common(dev, probe_resp_data,
  1349. size, ram_offset, shm_size_offset,
  1350. rate->hw_value);
  1351. kfree(probe_resp_data);
  1352. }
  1353. static void b43_upload_beacon0(struct b43_wldev *dev)
  1354. {
  1355. struct b43_wl *wl = dev->wl;
  1356. if (wl->beacon0_uploaded)
  1357. return;
  1358. b43_write_beacon_template(dev, 0x68, 0x18);
  1359. /* FIXME: Probe resp upload doesn't really belong here,
  1360. * but we don't use that feature anyway. */
  1361. b43_write_probe_resp_template(dev, 0x268, 0x4A,
  1362. &__b43_ratetable[3]);
  1363. wl->beacon0_uploaded = 1;
  1364. }
  1365. static void b43_upload_beacon1(struct b43_wldev *dev)
  1366. {
  1367. struct b43_wl *wl = dev->wl;
  1368. if (wl->beacon1_uploaded)
  1369. return;
  1370. b43_write_beacon_template(dev, 0x468, 0x1A);
  1371. wl->beacon1_uploaded = 1;
  1372. }
  1373. static void handle_irq_beacon(struct b43_wldev *dev)
  1374. {
  1375. struct b43_wl *wl = dev->wl;
  1376. u32 cmd, beacon0_valid, beacon1_valid;
  1377. if (!b43_is_mode(wl, NL80211_IFTYPE_AP) &&
  1378. !b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  1379. return;
  1380. /* This is the bottom half of the asynchronous beacon update. */
  1381. /* Ignore interrupt in the future. */
  1382. dev->irq_savedstate &= ~B43_IRQ_BEACON;
  1383. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1384. beacon0_valid = (cmd & B43_MACCMD_BEACON0_VALID);
  1385. beacon1_valid = (cmd & B43_MACCMD_BEACON1_VALID);
  1386. /* Schedule interrupt manually, if busy. */
  1387. if (beacon0_valid && beacon1_valid) {
  1388. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_BEACON);
  1389. dev->irq_savedstate |= B43_IRQ_BEACON;
  1390. return;
  1391. }
  1392. if (unlikely(wl->beacon_templates_virgin)) {
  1393. /* We never uploaded a beacon before.
  1394. * Upload both templates now, but only mark one valid. */
  1395. wl->beacon_templates_virgin = 0;
  1396. b43_upload_beacon0(dev);
  1397. b43_upload_beacon1(dev);
  1398. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1399. cmd |= B43_MACCMD_BEACON0_VALID;
  1400. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1401. } else {
  1402. if (!beacon0_valid) {
  1403. b43_upload_beacon0(dev);
  1404. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1405. cmd |= B43_MACCMD_BEACON0_VALID;
  1406. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1407. } else if (!beacon1_valid) {
  1408. b43_upload_beacon1(dev);
  1409. cmd = b43_read32(dev, B43_MMIO_MACCMD);
  1410. cmd |= B43_MACCMD_BEACON1_VALID;
  1411. b43_write32(dev, B43_MMIO_MACCMD, cmd);
  1412. }
  1413. }
  1414. }
  1415. static void b43_beacon_update_trigger_work(struct work_struct *work)
  1416. {
  1417. struct b43_wl *wl = container_of(work, struct b43_wl,
  1418. beacon_update_trigger);
  1419. struct b43_wldev *dev;
  1420. mutex_lock(&wl->mutex);
  1421. dev = wl->current_dev;
  1422. if (likely(dev && (b43_status(dev) >= B43_STAT_INITIALIZED))) {
  1423. spin_lock_irq(&wl->irq_lock);
  1424. /* update beacon right away or defer to irq */
  1425. dev->irq_savedstate = b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1426. handle_irq_beacon(dev);
  1427. /* The handler might have updated the IRQ mask. */
  1428. b43_write32(dev, B43_MMIO_GEN_IRQ_MASK,
  1429. dev->irq_savedstate);
  1430. mmiowb();
  1431. spin_unlock_irq(&wl->irq_lock);
  1432. }
  1433. mutex_unlock(&wl->mutex);
  1434. }
  1435. /* Asynchronously update the packet templates in template RAM.
  1436. * Locking: Requires wl->irq_lock to be locked. */
  1437. static void b43_update_templates(struct b43_wl *wl)
  1438. {
  1439. struct sk_buff *beacon;
  1440. /* This is the top half of the ansynchronous beacon update.
  1441. * The bottom half is the beacon IRQ.
  1442. * Beacon update must be asynchronous to avoid sending an
  1443. * invalid beacon. This can happen for example, if the firmware
  1444. * transmits a beacon while we are updating it. */
  1445. /* We could modify the existing beacon and set the aid bit in
  1446. * the TIM field, but that would probably require resizing and
  1447. * moving of data within the beacon template.
  1448. * Simply request a new beacon and let mac80211 do the hard work. */
  1449. beacon = ieee80211_beacon_get(wl->hw, wl->vif);
  1450. if (unlikely(!beacon))
  1451. return;
  1452. if (wl->current_beacon)
  1453. dev_kfree_skb_any(wl->current_beacon);
  1454. wl->current_beacon = beacon;
  1455. wl->beacon0_uploaded = 0;
  1456. wl->beacon1_uploaded = 0;
  1457. queue_work(wl->hw->workqueue, &wl->beacon_update_trigger);
  1458. }
  1459. static void b43_set_ssid(struct b43_wldev *dev, const u8 * ssid, u8 ssid_len)
  1460. {
  1461. u32 tmp;
  1462. u16 i, len;
  1463. len = min((u16) ssid_len, (u16) 0x100);
  1464. for (i = 0; i < len; i += sizeof(u32)) {
  1465. tmp = (u32) (ssid[i + 0]);
  1466. if (i + 1 < len)
  1467. tmp |= (u32) (ssid[i + 1]) << 8;
  1468. if (i + 2 < len)
  1469. tmp |= (u32) (ssid[i + 2]) << 16;
  1470. if (i + 3 < len)
  1471. tmp |= (u32) (ssid[i + 3]) << 24;
  1472. b43_shm_write32(dev, B43_SHM_SHARED, 0x380 + i, tmp);
  1473. }
  1474. b43_shm_write16(dev, B43_SHM_SHARED, 0x48, len);
  1475. }
  1476. static void b43_set_beacon_int(struct b43_wldev *dev, u16 beacon_int)
  1477. {
  1478. b43_time_lock(dev);
  1479. if (dev->dev->id.revision >= 3) {
  1480. b43_write32(dev, B43_MMIO_TSF_CFP_REP, (beacon_int << 16));
  1481. b43_write32(dev, B43_MMIO_TSF_CFP_START, (beacon_int << 10));
  1482. } else {
  1483. b43_write16(dev, 0x606, (beacon_int >> 6));
  1484. b43_write16(dev, 0x610, beacon_int);
  1485. }
  1486. b43_time_unlock(dev);
  1487. b43dbg(dev->wl, "Set beacon interval to %u\n", beacon_int);
  1488. }
  1489. static void b43_handle_firmware_panic(struct b43_wldev *dev)
  1490. {
  1491. u16 reason;
  1492. /* Read the register that contains the reason code for the panic. */
  1493. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_FWPANIC_REASON_REG);
  1494. b43err(dev->wl, "Whoopsy, firmware panic! Reason: %u\n", reason);
  1495. switch (reason) {
  1496. default:
  1497. b43dbg(dev->wl, "The panic reason is unknown.\n");
  1498. /* fallthrough */
  1499. case B43_FWPANIC_DIE:
  1500. /* Do not restart the controller or firmware.
  1501. * The device is nonfunctional from now on.
  1502. * Restarting would result in this panic to trigger again,
  1503. * so we avoid that recursion. */
  1504. break;
  1505. case B43_FWPANIC_RESTART:
  1506. b43_controller_restart(dev, "Microcode panic");
  1507. break;
  1508. }
  1509. }
  1510. static void handle_irq_ucode_debug(struct b43_wldev *dev)
  1511. {
  1512. unsigned int i, cnt;
  1513. u16 reason, marker_id, marker_line;
  1514. __le16 *buf;
  1515. /* The proprietary firmware doesn't have this IRQ. */
  1516. if (!dev->fw.opensource)
  1517. return;
  1518. /* Read the register that contains the reason code for this IRQ. */
  1519. reason = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_DEBUGIRQ_REASON_REG);
  1520. switch (reason) {
  1521. case B43_DEBUGIRQ_PANIC:
  1522. b43_handle_firmware_panic(dev);
  1523. break;
  1524. case B43_DEBUGIRQ_DUMP_SHM:
  1525. if (!B43_DEBUG)
  1526. break; /* Only with driver debugging enabled. */
  1527. buf = kmalloc(4096, GFP_ATOMIC);
  1528. if (!buf) {
  1529. b43dbg(dev->wl, "SHM-dump: Failed to allocate memory\n");
  1530. goto out;
  1531. }
  1532. for (i = 0; i < 4096; i += 2) {
  1533. u16 tmp = b43_shm_read16(dev, B43_SHM_SHARED, i);
  1534. buf[i / 2] = cpu_to_le16(tmp);
  1535. }
  1536. b43info(dev->wl, "Shared memory dump:\n");
  1537. print_hex_dump(KERN_INFO, "", DUMP_PREFIX_OFFSET,
  1538. 16, 2, buf, 4096, 1);
  1539. kfree(buf);
  1540. break;
  1541. case B43_DEBUGIRQ_DUMP_REGS:
  1542. if (!B43_DEBUG)
  1543. break; /* Only with driver debugging enabled. */
  1544. b43info(dev->wl, "Microcode register dump:\n");
  1545. for (i = 0, cnt = 0; i < 64; i++) {
  1546. u16 tmp = b43_shm_read16(dev, B43_SHM_SCRATCH, i);
  1547. if (cnt == 0)
  1548. printk(KERN_INFO);
  1549. printk("r%02u: 0x%04X ", i, tmp);
  1550. cnt++;
  1551. if (cnt == 6) {
  1552. printk("\n");
  1553. cnt = 0;
  1554. }
  1555. }
  1556. printk("\n");
  1557. break;
  1558. case B43_DEBUGIRQ_MARKER:
  1559. if (!B43_DEBUG)
  1560. break; /* Only with driver debugging enabled. */
  1561. marker_id = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1562. B43_MARKER_ID_REG);
  1563. marker_line = b43_shm_read16(dev, B43_SHM_SCRATCH,
  1564. B43_MARKER_LINE_REG);
  1565. b43info(dev->wl, "The firmware just executed the MARKER(%u) "
  1566. "at line number %u\n",
  1567. marker_id, marker_line);
  1568. break;
  1569. default:
  1570. b43dbg(dev->wl, "Debug-IRQ triggered for unknown reason: %u\n",
  1571. reason);
  1572. }
  1573. out:
  1574. /* Acknowledge the debug-IRQ, so the firmware can continue. */
  1575. b43_shm_write16(dev, B43_SHM_SCRATCH,
  1576. B43_DEBUGIRQ_REASON_REG, B43_DEBUGIRQ_ACK);
  1577. }
  1578. /* Interrupt handler bottom-half */
  1579. static void b43_interrupt_tasklet(struct b43_wldev *dev)
  1580. {
  1581. u32 reason;
  1582. u32 dma_reason[ARRAY_SIZE(dev->dma_reason)];
  1583. u32 merged_dma_reason = 0;
  1584. int i;
  1585. unsigned long flags;
  1586. spin_lock_irqsave(&dev->wl->irq_lock, flags);
  1587. B43_WARN_ON(b43_status(dev) != B43_STAT_STARTED);
  1588. reason = dev->irq_reason;
  1589. for (i = 0; i < ARRAY_SIZE(dma_reason); i++) {
  1590. dma_reason[i] = dev->dma_reason[i];
  1591. merged_dma_reason |= dma_reason[i];
  1592. }
  1593. if (unlikely(reason & B43_IRQ_MAC_TXERR))
  1594. b43err(dev->wl, "MAC transmission error\n");
  1595. if (unlikely(reason & B43_IRQ_PHY_TXERR)) {
  1596. b43err(dev->wl, "PHY transmission error\n");
  1597. rmb();
  1598. if (unlikely(atomic_dec_and_test(&dev->phy.txerr_cnt))) {
  1599. atomic_set(&dev->phy.txerr_cnt,
  1600. B43_PHY_TX_BADNESS_LIMIT);
  1601. b43err(dev->wl, "Too many PHY TX errors, "
  1602. "restarting the controller\n");
  1603. b43_controller_restart(dev, "PHY TX errors");
  1604. }
  1605. }
  1606. if (unlikely(merged_dma_reason & (B43_DMAIRQ_FATALMASK |
  1607. B43_DMAIRQ_NONFATALMASK))) {
  1608. if (merged_dma_reason & B43_DMAIRQ_FATALMASK) {
  1609. b43err(dev->wl, "Fatal DMA error: "
  1610. "0x%08X, 0x%08X, 0x%08X, "
  1611. "0x%08X, 0x%08X, 0x%08X\n",
  1612. dma_reason[0], dma_reason[1],
  1613. dma_reason[2], dma_reason[3],
  1614. dma_reason[4], dma_reason[5]);
  1615. b43_controller_restart(dev, "DMA error");
  1616. mmiowb();
  1617. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1618. return;
  1619. }
  1620. if (merged_dma_reason & B43_DMAIRQ_NONFATALMASK) {
  1621. b43err(dev->wl, "DMA error: "
  1622. "0x%08X, 0x%08X, 0x%08X, "
  1623. "0x%08X, 0x%08X, 0x%08X\n",
  1624. dma_reason[0], dma_reason[1],
  1625. dma_reason[2], dma_reason[3],
  1626. dma_reason[4], dma_reason[5]);
  1627. }
  1628. }
  1629. if (unlikely(reason & B43_IRQ_UCODE_DEBUG))
  1630. handle_irq_ucode_debug(dev);
  1631. if (reason & B43_IRQ_TBTT_INDI)
  1632. handle_irq_tbtt_indication(dev);
  1633. if (reason & B43_IRQ_ATIM_END)
  1634. handle_irq_atim_end(dev);
  1635. if (reason & B43_IRQ_BEACON)
  1636. handle_irq_beacon(dev);
  1637. if (reason & B43_IRQ_PMQ)
  1638. handle_irq_pmq(dev);
  1639. if (reason & B43_IRQ_TXFIFO_FLUSH_OK)
  1640. ;/* TODO */
  1641. if (reason & B43_IRQ_NOISESAMPLE_OK)
  1642. handle_irq_noise(dev);
  1643. /* Check the DMA reason registers for received data. */
  1644. if (dma_reason[0] & B43_DMAIRQ_RX_DONE) {
  1645. if (b43_using_pio_transfers(dev))
  1646. b43_pio_rx(dev->pio.rx_queue);
  1647. else
  1648. b43_dma_rx(dev->dma.rx_ring);
  1649. }
  1650. B43_WARN_ON(dma_reason[1] & B43_DMAIRQ_RX_DONE);
  1651. B43_WARN_ON(dma_reason[2] & B43_DMAIRQ_RX_DONE);
  1652. B43_WARN_ON(dma_reason[3] & B43_DMAIRQ_RX_DONE);
  1653. B43_WARN_ON(dma_reason[4] & B43_DMAIRQ_RX_DONE);
  1654. B43_WARN_ON(dma_reason[5] & B43_DMAIRQ_RX_DONE);
  1655. if (reason & B43_IRQ_TX_OK)
  1656. handle_irq_transmit_status(dev);
  1657. b43_interrupt_enable(dev, dev->irq_savedstate);
  1658. mmiowb();
  1659. spin_unlock_irqrestore(&dev->wl->irq_lock, flags);
  1660. }
  1661. static void b43_interrupt_ack(struct b43_wldev *dev, u32 reason)
  1662. {
  1663. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, reason);
  1664. b43_write32(dev, B43_MMIO_DMA0_REASON, dev->dma_reason[0]);
  1665. b43_write32(dev, B43_MMIO_DMA1_REASON, dev->dma_reason[1]);
  1666. b43_write32(dev, B43_MMIO_DMA2_REASON, dev->dma_reason[2]);
  1667. b43_write32(dev, B43_MMIO_DMA3_REASON, dev->dma_reason[3]);
  1668. b43_write32(dev, B43_MMIO_DMA4_REASON, dev->dma_reason[4]);
  1669. b43_write32(dev, B43_MMIO_DMA5_REASON, dev->dma_reason[5]);
  1670. }
  1671. /* Interrupt handler top-half */
  1672. static irqreturn_t b43_interrupt_handler(int irq, void *dev_id)
  1673. {
  1674. irqreturn_t ret = IRQ_NONE;
  1675. struct b43_wldev *dev = dev_id;
  1676. u32 reason;
  1677. if (!dev)
  1678. return IRQ_NONE;
  1679. spin_lock(&dev->wl->irq_lock);
  1680. if (b43_status(dev) < B43_STAT_STARTED)
  1681. goto out;
  1682. reason = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1683. if (reason == 0xffffffff) /* shared IRQ */
  1684. goto out;
  1685. ret = IRQ_HANDLED;
  1686. reason &= b43_read32(dev, B43_MMIO_GEN_IRQ_MASK);
  1687. if (!reason)
  1688. goto out;
  1689. dev->dma_reason[0] = b43_read32(dev, B43_MMIO_DMA0_REASON)
  1690. & 0x0001DC00;
  1691. dev->dma_reason[1] = b43_read32(dev, B43_MMIO_DMA1_REASON)
  1692. & 0x0000DC00;
  1693. dev->dma_reason[2] = b43_read32(dev, B43_MMIO_DMA2_REASON)
  1694. & 0x0000DC00;
  1695. dev->dma_reason[3] = b43_read32(dev, B43_MMIO_DMA3_REASON)
  1696. & 0x0001DC00;
  1697. dev->dma_reason[4] = b43_read32(dev, B43_MMIO_DMA4_REASON)
  1698. & 0x0000DC00;
  1699. dev->dma_reason[5] = b43_read32(dev, B43_MMIO_DMA5_REASON)
  1700. & 0x0000DC00;
  1701. b43_interrupt_ack(dev, reason);
  1702. /* disable all IRQs. They are enabled again in the bottom half. */
  1703. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  1704. /* save the reason code and call our bottom half. */
  1705. dev->irq_reason = reason;
  1706. tasklet_schedule(&dev->isr_tasklet);
  1707. out:
  1708. mmiowb();
  1709. spin_unlock(&dev->wl->irq_lock);
  1710. return ret;
  1711. }
  1712. static void do_release_fw(struct b43_firmware_file *fw)
  1713. {
  1714. release_firmware(fw->data);
  1715. fw->data = NULL;
  1716. fw->filename = NULL;
  1717. }
  1718. static void b43_release_firmware(struct b43_wldev *dev)
  1719. {
  1720. do_release_fw(&dev->fw.ucode);
  1721. do_release_fw(&dev->fw.pcm);
  1722. do_release_fw(&dev->fw.initvals);
  1723. do_release_fw(&dev->fw.initvals_band);
  1724. }
  1725. static void b43_print_fw_helptext(struct b43_wl *wl, bool error)
  1726. {
  1727. const char *text;
  1728. text = "You must go to "
  1729. "http://linuxwireless.org/en/users/Drivers/b43#devicefirmware "
  1730. "and download the latest firmware (version 4).\n";
  1731. if (error)
  1732. b43err(wl, text);
  1733. else
  1734. b43warn(wl, text);
  1735. }
  1736. static int do_request_fw(struct b43_wldev *dev,
  1737. const char *name,
  1738. struct b43_firmware_file *fw,
  1739. bool silent)
  1740. {
  1741. char path[sizeof(modparam_fwpostfix) + 32];
  1742. const struct firmware *blob;
  1743. struct b43_fw_header *hdr;
  1744. u32 size;
  1745. int err;
  1746. if (!name) {
  1747. /* Don't fetch anything. Free possibly cached firmware. */
  1748. do_release_fw(fw);
  1749. return 0;
  1750. }
  1751. if (fw->filename) {
  1752. if (strcmp(fw->filename, name) == 0)
  1753. return 0; /* Already have this fw. */
  1754. /* Free the cached firmware first. */
  1755. do_release_fw(fw);
  1756. }
  1757. snprintf(path, ARRAY_SIZE(path),
  1758. "b43%s/%s.fw",
  1759. modparam_fwpostfix, name);
  1760. err = request_firmware(&blob, path, dev->dev->dev);
  1761. if (err == -ENOENT) {
  1762. if (!silent) {
  1763. b43err(dev->wl, "Firmware file \"%s\" not found\n",
  1764. path);
  1765. }
  1766. return err;
  1767. } else if (err) {
  1768. b43err(dev->wl, "Firmware file \"%s\" request failed (err=%d)\n",
  1769. path, err);
  1770. return err;
  1771. }
  1772. if (blob->size < sizeof(struct b43_fw_header))
  1773. goto err_format;
  1774. hdr = (struct b43_fw_header *)(blob->data);
  1775. switch (hdr->type) {
  1776. case B43_FW_TYPE_UCODE:
  1777. case B43_FW_TYPE_PCM:
  1778. size = be32_to_cpu(hdr->size);
  1779. if (size != blob->size - sizeof(struct b43_fw_header))
  1780. goto err_format;
  1781. /* fallthrough */
  1782. case B43_FW_TYPE_IV:
  1783. if (hdr->ver != 1)
  1784. goto err_format;
  1785. break;
  1786. default:
  1787. goto err_format;
  1788. }
  1789. fw->data = blob;
  1790. fw->filename = name;
  1791. return 0;
  1792. err_format:
  1793. b43err(dev->wl, "Firmware file \"%s\" format error.\n", path);
  1794. release_firmware(blob);
  1795. return -EPROTO;
  1796. }
  1797. static int b43_request_firmware(struct b43_wldev *dev)
  1798. {
  1799. struct b43_firmware *fw = &dev->fw;
  1800. const u8 rev = dev->dev->id.revision;
  1801. const char *filename;
  1802. u32 tmshigh;
  1803. int err;
  1804. /* Get microcode */
  1805. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  1806. if ((rev >= 5) && (rev <= 10))
  1807. filename = "ucode5";
  1808. else if ((rev >= 11) && (rev <= 12))
  1809. filename = "ucode11";
  1810. else if (rev >= 13)
  1811. filename = "ucode13";
  1812. else
  1813. goto err_no_ucode;
  1814. err = do_request_fw(dev, filename, &fw->ucode, 0);
  1815. if (err)
  1816. goto err_load;
  1817. /* Get PCM code */
  1818. if ((rev >= 5) && (rev <= 10))
  1819. filename = "pcm5";
  1820. else if (rev >= 11)
  1821. filename = NULL;
  1822. else
  1823. goto err_no_pcm;
  1824. fw->pcm_request_failed = 0;
  1825. err = do_request_fw(dev, filename, &fw->pcm, 1);
  1826. if (err == -ENOENT) {
  1827. /* We did not find a PCM file? Not fatal, but
  1828. * core rev <= 10 must do without hwcrypto then. */
  1829. fw->pcm_request_failed = 1;
  1830. } else if (err)
  1831. goto err_load;
  1832. /* Get initvals */
  1833. switch (dev->phy.type) {
  1834. case B43_PHYTYPE_A:
  1835. if ((rev >= 5) && (rev <= 10)) {
  1836. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1837. filename = "a0g1initvals5";
  1838. else
  1839. filename = "a0g0initvals5";
  1840. } else
  1841. goto err_no_initvals;
  1842. break;
  1843. case B43_PHYTYPE_G:
  1844. if ((rev >= 5) && (rev <= 10))
  1845. filename = "b0g0initvals5";
  1846. else if (rev >= 13)
  1847. filename = "b0g0initvals13";
  1848. else
  1849. goto err_no_initvals;
  1850. break;
  1851. case B43_PHYTYPE_N:
  1852. if ((rev >= 11) && (rev <= 12))
  1853. filename = "n0initvals11";
  1854. else
  1855. goto err_no_initvals;
  1856. break;
  1857. default:
  1858. goto err_no_initvals;
  1859. }
  1860. err = do_request_fw(dev, filename, &fw->initvals, 0);
  1861. if (err)
  1862. goto err_load;
  1863. /* Get bandswitch initvals */
  1864. switch (dev->phy.type) {
  1865. case B43_PHYTYPE_A:
  1866. if ((rev >= 5) && (rev <= 10)) {
  1867. if (tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY)
  1868. filename = "a0g1bsinitvals5";
  1869. else
  1870. filename = "a0g0bsinitvals5";
  1871. } else if (rev >= 11)
  1872. filename = NULL;
  1873. else
  1874. goto err_no_initvals;
  1875. break;
  1876. case B43_PHYTYPE_G:
  1877. if ((rev >= 5) && (rev <= 10))
  1878. filename = "b0g0bsinitvals5";
  1879. else if (rev >= 11)
  1880. filename = NULL;
  1881. else
  1882. goto err_no_initvals;
  1883. break;
  1884. case B43_PHYTYPE_N:
  1885. if ((rev >= 11) && (rev <= 12))
  1886. filename = "n0bsinitvals11";
  1887. else
  1888. goto err_no_initvals;
  1889. break;
  1890. default:
  1891. goto err_no_initvals;
  1892. }
  1893. err = do_request_fw(dev, filename, &fw->initvals_band, 0);
  1894. if (err)
  1895. goto err_load;
  1896. return 0;
  1897. err_load:
  1898. b43_print_fw_helptext(dev->wl, 1);
  1899. goto error;
  1900. err_no_ucode:
  1901. err = -ENODEV;
  1902. b43err(dev->wl, "No microcode available for core rev %u\n", rev);
  1903. goto error;
  1904. err_no_pcm:
  1905. err = -ENODEV;
  1906. b43err(dev->wl, "No PCM available for core rev %u\n", rev);
  1907. goto error;
  1908. err_no_initvals:
  1909. err = -ENODEV;
  1910. b43err(dev->wl, "No Initial Values firmware file for PHY %u, "
  1911. "core rev %u\n", dev->phy.type, rev);
  1912. goto error;
  1913. error:
  1914. b43_release_firmware(dev);
  1915. return err;
  1916. }
  1917. static int b43_upload_microcode(struct b43_wldev *dev)
  1918. {
  1919. const size_t hdr_len = sizeof(struct b43_fw_header);
  1920. const __be32 *data;
  1921. unsigned int i, len;
  1922. u16 fwrev, fwpatch, fwdate, fwtime;
  1923. u32 tmp, macctl;
  1924. int err = 0;
  1925. /* Jump the microcode PSM to offset 0 */
  1926. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1927. B43_WARN_ON(macctl & B43_MACCTL_PSM_RUN);
  1928. macctl |= B43_MACCTL_PSM_JMP0;
  1929. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1930. /* Zero out all microcode PSM registers and shared memory. */
  1931. for (i = 0; i < 64; i++)
  1932. b43_shm_write16(dev, B43_SHM_SCRATCH, i, 0);
  1933. for (i = 0; i < 4096; i += 2)
  1934. b43_shm_write16(dev, B43_SHM_SHARED, i, 0);
  1935. /* Upload Microcode. */
  1936. data = (__be32 *) (dev->fw.ucode.data->data + hdr_len);
  1937. len = (dev->fw.ucode.data->size - hdr_len) / sizeof(__be32);
  1938. b43_shm_control_word(dev, B43_SHM_UCODE | B43_SHM_AUTOINC_W, 0x0000);
  1939. for (i = 0; i < len; i++) {
  1940. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1941. udelay(10);
  1942. }
  1943. if (dev->fw.pcm.data) {
  1944. /* Upload PCM data. */
  1945. data = (__be32 *) (dev->fw.pcm.data->data + hdr_len);
  1946. len = (dev->fw.pcm.data->size - hdr_len) / sizeof(__be32);
  1947. b43_shm_control_word(dev, B43_SHM_HW, 0x01EA);
  1948. b43_write32(dev, B43_MMIO_SHM_DATA, 0x00004000);
  1949. /* No need for autoinc bit in SHM_HW */
  1950. b43_shm_control_word(dev, B43_SHM_HW, 0x01EB);
  1951. for (i = 0; i < len; i++) {
  1952. b43_write32(dev, B43_MMIO_SHM_DATA, be32_to_cpu(data[i]));
  1953. udelay(10);
  1954. }
  1955. }
  1956. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, B43_IRQ_ALL);
  1957. /* Start the microcode PSM */
  1958. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  1959. macctl &= ~B43_MACCTL_PSM_JMP0;
  1960. macctl |= B43_MACCTL_PSM_RUN;
  1961. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  1962. /* Wait for the microcode to load and respond */
  1963. i = 0;
  1964. while (1) {
  1965. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  1966. if (tmp == B43_IRQ_MAC_SUSPENDED)
  1967. break;
  1968. i++;
  1969. if (i >= 20) {
  1970. b43err(dev->wl, "Microcode not responding\n");
  1971. b43_print_fw_helptext(dev->wl, 1);
  1972. err = -ENODEV;
  1973. goto error;
  1974. }
  1975. msleep_interruptible(50);
  1976. if (signal_pending(current)) {
  1977. err = -EINTR;
  1978. goto error;
  1979. }
  1980. }
  1981. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON); /* dummy read */
  1982. /* Get and check the revisions. */
  1983. fwrev = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEREV);
  1984. fwpatch = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEPATCH);
  1985. fwdate = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODEDATE);
  1986. fwtime = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_UCODETIME);
  1987. if (fwrev <= 0x128) {
  1988. b43err(dev->wl, "YOUR FIRMWARE IS TOO OLD. Firmware from "
  1989. "binary drivers older than version 4.x is unsupported. "
  1990. "You must upgrade your firmware files.\n");
  1991. b43_print_fw_helptext(dev->wl, 1);
  1992. err = -EOPNOTSUPP;
  1993. goto error;
  1994. }
  1995. dev->fw.rev = fwrev;
  1996. dev->fw.patch = fwpatch;
  1997. dev->fw.opensource = (fwdate == 0xFFFF);
  1998. if (dev->fw.opensource) {
  1999. /* Patchlevel info is encoded in the "time" field. */
  2000. dev->fw.patch = fwtime;
  2001. b43info(dev->wl, "Loading OpenSource firmware version %u.%u%s\n",
  2002. dev->fw.rev, dev->fw.patch,
  2003. dev->fw.pcm_request_failed ? " (Hardware crypto not supported)" : "");
  2004. } else {
  2005. b43info(dev->wl, "Loading firmware version %u.%u "
  2006. "(20%.2i-%.2i-%.2i %.2i:%.2i:%.2i)\n",
  2007. fwrev, fwpatch,
  2008. (fwdate >> 12) & 0xF, (fwdate >> 8) & 0xF, fwdate & 0xFF,
  2009. (fwtime >> 11) & 0x1F, (fwtime >> 5) & 0x3F, fwtime & 0x1F);
  2010. if (dev->fw.pcm_request_failed) {
  2011. b43warn(dev->wl, "No \"pcm5.fw\" firmware file found. "
  2012. "Hardware accelerated cryptography is disabled.\n");
  2013. b43_print_fw_helptext(dev->wl, 0);
  2014. }
  2015. }
  2016. if (b43_is_old_txhdr_format(dev)) {
  2017. b43warn(dev->wl, "You are using an old firmware image. "
  2018. "Support for old firmware will be removed in July 2008.\n");
  2019. b43_print_fw_helptext(dev->wl, 0);
  2020. }
  2021. return 0;
  2022. error:
  2023. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  2024. macctl &= ~B43_MACCTL_PSM_RUN;
  2025. macctl |= B43_MACCTL_PSM_JMP0;
  2026. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2027. return err;
  2028. }
  2029. static int b43_write_initvals(struct b43_wldev *dev,
  2030. const struct b43_iv *ivals,
  2031. size_t count,
  2032. size_t array_size)
  2033. {
  2034. const struct b43_iv *iv;
  2035. u16 offset;
  2036. size_t i;
  2037. bool bit32;
  2038. BUILD_BUG_ON(sizeof(struct b43_iv) != 6);
  2039. iv = ivals;
  2040. for (i = 0; i < count; i++) {
  2041. if (array_size < sizeof(iv->offset_size))
  2042. goto err_format;
  2043. array_size -= sizeof(iv->offset_size);
  2044. offset = be16_to_cpu(iv->offset_size);
  2045. bit32 = !!(offset & B43_IV_32BIT);
  2046. offset &= B43_IV_OFFSET_MASK;
  2047. if (offset >= 0x1000)
  2048. goto err_format;
  2049. if (bit32) {
  2050. u32 value;
  2051. if (array_size < sizeof(iv->data.d32))
  2052. goto err_format;
  2053. array_size -= sizeof(iv->data.d32);
  2054. value = get_unaligned_be32(&iv->data.d32);
  2055. b43_write32(dev, offset, value);
  2056. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2057. sizeof(__be16) +
  2058. sizeof(__be32));
  2059. } else {
  2060. u16 value;
  2061. if (array_size < sizeof(iv->data.d16))
  2062. goto err_format;
  2063. array_size -= sizeof(iv->data.d16);
  2064. value = be16_to_cpu(iv->data.d16);
  2065. b43_write16(dev, offset, value);
  2066. iv = (const struct b43_iv *)((const uint8_t *)iv +
  2067. sizeof(__be16) +
  2068. sizeof(__be16));
  2069. }
  2070. }
  2071. if (array_size)
  2072. goto err_format;
  2073. return 0;
  2074. err_format:
  2075. b43err(dev->wl, "Initial Values Firmware file-format error.\n");
  2076. b43_print_fw_helptext(dev->wl, 1);
  2077. return -EPROTO;
  2078. }
  2079. static int b43_upload_initvals(struct b43_wldev *dev)
  2080. {
  2081. const size_t hdr_len = sizeof(struct b43_fw_header);
  2082. const struct b43_fw_header *hdr;
  2083. struct b43_firmware *fw = &dev->fw;
  2084. const struct b43_iv *ivals;
  2085. size_t count;
  2086. int err;
  2087. hdr = (const struct b43_fw_header *)(fw->initvals.data->data);
  2088. ivals = (const struct b43_iv *)(fw->initvals.data->data + hdr_len);
  2089. count = be32_to_cpu(hdr->size);
  2090. err = b43_write_initvals(dev, ivals, count,
  2091. fw->initvals.data->size - hdr_len);
  2092. if (err)
  2093. goto out;
  2094. if (fw->initvals_band.data) {
  2095. hdr = (const struct b43_fw_header *)(fw->initvals_band.data->data);
  2096. ivals = (const struct b43_iv *)(fw->initvals_band.data->data + hdr_len);
  2097. count = be32_to_cpu(hdr->size);
  2098. err = b43_write_initvals(dev, ivals, count,
  2099. fw->initvals_band.data->size - hdr_len);
  2100. if (err)
  2101. goto out;
  2102. }
  2103. out:
  2104. return err;
  2105. }
  2106. /* Initialize the GPIOs
  2107. * http://bcm-specs.sipsolutions.net/GPIO
  2108. */
  2109. static int b43_gpio_init(struct b43_wldev *dev)
  2110. {
  2111. struct ssb_bus *bus = dev->dev->bus;
  2112. struct ssb_device *gpiodev, *pcidev = NULL;
  2113. u32 mask, set;
  2114. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2115. & ~B43_MACCTL_GPOUTSMSK);
  2116. b43_write16(dev, B43_MMIO_GPIO_MASK, b43_read16(dev, B43_MMIO_GPIO_MASK)
  2117. | 0x000F);
  2118. mask = 0x0000001F;
  2119. set = 0x0000000F;
  2120. if (dev->dev->bus->chip_id == 0x4301) {
  2121. mask |= 0x0060;
  2122. set |= 0x0060;
  2123. }
  2124. if (0 /* FIXME: conditional unknown */ ) {
  2125. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2126. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2127. | 0x0100);
  2128. mask |= 0x0180;
  2129. set |= 0x0180;
  2130. }
  2131. if (dev->dev->bus->sprom.boardflags_lo & B43_BFL_PACTRL) {
  2132. b43_write16(dev, B43_MMIO_GPIO_MASK,
  2133. b43_read16(dev, B43_MMIO_GPIO_MASK)
  2134. | 0x0200);
  2135. mask |= 0x0200;
  2136. set |= 0x0200;
  2137. }
  2138. if (dev->dev->id.revision >= 2)
  2139. mask |= 0x0010; /* FIXME: This is redundant. */
  2140. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2141. pcidev = bus->pcicore.dev;
  2142. #endif
  2143. gpiodev = bus->chipco.dev ? : pcidev;
  2144. if (!gpiodev)
  2145. return 0;
  2146. ssb_write32(gpiodev, B43_GPIO_CONTROL,
  2147. (ssb_read32(gpiodev, B43_GPIO_CONTROL)
  2148. & mask) | set);
  2149. return 0;
  2150. }
  2151. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  2152. static void b43_gpio_cleanup(struct b43_wldev *dev)
  2153. {
  2154. struct ssb_bus *bus = dev->dev->bus;
  2155. struct ssb_device *gpiodev, *pcidev = NULL;
  2156. #ifdef CONFIG_SSB_DRIVER_PCICORE
  2157. pcidev = bus->pcicore.dev;
  2158. #endif
  2159. gpiodev = bus->chipco.dev ? : pcidev;
  2160. if (!gpiodev)
  2161. return;
  2162. ssb_write32(gpiodev, B43_GPIO_CONTROL, 0);
  2163. }
  2164. /* http://bcm-specs.sipsolutions.net/EnableMac */
  2165. void b43_mac_enable(struct b43_wldev *dev)
  2166. {
  2167. if (b43_debug(dev, B43_DBG_FIRMWARE)) {
  2168. u16 fwstate;
  2169. fwstate = b43_shm_read16(dev, B43_SHM_SHARED,
  2170. B43_SHM_SH_UCODESTAT);
  2171. if ((fwstate != B43_SHM_SH_UCODESTAT_SUSP) &&
  2172. (fwstate != B43_SHM_SH_UCODESTAT_SLEEP)) {
  2173. b43err(dev->wl, "b43_mac_enable(): The firmware "
  2174. "should be suspended, but current state is %u\n",
  2175. fwstate);
  2176. }
  2177. }
  2178. dev->mac_suspended--;
  2179. B43_WARN_ON(dev->mac_suspended < 0);
  2180. if (dev->mac_suspended == 0) {
  2181. b43_write32(dev, B43_MMIO_MACCTL,
  2182. b43_read32(dev, B43_MMIO_MACCTL)
  2183. | B43_MACCTL_ENABLED);
  2184. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON,
  2185. B43_IRQ_MAC_SUSPENDED);
  2186. /* Commit writes */
  2187. b43_read32(dev, B43_MMIO_MACCTL);
  2188. b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2189. b43_power_saving_ctl_bits(dev, 0);
  2190. }
  2191. }
  2192. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  2193. void b43_mac_suspend(struct b43_wldev *dev)
  2194. {
  2195. int i;
  2196. u32 tmp;
  2197. might_sleep();
  2198. B43_WARN_ON(dev->mac_suspended < 0);
  2199. if (dev->mac_suspended == 0) {
  2200. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  2201. b43_write32(dev, B43_MMIO_MACCTL,
  2202. b43_read32(dev, B43_MMIO_MACCTL)
  2203. & ~B43_MACCTL_ENABLED);
  2204. /* force pci to flush the write */
  2205. b43_read32(dev, B43_MMIO_MACCTL);
  2206. for (i = 35; i; i--) {
  2207. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2208. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2209. goto out;
  2210. udelay(10);
  2211. }
  2212. /* Hm, it seems this will take some time. Use msleep(). */
  2213. for (i = 40; i; i--) {
  2214. tmp = b43_read32(dev, B43_MMIO_GEN_IRQ_REASON);
  2215. if (tmp & B43_IRQ_MAC_SUSPENDED)
  2216. goto out;
  2217. msleep(1);
  2218. }
  2219. b43err(dev->wl, "MAC suspend failed\n");
  2220. }
  2221. out:
  2222. dev->mac_suspended++;
  2223. }
  2224. static void b43_adjust_opmode(struct b43_wldev *dev)
  2225. {
  2226. struct b43_wl *wl = dev->wl;
  2227. u32 ctl;
  2228. u16 cfp_pretbtt;
  2229. ctl = b43_read32(dev, B43_MMIO_MACCTL);
  2230. /* Reset status to STA infrastructure mode. */
  2231. ctl &= ~B43_MACCTL_AP;
  2232. ctl &= ~B43_MACCTL_KEEP_CTL;
  2233. ctl &= ~B43_MACCTL_KEEP_BADPLCP;
  2234. ctl &= ~B43_MACCTL_KEEP_BAD;
  2235. ctl &= ~B43_MACCTL_PROMISC;
  2236. ctl &= ~B43_MACCTL_BEACPROMISC;
  2237. ctl |= B43_MACCTL_INFRA;
  2238. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2239. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2240. ctl |= B43_MACCTL_AP;
  2241. else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC))
  2242. ctl &= ~B43_MACCTL_INFRA;
  2243. if (wl->filter_flags & FIF_CONTROL)
  2244. ctl |= B43_MACCTL_KEEP_CTL;
  2245. if (wl->filter_flags & FIF_FCSFAIL)
  2246. ctl |= B43_MACCTL_KEEP_BAD;
  2247. if (wl->filter_flags & FIF_PLCPFAIL)
  2248. ctl |= B43_MACCTL_KEEP_BADPLCP;
  2249. if (wl->filter_flags & FIF_PROMISC_IN_BSS)
  2250. ctl |= B43_MACCTL_PROMISC;
  2251. if (wl->filter_flags & FIF_BCN_PRBRESP_PROMISC)
  2252. ctl |= B43_MACCTL_BEACPROMISC;
  2253. /* Workaround: On old hardware the HW-MAC-address-filter
  2254. * doesn't work properly, so always run promisc in filter
  2255. * it in software. */
  2256. if (dev->dev->id.revision <= 4)
  2257. ctl |= B43_MACCTL_PROMISC;
  2258. b43_write32(dev, B43_MMIO_MACCTL, ctl);
  2259. cfp_pretbtt = 2;
  2260. if ((ctl & B43_MACCTL_INFRA) && !(ctl & B43_MACCTL_AP)) {
  2261. if (dev->dev->bus->chip_id == 0x4306 &&
  2262. dev->dev->bus->chip_rev == 3)
  2263. cfp_pretbtt = 100;
  2264. else
  2265. cfp_pretbtt = 50;
  2266. }
  2267. b43_write16(dev, 0x612, cfp_pretbtt);
  2268. }
  2269. static void b43_rate_memory_write(struct b43_wldev *dev, u16 rate, int is_ofdm)
  2270. {
  2271. u16 offset;
  2272. if (is_ofdm) {
  2273. offset = 0x480;
  2274. offset += (b43_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2275. } else {
  2276. offset = 0x4C0;
  2277. offset += (b43_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2278. }
  2279. b43_shm_write16(dev, B43_SHM_SHARED, offset + 0x20,
  2280. b43_shm_read16(dev, B43_SHM_SHARED, offset));
  2281. }
  2282. static void b43_rate_memory_init(struct b43_wldev *dev)
  2283. {
  2284. switch (dev->phy.type) {
  2285. case B43_PHYTYPE_A:
  2286. case B43_PHYTYPE_G:
  2287. case B43_PHYTYPE_N:
  2288. b43_rate_memory_write(dev, B43_OFDM_RATE_6MB, 1);
  2289. b43_rate_memory_write(dev, B43_OFDM_RATE_12MB, 1);
  2290. b43_rate_memory_write(dev, B43_OFDM_RATE_18MB, 1);
  2291. b43_rate_memory_write(dev, B43_OFDM_RATE_24MB, 1);
  2292. b43_rate_memory_write(dev, B43_OFDM_RATE_36MB, 1);
  2293. b43_rate_memory_write(dev, B43_OFDM_RATE_48MB, 1);
  2294. b43_rate_memory_write(dev, B43_OFDM_RATE_54MB, 1);
  2295. if (dev->phy.type == B43_PHYTYPE_A)
  2296. break;
  2297. /* fallthrough */
  2298. case B43_PHYTYPE_B:
  2299. b43_rate_memory_write(dev, B43_CCK_RATE_1MB, 0);
  2300. b43_rate_memory_write(dev, B43_CCK_RATE_2MB, 0);
  2301. b43_rate_memory_write(dev, B43_CCK_RATE_5MB, 0);
  2302. b43_rate_memory_write(dev, B43_CCK_RATE_11MB, 0);
  2303. break;
  2304. default:
  2305. B43_WARN_ON(1);
  2306. }
  2307. }
  2308. /* Set the default values for the PHY TX Control Words. */
  2309. static void b43_set_phytxctl_defaults(struct b43_wldev *dev)
  2310. {
  2311. u16 ctl = 0;
  2312. ctl |= B43_TXH_PHY_ENC_CCK;
  2313. ctl |= B43_TXH_PHY_ANT01AUTO;
  2314. ctl |= B43_TXH_PHY_TXPWR;
  2315. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_BEACPHYCTL, ctl);
  2316. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, ctl);
  2317. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, ctl);
  2318. }
  2319. /* Set the TX-Antenna for management frames sent by firmware. */
  2320. static void b43_mgmtframe_txantenna(struct b43_wldev *dev, int antenna)
  2321. {
  2322. u16 ant;
  2323. u16 tmp;
  2324. ant = b43_antenna_to_phyctl(antenna);
  2325. /* For ACK/CTS */
  2326. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL);
  2327. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2328. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_ACKCTSPHYCTL, tmp);
  2329. /* For Probe Resposes */
  2330. tmp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL);
  2331. tmp = (tmp & ~B43_TXH_PHY_ANT) | ant;
  2332. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRPHYCTL, tmp);
  2333. }
  2334. /* This is the opposite of b43_chip_init() */
  2335. static void b43_chip_exit(struct b43_wldev *dev)
  2336. {
  2337. b43_phy_exit(dev);
  2338. b43_gpio_cleanup(dev);
  2339. /* firmware is released later */
  2340. }
  2341. /* Initialize the chip
  2342. * http://bcm-specs.sipsolutions.net/ChipInit
  2343. */
  2344. static int b43_chip_init(struct b43_wldev *dev)
  2345. {
  2346. struct b43_phy *phy = &dev->phy;
  2347. int err;
  2348. u32 value32, macctl;
  2349. u16 value16;
  2350. /* Initialize the MAC control */
  2351. macctl = B43_MACCTL_IHR_ENABLED | B43_MACCTL_SHM_ENABLED;
  2352. if (dev->phy.gmode)
  2353. macctl |= B43_MACCTL_GMODE;
  2354. macctl |= B43_MACCTL_INFRA;
  2355. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  2356. err = b43_request_firmware(dev);
  2357. if (err)
  2358. goto out;
  2359. err = b43_upload_microcode(dev);
  2360. if (err)
  2361. goto out; /* firmware is released later */
  2362. err = b43_gpio_init(dev);
  2363. if (err)
  2364. goto out; /* firmware is released later */
  2365. err = b43_upload_initvals(dev);
  2366. if (err)
  2367. goto err_gpio_clean;
  2368. /* Turn the Analog on and initialize the PHY. */
  2369. phy->ops->switch_analog(dev, 1);
  2370. err = b43_phy_init(dev);
  2371. if (err)
  2372. goto err_gpio_clean;
  2373. /* Disable Interference Mitigation. */
  2374. if (phy->ops->interf_mitigation)
  2375. phy->ops->interf_mitigation(dev, B43_INTERFMODE_NONE);
  2376. /* Select the antennae */
  2377. if (phy->ops->set_rx_antenna)
  2378. phy->ops->set_rx_antenna(dev, B43_ANTENNA_DEFAULT);
  2379. b43_mgmtframe_txantenna(dev, B43_ANTENNA_DEFAULT);
  2380. if (phy->type == B43_PHYTYPE_B) {
  2381. value16 = b43_read16(dev, 0x005E);
  2382. value16 |= 0x0004;
  2383. b43_write16(dev, 0x005E, value16);
  2384. }
  2385. b43_write32(dev, 0x0100, 0x01000000);
  2386. if (dev->dev->id.revision < 5)
  2387. b43_write32(dev, 0x010C, 0x01000000);
  2388. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2389. & ~B43_MACCTL_INFRA);
  2390. b43_write32(dev, B43_MMIO_MACCTL, b43_read32(dev, B43_MMIO_MACCTL)
  2391. | B43_MACCTL_INFRA);
  2392. /* Probe Response Timeout value */
  2393. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2394. b43_shm_write16(dev, B43_SHM_SHARED, 0x0074, 0x0000);
  2395. /* Initially set the wireless operation mode. */
  2396. b43_adjust_opmode(dev);
  2397. if (dev->dev->id.revision < 3) {
  2398. b43_write16(dev, 0x060E, 0x0000);
  2399. b43_write16(dev, 0x0610, 0x8000);
  2400. b43_write16(dev, 0x0604, 0x0000);
  2401. b43_write16(dev, 0x0606, 0x0200);
  2402. } else {
  2403. b43_write32(dev, 0x0188, 0x80000000);
  2404. b43_write32(dev, 0x018C, 0x02000000);
  2405. }
  2406. b43_write32(dev, B43_MMIO_GEN_IRQ_REASON, 0x00004000);
  2407. b43_write32(dev, B43_MMIO_DMA0_IRQ_MASK, 0x0001DC00);
  2408. b43_write32(dev, B43_MMIO_DMA1_IRQ_MASK, 0x0000DC00);
  2409. b43_write32(dev, B43_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2410. b43_write32(dev, B43_MMIO_DMA3_IRQ_MASK, 0x0001DC00);
  2411. b43_write32(dev, B43_MMIO_DMA4_IRQ_MASK, 0x0000DC00);
  2412. b43_write32(dev, B43_MMIO_DMA5_IRQ_MASK, 0x0000DC00);
  2413. value32 = ssb_read32(dev->dev, SSB_TMSLOW);
  2414. value32 |= 0x00100000;
  2415. ssb_write32(dev->dev, SSB_TMSLOW, value32);
  2416. b43_write16(dev, B43_MMIO_POWERUP_DELAY,
  2417. dev->dev->bus->chipco.fast_pwrup_delay);
  2418. err = 0;
  2419. b43dbg(dev->wl, "Chip initialized\n");
  2420. out:
  2421. return err;
  2422. err_gpio_clean:
  2423. b43_gpio_cleanup(dev);
  2424. return err;
  2425. }
  2426. static void b43_periodic_every60sec(struct b43_wldev *dev)
  2427. {
  2428. const struct b43_phy_operations *ops = dev->phy.ops;
  2429. if (ops->pwork_60sec)
  2430. ops->pwork_60sec(dev);
  2431. /* Force check the TX power emission now. */
  2432. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME);
  2433. }
  2434. static void b43_periodic_every30sec(struct b43_wldev *dev)
  2435. {
  2436. /* Update device statistics. */
  2437. b43_calculate_link_quality(dev);
  2438. }
  2439. static void b43_periodic_every15sec(struct b43_wldev *dev)
  2440. {
  2441. struct b43_phy *phy = &dev->phy;
  2442. u16 wdr;
  2443. if (dev->fw.opensource) {
  2444. /* Check if the firmware is still alive.
  2445. * It will reset the watchdog counter to 0 in its idle loop. */
  2446. wdr = b43_shm_read16(dev, B43_SHM_SCRATCH, B43_WATCHDOG_REG);
  2447. if (unlikely(wdr)) {
  2448. b43err(dev->wl, "Firmware watchdog: The firmware died!\n");
  2449. b43_controller_restart(dev, "Firmware watchdog");
  2450. return;
  2451. } else {
  2452. b43_shm_write16(dev, B43_SHM_SCRATCH,
  2453. B43_WATCHDOG_REG, 1);
  2454. }
  2455. }
  2456. if (phy->ops->pwork_15sec)
  2457. phy->ops->pwork_15sec(dev);
  2458. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  2459. wmb();
  2460. }
  2461. static void do_periodic_work(struct b43_wldev *dev)
  2462. {
  2463. unsigned int state;
  2464. state = dev->periodic_state;
  2465. if (state % 4 == 0)
  2466. b43_periodic_every60sec(dev);
  2467. if (state % 2 == 0)
  2468. b43_periodic_every30sec(dev);
  2469. b43_periodic_every15sec(dev);
  2470. }
  2471. /* Periodic work locking policy:
  2472. * The whole periodic work handler is protected by
  2473. * wl->mutex. If another lock is needed somewhere in the
  2474. * pwork callchain, it's aquired in-place, where it's needed.
  2475. */
  2476. static void b43_periodic_work_handler(struct work_struct *work)
  2477. {
  2478. struct b43_wldev *dev = container_of(work, struct b43_wldev,
  2479. periodic_work.work);
  2480. struct b43_wl *wl = dev->wl;
  2481. unsigned long delay;
  2482. mutex_lock(&wl->mutex);
  2483. if (unlikely(b43_status(dev) != B43_STAT_STARTED))
  2484. goto out;
  2485. if (b43_debug(dev, B43_DBG_PWORK_STOP))
  2486. goto out_requeue;
  2487. do_periodic_work(dev);
  2488. dev->periodic_state++;
  2489. out_requeue:
  2490. if (b43_debug(dev, B43_DBG_PWORK_FAST))
  2491. delay = msecs_to_jiffies(50);
  2492. else
  2493. delay = round_jiffies_relative(HZ * 15);
  2494. queue_delayed_work(wl->hw->workqueue, &dev->periodic_work, delay);
  2495. out:
  2496. mutex_unlock(&wl->mutex);
  2497. }
  2498. static void b43_periodic_tasks_setup(struct b43_wldev *dev)
  2499. {
  2500. struct delayed_work *work = &dev->periodic_work;
  2501. dev->periodic_state = 0;
  2502. INIT_DELAYED_WORK(work, b43_periodic_work_handler);
  2503. queue_delayed_work(dev->wl->hw->workqueue, work, 0);
  2504. }
  2505. /* Check if communication with the device works correctly. */
  2506. static int b43_validate_chipaccess(struct b43_wldev *dev)
  2507. {
  2508. u32 v, backup;
  2509. backup = b43_shm_read32(dev, B43_SHM_SHARED, 0);
  2510. /* Check for read/write and endianness problems. */
  2511. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0x55AAAA55);
  2512. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0x55AAAA55)
  2513. goto error;
  2514. b43_shm_write32(dev, B43_SHM_SHARED, 0, 0xAA5555AA);
  2515. if (b43_shm_read32(dev, B43_SHM_SHARED, 0) != 0xAA5555AA)
  2516. goto error;
  2517. b43_shm_write32(dev, B43_SHM_SHARED, 0, backup);
  2518. if ((dev->dev->id.revision >= 3) && (dev->dev->id.revision <= 10)) {
  2519. /* The 32bit register shadows the two 16bit registers
  2520. * with update sideeffects. Validate this. */
  2521. b43_write16(dev, B43_MMIO_TSF_CFP_START, 0xAAAA);
  2522. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0xCCCCBBBB);
  2523. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_LOW) != 0xBBBB)
  2524. goto error;
  2525. if (b43_read16(dev, B43_MMIO_TSF_CFP_START_HIGH) != 0xCCCC)
  2526. goto error;
  2527. }
  2528. b43_write32(dev, B43_MMIO_TSF_CFP_START, 0);
  2529. v = b43_read32(dev, B43_MMIO_MACCTL);
  2530. v |= B43_MACCTL_GMODE;
  2531. if (v != (B43_MACCTL_GMODE | B43_MACCTL_IHR_ENABLED))
  2532. goto error;
  2533. return 0;
  2534. error:
  2535. b43err(dev->wl, "Failed to validate the chipaccess\n");
  2536. return -ENODEV;
  2537. }
  2538. static void b43_security_init(struct b43_wldev *dev)
  2539. {
  2540. dev->max_nr_keys = (dev->dev->id.revision >= 5) ? 58 : 20;
  2541. B43_WARN_ON(dev->max_nr_keys > ARRAY_SIZE(dev->key));
  2542. dev->ktp = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_KTP);
  2543. /* KTP is a word address, but we address SHM bytewise.
  2544. * So multiply by two.
  2545. */
  2546. dev->ktp *= 2;
  2547. if (dev->dev->id.revision >= 5) {
  2548. /* Number of RCMTA address slots */
  2549. b43_write16(dev, B43_MMIO_RCMTA_COUNT, dev->max_nr_keys - 8);
  2550. }
  2551. b43_clear_keys(dev);
  2552. }
  2553. static int b43_rng_read(struct hwrng *rng, u32 * data)
  2554. {
  2555. struct b43_wl *wl = (struct b43_wl *)rng->priv;
  2556. unsigned long flags;
  2557. /* Don't take wl->mutex here, as it could deadlock with
  2558. * hwrng internal locking. It's not needed to take
  2559. * wl->mutex here, anyway. */
  2560. spin_lock_irqsave(&wl->irq_lock, flags);
  2561. *data = b43_read16(wl->current_dev, B43_MMIO_RNG);
  2562. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2563. return (sizeof(u16));
  2564. }
  2565. static void b43_rng_exit(struct b43_wl *wl)
  2566. {
  2567. if (wl->rng_initialized)
  2568. hwrng_unregister(&wl->rng);
  2569. }
  2570. static int b43_rng_init(struct b43_wl *wl)
  2571. {
  2572. int err;
  2573. snprintf(wl->rng_name, ARRAY_SIZE(wl->rng_name),
  2574. "%s_%s", KBUILD_MODNAME, wiphy_name(wl->hw->wiphy));
  2575. wl->rng.name = wl->rng_name;
  2576. wl->rng.data_read = b43_rng_read;
  2577. wl->rng.priv = (unsigned long)wl;
  2578. wl->rng_initialized = 1;
  2579. err = hwrng_register(&wl->rng);
  2580. if (err) {
  2581. wl->rng_initialized = 0;
  2582. b43err(wl, "Failed to register the random "
  2583. "number generator (%d)\n", err);
  2584. }
  2585. return err;
  2586. }
  2587. static int b43_op_tx(struct ieee80211_hw *hw,
  2588. struct sk_buff *skb)
  2589. {
  2590. struct b43_wl *wl = hw_to_b43_wl(hw);
  2591. struct b43_wldev *dev = wl->current_dev;
  2592. unsigned long flags;
  2593. int err;
  2594. if (unlikely(skb->len < 2 + 2 + 6)) {
  2595. /* Too short, this can't be a valid frame. */
  2596. goto drop_packet;
  2597. }
  2598. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  2599. if (unlikely(!dev))
  2600. goto drop_packet;
  2601. /* Transmissions on seperate queues can run concurrently. */
  2602. read_lock_irqsave(&wl->tx_lock, flags);
  2603. err = -ENODEV;
  2604. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2605. if (b43_using_pio_transfers(dev))
  2606. err = b43_pio_tx(dev, skb);
  2607. else
  2608. err = b43_dma_tx(dev, skb);
  2609. }
  2610. read_unlock_irqrestore(&wl->tx_lock, flags);
  2611. if (unlikely(err))
  2612. goto drop_packet;
  2613. return NETDEV_TX_OK;
  2614. drop_packet:
  2615. /* We can not transmit this packet. Drop it. */
  2616. dev_kfree_skb_any(skb);
  2617. return NETDEV_TX_OK;
  2618. }
  2619. /* Locking: wl->irq_lock */
  2620. static void b43_qos_params_upload(struct b43_wldev *dev,
  2621. const struct ieee80211_tx_queue_params *p,
  2622. u16 shm_offset)
  2623. {
  2624. u16 params[B43_NR_QOSPARAMS];
  2625. int bslots, tmp;
  2626. unsigned int i;
  2627. bslots = b43_read16(dev, B43_MMIO_RNG) & p->cw_min;
  2628. memset(&params, 0, sizeof(params));
  2629. params[B43_QOSPARAM_TXOP] = p->txop * 32;
  2630. params[B43_QOSPARAM_CWMIN] = p->cw_min;
  2631. params[B43_QOSPARAM_CWMAX] = p->cw_max;
  2632. params[B43_QOSPARAM_CWCUR] = p->cw_min;
  2633. params[B43_QOSPARAM_AIFS] = p->aifs;
  2634. params[B43_QOSPARAM_BSLOTS] = bslots;
  2635. params[B43_QOSPARAM_REGGAP] = bslots + p->aifs;
  2636. for (i = 0; i < ARRAY_SIZE(params); i++) {
  2637. if (i == B43_QOSPARAM_STATUS) {
  2638. tmp = b43_shm_read16(dev, B43_SHM_SHARED,
  2639. shm_offset + (i * 2));
  2640. /* Mark the parameters as updated. */
  2641. tmp |= 0x100;
  2642. b43_shm_write16(dev, B43_SHM_SHARED,
  2643. shm_offset + (i * 2),
  2644. tmp);
  2645. } else {
  2646. b43_shm_write16(dev, B43_SHM_SHARED,
  2647. shm_offset + (i * 2),
  2648. params[i]);
  2649. }
  2650. }
  2651. }
  2652. /* Mapping of mac80211 queue numbers to b43 QoS SHM offsets. */
  2653. static const u16 b43_qos_shm_offsets[] = {
  2654. /* [mac80211-queue-nr] = SHM_OFFSET, */
  2655. [0] = B43_QOS_VOICE,
  2656. [1] = B43_QOS_VIDEO,
  2657. [2] = B43_QOS_BESTEFFORT,
  2658. [3] = B43_QOS_BACKGROUND,
  2659. };
  2660. /* Update all QOS parameters in hardware. */
  2661. static void b43_qos_upload_all(struct b43_wldev *dev)
  2662. {
  2663. struct b43_wl *wl = dev->wl;
  2664. struct b43_qos_params *params;
  2665. unsigned int i;
  2666. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2667. ARRAY_SIZE(wl->qos_params));
  2668. b43_mac_suspend(dev);
  2669. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2670. params = &(wl->qos_params[i]);
  2671. b43_qos_params_upload(dev, &(params->p),
  2672. b43_qos_shm_offsets[i]);
  2673. }
  2674. b43_mac_enable(dev);
  2675. }
  2676. static void b43_qos_clear(struct b43_wl *wl)
  2677. {
  2678. struct b43_qos_params *params;
  2679. unsigned int i;
  2680. /* Initialize QoS parameters to sane defaults. */
  2681. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2682. ARRAY_SIZE(wl->qos_params));
  2683. for (i = 0; i < ARRAY_SIZE(wl->qos_params); i++) {
  2684. params = &(wl->qos_params[i]);
  2685. switch (b43_qos_shm_offsets[i]) {
  2686. case B43_QOS_VOICE:
  2687. params->p.txop = 0;
  2688. params->p.aifs = 2;
  2689. params->p.cw_min = 0x0001;
  2690. params->p.cw_max = 0x0001;
  2691. break;
  2692. case B43_QOS_VIDEO:
  2693. params->p.txop = 0;
  2694. params->p.aifs = 2;
  2695. params->p.cw_min = 0x0001;
  2696. params->p.cw_max = 0x0001;
  2697. break;
  2698. case B43_QOS_BESTEFFORT:
  2699. params->p.txop = 0;
  2700. params->p.aifs = 3;
  2701. params->p.cw_min = 0x0001;
  2702. params->p.cw_max = 0x03FF;
  2703. break;
  2704. case B43_QOS_BACKGROUND:
  2705. params->p.txop = 0;
  2706. params->p.aifs = 7;
  2707. params->p.cw_min = 0x0001;
  2708. params->p.cw_max = 0x03FF;
  2709. break;
  2710. default:
  2711. B43_WARN_ON(1);
  2712. }
  2713. }
  2714. }
  2715. /* Initialize the core's QOS capabilities */
  2716. static void b43_qos_init(struct b43_wldev *dev)
  2717. {
  2718. /* Upload the current QOS parameters. */
  2719. b43_qos_upload_all(dev);
  2720. /* Enable QOS support. */
  2721. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_EDCF);
  2722. b43_write16(dev, B43_MMIO_IFSCTL,
  2723. b43_read16(dev, B43_MMIO_IFSCTL)
  2724. | B43_MMIO_IFSCTL_USE_EDCF);
  2725. }
  2726. static int b43_op_conf_tx(struct ieee80211_hw *hw, u16 _queue,
  2727. const struct ieee80211_tx_queue_params *params)
  2728. {
  2729. struct b43_wl *wl = hw_to_b43_wl(hw);
  2730. struct b43_wldev *dev;
  2731. unsigned int queue = (unsigned int)_queue;
  2732. int err = -ENODEV;
  2733. if (queue >= ARRAY_SIZE(wl->qos_params)) {
  2734. /* Queue not available or don't support setting
  2735. * params on this queue. Return success to not
  2736. * confuse mac80211. */
  2737. return 0;
  2738. }
  2739. BUILD_BUG_ON(ARRAY_SIZE(b43_qos_shm_offsets) !=
  2740. ARRAY_SIZE(wl->qos_params));
  2741. mutex_lock(&wl->mutex);
  2742. dev = wl->current_dev;
  2743. if (unlikely(!dev || (b43_status(dev) < B43_STAT_INITIALIZED)))
  2744. goto out_unlock;
  2745. memcpy(&(wl->qos_params[queue].p), params, sizeof(*params));
  2746. b43_mac_suspend(dev);
  2747. b43_qos_params_upload(dev, &(wl->qos_params[queue].p),
  2748. b43_qos_shm_offsets[queue]);
  2749. b43_mac_enable(dev);
  2750. err = 0;
  2751. out_unlock:
  2752. mutex_unlock(&wl->mutex);
  2753. return err;
  2754. }
  2755. static int b43_op_get_tx_stats(struct ieee80211_hw *hw,
  2756. struct ieee80211_tx_queue_stats *stats)
  2757. {
  2758. struct b43_wl *wl = hw_to_b43_wl(hw);
  2759. struct b43_wldev *dev = wl->current_dev;
  2760. unsigned long flags;
  2761. int err = -ENODEV;
  2762. if (!dev)
  2763. goto out;
  2764. spin_lock_irqsave(&wl->irq_lock, flags);
  2765. if (likely(b43_status(dev) >= B43_STAT_STARTED)) {
  2766. if (b43_using_pio_transfers(dev))
  2767. b43_pio_get_tx_stats(dev, stats);
  2768. else
  2769. b43_dma_get_tx_stats(dev, stats);
  2770. err = 0;
  2771. }
  2772. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2773. out:
  2774. return err;
  2775. }
  2776. static int b43_op_get_stats(struct ieee80211_hw *hw,
  2777. struct ieee80211_low_level_stats *stats)
  2778. {
  2779. struct b43_wl *wl = hw_to_b43_wl(hw);
  2780. unsigned long flags;
  2781. spin_lock_irqsave(&wl->irq_lock, flags);
  2782. memcpy(stats, &wl->ieee_stats, sizeof(*stats));
  2783. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2784. return 0;
  2785. }
  2786. static void b43_put_phy_into_reset(struct b43_wldev *dev)
  2787. {
  2788. struct ssb_device *sdev = dev->dev;
  2789. u32 tmslow;
  2790. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2791. tmslow &= ~B43_TMSLOW_GMODE;
  2792. tmslow |= B43_TMSLOW_PHYRESET;
  2793. tmslow |= SSB_TMSLOW_FGC;
  2794. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2795. msleep(1);
  2796. tmslow = ssb_read32(sdev, SSB_TMSLOW);
  2797. tmslow &= ~SSB_TMSLOW_FGC;
  2798. tmslow |= B43_TMSLOW_PHYRESET;
  2799. ssb_write32(sdev, SSB_TMSLOW, tmslow);
  2800. msleep(1);
  2801. }
  2802. static const char * band_to_string(enum ieee80211_band band)
  2803. {
  2804. switch (band) {
  2805. case IEEE80211_BAND_5GHZ:
  2806. return "5";
  2807. case IEEE80211_BAND_2GHZ:
  2808. return "2.4";
  2809. default:
  2810. break;
  2811. }
  2812. B43_WARN_ON(1);
  2813. return "";
  2814. }
  2815. /* Expects wl->mutex locked */
  2816. static int b43_switch_band(struct b43_wl *wl, struct ieee80211_channel *chan)
  2817. {
  2818. struct b43_wldev *up_dev = NULL;
  2819. struct b43_wldev *down_dev;
  2820. struct b43_wldev *d;
  2821. int err;
  2822. bool gmode;
  2823. int prev_status;
  2824. /* Find a device and PHY which supports the band. */
  2825. list_for_each_entry(d, &wl->devlist, list) {
  2826. switch (chan->band) {
  2827. case IEEE80211_BAND_5GHZ:
  2828. if (d->phy.supports_5ghz) {
  2829. up_dev = d;
  2830. gmode = 0;
  2831. }
  2832. break;
  2833. case IEEE80211_BAND_2GHZ:
  2834. if (d->phy.supports_2ghz) {
  2835. up_dev = d;
  2836. gmode = 1;
  2837. }
  2838. break;
  2839. default:
  2840. B43_WARN_ON(1);
  2841. return -EINVAL;
  2842. }
  2843. if (up_dev)
  2844. break;
  2845. }
  2846. if (!up_dev) {
  2847. b43err(wl, "Could not find a device for %s-GHz band operation\n",
  2848. band_to_string(chan->band));
  2849. return -ENODEV;
  2850. }
  2851. if ((up_dev == wl->current_dev) &&
  2852. (!!wl->current_dev->phy.gmode == !!gmode)) {
  2853. /* This device is already running. */
  2854. return 0;
  2855. }
  2856. b43dbg(wl, "Switching to %s-GHz band\n",
  2857. band_to_string(chan->band));
  2858. down_dev = wl->current_dev;
  2859. prev_status = b43_status(down_dev);
  2860. /* Shutdown the currently running core. */
  2861. if (prev_status >= B43_STAT_STARTED)
  2862. b43_wireless_core_stop(down_dev);
  2863. if (prev_status >= B43_STAT_INITIALIZED)
  2864. b43_wireless_core_exit(down_dev);
  2865. if (down_dev != up_dev) {
  2866. /* We switch to a different core, so we put PHY into
  2867. * RESET on the old core. */
  2868. b43_put_phy_into_reset(down_dev);
  2869. }
  2870. /* Now start the new core. */
  2871. up_dev->phy.gmode = gmode;
  2872. if (prev_status >= B43_STAT_INITIALIZED) {
  2873. err = b43_wireless_core_init(up_dev);
  2874. if (err) {
  2875. b43err(wl, "Fatal: Could not initialize device for "
  2876. "selected %s-GHz band\n",
  2877. band_to_string(chan->band));
  2878. goto init_failure;
  2879. }
  2880. }
  2881. if (prev_status >= B43_STAT_STARTED) {
  2882. err = b43_wireless_core_start(up_dev);
  2883. if (err) {
  2884. b43err(wl, "Fatal: Coult not start device for "
  2885. "selected %s-GHz band\n",
  2886. band_to_string(chan->band));
  2887. b43_wireless_core_exit(up_dev);
  2888. goto init_failure;
  2889. }
  2890. }
  2891. B43_WARN_ON(b43_status(up_dev) != prev_status);
  2892. wl->current_dev = up_dev;
  2893. return 0;
  2894. init_failure:
  2895. /* Whoops, failed to init the new core. No core is operating now. */
  2896. wl->current_dev = NULL;
  2897. return err;
  2898. }
  2899. /* Write the short and long frame retry limit values. */
  2900. static void b43_set_retry_limits(struct b43_wldev *dev,
  2901. unsigned int short_retry,
  2902. unsigned int long_retry)
  2903. {
  2904. /* The retry limit is a 4-bit counter. Enforce this to avoid overflowing
  2905. * the chip-internal counter. */
  2906. short_retry = min(short_retry, (unsigned int)0xF);
  2907. long_retry = min(long_retry, (unsigned int)0xF);
  2908. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_SRLIMIT,
  2909. short_retry);
  2910. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_LRLIMIT,
  2911. long_retry);
  2912. }
  2913. static int b43_op_config(struct ieee80211_hw *hw, u32 changed)
  2914. {
  2915. struct b43_wl *wl = hw_to_b43_wl(hw);
  2916. struct b43_wldev *dev;
  2917. struct b43_phy *phy;
  2918. struct ieee80211_conf *conf = &hw->conf;
  2919. unsigned long flags;
  2920. int antenna;
  2921. int err = 0;
  2922. u32 savedirqs;
  2923. mutex_lock(&wl->mutex);
  2924. /* Switch the band (if necessary). This might change the active core. */
  2925. err = b43_switch_band(wl, conf->channel);
  2926. if (err)
  2927. goto out_unlock_mutex;
  2928. dev = wl->current_dev;
  2929. phy = &dev->phy;
  2930. if (changed & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  2931. b43_set_retry_limits(dev, conf->short_frame_max_tx_count,
  2932. conf->long_frame_max_tx_count);
  2933. changed &= ~IEEE80211_CONF_CHANGE_RETRY_LIMITS;
  2934. if (!changed)
  2935. goto out_unlock_mutex;
  2936. /* Disable IRQs while reconfiguring the device.
  2937. * This makes it possible to drop the spinlock throughout
  2938. * the reconfiguration process. */
  2939. spin_lock_irqsave(&wl->irq_lock, flags);
  2940. if (b43_status(dev) < B43_STAT_STARTED) {
  2941. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2942. goto out_unlock_mutex;
  2943. }
  2944. savedirqs = b43_interrupt_disable(dev, B43_IRQ_ALL);
  2945. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2946. b43_synchronize_irq(dev);
  2947. /* Switch to the requested channel.
  2948. * The firmware takes care of races with the TX handler. */
  2949. if (conf->channel->hw_value != phy->channel)
  2950. b43_switch_channel(dev, conf->channel->hw_value);
  2951. /* Enable/Disable ShortSlot timing. */
  2952. if ((!!(conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)) !=
  2953. dev->short_slot) {
  2954. B43_WARN_ON(phy->type != B43_PHYTYPE_G);
  2955. if (conf->flags & IEEE80211_CONF_SHORT_SLOT_TIME)
  2956. b43_short_slot_timing_enable(dev);
  2957. else
  2958. b43_short_slot_timing_disable(dev);
  2959. }
  2960. dev->wl->radiotap_enabled = !!(conf->flags & IEEE80211_CONF_RADIOTAP);
  2961. /* Adjust the desired TX power level. */
  2962. if (conf->power_level != 0) {
  2963. spin_lock_irqsave(&wl->irq_lock, flags);
  2964. if (conf->power_level != phy->desired_txpower) {
  2965. phy->desired_txpower = conf->power_level;
  2966. b43_phy_txpower_check(dev, B43_TXPWR_IGNORE_TIME |
  2967. B43_TXPWR_IGNORE_TSSI);
  2968. }
  2969. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2970. }
  2971. /* Antennas for RX and management frame TX. */
  2972. antenna = B43_ANTENNA_DEFAULT;
  2973. b43_mgmtframe_txantenna(dev, antenna);
  2974. antenna = B43_ANTENNA_DEFAULT;
  2975. if (phy->ops->set_rx_antenna)
  2976. phy->ops->set_rx_antenna(dev, antenna);
  2977. /* Update templates for AP/mesh mode. */
  2978. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  2979. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT))
  2980. b43_set_beacon_int(dev, conf->beacon_int);
  2981. if (!!conf->radio_enabled != phy->radio_on) {
  2982. if (conf->radio_enabled) {
  2983. b43_software_rfkill(dev, RFKILL_STATE_UNBLOCKED);
  2984. b43info(dev->wl, "Radio turned on by software\n");
  2985. if (!dev->radio_hw_enable) {
  2986. b43info(dev->wl, "The hardware RF-kill button "
  2987. "still turns the radio physically off. "
  2988. "Press the button to turn it on.\n");
  2989. }
  2990. } else {
  2991. b43_software_rfkill(dev, RFKILL_STATE_SOFT_BLOCKED);
  2992. b43info(dev->wl, "Radio turned off by software\n");
  2993. }
  2994. }
  2995. spin_lock_irqsave(&wl->irq_lock, flags);
  2996. b43_interrupt_enable(dev, savedirqs);
  2997. mmiowb();
  2998. spin_unlock_irqrestore(&wl->irq_lock, flags);
  2999. out_unlock_mutex:
  3000. mutex_unlock(&wl->mutex);
  3001. return err;
  3002. }
  3003. static int b43_op_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  3004. const u8 *local_addr, const u8 *addr,
  3005. struct ieee80211_key_conf *key)
  3006. {
  3007. struct b43_wl *wl = hw_to_b43_wl(hw);
  3008. struct b43_wldev *dev;
  3009. unsigned long flags;
  3010. u8 algorithm;
  3011. u8 index;
  3012. int err;
  3013. if (modparam_nohwcrypt)
  3014. return -ENOSPC; /* User disabled HW-crypto */
  3015. mutex_lock(&wl->mutex);
  3016. spin_lock_irqsave(&wl->irq_lock, flags);
  3017. dev = wl->current_dev;
  3018. err = -ENODEV;
  3019. if (!dev || b43_status(dev) < B43_STAT_INITIALIZED)
  3020. goto out_unlock;
  3021. if (dev->fw.pcm_request_failed) {
  3022. /* We don't have firmware for the crypto engine.
  3023. * Must use software-crypto. */
  3024. err = -EOPNOTSUPP;
  3025. goto out_unlock;
  3026. }
  3027. err = -EINVAL;
  3028. switch (key->alg) {
  3029. case ALG_WEP:
  3030. if (key->keylen == 5)
  3031. algorithm = B43_SEC_ALGO_WEP40;
  3032. else
  3033. algorithm = B43_SEC_ALGO_WEP104;
  3034. break;
  3035. case ALG_TKIP:
  3036. algorithm = B43_SEC_ALGO_TKIP;
  3037. break;
  3038. case ALG_CCMP:
  3039. algorithm = B43_SEC_ALGO_AES;
  3040. break;
  3041. default:
  3042. B43_WARN_ON(1);
  3043. goto out_unlock;
  3044. }
  3045. index = (u8) (key->keyidx);
  3046. if (index > 3)
  3047. goto out_unlock;
  3048. switch (cmd) {
  3049. case SET_KEY:
  3050. if (algorithm == B43_SEC_ALGO_TKIP) {
  3051. /* FIXME: No TKIP hardware encryption for now. */
  3052. err = -EOPNOTSUPP;
  3053. goto out_unlock;
  3054. }
  3055. if (is_broadcast_ether_addr(addr)) {
  3056. /* addr is FF:FF:FF:FF:FF:FF for default keys */
  3057. err = b43_key_write(dev, index, algorithm,
  3058. key->key, key->keylen, NULL, key);
  3059. } else {
  3060. /*
  3061. * either pairwise key or address is 00:00:00:00:00:00
  3062. * for transmit-only keys
  3063. */
  3064. err = b43_key_write(dev, -1, algorithm,
  3065. key->key, key->keylen, addr, key);
  3066. }
  3067. if (err)
  3068. goto out_unlock;
  3069. if (algorithm == B43_SEC_ALGO_WEP40 ||
  3070. algorithm == B43_SEC_ALGO_WEP104) {
  3071. b43_hf_write(dev, b43_hf_read(dev) | B43_HF_USEDEFKEYS);
  3072. } else {
  3073. b43_hf_write(dev,
  3074. b43_hf_read(dev) & ~B43_HF_USEDEFKEYS);
  3075. }
  3076. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  3077. break;
  3078. case DISABLE_KEY: {
  3079. err = b43_key_clear(dev, key->hw_key_idx);
  3080. if (err)
  3081. goto out_unlock;
  3082. break;
  3083. }
  3084. default:
  3085. B43_WARN_ON(1);
  3086. }
  3087. out_unlock:
  3088. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3089. mutex_unlock(&wl->mutex);
  3090. if (!err) {
  3091. b43dbg(wl, "%s hardware based encryption for keyidx: %d, "
  3092. "mac: %pM\n",
  3093. cmd == SET_KEY ? "Using" : "Disabling", key->keyidx,
  3094. addr);
  3095. }
  3096. return err;
  3097. }
  3098. static void b43_op_configure_filter(struct ieee80211_hw *hw,
  3099. unsigned int changed, unsigned int *fflags,
  3100. int mc_count, struct dev_addr_list *mc_list)
  3101. {
  3102. struct b43_wl *wl = hw_to_b43_wl(hw);
  3103. struct b43_wldev *dev = wl->current_dev;
  3104. unsigned long flags;
  3105. if (!dev) {
  3106. *fflags = 0;
  3107. return;
  3108. }
  3109. spin_lock_irqsave(&wl->irq_lock, flags);
  3110. *fflags &= FIF_PROMISC_IN_BSS |
  3111. FIF_ALLMULTI |
  3112. FIF_FCSFAIL |
  3113. FIF_PLCPFAIL |
  3114. FIF_CONTROL |
  3115. FIF_OTHER_BSS |
  3116. FIF_BCN_PRBRESP_PROMISC;
  3117. changed &= FIF_PROMISC_IN_BSS |
  3118. FIF_ALLMULTI |
  3119. FIF_FCSFAIL |
  3120. FIF_PLCPFAIL |
  3121. FIF_CONTROL |
  3122. FIF_OTHER_BSS |
  3123. FIF_BCN_PRBRESP_PROMISC;
  3124. wl->filter_flags = *fflags;
  3125. if (changed && b43_status(dev) >= B43_STAT_INITIALIZED)
  3126. b43_adjust_opmode(dev);
  3127. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3128. }
  3129. static int b43_op_config_interface(struct ieee80211_hw *hw,
  3130. struct ieee80211_vif *vif,
  3131. struct ieee80211_if_conf *conf)
  3132. {
  3133. struct b43_wl *wl = hw_to_b43_wl(hw);
  3134. struct b43_wldev *dev = wl->current_dev;
  3135. unsigned long flags;
  3136. if (!dev)
  3137. return -ENODEV;
  3138. mutex_lock(&wl->mutex);
  3139. spin_lock_irqsave(&wl->irq_lock, flags);
  3140. B43_WARN_ON(wl->vif != vif);
  3141. if (conf->bssid)
  3142. memcpy(wl->bssid, conf->bssid, ETH_ALEN);
  3143. else
  3144. memset(wl->bssid, 0, ETH_ALEN);
  3145. if (b43_status(dev) >= B43_STAT_INITIALIZED) {
  3146. if (b43_is_mode(wl, NL80211_IFTYPE_AP) ||
  3147. b43_is_mode(wl, NL80211_IFTYPE_MESH_POINT)) {
  3148. B43_WARN_ON(vif->type != wl->if_type);
  3149. if (conf->changed & IEEE80211_IFCC_SSID)
  3150. b43_set_ssid(dev, conf->ssid, conf->ssid_len);
  3151. if (conf->changed & IEEE80211_IFCC_BEACON)
  3152. b43_update_templates(wl);
  3153. } else if (b43_is_mode(wl, NL80211_IFTYPE_ADHOC)) {
  3154. if (conf->changed & IEEE80211_IFCC_BEACON)
  3155. b43_update_templates(wl);
  3156. }
  3157. b43_write_mac_bssid_templates(dev);
  3158. }
  3159. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3160. mutex_unlock(&wl->mutex);
  3161. return 0;
  3162. }
  3163. /* Locking: wl->mutex */
  3164. static void b43_wireless_core_stop(struct b43_wldev *dev)
  3165. {
  3166. struct b43_wl *wl = dev->wl;
  3167. unsigned long flags;
  3168. if (b43_status(dev) < B43_STAT_STARTED)
  3169. return;
  3170. /* Disable and sync interrupts. We must do this before than
  3171. * setting the status to INITIALIZED, as the interrupt handler
  3172. * won't care about IRQs then. */
  3173. spin_lock_irqsave(&wl->irq_lock, flags);
  3174. dev->irq_savedstate = b43_interrupt_disable(dev, B43_IRQ_ALL);
  3175. b43_read32(dev, B43_MMIO_GEN_IRQ_MASK); /* flush */
  3176. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3177. b43_synchronize_irq(dev);
  3178. write_lock_irqsave(&wl->tx_lock, flags);
  3179. b43_set_status(dev, B43_STAT_INITIALIZED);
  3180. write_unlock_irqrestore(&wl->tx_lock, flags);
  3181. b43_pio_stop(dev);
  3182. mutex_unlock(&wl->mutex);
  3183. /* Must unlock as it would otherwise deadlock. No races here.
  3184. * Cancel the possibly running self-rearming periodic work. */
  3185. cancel_delayed_work_sync(&dev->periodic_work);
  3186. mutex_lock(&wl->mutex);
  3187. b43_mac_suspend(dev);
  3188. free_irq(dev->dev->irq, dev);
  3189. b43dbg(wl, "Wireless interface stopped\n");
  3190. }
  3191. /* Locking: wl->mutex */
  3192. static int b43_wireless_core_start(struct b43_wldev *dev)
  3193. {
  3194. int err;
  3195. B43_WARN_ON(b43_status(dev) != B43_STAT_INITIALIZED);
  3196. drain_txstatus_queue(dev);
  3197. err = request_irq(dev->dev->irq, b43_interrupt_handler,
  3198. IRQF_SHARED, KBUILD_MODNAME, dev);
  3199. if (err) {
  3200. b43err(dev->wl, "Cannot request IRQ-%d\n", dev->dev->irq);
  3201. goto out;
  3202. }
  3203. /* We are ready to run. */
  3204. b43_set_status(dev, B43_STAT_STARTED);
  3205. /* Start data flow (TX/RX). */
  3206. b43_mac_enable(dev);
  3207. b43_interrupt_enable(dev, dev->irq_savedstate);
  3208. /* Start maintainance work */
  3209. b43_periodic_tasks_setup(dev);
  3210. b43dbg(dev->wl, "Wireless interface started\n");
  3211. out:
  3212. return err;
  3213. }
  3214. /* Get PHY and RADIO versioning numbers */
  3215. static int b43_phy_versioning(struct b43_wldev *dev)
  3216. {
  3217. struct b43_phy *phy = &dev->phy;
  3218. u32 tmp;
  3219. u8 analog_type;
  3220. u8 phy_type;
  3221. u8 phy_rev;
  3222. u16 radio_manuf;
  3223. u16 radio_ver;
  3224. u16 radio_rev;
  3225. int unsupported = 0;
  3226. /* Get PHY versioning */
  3227. tmp = b43_read16(dev, B43_MMIO_PHY_VER);
  3228. analog_type = (tmp & B43_PHYVER_ANALOG) >> B43_PHYVER_ANALOG_SHIFT;
  3229. phy_type = (tmp & B43_PHYVER_TYPE) >> B43_PHYVER_TYPE_SHIFT;
  3230. phy_rev = (tmp & B43_PHYVER_VERSION);
  3231. switch (phy_type) {
  3232. case B43_PHYTYPE_A:
  3233. if (phy_rev >= 4)
  3234. unsupported = 1;
  3235. break;
  3236. case B43_PHYTYPE_B:
  3237. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6
  3238. && phy_rev != 7)
  3239. unsupported = 1;
  3240. break;
  3241. case B43_PHYTYPE_G:
  3242. if (phy_rev > 9)
  3243. unsupported = 1;
  3244. break;
  3245. #ifdef CONFIG_B43_NPHY
  3246. case B43_PHYTYPE_N:
  3247. if (phy_rev > 1)
  3248. unsupported = 1;
  3249. break;
  3250. #endif
  3251. default:
  3252. unsupported = 1;
  3253. };
  3254. if (unsupported) {
  3255. b43err(dev->wl, "FOUND UNSUPPORTED PHY "
  3256. "(Analog %u, Type %u, Revision %u)\n",
  3257. analog_type, phy_type, phy_rev);
  3258. return -EOPNOTSUPP;
  3259. }
  3260. b43dbg(dev->wl, "Found PHY: Analog %u, Type %u, Revision %u\n",
  3261. analog_type, phy_type, phy_rev);
  3262. /* Get RADIO versioning */
  3263. if (dev->dev->bus->chip_id == 0x4317) {
  3264. if (dev->dev->bus->chip_rev == 0)
  3265. tmp = 0x3205017F;
  3266. else if (dev->dev->bus->chip_rev == 1)
  3267. tmp = 0x4205017F;
  3268. else
  3269. tmp = 0x5205017F;
  3270. } else {
  3271. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3272. tmp = b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3273. b43_write16(dev, B43_MMIO_RADIO_CONTROL, B43_RADIOCTL_ID);
  3274. tmp |= (u32)b43_read16(dev, B43_MMIO_RADIO_DATA_HIGH) << 16;
  3275. }
  3276. radio_manuf = (tmp & 0x00000FFF);
  3277. radio_ver = (tmp & 0x0FFFF000) >> 12;
  3278. radio_rev = (tmp & 0xF0000000) >> 28;
  3279. if (radio_manuf != 0x17F /* Broadcom */)
  3280. unsupported = 1;
  3281. switch (phy_type) {
  3282. case B43_PHYTYPE_A:
  3283. if (radio_ver != 0x2060)
  3284. unsupported = 1;
  3285. if (radio_rev != 1)
  3286. unsupported = 1;
  3287. if (radio_manuf != 0x17F)
  3288. unsupported = 1;
  3289. break;
  3290. case B43_PHYTYPE_B:
  3291. if ((radio_ver & 0xFFF0) != 0x2050)
  3292. unsupported = 1;
  3293. break;
  3294. case B43_PHYTYPE_G:
  3295. if (radio_ver != 0x2050)
  3296. unsupported = 1;
  3297. break;
  3298. case B43_PHYTYPE_N:
  3299. if (radio_ver != 0x2055)
  3300. unsupported = 1;
  3301. break;
  3302. default:
  3303. B43_WARN_ON(1);
  3304. }
  3305. if (unsupported) {
  3306. b43err(dev->wl, "FOUND UNSUPPORTED RADIO "
  3307. "(Manuf 0x%X, Version 0x%X, Revision %u)\n",
  3308. radio_manuf, radio_ver, radio_rev);
  3309. return -EOPNOTSUPP;
  3310. }
  3311. b43dbg(dev->wl, "Found Radio: Manuf 0x%X, Version 0x%X, Revision %u\n",
  3312. radio_manuf, radio_ver, radio_rev);
  3313. phy->radio_manuf = radio_manuf;
  3314. phy->radio_ver = radio_ver;
  3315. phy->radio_rev = radio_rev;
  3316. phy->analog = analog_type;
  3317. phy->type = phy_type;
  3318. phy->rev = phy_rev;
  3319. return 0;
  3320. }
  3321. static void setup_struct_phy_for_init(struct b43_wldev *dev,
  3322. struct b43_phy *phy)
  3323. {
  3324. phy->hardware_power_control = !!modparam_hwpctl;
  3325. phy->next_txpwr_check_time = jiffies;
  3326. /* PHY TX errors counter. */
  3327. atomic_set(&phy->txerr_cnt, B43_PHY_TX_BADNESS_LIMIT);
  3328. }
  3329. static void setup_struct_wldev_for_init(struct b43_wldev *dev)
  3330. {
  3331. dev->dfq_valid = 0;
  3332. /* Assume the radio is enabled. If it's not enabled, the state will
  3333. * immediately get fixed on the first periodic work run. */
  3334. dev->radio_hw_enable = 1;
  3335. /* Stats */
  3336. memset(&dev->stats, 0, sizeof(dev->stats));
  3337. setup_struct_phy_for_init(dev, &dev->phy);
  3338. /* IRQ related flags */
  3339. dev->irq_reason = 0;
  3340. memset(dev->dma_reason, 0, sizeof(dev->dma_reason));
  3341. dev->irq_savedstate = B43_IRQ_MASKTEMPLATE;
  3342. dev->mac_suspended = 1;
  3343. /* Noise calculation context */
  3344. memset(&dev->noisecalc, 0, sizeof(dev->noisecalc));
  3345. }
  3346. static void b43_bluetooth_coext_enable(struct b43_wldev *dev)
  3347. {
  3348. struct ssb_sprom *sprom = &dev->dev->bus->sprom;
  3349. u64 hf;
  3350. if (!modparam_btcoex)
  3351. return;
  3352. if (!(sprom->boardflags_lo & B43_BFL_BTCOEXIST))
  3353. return;
  3354. if (dev->phy.type != B43_PHYTYPE_B && !dev->phy.gmode)
  3355. return;
  3356. hf = b43_hf_read(dev);
  3357. if (sprom->boardflags_lo & B43_BFL_BTCMOD)
  3358. hf |= B43_HF_BTCOEXALT;
  3359. else
  3360. hf |= B43_HF_BTCOEX;
  3361. b43_hf_write(dev, hf);
  3362. }
  3363. static void b43_bluetooth_coext_disable(struct b43_wldev *dev)
  3364. {
  3365. if (!modparam_btcoex)
  3366. return;
  3367. //TODO
  3368. }
  3369. static void b43_imcfglo_timeouts_workaround(struct b43_wldev *dev)
  3370. {
  3371. #ifdef CONFIG_SSB_DRIVER_PCICORE
  3372. struct ssb_bus *bus = dev->dev->bus;
  3373. u32 tmp;
  3374. if (bus->pcicore.dev &&
  3375. bus->pcicore.dev->id.coreid == SSB_DEV_PCI &&
  3376. bus->pcicore.dev->id.revision <= 5) {
  3377. /* IMCFGLO timeouts workaround. */
  3378. tmp = ssb_read32(dev->dev, SSB_IMCFGLO);
  3379. tmp &= ~SSB_IMCFGLO_REQTO;
  3380. tmp &= ~SSB_IMCFGLO_SERTO;
  3381. switch (bus->bustype) {
  3382. case SSB_BUSTYPE_PCI:
  3383. case SSB_BUSTYPE_PCMCIA:
  3384. tmp |= 0x32;
  3385. break;
  3386. case SSB_BUSTYPE_SSB:
  3387. tmp |= 0x53;
  3388. break;
  3389. }
  3390. ssb_write32(dev->dev, SSB_IMCFGLO, tmp);
  3391. }
  3392. #endif /* CONFIG_SSB_DRIVER_PCICORE */
  3393. }
  3394. static void b43_set_synth_pu_delay(struct b43_wldev *dev, bool idle)
  3395. {
  3396. u16 pu_delay;
  3397. /* The time value is in microseconds. */
  3398. if (dev->phy.type == B43_PHYTYPE_A)
  3399. pu_delay = 3700;
  3400. else
  3401. pu_delay = 1050;
  3402. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC) || idle)
  3403. pu_delay = 500;
  3404. if ((dev->phy.radio_ver == 0x2050) && (dev->phy.radio_rev == 8))
  3405. pu_delay = max(pu_delay, (u16)2400);
  3406. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SPUWKUP, pu_delay);
  3407. }
  3408. /* Set the TSF CFP pre-TargetBeaconTransmissionTime. */
  3409. static void b43_set_pretbtt(struct b43_wldev *dev)
  3410. {
  3411. u16 pretbtt;
  3412. /* The time value is in microseconds. */
  3413. if (b43_is_mode(dev->wl, NL80211_IFTYPE_ADHOC)) {
  3414. pretbtt = 2;
  3415. } else {
  3416. if (dev->phy.type == B43_PHYTYPE_A)
  3417. pretbtt = 120;
  3418. else
  3419. pretbtt = 250;
  3420. }
  3421. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRETBTT, pretbtt);
  3422. b43_write16(dev, B43_MMIO_TSF_CFP_PRETBTT, pretbtt);
  3423. }
  3424. /* Shutdown a wireless core */
  3425. /* Locking: wl->mutex */
  3426. static void b43_wireless_core_exit(struct b43_wldev *dev)
  3427. {
  3428. u32 macctl;
  3429. B43_WARN_ON(b43_status(dev) > B43_STAT_INITIALIZED);
  3430. if (b43_status(dev) != B43_STAT_INITIALIZED)
  3431. return;
  3432. b43_set_status(dev, B43_STAT_UNINIT);
  3433. /* Stop the microcode PSM. */
  3434. macctl = b43_read32(dev, B43_MMIO_MACCTL);
  3435. macctl &= ~B43_MACCTL_PSM_RUN;
  3436. macctl |= B43_MACCTL_PSM_JMP0;
  3437. b43_write32(dev, B43_MMIO_MACCTL, macctl);
  3438. if (!dev->suspend_in_progress) {
  3439. b43_leds_exit(dev);
  3440. b43_rng_exit(dev->wl);
  3441. }
  3442. b43_dma_free(dev);
  3443. b43_pio_free(dev);
  3444. b43_chip_exit(dev);
  3445. dev->phy.ops->switch_analog(dev, 0);
  3446. if (dev->wl->current_beacon) {
  3447. dev_kfree_skb_any(dev->wl->current_beacon);
  3448. dev->wl->current_beacon = NULL;
  3449. }
  3450. ssb_device_disable(dev->dev, 0);
  3451. ssb_bus_may_powerdown(dev->dev->bus);
  3452. }
  3453. /* Initialize a wireless core */
  3454. static int b43_wireless_core_init(struct b43_wldev *dev)
  3455. {
  3456. struct b43_wl *wl = dev->wl;
  3457. struct ssb_bus *bus = dev->dev->bus;
  3458. struct ssb_sprom *sprom = &bus->sprom;
  3459. struct b43_phy *phy = &dev->phy;
  3460. int err;
  3461. u64 hf;
  3462. u32 tmp;
  3463. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3464. err = ssb_bus_powerup(bus, 0);
  3465. if (err)
  3466. goto out;
  3467. if (!ssb_device_is_enabled(dev->dev)) {
  3468. tmp = phy->gmode ? B43_TMSLOW_GMODE : 0;
  3469. b43_wireless_core_reset(dev, tmp);
  3470. }
  3471. /* Reset all data structures. */
  3472. setup_struct_wldev_for_init(dev);
  3473. phy->ops->prepare_structs(dev);
  3474. /* Enable IRQ routing to this device. */
  3475. ssb_pcicore_dev_irqvecs_enable(&bus->pcicore, dev->dev);
  3476. b43_imcfglo_timeouts_workaround(dev);
  3477. b43_bluetooth_coext_disable(dev);
  3478. if (phy->ops->prepare_hardware) {
  3479. err = phy->ops->prepare_hardware(dev);
  3480. if (err)
  3481. goto err_busdown;
  3482. }
  3483. err = b43_chip_init(dev);
  3484. if (err)
  3485. goto err_busdown;
  3486. b43_shm_write16(dev, B43_SHM_SHARED,
  3487. B43_SHM_SH_WLCOREREV, dev->dev->id.revision);
  3488. hf = b43_hf_read(dev);
  3489. if (phy->type == B43_PHYTYPE_G) {
  3490. hf |= B43_HF_SYMW;
  3491. if (phy->rev == 1)
  3492. hf |= B43_HF_GDCW;
  3493. if (sprom->boardflags_lo & B43_BFL_PACTRL)
  3494. hf |= B43_HF_OFDMPABOOST;
  3495. } else if (phy->type == B43_PHYTYPE_B) {
  3496. hf |= B43_HF_SYMW;
  3497. if (phy->rev >= 2 && phy->radio_ver == 0x2050)
  3498. hf &= ~B43_HF_GDCW;
  3499. }
  3500. b43_hf_write(dev, hf);
  3501. b43_set_retry_limits(dev, B43_DEFAULT_SHORT_RETRY_LIMIT,
  3502. B43_DEFAULT_LONG_RETRY_LIMIT);
  3503. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_SFFBLIM, 3);
  3504. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_LFFBLIM, 2);
  3505. /* Disable sending probe responses from firmware.
  3506. * Setting the MaxTime to one usec will always trigger
  3507. * a timeout, so we never send any probe resp.
  3508. * A timeout of zero is infinite. */
  3509. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_PRMAXTIME, 1);
  3510. b43_rate_memory_init(dev);
  3511. b43_set_phytxctl_defaults(dev);
  3512. /* Minimum Contention Window */
  3513. if (phy->type == B43_PHYTYPE_B) {
  3514. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0x1F);
  3515. } else {
  3516. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MINCONT, 0xF);
  3517. }
  3518. /* Maximum Contention Window */
  3519. b43_shm_write16(dev, B43_SHM_SCRATCH, B43_SHM_SC_MAXCONT, 0x3FF);
  3520. if ((dev->dev->bus->bustype == SSB_BUSTYPE_PCMCIA) || B43_FORCE_PIO) {
  3521. dev->__using_pio_transfers = 1;
  3522. err = b43_pio_init(dev);
  3523. } else {
  3524. dev->__using_pio_transfers = 0;
  3525. err = b43_dma_init(dev);
  3526. }
  3527. if (err)
  3528. goto err_chip_exit;
  3529. b43_qos_init(dev);
  3530. b43_set_synth_pu_delay(dev, 1);
  3531. b43_bluetooth_coext_enable(dev);
  3532. ssb_bus_powerup(bus, 1); /* Enable dynamic PCTL */
  3533. b43_upload_card_macaddress(dev);
  3534. b43_security_init(dev);
  3535. if (!dev->suspend_in_progress)
  3536. b43_rng_init(wl);
  3537. b43_set_status(dev, B43_STAT_INITIALIZED);
  3538. if (!dev->suspend_in_progress)
  3539. b43_leds_init(dev);
  3540. out:
  3541. return err;
  3542. err_chip_exit:
  3543. b43_chip_exit(dev);
  3544. err_busdown:
  3545. ssb_bus_may_powerdown(bus);
  3546. B43_WARN_ON(b43_status(dev) != B43_STAT_UNINIT);
  3547. return err;
  3548. }
  3549. static int b43_op_add_interface(struct ieee80211_hw *hw,
  3550. struct ieee80211_if_init_conf *conf)
  3551. {
  3552. struct b43_wl *wl = hw_to_b43_wl(hw);
  3553. struct b43_wldev *dev;
  3554. unsigned long flags;
  3555. int err = -EOPNOTSUPP;
  3556. /* TODO: allow WDS/AP devices to coexist */
  3557. if (conf->type != NL80211_IFTYPE_AP &&
  3558. conf->type != NL80211_IFTYPE_MESH_POINT &&
  3559. conf->type != NL80211_IFTYPE_STATION &&
  3560. conf->type != NL80211_IFTYPE_WDS &&
  3561. conf->type != NL80211_IFTYPE_ADHOC)
  3562. return -EOPNOTSUPP;
  3563. mutex_lock(&wl->mutex);
  3564. if (wl->operating)
  3565. goto out_mutex_unlock;
  3566. b43dbg(wl, "Adding Interface type %d\n", conf->type);
  3567. dev = wl->current_dev;
  3568. wl->operating = 1;
  3569. wl->vif = conf->vif;
  3570. wl->if_type = conf->type;
  3571. memcpy(wl->mac_addr, conf->mac_addr, ETH_ALEN);
  3572. spin_lock_irqsave(&wl->irq_lock, flags);
  3573. b43_adjust_opmode(dev);
  3574. b43_set_pretbtt(dev);
  3575. b43_set_synth_pu_delay(dev, 0);
  3576. b43_upload_card_macaddress(dev);
  3577. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3578. err = 0;
  3579. out_mutex_unlock:
  3580. mutex_unlock(&wl->mutex);
  3581. return err;
  3582. }
  3583. static void b43_op_remove_interface(struct ieee80211_hw *hw,
  3584. struct ieee80211_if_init_conf *conf)
  3585. {
  3586. struct b43_wl *wl = hw_to_b43_wl(hw);
  3587. struct b43_wldev *dev = wl->current_dev;
  3588. unsigned long flags;
  3589. b43dbg(wl, "Removing Interface type %d\n", conf->type);
  3590. mutex_lock(&wl->mutex);
  3591. B43_WARN_ON(!wl->operating);
  3592. B43_WARN_ON(wl->vif != conf->vif);
  3593. wl->vif = NULL;
  3594. wl->operating = 0;
  3595. spin_lock_irqsave(&wl->irq_lock, flags);
  3596. b43_adjust_opmode(dev);
  3597. memset(wl->mac_addr, 0, ETH_ALEN);
  3598. b43_upload_card_macaddress(dev);
  3599. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3600. mutex_unlock(&wl->mutex);
  3601. }
  3602. static int b43_op_start(struct ieee80211_hw *hw)
  3603. {
  3604. struct b43_wl *wl = hw_to_b43_wl(hw);
  3605. struct b43_wldev *dev = wl->current_dev;
  3606. int did_init = 0;
  3607. int err = 0;
  3608. bool do_rfkill_exit = 0;
  3609. /* Kill all old instance specific information to make sure
  3610. * the card won't use it in the short timeframe between start
  3611. * and mac80211 reconfiguring it. */
  3612. memset(wl->bssid, 0, ETH_ALEN);
  3613. memset(wl->mac_addr, 0, ETH_ALEN);
  3614. wl->filter_flags = 0;
  3615. wl->radiotap_enabled = 0;
  3616. b43_qos_clear(wl);
  3617. wl->beacon0_uploaded = 0;
  3618. wl->beacon1_uploaded = 0;
  3619. wl->beacon_templates_virgin = 1;
  3620. /* First register RFkill.
  3621. * LEDs that are registered later depend on it. */
  3622. b43_rfkill_init(dev);
  3623. mutex_lock(&wl->mutex);
  3624. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  3625. err = b43_wireless_core_init(dev);
  3626. if (err) {
  3627. do_rfkill_exit = 1;
  3628. goto out_mutex_unlock;
  3629. }
  3630. did_init = 1;
  3631. }
  3632. if (b43_status(dev) < B43_STAT_STARTED) {
  3633. err = b43_wireless_core_start(dev);
  3634. if (err) {
  3635. if (did_init)
  3636. b43_wireless_core_exit(dev);
  3637. do_rfkill_exit = 1;
  3638. goto out_mutex_unlock;
  3639. }
  3640. }
  3641. out_mutex_unlock:
  3642. mutex_unlock(&wl->mutex);
  3643. if (do_rfkill_exit)
  3644. b43_rfkill_exit(dev);
  3645. return err;
  3646. }
  3647. static void b43_op_stop(struct ieee80211_hw *hw)
  3648. {
  3649. struct b43_wl *wl = hw_to_b43_wl(hw);
  3650. struct b43_wldev *dev = wl->current_dev;
  3651. b43_rfkill_exit(dev);
  3652. cancel_work_sync(&(wl->beacon_update_trigger));
  3653. mutex_lock(&wl->mutex);
  3654. if (b43_status(dev) >= B43_STAT_STARTED)
  3655. b43_wireless_core_stop(dev);
  3656. b43_wireless_core_exit(dev);
  3657. mutex_unlock(&wl->mutex);
  3658. cancel_work_sync(&(wl->txpower_adjust_work));
  3659. }
  3660. static int b43_op_beacon_set_tim(struct ieee80211_hw *hw,
  3661. struct ieee80211_sta *sta, bool set)
  3662. {
  3663. struct b43_wl *wl = hw_to_b43_wl(hw);
  3664. unsigned long flags;
  3665. spin_lock_irqsave(&wl->irq_lock, flags);
  3666. b43_update_templates(wl);
  3667. spin_unlock_irqrestore(&wl->irq_lock, flags);
  3668. return 0;
  3669. }
  3670. static void b43_op_sta_notify(struct ieee80211_hw *hw,
  3671. struct ieee80211_vif *vif,
  3672. enum sta_notify_cmd notify_cmd,
  3673. struct ieee80211_sta *sta)
  3674. {
  3675. struct b43_wl *wl = hw_to_b43_wl(hw);
  3676. B43_WARN_ON(!vif || wl->vif != vif);
  3677. }
  3678. static const struct ieee80211_ops b43_hw_ops = {
  3679. .tx = b43_op_tx,
  3680. .conf_tx = b43_op_conf_tx,
  3681. .add_interface = b43_op_add_interface,
  3682. .remove_interface = b43_op_remove_interface,
  3683. .config = b43_op_config,
  3684. .config_interface = b43_op_config_interface,
  3685. .configure_filter = b43_op_configure_filter,
  3686. .set_key = b43_op_set_key,
  3687. .get_stats = b43_op_get_stats,
  3688. .get_tx_stats = b43_op_get_tx_stats,
  3689. .start = b43_op_start,
  3690. .stop = b43_op_stop,
  3691. .set_tim = b43_op_beacon_set_tim,
  3692. .sta_notify = b43_op_sta_notify,
  3693. };
  3694. /* Hard-reset the chip. Do not call this directly.
  3695. * Use b43_controller_restart()
  3696. */
  3697. static void b43_chip_reset(struct work_struct *work)
  3698. {
  3699. struct b43_wldev *dev =
  3700. container_of(work, struct b43_wldev, restart_work);
  3701. struct b43_wl *wl = dev->wl;
  3702. int err = 0;
  3703. int prev_status;
  3704. mutex_lock(&wl->mutex);
  3705. prev_status = b43_status(dev);
  3706. /* Bring the device down... */
  3707. if (prev_status >= B43_STAT_STARTED)
  3708. b43_wireless_core_stop(dev);
  3709. if (prev_status >= B43_STAT_INITIALIZED)
  3710. b43_wireless_core_exit(dev);
  3711. /* ...and up again. */
  3712. if (prev_status >= B43_STAT_INITIALIZED) {
  3713. err = b43_wireless_core_init(dev);
  3714. if (err)
  3715. goto out;
  3716. }
  3717. if (prev_status >= B43_STAT_STARTED) {
  3718. err = b43_wireless_core_start(dev);
  3719. if (err) {
  3720. b43_wireless_core_exit(dev);
  3721. goto out;
  3722. }
  3723. }
  3724. out:
  3725. if (err)
  3726. wl->current_dev = NULL; /* Failed to init the dev. */
  3727. mutex_unlock(&wl->mutex);
  3728. if (err)
  3729. b43err(wl, "Controller restart FAILED\n");
  3730. else
  3731. b43info(wl, "Controller restarted\n");
  3732. }
  3733. static int b43_setup_bands(struct b43_wldev *dev,
  3734. bool have_2ghz_phy, bool have_5ghz_phy)
  3735. {
  3736. struct ieee80211_hw *hw = dev->wl->hw;
  3737. if (have_2ghz_phy)
  3738. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = &b43_band_2GHz;
  3739. if (dev->phy.type == B43_PHYTYPE_N) {
  3740. if (have_5ghz_phy)
  3741. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_nphy;
  3742. } else {
  3743. if (have_5ghz_phy)
  3744. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = &b43_band_5GHz_aphy;
  3745. }
  3746. dev->phy.supports_2ghz = have_2ghz_phy;
  3747. dev->phy.supports_5ghz = have_5ghz_phy;
  3748. return 0;
  3749. }
  3750. static void b43_wireless_core_detach(struct b43_wldev *dev)
  3751. {
  3752. /* We release firmware that late to not be required to re-request
  3753. * is all the time when we reinit the core. */
  3754. b43_release_firmware(dev);
  3755. b43_phy_free(dev);
  3756. }
  3757. static int b43_wireless_core_attach(struct b43_wldev *dev)
  3758. {
  3759. struct b43_wl *wl = dev->wl;
  3760. struct ssb_bus *bus = dev->dev->bus;
  3761. struct pci_dev *pdev = bus->host_pci;
  3762. int err;
  3763. bool have_2ghz_phy = 0, have_5ghz_phy = 0;
  3764. u32 tmp;
  3765. /* Do NOT do any device initialization here.
  3766. * Do it in wireless_core_init() instead.
  3767. * This function is for gathering basic information about the HW, only.
  3768. * Also some structs may be set up here. But most likely you want to have
  3769. * that in core_init(), too.
  3770. */
  3771. err = ssb_bus_powerup(bus, 0);
  3772. if (err) {
  3773. b43err(wl, "Bus powerup failed\n");
  3774. goto out;
  3775. }
  3776. /* Get the PHY type. */
  3777. if (dev->dev->id.revision >= 5) {
  3778. u32 tmshigh;
  3779. tmshigh = ssb_read32(dev->dev, SSB_TMSHIGH);
  3780. have_2ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_2GHZ_PHY);
  3781. have_5ghz_phy = !!(tmshigh & B43_TMSHIGH_HAVE_5GHZ_PHY);
  3782. } else
  3783. B43_WARN_ON(1);
  3784. dev->phy.gmode = have_2ghz_phy;
  3785. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3786. b43_wireless_core_reset(dev, tmp);
  3787. err = b43_phy_versioning(dev);
  3788. if (err)
  3789. goto err_powerdown;
  3790. /* Check if this device supports multiband. */
  3791. if (!pdev ||
  3792. (pdev->device != 0x4312 &&
  3793. pdev->device != 0x4319 && pdev->device != 0x4324)) {
  3794. /* No multiband support. */
  3795. have_2ghz_phy = 0;
  3796. have_5ghz_phy = 0;
  3797. switch (dev->phy.type) {
  3798. case B43_PHYTYPE_A:
  3799. have_5ghz_phy = 1;
  3800. break;
  3801. case B43_PHYTYPE_G:
  3802. case B43_PHYTYPE_N:
  3803. have_2ghz_phy = 1;
  3804. break;
  3805. default:
  3806. B43_WARN_ON(1);
  3807. }
  3808. }
  3809. if (dev->phy.type == B43_PHYTYPE_A) {
  3810. /* FIXME */
  3811. b43err(wl, "IEEE 802.11a devices are unsupported\n");
  3812. err = -EOPNOTSUPP;
  3813. goto err_powerdown;
  3814. }
  3815. if (1 /* disable A-PHY */) {
  3816. /* FIXME: For now we disable the A-PHY on multi-PHY devices. */
  3817. if (dev->phy.type != B43_PHYTYPE_N) {
  3818. have_2ghz_phy = 1;
  3819. have_5ghz_phy = 0;
  3820. }
  3821. }
  3822. err = b43_phy_allocate(dev);
  3823. if (err)
  3824. goto err_powerdown;
  3825. dev->phy.gmode = have_2ghz_phy;
  3826. tmp = dev->phy.gmode ? B43_TMSLOW_GMODE : 0;
  3827. b43_wireless_core_reset(dev, tmp);
  3828. err = b43_validate_chipaccess(dev);
  3829. if (err)
  3830. goto err_phy_free;
  3831. err = b43_setup_bands(dev, have_2ghz_phy, have_5ghz_phy);
  3832. if (err)
  3833. goto err_phy_free;
  3834. /* Now set some default "current_dev" */
  3835. if (!wl->current_dev)
  3836. wl->current_dev = dev;
  3837. INIT_WORK(&dev->restart_work, b43_chip_reset);
  3838. dev->phy.ops->switch_analog(dev, 0);
  3839. ssb_device_disable(dev->dev, 0);
  3840. ssb_bus_may_powerdown(bus);
  3841. out:
  3842. return err;
  3843. err_phy_free:
  3844. b43_phy_free(dev);
  3845. err_powerdown:
  3846. ssb_bus_may_powerdown(bus);
  3847. return err;
  3848. }
  3849. static void b43_one_core_detach(struct ssb_device *dev)
  3850. {
  3851. struct b43_wldev *wldev;
  3852. struct b43_wl *wl;
  3853. /* Do not cancel ieee80211-workqueue based work here.
  3854. * See comment in b43_remove(). */
  3855. wldev = ssb_get_drvdata(dev);
  3856. wl = wldev->wl;
  3857. b43_debugfs_remove_device(wldev);
  3858. b43_wireless_core_detach(wldev);
  3859. list_del(&wldev->list);
  3860. wl->nr_devs--;
  3861. ssb_set_drvdata(dev, NULL);
  3862. kfree(wldev);
  3863. }
  3864. static int b43_one_core_attach(struct ssb_device *dev, struct b43_wl *wl)
  3865. {
  3866. struct b43_wldev *wldev;
  3867. struct pci_dev *pdev;
  3868. int err = -ENOMEM;
  3869. if (!list_empty(&wl->devlist)) {
  3870. /* We are not the first core on this chip. */
  3871. pdev = dev->bus->host_pci;
  3872. /* Only special chips support more than one wireless
  3873. * core, although some of the other chips have more than
  3874. * one wireless core as well. Check for this and
  3875. * bail out early.
  3876. */
  3877. if (!pdev ||
  3878. ((pdev->device != 0x4321) &&
  3879. (pdev->device != 0x4313) && (pdev->device != 0x431A))) {
  3880. b43dbg(wl, "Ignoring unconnected 802.11 core\n");
  3881. return -ENODEV;
  3882. }
  3883. }
  3884. wldev = kzalloc(sizeof(*wldev), GFP_KERNEL);
  3885. if (!wldev)
  3886. goto out;
  3887. wldev->dev = dev;
  3888. wldev->wl = wl;
  3889. b43_set_status(wldev, B43_STAT_UNINIT);
  3890. wldev->bad_frames_preempt = modparam_bad_frames_preempt;
  3891. tasklet_init(&wldev->isr_tasklet,
  3892. (void (*)(unsigned long))b43_interrupt_tasklet,
  3893. (unsigned long)wldev);
  3894. INIT_LIST_HEAD(&wldev->list);
  3895. err = b43_wireless_core_attach(wldev);
  3896. if (err)
  3897. goto err_kfree_wldev;
  3898. list_add(&wldev->list, &wl->devlist);
  3899. wl->nr_devs++;
  3900. ssb_set_drvdata(dev, wldev);
  3901. b43_debugfs_add_device(wldev);
  3902. out:
  3903. return err;
  3904. err_kfree_wldev:
  3905. kfree(wldev);
  3906. return err;
  3907. }
  3908. #define IS_PDEV(pdev, _vendor, _device, _subvendor, _subdevice) ( \
  3909. (pdev->vendor == PCI_VENDOR_ID_##_vendor) && \
  3910. (pdev->device == _device) && \
  3911. (pdev->subsystem_vendor == PCI_VENDOR_ID_##_subvendor) && \
  3912. (pdev->subsystem_device == _subdevice) )
  3913. static void b43_sprom_fixup(struct ssb_bus *bus)
  3914. {
  3915. struct pci_dev *pdev;
  3916. /* boardflags workarounds */
  3917. if (bus->boardinfo.vendor == SSB_BOARDVENDOR_DELL &&
  3918. bus->chip_id == 0x4301 && bus->boardinfo.rev == 0x74)
  3919. bus->sprom.boardflags_lo |= B43_BFL_BTCOEXIST;
  3920. if (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  3921. bus->boardinfo.type == 0x4E && bus->boardinfo.rev > 0x40)
  3922. bus->sprom.boardflags_lo |= B43_BFL_PACTRL;
  3923. if (bus->bustype == SSB_BUSTYPE_PCI) {
  3924. pdev = bus->host_pci;
  3925. if (IS_PDEV(pdev, BROADCOM, 0x4318, ASUSTEK, 0x100F) ||
  3926. IS_PDEV(pdev, BROADCOM, 0x4320, DELL, 0x0003) ||
  3927. IS_PDEV(pdev, BROADCOM, 0x4320, HP, 0x12f8) ||
  3928. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0015) ||
  3929. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0014) ||
  3930. IS_PDEV(pdev, BROADCOM, 0x4320, LINKSYS, 0x0013) ||
  3931. IS_PDEV(pdev, BROADCOM, 0x4320, MOTOROLA, 0x7010))
  3932. bus->sprom.boardflags_lo &= ~B43_BFL_BTCOEXIST;
  3933. }
  3934. }
  3935. static void b43_wireless_exit(struct ssb_device *dev, struct b43_wl *wl)
  3936. {
  3937. struct ieee80211_hw *hw = wl->hw;
  3938. ssb_set_devtypedata(dev, NULL);
  3939. ieee80211_free_hw(hw);
  3940. }
  3941. static int b43_wireless_init(struct ssb_device *dev)
  3942. {
  3943. struct ssb_sprom *sprom = &dev->bus->sprom;
  3944. struct ieee80211_hw *hw;
  3945. struct b43_wl *wl;
  3946. int err = -ENOMEM;
  3947. b43_sprom_fixup(dev->bus);
  3948. hw = ieee80211_alloc_hw(sizeof(*wl), &b43_hw_ops);
  3949. if (!hw) {
  3950. b43err(NULL, "Could not allocate ieee80211 device\n");
  3951. goto out;
  3952. }
  3953. /* fill hw info */
  3954. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  3955. IEEE80211_HW_SIGNAL_DBM |
  3956. IEEE80211_HW_NOISE_DBM;
  3957. hw->wiphy->interface_modes =
  3958. BIT(NL80211_IFTYPE_AP) |
  3959. BIT(NL80211_IFTYPE_MESH_POINT) |
  3960. BIT(NL80211_IFTYPE_STATION) |
  3961. BIT(NL80211_IFTYPE_WDS) |
  3962. BIT(NL80211_IFTYPE_ADHOC);
  3963. hw->queues = b43_modparam_qos ? 4 : 1;
  3964. hw->max_rates = 2;
  3965. SET_IEEE80211_DEV(hw, dev->dev);
  3966. if (is_valid_ether_addr(sprom->et1mac))
  3967. SET_IEEE80211_PERM_ADDR(hw, sprom->et1mac);
  3968. else
  3969. SET_IEEE80211_PERM_ADDR(hw, sprom->il0mac);
  3970. /* Get and initialize struct b43_wl */
  3971. wl = hw_to_b43_wl(hw);
  3972. memset(wl, 0, sizeof(*wl));
  3973. wl->hw = hw;
  3974. spin_lock_init(&wl->irq_lock);
  3975. rwlock_init(&wl->tx_lock);
  3976. spin_lock_init(&wl->leds_lock);
  3977. spin_lock_init(&wl->shm_lock);
  3978. mutex_init(&wl->mutex);
  3979. INIT_LIST_HEAD(&wl->devlist);
  3980. INIT_WORK(&wl->beacon_update_trigger, b43_beacon_update_trigger_work);
  3981. INIT_WORK(&wl->txpower_adjust_work, b43_phy_txpower_adjust_work);
  3982. ssb_set_devtypedata(dev, wl);
  3983. b43info(wl, "Broadcom %04X WLAN found\n", dev->bus->chip_id);
  3984. err = 0;
  3985. out:
  3986. return err;
  3987. }
  3988. static int b43_probe(struct ssb_device *dev, const struct ssb_device_id *id)
  3989. {
  3990. struct b43_wl *wl;
  3991. int err;
  3992. int first = 0;
  3993. wl = ssb_get_devtypedata(dev);
  3994. if (!wl) {
  3995. /* Probing the first core. Must setup common struct b43_wl */
  3996. first = 1;
  3997. err = b43_wireless_init(dev);
  3998. if (err)
  3999. goto out;
  4000. wl = ssb_get_devtypedata(dev);
  4001. B43_WARN_ON(!wl);
  4002. }
  4003. err = b43_one_core_attach(dev, wl);
  4004. if (err)
  4005. goto err_wireless_exit;
  4006. if (first) {
  4007. err = ieee80211_register_hw(wl->hw);
  4008. if (err)
  4009. goto err_one_core_detach;
  4010. }
  4011. out:
  4012. return err;
  4013. err_one_core_detach:
  4014. b43_one_core_detach(dev);
  4015. err_wireless_exit:
  4016. if (first)
  4017. b43_wireless_exit(dev, wl);
  4018. return err;
  4019. }
  4020. static void b43_remove(struct ssb_device *dev)
  4021. {
  4022. struct b43_wl *wl = ssb_get_devtypedata(dev);
  4023. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4024. /* We must cancel any work here before unregistering from ieee80211,
  4025. * as the ieee80211 unreg will destroy the workqueue. */
  4026. cancel_work_sync(&wldev->restart_work);
  4027. B43_WARN_ON(!wl);
  4028. if (wl->current_dev == wldev)
  4029. ieee80211_unregister_hw(wl->hw);
  4030. b43_one_core_detach(dev);
  4031. if (list_empty(&wl->devlist)) {
  4032. /* Last core on the chip unregistered.
  4033. * We can destroy common struct b43_wl.
  4034. */
  4035. b43_wireless_exit(dev, wl);
  4036. }
  4037. }
  4038. /* Perform a hardware reset. This can be called from any context. */
  4039. void b43_controller_restart(struct b43_wldev *dev, const char *reason)
  4040. {
  4041. /* Must avoid requeueing, if we are in shutdown. */
  4042. if (b43_status(dev) < B43_STAT_INITIALIZED)
  4043. return;
  4044. b43info(dev->wl, "Controller RESET (%s) ...\n", reason);
  4045. queue_work(dev->wl->hw->workqueue, &dev->restart_work);
  4046. }
  4047. #ifdef CONFIG_PM
  4048. static int b43_suspend(struct ssb_device *dev, pm_message_t state)
  4049. {
  4050. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4051. struct b43_wl *wl = wldev->wl;
  4052. b43dbg(wl, "Suspending...\n");
  4053. mutex_lock(&wl->mutex);
  4054. wldev->suspend_in_progress = true;
  4055. wldev->suspend_init_status = b43_status(wldev);
  4056. if (wldev->suspend_init_status >= B43_STAT_STARTED)
  4057. b43_wireless_core_stop(wldev);
  4058. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED)
  4059. b43_wireless_core_exit(wldev);
  4060. mutex_unlock(&wl->mutex);
  4061. b43dbg(wl, "Device suspended.\n");
  4062. return 0;
  4063. }
  4064. static int b43_resume(struct ssb_device *dev)
  4065. {
  4066. struct b43_wldev *wldev = ssb_get_drvdata(dev);
  4067. struct b43_wl *wl = wldev->wl;
  4068. int err = 0;
  4069. b43dbg(wl, "Resuming...\n");
  4070. mutex_lock(&wl->mutex);
  4071. if (wldev->suspend_init_status >= B43_STAT_INITIALIZED) {
  4072. err = b43_wireless_core_init(wldev);
  4073. if (err) {
  4074. b43err(wl, "Resume failed at core init\n");
  4075. goto out;
  4076. }
  4077. }
  4078. if (wldev->suspend_init_status >= B43_STAT_STARTED) {
  4079. err = b43_wireless_core_start(wldev);
  4080. if (err) {
  4081. b43_leds_exit(wldev);
  4082. b43_rng_exit(wldev->wl);
  4083. b43_wireless_core_exit(wldev);
  4084. b43err(wl, "Resume failed at core start\n");
  4085. goto out;
  4086. }
  4087. }
  4088. b43dbg(wl, "Device resumed.\n");
  4089. out:
  4090. wldev->suspend_in_progress = false;
  4091. mutex_unlock(&wl->mutex);
  4092. return err;
  4093. }
  4094. #else /* CONFIG_PM */
  4095. # define b43_suspend NULL
  4096. # define b43_resume NULL
  4097. #endif /* CONFIG_PM */
  4098. static struct ssb_driver b43_ssb_driver = {
  4099. .name = KBUILD_MODNAME,
  4100. .id_table = b43_ssb_tbl,
  4101. .probe = b43_probe,
  4102. .remove = b43_remove,
  4103. .suspend = b43_suspend,
  4104. .resume = b43_resume,
  4105. };
  4106. static void b43_print_driverinfo(void)
  4107. {
  4108. const char *feat_pci = "", *feat_pcmcia = "", *feat_nphy = "",
  4109. *feat_leds = "", *feat_rfkill = "";
  4110. #ifdef CONFIG_B43_PCI_AUTOSELECT
  4111. feat_pci = "P";
  4112. #endif
  4113. #ifdef CONFIG_B43_PCMCIA
  4114. feat_pcmcia = "M";
  4115. #endif
  4116. #ifdef CONFIG_B43_NPHY
  4117. feat_nphy = "N";
  4118. #endif
  4119. #ifdef CONFIG_B43_LEDS
  4120. feat_leds = "L";
  4121. #endif
  4122. #ifdef CONFIG_B43_RFKILL
  4123. feat_rfkill = "R";
  4124. #endif
  4125. printk(KERN_INFO "Broadcom 43xx driver loaded "
  4126. "[ Features: %s%s%s%s%s, Firmware-ID: "
  4127. B43_SUPPORTED_FIRMWARE_ID " ]\n",
  4128. feat_pci, feat_pcmcia, feat_nphy,
  4129. feat_leds, feat_rfkill);
  4130. }
  4131. static int __init b43_init(void)
  4132. {
  4133. int err;
  4134. b43_debugfs_init();
  4135. err = b43_pcmcia_init();
  4136. if (err)
  4137. goto err_dfs_exit;
  4138. err = ssb_driver_register(&b43_ssb_driver);
  4139. if (err)
  4140. goto err_pcmcia_exit;
  4141. b43_print_driverinfo();
  4142. return err;
  4143. err_pcmcia_exit:
  4144. b43_pcmcia_exit();
  4145. err_dfs_exit:
  4146. b43_debugfs_exit();
  4147. return err;
  4148. }
  4149. static void __exit b43_exit(void)
  4150. {
  4151. ssb_driver_unregister(&b43_ssb_driver);
  4152. b43_pcmcia_exit();
  4153. b43_debugfs_exit();
  4154. }
  4155. module_init(b43_init)
  4156. module_exit(b43_exit)