ep0.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
  54. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  55. {
  56. switch (state) {
  57. case EP0_UNCONNECTED:
  58. return "Unconnected";
  59. case EP0_SETUP_PHASE:
  60. return "Setup Phase";
  61. case EP0_DATA_PHASE:
  62. return "Data Phase";
  63. case EP0_STATUS_PHASE:
  64. return "Status Phase";
  65. default:
  66. return "UNKNOWN";
  67. }
  68. }
  69. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  70. u32 len, u32 type)
  71. {
  72. struct dwc3_gadget_ep_cmd_params params;
  73. struct dwc3_trb *trb;
  74. struct dwc3_ep *dep;
  75. int ret;
  76. dep = dwc->eps[epnum];
  77. if (dep->flags & DWC3_EP_BUSY) {
  78. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  79. return 0;
  80. }
  81. trb = dwc->ep0_trb;
  82. trb->bpl = lower_32_bits(buf_dma);
  83. trb->bph = upper_32_bits(buf_dma);
  84. trb->size = len;
  85. trb->ctrl = type;
  86. trb->ctrl |= (DWC3_TRB_CTRL_HWO
  87. | DWC3_TRB_CTRL_LST
  88. | DWC3_TRB_CTRL_IOC
  89. | DWC3_TRB_CTRL_ISP_IMI);
  90. memset(&params, 0, sizeof(params));
  91. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  92. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  93. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  94. DWC3_DEPCMD_STARTTRANSFER, &params);
  95. if (ret < 0) {
  96. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  97. return ret;
  98. }
  99. dep->flags |= DWC3_EP_BUSY;
  100. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  101. dep->number);
  102. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  103. return 0;
  104. }
  105. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  106. struct dwc3_request *req)
  107. {
  108. struct dwc3 *dwc = dep->dwc;
  109. int ret = 0;
  110. req->request.actual = 0;
  111. req->request.status = -EINPROGRESS;
  112. req->epnum = dep->number;
  113. list_add_tail(&req->list, &dep->request_list);
  114. /*
  115. * Gadget driver might not be quick enough to queue a request
  116. * before we get a Transfer Not Ready event on this endpoint.
  117. *
  118. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  119. * flag is set, it's telling us that as soon as Gadget queues the
  120. * required request, we should kick the transfer here because the
  121. * IRQ we were waiting for is long gone.
  122. */
  123. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  124. unsigned direction;
  125. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  126. if (dwc->ep0state != EP0_DATA_PHASE) {
  127. dev_WARN(dwc->dev, "Unexpected pending request\n");
  128. return 0;
  129. }
  130. ret = dwc3_ep0_start_trans(dwc, direction,
  131. req->request.dma, req->request.length,
  132. DWC3_TRBCTL_CONTROL_DATA);
  133. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  134. DWC3_EP0_DIR_IN);
  135. } else if (dwc->delayed_status) {
  136. dwc->delayed_status = false;
  137. if (dwc->ep0state == EP0_STATUS_PHASE)
  138. dwc3_ep0_do_control_status(dwc, 1);
  139. else
  140. dev_dbg(dwc->dev, "too early for delayed status\n");
  141. }
  142. return ret;
  143. }
  144. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  145. gfp_t gfp_flags)
  146. {
  147. struct dwc3_request *req = to_dwc3_request(request);
  148. struct dwc3_ep *dep = to_dwc3_ep(ep);
  149. struct dwc3 *dwc = dep->dwc;
  150. unsigned long flags;
  151. int ret;
  152. spin_lock_irqsave(&dwc->lock, flags);
  153. if (!dep->desc) {
  154. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  155. request, dep->name);
  156. ret = -ESHUTDOWN;
  157. goto out;
  158. }
  159. /* we share one TRB for ep0/1 */
  160. if (!list_empty(&dep->request_list)) {
  161. ret = -EBUSY;
  162. goto out;
  163. }
  164. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  165. request, dep->name, request->length,
  166. dwc3_ep0_state_string(dwc->ep0state));
  167. ret = __dwc3_gadget_ep0_queue(dep, req);
  168. out:
  169. spin_unlock_irqrestore(&dwc->lock, flags);
  170. return ret;
  171. }
  172. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  173. {
  174. struct dwc3_ep *dep = dwc->eps[0];
  175. /* stall is always issued on EP0 */
  176. __dwc3_gadget_ep_set_halt(dep, 1);
  177. dep->flags = DWC3_EP_ENABLED;
  178. dwc->delayed_status = false;
  179. if (!list_empty(&dep->request_list)) {
  180. struct dwc3_request *req;
  181. req = next_request(&dep->request_list);
  182. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  183. }
  184. dwc->ep0state = EP0_SETUP_PHASE;
  185. dwc3_ep0_out_start(dwc);
  186. }
  187. void dwc3_ep0_out_start(struct dwc3 *dwc)
  188. {
  189. int ret;
  190. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  191. DWC3_TRBCTL_CONTROL_SETUP);
  192. WARN_ON(ret < 0);
  193. }
  194. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  195. {
  196. struct dwc3_ep *dep;
  197. u32 windex = le16_to_cpu(wIndex_le);
  198. u32 epnum;
  199. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  200. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  201. epnum |= 1;
  202. dep = dwc->eps[epnum];
  203. if (dep->flags & DWC3_EP_ENABLED)
  204. return dep;
  205. return NULL;
  206. }
  207. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  208. {
  209. }
  210. /*
  211. * ch 9.4.5
  212. */
  213. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  214. struct usb_ctrlrequest *ctrl)
  215. {
  216. struct dwc3_ep *dep;
  217. u32 recip;
  218. u32 reg;
  219. u16 usb_status = 0;
  220. __le16 *response_pkt;
  221. recip = ctrl->bRequestType & USB_RECIP_MASK;
  222. switch (recip) {
  223. case USB_RECIP_DEVICE:
  224. /*
  225. * LTM will be set once we know how to set this in HW.
  226. */
  227. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  228. if (dwc->speed == DWC3_DSTS_SUPERSPEED) {
  229. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  230. if (reg & DWC3_DCTL_INITU1ENA)
  231. usb_status |= 1 << USB_DEV_STAT_U1_ENABLED;
  232. if (reg & DWC3_DCTL_INITU2ENA)
  233. usb_status |= 1 << USB_DEV_STAT_U2_ENABLED;
  234. }
  235. break;
  236. case USB_RECIP_INTERFACE:
  237. /*
  238. * Function Remote Wake Capable D0
  239. * Function Remote Wakeup D1
  240. */
  241. break;
  242. case USB_RECIP_ENDPOINT:
  243. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  244. if (!dep)
  245. return -EINVAL;
  246. if (dep->flags & DWC3_EP_STALL)
  247. usb_status = 1 << USB_ENDPOINT_HALT;
  248. break;
  249. default:
  250. return -EINVAL;
  251. };
  252. response_pkt = (__le16 *) dwc->setup_buf;
  253. *response_pkt = cpu_to_le16(usb_status);
  254. dep = dwc->eps[0];
  255. dwc->ep0_usb_req.dep = dep;
  256. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  257. dwc->ep0_usb_req.request.buf = dwc->setup_buf;
  258. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  259. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  260. }
  261. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  262. struct usb_ctrlrequest *ctrl, int set)
  263. {
  264. struct dwc3_ep *dep;
  265. u32 recip;
  266. u32 wValue;
  267. u32 wIndex;
  268. u32 reg;
  269. int ret;
  270. wValue = le16_to_cpu(ctrl->wValue);
  271. wIndex = le16_to_cpu(ctrl->wIndex);
  272. recip = ctrl->bRequestType & USB_RECIP_MASK;
  273. switch (recip) {
  274. case USB_RECIP_DEVICE:
  275. switch (wValue) {
  276. case USB_DEVICE_REMOTE_WAKEUP:
  277. break;
  278. /*
  279. * 9.4.1 says only only for SS, in AddressState only for
  280. * default control pipe
  281. */
  282. case USB_DEVICE_U1_ENABLE:
  283. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  284. return -EINVAL;
  285. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  286. return -EINVAL;
  287. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  288. if (set)
  289. reg |= DWC3_DCTL_INITU1ENA;
  290. else
  291. reg &= ~DWC3_DCTL_INITU1ENA;
  292. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  293. break;
  294. case USB_DEVICE_U2_ENABLE:
  295. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  296. return -EINVAL;
  297. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  298. return -EINVAL;
  299. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  300. if (set)
  301. reg |= DWC3_DCTL_INITU2ENA;
  302. else
  303. reg &= ~DWC3_DCTL_INITU2ENA;
  304. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  305. break;
  306. case USB_DEVICE_LTM_ENABLE:
  307. return -EINVAL;
  308. break;
  309. case USB_DEVICE_TEST_MODE:
  310. if ((wIndex & 0xff) != 0)
  311. return -EINVAL;
  312. if (!set)
  313. return -EINVAL;
  314. dwc->test_mode_nr = wIndex >> 8;
  315. dwc->test_mode = true;
  316. }
  317. break;
  318. case USB_RECIP_INTERFACE:
  319. switch (wValue) {
  320. case USB_INTRF_FUNC_SUSPEND:
  321. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  322. /* XXX enable Low power suspend */
  323. ;
  324. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  325. /* XXX enable remote wakeup */
  326. ;
  327. break;
  328. default:
  329. return -EINVAL;
  330. }
  331. break;
  332. case USB_RECIP_ENDPOINT:
  333. switch (wValue) {
  334. case USB_ENDPOINT_HALT:
  335. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  336. if (!dep)
  337. return -EINVAL;
  338. ret = __dwc3_gadget_ep_set_halt(dep, set);
  339. if (ret)
  340. return -EINVAL;
  341. break;
  342. default:
  343. return -EINVAL;
  344. }
  345. break;
  346. default:
  347. return -EINVAL;
  348. };
  349. return 0;
  350. }
  351. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  352. {
  353. u32 addr;
  354. u32 reg;
  355. addr = le16_to_cpu(ctrl->wValue);
  356. if (addr > 127) {
  357. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  358. return -EINVAL;
  359. }
  360. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  361. dev_dbg(dwc->dev, "trying to set address when configured\n");
  362. return -EINVAL;
  363. }
  364. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  365. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  366. reg |= DWC3_DCFG_DEVADDR(addr);
  367. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  368. if (addr)
  369. dwc->dev_state = DWC3_ADDRESS_STATE;
  370. else
  371. dwc->dev_state = DWC3_DEFAULT_STATE;
  372. return 0;
  373. }
  374. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  375. {
  376. int ret;
  377. spin_unlock(&dwc->lock);
  378. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  379. spin_lock(&dwc->lock);
  380. return ret;
  381. }
  382. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  383. {
  384. u32 cfg;
  385. int ret;
  386. dwc->start_config_issued = false;
  387. cfg = le16_to_cpu(ctrl->wValue);
  388. switch (dwc->dev_state) {
  389. case DWC3_DEFAULT_STATE:
  390. return -EINVAL;
  391. break;
  392. case DWC3_ADDRESS_STATE:
  393. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  394. /* if the cfg matches and the cfg is non zero */
  395. if (cfg && (!ret || (ret == USB_GADGET_DELAYED_STATUS))) {
  396. dwc->dev_state = DWC3_CONFIGURED_STATE;
  397. dwc->resize_fifos = true;
  398. dev_dbg(dwc->dev, "resize fifos flag SET\n");
  399. }
  400. break;
  401. case DWC3_CONFIGURED_STATE:
  402. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  403. if (!cfg)
  404. dwc->dev_state = DWC3_ADDRESS_STATE;
  405. break;
  406. default:
  407. ret = -EINVAL;
  408. }
  409. return ret;
  410. }
  411. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  412. {
  413. int ret;
  414. switch (ctrl->bRequest) {
  415. case USB_REQ_GET_STATUS:
  416. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  417. ret = dwc3_ep0_handle_status(dwc, ctrl);
  418. break;
  419. case USB_REQ_CLEAR_FEATURE:
  420. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  421. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  422. break;
  423. case USB_REQ_SET_FEATURE:
  424. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  425. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  426. break;
  427. case USB_REQ_SET_ADDRESS:
  428. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  429. ret = dwc3_ep0_set_address(dwc, ctrl);
  430. break;
  431. case USB_REQ_SET_CONFIGURATION:
  432. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  433. ret = dwc3_ep0_set_config(dwc, ctrl);
  434. break;
  435. default:
  436. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  437. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  438. break;
  439. };
  440. return ret;
  441. }
  442. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  443. const struct dwc3_event_depevt *event)
  444. {
  445. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  446. int ret;
  447. u32 len;
  448. if (!dwc->gadget_driver)
  449. goto err;
  450. len = le16_to_cpu(ctrl->wLength);
  451. if (!len) {
  452. dwc->three_stage_setup = false;
  453. dwc->ep0_expect_in = false;
  454. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  455. } else {
  456. dwc->three_stage_setup = true;
  457. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  458. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  459. }
  460. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  461. ret = dwc3_ep0_std_request(dwc, ctrl);
  462. else
  463. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  464. if (ret == USB_GADGET_DELAYED_STATUS)
  465. dwc->delayed_status = true;
  466. if (ret >= 0)
  467. return;
  468. err:
  469. dwc3_ep0_stall_and_restart(dwc);
  470. }
  471. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  472. const struct dwc3_event_depevt *event)
  473. {
  474. struct dwc3_request *r = NULL;
  475. struct usb_request *ur;
  476. struct dwc3_trb *trb;
  477. struct dwc3_ep *ep0;
  478. u32 transferred;
  479. u32 length;
  480. u8 epnum;
  481. epnum = event->endpoint_number;
  482. ep0 = dwc->eps[0];
  483. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  484. r = next_request(&ep0->request_list);
  485. ur = &r->request;
  486. trb = dwc->ep0_trb;
  487. length = trb->size & DWC3_TRB_SIZE_MASK;
  488. if (dwc->ep0_bounced) {
  489. transferred = min_t(u32, ur->length,
  490. ep0->endpoint.maxpacket - length);
  491. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  492. dwc->ep0_bounced = false;
  493. } else {
  494. transferred = ur->length - length;
  495. ur->actual += transferred;
  496. }
  497. if ((epnum & 1) && ur->actual < ur->length) {
  498. /* for some reason we did not get everything out */
  499. dwc3_ep0_stall_and_restart(dwc);
  500. } else {
  501. /*
  502. * handle the case where we have to send a zero packet. This
  503. * seems to be case when req.length > maxpacket. Could it be?
  504. */
  505. if (r)
  506. dwc3_gadget_giveback(ep0, r, 0);
  507. }
  508. }
  509. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  510. const struct dwc3_event_depevt *event)
  511. {
  512. struct dwc3_request *r;
  513. struct dwc3_ep *dep;
  514. dep = dwc->eps[0];
  515. if (!list_empty(&dep->request_list)) {
  516. r = next_request(&dep->request_list);
  517. dwc3_gadget_giveback(dep, r, 0);
  518. }
  519. if (dwc->test_mode) {
  520. int ret;
  521. ret = dwc3_gadget_set_test_mode(dwc, dwc->test_mode_nr);
  522. if (ret < 0) {
  523. dev_dbg(dwc->dev, "Invalid Test #%d\n",
  524. dwc->test_mode_nr);
  525. dwc3_ep0_stall_and_restart(dwc);
  526. }
  527. }
  528. dwc->ep0state = EP0_SETUP_PHASE;
  529. dwc3_ep0_out_start(dwc);
  530. }
  531. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  532. const struct dwc3_event_depevt *event)
  533. {
  534. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  535. dep->flags &= ~DWC3_EP_BUSY;
  536. dep->res_trans_idx = 0;
  537. dwc->setup_packet_pending = false;
  538. switch (dwc->ep0state) {
  539. case EP0_SETUP_PHASE:
  540. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  541. dwc3_ep0_inspect_setup(dwc, event);
  542. break;
  543. case EP0_DATA_PHASE:
  544. dev_vdbg(dwc->dev, "Data Phase\n");
  545. dwc3_ep0_complete_data(dwc, event);
  546. break;
  547. case EP0_STATUS_PHASE:
  548. dev_vdbg(dwc->dev, "Status Phase\n");
  549. dwc3_ep0_complete_req(dwc, event);
  550. break;
  551. default:
  552. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  553. }
  554. }
  555. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  556. const struct dwc3_event_depevt *event)
  557. {
  558. dwc3_ep0_out_start(dwc);
  559. }
  560. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  561. const struct dwc3_event_depevt *event)
  562. {
  563. struct dwc3_ep *dep;
  564. struct dwc3_request *req;
  565. int ret;
  566. dep = dwc->eps[0];
  567. if (list_empty(&dep->request_list)) {
  568. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  569. dep->flags |= DWC3_EP_PENDING_REQUEST;
  570. if (event->endpoint_number)
  571. dep->flags |= DWC3_EP0_DIR_IN;
  572. return;
  573. }
  574. req = next_request(&dep->request_list);
  575. req->direction = !!event->endpoint_number;
  576. if (req->request.length == 0) {
  577. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  578. dwc->ctrl_req_addr, 0,
  579. DWC3_TRBCTL_CONTROL_DATA);
  580. } else if ((req->request.length % dep->endpoint.maxpacket)
  581. && (event->endpoint_number == 0)) {
  582. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  583. event->endpoint_number);
  584. if (ret) {
  585. dev_dbg(dwc->dev, "failed to map request\n");
  586. return;
  587. }
  588. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  589. dwc->ep0_bounced = true;
  590. /*
  591. * REVISIT in case request length is bigger than EP0
  592. * wMaxPacketSize, we will need two chained TRBs to handle
  593. * the transfer.
  594. */
  595. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  596. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  597. DWC3_TRBCTL_CONTROL_DATA);
  598. } else {
  599. ret = usb_gadget_map_request(&dwc->gadget, &req->request,
  600. event->endpoint_number);
  601. if (ret) {
  602. dev_dbg(dwc->dev, "failed to map request\n");
  603. return;
  604. }
  605. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  606. req->request.dma, req->request.length,
  607. DWC3_TRBCTL_CONTROL_DATA);
  608. }
  609. WARN_ON(ret < 0);
  610. }
  611. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  612. {
  613. struct dwc3 *dwc = dep->dwc;
  614. u32 type;
  615. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  616. : DWC3_TRBCTL_CONTROL_STATUS2;
  617. return dwc3_ep0_start_trans(dwc, dep->number,
  618. dwc->ctrl_req_addr, 0, type);
  619. }
  620. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
  621. {
  622. struct dwc3_ep *dep = dwc->eps[epnum];
  623. if (dwc->resize_fifos) {
  624. dev_dbg(dwc->dev, "starting to resize fifos\n");
  625. dwc3_gadget_resize_tx_fifos(dwc);
  626. dwc->resize_fifos = 0;
  627. }
  628. WARN_ON(dwc3_ep0_start_control_status(dep));
  629. }
  630. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  631. const struct dwc3_event_depevt *event)
  632. {
  633. dwc->setup_packet_pending = true;
  634. /*
  635. * This part is very tricky: If we has just handled
  636. * XferNotReady(Setup) and we're now expecting a
  637. * XferComplete but, instead, we receive another
  638. * XferNotReady(Setup), we should STALL and restart
  639. * the state machine.
  640. *
  641. * In all other cases, we just continue waiting
  642. * for the XferComplete event.
  643. *
  644. * We are a little bit unsafe here because we're
  645. * not trying to ensure that last event was, indeed,
  646. * XferNotReady(Setup).
  647. *
  648. * Still, we don't expect any condition where that
  649. * should happen and, even if it does, it would be
  650. * another error condition.
  651. */
  652. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  653. switch (event->status) {
  654. case DEPEVT_STATUS_CONTROL_SETUP:
  655. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  656. dwc3_ep0_stall_and_restart(dwc);
  657. break;
  658. case DEPEVT_STATUS_CONTROL_DATA:
  659. /* FALLTHROUGH */
  660. case DEPEVT_STATUS_CONTROL_STATUS:
  661. /* FALLTHROUGH */
  662. default:
  663. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  664. }
  665. return;
  666. }
  667. switch (event->status) {
  668. case DEPEVT_STATUS_CONTROL_SETUP:
  669. dev_vdbg(dwc->dev, "Control Setup\n");
  670. dwc->ep0state = EP0_SETUP_PHASE;
  671. dwc3_ep0_do_control_setup(dwc, event);
  672. break;
  673. case DEPEVT_STATUS_CONTROL_DATA:
  674. dev_vdbg(dwc->dev, "Control Data\n");
  675. dwc->ep0state = EP0_DATA_PHASE;
  676. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  677. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  678. dwc->ep0_next_event,
  679. DWC3_EP0_NRDY_DATA);
  680. dwc3_ep0_stall_and_restart(dwc);
  681. return;
  682. }
  683. /*
  684. * One of the possible error cases is when Host _does_
  685. * request for Data Phase, but it does so on the wrong
  686. * direction.
  687. *
  688. * Here, we already know ep0_next_event is DATA (see above),
  689. * so we only need to check for direction.
  690. */
  691. if (dwc->ep0_expect_in != event->endpoint_number) {
  692. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  693. dwc3_ep0_stall_and_restart(dwc);
  694. return;
  695. }
  696. dwc3_ep0_do_control_data(dwc, event);
  697. break;
  698. case DEPEVT_STATUS_CONTROL_STATUS:
  699. dev_vdbg(dwc->dev, "Control Status\n");
  700. dwc->ep0state = EP0_STATUS_PHASE;
  701. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  702. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  703. dwc->ep0_next_event,
  704. DWC3_EP0_NRDY_STATUS);
  705. dwc3_ep0_stall_and_restart(dwc);
  706. return;
  707. }
  708. if (dwc->delayed_status) {
  709. WARN_ON_ONCE(event->endpoint_number != 1);
  710. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  711. return;
  712. }
  713. dwc3_ep0_do_control_status(dwc, event->endpoint_number);
  714. }
  715. }
  716. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  717. const struct dwc3_event_depevt *event)
  718. {
  719. u8 epnum = event->endpoint_number;
  720. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  721. dwc3_ep_event_string(event->endpoint_event),
  722. epnum >> 1, (epnum & 1) ? "in" : "out",
  723. dwc3_ep0_state_string(dwc->ep0state));
  724. switch (event->endpoint_event) {
  725. case DWC3_DEPEVT_XFERCOMPLETE:
  726. dwc3_ep0_xfer_complete(dwc, event);
  727. break;
  728. case DWC3_DEPEVT_XFERNOTREADY:
  729. dwc3_ep0_xfernotready(dwc, event);
  730. break;
  731. case DWC3_DEPEVT_XFERINPROGRESS:
  732. case DWC3_DEPEVT_RXTXFIFOEVT:
  733. case DWC3_DEPEVT_STREAMEVT:
  734. case DWC3_DEPEVT_EPCMDCMPLT:
  735. break;
  736. }
  737. }