r520.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "atom.h"
  32. #include "r520d.h"
  33. /* This files gather functions specifics to: r520,rv530,rv560,rv570,r580 */
  34. static int r520_mc_wait_for_idle(struct radeon_device *rdev)
  35. {
  36. unsigned i;
  37. uint32_t tmp;
  38. for (i = 0; i < rdev->usec_timeout; i++) {
  39. /* read MC_STATUS */
  40. tmp = RREG32_MC(R520_MC_STATUS);
  41. if (tmp & R520_MC_STATUS_IDLE) {
  42. return 0;
  43. }
  44. DRM_UDELAY(1);
  45. }
  46. return -1;
  47. }
  48. static void r520_gpu_init(struct radeon_device *rdev)
  49. {
  50. unsigned pipe_select_current, gb_pipe_select, tmp;
  51. r100_hdp_reset(rdev);
  52. rv515_vga_render_disable(rdev);
  53. /*
  54. * DST_PIPE_CONFIG 0x170C
  55. * GB_TILE_CONFIG 0x4018
  56. * GB_FIFO_SIZE 0x4024
  57. * GB_PIPE_SELECT 0x402C
  58. * GB_PIPE_SELECT2 0x4124
  59. * Z_PIPE_SHIFT 0
  60. * Z_PIPE_MASK 0x000000003
  61. * GB_FIFO_SIZE2 0x4128
  62. * SC_SFIFO_SIZE_SHIFT 0
  63. * SC_SFIFO_SIZE_MASK 0x000000003
  64. * SC_MFIFO_SIZE_SHIFT 2
  65. * SC_MFIFO_SIZE_MASK 0x00000000C
  66. * FG_SFIFO_SIZE_SHIFT 4
  67. * FG_SFIFO_SIZE_MASK 0x000000030
  68. * ZB_MFIFO_SIZE_SHIFT 6
  69. * ZB_MFIFO_SIZE_MASK 0x0000000C0
  70. * GA_ENHANCE 0x4274
  71. * SU_REG_DEST 0x42C8
  72. */
  73. /* workaround for RV530 */
  74. if (rdev->family == CHIP_RV530) {
  75. WREG32(0x4128, 0xFF);
  76. }
  77. r420_pipes_init(rdev);
  78. gb_pipe_select = RREG32(0x402C);
  79. tmp = RREG32(0x170C);
  80. pipe_select_current = (tmp >> 2) & 3;
  81. tmp = (1 << pipe_select_current) |
  82. (((gb_pipe_select >> 8) & 0xF) << 4);
  83. WREG32_PLL(0x000D, tmp);
  84. if (r520_mc_wait_for_idle(rdev)) {
  85. printk(KERN_WARNING "Failed to wait MC idle while "
  86. "programming pipes. Bad things might happen.\n");
  87. }
  88. }
  89. static void r520_vram_get_type(struct radeon_device *rdev)
  90. {
  91. uint32_t tmp;
  92. rdev->mc.vram_width = 128;
  93. rdev->mc.vram_is_ddr = true;
  94. tmp = RREG32_MC(R520_MC_CNTL0);
  95. switch ((tmp & R520_MEM_NUM_CHANNELS_MASK) >> R520_MEM_NUM_CHANNELS_SHIFT) {
  96. case 0:
  97. rdev->mc.vram_width = 32;
  98. break;
  99. case 1:
  100. rdev->mc.vram_width = 64;
  101. break;
  102. case 2:
  103. rdev->mc.vram_width = 128;
  104. break;
  105. case 3:
  106. rdev->mc.vram_width = 256;
  107. break;
  108. default:
  109. rdev->mc.vram_width = 128;
  110. break;
  111. }
  112. if (tmp & R520_MC_CHANNEL_SIZE)
  113. rdev->mc.vram_width *= 2;
  114. }
  115. void r520_mc_init(struct radeon_device *rdev)
  116. {
  117. fixed20_12 a;
  118. r520_vram_get_type(rdev);
  119. r100_vram_init_sizes(rdev);
  120. radeon_vram_location(rdev, &rdev->mc, 0);
  121. if (!(rdev->flags & RADEON_IS_AGP))
  122. radeon_gtt_location(rdev, &rdev->mc);
  123. /* FIXME: we should enforce default clock in case GPU is not in
  124. * default setup
  125. */
  126. a.full = rfixed_const(100);
  127. rdev->pm.sclk.full = rfixed_const(rdev->clock.default_sclk);
  128. rdev->pm.sclk.full = rfixed_div(rdev->pm.sclk, a);
  129. }
  130. void r520_mc_program(struct radeon_device *rdev)
  131. {
  132. struct rv515_mc_save save;
  133. /* Stops all mc clients */
  134. rv515_mc_stop(rdev, &save);
  135. /* Wait for mc idle */
  136. if (r520_mc_wait_for_idle(rdev))
  137. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  138. /* Write VRAM size in case we are limiting it */
  139. WREG32(R_0000F8_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  140. /* Program MC, should be a 32bits limited address space */
  141. WREG32_MC(R_000004_MC_FB_LOCATION,
  142. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  143. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  144. WREG32(R_000134_HDP_FB_LOCATION,
  145. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  146. if (rdev->flags & RADEON_IS_AGP) {
  147. WREG32_MC(R_000005_MC_AGP_LOCATION,
  148. S_000005_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  149. S_000005_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  150. WREG32_MC(R_000006_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  151. WREG32_MC(R_000007_AGP_BASE_2,
  152. S_000007_AGP_BASE_ADDR_2(upper_32_bits(rdev->mc.agp_base)));
  153. } else {
  154. WREG32_MC(R_000005_MC_AGP_LOCATION, 0xFFFFFFFF);
  155. WREG32_MC(R_000006_AGP_BASE, 0);
  156. WREG32_MC(R_000007_AGP_BASE_2, 0);
  157. }
  158. rv515_mc_resume(rdev, &save);
  159. }
  160. static int r520_startup(struct radeon_device *rdev)
  161. {
  162. int r;
  163. r520_mc_program(rdev);
  164. /* Resume clock */
  165. rv515_clock_startup(rdev);
  166. /* Initialize GPU configuration (# pipes, ...) */
  167. r520_gpu_init(rdev);
  168. /* Initialize GART (initialize after TTM so we can allocate
  169. * memory through TTM but finalize after TTM) */
  170. if (rdev->flags & RADEON_IS_PCIE) {
  171. r = rv370_pcie_gart_enable(rdev);
  172. if (r)
  173. return r;
  174. }
  175. /* Enable IRQ */
  176. rs600_irq_set(rdev);
  177. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  178. /* 1M ring buffer */
  179. r = r100_cp_init(rdev, 1024 * 1024);
  180. if (r) {
  181. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  182. return r;
  183. }
  184. r = r100_wb_init(rdev);
  185. if (r)
  186. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  187. r = r100_ib_init(rdev);
  188. if (r) {
  189. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  190. return r;
  191. }
  192. return 0;
  193. }
  194. int r520_resume(struct radeon_device *rdev)
  195. {
  196. /* Make sur GART are not working */
  197. if (rdev->flags & RADEON_IS_PCIE)
  198. rv370_pcie_gart_disable(rdev);
  199. /* Resume clock before doing reset */
  200. rv515_clock_startup(rdev);
  201. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  202. if (radeon_gpu_reset(rdev)) {
  203. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  204. RREG32(R_000E40_RBBM_STATUS),
  205. RREG32(R_0007C0_CP_STAT));
  206. }
  207. /* post */
  208. atom_asic_init(rdev->mode_info.atom_context);
  209. /* Resume clock after posting */
  210. rv515_clock_startup(rdev);
  211. /* Initialize surface registers */
  212. radeon_surface_init(rdev);
  213. return r520_startup(rdev);
  214. }
  215. int r520_init(struct radeon_device *rdev)
  216. {
  217. int r;
  218. /* Initialize scratch registers */
  219. radeon_scratch_init(rdev);
  220. /* Initialize surface registers */
  221. radeon_surface_init(rdev);
  222. /* TODO: disable VGA need to use VGA request */
  223. /* BIOS*/
  224. if (!radeon_get_bios(rdev)) {
  225. if (ASIC_IS_AVIVO(rdev))
  226. return -EINVAL;
  227. }
  228. if (rdev->is_atom_bios) {
  229. r = radeon_atombios_init(rdev);
  230. if (r)
  231. return r;
  232. } else {
  233. dev_err(rdev->dev, "Expecting atombios for RV515 GPU\n");
  234. return -EINVAL;
  235. }
  236. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  237. if (radeon_gpu_reset(rdev)) {
  238. dev_warn(rdev->dev,
  239. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  240. RREG32(R_000E40_RBBM_STATUS),
  241. RREG32(R_0007C0_CP_STAT));
  242. }
  243. /* check if cards are posted or not */
  244. if (radeon_boot_test_post_card(rdev) == false)
  245. return -EINVAL;
  246. if (!radeon_card_posted(rdev) && rdev->bios) {
  247. DRM_INFO("GPU not posted. posting now...\n");
  248. atom_asic_init(rdev->mode_info.atom_context);
  249. }
  250. /* Initialize clocks */
  251. radeon_get_clock_info(rdev->ddev);
  252. /* Initialize power management */
  253. radeon_pm_init(rdev);
  254. /* initialize AGP */
  255. if (rdev->flags & RADEON_IS_AGP) {
  256. r = radeon_agp_init(rdev);
  257. if (r) {
  258. radeon_agp_disable(rdev);
  259. }
  260. }
  261. /* initialize memory controller */
  262. r520_mc_init(rdev);
  263. rv515_debugfs(rdev);
  264. /* Fence driver */
  265. r = radeon_fence_driver_init(rdev);
  266. if (r)
  267. return r;
  268. r = radeon_irq_kms_init(rdev);
  269. if (r)
  270. return r;
  271. /* Memory manager */
  272. r = radeon_bo_init(rdev);
  273. if (r)
  274. return r;
  275. r = rv370_pcie_gart_init(rdev);
  276. if (r)
  277. return r;
  278. rv515_set_safe_registers(rdev);
  279. rdev->accel_working = true;
  280. r = r520_startup(rdev);
  281. if (r) {
  282. /* Somethings want wront with the accel init stop accel */
  283. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  284. r100_cp_fini(rdev);
  285. r100_wb_fini(rdev);
  286. r100_ib_fini(rdev);
  287. radeon_irq_kms_fini(rdev);
  288. rv370_pcie_gart_fini(rdev);
  289. radeon_agp_fini(rdev);
  290. rdev->accel_working = false;
  291. }
  292. return 0;
  293. }