sgtl5000.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456
  1. /*
  2. * sgtl5000.c -- SGTL5000 ALSA SoC Audio driver
  3. *
  4. * Copyright 2010-2011 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/init.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/pm.h>
  16. #include <linux/i2c.h>
  17. #include <linux/clk.h>
  18. #include <linux/regulator/driver.h>
  19. #include <linux/regulator/machine.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <linux/of_device.h>
  22. #include <sound/core.h>
  23. #include <sound/tlv.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include "sgtl5000.h"
  30. #define SGTL5000_DAP_REG_OFFSET 0x0100
  31. #define SGTL5000_MAX_REG_OFFSET 0x013A
  32. /* default value of sgtl5000 registers */
  33. static const u16 sgtl5000_regs[SGTL5000_MAX_REG_OFFSET] = {
  34. [SGTL5000_CHIP_CLK_CTRL] = 0x0008,
  35. [SGTL5000_CHIP_I2S_CTRL] = 0x0010,
  36. [SGTL5000_CHIP_SSS_CTRL] = 0x0008,
  37. [SGTL5000_CHIP_DAC_VOL] = 0x3c3c,
  38. [SGTL5000_CHIP_PAD_STRENGTH] = 0x015f,
  39. [SGTL5000_CHIP_ANA_HP_CTRL] = 0x1818,
  40. [SGTL5000_CHIP_ANA_CTRL] = 0x0111,
  41. [SGTL5000_CHIP_LINE_OUT_VOL] = 0x0404,
  42. [SGTL5000_CHIP_ANA_POWER] = 0x7060,
  43. [SGTL5000_CHIP_PLL_CTRL] = 0x5000,
  44. [SGTL5000_DAP_BASS_ENHANCE] = 0x0040,
  45. [SGTL5000_DAP_BASS_ENHANCE_CTRL] = 0x051f,
  46. [SGTL5000_DAP_SURROUND] = 0x0040,
  47. [SGTL5000_DAP_EQ_BASS_BAND0] = 0x002f,
  48. [SGTL5000_DAP_EQ_BASS_BAND1] = 0x002f,
  49. [SGTL5000_DAP_EQ_BASS_BAND2] = 0x002f,
  50. [SGTL5000_DAP_EQ_BASS_BAND3] = 0x002f,
  51. [SGTL5000_DAP_EQ_BASS_BAND4] = 0x002f,
  52. [SGTL5000_DAP_MAIN_CHAN] = 0x8000,
  53. [SGTL5000_DAP_AVC_CTRL] = 0x0510,
  54. [SGTL5000_DAP_AVC_THRESHOLD] = 0x1473,
  55. [SGTL5000_DAP_AVC_ATTACK] = 0x0028,
  56. [SGTL5000_DAP_AVC_DECAY] = 0x0050,
  57. };
  58. /* regulator supplies for sgtl5000, VDDD is an optional external supply */
  59. enum sgtl5000_regulator_supplies {
  60. VDDA,
  61. VDDIO,
  62. VDDD,
  63. SGTL5000_SUPPLY_NUM
  64. };
  65. /* vddd is optional supply */
  66. static const char *supply_names[SGTL5000_SUPPLY_NUM] = {
  67. "VDDA",
  68. "VDDIO",
  69. "VDDD"
  70. };
  71. #define LDO_CONSUMER_NAME "VDDD_LDO"
  72. #define LDO_VOLTAGE 1200000
  73. static struct regulator_consumer_supply ldo_consumer[] = {
  74. REGULATOR_SUPPLY(LDO_CONSUMER_NAME, NULL),
  75. };
  76. static struct regulator_init_data ldo_init_data = {
  77. .constraints = {
  78. .min_uV = 1200000,
  79. .max_uV = 1200000,
  80. .valid_modes_mask = REGULATOR_MODE_NORMAL,
  81. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  82. },
  83. .num_consumer_supplies = 1,
  84. .consumer_supplies = &ldo_consumer[0],
  85. };
  86. /*
  87. * sgtl5000 internal ldo regulator,
  88. * enabled when VDDD not provided
  89. */
  90. struct ldo_regulator {
  91. struct regulator_desc desc;
  92. struct regulator_dev *dev;
  93. int voltage;
  94. void *codec_data;
  95. bool enabled;
  96. };
  97. /* sgtl5000 private structure in codec */
  98. struct sgtl5000_priv {
  99. int sysclk; /* sysclk rate */
  100. int master; /* i2s master or not */
  101. int fmt; /* i2s data format */
  102. struct regulator_bulk_data supplies[SGTL5000_SUPPLY_NUM];
  103. struct ldo_regulator *ldo;
  104. };
  105. /*
  106. * mic_bias power on/off share the same register bits with
  107. * output impedance of mic bias, when power on mic bias, we
  108. * need reclaim it to impedance value.
  109. * 0x0 = Powered off
  110. * 0x1 = 2Kohm
  111. * 0x2 = 4Kohm
  112. * 0x3 = 8Kohm
  113. */
  114. static int mic_bias_event(struct snd_soc_dapm_widget *w,
  115. struct snd_kcontrol *kcontrol, int event)
  116. {
  117. switch (event) {
  118. case SND_SOC_DAPM_POST_PMU:
  119. /* change mic bias resistor to 4Kohm */
  120. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  121. SGTL5000_BIAS_R_MASK,
  122. SGTL5000_BIAS_R_4k << SGTL5000_BIAS_R_SHIFT);
  123. break;
  124. case SND_SOC_DAPM_PRE_PMD:
  125. snd_soc_update_bits(w->codec, SGTL5000_CHIP_MIC_CTRL,
  126. SGTL5000_BIAS_R_MASK, 0);
  127. break;
  128. }
  129. return 0;
  130. }
  131. /*
  132. * using codec assist to small pop, hp_powerup or lineout_powerup
  133. * should stay setting until vag_powerup is fully ramped down,
  134. * vag fully ramped down require 400ms.
  135. */
  136. static int small_pop_event(struct snd_soc_dapm_widget *w,
  137. struct snd_kcontrol *kcontrol, int event)
  138. {
  139. switch (event) {
  140. case SND_SOC_DAPM_PRE_PMU:
  141. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  142. SGTL5000_VAG_POWERUP, SGTL5000_VAG_POWERUP);
  143. break;
  144. case SND_SOC_DAPM_PRE_PMD:
  145. snd_soc_update_bits(w->codec, SGTL5000_CHIP_ANA_POWER,
  146. SGTL5000_VAG_POWERUP, 0);
  147. msleep(400);
  148. break;
  149. default:
  150. break;
  151. }
  152. return 0;
  153. }
  154. /* input sources for ADC */
  155. static const char *adc_mux_text[] = {
  156. "MIC_IN", "LINE_IN"
  157. };
  158. static const struct soc_enum adc_enum =
  159. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 2, 2, adc_mux_text);
  160. static const struct snd_kcontrol_new adc_mux =
  161. SOC_DAPM_ENUM("Capture Mux", adc_enum);
  162. /* input sources for DAC */
  163. static const char *dac_mux_text[] = {
  164. "DAC", "LINE_IN"
  165. };
  166. static const struct soc_enum dac_enum =
  167. SOC_ENUM_SINGLE(SGTL5000_CHIP_ANA_CTRL, 6, 2, dac_mux_text);
  168. static const struct snd_kcontrol_new dac_mux =
  169. SOC_DAPM_ENUM("Headphone Mux", dac_enum);
  170. static const struct snd_soc_dapm_widget sgtl5000_dapm_widgets[] = {
  171. SND_SOC_DAPM_INPUT("LINE_IN"),
  172. SND_SOC_DAPM_INPUT("MIC_IN"),
  173. SND_SOC_DAPM_OUTPUT("HP_OUT"),
  174. SND_SOC_DAPM_OUTPUT("LINE_OUT"),
  175. SND_SOC_DAPM_SUPPLY("Mic Bias", SGTL5000_CHIP_MIC_CTRL, 8, 0,
  176. mic_bias_event,
  177. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  178. SND_SOC_DAPM_PGA_E("HP", SGTL5000_CHIP_ANA_POWER, 4, 0, NULL, 0,
  179. small_pop_event,
  180. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  181. SND_SOC_DAPM_PGA_E("LO", SGTL5000_CHIP_ANA_POWER, 0, 0, NULL, 0,
  182. small_pop_event,
  183. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_PRE_PMD),
  184. SND_SOC_DAPM_MUX("Capture Mux", SND_SOC_NOPM, 0, 0, &adc_mux),
  185. SND_SOC_DAPM_MUX("Headphone Mux", SND_SOC_NOPM, 0, 0, &dac_mux),
  186. /* aif for i2s input */
  187. SND_SOC_DAPM_AIF_IN("AIFIN", "Playback",
  188. 0, SGTL5000_CHIP_DIG_POWER,
  189. 0, 0),
  190. /* aif for i2s output */
  191. SND_SOC_DAPM_AIF_OUT("AIFOUT", "Capture",
  192. 0, SGTL5000_CHIP_DIG_POWER,
  193. 1, 0),
  194. SND_SOC_DAPM_ADC("ADC", "Capture", SGTL5000_CHIP_ANA_POWER, 1, 0),
  195. SND_SOC_DAPM_DAC("DAC", "Playback", SGTL5000_CHIP_ANA_POWER, 3, 0),
  196. };
  197. /* routes for sgtl5000 */
  198. static const struct snd_soc_dapm_route sgtl5000_dapm_routes[] = {
  199. {"Capture Mux", "LINE_IN", "LINE_IN"}, /* line_in --> adc_mux */
  200. {"Capture Mux", "MIC_IN", "MIC_IN"}, /* mic_in --> adc_mux */
  201. {"ADC", NULL, "Capture Mux"}, /* adc_mux --> adc */
  202. {"AIFOUT", NULL, "ADC"}, /* adc --> i2s_out */
  203. {"DAC", NULL, "AIFIN"}, /* i2s-->dac,skip audio mux */
  204. {"Headphone Mux", "DAC", "DAC"}, /* dac --> hp_mux */
  205. {"LO", NULL, "DAC"}, /* dac --> line_out */
  206. {"Headphone Mux", "LINE_IN", "LINE_IN"},/* line_in --> hp_mux */
  207. {"HP", NULL, "Headphone Mux"}, /* hp_mux --> hp */
  208. {"LINE_OUT", NULL, "LO"},
  209. {"HP_OUT", NULL, "HP"},
  210. };
  211. /* custom function to fetch info of PCM playback volume */
  212. static int dac_info_volsw(struct snd_kcontrol *kcontrol,
  213. struct snd_ctl_elem_info *uinfo)
  214. {
  215. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  216. uinfo->count = 2;
  217. uinfo->value.integer.min = 0;
  218. uinfo->value.integer.max = 0xfc - 0x3c;
  219. return 0;
  220. }
  221. /*
  222. * custom function to get of PCM playback volume
  223. *
  224. * dac volume register
  225. * 15-------------8-7--------------0
  226. * | R channel vol | L channel vol |
  227. * -------------------------------
  228. *
  229. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  230. *
  231. * register values map to dB
  232. * 0x3B and less = Reserved
  233. * 0x3C = 0 dB
  234. * 0x3D = -0.5 dB
  235. * 0xF0 = -90 dB
  236. * 0xFC and greater = Muted
  237. *
  238. * register value map to userspace value
  239. *
  240. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  241. * ------------------------------
  242. * userspace value 0xc0 0
  243. */
  244. static int dac_get_volsw(struct snd_kcontrol *kcontrol,
  245. struct snd_ctl_elem_value *ucontrol)
  246. {
  247. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  248. int reg;
  249. int l;
  250. int r;
  251. reg = snd_soc_read(codec, SGTL5000_CHIP_DAC_VOL);
  252. /* get left channel volume */
  253. l = (reg & SGTL5000_DAC_VOL_LEFT_MASK) >> SGTL5000_DAC_VOL_LEFT_SHIFT;
  254. /* get right channel volume */
  255. r = (reg & SGTL5000_DAC_VOL_RIGHT_MASK) >> SGTL5000_DAC_VOL_RIGHT_SHIFT;
  256. /* make sure value fall in (0x3c,0xfc) */
  257. l = clamp(l, 0x3c, 0xfc);
  258. r = clamp(r, 0x3c, 0xfc);
  259. /* invert it and map to userspace value */
  260. l = 0xfc - l;
  261. r = 0xfc - r;
  262. ucontrol->value.integer.value[0] = l;
  263. ucontrol->value.integer.value[1] = r;
  264. return 0;
  265. }
  266. /*
  267. * custom function to put of PCM playback volume
  268. *
  269. * dac volume register
  270. * 15-------------8-7--------------0
  271. * | R channel vol | L channel vol |
  272. * -------------------------------
  273. *
  274. * PCM volume with 0.5017 dB steps from 0 to -90 dB
  275. *
  276. * register values map to dB
  277. * 0x3B and less = Reserved
  278. * 0x3C = 0 dB
  279. * 0x3D = -0.5 dB
  280. * 0xF0 = -90 dB
  281. * 0xFC and greater = Muted
  282. *
  283. * userspace value map to register value
  284. *
  285. * userspace value 0xc0 0
  286. * ------------------------------
  287. * register value 0x3c(0dB) 0xf0(-90dB)0xfc
  288. */
  289. static int dac_put_volsw(struct snd_kcontrol *kcontrol,
  290. struct snd_ctl_elem_value *ucontrol)
  291. {
  292. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  293. int reg;
  294. int l;
  295. int r;
  296. l = ucontrol->value.integer.value[0];
  297. r = ucontrol->value.integer.value[1];
  298. /* make sure userspace volume fall in (0, 0xfc-0x3c) */
  299. l = clamp(l, 0, 0xfc - 0x3c);
  300. r = clamp(r, 0, 0xfc - 0x3c);
  301. /* invert it, get the value can be set to register */
  302. l = 0xfc - l;
  303. r = 0xfc - r;
  304. /* shift to get the register value */
  305. reg = l << SGTL5000_DAC_VOL_LEFT_SHIFT |
  306. r << SGTL5000_DAC_VOL_RIGHT_SHIFT;
  307. snd_soc_write(codec, SGTL5000_CHIP_DAC_VOL, reg);
  308. return 0;
  309. }
  310. static const DECLARE_TLV_DB_SCALE(capture_6db_attenuate, -600, 600, 0);
  311. /* tlv for mic gain, 0db 20db 30db 40db */
  312. static const unsigned int mic_gain_tlv[] = {
  313. TLV_DB_RANGE_HEAD(2),
  314. 0, 0, TLV_DB_SCALE_ITEM(0, 0, 0),
  315. 1, 3, TLV_DB_SCALE_ITEM(2000, 1000, 0),
  316. };
  317. /* tlv for hp volume, -51.5db to 12.0db, step .5db */
  318. static const DECLARE_TLV_DB_SCALE(headphone_volume, -5150, 50, 0);
  319. static const struct snd_kcontrol_new sgtl5000_snd_controls[] = {
  320. /* SOC_DOUBLE_S8_TLV with invert */
  321. {
  322. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  323. .name = "PCM Playback Volume",
  324. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |
  325. SNDRV_CTL_ELEM_ACCESS_READWRITE,
  326. .info = dac_info_volsw,
  327. .get = dac_get_volsw,
  328. .put = dac_put_volsw,
  329. },
  330. SOC_DOUBLE("Capture Volume", SGTL5000_CHIP_ANA_ADC_CTRL, 0, 4, 0xf, 0),
  331. SOC_SINGLE_TLV("Capture Attenuate Switch (-6dB)",
  332. SGTL5000_CHIP_ANA_ADC_CTRL,
  333. 8, 2, 0, capture_6db_attenuate),
  334. SOC_SINGLE("Capture ZC Switch", SGTL5000_CHIP_ANA_CTRL, 1, 1, 0),
  335. SOC_DOUBLE_TLV("Headphone Playback Volume",
  336. SGTL5000_CHIP_ANA_HP_CTRL,
  337. 0, 8,
  338. 0x7f, 1,
  339. headphone_volume),
  340. SOC_SINGLE("Headphone Playback ZC Switch", SGTL5000_CHIP_ANA_CTRL,
  341. 5, 1, 0),
  342. SOC_SINGLE_TLV("Mic Volume", SGTL5000_CHIP_MIC_CTRL,
  343. 0, 4, 0, mic_gain_tlv),
  344. };
  345. /* mute the codec used by alsa core */
  346. static int sgtl5000_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  347. {
  348. struct snd_soc_codec *codec = codec_dai->codec;
  349. u16 adcdac_ctrl = SGTL5000_DAC_MUTE_LEFT | SGTL5000_DAC_MUTE_RIGHT;
  350. snd_soc_update_bits(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  351. adcdac_ctrl, mute ? adcdac_ctrl : 0);
  352. return 0;
  353. }
  354. /* set codec format */
  355. static int sgtl5000_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  356. {
  357. struct snd_soc_codec *codec = codec_dai->codec;
  358. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  359. u16 i2sctl = 0;
  360. sgtl5000->master = 0;
  361. /*
  362. * i2s clock and frame master setting.
  363. * ONLY support:
  364. * - clock and frame slave,
  365. * - clock and frame master
  366. */
  367. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  368. case SND_SOC_DAIFMT_CBS_CFS:
  369. break;
  370. case SND_SOC_DAIFMT_CBM_CFM:
  371. i2sctl |= SGTL5000_I2S_MASTER;
  372. sgtl5000->master = 1;
  373. break;
  374. default:
  375. return -EINVAL;
  376. }
  377. /* setting i2s data format */
  378. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  379. case SND_SOC_DAIFMT_DSP_A:
  380. i2sctl |= SGTL5000_I2S_MODE_PCM;
  381. break;
  382. case SND_SOC_DAIFMT_DSP_B:
  383. i2sctl |= SGTL5000_I2S_MODE_PCM;
  384. i2sctl |= SGTL5000_I2S_LRALIGN;
  385. break;
  386. case SND_SOC_DAIFMT_I2S:
  387. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  388. break;
  389. case SND_SOC_DAIFMT_RIGHT_J:
  390. i2sctl |= SGTL5000_I2S_MODE_RJ;
  391. i2sctl |= SGTL5000_I2S_LRPOL;
  392. break;
  393. case SND_SOC_DAIFMT_LEFT_J:
  394. i2sctl |= SGTL5000_I2S_MODE_I2S_LJ;
  395. i2sctl |= SGTL5000_I2S_LRALIGN;
  396. break;
  397. default:
  398. return -EINVAL;
  399. }
  400. sgtl5000->fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  401. /* Clock inversion */
  402. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  403. case SND_SOC_DAIFMT_NB_NF:
  404. break;
  405. case SND_SOC_DAIFMT_IB_NF:
  406. i2sctl |= SGTL5000_I2S_SCLK_INV;
  407. break;
  408. default:
  409. return -EINVAL;
  410. }
  411. snd_soc_write(codec, SGTL5000_CHIP_I2S_CTRL, i2sctl);
  412. return 0;
  413. }
  414. /* set codec sysclk */
  415. static int sgtl5000_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  416. int clk_id, unsigned int freq, int dir)
  417. {
  418. struct snd_soc_codec *codec = codec_dai->codec;
  419. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  420. switch (clk_id) {
  421. case SGTL5000_SYSCLK:
  422. sgtl5000->sysclk = freq;
  423. break;
  424. default:
  425. return -EINVAL;
  426. }
  427. return 0;
  428. }
  429. /*
  430. * set clock according to i2s frame clock,
  431. * sgtl5000 provide 2 clock sources.
  432. * 1. sys_mclk. sample freq can only configure to
  433. * 1/256, 1/384, 1/512 of sys_mclk.
  434. * 2. pll. can derive any audio clocks.
  435. *
  436. * clock setting rules:
  437. * 1. in slave mode, only sys_mclk can use.
  438. * 2. as constraint by sys_mclk, sample freq should
  439. * set to 32k, 44.1k and above.
  440. * 3. using sys_mclk prefer to pll to save power.
  441. */
  442. static int sgtl5000_set_clock(struct snd_soc_codec *codec, int frame_rate)
  443. {
  444. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  445. int clk_ctl = 0;
  446. int sys_fs; /* sample freq */
  447. /*
  448. * sample freq should be divided by frame clock,
  449. * if frame clock lower than 44.1khz, sample feq should set to
  450. * 32khz or 44.1khz.
  451. */
  452. switch (frame_rate) {
  453. case 8000:
  454. case 16000:
  455. sys_fs = 32000;
  456. break;
  457. case 11025:
  458. case 22050:
  459. sys_fs = 44100;
  460. break;
  461. default:
  462. sys_fs = frame_rate;
  463. break;
  464. }
  465. /* set divided factor of frame clock */
  466. switch (sys_fs / frame_rate) {
  467. case 4:
  468. clk_ctl |= SGTL5000_RATE_MODE_DIV_4 << SGTL5000_RATE_MODE_SHIFT;
  469. break;
  470. case 2:
  471. clk_ctl |= SGTL5000_RATE_MODE_DIV_2 << SGTL5000_RATE_MODE_SHIFT;
  472. break;
  473. case 1:
  474. clk_ctl |= SGTL5000_RATE_MODE_DIV_1 << SGTL5000_RATE_MODE_SHIFT;
  475. break;
  476. default:
  477. return -EINVAL;
  478. }
  479. /* set the sys_fs according to frame rate */
  480. switch (sys_fs) {
  481. case 32000:
  482. clk_ctl |= SGTL5000_SYS_FS_32k << SGTL5000_SYS_FS_SHIFT;
  483. break;
  484. case 44100:
  485. clk_ctl |= SGTL5000_SYS_FS_44_1k << SGTL5000_SYS_FS_SHIFT;
  486. break;
  487. case 48000:
  488. clk_ctl |= SGTL5000_SYS_FS_48k << SGTL5000_SYS_FS_SHIFT;
  489. break;
  490. case 96000:
  491. clk_ctl |= SGTL5000_SYS_FS_96k << SGTL5000_SYS_FS_SHIFT;
  492. break;
  493. default:
  494. dev_err(codec->dev, "frame rate %d not supported\n",
  495. frame_rate);
  496. return -EINVAL;
  497. }
  498. /*
  499. * calculate the divider of mclk/sample_freq,
  500. * factor of freq =96k can only be 256, since mclk in range (12m,27m)
  501. */
  502. switch (sgtl5000->sysclk / sys_fs) {
  503. case 256:
  504. clk_ctl |= SGTL5000_MCLK_FREQ_256FS <<
  505. SGTL5000_MCLK_FREQ_SHIFT;
  506. break;
  507. case 384:
  508. clk_ctl |= SGTL5000_MCLK_FREQ_384FS <<
  509. SGTL5000_MCLK_FREQ_SHIFT;
  510. break;
  511. case 512:
  512. clk_ctl |= SGTL5000_MCLK_FREQ_512FS <<
  513. SGTL5000_MCLK_FREQ_SHIFT;
  514. break;
  515. default:
  516. /* if mclk not satisify the divider, use pll */
  517. if (sgtl5000->master) {
  518. clk_ctl |= SGTL5000_MCLK_FREQ_PLL <<
  519. SGTL5000_MCLK_FREQ_SHIFT;
  520. } else {
  521. dev_err(codec->dev,
  522. "PLL not supported in slave mode\n");
  523. return -EINVAL;
  524. }
  525. }
  526. /* if using pll, please check manual 6.4.2 for detail */
  527. if ((clk_ctl & SGTL5000_MCLK_FREQ_MASK) == SGTL5000_MCLK_FREQ_PLL) {
  528. u64 out, t;
  529. int div2;
  530. int pll_ctl;
  531. unsigned int in, int_div, frac_div;
  532. if (sgtl5000->sysclk > 17000000) {
  533. div2 = 1;
  534. in = sgtl5000->sysclk / 2;
  535. } else {
  536. div2 = 0;
  537. in = sgtl5000->sysclk;
  538. }
  539. if (sys_fs == 44100)
  540. out = 180633600;
  541. else
  542. out = 196608000;
  543. t = do_div(out, in);
  544. int_div = out;
  545. t *= 2048;
  546. do_div(t, in);
  547. frac_div = t;
  548. pll_ctl = int_div << SGTL5000_PLL_INT_DIV_SHIFT |
  549. frac_div << SGTL5000_PLL_FRAC_DIV_SHIFT;
  550. snd_soc_write(codec, SGTL5000_CHIP_PLL_CTRL, pll_ctl);
  551. if (div2)
  552. snd_soc_update_bits(codec,
  553. SGTL5000_CHIP_CLK_TOP_CTRL,
  554. SGTL5000_INPUT_FREQ_DIV2,
  555. SGTL5000_INPUT_FREQ_DIV2);
  556. else
  557. snd_soc_update_bits(codec,
  558. SGTL5000_CHIP_CLK_TOP_CTRL,
  559. SGTL5000_INPUT_FREQ_DIV2,
  560. 0);
  561. /* power up pll */
  562. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  563. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  564. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP);
  565. } else {
  566. /* power down pll */
  567. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  568. SGTL5000_PLL_POWERUP | SGTL5000_VCOAMP_POWERUP,
  569. 0);
  570. }
  571. /* if using pll, clk_ctrl must be set after pll power up */
  572. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL, clk_ctl);
  573. return 0;
  574. }
  575. /*
  576. * Set PCM DAI bit size and sample rate.
  577. * input: params_rate, params_fmt
  578. */
  579. static int sgtl5000_pcm_hw_params(struct snd_pcm_substream *substream,
  580. struct snd_pcm_hw_params *params,
  581. struct snd_soc_dai *dai)
  582. {
  583. struct snd_soc_codec *codec = dai->codec;
  584. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  585. int channels = params_channels(params);
  586. int i2s_ctl = 0;
  587. int stereo;
  588. int ret;
  589. /* sysclk should already set */
  590. if (!sgtl5000->sysclk) {
  591. dev_err(codec->dev, "%s: set sysclk first!\n", __func__);
  592. return -EFAULT;
  593. }
  594. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  595. stereo = SGTL5000_DAC_STEREO;
  596. else
  597. stereo = SGTL5000_ADC_STEREO;
  598. /* set mono to save power */
  599. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER, stereo,
  600. channels == 1 ? 0 : stereo);
  601. /* set codec clock base on lrclk */
  602. ret = sgtl5000_set_clock(codec, params_rate(params));
  603. if (ret)
  604. return ret;
  605. /* set i2s data format */
  606. switch (params_format(params)) {
  607. case SNDRV_PCM_FORMAT_S16_LE:
  608. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  609. return -EINVAL;
  610. i2s_ctl |= SGTL5000_I2S_DLEN_16 << SGTL5000_I2S_DLEN_SHIFT;
  611. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_32FS <<
  612. SGTL5000_I2S_SCLKFREQ_SHIFT;
  613. break;
  614. case SNDRV_PCM_FORMAT_S20_3LE:
  615. i2s_ctl |= SGTL5000_I2S_DLEN_20 << SGTL5000_I2S_DLEN_SHIFT;
  616. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  617. SGTL5000_I2S_SCLKFREQ_SHIFT;
  618. break;
  619. case SNDRV_PCM_FORMAT_S24_LE:
  620. i2s_ctl |= SGTL5000_I2S_DLEN_24 << SGTL5000_I2S_DLEN_SHIFT;
  621. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  622. SGTL5000_I2S_SCLKFREQ_SHIFT;
  623. break;
  624. case SNDRV_PCM_FORMAT_S32_LE:
  625. if (sgtl5000->fmt == SND_SOC_DAIFMT_RIGHT_J)
  626. return -EINVAL;
  627. i2s_ctl |= SGTL5000_I2S_DLEN_32 << SGTL5000_I2S_DLEN_SHIFT;
  628. i2s_ctl |= SGTL5000_I2S_SCLKFREQ_64FS <<
  629. SGTL5000_I2S_SCLKFREQ_SHIFT;
  630. break;
  631. default:
  632. return -EINVAL;
  633. }
  634. snd_soc_update_bits(codec, SGTL5000_CHIP_I2S_CTRL,
  635. SGTL5000_I2S_DLEN_MASK | SGTL5000_I2S_SCLKFREQ_MASK,
  636. i2s_ctl);
  637. return 0;
  638. }
  639. #ifdef CONFIG_REGULATOR
  640. static int ldo_regulator_is_enabled(struct regulator_dev *dev)
  641. {
  642. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  643. return ldo->enabled;
  644. }
  645. static int ldo_regulator_enable(struct regulator_dev *dev)
  646. {
  647. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  648. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  649. int reg;
  650. if (ldo_regulator_is_enabled(dev))
  651. return 0;
  652. /* set regulator value firstly */
  653. reg = (1600 - ldo->voltage / 1000) / 50;
  654. reg = clamp(reg, 0x0, 0xf);
  655. /* amend the voltage value, unit: uV */
  656. ldo->voltage = (1600 - reg * 50) * 1000;
  657. /* set voltage to register */
  658. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  659. SGTL5000_LINREG_VDDD_MASK, reg);
  660. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  661. SGTL5000_LINEREG_D_POWERUP,
  662. SGTL5000_LINEREG_D_POWERUP);
  663. /* when internal ldo enabled, simple digital power can be disabled */
  664. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  665. SGTL5000_LINREG_SIMPLE_POWERUP,
  666. 0);
  667. ldo->enabled = 1;
  668. return 0;
  669. }
  670. static int ldo_regulator_disable(struct regulator_dev *dev)
  671. {
  672. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  673. struct snd_soc_codec *codec = (struct snd_soc_codec *)ldo->codec_data;
  674. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  675. SGTL5000_LINEREG_D_POWERUP,
  676. 0);
  677. /* clear voltage info */
  678. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  679. SGTL5000_LINREG_VDDD_MASK, 0);
  680. ldo->enabled = 0;
  681. return 0;
  682. }
  683. static int ldo_regulator_get_voltage(struct regulator_dev *dev)
  684. {
  685. struct ldo_regulator *ldo = rdev_get_drvdata(dev);
  686. return ldo->voltage;
  687. }
  688. static struct regulator_ops ldo_regulator_ops = {
  689. .is_enabled = ldo_regulator_is_enabled,
  690. .enable = ldo_regulator_enable,
  691. .disable = ldo_regulator_disable,
  692. .get_voltage = ldo_regulator_get_voltage,
  693. };
  694. static int ldo_regulator_register(struct snd_soc_codec *codec,
  695. struct regulator_init_data *init_data,
  696. int voltage)
  697. {
  698. struct ldo_regulator *ldo;
  699. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  700. ldo = kzalloc(sizeof(struct ldo_regulator), GFP_KERNEL);
  701. if (!ldo) {
  702. dev_err(codec->dev, "failed to allocate ldo_regulator\n");
  703. return -ENOMEM;
  704. }
  705. ldo->desc.name = kstrdup(dev_name(codec->dev), GFP_KERNEL);
  706. if (!ldo->desc.name) {
  707. kfree(ldo);
  708. dev_err(codec->dev, "failed to allocate decs name memory\n");
  709. return -ENOMEM;
  710. }
  711. ldo->desc.type = REGULATOR_VOLTAGE;
  712. ldo->desc.owner = THIS_MODULE;
  713. ldo->desc.ops = &ldo_regulator_ops;
  714. ldo->desc.n_voltages = 1;
  715. ldo->codec_data = codec;
  716. ldo->voltage = voltage;
  717. ldo->dev = regulator_register(&ldo->desc, codec->dev,
  718. init_data, ldo, NULL);
  719. if (IS_ERR(ldo->dev)) {
  720. int ret = PTR_ERR(ldo->dev);
  721. dev_err(codec->dev, "failed to register regulator\n");
  722. kfree(ldo->desc.name);
  723. kfree(ldo);
  724. return ret;
  725. }
  726. sgtl5000->ldo = ldo;
  727. return 0;
  728. }
  729. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  730. {
  731. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  732. struct ldo_regulator *ldo = sgtl5000->ldo;
  733. if (!ldo)
  734. return 0;
  735. regulator_unregister(ldo->dev);
  736. kfree(ldo->desc.name);
  737. kfree(ldo);
  738. return 0;
  739. }
  740. #else
  741. static int ldo_regulator_register(struct snd_soc_codec *codec,
  742. struct regulator_init_data *init_data,
  743. int voltage)
  744. {
  745. dev_err(codec->dev, "this setup needs regulator support in the kernel\n");
  746. return -EINVAL;
  747. }
  748. static int ldo_regulator_remove(struct snd_soc_codec *codec)
  749. {
  750. return 0;
  751. }
  752. #endif
  753. /*
  754. * set dac bias
  755. * common state changes:
  756. * startup:
  757. * off --> standby --> prepare --> on
  758. * standby --> prepare --> on
  759. *
  760. * stop:
  761. * on --> prepare --> standby
  762. */
  763. static int sgtl5000_set_bias_level(struct snd_soc_codec *codec,
  764. enum snd_soc_bias_level level)
  765. {
  766. int ret;
  767. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  768. switch (level) {
  769. case SND_SOC_BIAS_ON:
  770. case SND_SOC_BIAS_PREPARE:
  771. break;
  772. case SND_SOC_BIAS_STANDBY:
  773. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  774. ret = regulator_bulk_enable(
  775. ARRAY_SIZE(sgtl5000->supplies),
  776. sgtl5000->supplies);
  777. if (ret)
  778. return ret;
  779. udelay(10);
  780. }
  781. break;
  782. case SND_SOC_BIAS_OFF:
  783. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  784. sgtl5000->supplies);
  785. break;
  786. }
  787. codec->dapm.bias_level = level;
  788. return 0;
  789. }
  790. #define SGTL5000_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
  791. SNDRV_PCM_FMTBIT_S20_3LE |\
  792. SNDRV_PCM_FMTBIT_S24_LE |\
  793. SNDRV_PCM_FMTBIT_S32_LE)
  794. static const struct snd_soc_dai_ops sgtl5000_ops = {
  795. .hw_params = sgtl5000_pcm_hw_params,
  796. .digital_mute = sgtl5000_digital_mute,
  797. .set_fmt = sgtl5000_set_dai_fmt,
  798. .set_sysclk = sgtl5000_set_dai_sysclk,
  799. };
  800. static struct snd_soc_dai_driver sgtl5000_dai = {
  801. .name = "sgtl5000",
  802. .playback = {
  803. .stream_name = "Playback",
  804. .channels_min = 1,
  805. .channels_max = 2,
  806. /*
  807. * only support 8~48K + 96K,
  808. * TODO modify hw_param to support more
  809. */
  810. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  811. .formats = SGTL5000_FORMATS,
  812. },
  813. .capture = {
  814. .stream_name = "Capture",
  815. .channels_min = 1,
  816. .channels_max = 2,
  817. .rates = SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_96000,
  818. .formats = SGTL5000_FORMATS,
  819. },
  820. .ops = &sgtl5000_ops,
  821. .symmetric_rates = 1,
  822. };
  823. static int sgtl5000_volatile_register(struct snd_soc_codec *codec,
  824. unsigned int reg)
  825. {
  826. switch (reg) {
  827. case SGTL5000_CHIP_ID:
  828. case SGTL5000_CHIP_ADCDAC_CTRL:
  829. case SGTL5000_CHIP_ANA_STATUS:
  830. return 1;
  831. }
  832. return 0;
  833. }
  834. #ifdef CONFIG_SUSPEND
  835. static int sgtl5000_suspend(struct snd_soc_codec *codec)
  836. {
  837. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  838. return 0;
  839. }
  840. /*
  841. * restore all sgtl5000 registers,
  842. * since a big hole between dap and regular registers,
  843. * we will restore them respectively.
  844. */
  845. static int sgtl5000_restore_regs(struct snd_soc_codec *codec)
  846. {
  847. u16 *cache = codec->reg_cache;
  848. u16 reg;
  849. /* restore regular registers */
  850. for (reg = 0; reg <= SGTL5000_CHIP_SHORT_CTRL; reg += 2) {
  851. /* These regs should restore in particular order */
  852. if (reg == SGTL5000_CHIP_ANA_POWER ||
  853. reg == SGTL5000_CHIP_CLK_CTRL ||
  854. reg == SGTL5000_CHIP_LINREG_CTRL ||
  855. reg == SGTL5000_CHIP_LINE_OUT_CTRL ||
  856. reg == SGTL5000_CHIP_REF_CTRL)
  857. continue;
  858. snd_soc_write(codec, reg, cache[reg]);
  859. }
  860. /* restore dap registers */
  861. for (reg = SGTL5000_DAP_REG_OFFSET; reg < SGTL5000_MAX_REG_OFFSET; reg += 2)
  862. snd_soc_write(codec, reg, cache[reg]);
  863. /*
  864. * restore these regs according to the power setting sequence in
  865. * sgtl5000_set_power_regs() and clock setting sequence in
  866. * sgtl5000_set_clock().
  867. *
  868. * The order of restore is:
  869. * 1. SGTL5000_CHIP_CLK_CTRL MCLK_FREQ bits (1:0) should be restore after
  870. * SGTL5000_CHIP_ANA_POWER PLL bits set
  871. * 2. SGTL5000_CHIP_LINREG_CTRL should be set before
  872. * SGTL5000_CHIP_ANA_POWER LINREG_D restored
  873. * 3. SGTL5000_CHIP_REF_CTRL controls Analog Ground Voltage,
  874. * prefer to resotre it after SGTL5000_CHIP_ANA_POWER restored
  875. */
  876. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL,
  877. cache[SGTL5000_CHIP_LINREG_CTRL]);
  878. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER,
  879. cache[SGTL5000_CHIP_ANA_POWER]);
  880. snd_soc_write(codec, SGTL5000_CHIP_CLK_CTRL,
  881. cache[SGTL5000_CHIP_CLK_CTRL]);
  882. snd_soc_write(codec, SGTL5000_CHIP_REF_CTRL,
  883. cache[SGTL5000_CHIP_REF_CTRL]);
  884. snd_soc_write(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  885. cache[SGTL5000_CHIP_LINE_OUT_CTRL]);
  886. return 0;
  887. }
  888. static int sgtl5000_resume(struct snd_soc_codec *codec)
  889. {
  890. /* Bring the codec back up to standby to enable regulators */
  891. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  892. /* Restore registers by cached in memory */
  893. sgtl5000_restore_regs(codec);
  894. return 0;
  895. }
  896. #else
  897. #define sgtl5000_suspend NULL
  898. #define sgtl5000_resume NULL
  899. #endif /* CONFIG_SUSPEND */
  900. /*
  901. * sgtl5000 has 3 internal power supplies:
  902. * 1. VAG, normally set to vdda/2
  903. * 2. chargepump, set to different value
  904. * according to voltage of vdda and vddio
  905. * 3. line out VAG, normally set to vddio/2
  906. *
  907. * and should be set according to:
  908. * 1. vddd provided by external or not
  909. * 2. vdda and vddio voltage value. > 3.1v or not
  910. * 3. chip revision >=0x11 or not. If >=0x11, not use external vddd.
  911. */
  912. static int sgtl5000_set_power_regs(struct snd_soc_codec *codec)
  913. {
  914. int vddd;
  915. int vdda;
  916. int vddio;
  917. u16 ana_pwr;
  918. u16 lreg_ctrl;
  919. int vag;
  920. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  921. vdda = regulator_get_voltage(sgtl5000->supplies[VDDA].consumer);
  922. vddio = regulator_get_voltage(sgtl5000->supplies[VDDIO].consumer);
  923. vddd = regulator_get_voltage(sgtl5000->supplies[VDDD].consumer);
  924. vdda = vdda / 1000;
  925. vddio = vddio / 1000;
  926. vddd = vddd / 1000;
  927. if (vdda <= 0 || vddio <= 0 || vddd < 0) {
  928. dev_err(codec->dev, "regulator voltage not set correctly\n");
  929. return -EINVAL;
  930. }
  931. /* according to datasheet, maximum voltage of supplies */
  932. if (vdda > 3600 || vddio > 3600 || vddd > 1980) {
  933. dev_err(codec->dev,
  934. "exceed max voltage vdda %dmV vddio %dmV vddd %dmV\n",
  935. vdda, vddio, vddd);
  936. return -EINVAL;
  937. }
  938. /* reset value */
  939. ana_pwr = snd_soc_read(codec, SGTL5000_CHIP_ANA_POWER);
  940. ana_pwr |= SGTL5000_DAC_STEREO |
  941. SGTL5000_ADC_STEREO |
  942. SGTL5000_REFTOP_POWERUP;
  943. lreg_ctrl = snd_soc_read(codec, SGTL5000_CHIP_LINREG_CTRL);
  944. if (vddio < 3100 && vdda < 3100) {
  945. /* enable internal oscillator used for charge pump */
  946. snd_soc_update_bits(codec, SGTL5000_CHIP_CLK_TOP_CTRL,
  947. SGTL5000_INT_OSC_EN,
  948. SGTL5000_INT_OSC_EN);
  949. /* Enable VDDC charge pump */
  950. ana_pwr |= SGTL5000_VDDC_CHRGPMP_POWERUP;
  951. } else if (vddio >= 3100 && vdda >= 3100) {
  952. /*
  953. * if vddio and vddd > 3.1v,
  954. * charge pump should be clean before set ana_pwr
  955. */
  956. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  957. SGTL5000_VDDC_CHRGPMP_POWERUP, 0);
  958. /* VDDC use VDDIO rail */
  959. lreg_ctrl |= SGTL5000_VDDC_ASSN_OVRD;
  960. lreg_ctrl |= SGTL5000_VDDC_MAN_ASSN_VDDIO <<
  961. SGTL5000_VDDC_MAN_ASSN_SHIFT;
  962. }
  963. snd_soc_write(codec, SGTL5000_CHIP_LINREG_CTRL, lreg_ctrl);
  964. snd_soc_write(codec, SGTL5000_CHIP_ANA_POWER, ana_pwr);
  965. /* set voltage to register */
  966. snd_soc_update_bits(codec, SGTL5000_CHIP_LINREG_CTRL,
  967. SGTL5000_LINREG_VDDD_MASK, 0x8);
  968. /*
  969. * if vddd linear reg has been enabled,
  970. * simple digital supply should be clear to get
  971. * proper VDDD voltage.
  972. */
  973. if (ana_pwr & SGTL5000_LINEREG_D_POWERUP)
  974. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  975. SGTL5000_LINREG_SIMPLE_POWERUP,
  976. 0);
  977. else
  978. snd_soc_update_bits(codec, SGTL5000_CHIP_ANA_POWER,
  979. SGTL5000_LINREG_SIMPLE_POWERUP |
  980. SGTL5000_STARTUP_POWERUP,
  981. 0);
  982. /*
  983. * set ADC/DAC VAG to vdda / 2,
  984. * should stay in range (0.8v, 1.575v)
  985. */
  986. vag = vdda / 2;
  987. if (vag <= SGTL5000_ANA_GND_BASE)
  988. vag = 0;
  989. else if (vag >= SGTL5000_ANA_GND_BASE + SGTL5000_ANA_GND_STP *
  990. (SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT))
  991. vag = SGTL5000_ANA_GND_MASK >> SGTL5000_ANA_GND_SHIFT;
  992. else
  993. vag = (vag - SGTL5000_ANA_GND_BASE) / SGTL5000_ANA_GND_STP;
  994. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  995. SGTL5000_ANA_GND_MASK, vag << SGTL5000_ANA_GND_SHIFT);
  996. /* set line out VAG to vddio / 2, in range (0.8v, 1.675v) */
  997. vag = vddio / 2;
  998. if (vag <= SGTL5000_LINE_OUT_GND_BASE)
  999. vag = 0;
  1000. else if (vag >= SGTL5000_LINE_OUT_GND_BASE +
  1001. SGTL5000_LINE_OUT_GND_STP * SGTL5000_LINE_OUT_GND_MAX)
  1002. vag = SGTL5000_LINE_OUT_GND_MAX;
  1003. else
  1004. vag = (vag - SGTL5000_LINE_OUT_GND_BASE) /
  1005. SGTL5000_LINE_OUT_GND_STP;
  1006. snd_soc_update_bits(codec, SGTL5000_CHIP_LINE_OUT_CTRL,
  1007. SGTL5000_LINE_OUT_CURRENT_MASK |
  1008. SGTL5000_LINE_OUT_GND_MASK,
  1009. vag << SGTL5000_LINE_OUT_GND_SHIFT |
  1010. SGTL5000_LINE_OUT_CURRENT_360u <<
  1011. SGTL5000_LINE_OUT_CURRENT_SHIFT);
  1012. return 0;
  1013. }
  1014. static int sgtl5000_replace_vddd_with_ldo(struct snd_soc_codec *codec)
  1015. {
  1016. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1017. int ret;
  1018. /* set internal ldo to 1.2v */
  1019. ret = ldo_regulator_register(codec, &ldo_init_data, LDO_VOLTAGE);
  1020. if (ret) {
  1021. dev_err(codec->dev,
  1022. "Failed to register vddd internal supplies: %d\n", ret);
  1023. return ret;
  1024. }
  1025. sgtl5000->supplies[VDDD].supply = LDO_CONSUMER_NAME;
  1026. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1027. sgtl5000->supplies);
  1028. if (ret) {
  1029. ldo_regulator_remove(codec);
  1030. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1031. return ret;
  1032. }
  1033. dev_info(codec->dev, "Using internal LDO instead of VDDD\n");
  1034. return 0;
  1035. }
  1036. static int sgtl5000_enable_regulators(struct snd_soc_codec *codec)
  1037. {
  1038. u16 reg;
  1039. int ret;
  1040. int rev;
  1041. int i;
  1042. int external_vddd = 0;
  1043. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1044. for (i = 0; i < ARRAY_SIZE(sgtl5000->supplies); i++)
  1045. sgtl5000->supplies[i].supply = supply_names[i];
  1046. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(sgtl5000->supplies),
  1047. sgtl5000->supplies);
  1048. if (!ret)
  1049. external_vddd = 1;
  1050. else {
  1051. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1052. if (ret)
  1053. return ret;
  1054. }
  1055. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1056. sgtl5000->supplies);
  1057. if (ret)
  1058. goto err_regulator_free;
  1059. /* wait for all power rails bring up */
  1060. udelay(10);
  1061. /* read chip information */
  1062. reg = snd_soc_read(codec, SGTL5000_CHIP_ID);
  1063. if (((reg & SGTL5000_PARTID_MASK) >> SGTL5000_PARTID_SHIFT) !=
  1064. SGTL5000_PARTID_PART_ID) {
  1065. dev_err(codec->dev,
  1066. "Device with ID register %x is not a sgtl5000\n", reg);
  1067. ret = -ENODEV;
  1068. goto err_regulator_disable;
  1069. }
  1070. rev = (reg & SGTL5000_REVID_MASK) >> SGTL5000_REVID_SHIFT;
  1071. dev_info(codec->dev, "sgtl5000 revision 0x%x\n", rev);
  1072. /*
  1073. * workaround for revision 0x11 and later,
  1074. * roll back to use internal LDO
  1075. */
  1076. if (external_vddd && rev >= 0x11) {
  1077. /* disable all regulator first */
  1078. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1079. sgtl5000->supplies);
  1080. /* free VDDD regulator */
  1081. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1082. sgtl5000->supplies);
  1083. ret = sgtl5000_replace_vddd_with_ldo(codec);
  1084. if (ret)
  1085. return ret;
  1086. ret = regulator_bulk_enable(ARRAY_SIZE(sgtl5000->supplies),
  1087. sgtl5000->supplies);
  1088. if (ret)
  1089. goto err_regulator_free;
  1090. /* wait for all power rails bring up */
  1091. udelay(10);
  1092. }
  1093. return 0;
  1094. err_regulator_disable:
  1095. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1096. sgtl5000->supplies);
  1097. err_regulator_free:
  1098. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1099. sgtl5000->supplies);
  1100. if (external_vddd)
  1101. ldo_regulator_remove(codec);
  1102. return ret;
  1103. }
  1104. static int sgtl5000_probe(struct snd_soc_codec *codec)
  1105. {
  1106. int ret;
  1107. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1108. /* setup i2c data ops */
  1109. ret = snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_I2C);
  1110. if (ret < 0) {
  1111. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1112. return ret;
  1113. }
  1114. ret = sgtl5000_enable_regulators(codec);
  1115. if (ret)
  1116. return ret;
  1117. /* power up sgtl5000 */
  1118. ret = sgtl5000_set_power_regs(codec);
  1119. if (ret)
  1120. goto err;
  1121. /* enable small pop, introduce 400ms delay in turning off */
  1122. snd_soc_update_bits(codec, SGTL5000_CHIP_REF_CTRL,
  1123. SGTL5000_SMALL_POP,
  1124. SGTL5000_SMALL_POP);
  1125. /* disable short cut detector */
  1126. snd_soc_write(codec, SGTL5000_CHIP_SHORT_CTRL, 0);
  1127. /*
  1128. * set i2s as default input of sound switch
  1129. * TODO: add sound switch to control and dapm widge.
  1130. */
  1131. snd_soc_write(codec, SGTL5000_CHIP_SSS_CTRL,
  1132. SGTL5000_DAC_SEL_I2S_IN << SGTL5000_DAC_SEL_SHIFT);
  1133. snd_soc_write(codec, SGTL5000_CHIP_DIG_POWER,
  1134. SGTL5000_ADC_EN | SGTL5000_DAC_EN);
  1135. /* enable dac volume ramp by default */
  1136. snd_soc_write(codec, SGTL5000_CHIP_ADCDAC_CTRL,
  1137. SGTL5000_DAC_VOL_RAMP_EN |
  1138. SGTL5000_DAC_MUTE_RIGHT |
  1139. SGTL5000_DAC_MUTE_LEFT);
  1140. snd_soc_write(codec, SGTL5000_CHIP_PAD_STRENGTH, 0x015f);
  1141. snd_soc_write(codec, SGTL5000_CHIP_ANA_CTRL,
  1142. SGTL5000_HP_ZCD_EN |
  1143. SGTL5000_ADC_ZCD_EN);
  1144. snd_soc_write(codec, SGTL5000_CHIP_MIC_CTRL, 0);
  1145. /*
  1146. * disable DAP
  1147. * TODO:
  1148. * Enable DAP in kcontrol and dapm.
  1149. */
  1150. snd_soc_write(codec, SGTL5000_DAP_CTRL, 0);
  1151. /* leading to standby state */
  1152. ret = sgtl5000_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1153. if (ret)
  1154. goto err;
  1155. snd_soc_dapm_new_widgets(&codec->dapm);
  1156. return 0;
  1157. err:
  1158. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1159. sgtl5000->supplies);
  1160. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1161. sgtl5000->supplies);
  1162. ldo_regulator_remove(codec);
  1163. return ret;
  1164. }
  1165. static int sgtl5000_remove(struct snd_soc_codec *codec)
  1166. {
  1167. struct sgtl5000_priv *sgtl5000 = snd_soc_codec_get_drvdata(codec);
  1168. sgtl5000_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1169. regulator_bulk_disable(ARRAY_SIZE(sgtl5000->supplies),
  1170. sgtl5000->supplies);
  1171. regulator_bulk_free(ARRAY_SIZE(sgtl5000->supplies),
  1172. sgtl5000->supplies);
  1173. ldo_regulator_remove(codec);
  1174. return 0;
  1175. }
  1176. static struct snd_soc_codec_driver sgtl5000_driver = {
  1177. .probe = sgtl5000_probe,
  1178. .remove = sgtl5000_remove,
  1179. .suspend = sgtl5000_suspend,
  1180. .resume = sgtl5000_resume,
  1181. .set_bias_level = sgtl5000_set_bias_level,
  1182. .reg_cache_size = ARRAY_SIZE(sgtl5000_regs),
  1183. .reg_word_size = sizeof(u16),
  1184. .reg_cache_step = 2,
  1185. .reg_cache_default = sgtl5000_regs,
  1186. .volatile_register = sgtl5000_volatile_register,
  1187. .controls = sgtl5000_snd_controls,
  1188. .num_controls = ARRAY_SIZE(sgtl5000_snd_controls),
  1189. .dapm_widgets = sgtl5000_dapm_widgets,
  1190. .num_dapm_widgets = ARRAY_SIZE(sgtl5000_dapm_widgets),
  1191. .dapm_routes = sgtl5000_dapm_routes,
  1192. .num_dapm_routes = ARRAY_SIZE(sgtl5000_dapm_routes),
  1193. };
  1194. static __devinit int sgtl5000_i2c_probe(struct i2c_client *client,
  1195. const struct i2c_device_id *id)
  1196. {
  1197. struct sgtl5000_priv *sgtl5000;
  1198. int ret;
  1199. sgtl5000 = devm_kzalloc(&client->dev, sizeof(struct sgtl5000_priv),
  1200. GFP_KERNEL);
  1201. if (!sgtl5000)
  1202. return -ENOMEM;
  1203. i2c_set_clientdata(client, sgtl5000);
  1204. ret = snd_soc_register_codec(&client->dev,
  1205. &sgtl5000_driver, &sgtl5000_dai, 1);
  1206. return ret;
  1207. }
  1208. static __devexit int sgtl5000_i2c_remove(struct i2c_client *client)
  1209. {
  1210. snd_soc_unregister_codec(&client->dev);
  1211. return 0;
  1212. }
  1213. static const struct i2c_device_id sgtl5000_id[] = {
  1214. {"sgtl5000", 0},
  1215. {},
  1216. };
  1217. MODULE_DEVICE_TABLE(i2c, sgtl5000_id);
  1218. static const struct of_device_id sgtl5000_dt_ids[] = {
  1219. { .compatible = "fsl,sgtl5000", },
  1220. { /* sentinel */ }
  1221. };
  1222. MODULE_DEVICE_TABLE(of, sgtl5000_dt_ids);
  1223. static struct i2c_driver sgtl5000_i2c_driver = {
  1224. .driver = {
  1225. .name = "sgtl5000",
  1226. .owner = THIS_MODULE,
  1227. .of_match_table = sgtl5000_dt_ids,
  1228. },
  1229. .probe = sgtl5000_i2c_probe,
  1230. .remove = __devexit_p(sgtl5000_i2c_remove),
  1231. .id_table = sgtl5000_id,
  1232. };
  1233. module_i2c_driver(sgtl5000_i2c_driver);
  1234. MODULE_DESCRIPTION("Freescale SGTL5000 ALSA SoC Codec Driver");
  1235. MODULE_AUTHOR("Zeng Zhaoming <zengzm.kernel@gmail.com>");
  1236. MODULE_LICENSE("GPL");