au1xxx-ide.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
  4. *
  5. * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
  6. *
  7. * This program is free software; you can redistribute it and/or modify it under
  8. * the terms of the GNU General Public License as published by the Free Software
  9. * Foundation; either version 2 of the License, or (at your option) any later
  10. * version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
  13. * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
  14. * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
  15. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  16. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  17. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  18. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  19. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  20. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  21. * POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along with
  24. * this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
  28. * Interface and Linux Device Driver" Application Note.
  29. */
  30. #include <linux/types.h>
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/delay.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/init.h>
  36. #include <linux/ide.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/mach-au1x00/au1xxx.h>
  39. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  40. #include <asm/mach-au1x00/au1xxx_ide.h>
  41. #define DRV_NAME "au1200-ide"
  42. #define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
  43. /* enable the burstmode in the dbdma */
  44. #define IDE_AU1XXX_BURSTMODE 1
  45. static _auide_hwif auide_hwif;
  46. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  47. void auide_insw(unsigned long port, void *addr, u32 count)
  48. {
  49. _auide_hwif *ahwif = &auide_hwif;
  50. chan_tab_t *ctp;
  51. au1x_ddma_desc_t *dp;
  52. if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
  53. DDMA_FLAGS_NOIE)) {
  54. printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
  55. return;
  56. }
  57. ctp = *((chan_tab_t **)ahwif->rx_chan);
  58. dp = ctp->cur_ptr;
  59. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  60. ;
  61. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  62. }
  63. void auide_outsw(unsigned long port, void *addr, u32 count)
  64. {
  65. _auide_hwif *ahwif = &auide_hwif;
  66. chan_tab_t *ctp;
  67. au1x_ddma_desc_t *dp;
  68. if(!put_source_flags(ahwif->tx_chan, (void*)addr,
  69. count << 1, DDMA_FLAGS_NOIE)) {
  70. printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
  71. return;
  72. }
  73. ctp = *((chan_tab_t **)ahwif->tx_chan);
  74. dp = ctp->cur_ptr;
  75. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  76. ;
  77. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  78. }
  79. static void au1xxx_input_data(ide_drive_t *drive, struct request *rq,
  80. void *buf, unsigned int len)
  81. {
  82. auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
  83. }
  84. static void au1xxx_output_data(ide_drive_t *drive, struct request *rq,
  85. void *buf, unsigned int len)
  86. {
  87. auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
  88. }
  89. #endif
  90. static void au1xxx_set_pio_mode(ide_drive_t *drive, const u8 pio)
  91. {
  92. int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
  93. /* set pio mode! */
  94. switch(pio) {
  95. case 0:
  96. mem_sttime = SBC_IDE_TIMING(PIO0);
  97. /* set configuration for RCS2# */
  98. mem_stcfg |= TS_MASK;
  99. mem_stcfg &= ~TCSOE_MASK;
  100. mem_stcfg &= ~TOECS_MASK;
  101. mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
  102. break;
  103. case 1:
  104. mem_sttime = SBC_IDE_TIMING(PIO1);
  105. /* set configuration for RCS2# */
  106. mem_stcfg |= TS_MASK;
  107. mem_stcfg &= ~TCSOE_MASK;
  108. mem_stcfg &= ~TOECS_MASK;
  109. mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
  110. break;
  111. case 2:
  112. mem_sttime = SBC_IDE_TIMING(PIO2);
  113. /* set configuration for RCS2# */
  114. mem_stcfg &= ~TS_MASK;
  115. mem_stcfg &= ~TCSOE_MASK;
  116. mem_stcfg &= ~TOECS_MASK;
  117. mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
  118. break;
  119. case 3:
  120. mem_sttime = SBC_IDE_TIMING(PIO3);
  121. /* set configuration for RCS2# */
  122. mem_stcfg &= ~TS_MASK;
  123. mem_stcfg &= ~TCSOE_MASK;
  124. mem_stcfg &= ~TOECS_MASK;
  125. mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
  126. break;
  127. case 4:
  128. mem_sttime = SBC_IDE_TIMING(PIO4);
  129. /* set configuration for RCS2# */
  130. mem_stcfg &= ~TS_MASK;
  131. mem_stcfg &= ~TCSOE_MASK;
  132. mem_stcfg &= ~TOECS_MASK;
  133. mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
  134. break;
  135. }
  136. au_writel(mem_sttime,MEM_STTIME2);
  137. au_writel(mem_stcfg,MEM_STCFG2);
  138. }
  139. static void auide_set_dma_mode(ide_drive_t *drive, const u8 speed)
  140. {
  141. int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
  142. switch(speed) {
  143. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  144. case XFER_MW_DMA_2:
  145. mem_sttime = SBC_IDE_TIMING(MDMA2);
  146. /* set configuration for RCS2# */
  147. mem_stcfg &= ~TS_MASK;
  148. mem_stcfg &= ~TCSOE_MASK;
  149. mem_stcfg &= ~TOECS_MASK;
  150. mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
  151. break;
  152. case XFER_MW_DMA_1:
  153. mem_sttime = SBC_IDE_TIMING(MDMA1);
  154. /* set configuration for RCS2# */
  155. mem_stcfg &= ~TS_MASK;
  156. mem_stcfg &= ~TCSOE_MASK;
  157. mem_stcfg &= ~TOECS_MASK;
  158. mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
  159. break;
  160. case XFER_MW_DMA_0:
  161. mem_sttime = SBC_IDE_TIMING(MDMA0);
  162. /* set configuration for RCS2# */
  163. mem_stcfg |= TS_MASK;
  164. mem_stcfg &= ~TCSOE_MASK;
  165. mem_stcfg &= ~TOECS_MASK;
  166. mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
  167. break;
  168. #endif
  169. }
  170. au_writel(mem_sttime,MEM_STTIME2);
  171. au_writel(mem_stcfg,MEM_STCFG2);
  172. }
  173. /*
  174. * Multi-Word DMA + DbDMA functions
  175. */
  176. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  177. static int auide_build_dmatable(ide_drive_t *drive)
  178. {
  179. ide_hwif_t *hwif = drive->hwif;
  180. struct request *rq = hwif->rq;
  181. _auide_hwif *ahwif = &auide_hwif;
  182. struct scatterlist *sg;
  183. int i = hwif->sg_nents, iswrite, count = 0;
  184. iswrite = (rq_data_dir(rq) == WRITE);
  185. /* Save for interrupt context */
  186. ahwif->drive = drive;
  187. /* fill the descriptors */
  188. sg = hwif->sg_table;
  189. while (i && sg_dma_len(sg)) {
  190. u32 cur_addr;
  191. u32 cur_len;
  192. cur_addr = sg_dma_address(sg);
  193. cur_len = sg_dma_len(sg);
  194. while (cur_len) {
  195. u32 flags = DDMA_FLAGS_NOIE;
  196. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  197. if (++count >= PRD_ENTRIES) {
  198. printk(KERN_WARNING "%s: DMA table too small\n",
  199. drive->name);
  200. goto use_pio_instead;
  201. }
  202. /* Lets enable intr for the last descriptor only */
  203. if (1==i)
  204. flags = DDMA_FLAGS_IE;
  205. else
  206. flags = DDMA_FLAGS_NOIE;
  207. if (iswrite) {
  208. if(!put_source_flags(ahwif->tx_chan,
  209. (void*) sg_virt(sg),
  210. tc, flags)) {
  211. printk(KERN_ERR "%s failed %d\n",
  212. __func__, __LINE__);
  213. }
  214. } else
  215. {
  216. if(!put_dest_flags(ahwif->rx_chan,
  217. (void*) sg_virt(sg),
  218. tc, flags)) {
  219. printk(KERN_ERR "%s failed %d\n",
  220. __func__, __LINE__);
  221. }
  222. }
  223. cur_addr += tc;
  224. cur_len -= tc;
  225. }
  226. sg = sg_next(sg);
  227. i--;
  228. }
  229. if (count)
  230. return 1;
  231. use_pio_instead:
  232. ide_destroy_dmatable(drive);
  233. return 0; /* revert to PIO for this request */
  234. }
  235. static int auide_dma_end(ide_drive_t *drive)
  236. {
  237. ide_destroy_dmatable(drive);
  238. return 0;
  239. }
  240. static void auide_dma_start(ide_drive_t *drive )
  241. {
  242. }
  243. static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  244. {
  245. /* issue cmd to drive */
  246. ide_execute_command(drive, command, &ide_dma_intr,
  247. (2*WAIT_CMD), NULL);
  248. }
  249. static int auide_dma_setup(ide_drive_t *drive)
  250. {
  251. struct request *rq = drive->hwif->rq;
  252. if (!auide_build_dmatable(drive)) {
  253. ide_map_sg(drive, rq);
  254. return 1;
  255. }
  256. drive->waiting_for_dma = 1;
  257. return 0;
  258. }
  259. static int auide_dma_test_irq(ide_drive_t *drive)
  260. {
  261. /* If dbdma didn't execute the STOP command yet, the
  262. * active bit is still set
  263. */
  264. drive->waiting_for_dma++;
  265. if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
  266. printk(KERN_WARNING "%s: timeout waiting for ddma to \
  267. complete\n", drive->name);
  268. return 1;
  269. }
  270. udelay(10);
  271. return 0;
  272. }
  273. static void auide_dma_host_set(ide_drive_t *drive, int on)
  274. {
  275. }
  276. static void auide_ddma_tx_callback(int irq, void *param)
  277. {
  278. _auide_hwif *ahwif = (_auide_hwif*)param;
  279. ahwif->drive->waiting_for_dma = 0;
  280. }
  281. static void auide_ddma_rx_callback(int irq, void *param)
  282. {
  283. _auide_hwif *ahwif = (_auide_hwif*)param;
  284. ahwif->drive->waiting_for_dma = 0;
  285. }
  286. #endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
  287. static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
  288. {
  289. dev->dev_id = dev_id;
  290. dev->dev_physaddr = (u32)IDE_PHYS_ADDR;
  291. dev->dev_intlevel = 0;
  292. dev->dev_intpolarity = 0;
  293. dev->dev_tsize = tsize;
  294. dev->dev_devwidth = devwidth;
  295. dev->dev_flags = flags;
  296. }
  297. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  298. static const struct ide_dma_ops au1xxx_dma_ops = {
  299. .dma_host_set = auide_dma_host_set,
  300. .dma_setup = auide_dma_setup,
  301. .dma_exec_cmd = auide_dma_exec_cmd,
  302. .dma_start = auide_dma_start,
  303. .dma_end = auide_dma_end,
  304. .dma_test_irq = auide_dma_test_irq,
  305. .dma_lost_irq = ide_dma_lost_irq,
  306. .dma_timeout = ide_dma_timeout,
  307. };
  308. static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  309. {
  310. _auide_hwif *auide = &auide_hwif;
  311. dbdev_tab_t source_dev_tab, target_dev_tab;
  312. u32 dev_id, tsize, devwidth, flags;
  313. dev_id = IDE_DDMA_REQ;
  314. tsize = 8; /* 1 */
  315. devwidth = 32; /* 16 */
  316. #ifdef IDE_AU1XXX_BURSTMODE
  317. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  318. #else
  319. flags = DEV_FLAGS_SYNC;
  320. #endif
  321. /* setup dev_tab for tx channel */
  322. auide_init_dbdma_dev( &source_dev_tab,
  323. dev_id,
  324. tsize, devwidth, DEV_FLAGS_OUT | flags);
  325. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  326. auide_init_dbdma_dev( &source_dev_tab,
  327. dev_id,
  328. tsize, devwidth, DEV_FLAGS_IN | flags);
  329. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  330. /* We also need to add a target device for the DMA */
  331. auide_init_dbdma_dev( &target_dev_tab,
  332. (u32)DSCR_CMD0_ALWAYS,
  333. tsize, devwidth, DEV_FLAGS_ANYUSE);
  334. auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
  335. /* Get a channel for TX */
  336. auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
  337. auide->tx_dev_id,
  338. auide_ddma_tx_callback,
  339. (void*)auide);
  340. /* Get a channel for RX */
  341. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  342. auide->target_dev_id,
  343. auide_ddma_rx_callback,
  344. (void*)auide);
  345. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  346. NUM_DESCRIPTORS);
  347. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  348. NUM_DESCRIPTORS);
  349. /* FIXME: check return value */
  350. (void)ide_allocate_dma_engine(hwif);
  351. au1xxx_dbdma_start( auide->tx_chan );
  352. au1xxx_dbdma_start( auide->rx_chan );
  353. return 0;
  354. }
  355. #else
  356. static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  357. {
  358. _auide_hwif *auide = &auide_hwif;
  359. dbdev_tab_t source_dev_tab;
  360. int flags;
  361. #ifdef IDE_AU1XXX_BURSTMODE
  362. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  363. #else
  364. flags = DEV_FLAGS_SYNC;
  365. #endif
  366. /* setup dev_tab for tx channel */
  367. auide_init_dbdma_dev( &source_dev_tab,
  368. (u32)DSCR_CMD0_ALWAYS,
  369. 8, 32, DEV_FLAGS_OUT | flags);
  370. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  371. auide_init_dbdma_dev( &source_dev_tab,
  372. (u32)DSCR_CMD0_ALWAYS,
  373. 8, 32, DEV_FLAGS_IN | flags);
  374. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  375. /* Get a channel for TX */
  376. auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
  377. auide->tx_dev_id,
  378. NULL,
  379. (void*)auide);
  380. /* Get a channel for RX */
  381. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  382. DSCR_CMD0_ALWAYS,
  383. NULL,
  384. (void*)auide);
  385. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  386. NUM_DESCRIPTORS);
  387. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  388. NUM_DESCRIPTORS);
  389. au1xxx_dbdma_start( auide->tx_chan );
  390. au1xxx_dbdma_start( auide->rx_chan );
  391. return 0;
  392. }
  393. #endif
  394. static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif)
  395. {
  396. int i;
  397. unsigned long *ata_regs = hw->io_ports_array;
  398. /* FIXME? */
  399. for (i = 0; i < 8; i++)
  400. *ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
  401. /* set the Alternative Status register */
  402. *ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
  403. }
  404. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  405. static const struct ide_tp_ops au1xxx_tp_ops = {
  406. .exec_command = ide_exec_command,
  407. .read_status = ide_read_status,
  408. .read_altstatus = ide_read_altstatus,
  409. .set_irq = ide_set_irq,
  410. .tf_load = ide_tf_load,
  411. .tf_read = ide_tf_read,
  412. .input_data = au1xxx_input_data,
  413. .output_data = au1xxx_output_data,
  414. };
  415. #endif
  416. static const struct ide_port_ops au1xxx_port_ops = {
  417. .set_pio_mode = au1xxx_set_pio_mode,
  418. .set_dma_mode = auide_set_dma_mode,
  419. };
  420. static const struct ide_port_info au1xxx_port_info = {
  421. .init_dma = auide_ddma_init,
  422. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  423. .tp_ops = &au1xxx_tp_ops,
  424. #endif
  425. .port_ops = &au1xxx_port_ops,
  426. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  427. .dma_ops = &au1xxx_dma_ops,
  428. #endif
  429. .host_flags = IDE_HFLAG_POST_SET_MODE |
  430. IDE_HFLAG_NO_IO_32BIT |
  431. IDE_HFLAG_UNMASK_IRQS,
  432. .pio_mask = ATA_PIO4,
  433. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  434. .mwdma_mask = ATA_MWDMA2,
  435. #endif
  436. };
  437. static int au_ide_probe(struct platform_device *dev)
  438. {
  439. _auide_hwif *ahwif = &auide_hwif;
  440. struct resource *res;
  441. struct ide_host *host;
  442. int ret = 0;
  443. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  444. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
  445. char *mode = "MWDMA2";
  446. #elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  447. char *mode = "PIO+DDMA(offload)";
  448. #endif
  449. memset(&auide_hwif, 0, sizeof(_auide_hwif));
  450. ahwif->irq = platform_get_irq(dev, 0);
  451. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  452. if (res == NULL) {
  453. pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
  454. ret = -ENODEV;
  455. goto out;
  456. }
  457. if (ahwif->irq < 0) {
  458. pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
  459. ret = -ENODEV;
  460. goto out;
  461. }
  462. if (!request_mem_region(res->start, res->end - res->start + 1,
  463. dev->name)) {
  464. pr_debug("%s: request_mem_region failed\n", DRV_NAME);
  465. ret = -EBUSY;
  466. goto out;
  467. }
  468. ahwif->regbase = (u32)ioremap(res->start, res->end - res->start + 1);
  469. if (ahwif->regbase == 0) {
  470. ret = -ENOMEM;
  471. goto out;
  472. }
  473. memset(&hw, 0, sizeof(hw));
  474. auide_setup_ports(&hw, ahwif);
  475. hw.irq = ahwif->irq;
  476. hw.dev = &dev->dev;
  477. hw.chipset = ide_au1xxx;
  478. ret = ide_host_add(&au1xxx_port_info, hws, &host);
  479. if (ret)
  480. goto out;
  481. auide_hwif.hwif = host->ports[0];
  482. platform_set_drvdata(dev, host);
  483. printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
  484. out:
  485. return ret;
  486. }
  487. static int au_ide_remove(struct platform_device *dev)
  488. {
  489. struct resource *res;
  490. struct ide_host *host = platform_get_drvdata(dev);
  491. _auide_hwif *ahwif = &auide_hwif;
  492. ide_host_remove(host);
  493. iounmap((void *)ahwif->regbase);
  494. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  495. release_mem_region(res->start, res->end - res->start + 1);
  496. return 0;
  497. }
  498. static struct platform_driver au1200_ide_driver = {
  499. .driver = {
  500. .name = "au1200-ide",
  501. .owner = THIS_MODULE,
  502. },
  503. .probe = au_ide_probe,
  504. .remove = au_ide_remove,
  505. };
  506. static int __init au_ide_init(void)
  507. {
  508. return platform_driver_register(&au1200_ide_driver);
  509. }
  510. static void __exit au_ide_exit(void)
  511. {
  512. platform_driver_unregister(&au1200_ide_driver);
  513. }
  514. MODULE_LICENSE("GPL");
  515. MODULE_DESCRIPTION("AU1200 IDE driver");
  516. module_init(au_ide_init);
  517. module_exit(au_ide_exit);