io_apic_32.c 69 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828
  1. /*
  2. * Intel IO-APIC support for multi-Pentium hosts.
  3. *
  4. * Copyright (C) 1997, 1998, 1999, 2000 Ingo Molnar, Hajnalka Szabo
  5. *
  6. * Many thanks to Stig Venaas for trying out countless experimental
  7. * patches and reporting/debugging problems patiently!
  8. *
  9. * (c) 1999, Multiple IO-APIC support, developed by
  10. * Ken-ichi Yaku <yaku@css1.kbnes.nec.co.jp> and
  11. * Hidemi Kishimoto <kisimoto@css1.kbnes.nec.co.jp>,
  12. * further tested and cleaned up by Zach Brown <zab@redhat.com>
  13. * and Ingo Molnar <mingo@redhat.com>
  14. *
  15. * Fixes
  16. * Maciej W. Rozycki : Bits for genuine 82489DX APICs;
  17. * thanks to Eric Gilmore
  18. * and Rolf G. Tews
  19. * for testing these extensively
  20. * Paul Diefenbaugh : Added full ACPI support
  21. */
  22. #include <linux/mm.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/init.h>
  25. #include <linux/delay.h>
  26. #include <linux/sched.h>
  27. #include <linux/mc146818rtc.h>
  28. #include <linux/compiler.h>
  29. #include <linux/acpi.h>
  30. #include <linux/module.h>
  31. #include <linux/sysdev.h>
  32. #include <linux/pci.h>
  33. #include <linux/msi.h>
  34. #include <linux/htirq.h>
  35. #include <linux/freezer.h>
  36. #include <linux/kthread.h>
  37. #include <linux/jiffies.h> /* time_after() */
  38. #include <asm/io.h>
  39. #include <asm/smp.h>
  40. #include <asm/desc.h>
  41. #include <asm/timer.h>
  42. #include <asm/i8259.h>
  43. #include <asm/nmi.h>
  44. #include <asm/msidef.h>
  45. #include <asm/hypertransport.h>
  46. #include <mach_apic.h>
  47. #include <mach_apicdef.h>
  48. int (*ioapic_renumber_irq)(int ioapic, int irq);
  49. atomic_t irq_mis_count;
  50. /* Where if anywhere is the i8259 connect in external int mode */
  51. static struct { int pin, apic; } ioapic_i8259 = { -1, -1 };
  52. static DEFINE_SPINLOCK(ioapic_lock);
  53. static DEFINE_SPINLOCK(vector_lock);
  54. /*
  55. * Is the SiS APIC rmw bug present ?
  56. * -1 = don't know, 0 = no, 1 = yes
  57. */
  58. int sis_apic_bug = -1;
  59. /*
  60. * # of IRQ routing registers
  61. */
  62. int nr_ioapic_registers[MAX_IO_APICS];
  63. /* I/O APIC entries */
  64. struct mpc_config_ioapic mp_ioapics[MAX_IO_APICS];
  65. int nr_ioapics;
  66. /* MP IRQ source entries */
  67. struct mpc_config_intsrc mp_irqs[MAX_IRQ_SOURCES];
  68. /* # of MP IRQ source entries */
  69. int mp_irq_entries;
  70. static int disable_timer_pin_1 __initdata;
  71. /*
  72. * Rough estimation of how many shared IRQs there are, can
  73. * be changed anytime.
  74. */
  75. #define MAX_PLUS_SHARED_IRQS NR_IRQS
  76. #define PIN_MAP_SIZE (MAX_PLUS_SHARED_IRQS + NR_IRQS)
  77. /*
  78. * This is performance-critical, we want to do it O(1)
  79. *
  80. * the indexing order of this array favors 1:1 mappings
  81. * between pins and IRQs.
  82. */
  83. static struct irq_pin_list {
  84. int apic, pin, next;
  85. } irq_2_pin[PIN_MAP_SIZE];
  86. struct io_apic {
  87. unsigned int index;
  88. unsigned int unused[3];
  89. unsigned int data;
  90. };
  91. static __attribute_const__ struct io_apic __iomem *io_apic_base(int idx)
  92. {
  93. return (void __iomem *) __fix_to_virt(FIX_IO_APIC_BASE_0 + idx)
  94. + (mp_ioapics[idx].mpc_apicaddr & ~PAGE_MASK);
  95. }
  96. static inline unsigned int io_apic_read(unsigned int apic, unsigned int reg)
  97. {
  98. struct io_apic __iomem *io_apic = io_apic_base(apic);
  99. writel(reg, &io_apic->index);
  100. return readl(&io_apic->data);
  101. }
  102. static inline void io_apic_write(unsigned int apic, unsigned int reg, unsigned int value)
  103. {
  104. struct io_apic __iomem *io_apic = io_apic_base(apic);
  105. writel(reg, &io_apic->index);
  106. writel(value, &io_apic->data);
  107. }
  108. /*
  109. * Re-write a value: to be used for read-modify-write
  110. * cycles where the read already set up the index register.
  111. *
  112. * Older SiS APIC requires we rewrite the index register
  113. */
  114. static inline void io_apic_modify(unsigned int apic, unsigned int reg, unsigned int value)
  115. {
  116. volatile struct io_apic __iomem *io_apic = io_apic_base(apic);
  117. if (sis_apic_bug)
  118. writel(reg, &io_apic->index);
  119. writel(value, &io_apic->data);
  120. }
  121. union entry_union {
  122. struct { u32 w1, w2; };
  123. struct IO_APIC_route_entry entry;
  124. };
  125. static struct IO_APIC_route_entry ioapic_read_entry(int apic, int pin)
  126. {
  127. union entry_union eu;
  128. unsigned long flags;
  129. spin_lock_irqsave(&ioapic_lock, flags);
  130. eu.w1 = io_apic_read(apic, 0x10 + 2 * pin);
  131. eu.w2 = io_apic_read(apic, 0x11 + 2 * pin);
  132. spin_unlock_irqrestore(&ioapic_lock, flags);
  133. return eu.entry;
  134. }
  135. /*
  136. * When we write a new IO APIC routing entry, we need to write the high
  137. * word first! If the mask bit in the low word is clear, we will enable
  138. * the interrupt, and we need to make sure the entry is fully populated
  139. * before that happens.
  140. */
  141. static void
  142. __ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  143. {
  144. union entry_union eu;
  145. eu.entry = e;
  146. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  147. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  148. }
  149. static void ioapic_write_entry(int apic, int pin, struct IO_APIC_route_entry e)
  150. {
  151. unsigned long flags;
  152. spin_lock_irqsave(&ioapic_lock, flags);
  153. __ioapic_write_entry(apic, pin, e);
  154. spin_unlock_irqrestore(&ioapic_lock, flags);
  155. }
  156. /*
  157. * When we mask an IO APIC routing entry, we need to write the low
  158. * word first, in order to set the mask bit before we change the
  159. * high bits!
  160. */
  161. static void ioapic_mask_entry(int apic, int pin)
  162. {
  163. unsigned long flags;
  164. union entry_union eu = { .entry.mask = 1 };
  165. spin_lock_irqsave(&ioapic_lock, flags);
  166. io_apic_write(apic, 0x10 + 2*pin, eu.w1);
  167. io_apic_write(apic, 0x11 + 2*pin, eu.w2);
  168. spin_unlock_irqrestore(&ioapic_lock, flags);
  169. }
  170. /*
  171. * The common case is 1:1 IRQ<->pin mappings. Sometimes there are
  172. * shared ISA-space IRQs, so we have to support them. We are super
  173. * fast in the common case, and fast for shared ISA-space IRQs.
  174. */
  175. static void add_pin_to_irq(unsigned int irq, int apic, int pin)
  176. {
  177. static int first_free_entry = NR_IRQS;
  178. struct irq_pin_list *entry = irq_2_pin + irq;
  179. while (entry->next)
  180. entry = irq_2_pin + entry->next;
  181. if (entry->pin != -1) {
  182. entry->next = first_free_entry;
  183. entry = irq_2_pin + entry->next;
  184. if (++first_free_entry >= PIN_MAP_SIZE)
  185. panic("io_apic.c: whoops");
  186. }
  187. entry->apic = apic;
  188. entry->pin = pin;
  189. }
  190. /*
  191. * Reroute an IRQ to a different pin.
  192. */
  193. static void __init replace_pin_at_irq(unsigned int irq,
  194. int oldapic, int oldpin,
  195. int newapic, int newpin)
  196. {
  197. struct irq_pin_list *entry = irq_2_pin + irq;
  198. while (1) {
  199. if (entry->apic == oldapic && entry->pin == oldpin) {
  200. entry->apic = newapic;
  201. entry->pin = newpin;
  202. }
  203. if (!entry->next)
  204. break;
  205. entry = irq_2_pin + entry->next;
  206. }
  207. }
  208. static void __modify_IO_APIC_irq (unsigned int irq, unsigned long enable, unsigned long disable)
  209. {
  210. struct irq_pin_list *entry = irq_2_pin + irq;
  211. unsigned int pin, reg;
  212. for (;;) {
  213. pin = entry->pin;
  214. if (pin == -1)
  215. break;
  216. reg = io_apic_read(entry->apic, 0x10 + pin*2);
  217. reg &= ~disable;
  218. reg |= enable;
  219. io_apic_modify(entry->apic, 0x10 + pin*2, reg);
  220. if (!entry->next)
  221. break;
  222. entry = irq_2_pin + entry->next;
  223. }
  224. }
  225. /* mask = 1 */
  226. static void __mask_IO_APIC_irq (unsigned int irq)
  227. {
  228. __modify_IO_APIC_irq(irq, 0x00010000, 0);
  229. }
  230. /* mask = 0 */
  231. static void __unmask_IO_APIC_irq (unsigned int irq)
  232. {
  233. __modify_IO_APIC_irq(irq, 0, 0x00010000);
  234. }
  235. /* mask = 1, trigger = 0 */
  236. static void __mask_and_edge_IO_APIC_irq (unsigned int irq)
  237. {
  238. __modify_IO_APIC_irq(irq, 0x00010000, 0x00008000);
  239. }
  240. /* mask = 0, trigger = 1 */
  241. static void __unmask_and_level_IO_APIC_irq (unsigned int irq)
  242. {
  243. __modify_IO_APIC_irq(irq, 0x00008000, 0x00010000);
  244. }
  245. static void mask_IO_APIC_irq (unsigned int irq)
  246. {
  247. unsigned long flags;
  248. spin_lock_irqsave(&ioapic_lock, flags);
  249. __mask_IO_APIC_irq(irq);
  250. spin_unlock_irqrestore(&ioapic_lock, flags);
  251. }
  252. static void unmask_IO_APIC_irq (unsigned int irq)
  253. {
  254. unsigned long flags;
  255. spin_lock_irqsave(&ioapic_lock, flags);
  256. __unmask_IO_APIC_irq(irq);
  257. spin_unlock_irqrestore(&ioapic_lock, flags);
  258. }
  259. static void clear_IO_APIC_pin(unsigned int apic, unsigned int pin)
  260. {
  261. struct IO_APIC_route_entry entry;
  262. /* Check delivery_mode to be sure we're not clearing an SMI pin */
  263. entry = ioapic_read_entry(apic, pin);
  264. if (entry.delivery_mode == dest_SMI)
  265. return;
  266. /*
  267. * Disable it in the IO-APIC irq-routing table:
  268. */
  269. ioapic_mask_entry(apic, pin);
  270. }
  271. static void clear_IO_APIC (void)
  272. {
  273. int apic, pin;
  274. for (apic = 0; apic < nr_ioapics; apic++)
  275. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++)
  276. clear_IO_APIC_pin(apic, pin);
  277. }
  278. #ifdef CONFIG_SMP
  279. static void set_ioapic_affinity_irq(unsigned int irq, cpumask_t cpumask)
  280. {
  281. unsigned long flags;
  282. int pin;
  283. struct irq_pin_list *entry = irq_2_pin + irq;
  284. unsigned int apicid_value;
  285. cpumask_t tmp;
  286. cpus_and(tmp, cpumask, cpu_online_map);
  287. if (cpus_empty(tmp))
  288. tmp = TARGET_CPUS;
  289. cpus_and(cpumask, tmp, CPU_MASK_ALL);
  290. apicid_value = cpu_mask_to_apicid(cpumask);
  291. /* Prepare to do the io_apic_write */
  292. apicid_value = apicid_value << 24;
  293. spin_lock_irqsave(&ioapic_lock, flags);
  294. for (;;) {
  295. pin = entry->pin;
  296. if (pin == -1)
  297. break;
  298. io_apic_write(entry->apic, 0x10 + 1 + pin*2, apicid_value);
  299. if (!entry->next)
  300. break;
  301. entry = irq_2_pin + entry->next;
  302. }
  303. irq_desc[irq].affinity = cpumask;
  304. spin_unlock_irqrestore(&ioapic_lock, flags);
  305. }
  306. #if defined(CONFIG_IRQBALANCE)
  307. # include <asm/processor.h> /* kernel_thread() */
  308. # include <linux/kernel_stat.h> /* kstat */
  309. # include <linux/slab.h> /* kmalloc() */
  310. # include <linux/timer.h>
  311. #define IRQBALANCE_CHECK_ARCH -999
  312. #define MAX_BALANCED_IRQ_INTERVAL (5*HZ)
  313. #define MIN_BALANCED_IRQ_INTERVAL (HZ/2)
  314. #define BALANCED_IRQ_MORE_DELTA (HZ/10)
  315. #define BALANCED_IRQ_LESS_DELTA (HZ)
  316. static int irqbalance_disabled __read_mostly = IRQBALANCE_CHECK_ARCH;
  317. static int physical_balance __read_mostly;
  318. static long balanced_irq_interval __read_mostly = MAX_BALANCED_IRQ_INTERVAL;
  319. static struct irq_cpu_info {
  320. unsigned long * last_irq;
  321. unsigned long * irq_delta;
  322. unsigned long irq;
  323. } irq_cpu_data[NR_CPUS];
  324. #define CPU_IRQ(cpu) (irq_cpu_data[cpu].irq)
  325. #define LAST_CPU_IRQ(cpu,irq) (irq_cpu_data[cpu].last_irq[irq])
  326. #define IRQ_DELTA(cpu,irq) (irq_cpu_data[cpu].irq_delta[irq])
  327. #define IDLE_ENOUGH(cpu,now) \
  328. (idle_cpu(cpu) && ((now) - per_cpu(irq_stat, (cpu)).idle_timestamp > 1))
  329. #define IRQ_ALLOWED(cpu, allowed_mask) cpu_isset(cpu, allowed_mask)
  330. #define CPU_TO_PACKAGEINDEX(i) (first_cpu(per_cpu(cpu_sibling_map, i)))
  331. static cpumask_t balance_irq_affinity[NR_IRQS] = {
  332. [0 ... NR_IRQS-1] = CPU_MASK_ALL
  333. };
  334. void set_balance_irq_affinity(unsigned int irq, cpumask_t mask)
  335. {
  336. balance_irq_affinity[irq] = mask;
  337. }
  338. static unsigned long move(int curr_cpu, cpumask_t allowed_mask,
  339. unsigned long now, int direction)
  340. {
  341. int search_idle = 1;
  342. int cpu = curr_cpu;
  343. goto inside;
  344. do {
  345. if (unlikely(cpu == curr_cpu))
  346. search_idle = 0;
  347. inside:
  348. if (direction == 1) {
  349. cpu++;
  350. if (cpu >= NR_CPUS)
  351. cpu = 0;
  352. } else {
  353. cpu--;
  354. if (cpu == -1)
  355. cpu = NR_CPUS-1;
  356. }
  357. } while (!cpu_online(cpu) || !IRQ_ALLOWED(cpu,allowed_mask) ||
  358. (search_idle && !IDLE_ENOUGH(cpu,now)));
  359. return cpu;
  360. }
  361. static inline void balance_irq(int cpu, int irq)
  362. {
  363. unsigned long now = jiffies;
  364. cpumask_t allowed_mask;
  365. unsigned int new_cpu;
  366. if (irqbalance_disabled)
  367. return;
  368. cpus_and(allowed_mask, cpu_online_map, balance_irq_affinity[irq]);
  369. new_cpu = move(cpu, allowed_mask, now, 1);
  370. if (cpu != new_cpu) {
  371. set_pending_irq(irq, cpumask_of_cpu(new_cpu));
  372. }
  373. }
  374. static inline void rotate_irqs_among_cpus(unsigned long useful_load_threshold)
  375. {
  376. int i, j;
  377. for_each_online_cpu(i) {
  378. for (j = 0; j < NR_IRQS; j++) {
  379. if (!irq_desc[j].action)
  380. continue;
  381. /* Is it a significant load ? */
  382. if (IRQ_DELTA(CPU_TO_PACKAGEINDEX(i),j) <
  383. useful_load_threshold)
  384. continue;
  385. balance_irq(i, j);
  386. }
  387. }
  388. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  389. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  390. return;
  391. }
  392. static void do_irq_balance(void)
  393. {
  394. int i, j;
  395. unsigned long max_cpu_irq = 0, min_cpu_irq = (~0);
  396. unsigned long move_this_load = 0;
  397. int max_loaded = 0, min_loaded = 0;
  398. int load;
  399. unsigned long useful_load_threshold = balanced_irq_interval + 10;
  400. int selected_irq;
  401. int tmp_loaded, first_attempt = 1;
  402. unsigned long tmp_cpu_irq;
  403. unsigned long imbalance = 0;
  404. cpumask_t allowed_mask, target_cpu_mask, tmp;
  405. for_each_possible_cpu(i) {
  406. int package_index;
  407. CPU_IRQ(i) = 0;
  408. if (!cpu_online(i))
  409. continue;
  410. package_index = CPU_TO_PACKAGEINDEX(i);
  411. for (j = 0; j < NR_IRQS; j++) {
  412. unsigned long value_now, delta;
  413. /* Is this an active IRQ or balancing disabled ? */
  414. if (!irq_desc[j].action || irq_balancing_disabled(j))
  415. continue;
  416. if ( package_index == i )
  417. IRQ_DELTA(package_index,j) = 0;
  418. /* Determine the total count per processor per IRQ */
  419. value_now = (unsigned long) kstat_cpu(i).irqs[j];
  420. /* Determine the activity per processor per IRQ */
  421. delta = value_now - LAST_CPU_IRQ(i,j);
  422. /* Update last_cpu_irq[][] for the next time */
  423. LAST_CPU_IRQ(i,j) = value_now;
  424. /* Ignore IRQs whose rate is less than the clock */
  425. if (delta < useful_load_threshold)
  426. continue;
  427. /* update the load for the processor or package total */
  428. IRQ_DELTA(package_index,j) += delta;
  429. /* Keep track of the higher numbered sibling as well */
  430. if (i != package_index)
  431. CPU_IRQ(i) += delta;
  432. /*
  433. * We have sibling A and sibling B in the package
  434. *
  435. * cpu_irq[A] = load for cpu A + load for cpu B
  436. * cpu_irq[B] = load for cpu B
  437. */
  438. CPU_IRQ(package_index) += delta;
  439. }
  440. }
  441. /* Find the least loaded processor package */
  442. for_each_online_cpu(i) {
  443. if (i != CPU_TO_PACKAGEINDEX(i))
  444. continue;
  445. if (min_cpu_irq > CPU_IRQ(i)) {
  446. min_cpu_irq = CPU_IRQ(i);
  447. min_loaded = i;
  448. }
  449. }
  450. max_cpu_irq = ULONG_MAX;
  451. tryanothercpu:
  452. /* Look for heaviest loaded processor.
  453. * We may come back to get the next heaviest loaded processor.
  454. * Skip processors with trivial loads.
  455. */
  456. tmp_cpu_irq = 0;
  457. tmp_loaded = -1;
  458. for_each_online_cpu(i) {
  459. if (i != CPU_TO_PACKAGEINDEX(i))
  460. continue;
  461. if (max_cpu_irq <= CPU_IRQ(i))
  462. continue;
  463. if (tmp_cpu_irq < CPU_IRQ(i)) {
  464. tmp_cpu_irq = CPU_IRQ(i);
  465. tmp_loaded = i;
  466. }
  467. }
  468. if (tmp_loaded == -1) {
  469. /* In the case of small number of heavy interrupt sources,
  470. * loading some of the cpus too much. We use Ingo's original
  471. * approach to rotate them around.
  472. */
  473. if (!first_attempt && imbalance >= useful_load_threshold) {
  474. rotate_irqs_among_cpus(useful_load_threshold);
  475. return;
  476. }
  477. goto not_worth_the_effort;
  478. }
  479. first_attempt = 0; /* heaviest search */
  480. max_cpu_irq = tmp_cpu_irq; /* load */
  481. max_loaded = tmp_loaded; /* processor */
  482. imbalance = (max_cpu_irq - min_cpu_irq) / 2;
  483. /* if imbalance is less than approx 10% of max load, then
  484. * observe diminishing returns action. - quit
  485. */
  486. if (imbalance < (max_cpu_irq >> 3))
  487. goto not_worth_the_effort;
  488. tryanotherirq:
  489. /* if we select an IRQ to move that can't go where we want, then
  490. * see if there is another one to try.
  491. */
  492. move_this_load = 0;
  493. selected_irq = -1;
  494. for (j = 0; j < NR_IRQS; j++) {
  495. /* Is this an active IRQ? */
  496. if (!irq_desc[j].action)
  497. continue;
  498. if (imbalance <= IRQ_DELTA(max_loaded,j))
  499. continue;
  500. /* Try to find the IRQ that is closest to the imbalance
  501. * without going over.
  502. */
  503. if (move_this_load < IRQ_DELTA(max_loaded,j)) {
  504. move_this_load = IRQ_DELTA(max_loaded,j);
  505. selected_irq = j;
  506. }
  507. }
  508. if (selected_irq == -1) {
  509. goto tryanothercpu;
  510. }
  511. imbalance = move_this_load;
  512. /* For physical_balance case, we accumulated both load
  513. * values in the one of the siblings cpu_irq[],
  514. * to use the same code for physical and logical processors
  515. * as much as possible.
  516. *
  517. * NOTE: the cpu_irq[] array holds the sum of the load for
  518. * sibling A and sibling B in the slot for the lowest numbered
  519. * sibling (A), _AND_ the load for sibling B in the slot for
  520. * the higher numbered sibling.
  521. *
  522. * We seek the least loaded sibling by making the comparison
  523. * (A+B)/2 vs B
  524. */
  525. load = CPU_IRQ(min_loaded) >> 1;
  526. for_each_cpu_mask(j, per_cpu(cpu_sibling_map, min_loaded)) {
  527. if (load > CPU_IRQ(j)) {
  528. /* This won't change cpu_sibling_map[min_loaded] */
  529. load = CPU_IRQ(j);
  530. min_loaded = j;
  531. }
  532. }
  533. cpus_and(allowed_mask,
  534. cpu_online_map,
  535. balance_irq_affinity[selected_irq]);
  536. target_cpu_mask = cpumask_of_cpu(min_loaded);
  537. cpus_and(tmp, target_cpu_mask, allowed_mask);
  538. if (!cpus_empty(tmp)) {
  539. /* mark for change destination */
  540. set_pending_irq(selected_irq, cpumask_of_cpu(min_loaded));
  541. /* Since we made a change, come back sooner to
  542. * check for more variation.
  543. */
  544. balanced_irq_interval = max((long)MIN_BALANCED_IRQ_INTERVAL,
  545. balanced_irq_interval - BALANCED_IRQ_LESS_DELTA);
  546. return;
  547. }
  548. goto tryanotherirq;
  549. not_worth_the_effort:
  550. /*
  551. * if we did not find an IRQ to move, then adjust the time interval
  552. * upward
  553. */
  554. balanced_irq_interval = min((long)MAX_BALANCED_IRQ_INTERVAL,
  555. balanced_irq_interval + BALANCED_IRQ_MORE_DELTA);
  556. return;
  557. }
  558. static int balanced_irq(void *unused)
  559. {
  560. int i;
  561. unsigned long prev_balance_time = jiffies;
  562. long time_remaining = balanced_irq_interval;
  563. /* push everything to CPU 0 to give us a starting point. */
  564. for (i = 0 ; i < NR_IRQS ; i++) {
  565. irq_desc[i].pending_mask = cpumask_of_cpu(0);
  566. set_pending_irq(i, cpumask_of_cpu(0));
  567. }
  568. set_freezable();
  569. for ( ; ; ) {
  570. time_remaining = schedule_timeout_interruptible(time_remaining);
  571. try_to_freeze();
  572. if (time_after(jiffies,
  573. prev_balance_time+balanced_irq_interval)) {
  574. preempt_disable();
  575. do_irq_balance();
  576. prev_balance_time = jiffies;
  577. time_remaining = balanced_irq_interval;
  578. preempt_enable();
  579. }
  580. }
  581. return 0;
  582. }
  583. static int __init balanced_irq_init(void)
  584. {
  585. int i;
  586. struct cpuinfo_x86 *c;
  587. cpumask_t tmp;
  588. cpus_shift_right(tmp, cpu_online_map, 2);
  589. c = &boot_cpu_data;
  590. /* When not overwritten by the command line ask subarchitecture. */
  591. if (irqbalance_disabled == IRQBALANCE_CHECK_ARCH)
  592. irqbalance_disabled = NO_BALANCE_IRQ;
  593. if (irqbalance_disabled)
  594. return 0;
  595. /* disable irqbalance completely if there is only one processor online */
  596. if (num_online_cpus() < 2) {
  597. irqbalance_disabled = 1;
  598. return 0;
  599. }
  600. /*
  601. * Enable physical balance only if more than 1 physical processor
  602. * is present
  603. */
  604. if (smp_num_siblings > 1 && !cpus_empty(tmp))
  605. physical_balance = 1;
  606. for_each_online_cpu(i) {
  607. irq_cpu_data[i].irq_delta = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  608. irq_cpu_data[i].last_irq = kmalloc(sizeof(unsigned long) * NR_IRQS, GFP_KERNEL);
  609. if (irq_cpu_data[i].irq_delta == NULL || irq_cpu_data[i].last_irq == NULL) {
  610. printk(KERN_ERR "balanced_irq_init: out of memory");
  611. goto failed;
  612. }
  613. memset(irq_cpu_data[i].irq_delta,0,sizeof(unsigned long) * NR_IRQS);
  614. memset(irq_cpu_data[i].last_irq,0,sizeof(unsigned long) * NR_IRQS);
  615. }
  616. printk(KERN_INFO "Starting balanced_irq\n");
  617. if (!IS_ERR(kthread_run(balanced_irq, NULL, "kirqd")))
  618. return 0;
  619. printk(KERN_ERR "balanced_irq_init: failed to spawn balanced_irq");
  620. failed:
  621. for_each_possible_cpu(i) {
  622. kfree(irq_cpu_data[i].irq_delta);
  623. irq_cpu_data[i].irq_delta = NULL;
  624. kfree(irq_cpu_data[i].last_irq);
  625. irq_cpu_data[i].last_irq = NULL;
  626. }
  627. return 0;
  628. }
  629. int __devinit irqbalance_disable(char *str)
  630. {
  631. irqbalance_disabled = 1;
  632. return 1;
  633. }
  634. __setup("noirqbalance", irqbalance_disable);
  635. late_initcall(balanced_irq_init);
  636. #endif /* CONFIG_IRQBALANCE */
  637. #endif /* CONFIG_SMP */
  638. #ifndef CONFIG_SMP
  639. void send_IPI_self(int vector)
  640. {
  641. unsigned int cfg;
  642. /*
  643. * Wait for idle.
  644. */
  645. apic_wait_icr_idle();
  646. cfg = APIC_DM_FIXED | APIC_DEST_SELF | vector | APIC_DEST_LOGICAL;
  647. /*
  648. * Send the IPI. The write to APIC_ICR fires this off.
  649. */
  650. apic_write_around(APIC_ICR, cfg);
  651. }
  652. #endif /* !CONFIG_SMP */
  653. /*
  654. * support for broken MP BIOSs, enables hand-redirection of PIRQ0-7 to
  655. * specific CPU-side IRQs.
  656. */
  657. #define MAX_PIRQS 8
  658. static int pirq_entries [MAX_PIRQS];
  659. static int pirqs_enabled;
  660. int skip_ioapic_setup;
  661. static int __init ioapic_pirq_setup(char *str)
  662. {
  663. int i, max;
  664. int ints[MAX_PIRQS+1];
  665. get_options(str, ARRAY_SIZE(ints), ints);
  666. for (i = 0; i < MAX_PIRQS; i++)
  667. pirq_entries[i] = -1;
  668. pirqs_enabled = 1;
  669. apic_printk(APIC_VERBOSE, KERN_INFO
  670. "PIRQ redirection, working around broken MP-BIOS.\n");
  671. max = MAX_PIRQS;
  672. if (ints[0] < MAX_PIRQS)
  673. max = ints[0];
  674. for (i = 0; i < max; i++) {
  675. apic_printk(APIC_VERBOSE, KERN_DEBUG
  676. "... PIRQ%d -> IRQ %d\n", i, ints[i+1]);
  677. /*
  678. * PIRQs are mapped upside down, usually.
  679. */
  680. pirq_entries[MAX_PIRQS-i-1] = ints[i+1];
  681. }
  682. return 1;
  683. }
  684. __setup("pirq=", ioapic_pirq_setup);
  685. /*
  686. * Find the IRQ entry number of a certain pin.
  687. */
  688. static int find_irq_entry(int apic, int pin, int type)
  689. {
  690. int i;
  691. for (i = 0; i < mp_irq_entries; i++)
  692. if (mp_irqs[i].mpc_irqtype == type &&
  693. (mp_irqs[i].mpc_dstapic == mp_ioapics[apic].mpc_apicid ||
  694. mp_irqs[i].mpc_dstapic == MP_APIC_ALL) &&
  695. mp_irqs[i].mpc_dstirq == pin)
  696. return i;
  697. return -1;
  698. }
  699. /*
  700. * Find the pin to which IRQ[irq] (ISA) is connected
  701. */
  702. static int __init find_isa_irq_pin(int irq, int type)
  703. {
  704. int i;
  705. for (i = 0; i < mp_irq_entries; i++) {
  706. int lbus = mp_irqs[i].mpc_srcbus;
  707. if (test_bit(lbus, mp_bus_not_pci) &&
  708. (mp_irqs[i].mpc_irqtype == type) &&
  709. (mp_irqs[i].mpc_srcbusirq == irq))
  710. return mp_irqs[i].mpc_dstirq;
  711. }
  712. return -1;
  713. }
  714. static int __init find_isa_irq_apic(int irq, int type)
  715. {
  716. int i;
  717. for (i = 0; i < mp_irq_entries; i++) {
  718. int lbus = mp_irqs[i].mpc_srcbus;
  719. if (test_bit(lbus, mp_bus_not_pci) &&
  720. (mp_irqs[i].mpc_irqtype == type) &&
  721. (mp_irqs[i].mpc_srcbusirq == irq))
  722. break;
  723. }
  724. if (i < mp_irq_entries) {
  725. int apic;
  726. for(apic = 0; apic < nr_ioapics; apic++) {
  727. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic)
  728. return apic;
  729. }
  730. }
  731. return -1;
  732. }
  733. /*
  734. * Find a specific PCI IRQ entry.
  735. * Not an __init, possibly needed by modules
  736. */
  737. static int pin_2_irq(int idx, int apic, int pin);
  738. int IO_APIC_get_PCI_irq_vector(int bus, int slot, int pin)
  739. {
  740. int apic, i, best_guess = -1;
  741. apic_printk(APIC_DEBUG, "querying PCI -> IRQ mapping bus:%d, "
  742. "slot:%d, pin:%d.\n", bus, slot, pin);
  743. if (mp_bus_id_to_pci_bus[bus] == -1) {
  744. printk(KERN_WARNING "PCI BIOS passed nonexistent PCI bus %d!\n", bus);
  745. return -1;
  746. }
  747. for (i = 0; i < mp_irq_entries; i++) {
  748. int lbus = mp_irqs[i].mpc_srcbus;
  749. for (apic = 0; apic < nr_ioapics; apic++)
  750. if (mp_ioapics[apic].mpc_apicid == mp_irqs[i].mpc_dstapic ||
  751. mp_irqs[i].mpc_dstapic == MP_APIC_ALL)
  752. break;
  753. if (!test_bit(lbus, mp_bus_not_pci) &&
  754. !mp_irqs[i].mpc_irqtype &&
  755. (bus == lbus) &&
  756. (slot == ((mp_irqs[i].mpc_srcbusirq >> 2) & 0x1f))) {
  757. int irq = pin_2_irq(i,apic,mp_irqs[i].mpc_dstirq);
  758. if (!(apic || IO_APIC_IRQ(irq)))
  759. continue;
  760. if (pin == (mp_irqs[i].mpc_srcbusirq & 3))
  761. return irq;
  762. /*
  763. * Use the first all-but-pin matching entry as a
  764. * best-guess fuzzy result for broken mptables.
  765. */
  766. if (best_guess < 0)
  767. best_guess = irq;
  768. }
  769. }
  770. return best_guess;
  771. }
  772. EXPORT_SYMBOL(IO_APIC_get_PCI_irq_vector);
  773. /*
  774. * This function currently is only a helper for the i386 smp boot process where
  775. * we need to reprogram the ioredtbls to cater for the cpus which have come online
  776. * so mask in all cases should simply be TARGET_CPUS
  777. */
  778. #ifdef CONFIG_SMP
  779. void __init setup_ioapic_dest(void)
  780. {
  781. int pin, ioapic, irq, irq_entry;
  782. if (skip_ioapic_setup == 1)
  783. return;
  784. for (ioapic = 0; ioapic < nr_ioapics; ioapic++) {
  785. for (pin = 0; pin < nr_ioapic_registers[ioapic]; pin++) {
  786. irq_entry = find_irq_entry(ioapic, pin, mp_INT);
  787. if (irq_entry == -1)
  788. continue;
  789. irq = pin_2_irq(irq_entry, ioapic, pin);
  790. set_ioapic_affinity_irq(irq, TARGET_CPUS);
  791. }
  792. }
  793. }
  794. #endif
  795. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  796. /*
  797. * EISA Edge/Level control register, ELCR
  798. */
  799. static int EISA_ELCR(unsigned int irq)
  800. {
  801. if (irq < 16) {
  802. unsigned int port = 0x4d0 + (irq >> 3);
  803. return (inb(port) >> (irq & 7)) & 1;
  804. }
  805. apic_printk(APIC_VERBOSE, KERN_INFO
  806. "Broken MPtable reports ISA irq %d\n", irq);
  807. return 0;
  808. }
  809. #endif
  810. /* ISA interrupts are always polarity zero edge triggered,
  811. * when listed as conforming in the MP table. */
  812. #define default_ISA_trigger(idx) (0)
  813. #define default_ISA_polarity(idx) (0)
  814. /* EISA interrupts are always polarity zero and can be edge or level
  815. * trigger depending on the ELCR value. If an interrupt is listed as
  816. * EISA conforming in the MP table, that means its trigger type must
  817. * be read in from the ELCR */
  818. #define default_EISA_trigger(idx) (EISA_ELCR(mp_irqs[idx].mpc_srcbusirq))
  819. #define default_EISA_polarity(idx) default_ISA_polarity(idx)
  820. /* PCI interrupts are always polarity one level triggered,
  821. * when listed as conforming in the MP table. */
  822. #define default_PCI_trigger(idx) (1)
  823. #define default_PCI_polarity(idx) (1)
  824. /* MCA interrupts are always polarity zero level triggered,
  825. * when listed as conforming in the MP table. */
  826. #define default_MCA_trigger(idx) (1)
  827. #define default_MCA_polarity(idx) default_ISA_polarity(idx)
  828. static int MPBIOS_polarity(int idx)
  829. {
  830. int bus = mp_irqs[idx].mpc_srcbus;
  831. int polarity;
  832. /*
  833. * Determine IRQ line polarity (high active or low active):
  834. */
  835. switch (mp_irqs[idx].mpc_irqflag & 3)
  836. {
  837. case 0: /* conforms, ie. bus-type dependent polarity */
  838. {
  839. polarity = test_bit(bus, mp_bus_not_pci)?
  840. default_ISA_polarity(idx):
  841. default_PCI_polarity(idx);
  842. break;
  843. }
  844. case 1: /* high active */
  845. {
  846. polarity = 0;
  847. break;
  848. }
  849. case 2: /* reserved */
  850. {
  851. printk(KERN_WARNING "broken BIOS!!\n");
  852. polarity = 1;
  853. break;
  854. }
  855. case 3: /* low active */
  856. {
  857. polarity = 1;
  858. break;
  859. }
  860. default: /* invalid */
  861. {
  862. printk(KERN_WARNING "broken BIOS!!\n");
  863. polarity = 1;
  864. break;
  865. }
  866. }
  867. return polarity;
  868. }
  869. static int MPBIOS_trigger(int idx)
  870. {
  871. int bus = mp_irqs[idx].mpc_srcbus;
  872. int trigger;
  873. /*
  874. * Determine IRQ trigger mode (edge or level sensitive):
  875. */
  876. switch ((mp_irqs[idx].mpc_irqflag>>2) & 3)
  877. {
  878. case 0: /* conforms, ie. bus-type dependent */
  879. {
  880. trigger = test_bit(bus, mp_bus_not_pci)?
  881. default_ISA_trigger(idx):
  882. default_PCI_trigger(idx);
  883. #if defined(CONFIG_EISA) || defined(CONFIG_MCA)
  884. switch (mp_bus_id_to_type[bus])
  885. {
  886. case MP_BUS_ISA: /* ISA pin */
  887. {
  888. /* set before the switch */
  889. break;
  890. }
  891. case MP_BUS_EISA: /* EISA pin */
  892. {
  893. trigger = default_EISA_trigger(idx);
  894. break;
  895. }
  896. case MP_BUS_PCI: /* PCI pin */
  897. {
  898. /* set before the switch */
  899. break;
  900. }
  901. case MP_BUS_MCA: /* MCA pin */
  902. {
  903. trigger = default_MCA_trigger(idx);
  904. break;
  905. }
  906. default:
  907. {
  908. printk(KERN_WARNING "broken BIOS!!\n");
  909. trigger = 1;
  910. break;
  911. }
  912. }
  913. #endif
  914. break;
  915. }
  916. case 1: /* edge */
  917. {
  918. trigger = 0;
  919. break;
  920. }
  921. case 2: /* reserved */
  922. {
  923. printk(KERN_WARNING "broken BIOS!!\n");
  924. trigger = 1;
  925. break;
  926. }
  927. case 3: /* level */
  928. {
  929. trigger = 1;
  930. break;
  931. }
  932. default: /* invalid */
  933. {
  934. printk(KERN_WARNING "broken BIOS!!\n");
  935. trigger = 0;
  936. break;
  937. }
  938. }
  939. return trigger;
  940. }
  941. static inline int irq_polarity(int idx)
  942. {
  943. return MPBIOS_polarity(idx);
  944. }
  945. static inline int irq_trigger(int idx)
  946. {
  947. return MPBIOS_trigger(idx);
  948. }
  949. static int pin_2_irq(int idx, int apic, int pin)
  950. {
  951. int irq, i;
  952. int bus = mp_irqs[idx].mpc_srcbus;
  953. /*
  954. * Debugging check, we are in big trouble if this message pops up!
  955. */
  956. if (mp_irqs[idx].mpc_dstirq != pin)
  957. printk(KERN_ERR "broken BIOS or MPTABLE parser, ayiee!!\n");
  958. if (test_bit(bus, mp_bus_not_pci))
  959. irq = mp_irqs[idx].mpc_srcbusirq;
  960. else {
  961. /*
  962. * PCI IRQs are mapped in order
  963. */
  964. i = irq = 0;
  965. while (i < apic)
  966. irq += nr_ioapic_registers[i++];
  967. irq += pin;
  968. /*
  969. * For MPS mode, so far only needed by ES7000 platform
  970. */
  971. if (ioapic_renumber_irq)
  972. irq = ioapic_renumber_irq(apic, irq);
  973. }
  974. /*
  975. * PCI IRQ command line redirection. Yes, limits are hardcoded.
  976. */
  977. if ((pin >= 16) && (pin <= 23)) {
  978. if (pirq_entries[pin-16] != -1) {
  979. if (!pirq_entries[pin-16]) {
  980. apic_printk(APIC_VERBOSE, KERN_DEBUG
  981. "disabling PIRQ%d\n", pin-16);
  982. } else {
  983. irq = pirq_entries[pin-16];
  984. apic_printk(APIC_VERBOSE, KERN_DEBUG
  985. "using PIRQ%d -> IRQ %d\n",
  986. pin-16, irq);
  987. }
  988. }
  989. }
  990. return irq;
  991. }
  992. static inline int IO_APIC_irq_trigger(int irq)
  993. {
  994. int apic, idx, pin;
  995. for (apic = 0; apic < nr_ioapics; apic++) {
  996. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  997. idx = find_irq_entry(apic,pin,mp_INT);
  998. if ((idx != -1) && (irq == pin_2_irq(idx,apic,pin)))
  999. return irq_trigger(idx);
  1000. }
  1001. }
  1002. /*
  1003. * nonexistent IRQs are edge default
  1004. */
  1005. return 0;
  1006. }
  1007. /* irq_vectors is indexed by the sum of all RTEs in all I/O APICs. */
  1008. static u8 irq_vector[NR_IRQ_VECTORS] __read_mostly = { FIRST_DEVICE_VECTOR , 0 };
  1009. static int __assign_irq_vector(int irq)
  1010. {
  1011. static int current_vector = FIRST_DEVICE_VECTOR, current_offset = 0;
  1012. int vector, offset;
  1013. BUG_ON((unsigned)irq >= NR_IRQ_VECTORS);
  1014. if (irq_vector[irq] > 0)
  1015. return irq_vector[irq];
  1016. vector = current_vector;
  1017. offset = current_offset;
  1018. next:
  1019. vector += 8;
  1020. if (vector >= FIRST_SYSTEM_VECTOR) {
  1021. offset = (offset + 1) % 8;
  1022. vector = FIRST_DEVICE_VECTOR + offset;
  1023. }
  1024. if (vector == current_vector)
  1025. return -ENOSPC;
  1026. if (test_and_set_bit(vector, used_vectors))
  1027. goto next;
  1028. current_vector = vector;
  1029. current_offset = offset;
  1030. irq_vector[irq] = vector;
  1031. return vector;
  1032. }
  1033. static int assign_irq_vector(int irq)
  1034. {
  1035. unsigned long flags;
  1036. int vector;
  1037. spin_lock_irqsave(&vector_lock, flags);
  1038. vector = __assign_irq_vector(irq);
  1039. spin_unlock_irqrestore(&vector_lock, flags);
  1040. return vector;
  1041. }
  1042. static struct irq_chip ioapic_chip;
  1043. #define IOAPIC_AUTO -1
  1044. #define IOAPIC_EDGE 0
  1045. #define IOAPIC_LEVEL 1
  1046. static void ioapic_register_intr(int irq, int vector, unsigned long trigger)
  1047. {
  1048. if ((trigger == IOAPIC_AUTO && IO_APIC_irq_trigger(irq)) ||
  1049. trigger == IOAPIC_LEVEL) {
  1050. irq_desc[irq].status |= IRQ_LEVEL;
  1051. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1052. handle_fasteoi_irq, "fasteoi");
  1053. } else {
  1054. irq_desc[irq].status &= ~IRQ_LEVEL;
  1055. set_irq_chip_and_handler_name(irq, &ioapic_chip,
  1056. handle_edge_irq, "edge");
  1057. }
  1058. set_intr_gate(vector, interrupt[irq]);
  1059. }
  1060. static void __init setup_IO_APIC_irqs(void)
  1061. {
  1062. struct IO_APIC_route_entry entry;
  1063. int apic, pin, idx, irq, first_notcon = 1, vector;
  1064. apic_printk(APIC_VERBOSE, KERN_DEBUG "init IO_APIC IRQs\n");
  1065. for (apic = 0; apic < nr_ioapics; apic++) {
  1066. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1067. /*
  1068. * add it to the IO-APIC irq-routing table:
  1069. */
  1070. memset(&entry,0,sizeof(entry));
  1071. entry.delivery_mode = INT_DELIVERY_MODE;
  1072. entry.dest_mode = INT_DEST_MODE;
  1073. entry.mask = 0; /* enable IRQ */
  1074. entry.dest.logical.logical_dest =
  1075. cpu_mask_to_apicid(TARGET_CPUS);
  1076. idx = find_irq_entry(apic,pin,mp_INT);
  1077. if (idx == -1) {
  1078. if (first_notcon) {
  1079. apic_printk(APIC_VERBOSE, KERN_DEBUG
  1080. " IO-APIC (apicid-pin) %d-%d",
  1081. mp_ioapics[apic].mpc_apicid,
  1082. pin);
  1083. first_notcon = 0;
  1084. } else
  1085. apic_printk(APIC_VERBOSE, ", %d-%d",
  1086. mp_ioapics[apic].mpc_apicid, pin);
  1087. continue;
  1088. }
  1089. if (!first_notcon) {
  1090. apic_printk(APIC_VERBOSE, " not connected.\n");
  1091. first_notcon = 1;
  1092. }
  1093. entry.trigger = irq_trigger(idx);
  1094. entry.polarity = irq_polarity(idx);
  1095. if (irq_trigger(idx)) {
  1096. entry.trigger = 1;
  1097. entry.mask = 1;
  1098. }
  1099. irq = pin_2_irq(idx, apic, pin);
  1100. /*
  1101. * skip adding the timer int on secondary nodes, which causes
  1102. * a small but painful rift in the time-space continuum
  1103. */
  1104. if (multi_timer_check(apic, irq))
  1105. continue;
  1106. else
  1107. add_pin_to_irq(irq, apic, pin);
  1108. if (!apic && !IO_APIC_IRQ(irq))
  1109. continue;
  1110. if (IO_APIC_IRQ(irq)) {
  1111. vector = assign_irq_vector(irq);
  1112. entry.vector = vector;
  1113. ioapic_register_intr(irq, vector, IOAPIC_AUTO);
  1114. if (!apic && (irq < 16))
  1115. disable_8259A_irq(irq);
  1116. }
  1117. ioapic_write_entry(apic, pin, entry);
  1118. }
  1119. }
  1120. if (!first_notcon)
  1121. apic_printk(APIC_VERBOSE, " not connected.\n");
  1122. }
  1123. /*
  1124. * Set up the 8259A-master output pin:
  1125. */
  1126. static void __init setup_ExtINT_IRQ0_pin(unsigned int apic, unsigned int pin, int vector)
  1127. {
  1128. struct IO_APIC_route_entry entry;
  1129. memset(&entry,0,sizeof(entry));
  1130. disable_8259A_irq(0);
  1131. /* mask LVT0 */
  1132. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1133. /*
  1134. * We use logical delivery to get the timer IRQ
  1135. * to the first CPU.
  1136. */
  1137. entry.dest_mode = INT_DEST_MODE;
  1138. entry.mask = 0; /* unmask IRQ now */
  1139. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  1140. entry.delivery_mode = INT_DELIVERY_MODE;
  1141. entry.polarity = 0;
  1142. entry.trigger = 0;
  1143. entry.vector = vector;
  1144. /*
  1145. * The timer IRQ doesn't have to know that behind the
  1146. * scene we have a 8259A-master in AEOI mode ...
  1147. */
  1148. irq_desc[0].chip = &ioapic_chip;
  1149. set_irq_handler(0, handle_edge_irq);
  1150. /*
  1151. * Add it to the IO-APIC irq-routing table:
  1152. */
  1153. ioapic_write_entry(apic, pin, entry);
  1154. enable_8259A_irq(0);
  1155. }
  1156. void __init print_IO_APIC(void)
  1157. {
  1158. int apic, i;
  1159. union IO_APIC_reg_00 reg_00;
  1160. union IO_APIC_reg_01 reg_01;
  1161. union IO_APIC_reg_02 reg_02;
  1162. union IO_APIC_reg_03 reg_03;
  1163. unsigned long flags;
  1164. if (apic_verbosity == APIC_QUIET)
  1165. return;
  1166. printk(KERN_DEBUG "number of MP IRQ sources: %d.\n", mp_irq_entries);
  1167. for (i = 0; i < nr_ioapics; i++)
  1168. printk(KERN_DEBUG "number of IO-APIC #%d registers: %d.\n",
  1169. mp_ioapics[i].mpc_apicid, nr_ioapic_registers[i]);
  1170. /*
  1171. * We are a bit conservative about what we expect. We have to
  1172. * know about every hardware change ASAP.
  1173. */
  1174. printk(KERN_INFO "testing the IO APIC.......................\n");
  1175. for (apic = 0; apic < nr_ioapics; apic++) {
  1176. spin_lock_irqsave(&ioapic_lock, flags);
  1177. reg_00.raw = io_apic_read(apic, 0);
  1178. reg_01.raw = io_apic_read(apic, 1);
  1179. if (reg_01.bits.version >= 0x10)
  1180. reg_02.raw = io_apic_read(apic, 2);
  1181. if (reg_01.bits.version >= 0x20)
  1182. reg_03.raw = io_apic_read(apic, 3);
  1183. spin_unlock_irqrestore(&ioapic_lock, flags);
  1184. printk(KERN_DEBUG "IO APIC #%d......\n", mp_ioapics[apic].mpc_apicid);
  1185. printk(KERN_DEBUG ".... register #00: %08X\n", reg_00.raw);
  1186. printk(KERN_DEBUG "....... : physical APIC id: %02X\n", reg_00.bits.ID);
  1187. printk(KERN_DEBUG "....... : Delivery Type: %X\n", reg_00.bits.delivery_type);
  1188. printk(KERN_DEBUG "....... : LTS : %X\n", reg_00.bits.LTS);
  1189. printk(KERN_DEBUG ".... register #01: %08X\n", reg_01.raw);
  1190. printk(KERN_DEBUG "....... : max redirection entries: %04X\n", reg_01.bits.entries);
  1191. printk(KERN_DEBUG "....... : PRQ implemented: %X\n", reg_01.bits.PRQ);
  1192. printk(KERN_DEBUG "....... : IO APIC version: %04X\n", reg_01.bits.version);
  1193. /*
  1194. * Some Intel chipsets with IO APIC VERSION of 0x1? don't have reg_02,
  1195. * but the value of reg_02 is read as the previous read register
  1196. * value, so ignore it if reg_02 == reg_01.
  1197. */
  1198. if (reg_01.bits.version >= 0x10 && reg_02.raw != reg_01.raw) {
  1199. printk(KERN_DEBUG ".... register #02: %08X\n", reg_02.raw);
  1200. printk(KERN_DEBUG "....... : arbitration: %02X\n", reg_02.bits.arbitration);
  1201. }
  1202. /*
  1203. * Some Intel chipsets with IO APIC VERSION of 0x2? don't have reg_02
  1204. * or reg_03, but the value of reg_0[23] is read as the previous read
  1205. * register value, so ignore it if reg_03 == reg_0[12].
  1206. */
  1207. if (reg_01.bits.version >= 0x20 && reg_03.raw != reg_02.raw &&
  1208. reg_03.raw != reg_01.raw) {
  1209. printk(KERN_DEBUG ".... register #03: %08X\n", reg_03.raw);
  1210. printk(KERN_DEBUG "....... : Boot DT : %X\n", reg_03.bits.boot_DT);
  1211. }
  1212. printk(KERN_DEBUG ".... IRQ redirection table:\n");
  1213. printk(KERN_DEBUG " NR Log Phy Mask Trig IRR Pol"
  1214. " Stat Dest Deli Vect: \n");
  1215. for (i = 0; i <= reg_01.bits.entries; i++) {
  1216. struct IO_APIC_route_entry entry;
  1217. entry = ioapic_read_entry(apic, i);
  1218. printk(KERN_DEBUG " %02x %03X %02X ",
  1219. i,
  1220. entry.dest.logical.logical_dest,
  1221. entry.dest.physical.physical_dest
  1222. );
  1223. printk("%1d %1d %1d %1d %1d %1d %1d %02X\n",
  1224. entry.mask,
  1225. entry.trigger,
  1226. entry.irr,
  1227. entry.polarity,
  1228. entry.delivery_status,
  1229. entry.dest_mode,
  1230. entry.delivery_mode,
  1231. entry.vector
  1232. );
  1233. }
  1234. }
  1235. printk(KERN_DEBUG "IRQ to pin mappings:\n");
  1236. for (i = 0; i < NR_IRQS; i++) {
  1237. struct irq_pin_list *entry = irq_2_pin + i;
  1238. if (entry->pin < 0)
  1239. continue;
  1240. printk(KERN_DEBUG "IRQ%d ", i);
  1241. for (;;) {
  1242. printk("-> %d:%d", entry->apic, entry->pin);
  1243. if (!entry->next)
  1244. break;
  1245. entry = irq_2_pin + entry->next;
  1246. }
  1247. printk("\n");
  1248. }
  1249. printk(KERN_INFO ".................................... done.\n");
  1250. return;
  1251. }
  1252. #if 0
  1253. static void print_APIC_bitfield (int base)
  1254. {
  1255. unsigned int v;
  1256. int i, j;
  1257. if (apic_verbosity == APIC_QUIET)
  1258. return;
  1259. printk(KERN_DEBUG "0123456789abcdef0123456789abcdef\n" KERN_DEBUG);
  1260. for (i = 0; i < 8; i++) {
  1261. v = apic_read(base + i*0x10);
  1262. for (j = 0; j < 32; j++) {
  1263. if (v & (1<<j))
  1264. printk("1");
  1265. else
  1266. printk("0");
  1267. }
  1268. printk("\n");
  1269. }
  1270. }
  1271. void /*__init*/ print_local_APIC(void * dummy)
  1272. {
  1273. unsigned int v, ver, maxlvt;
  1274. if (apic_verbosity == APIC_QUIET)
  1275. return;
  1276. printk("\n" KERN_DEBUG "printing local APIC contents on CPU#%d/%d:\n",
  1277. smp_processor_id(), hard_smp_processor_id());
  1278. printk(KERN_INFO "... APIC ID: %08x (%01x)\n", v,
  1279. GET_APIC_ID(read_apic_id()));
  1280. v = apic_read(APIC_LVR);
  1281. printk(KERN_INFO "... APIC VERSION: %08x\n", v);
  1282. ver = GET_APIC_VERSION(v);
  1283. maxlvt = lapic_get_maxlvt();
  1284. v = apic_read(APIC_TASKPRI);
  1285. printk(KERN_DEBUG "... APIC TASKPRI: %08x (%02x)\n", v, v & APIC_TPRI_MASK);
  1286. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1287. v = apic_read(APIC_ARBPRI);
  1288. printk(KERN_DEBUG "... APIC ARBPRI: %08x (%02x)\n", v,
  1289. v & APIC_ARBPRI_MASK);
  1290. v = apic_read(APIC_PROCPRI);
  1291. printk(KERN_DEBUG "... APIC PROCPRI: %08x\n", v);
  1292. }
  1293. v = apic_read(APIC_EOI);
  1294. printk(KERN_DEBUG "... APIC EOI: %08x\n", v);
  1295. v = apic_read(APIC_RRR);
  1296. printk(KERN_DEBUG "... APIC RRR: %08x\n", v);
  1297. v = apic_read(APIC_LDR);
  1298. printk(KERN_DEBUG "... APIC LDR: %08x\n", v);
  1299. v = apic_read(APIC_DFR);
  1300. printk(KERN_DEBUG "... APIC DFR: %08x\n", v);
  1301. v = apic_read(APIC_SPIV);
  1302. printk(KERN_DEBUG "... APIC SPIV: %08x\n", v);
  1303. printk(KERN_DEBUG "... APIC ISR field:\n");
  1304. print_APIC_bitfield(APIC_ISR);
  1305. printk(KERN_DEBUG "... APIC TMR field:\n");
  1306. print_APIC_bitfield(APIC_TMR);
  1307. printk(KERN_DEBUG "... APIC IRR field:\n");
  1308. print_APIC_bitfield(APIC_IRR);
  1309. if (APIC_INTEGRATED(ver)) { /* !82489DX */
  1310. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  1311. apic_write(APIC_ESR, 0);
  1312. v = apic_read(APIC_ESR);
  1313. printk(KERN_DEBUG "... APIC ESR: %08x\n", v);
  1314. }
  1315. v = apic_read(APIC_ICR);
  1316. printk(KERN_DEBUG "... APIC ICR: %08x\n", v);
  1317. v = apic_read(APIC_ICR2);
  1318. printk(KERN_DEBUG "... APIC ICR2: %08x\n", v);
  1319. v = apic_read(APIC_LVTT);
  1320. printk(KERN_DEBUG "... APIC LVTT: %08x\n", v);
  1321. if (maxlvt > 3) { /* PC is LVT#4. */
  1322. v = apic_read(APIC_LVTPC);
  1323. printk(KERN_DEBUG "... APIC LVTPC: %08x\n", v);
  1324. }
  1325. v = apic_read(APIC_LVT0);
  1326. printk(KERN_DEBUG "... APIC LVT0: %08x\n", v);
  1327. v = apic_read(APIC_LVT1);
  1328. printk(KERN_DEBUG "... APIC LVT1: %08x\n", v);
  1329. if (maxlvt > 2) { /* ERR is LVT#3. */
  1330. v = apic_read(APIC_LVTERR);
  1331. printk(KERN_DEBUG "... APIC LVTERR: %08x\n", v);
  1332. }
  1333. v = apic_read(APIC_TMICT);
  1334. printk(KERN_DEBUG "... APIC TMICT: %08x\n", v);
  1335. v = apic_read(APIC_TMCCT);
  1336. printk(KERN_DEBUG "... APIC TMCCT: %08x\n", v);
  1337. v = apic_read(APIC_TDCR);
  1338. printk(KERN_DEBUG "... APIC TDCR: %08x\n", v);
  1339. printk("\n");
  1340. }
  1341. void print_all_local_APICs (void)
  1342. {
  1343. on_each_cpu(print_local_APIC, NULL, 1, 1);
  1344. }
  1345. void /*__init*/ print_PIC(void)
  1346. {
  1347. unsigned int v;
  1348. unsigned long flags;
  1349. if (apic_verbosity == APIC_QUIET)
  1350. return;
  1351. printk(KERN_DEBUG "\nprinting PIC contents\n");
  1352. spin_lock_irqsave(&i8259A_lock, flags);
  1353. v = inb(0xa1) << 8 | inb(0x21);
  1354. printk(KERN_DEBUG "... PIC IMR: %04x\n", v);
  1355. v = inb(0xa0) << 8 | inb(0x20);
  1356. printk(KERN_DEBUG "... PIC IRR: %04x\n", v);
  1357. outb(0x0b,0xa0);
  1358. outb(0x0b,0x20);
  1359. v = inb(0xa0) << 8 | inb(0x20);
  1360. outb(0x0a,0xa0);
  1361. outb(0x0a,0x20);
  1362. spin_unlock_irqrestore(&i8259A_lock, flags);
  1363. printk(KERN_DEBUG "... PIC ISR: %04x\n", v);
  1364. v = inb(0x4d1) << 8 | inb(0x4d0);
  1365. printk(KERN_DEBUG "... PIC ELCR: %04x\n", v);
  1366. }
  1367. #endif /* 0 */
  1368. static void __init enable_IO_APIC(void)
  1369. {
  1370. union IO_APIC_reg_01 reg_01;
  1371. int i8259_apic, i8259_pin;
  1372. int i, apic;
  1373. unsigned long flags;
  1374. for (i = 0; i < PIN_MAP_SIZE; i++) {
  1375. irq_2_pin[i].pin = -1;
  1376. irq_2_pin[i].next = 0;
  1377. }
  1378. if (!pirqs_enabled)
  1379. for (i = 0; i < MAX_PIRQS; i++)
  1380. pirq_entries[i] = -1;
  1381. /*
  1382. * The number of IO-APIC IRQ registers (== #pins):
  1383. */
  1384. for (apic = 0; apic < nr_ioapics; apic++) {
  1385. spin_lock_irqsave(&ioapic_lock, flags);
  1386. reg_01.raw = io_apic_read(apic, 1);
  1387. spin_unlock_irqrestore(&ioapic_lock, flags);
  1388. nr_ioapic_registers[apic] = reg_01.bits.entries+1;
  1389. }
  1390. for(apic = 0; apic < nr_ioapics; apic++) {
  1391. int pin;
  1392. /* See if any of the pins is in ExtINT mode */
  1393. for (pin = 0; pin < nr_ioapic_registers[apic]; pin++) {
  1394. struct IO_APIC_route_entry entry;
  1395. entry = ioapic_read_entry(apic, pin);
  1396. /* If the interrupt line is enabled and in ExtInt mode
  1397. * I have found the pin where the i8259 is connected.
  1398. */
  1399. if ((entry.mask == 0) && (entry.delivery_mode == dest_ExtINT)) {
  1400. ioapic_i8259.apic = apic;
  1401. ioapic_i8259.pin = pin;
  1402. goto found_i8259;
  1403. }
  1404. }
  1405. }
  1406. found_i8259:
  1407. /* Look to see what if the MP table has reported the ExtINT */
  1408. /* If we could not find the appropriate pin by looking at the ioapic
  1409. * the i8259 probably is not connected the ioapic but give the
  1410. * mptable a chance anyway.
  1411. */
  1412. i8259_pin = find_isa_irq_pin(0, mp_ExtINT);
  1413. i8259_apic = find_isa_irq_apic(0, mp_ExtINT);
  1414. /* Trust the MP table if nothing is setup in the hardware */
  1415. if ((ioapic_i8259.pin == -1) && (i8259_pin >= 0)) {
  1416. printk(KERN_WARNING "ExtINT not setup in hardware but reported by MP table\n");
  1417. ioapic_i8259.pin = i8259_pin;
  1418. ioapic_i8259.apic = i8259_apic;
  1419. }
  1420. /* Complain if the MP table and the hardware disagree */
  1421. if (((ioapic_i8259.apic != i8259_apic) || (ioapic_i8259.pin != i8259_pin)) &&
  1422. (i8259_pin >= 0) && (ioapic_i8259.pin >= 0))
  1423. {
  1424. printk(KERN_WARNING "ExtINT in hardware and MP table differ\n");
  1425. }
  1426. /*
  1427. * Do not trust the IO-APIC being empty at bootup
  1428. */
  1429. clear_IO_APIC();
  1430. }
  1431. /*
  1432. * Not an __init, needed by the reboot code
  1433. */
  1434. void disable_IO_APIC(void)
  1435. {
  1436. /*
  1437. * Clear the IO-APIC before rebooting:
  1438. */
  1439. clear_IO_APIC();
  1440. /*
  1441. * If the i8259 is routed through an IOAPIC
  1442. * Put that IOAPIC in virtual wire mode
  1443. * so legacy interrupts can be delivered.
  1444. */
  1445. if (ioapic_i8259.pin != -1) {
  1446. struct IO_APIC_route_entry entry;
  1447. memset(&entry, 0, sizeof(entry));
  1448. entry.mask = 0; /* Enabled */
  1449. entry.trigger = 0; /* Edge */
  1450. entry.irr = 0;
  1451. entry.polarity = 0; /* High */
  1452. entry.delivery_status = 0;
  1453. entry.dest_mode = 0; /* Physical */
  1454. entry.delivery_mode = dest_ExtINT; /* ExtInt */
  1455. entry.vector = 0;
  1456. entry.dest.physical.physical_dest =
  1457. GET_APIC_ID(read_apic_id());
  1458. /*
  1459. * Add it to the IO-APIC irq-routing table:
  1460. */
  1461. ioapic_write_entry(ioapic_i8259.apic, ioapic_i8259.pin, entry);
  1462. }
  1463. disconnect_bsp_APIC(ioapic_i8259.pin != -1);
  1464. }
  1465. /*
  1466. * function to set the IO-APIC physical IDs based on the
  1467. * values stored in the MPC table.
  1468. *
  1469. * by Matt Domsch <Matt_Domsch@dell.com> Tue Dec 21 12:25:05 CST 1999
  1470. */
  1471. #ifndef CONFIG_X86_NUMAQ
  1472. static void __init setup_ioapic_ids_from_mpc(void)
  1473. {
  1474. union IO_APIC_reg_00 reg_00;
  1475. physid_mask_t phys_id_present_map;
  1476. int apic;
  1477. int i;
  1478. unsigned char old_id;
  1479. unsigned long flags;
  1480. /*
  1481. * Don't check I/O APIC IDs for xAPIC systems. They have
  1482. * no meaning without the serial APIC bus.
  1483. */
  1484. if (!(boot_cpu_data.x86_vendor == X86_VENDOR_INTEL)
  1485. || APIC_XAPIC(apic_version[boot_cpu_physical_apicid]))
  1486. return;
  1487. /*
  1488. * This is broken; anything with a real cpu count has to
  1489. * circumvent this idiocy regardless.
  1490. */
  1491. phys_id_present_map = ioapic_phys_id_map(phys_cpu_present_map);
  1492. /*
  1493. * Set the IOAPIC ID to the value stored in the MPC table.
  1494. */
  1495. for (apic = 0; apic < nr_ioapics; apic++) {
  1496. /* Read the register 0 value */
  1497. spin_lock_irqsave(&ioapic_lock, flags);
  1498. reg_00.raw = io_apic_read(apic, 0);
  1499. spin_unlock_irqrestore(&ioapic_lock, flags);
  1500. old_id = mp_ioapics[apic].mpc_apicid;
  1501. if (mp_ioapics[apic].mpc_apicid >= get_physical_broadcast()) {
  1502. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID is %d in the MPC table!...\n",
  1503. apic, mp_ioapics[apic].mpc_apicid);
  1504. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1505. reg_00.bits.ID);
  1506. mp_ioapics[apic].mpc_apicid = reg_00.bits.ID;
  1507. }
  1508. /*
  1509. * Sanity check, is the ID really free? Every APIC in a
  1510. * system must have a unique ID or we get lots of nice
  1511. * 'stuck on smp_invalidate_needed IPI wait' messages.
  1512. */
  1513. if (check_apicid_used(phys_id_present_map,
  1514. mp_ioapics[apic].mpc_apicid)) {
  1515. printk(KERN_ERR "BIOS bug, IO-APIC#%d ID %d is already used!...\n",
  1516. apic, mp_ioapics[apic].mpc_apicid);
  1517. for (i = 0; i < get_physical_broadcast(); i++)
  1518. if (!physid_isset(i, phys_id_present_map))
  1519. break;
  1520. if (i >= get_physical_broadcast())
  1521. panic("Max APIC ID exceeded!\n");
  1522. printk(KERN_ERR "... fixing up to %d. (tell your hw vendor)\n",
  1523. i);
  1524. physid_set(i, phys_id_present_map);
  1525. mp_ioapics[apic].mpc_apicid = i;
  1526. } else {
  1527. physid_mask_t tmp;
  1528. tmp = apicid_to_cpu_present(mp_ioapics[apic].mpc_apicid);
  1529. apic_printk(APIC_VERBOSE, "Setting %d in the "
  1530. "phys_id_present_map\n",
  1531. mp_ioapics[apic].mpc_apicid);
  1532. physids_or(phys_id_present_map, phys_id_present_map, tmp);
  1533. }
  1534. /*
  1535. * We need to adjust the IRQ routing table
  1536. * if the ID changed.
  1537. */
  1538. if (old_id != mp_ioapics[apic].mpc_apicid)
  1539. for (i = 0; i < mp_irq_entries; i++)
  1540. if (mp_irqs[i].mpc_dstapic == old_id)
  1541. mp_irqs[i].mpc_dstapic
  1542. = mp_ioapics[apic].mpc_apicid;
  1543. /*
  1544. * Read the right value from the MPC table and
  1545. * write it into the ID register.
  1546. */
  1547. apic_printk(APIC_VERBOSE, KERN_INFO
  1548. "...changing IO-APIC physical APIC ID to %d ...",
  1549. mp_ioapics[apic].mpc_apicid);
  1550. reg_00.bits.ID = mp_ioapics[apic].mpc_apicid;
  1551. spin_lock_irqsave(&ioapic_lock, flags);
  1552. io_apic_write(apic, 0, reg_00.raw);
  1553. spin_unlock_irqrestore(&ioapic_lock, flags);
  1554. /*
  1555. * Sanity check
  1556. */
  1557. spin_lock_irqsave(&ioapic_lock, flags);
  1558. reg_00.raw = io_apic_read(apic, 0);
  1559. spin_unlock_irqrestore(&ioapic_lock, flags);
  1560. if (reg_00.bits.ID != mp_ioapics[apic].mpc_apicid)
  1561. printk("could not set ID!\n");
  1562. else
  1563. apic_printk(APIC_VERBOSE, " ok.\n");
  1564. }
  1565. }
  1566. #else
  1567. static void __init setup_ioapic_ids_from_mpc(void) { }
  1568. #endif
  1569. int no_timer_check __initdata;
  1570. static int __init notimercheck(char *s)
  1571. {
  1572. no_timer_check = 1;
  1573. return 1;
  1574. }
  1575. __setup("no_timer_check", notimercheck);
  1576. /*
  1577. * There is a nasty bug in some older SMP boards, their mptable lies
  1578. * about the timer IRQ. We do the following to work around the situation:
  1579. *
  1580. * - timer IRQ defaults to IO-APIC IRQ
  1581. * - if this function detects that timer IRQs are defunct, then we fall
  1582. * back to ISA timer IRQs
  1583. */
  1584. static int __init timer_irq_works(void)
  1585. {
  1586. unsigned long t1 = jiffies;
  1587. unsigned long flags;
  1588. if (no_timer_check)
  1589. return 1;
  1590. local_save_flags(flags);
  1591. local_irq_enable();
  1592. /* Let ten ticks pass... */
  1593. mdelay((10 * 1000) / HZ);
  1594. local_irq_restore(flags);
  1595. /*
  1596. * Expect a few ticks at least, to be sure some possible
  1597. * glue logic does not lock up after one or two first
  1598. * ticks in a non-ExtINT mode. Also the local APIC
  1599. * might have cached one ExtINT interrupt. Finally, at
  1600. * least one tick may be lost due to delays.
  1601. */
  1602. if (time_after(jiffies, t1 + 4))
  1603. return 1;
  1604. return 0;
  1605. }
  1606. /*
  1607. * In the SMP+IOAPIC case it might happen that there are an unspecified
  1608. * number of pending IRQ events unhandled. These cases are very rare,
  1609. * so we 'resend' these IRQs via IPIs, to the same CPU. It's much
  1610. * better to do it this way as thus we do not have to be aware of
  1611. * 'pending' interrupts in the IRQ path, except at this point.
  1612. */
  1613. /*
  1614. * Edge triggered needs to resend any interrupt
  1615. * that was delayed but this is now handled in the device
  1616. * independent code.
  1617. */
  1618. /*
  1619. * Startup quirk:
  1620. *
  1621. * Starting up a edge-triggered IO-APIC interrupt is
  1622. * nasty - we need to make sure that we get the edge.
  1623. * If it is already asserted for some reason, we need
  1624. * return 1 to indicate that is was pending.
  1625. *
  1626. * This is not complete - we should be able to fake
  1627. * an edge even if it isn't on the 8259A...
  1628. *
  1629. * (We do this for level-triggered IRQs too - it cannot hurt.)
  1630. */
  1631. static unsigned int startup_ioapic_irq(unsigned int irq)
  1632. {
  1633. int was_pending = 0;
  1634. unsigned long flags;
  1635. spin_lock_irqsave(&ioapic_lock, flags);
  1636. if (irq < 16) {
  1637. disable_8259A_irq(irq);
  1638. if (i8259A_irq_pending(irq))
  1639. was_pending = 1;
  1640. }
  1641. __unmask_IO_APIC_irq(irq);
  1642. spin_unlock_irqrestore(&ioapic_lock, flags);
  1643. return was_pending;
  1644. }
  1645. static void ack_ioapic_irq(unsigned int irq)
  1646. {
  1647. move_native_irq(irq);
  1648. ack_APIC_irq();
  1649. }
  1650. static void ack_ioapic_quirk_irq(unsigned int irq)
  1651. {
  1652. unsigned long v;
  1653. int i;
  1654. move_native_irq(irq);
  1655. /*
  1656. * It appears there is an erratum which affects at least version 0x11
  1657. * of I/O APIC (that's the 82093AA and cores integrated into various
  1658. * chipsets). Under certain conditions a level-triggered interrupt is
  1659. * erroneously delivered as edge-triggered one but the respective IRR
  1660. * bit gets set nevertheless. As a result the I/O unit expects an EOI
  1661. * message but it will never arrive and further interrupts are blocked
  1662. * from the source. The exact reason is so far unknown, but the
  1663. * phenomenon was observed when two consecutive interrupt requests
  1664. * from a given source get delivered to the same CPU and the source is
  1665. * temporarily disabled in between.
  1666. *
  1667. * A workaround is to simulate an EOI message manually. We achieve it
  1668. * by setting the trigger mode to edge and then to level when the edge
  1669. * trigger mode gets detected in the TMR of a local APIC for a
  1670. * level-triggered interrupt. We mask the source for the time of the
  1671. * operation to prevent an edge-triggered interrupt escaping meanwhile.
  1672. * The idea is from Manfred Spraul. --macro
  1673. */
  1674. i = irq_vector[irq];
  1675. v = apic_read(APIC_TMR + ((i & ~0x1f) >> 1));
  1676. ack_APIC_irq();
  1677. if (!(v & (1 << (i & 0x1f)))) {
  1678. atomic_inc(&irq_mis_count);
  1679. spin_lock(&ioapic_lock);
  1680. __mask_and_edge_IO_APIC_irq(irq);
  1681. __unmask_and_level_IO_APIC_irq(irq);
  1682. spin_unlock(&ioapic_lock);
  1683. }
  1684. }
  1685. static int ioapic_retrigger_irq(unsigned int irq)
  1686. {
  1687. send_IPI_self(irq_vector[irq]);
  1688. return 1;
  1689. }
  1690. static struct irq_chip ioapic_chip __read_mostly = {
  1691. .name = "IO-APIC",
  1692. .startup = startup_ioapic_irq,
  1693. .mask = mask_IO_APIC_irq,
  1694. .unmask = unmask_IO_APIC_irq,
  1695. .ack = ack_ioapic_irq,
  1696. .eoi = ack_ioapic_quirk_irq,
  1697. #ifdef CONFIG_SMP
  1698. .set_affinity = set_ioapic_affinity_irq,
  1699. #endif
  1700. .retrigger = ioapic_retrigger_irq,
  1701. };
  1702. static inline void init_IO_APIC_traps(void)
  1703. {
  1704. int irq;
  1705. /*
  1706. * NOTE! The local APIC isn't very good at handling
  1707. * multiple interrupts at the same interrupt level.
  1708. * As the interrupt level is determined by taking the
  1709. * vector number and shifting that right by 4, we
  1710. * want to spread these out a bit so that they don't
  1711. * all fall in the same interrupt level.
  1712. *
  1713. * Also, we've got to be careful not to trash gate
  1714. * 0x80, because int 0x80 is hm, kind of importantish. ;)
  1715. */
  1716. for (irq = 0; irq < NR_IRQS ; irq++) {
  1717. if (IO_APIC_IRQ(irq) && !irq_vector[irq]) {
  1718. /*
  1719. * Hmm.. We don't have an entry for this,
  1720. * so default to an old-fashioned 8259
  1721. * interrupt if we can..
  1722. */
  1723. if (irq < 16)
  1724. make_8259A_irq(irq);
  1725. else
  1726. /* Strange. Oh, well.. */
  1727. irq_desc[irq].chip = &no_irq_chip;
  1728. }
  1729. }
  1730. }
  1731. /*
  1732. * The local APIC irq-chip implementation:
  1733. */
  1734. static void ack_apic(unsigned int irq)
  1735. {
  1736. ack_APIC_irq();
  1737. }
  1738. static void mask_lapic_irq (unsigned int irq)
  1739. {
  1740. unsigned long v;
  1741. v = apic_read(APIC_LVT0);
  1742. apic_write_around(APIC_LVT0, v | APIC_LVT_MASKED);
  1743. }
  1744. static void unmask_lapic_irq (unsigned int irq)
  1745. {
  1746. unsigned long v;
  1747. v = apic_read(APIC_LVT0);
  1748. apic_write_around(APIC_LVT0, v & ~APIC_LVT_MASKED);
  1749. }
  1750. static struct irq_chip lapic_chip __read_mostly = {
  1751. .name = "local-APIC-edge",
  1752. .mask = mask_lapic_irq,
  1753. .unmask = unmask_lapic_irq,
  1754. .eoi = ack_apic,
  1755. };
  1756. static void __init setup_nmi(void)
  1757. {
  1758. /*
  1759. * Dirty trick to enable the NMI watchdog ...
  1760. * We put the 8259A master into AEOI mode and
  1761. * unmask on all local APICs LVT0 as NMI.
  1762. *
  1763. * The idea to use the 8259A in AEOI mode ('8259A Virtual Wire')
  1764. * is from Maciej W. Rozycki - so we do not have to EOI from
  1765. * the NMI handler or the timer interrupt.
  1766. */
  1767. apic_printk(APIC_VERBOSE, KERN_INFO "activating NMI Watchdog ...");
  1768. enable_NMI_through_LVT0();
  1769. apic_printk(APIC_VERBOSE, " done.\n");
  1770. }
  1771. /*
  1772. * This looks a bit hackish but it's about the only one way of sending
  1773. * a few INTA cycles to 8259As and any associated glue logic. ICR does
  1774. * not support the ExtINT mode, unfortunately. We need to send these
  1775. * cycles as some i82489DX-based boards have glue logic that keeps the
  1776. * 8259A interrupt line asserted until INTA. --macro
  1777. */
  1778. static inline void __init unlock_ExtINT_logic(void)
  1779. {
  1780. int apic, pin, i;
  1781. struct IO_APIC_route_entry entry0, entry1;
  1782. unsigned char save_control, save_freq_select;
  1783. pin = find_isa_irq_pin(8, mp_INT);
  1784. if (pin == -1) {
  1785. WARN_ON_ONCE(1);
  1786. return;
  1787. }
  1788. apic = find_isa_irq_apic(8, mp_INT);
  1789. if (apic == -1) {
  1790. WARN_ON_ONCE(1);
  1791. return;
  1792. }
  1793. entry0 = ioapic_read_entry(apic, pin);
  1794. clear_IO_APIC_pin(apic, pin);
  1795. memset(&entry1, 0, sizeof(entry1));
  1796. entry1.dest_mode = 0; /* physical delivery */
  1797. entry1.mask = 0; /* unmask IRQ now */
  1798. entry1.dest.physical.physical_dest = hard_smp_processor_id();
  1799. entry1.delivery_mode = dest_ExtINT;
  1800. entry1.polarity = entry0.polarity;
  1801. entry1.trigger = 0;
  1802. entry1.vector = 0;
  1803. ioapic_write_entry(apic, pin, entry1);
  1804. save_control = CMOS_READ(RTC_CONTROL);
  1805. save_freq_select = CMOS_READ(RTC_FREQ_SELECT);
  1806. CMOS_WRITE((save_freq_select & ~RTC_RATE_SELECT) | 0x6,
  1807. RTC_FREQ_SELECT);
  1808. CMOS_WRITE(save_control | RTC_PIE, RTC_CONTROL);
  1809. i = 100;
  1810. while (i-- > 0) {
  1811. mdelay(10);
  1812. if ((CMOS_READ(RTC_INTR_FLAGS) & RTC_PF) == RTC_PF)
  1813. i -= 10;
  1814. }
  1815. CMOS_WRITE(save_control, RTC_CONTROL);
  1816. CMOS_WRITE(save_freq_select, RTC_FREQ_SELECT);
  1817. clear_IO_APIC_pin(apic, pin);
  1818. ioapic_write_entry(apic, pin, entry0);
  1819. }
  1820. /*
  1821. * This code may look a bit paranoid, but it's supposed to cooperate with
  1822. * a wide range of boards and BIOS bugs. Fortunately only the timer IRQ
  1823. * is so screwy. Thanks to Brian Perkins for testing/hacking this beast
  1824. * fanatically on his truly buggy board.
  1825. */
  1826. static inline void __init check_timer(void)
  1827. {
  1828. int apic1, pin1, apic2, pin2;
  1829. int vector;
  1830. unsigned int ver;
  1831. unsigned long flags;
  1832. local_irq_save(flags);
  1833. ver = apic_read(APIC_LVR);
  1834. ver = GET_APIC_VERSION(ver);
  1835. /*
  1836. * get/set the timer IRQ vector:
  1837. */
  1838. disable_8259A_irq(0);
  1839. vector = assign_irq_vector(0);
  1840. set_intr_gate(vector, interrupt[0]);
  1841. /*
  1842. * As IRQ0 is to be enabled in the 8259A, the virtual
  1843. * wire has to be disabled in the local APIC. Also
  1844. * timer interrupts need to be acknowledged manually in
  1845. * the 8259A for the i82489DX when using the NMI
  1846. * watchdog as that APIC treats NMIs as level-triggered.
  1847. * The AEOI mode will finish them in the 8259A
  1848. * automatically.
  1849. */
  1850. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_EXTINT);
  1851. init_8259A(1);
  1852. timer_ack = (nmi_watchdog == NMI_IO_APIC && !APIC_INTEGRATED(ver));
  1853. pin1 = find_isa_irq_pin(0, mp_INT);
  1854. apic1 = find_isa_irq_apic(0, mp_INT);
  1855. pin2 = ioapic_i8259.pin;
  1856. apic2 = ioapic_i8259.apic;
  1857. printk(KERN_INFO "..TIMER: vector=0x%02X apic1=%d pin1=%d apic2=%d pin2=%d\n",
  1858. vector, apic1, pin1, apic2, pin2);
  1859. if (pin1 != -1) {
  1860. /*
  1861. * Ok, does IRQ0 through the IOAPIC work?
  1862. */
  1863. unmask_IO_APIC_irq(0);
  1864. if (timer_irq_works()) {
  1865. if (nmi_watchdog == NMI_IO_APIC) {
  1866. setup_nmi();
  1867. enable_8259A_irq(0);
  1868. }
  1869. if (disable_timer_pin_1 > 0)
  1870. clear_IO_APIC_pin(0, pin1);
  1871. goto out;
  1872. }
  1873. clear_IO_APIC_pin(apic1, pin1);
  1874. printk(KERN_ERR "..MP-BIOS bug: 8254 timer not connected to "
  1875. "IO-APIC\n");
  1876. }
  1877. printk(KERN_INFO "...trying to set up timer (IRQ0) through the 8259A ... ");
  1878. if (pin2 != -1) {
  1879. printk("\n..... (found pin %d) ...", pin2);
  1880. /*
  1881. * legacy devices should be connected to IO APIC #0
  1882. */
  1883. setup_ExtINT_IRQ0_pin(apic2, pin2, vector);
  1884. enable_8259A_irq(0);
  1885. if (timer_irq_works()) {
  1886. printk("works.\n");
  1887. if (pin1 != -1)
  1888. replace_pin_at_irq(0, apic1, pin1, apic2, pin2);
  1889. else
  1890. add_pin_to_irq(0, apic2, pin2);
  1891. if (nmi_watchdog == NMI_IO_APIC) {
  1892. setup_nmi();
  1893. }
  1894. goto out;
  1895. }
  1896. /*
  1897. * Cleanup, just in case ...
  1898. */
  1899. disable_8259A_irq(0);
  1900. clear_IO_APIC_pin(apic2, pin2);
  1901. }
  1902. printk(" failed.\n");
  1903. if (nmi_watchdog == NMI_IO_APIC) {
  1904. printk(KERN_WARNING "timer doesn't work through the IO-APIC - disabling NMI Watchdog!\n");
  1905. nmi_watchdog = 0;
  1906. }
  1907. timer_ack = 0;
  1908. printk(KERN_INFO "...trying to set up timer as Virtual Wire IRQ...");
  1909. set_irq_chip_and_handler_name(0, &lapic_chip, handle_fasteoi_irq,
  1910. "fasteoi");
  1911. apic_write_around(APIC_LVT0, APIC_DM_FIXED | vector); /* Fixed mode */
  1912. enable_8259A_irq(0);
  1913. if (timer_irq_works()) {
  1914. printk(" works.\n");
  1915. goto out;
  1916. }
  1917. disable_8259A_irq(0);
  1918. apic_write_around(APIC_LVT0, APIC_LVT_MASKED | APIC_DM_FIXED | vector);
  1919. printk(" failed.\n");
  1920. printk(KERN_INFO "...trying to set up timer as ExtINT IRQ...");
  1921. init_8259A(0);
  1922. make_8259A_irq(0);
  1923. apic_write_around(APIC_LVT0, APIC_DM_EXTINT);
  1924. unlock_ExtINT_logic();
  1925. if (timer_irq_works()) {
  1926. printk(" works.\n");
  1927. goto out;
  1928. }
  1929. printk(" failed :(.\n");
  1930. panic("IO-APIC + timer doesn't work! Boot with apic=debug and send a "
  1931. "report. Then try booting with the 'noapic' option");
  1932. out:
  1933. local_irq_restore(flags);
  1934. }
  1935. /*
  1936. *
  1937. * IRQ's that are handled by the PIC in the MPS IOAPIC case.
  1938. * - IRQ2 is the cascade IRQ, and cannot be a io-apic IRQ.
  1939. * Linux doesn't really care, as it's not actually used
  1940. * for any interrupt handling anyway.
  1941. */
  1942. #define PIC_IRQS (1 << PIC_CASCADE_IR)
  1943. void __init setup_IO_APIC(void)
  1944. {
  1945. int i;
  1946. /* Reserve all the system vectors. */
  1947. for (i = FIRST_SYSTEM_VECTOR; i < NR_VECTORS; i++)
  1948. set_bit(i, used_vectors);
  1949. enable_IO_APIC();
  1950. if (acpi_ioapic)
  1951. io_apic_irqs = ~0; /* all IRQs go through IOAPIC */
  1952. else
  1953. io_apic_irqs = ~PIC_IRQS;
  1954. printk("ENABLING IO-APIC IRQs\n");
  1955. /*
  1956. * Set up IO-APIC IRQ routing.
  1957. */
  1958. if (!acpi_ioapic)
  1959. setup_ioapic_ids_from_mpc();
  1960. sync_Arb_IDs();
  1961. setup_IO_APIC_irqs();
  1962. init_IO_APIC_traps();
  1963. check_timer();
  1964. if (!acpi_ioapic)
  1965. print_IO_APIC();
  1966. }
  1967. /*
  1968. * Called after all the initialization is done. If we didnt find any
  1969. * APIC bugs then we can allow the modify fast path
  1970. */
  1971. static int __init io_apic_bug_finalize(void)
  1972. {
  1973. if(sis_apic_bug == -1)
  1974. sis_apic_bug = 0;
  1975. return 0;
  1976. }
  1977. late_initcall(io_apic_bug_finalize);
  1978. struct sysfs_ioapic_data {
  1979. struct sys_device dev;
  1980. struct IO_APIC_route_entry entry[0];
  1981. };
  1982. static struct sysfs_ioapic_data * mp_ioapic_data[MAX_IO_APICS];
  1983. static int ioapic_suspend(struct sys_device *dev, pm_message_t state)
  1984. {
  1985. struct IO_APIC_route_entry *entry;
  1986. struct sysfs_ioapic_data *data;
  1987. int i;
  1988. data = container_of(dev, struct sysfs_ioapic_data, dev);
  1989. entry = data->entry;
  1990. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  1991. entry[i] = ioapic_read_entry(dev->id, i);
  1992. return 0;
  1993. }
  1994. static int ioapic_resume(struct sys_device *dev)
  1995. {
  1996. struct IO_APIC_route_entry *entry;
  1997. struct sysfs_ioapic_data *data;
  1998. unsigned long flags;
  1999. union IO_APIC_reg_00 reg_00;
  2000. int i;
  2001. data = container_of(dev, struct sysfs_ioapic_data, dev);
  2002. entry = data->entry;
  2003. spin_lock_irqsave(&ioapic_lock, flags);
  2004. reg_00.raw = io_apic_read(dev->id, 0);
  2005. if (reg_00.bits.ID != mp_ioapics[dev->id].mpc_apicid) {
  2006. reg_00.bits.ID = mp_ioapics[dev->id].mpc_apicid;
  2007. io_apic_write(dev->id, 0, reg_00.raw);
  2008. }
  2009. spin_unlock_irqrestore(&ioapic_lock, flags);
  2010. for (i = 0; i < nr_ioapic_registers[dev->id]; i ++)
  2011. ioapic_write_entry(dev->id, i, entry[i]);
  2012. return 0;
  2013. }
  2014. static struct sysdev_class ioapic_sysdev_class = {
  2015. .name = "ioapic",
  2016. .suspend = ioapic_suspend,
  2017. .resume = ioapic_resume,
  2018. };
  2019. static int __init ioapic_init_sysfs(void)
  2020. {
  2021. struct sys_device * dev;
  2022. int i, size, error = 0;
  2023. error = sysdev_class_register(&ioapic_sysdev_class);
  2024. if (error)
  2025. return error;
  2026. for (i = 0; i < nr_ioapics; i++ ) {
  2027. size = sizeof(struct sys_device) + nr_ioapic_registers[i]
  2028. * sizeof(struct IO_APIC_route_entry);
  2029. mp_ioapic_data[i] = kmalloc(size, GFP_KERNEL);
  2030. if (!mp_ioapic_data[i]) {
  2031. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2032. continue;
  2033. }
  2034. memset(mp_ioapic_data[i], 0, size);
  2035. dev = &mp_ioapic_data[i]->dev;
  2036. dev->id = i;
  2037. dev->cls = &ioapic_sysdev_class;
  2038. error = sysdev_register(dev);
  2039. if (error) {
  2040. kfree(mp_ioapic_data[i]);
  2041. mp_ioapic_data[i] = NULL;
  2042. printk(KERN_ERR "Can't suspend/resume IOAPIC %d\n", i);
  2043. continue;
  2044. }
  2045. }
  2046. return 0;
  2047. }
  2048. device_initcall(ioapic_init_sysfs);
  2049. /*
  2050. * Dynamic irq allocate and deallocation
  2051. */
  2052. int create_irq(void)
  2053. {
  2054. /* Allocate an unused irq */
  2055. int irq, new, vector = 0;
  2056. unsigned long flags;
  2057. irq = -ENOSPC;
  2058. spin_lock_irqsave(&vector_lock, flags);
  2059. for (new = (NR_IRQS - 1); new >= 0; new--) {
  2060. if (platform_legacy_irq(new))
  2061. continue;
  2062. if (irq_vector[new] != 0)
  2063. continue;
  2064. vector = __assign_irq_vector(new);
  2065. if (likely(vector > 0))
  2066. irq = new;
  2067. break;
  2068. }
  2069. spin_unlock_irqrestore(&vector_lock, flags);
  2070. if (irq >= 0) {
  2071. set_intr_gate(vector, interrupt[irq]);
  2072. dynamic_irq_init(irq);
  2073. }
  2074. return irq;
  2075. }
  2076. void destroy_irq(unsigned int irq)
  2077. {
  2078. unsigned long flags;
  2079. dynamic_irq_cleanup(irq);
  2080. spin_lock_irqsave(&vector_lock, flags);
  2081. clear_bit(irq_vector[irq], used_vectors);
  2082. irq_vector[irq] = 0;
  2083. spin_unlock_irqrestore(&vector_lock, flags);
  2084. }
  2085. /*
  2086. * MSI message composition
  2087. */
  2088. #ifdef CONFIG_PCI_MSI
  2089. static int msi_compose_msg(struct pci_dev *pdev, unsigned int irq, struct msi_msg *msg)
  2090. {
  2091. int vector;
  2092. unsigned dest;
  2093. vector = assign_irq_vector(irq);
  2094. if (vector >= 0) {
  2095. dest = cpu_mask_to_apicid(TARGET_CPUS);
  2096. msg->address_hi = MSI_ADDR_BASE_HI;
  2097. msg->address_lo =
  2098. MSI_ADDR_BASE_LO |
  2099. ((INT_DEST_MODE == 0) ?
  2100. MSI_ADDR_DEST_MODE_PHYSICAL:
  2101. MSI_ADDR_DEST_MODE_LOGICAL) |
  2102. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2103. MSI_ADDR_REDIRECTION_CPU:
  2104. MSI_ADDR_REDIRECTION_LOWPRI) |
  2105. MSI_ADDR_DEST_ID(dest);
  2106. msg->data =
  2107. MSI_DATA_TRIGGER_EDGE |
  2108. MSI_DATA_LEVEL_ASSERT |
  2109. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2110. MSI_DATA_DELIVERY_FIXED:
  2111. MSI_DATA_DELIVERY_LOWPRI) |
  2112. MSI_DATA_VECTOR(vector);
  2113. }
  2114. return vector;
  2115. }
  2116. #ifdef CONFIG_SMP
  2117. static void set_msi_irq_affinity(unsigned int irq, cpumask_t mask)
  2118. {
  2119. struct msi_msg msg;
  2120. unsigned int dest;
  2121. cpumask_t tmp;
  2122. int vector;
  2123. cpus_and(tmp, mask, cpu_online_map);
  2124. if (cpus_empty(tmp))
  2125. tmp = TARGET_CPUS;
  2126. vector = assign_irq_vector(irq);
  2127. if (vector < 0)
  2128. return;
  2129. dest = cpu_mask_to_apicid(mask);
  2130. read_msi_msg(irq, &msg);
  2131. msg.data &= ~MSI_DATA_VECTOR_MASK;
  2132. msg.data |= MSI_DATA_VECTOR(vector);
  2133. msg.address_lo &= ~MSI_ADDR_DEST_ID_MASK;
  2134. msg.address_lo |= MSI_ADDR_DEST_ID(dest);
  2135. write_msi_msg(irq, &msg);
  2136. irq_desc[irq].affinity = mask;
  2137. }
  2138. #endif /* CONFIG_SMP */
  2139. /*
  2140. * IRQ Chip for MSI PCI/PCI-X/PCI-Express Devices,
  2141. * which implement the MSI or MSI-X Capability Structure.
  2142. */
  2143. static struct irq_chip msi_chip = {
  2144. .name = "PCI-MSI",
  2145. .unmask = unmask_msi_irq,
  2146. .mask = mask_msi_irq,
  2147. .ack = ack_ioapic_irq,
  2148. #ifdef CONFIG_SMP
  2149. .set_affinity = set_msi_irq_affinity,
  2150. #endif
  2151. .retrigger = ioapic_retrigger_irq,
  2152. };
  2153. int arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
  2154. {
  2155. struct msi_msg msg;
  2156. int irq, ret;
  2157. irq = create_irq();
  2158. if (irq < 0)
  2159. return irq;
  2160. ret = msi_compose_msg(dev, irq, &msg);
  2161. if (ret < 0) {
  2162. destroy_irq(irq);
  2163. return ret;
  2164. }
  2165. set_irq_msi(irq, desc);
  2166. write_msi_msg(irq, &msg);
  2167. set_irq_chip_and_handler_name(irq, &msi_chip, handle_edge_irq,
  2168. "edge");
  2169. return 0;
  2170. }
  2171. void arch_teardown_msi_irq(unsigned int irq)
  2172. {
  2173. destroy_irq(irq);
  2174. }
  2175. #endif /* CONFIG_PCI_MSI */
  2176. /*
  2177. * Hypertransport interrupt support
  2178. */
  2179. #ifdef CONFIG_HT_IRQ
  2180. #ifdef CONFIG_SMP
  2181. static void target_ht_irq(unsigned int irq, unsigned int dest)
  2182. {
  2183. struct ht_irq_msg msg;
  2184. fetch_ht_irq_msg(irq, &msg);
  2185. msg.address_lo &= ~(HT_IRQ_LOW_DEST_ID_MASK);
  2186. msg.address_hi &= ~(HT_IRQ_HIGH_DEST_ID_MASK);
  2187. msg.address_lo |= HT_IRQ_LOW_DEST_ID(dest);
  2188. msg.address_hi |= HT_IRQ_HIGH_DEST_ID(dest);
  2189. write_ht_irq_msg(irq, &msg);
  2190. }
  2191. static void set_ht_irq_affinity(unsigned int irq, cpumask_t mask)
  2192. {
  2193. unsigned int dest;
  2194. cpumask_t tmp;
  2195. cpus_and(tmp, mask, cpu_online_map);
  2196. if (cpus_empty(tmp))
  2197. tmp = TARGET_CPUS;
  2198. cpus_and(mask, tmp, CPU_MASK_ALL);
  2199. dest = cpu_mask_to_apicid(mask);
  2200. target_ht_irq(irq, dest);
  2201. irq_desc[irq].affinity = mask;
  2202. }
  2203. #endif
  2204. static struct irq_chip ht_irq_chip = {
  2205. .name = "PCI-HT",
  2206. .mask = mask_ht_irq,
  2207. .unmask = unmask_ht_irq,
  2208. .ack = ack_ioapic_irq,
  2209. #ifdef CONFIG_SMP
  2210. .set_affinity = set_ht_irq_affinity,
  2211. #endif
  2212. .retrigger = ioapic_retrigger_irq,
  2213. };
  2214. int arch_setup_ht_irq(unsigned int irq, struct pci_dev *dev)
  2215. {
  2216. int vector;
  2217. vector = assign_irq_vector(irq);
  2218. if (vector >= 0) {
  2219. struct ht_irq_msg msg;
  2220. unsigned dest;
  2221. cpumask_t tmp;
  2222. cpus_clear(tmp);
  2223. cpu_set(vector >> 8, tmp);
  2224. dest = cpu_mask_to_apicid(tmp);
  2225. msg.address_hi = HT_IRQ_HIGH_DEST_ID(dest);
  2226. msg.address_lo =
  2227. HT_IRQ_LOW_BASE |
  2228. HT_IRQ_LOW_DEST_ID(dest) |
  2229. HT_IRQ_LOW_VECTOR(vector) |
  2230. ((INT_DEST_MODE == 0) ?
  2231. HT_IRQ_LOW_DM_PHYSICAL :
  2232. HT_IRQ_LOW_DM_LOGICAL) |
  2233. HT_IRQ_LOW_RQEOI_EDGE |
  2234. ((INT_DELIVERY_MODE != dest_LowestPrio) ?
  2235. HT_IRQ_LOW_MT_FIXED :
  2236. HT_IRQ_LOW_MT_ARBITRATED) |
  2237. HT_IRQ_LOW_IRQ_MASKED;
  2238. write_ht_irq_msg(irq, &msg);
  2239. set_irq_chip_and_handler_name(irq, &ht_irq_chip,
  2240. handle_edge_irq, "edge");
  2241. }
  2242. return vector;
  2243. }
  2244. #endif /* CONFIG_HT_IRQ */
  2245. /* --------------------------------------------------------------------------
  2246. ACPI-based IOAPIC Configuration
  2247. -------------------------------------------------------------------------- */
  2248. #ifdef CONFIG_ACPI
  2249. int __init io_apic_get_unique_id (int ioapic, int apic_id)
  2250. {
  2251. union IO_APIC_reg_00 reg_00;
  2252. static physid_mask_t apic_id_map = PHYSID_MASK_NONE;
  2253. physid_mask_t tmp;
  2254. unsigned long flags;
  2255. int i = 0;
  2256. /*
  2257. * The P4 platform supports up to 256 APIC IDs on two separate APIC
  2258. * buses (one for LAPICs, one for IOAPICs), where predecessors only
  2259. * supports up to 16 on one shared APIC bus.
  2260. *
  2261. * TBD: Expand LAPIC/IOAPIC support on P4-class systems to take full
  2262. * advantage of new APIC bus architecture.
  2263. */
  2264. if (physids_empty(apic_id_map))
  2265. apic_id_map = ioapic_phys_id_map(phys_cpu_present_map);
  2266. spin_lock_irqsave(&ioapic_lock, flags);
  2267. reg_00.raw = io_apic_read(ioapic, 0);
  2268. spin_unlock_irqrestore(&ioapic_lock, flags);
  2269. if (apic_id >= get_physical_broadcast()) {
  2270. printk(KERN_WARNING "IOAPIC[%d]: Invalid apic_id %d, trying "
  2271. "%d\n", ioapic, apic_id, reg_00.bits.ID);
  2272. apic_id = reg_00.bits.ID;
  2273. }
  2274. /*
  2275. * Every APIC in a system must have a unique ID or we get lots of nice
  2276. * 'stuck on smp_invalidate_needed IPI wait' messages.
  2277. */
  2278. if (check_apicid_used(apic_id_map, apic_id)) {
  2279. for (i = 0; i < get_physical_broadcast(); i++) {
  2280. if (!check_apicid_used(apic_id_map, i))
  2281. break;
  2282. }
  2283. if (i == get_physical_broadcast())
  2284. panic("Max apic_id exceeded!\n");
  2285. printk(KERN_WARNING "IOAPIC[%d]: apic_id %d already used, "
  2286. "trying %d\n", ioapic, apic_id, i);
  2287. apic_id = i;
  2288. }
  2289. tmp = apicid_to_cpu_present(apic_id);
  2290. physids_or(apic_id_map, apic_id_map, tmp);
  2291. if (reg_00.bits.ID != apic_id) {
  2292. reg_00.bits.ID = apic_id;
  2293. spin_lock_irqsave(&ioapic_lock, flags);
  2294. io_apic_write(ioapic, 0, reg_00.raw);
  2295. reg_00.raw = io_apic_read(ioapic, 0);
  2296. spin_unlock_irqrestore(&ioapic_lock, flags);
  2297. /* Sanity check */
  2298. if (reg_00.bits.ID != apic_id) {
  2299. printk("IOAPIC[%d]: Unable to change apic_id!\n", ioapic);
  2300. return -1;
  2301. }
  2302. }
  2303. apic_printk(APIC_VERBOSE, KERN_INFO
  2304. "IOAPIC[%d]: Assigned apic_id %d\n", ioapic, apic_id);
  2305. return apic_id;
  2306. }
  2307. int __init io_apic_get_version (int ioapic)
  2308. {
  2309. union IO_APIC_reg_01 reg_01;
  2310. unsigned long flags;
  2311. spin_lock_irqsave(&ioapic_lock, flags);
  2312. reg_01.raw = io_apic_read(ioapic, 1);
  2313. spin_unlock_irqrestore(&ioapic_lock, flags);
  2314. return reg_01.bits.version;
  2315. }
  2316. int __init io_apic_get_redir_entries (int ioapic)
  2317. {
  2318. union IO_APIC_reg_01 reg_01;
  2319. unsigned long flags;
  2320. spin_lock_irqsave(&ioapic_lock, flags);
  2321. reg_01.raw = io_apic_read(ioapic, 1);
  2322. spin_unlock_irqrestore(&ioapic_lock, flags);
  2323. return reg_01.bits.entries;
  2324. }
  2325. int io_apic_set_pci_routing (int ioapic, int pin, int irq, int edge_level, int active_high_low)
  2326. {
  2327. struct IO_APIC_route_entry entry;
  2328. if (!IO_APIC_IRQ(irq)) {
  2329. printk(KERN_ERR "IOAPIC[%d]: Invalid reference to IRQ 0\n",
  2330. ioapic);
  2331. return -EINVAL;
  2332. }
  2333. /*
  2334. * Generate a PCI IRQ routing entry and program the IOAPIC accordingly.
  2335. * Note that we mask (disable) IRQs now -- these get enabled when the
  2336. * corresponding device driver registers for this IRQ.
  2337. */
  2338. memset(&entry,0,sizeof(entry));
  2339. entry.delivery_mode = INT_DELIVERY_MODE;
  2340. entry.dest_mode = INT_DEST_MODE;
  2341. entry.dest.logical.logical_dest = cpu_mask_to_apicid(TARGET_CPUS);
  2342. entry.trigger = edge_level;
  2343. entry.polarity = active_high_low;
  2344. entry.mask = 1;
  2345. /*
  2346. * IRQs < 16 are already in the irq_2_pin[] map
  2347. */
  2348. if (irq >= 16)
  2349. add_pin_to_irq(irq, ioapic, pin);
  2350. entry.vector = assign_irq_vector(irq);
  2351. apic_printk(APIC_DEBUG, KERN_DEBUG "IOAPIC[%d]: Set PCI routing entry "
  2352. "(%d-%d -> 0x%x -> IRQ %d Mode:%i Active:%i)\n", ioapic,
  2353. mp_ioapics[ioapic].mpc_apicid, pin, entry.vector, irq,
  2354. edge_level, active_high_low);
  2355. ioapic_register_intr(irq, entry.vector, edge_level);
  2356. if (!ioapic && (irq < 16))
  2357. disable_8259A_irq(irq);
  2358. ioapic_write_entry(ioapic, pin, entry);
  2359. return 0;
  2360. }
  2361. int acpi_get_override_irq(int bus_irq, int *trigger, int *polarity)
  2362. {
  2363. int i;
  2364. if (skip_ioapic_setup)
  2365. return -1;
  2366. for (i = 0; i < mp_irq_entries; i++)
  2367. if (mp_irqs[i].mpc_irqtype == mp_INT &&
  2368. mp_irqs[i].mpc_srcbusirq == bus_irq)
  2369. break;
  2370. if (i >= mp_irq_entries)
  2371. return -1;
  2372. *trigger = irq_trigger(i);
  2373. *polarity = irq_polarity(i);
  2374. return 0;
  2375. }
  2376. #endif /* CONFIG_ACPI */
  2377. static int __init parse_disable_timer_pin_1(char *arg)
  2378. {
  2379. disable_timer_pin_1 = 1;
  2380. return 0;
  2381. }
  2382. early_param("disable_timer_pin_1", parse_disable_timer_pin_1);
  2383. static int __init parse_enable_timer_pin_1(char *arg)
  2384. {
  2385. disable_timer_pin_1 = -1;
  2386. return 0;
  2387. }
  2388. early_param("enable_timer_pin_1", parse_enable_timer_pin_1);
  2389. static int __init parse_noapic(char *arg)
  2390. {
  2391. /* disable IO-APIC */
  2392. disable_ioapic_setup();
  2393. return 0;
  2394. }
  2395. early_param("noapic", parse_noapic);