hdmi.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <linux/clk/tegra.h>
  17. #include "hdmi.h"
  18. #include "drm.h"
  19. #include "dc.h"
  20. struct tegra_hdmi {
  21. struct host1x_client client;
  22. struct tegra_output output;
  23. struct device *dev;
  24. struct regulator *vdd;
  25. struct regulator *pll;
  26. void __iomem *regs;
  27. unsigned int irq;
  28. struct clk *clk_parent;
  29. struct clk *clk;
  30. unsigned int audio_source;
  31. unsigned int audio_freq;
  32. bool stereo;
  33. bool dvi;
  34. struct drm_info_list *debugfs_files;
  35. struct drm_minor *minor;
  36. struct dentry *debugfs;
  37. };
  38. static inline struct tegra_hdmi *
  39. host1x_client_to_hdmi(struct host1x_client *client)
  40. {
  41. return container_of(client, struct tegra_hdmi, client);
  42. }
  43. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  44. {
  45. return container_of(output, struct tegra_hdmi, output);
  46. }
  47. #define HDMI_AUDIOCLK_FREQ 216000000
  48. #define HDMI_REKEY_DEFAULT 56
  49. enum {
  50. AUTO = 0,
  51. SPDIF,
  52. HDA,
  53. };
  54. static inline unsigned long tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  55. unsigned long reg)
  56. {
  57. return readl(hdmi->regs + (reg << 2));
  58. }
  59. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, unsigned long val,
  60. unsigned long reg)
  61. {
  62. writel(val, hdmi->regs + (reg << 2));
  63. }
  64. struct tegra_hdmi_audio_config {
  65. unsigned int pclk;
  66. unsigned int n;
  67. unsigned int cts;
  68. unsigned int aval;
  69. };
  70. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  71. { 25200000, 4096, 25200, 24000 },
  72. { 27000000, 4096, 27000, 24000 },
  73. { 74250000, 4096, 74250, 24000 },
  74. { 148500000, 4096, 148500, 24000 },
  75. { 0, 0, 0, 0 },
  76. };
  77. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  78. { 25200000, 5880, 26250, 25000 },
  79. { 27000000, 5880, 28125, 25000 },
  80. { 74250000, 4704, 61875, 20000 },
  81. { 148500000, 4704, 123750, 20000 },
  82. { 0, 0, 0, 0 },
  83. };
  84. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  85. { 25200000, 6144, 25200, 24000 },
  86. { 27000000, 6144, 27000, 24000 },
  87. { 74250000, 6144, 74250, 24000 },
  88. { 148500000, 6144, 148500, 24000 },
  89. { 0, 0, 0, 0 },
  90. };
  91. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  92. { 25200000, 11760, 26250, 25000 },
  93. { 27000000, 11760, 28125, 25000 },
  94. { 74250000, 9408, 61875, 20000 },
  95. { 148500000, 9408, 123750, 20000 },
  96. { 0, 0, 0, 0 },
  97. };
  98. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  99. { 25200000, 12288, 25200, 24000 },
  100. { 27000000, 12288, 27000, 24000 },
  101. { 74250000, 12288, 74250, 24000 },
  102. { 148500000, 12288, 148500, 24000 },
  103. { 0, 0, 0, 0 },
  104. };
  105. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  106. { 25200000, 23520, 26250, 25000 },
  107. { 27000000, 23520, 28125, 25000 },
  108. { 74250000, 18816, 61875, 20000 },
  109. { 148500000, 18816, 123750, 20000 },
  110. { 0, 0, 0, 0 },
  111. };
  112. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  113. { 25200000, 24576, 25200, 24000 },
  114. { 27000000, 24576, 27000, 24000 },
  115. { 74250000, 24576, 74250, 24000 },
  116. { 148500000, 24576, 148500, 24000 },
  117. { 0, 0, 0, 0 },
  118. };
  119. struct tmds_config {
  120. unsigned int pclk;
  121. u32 pll0;
  122. u32 pll1;
  123. u32 pe_current;
  124. u32 drive_current;
  125. };
  126. static const struct tmds_config tegra2_tmds_config[] = {
  127. { /* slow pixel clock modes */
  128. .pclk = 27000000,
  129. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  130. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  131. SOR_PLL_TX_REG_LOAD(3),
  132. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  133. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  134. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  135. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  136. PE_CURRENT3(PE_CURRENT_0_0_mA),
  137. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  138. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  139. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  140. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  141. },
  142. { /* high pixel clock modes */
  143. .pclk = UINT_MAX,
  144. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  145. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  146. SOR_PLL_TX_REG_LOAD(3),
  147. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  148. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  149. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  150. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  151. PE_CURRENT3(PE_CURRENT_6_0_mA),
  152. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  153. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  154. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  155. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  156. },
  157. };
  158. static const struct tmds_config tegra3_tmds_config[] = {
  159. { /* 480p modes */
  160. .pclk = 27000000,
  161. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  162. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  163. SOR_PLL_TX_REG_LOAD(0),
  164. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  165. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  166. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  167. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  168. PE_CURRENT3(PE_CURRENT_0_0_mA),
  169. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  170. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  171. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  172. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  173. }, { /* 720p modes */
  174. .pclk = 74250000,
  175. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  176. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  177. SOR_PLL_TX_REG_LOAD(0),
  178. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  179. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  180. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  181. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  182. PE_CURRENT3(PE_CURRENT_5_0_mA),
  183. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  184. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  185. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  186. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  187. }, { /* 1080p modes */
  188. .pclk = UINT_MAX,
  189. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  190. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  191. SOR_PLL_TX_REG_LOAD(0),
  192. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  193. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  194. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  195. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  196. PE_CURRENT3(PE_CURRENT_5_0_mA),
  197. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  198. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  199. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  200. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  201. },
  202. };
  203. static const struct tegra_hdmi_audio_config *
  204. tegra_hdmi_get_audio_config(unsigned int audio_freq, unsigned int pclk)
  205. {
  206. const struct tegra_hdmi_audio_config *table;
  207. switch (audio_freq) {
  208. case 32000:
  209. table = tegra_hdmi_audio_32k;
  210. break;
  211. case 44100:
  212. table = tegra_hdmi_audio_44_1k;
  213. break;
  214. case 48000:
  215. table = tegra_hdmi_audio_48k;
  216. break;
  217. case 88200:
  218. table = tegra_hdmi_audio_88_2k;
  219. break;
  220. case 96000:
  221. table = tegra_hdmi_audio_96k;
  222. break;
  223. case 176400:
  224. table = tegra_hdmi_audio_176_4k;
  225. break;
  226. case 192000:
  227. table = tegra_hdmi_audio_192k;
  228. break;
  229. default:
  230. return NULL;
  231. }
  232. while (table->pclk) {
  233. if (table->pclk == pclk)
  234. return table;
  235. table++;
  236. }
  237. return NULL;
  238. }
  239. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  240. {
  241. const unsigned int freqs[] = {
  242. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  243. };
  244. unsigned int i;
  245. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  246. unsigned int f = freqs[i];
  247. unsigned int eight_half;
  248. unsigned long value;
  249. unsigned int delta;
  250. if (f > 96000)
  251. delta = 2;
  252. else if (f > 480000)
  253. delta = 6;
  254. else
  255. delta = 9;
  256. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  257. value = AUDIO_FS_LOW(eight_half - delta) |
  258. AUDIO_FS_HIGH(eight_half + delta);
  259. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  260. }
  261. }
  262. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi, unsigned int pclk)
  263. {
  264. struct device_node *node = hdmi->dev->of_node;
  265. const struct tegra_hdmi_audio_config *config;
  266. unsigned int offset = 0;
  267. unsigned long value;
  268. switch (hdmi->audio_source) {
  269. case HDA:
  270. value = AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  271. break;
  272. case SPDIF:
  273. value = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  274. break;
  275. default:
  276. value = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  277. break;
  278. }
  279. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  280. value |= AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  281. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  282. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  283. } else {
  284. value |= AUDIO_CNTRL0_INJECT_NULLSMPL;
  285. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  286. value = AUDIO_CNTRL0_ERROR_TOLERANCE(6) |
  287. AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0);
  288. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  289. }
  290. config = tegra_hdmi_get_audio_config(hdmi->audio_freq, pclk);
  291. if (!config) {
  292. dev_err(hdmi->dev, "cannot set audio to %u at %u pclk\n",
  293. hdmi->audio_freq, pclk);
  294. return -EINVAL;
  295. }
  296. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  297. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  298. AUDIO_N_VALUE(config->n - 1);
  299. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  300. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  301. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  302. value = ACR_SUBPACK_CTS(config->cts);
  303. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  304. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  305. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  306. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  307. value &= ~AUDIO_N_RESETF;
  308. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  309. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  310. switch (hdmi->audio_freq) {
  311. case 32000:
  312. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320;
  313. break;
  314. case 44100:
  315. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441;
  316. break;
  317. case 48000:
  318. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480;
  319. break;
  320. case 88200:
  321. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882;
  322. break;
  323. case 96000:
  324. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960;
  325. break;
  326. case 176400:
  327. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764;
  328. break;
  329. case 192000:
  330. offset = HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920;
  331. break;
  332. }
  333. tegra_hdmi_writel(hdmi, config->aval, offset);
  334. }
  335. tegra_hdmi_setup_audio_fs_tables(hdmi);
  336. return 0;
  337. }
  338. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi,
  339. unsigned int offset, u8 type,
  340. u8 version, void *data, size_t size)
  341. {
  342. unsigned long value;
  343. u8 *ptr = data;
  344. u32 subpack[2];
  345. size_t i;
  346. u8 csum;
  347. /* first byte of data is the checksum */
  348. csum = type + version + size - 1;
  349. for (i = 1; i < size; i++)
  350. csum += ptr[i];
  351. ptr[0] = 0x100 - csum;
  352. value = INFOFRAME_HEADER_TYPE(type) |
  353. INFOFRAME_HEADER_VERSION(version) |
  354. INFOFRAME_HEADER_LEN(size - 1);
  355. tegra_hdmi_writel(hdmi, value, offset);
  356. /* The audio inforame only has one set of subpack registers. The hdmi
  357. * block pads the rest of the data as per the spec so we have to fixup
  358. * the length before filling in the subpacks.
  359. */
  360. if (offset == HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER)
  361. size = 6;
  362. /* each subpack 7 bytes devided into:
  363. * subpack_low - bytes 0 - 3
  364. * subpack_high - bytes 4 - 6 (with byte 7 padded to 0x00)
  365. */
  366. for (i = 0; i < size; i++) {
  367. size_t index = i % 7;
  368. if (index == 0)
  369. memset(subpack, 0x0, sizeof(subpack));
  370. ((u8 *)subpack)[index] = ptr[i];
  371. if (index == 6 || (i + 1 == size)) {
  372. unsigned int reg = offset + 1 + (i / 7) * 2;
  373. tegra_hdmi_writel(hdmi, subpack[0], reg);
  374. tegra_hdmi_writel(hdmi, subpack[1], reg + 1);
  375. }
  376. }
  377. }
  378. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  379. struct drm_display_mode *mode)
  380. {
  381. struct hdmi_avi_infoframe frame;
  382. unsigned int h_front_porch;
  383. unsigned int hsize = 16;
  384. unsigned int vsize = 9;
  385. if (hdmi->dvi) {
  386. tegra_hdmi_writel(hdmi, 0,
  387. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  388. return;
  389. }
  390. h_front_porch = mode->hsync_start - mode->hdisplay;
  391. memset(&frame, 0, sizeof(frame));
  392. frame.r = HDMI_AVI_R_SAME;
  393. switch (mode->vdisplay) {
  394. case 480:
  395. if (mode->hdisplay == 640) {
  396. frame.m = HDMI_AVI_M_4_3;
  397. frame.vic = 1;
  398. } else {
  399. frame.m = HDMI_AVI_M_16_9;
  400. frame.vic = 3;
  401. }
  402. break;
  403. case 576:
  404. if (((hsize * 10) / vsize) > 14) {
  405. frame.m = HDMI_AVI_M_16_9;
  406. frame.vic = 18;
  407. } else {
  408. frame.m = HDMI_AVI_M_4_3;
  409. frame.vic = 17;
  410. }
  411. break;
  412. case 720:
  413. case 1470: /* stereo mode */
  414. frame.m = HDMI_AVI_M_16_9;
  415. if (h_front_porch == 110)
  416. frame.vic = 4;
  417. else
  418. frame.vic = 19;
  419. break;
  420. case 1080:
  421. case 2205: /* stereo mode */
  422. frame.m = HDMI_AVI_M_16_9;
  423. switch (h_front_porch) {
  424. case 88:
  425. frame.vic = 16;
  426. break;
  427. case 528:
  428. frame.vic = 31;
  429. break;
  430. default:
  431. frame.vic = 32;
  432. break;
  433. }
  434. break;
  435. default:
  436. frame.m = HDMI_AVI_M_16_9;
  437. frame.vic = 0;
  438. break;
  439. }
  440. tegra_hdmi_write_infopack(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER,
  441. HDMI_INFOFRAME_TYPE_AVI, HDMI_AVI_VERSION,
  442. &frame, sizeof(frame));
  443. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  444. HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  445. }
  446. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  447. {
  448. struct hdmi_audio_infoframe frame;
  449. if (hdmi->dvi) {
  450. tegra_hdmi_writel(hdmi, 0,
  451. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  452. return;
  453. }
  454. memset(&frame, 0, sizeof(frame));
  455. frame.cc = HDMI_AUDIO_CC_2;
  456. tegra_hdmi_write_infopack(hdmi,
  457. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER,
  458. HDMI_INFOFRAME_TYPE_AUDIO,
  459. HDMI_AUDIO_VERSION,
  460. &frame, sizeof(frame));
  461. tegra_hdmi_writel(hdmi, INFOFRAME_CTRL_ENABLE,
  462. HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  463. }
  464. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  465. {
  466. struct hdmi_stereo_infoframe frame;
  467. unsigned long value;
  468. if (!hdmi->stereo) {
  469. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  470. value &= ~GENERIC_CTRL_ENABLE;
  471. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  472. return;
  473. }
  474. memset(&frame, 0, sizeof(frame));
  475. frame.regid0 = 0x03;
  476. frame.regid1 = 0x0c;
  477. frame.regid2 = 0x00;
  478. frame.hdmi_video_format = 2;
  479. /* TODO: 74 MHz limit? */
  480. if (1) {
  481. frame._3d_structure = 0;
  482. } else {
  483. frame._3d_structure = 8;
  484. frame._3d_ext_data = 0;
  485. }
  486. tegra_hdmi_write_infopack(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_HEADER,
  487. HDMI_INFOFRAME_TYPE_VENDOR,
  488. HDMI_VENDOR_VERSION, &frame, 6);
  489. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  490. value |= GENERIC_CTRL_ENABLE;
  491. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  492. }
  493. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  494. const struct tmds_config *tmds)
  495. {
  496. unsigned long value;
  497. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  498. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  499. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  500. value = tmds->drive_current | DRIVE_CURRENT_FUSE_OVERRIDE;
  501. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  502. }
  503. static int tegra_output_hdmi_enable(struct tegra_output *output)
  504. {
  505. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  506. struct tegra_dc *dc = to_tegra_dc(output->encoder.crtc);
  507. struct drm_display_mode *mode = &dc->base.mode;
  508. struct tegra_hdmi *hdmi = to_hdmi(output);
  509. struct device_node *node = hdmi->dev->of_node;
  510. unsigned int pulse_start, div82, pclk;
  511. const struct tmds_config *tmds;
  512. unsigned int num_tmds;
  513. unsigned long value;
  514. int retries = 1000;
  515. int err;
  516. pclk = mode->clock * 1000;
  517. h_sync_width = mode->hsync_end - mode->hsync_start;
  518. h_back_porch = mode->htotal - mode->hsync_end;
  519. h_front_porch = mode->hsync_start - mode->hdisplay;
  520. err = regulator_enable(hdmi->vdd);
  521. if (err < 0) {
  522. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  523. return err;
  524. }
  525. err = regulator_enable(hdmi->pll);
  526. if (err < 0) {
  527. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  528. return err;
  529. }
  530. /*
  531. * This assumes that the display controller will divide its parent
  532. * clock by 2 to generate the pixel clock.
  533. */
  534. err = tegra_output_setup_clock(output, hdmi->clk, pclk * 2);
  535. if (err < 0) {
  536. dev_err(hdmi->dev, "failed to setup clock: %d\n", err);
  537. return err;
  538. }
  539. err = clk_set_rate(hdmi->clk, pclk);
  540. if (err < 0)
  541. return err;
  542. err = clk_enable(hdmi->clk);
  543. if (err < 0) {
  544. dev_err(hdmi->dev, "failed to enable clock: %d\n", err);
  545. return err;
  546. }
  547. tegra_periph_reset_assert(hdmi->clk);
  548. usleep_range(1000, 2000);
  549. tegra_periph_reset_deassert(hdmi->clk);
  550. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  551. DC_DISP_DISP_TIMING_OPTIONS);
  552. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE888,
  553. DC_DISP_DISP_COLOR_CONTROL);
  554. /* video_preamble uses h_pulse2 */
  555. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  556. tegra_dc_writel(dc, H_PULSE_2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  557. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  558. PULSE_LAST_END_A;
  559. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  560. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  561. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  562. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  563. VSYNC_WINDOW_ENABLE;
  564. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  565. if (dc->pipe)
  566. value = HDMI_SRC_DISPLAYB;
  567. else
  568. value = HDMI_SRC_DISPLAYA;
  569. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  570. (mode->vdisplay == 576)))
  571. tegra_hdmi_writel(hdmi,
  572. value | ARM_VIDEO_RANGE_FULL,
  573. HDMI_NV_PDISP_INPUT_CONTROL);
  574. else
  575. tegra_hdmi_writel(hdmi,
  576. value | ARM_VIDEO_RANGE_LIMITED,
  577. HDMI_NV_PDISP_INPUT_CONTROL);
  578. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  579. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  580. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  581. if (!hdmi->dvi) {
  582. err = tegra_hdmi_setup_audio(hdmi, pclk);
  583. if (err < 0)
  584. hdmi->dvi = true;
  585. }
  586. if (of_device_is_compatible(node, "nvidia,tegra20-hdmi")) {
  587. /*
  588. * TODO: add ELD support
  589. */
  590. }
  591. rekey = HDMI_REKEY_DEFAULT;
  592. value = HDMI_CTRL_REKEY(rekey);
  593. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  594. h_front_porch - rekey - 18) / 32);
  595. if (!hdmi->dvi)
  596. value |= HDMI_CTRL_ENABLE;
  597. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  598. if (hdmi->dvi)
  599. tegra_hdmi_writel(hdmi, 0x0,
  600. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  601. else
  602. tegra_hdmi_writel(hdmi, GENERIC_CTRL_AUDIO,
  603. HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  604. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  605. tegra_hdmi_setup_audio_infoframe(hdmi);
  606. tegra_hdmi_setup_stereo_infoframe(hdmi);
  607. /* TMDS CONFIG */
  608. if (of_device_is_compatible(node, "nvidia,tegra30-hdmi")) {
  609. num_tmds = ARRAY_SIZE(tegra3_tmds_config);
  610. tmds = tegra3_tmds_config;
  611. } else {
  612. num_tmds = ARRAY_SIZE(tegra2_tmds_config);
  613. tmds = tegra2_tmds_config;
  614. }
  615. for (i = 0; i < num_tmds; i++) {
  616. if (pclk <= tmds[i].pclk) {
  617. tegra_hdmi_setup_tmds(hdmi, &tmds[i]);
  618. break;
  619. }
  620. }
  621. tegra_hdmi_writel(hdmi,
  622. SOR_SEQ_CTL_PU_PC(0) |
  623. SOR_SEQ_PU_PC_ALT(0) |
  624. SOR_SEQ_PD_PC(8) |
  625. SOR_SEQ_PD_PC_ALT(8),
  626. HDMI_NV_PDISP_SOR_SEQ_CTL);
  627. value = SOR_SEQ_INST_WAIT_TIME(1) |
  628. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  629. SOR_SEQ_INST_HALT |
  630. SOR_SEQ_INST_PIN_A_LOW |
  631. SOR_SEQ_INST_PIN_B_LOW |
  632. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  633. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  634. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  635. value = 0x1c800;
  636. value &= ~SOR_CSTM_ROTCLK(~0);
  637. value |= SOR_CSTM_ROTCLK(2);
  638. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  639. tegra_dc_writel(dc, DISP_CTRL_MODE_STOP, DC_CMD_DISPLAY_COMMAND);
  640. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  641. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  642. /* start SOR */
  643. tegra_hdmi_writel(hdmi,
  644. SOR_PWR_NORMAL_STATE_PU |
  645. SOR_PWR_NORMAL_START_NORMAL |
  646. SOR_PWR_SAFE_STATE_PD |
  647. SOR_PWR_SETTING_NEW_TRIGGER,
  648. HDMI_NV_PDISP_SOR_PWR);
  649. tegra_hdmi_writel(hdmi,
  650. SOR_PWR_NORMAL_STATE_PU |
  651. SOR_PWR_NORMAL_START_NORMAL |
  652. SOR_PWR_SAFE_STATE_PD |
  653. SOR_PWR_SETTING_NEW_DONE,
  654. HDMI_NV_PDISP_SOR_PWR);
  655. do {
  656. BUG_ON(--retries < 0);
  657. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  658. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  659. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  660. SOR_STATE_ASY_OWNER_HEAD0 |
  661. SOR_STATE_ASY_SUBOWNER_BOTH |
  662. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  663. SOR_STATE_ASY_DEPOL_POS;
  664. /* setup sync polarities */
  665. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  666. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  667. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  668. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  669. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  670. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  671. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  672. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  673. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  674. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  675. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  676. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  677. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  678. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  679. HDMI_NV_PDISP_SOR_STATE1);
  680. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  681. tegra_dc_writel(dc, HDMI_ENABLE, DC_DISP_DISP_WIN_OPTIONS);
  682. value = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
  683. PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
  684. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
  685. value = DISP_CTRL_MODE_C_DISPLAY;
  686. tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
  687. tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
  688. tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
  689. /* TODO: add HDCP support */
  690. return 0;
  691. }
  692. static int tegra_output_hdmi_disable(struct tegra_output *output)
  693. {
  694. struct tegra_hdmi *hdmi = to_hdmi(output);
  695. tegra_periph_reset_assert(hdmi->clk);
  696. clk_disable(hdmi->clk);
  697. regulator_disable(hdmi->pll);
  698. regulator_disable(hdmi->vdd);
  699. return 0;
  700. }
  701. static int tegra_output_hdmi_setup_clock(struct tegra_output *output,
  702. struct clk *clk, unsigned long pclk)
  703. {
  704. struct tegra_hdmi *hdmi = to_hdmi(output);
  705. struct clk *base;
  706. int err;
  707. err = clk_set_parent(clk, hdmi->clk_parent);
  708. if (err < 0) {
  709. dev_err(output->dev, "failed to set parent: %d\n", err);
  710. return err;
  711. }
  712. base = clk_get_parent(hdmi->clk_parent);
  713. /*
  714. * This assumes that the parent clock is pll_d_out0 or pll_d2_out
  715. * respectively, each of which divides the base pll_d by 2.
  716. */
  717. err = clk_set_rate(base, pclk * 2);
  718. if (err < 0)
  719. dev_err(output->dev,
  720. "failed to set base clock rate to %lu Hz\n",
  721. pclk * 2);
  722. return 0;
  723. }
  724. static int tegra_output_hdmi_check_mode(struct tegra_output *output,
  725. struct drm_display_mode *mode,
  726. enum drm_mode_status *status)
  727. {
  728. struct tegra_hdmi *hdmi = to_hdmi(output);
  729. unsigned long pclk = mode->clock * 1000;
  730. struct clk *parent;
  731. long err;
  732. parent = clk_get_parent(hdmi->clk_parent);
  733. err = clk_round_rate(parent, pclk * 4);
  734. if (err < 0)
  735. *status = MODE_NOCLOCK;
  736. else
  737. *status = MODE_OK;
  738. return 0;
  739. }
  740. static const struct tegra_output_ops hdmi_ops = {
  741. .enable = tegra_output_hdmi_enable,
  742. .disable = tegra_output_hdmi_disable,
  743. .setup_clock = tegra_output_hdmi_setup_clock,
  744. .check_mode = tegra_output_hdmi_check_mode,
  745. };
  746. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  747. {
  748. struct drm_info_node *node = s->private;
  749. struct tegra_hdmi *hdmi = node->info_ent->data;
  750. #define DUMP_REG(name) \
  751. seq_printf(s, "%-56s %#05x %08lx\n", #name, name, \
  752. tegra_hdmi_readl(hdmi, name))
  753. DUMP_REG(HDMI_CTXSW);
  754. DUMP_REG(HDMI_NV_PDISP_SOR_STATE0);
  755. DUMP_REG(HDMI_NV_PDISP_SOR_STATE1);
  756. DUMP_REG(HDMI_NV_PDISP_SOR_STATE2);
  757. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_MSB);
  758. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AN_LSB);
  759. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_MSB);
  760. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CN_LSB);
  761. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB);
  762. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB);
  763. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB);
  764. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB);
  765. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB);
  766. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB);
  767. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB);
  768. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB);
  769. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CTRL);
  770. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CMODE);
  771. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB);
  772. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB);
  773. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB);
  774. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2);
  775. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1);
  776. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_RI);
  777. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_MSB);
  778. DUMP_REG(HDMI_NV_PDISP_RG_HDCP_CS_LSB);
  779. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU0);
  780. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0);
  781. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU1);
  782. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_EMU2);
  783. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  784. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS);
  785. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER);
  786. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW);
  787. DUMP_REG(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH);
  788. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  789. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS);
  790. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER);
  791. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW);
  792. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH);
  793. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW);
  794. DUMP_REG(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH);
  795. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  796. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_STATUS);
  797. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_HEADER);
  798. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW);
  799. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH);
  800. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW);
  801. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH);
  802. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW);
  803. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH);
  804. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW);
  805. DUMP_REG(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH);
  806. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_CTRL);
  807. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW);
  808. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH);
  809. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  810. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  811. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW);
  812. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH);
  813. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW);
  814. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH);
  815. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW);
  816. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH);
  817. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW);
  818. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH);
  819. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW);
  820. DUMP_REG(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH);
  821. DUMP_REG(HDMI_NV_PDISP_HDMI_CTRL);
  822. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT);
  823. DUMP_REG(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  824. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_CTRL);
  825. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_STATUS);
  826. DUMP_REG(HDMI_NV_PDISP_HDMI_GCP_SUBPACK);
  827. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1);
  828. DUMP_REG(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2);
  829. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU0);
  830. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1);
  831. DUMP_REG(HDMI_NV_PDISP_HDMI_EMU1_RDATA);
  832. DUMP_REG(HDMI_NV_PDISP_HDMI_SPARE);
  833. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1);
  834. DUMP_REG(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2);
  835. DUMP_REG(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL);
  836. DUMP_REG(HDMI_NV_PDISP_SOR_CAP);
  837. DUMP_REG(HDMI_NV_PDISP_SOR_PWR);
  838. DUMP_REG(HDMI_NV_PDISP_SOR_TEST);
  839. DUMP_REG(HDMI_NV_PDISP_SOR_PLL0);
  840. DUMP_REG(HDMI_NV_PDISP_SOR_PLL1);
  841. DUMP_REG(HDMI_NV_PDISP_SOR_PLL2);
  842. DUMP_REG(HDMI_NV_PDISP_SOR_CSTM);
  843. DUMP_REG(HDMI_NV_PDISP_SOR_LVDS);
  844. DUMP_REG(HDMI_NV_PDISP_SOR_CRCA);
  845. DUMP_REG(HDMI_NV_PDISP_SOR_CRCB);
  846. DUMP_REG(HDMI_NV_PDISP_SOR_BLANK);
  847. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_CTL);
  848. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(0));
  849. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(1));
  850. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(2));
  851. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(3));
  852. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(4));
  853. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(5));
  854. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(6));
  855. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(7));
  856. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(8));
  857. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(9));
  858. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(10));
  859. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(11));
  860. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(12));
  861. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(13));
  862. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(14));
  863. DUMP_REG(HDMI_NV_PDISP_SOR_SEQ_INST(15));
  864. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA0);
  865. DUMP_REG(HDMI_NV_PDISP_SOR_VCRCA1);
  866. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA0);
  867. DUMP_REG(HDMI_NV_PDISP_SOR_CCRCA1);
  868. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA0);
  869. DUMP_REG(HDMI_NV_PDISP_SOR_EDATAA1);
  870. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA0);
  871. DUMP_REG(HDMI_NV_PDISP_SOR_COUNTA1);
  872. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA0);
  873. DUMP_REG(HDMI_NV_PDISP_SOR_DEBUGA1);
  874. DUMP_REG(HDMI_NV_PDISP_SOR_TRIG);
  875. DUMP_REG(HDMI_NV_PDISP_SOR_MSCHECK);
  876. DUMP_REG(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  877. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG0);
  878. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG1);
  879. DUMP_REG(HDMI_NV_PDISP_AUDIO_DEBUG2);
  880. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(0));
  881. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(1));
  882. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(2));
  883. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(3));
  884. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(4));
  885. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(5));
  886. DUMP_REG(HDMI_NV_PDISP_AUDIO_FS(6));
  887. DUMP_REG(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH);
  888. DUMP_REG(HDMI_NV_PDISP_AUDIO_THRESHOLD);
  889. DUMP_REG(HDMI_NV_PDISP_AUDIO_CNTRL0);
  890. DUMP_REG(HDMI_NV_PDISP_AUDIO_N);
  891. DUMP_REG(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING);
  892. DUMP_REG(HDMI_NV_PDISP_SOR_REFCLK);
  893. DUMP_REG(HDMI_NV_PDISP_CRC_CONTROL);
  894. DUMP_REG(HDMI_NV_PDISP_INPUT_CONTROL);
  895. DUMP_REG(HDMI_NV_PDISP_SCRATCH);
  896. DUMP_REG(HDMI_NV_PDISP_PE_CURRENT);
  897. DUMP_REG(HDMI_NV_PDISP_KEY_CTRL);
  898. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG0);
  899. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG1);
  900. DUMP_REG(HDMI_NV_PDISP_KEY_DEBUG2);
  901. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_0);
  902. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_1);
  903. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_2);
  904. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_3);
  905. DUMP_REG(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG);
  906. DUMP_REG(HDMI_NV_PDISP_KEY_SKEY_INDEX);
  907. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  908. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  909. DUMP_REG(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  910. #undef DUMP_REG
  911. return 0;
  912. }
  913. static struct drm_info_list debugfs_files[] = {
  914. { "regs", tegra_hdmi_show_regs, 0, NULL },
  915. };
  916. static int tegra_hdmi_debugfs_init(struct tegra_hdmi *hdmi,
  917. struct drm_minor *minor)
  918. {
  919. unsigned int i;
  920. int err;
  921. hdmi->debugfs = debugfs_create_dir("hdmi", minor->debugfs_root);
  922. if (!hdmi->debugfs)
  923. return -ENOMEM;
  924. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  925. GFP_KERNEL);
  926. if (!hdmi->debugfs_files) {
  927. err = -ENOMEM;
  928. goto remove;
  929. }
  930. for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
  931. hdmi->debugfs_files[i].data = hdmi;
  932. err = drm_debugfs_create_files(hdmi->debugfs_files,
  933. ARRAY_SIZE(debugfs_files),
  934. hdmi->debugfs, minor);
  935. if (err < 0)
  936. goto free;
  937. hdmi->minor = minor;
  938. return 0;
  939. free:
  940. kfree(hdmi->debugfs_files);
  941. hdmi->debugfs_files = NULL;
  942. remove:
  943. debugfs_remove(hdmi->debugfs);
  944. hdmi->debugfs = NULL;
  945. return err;
  946. }
  947. static int tegra_hdmi_debugfs_exit(struct tegra_hdmi *hdmi)
  948. {
  949. drm_debugfs_remove_files(hdmi->debugfs_files, ARRAY_SIZE(debugfs_files),
  950. hdmi->minor);
  951. hdmi->minor = NULL;
  952. kfree(hdmi->debugfs_files);
  953. hdmi->debugfs_files = NULL;
  954. debugfs_remove(hdmi->debugfs);
  955. hdmi->debugfs = NULL;
  956. return 0;
  957. }
  958. static int tegra_hdmi_drm_init(struct host1x_client *client,
  959. struct drm_device *drm)
  960. {
  961. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  962. int err;
  963. hdmi->output.type = TEGRA_OUTPUT_HDMI;
  964. hdmi->output.dev = client->dev;
  965. hdmi->output.ops = &hdmi_ops;
  966. err = tegra_output_init(drm, &hdmi->output);
  967. if (err < 0) {
  968. dev_err(client->dev, "output setup failed: %d\n", err);
  969. return err;
  970. }
  971. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  972. err = tegra_hdmi_debugfs_init(hdmi, drm->primary);
  973. if (err < 0)
  974. dev_err(client->dev, "debugfs setup failed: %d\n", err);
  975. }
  976. return 0;
  977. }
  978. static int tegra_hdmi_drm_exit(struct host1x_client *client)
  979. {
  980. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  981. int err;
  982. if (IS_ENABLED(CONFIG_DEBUG_FS)) {
  983. err = tegra_hdmi_debugfs_exit(hdmi);
  984. if (err < 0)
  985. dev_err(client->dev, "debugfs cleanup failed: %d\n",
  986. err);
  987. }
  988. err = tegra_output_disable(&hdmi->output);
  989. if (err < 0) {
  990. dev_err(client->dev, "output failed to disable: %d\n", err);
  991. return err;
  992. }
  993. err = tegra_output_exit(&hdmi->output);
  994. if (err < 0) {
  995. dev_err(client->dev, "output cleanup failed: %d\n", err);
  996. return err;
  997. }
  998. return 0;
  999. }
  1000. static const struct host1x_client_ops hdmi_client_ops = {
  1001. .drm_init = tegra_hdmi_drm_init,
  1002. .drm_exit = tegra_hdmi_drm_exit,
  1003. };
  1004. static int tegra_hdmi_probe(struct platform_device *pdev)
  1005. {
  1006. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  1007. struct tegra_hdmi *hdmi;
  1008. struct resource *regs;
  1009. int err;
  1010. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1011. if (!hdmi)
  1012. return -ENOMEM;
  1013. hdmi->dev = &pdev->dev;
  1014. hdmi->audio_source = AUTO;
  1015. hdmi->audio_freq = 44100;
  1016. hdmi->stereo = false;
  1017. hdmi->dvi = false;
  1018. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1019. if (IS_ERR(hdmi->clk)) {
  1020. dev_err(&pdev->dev, "failed to get clock\n");
  1021. return PTR_ERR(hdmi->clk);
  1022. }
  1023. err = clk_prepare(hdmi->clk);
  1024. if (err < 0)
  1025. return err;
  1026. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1027. if (IS_ERR(hdmi->clk_parent))
  1028. return PTR_ERR(hdmi->clk_parent);
  1029. err = clk_prepare(hdmi->clk_parent);
  1030. if (err < 0)
  1031. return err;
  1032. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1033. if (err < 0) {
  1034. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1035. return err;
  1036. }
  1037. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1038. if (IS_ERR(hdmi->vdd)) {
  1039. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1040. return PTR_ERR(hdmi->vdd);
  1041. }
  1042. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1043. if (IS_ERR(hdmi->pll)) {
  1044. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1045. return PTR_ERR(hdmi->pll);
  1046. }
  1047. hdmi->output.dev = &pdev->dev;
  1048. err = tegra_output_parse_dt(&hdmi->output);
  1049. if (err < 0)
  1050. return err;
  1051. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1052. if (!regs)
  1053. return -ENXIO;
  1054. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1055. if (IS_ERR(hdmi->regs))
  1056. return PTR_ERR(hdmi->regs);
  1057. err = platform_get_irq(pdev, 0);
  1058. if (err < 0)
  1059. return err;
  1060. hdmi->irq = err;
  1061. hdmi->client.ops = &hdmi_client_ops;
  1062. INIT_LIST_HEAD(&hdmi->client.list);
  1063. hdmi->client.dev = &pdev->dev;
  1064. err = host1x_register_client(host1x, &hdmi->client);
  1065. if (err < 0) {
  1066. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1067. err);
  1068. return err;
  1069. }
  1070. platform_set_drvdata(pdev, hdmi);
  1071. return 0;
  1072. }
  1073. static int tegra_hdmi_remove(struct platform_device *pdev)
  1074. {
  1075. struct host1x *host1x = dev_get_drvdata(pdev->dev.parent);
  1076. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1077. int err;
  1078. err = host1x_unregister_client(host1x, &hdmi->client);
  1079. if (err < 0) {
  1080. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1081. err);
  1082. return err;
  1083. }
  1084. clk_unprepare(hdmi->clk_parent);
  1085. clk_unprepare(hdmi->clk);
  1086. return 0;
  1087. }
  1088. static struct of_device_id tegra_hdmi_of_match[] = {
  1089. { .compatible = "nvidia,tegra30-hdmi", },
  1090. { .compatible = "nvidia,tegra20-hdmi", },
  1091. { },
  1092. };
  1093. struct platform_driver tegra_hdmi_driver = {
  1094. .driver = {
  1095. .name = "tegra-hdmi",
  1096. .owner = THIS_MODULE,
  1097. .of_match_table = tegra_hdmi_of_match,
  1098. },
  1099. .probe = tegra_hdmi_probe,
  1100. .remove = tegra_hdmi_remove,
  1101. };