clock-s5p6450.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670
  1. /* linux/arch/arm/mach-s5p64x0/clock-s5p6450.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * S5P6450 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-clock.h>
  24. #include <mach/s5p64x0-clock.h>
  25. #include <plat/cpu-freq.h>
  26. #include <plat/clock.h>
  27. #include <plat/cpu.h>
  28. #include <plat/pll.h>
  29. #include <plat/s5p-clock.h>
  30. #include <plat/clock-clksrc.h>
  31. #include <plat/s5p6450.h>
  32. static struct clksrc_clk clk_mout_dpll = {
  33. .clk = {
  34. .name = "mout_dpll",
  35. .id = -1,
  36. },
  37. .sources = &clk_src_dpll,
  38. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 5, .size = 1 },
  39. };
  40. static u32 epll_div[][5] = {
  41. { 133000000, 27307, 55, 2, 2 },
  42. { 100000000, 43691, 41, 2, 2 },
  43. { 480000000, 0, 80, 2, 0 },
  44. };
  45. static int s5p6450_epll_set_rate(struct clk *clk, unsigned long rate)
  46. {
  47. unsigned int epll_con, epll_con_k;
  48. unsigned int i;
  49. if (clk->rate == rate) /* Return if nothing changed */
  50. return 0;
  51. epll_con = __raw_readl(S5P64X0_EPLL_CON);
  52. epll_con_k = __raw_readl(S5P64X0_EPLL_CON_K);
  53. epll_con_k &= ~(PLL90XX_KDIV_MASK);
  54. epll_con &= ~(PLL90XX_MDIV_MASK | PLL90XX_PDIV_MASK | PLL90XX_SDIV_MASK);
  55. for (i = 0; i < ARRAY_SIZE(epll_div); i++) {
  56. if (epll_div[i][0] == rate) {
  57. epll_con_k |= (epll_div[i][1] << PLL90XX_KDIV_SHIFT);
  58. epll_con |= (epll_div[i][2] << PLL90XX_MDIV_SHIFT) |
  59. (epll_div[i][3] << PLL90XX_PDIV_SHIFT) |
  60. (epll_div[i][4] << PLL90XX_SDIV_SHIFT);
  61. break;
  62. }
  63. }
  64. if (i == ARRAY_SIZE(epll_div)) {
  65. printk(KERN_ERR "%s: Invalid Clock EPLL Frequency\n", __func__);
  66. return -EINVAL;
  67. }
  68. __raw_writel(epll_con, S5P64X0_EPLL_CON);
  69. __raw_writel(epll_con_k, S5P64X0_EPLL_CON_K);
  70. printk(KERN_WARNING "EPLL Rate changes from %lu to %lu\n",
  71. clk->rate, rate);
  72. clk->rate = rate;
  73. return 0;
  74. }
  75. static struct clk_ops s5p6450_epll_ops = {
  76. .get_rate = s5p_epll_get_rate,
  77. .set_rate = s5p6450_epll_set_rate,
  78. };
  79. static struct clksrc_clk clk_dout_epll = {
  80. .clk = {
  81. .name = "dout_epll",
  82. .id = -1,
  83. .parent = &clk_mout_epll.clk,
  84. },
  85. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 24, .size = 4 },
  86. };
  87. static struct clksrc_clk clk_mout_hclk_sel = {
  88. .clk = {
  89. .name = "mout_hclk_sel",
  90. .id = -1,
  91. },
  92. .sources = &clkset_hclk_low,
  93. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 15, .size = 1 },
  94. };
  95. static struct clk *clkset_hclk_list[] = {
  96. &clk_mout_hclk_sel.clk,
  97. &clk_armclk.clk,
  98. };
  99. static struct clksrc_sources clkset_hclk = {
  100. .sources = clkset_hclk_list,
  101. .nr_sources = ARRAY_SIZE(clkset_hclk_list),
  102. };
  103. static struct clksrc_clk clk_hclk = {
  104. .clk = {
  105. .name = "clk_hclk",
  106. .id = -1,
  107. },
  108. .sources = &clkset_hclk,
  109. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 14, .size = 1 },
  110. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 8, .size = 4 },
  111. };
  112. static struct clksrc_clk clk_pclk = {
  113. .clk = {
  114. .name = "clk_pclk",
  115. .id = -1,
  116. .parent = &clk_hclk.clk,
  117. },
  118. .reg_div = { .reg = S5P64X0_CLK_DIV0, .shift = 12, .size = 4 },
  119. };
  120. static struct clksrc_clk clk_dout_pwm_ratio0 = {
  121. .clk = {
  122. .name = "clk_dout_pwm_ratio0",
  123. .id = -1,
  124. .parent = &clk_mout_hclk_sel.clk,
  125. },
  126. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 16, .size = 4 },
  127. };
  128. static struct clksrc_clk clk_pclk_to_wdt_pwm = {
  129. .clk = {
  130. .name = "clk_pclk_to_wdt_pwm",
  131. .id = -1,
  132. .parent = &clk_dout_pwm_ratio0.clk,
  133. },
  134. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 20, .size = 4 },
  135. };
  136. static struct clksrc_clk clk_hclk_low = {
  137. .clk = {
  138. .name = "clk_hclk_low",
  139. .id = -1,
  140. },
  141. .sources = &clkset_hclk_low,
  142. .reg_src = { .reg = S5P64X0_OTHERS, .shift = 6, .size = 1 },
  143. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 8, .size = 4 },
  144. };
  145. static struct clksrc_clk clk_pclk_low = {
  146. .clk = {
  147. .name = "clk_pclk_low",
  148. .id = -1,
  149. .parent = &clk_hclk_low.clk,
  150. },
  151. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 12, .size = 4 },
  152. };
  153. /*
  154. * The following clocks will be disabled during clock initialization. It is
  155. * recommended to keep the following clocks disabled until the driver requests
  156. * for enabling the clock.
  157. */
  158. static struct clk init_clocks_disable[] = {
  159. {
  160. .name = "usbhost",
  161. .id = -1,
  162. .parent = &clk_hclk_low.clk,
  163. .enable = s5p64x0_hclk0_ctrl,
  164. .ctrlbit = (1 << 3),
  165. }, {
  166. .name = "pdma",
  167. .id = -1,
  168. .parent = &clk_hclk_low.clk,
  169. .enable = s5p64x0_hclk0_ctrl,
  170. .ctrlbit = (1 << 12),
  171. }, {
  172. .name = "hsmmc",
  173. .id = 0,
  174. .parent = &clk_hclk_low.clk,
  175. .enable = s5p64x0_hclk0_ctrl,
  176. .ctrlbit = (1 << 17),
  177. }, {
  178. .name = "hsmmc",
  179. .id = 1,
  180. .parent = &clk_hclk_low.clk,
  181. .enable = s5p64x0_hclk0_ctrl,
  182. .ctrlbit = (1 << 18),
  183. }, {
  184. .name = "hsmmc",
  185. .id = 2,
  186. .parent = &clk_hclk_low.clk,
  187. .enable = s5p64x0_hclk0_ctrl,
  188. .ctrlbit = (1 << 19),
  189. }, {
  190. .name = "usbotg",
  191. .id = -1,
  192. .parent = &clk_hclk_low.clk,
  193. .enable = s5p64x0_hclk0_ctrl,
  194. .ctrlbit = (1 << 20),
  195. }, {
  196. .name = "lcd",
  197. .id = -1,
  198. .parent = &clk_h,
  199. .enable = s5p64x0_hclk1_ctrl,
  200. .ctrlbit = (1 << 1),
  201. }, {
  202. .name = "watchdog",
  203. .id = -1,
  204. .parent = &clk_pclk_low.clk,
  205. .enable = s5p64x0_pclk_ctrl,
  206. .ctrlbit = (1 << 5),
  207. }, {
  208. .name = "adc",
  209. .id = -1,
  210. .parent = &clk_pclk_low.clk,
  211. .enable = s5p64x0_pclk_ctrl,
  212. .ctrlbit = (1 << 12),
  213. }, {
  214. .name = "i2c",
  215. .id = 0,
  216. .parent = &clk_pclk_low.clk,
  217. .enable = s5p64x0_pclk_ctrl,
  218. .ctrlbit = (1 << 17),
  219. }, {
  220. .name = "spi",
  221. .id = 0,
  222. .parent = &clk_pclk_low.clk,
  223. .enable = s5p64x0_pclk_ctrl,
  224. .ctrlbit = (1 << 21),
  225. }, {
  226. .name = "spi",
  227. .id = 1,
  228. .parent = &clk_pclk_low.clk,
  229. .enable = s5p64x0_pclk_ctrl,
  230. .ctrlbit = (1 << 22),
  231. }, {
  232. .name = "iis",
  233. .id = 0,
  234. .parent = &clk_pclk_low.clk,
  235. .enable = s5p64x0_pclk_ctrl,
  236. .ctrlbit = (1 << 26),
  237. }, {
  238. .name = "iis",
  239. .id = 1,
  240. .parent = &clk_pclk_low.clk,
  241. .enable = s5p64x0_pclk_ctrl,
  242. .ctrlbit = (1 << 15),
  243. }, {
  244. .name = "iis",
  245. .id = 2,
  246. .parent = &clk_pclk_low.clk,
  247. .enable = s5p64x0_pclk_ctrl,
  248. .ctrlbit = (1 << 16),
  249. }, {
  250. .name = "i2c",
  251. .id = 1,
  252. .parent = &clk_pclk_low.clk,
  253. .enable = s5p64x0_pclk_ctrl,
  254. .ctrlbit = (1 << 27),
  255. }, {
  256. .name = "dmc0",
  257. .id = -1,
  258. .parent = &clk_pclk.clk,
  259. .enable = s5p64x0_pclk_ctrl,
  260. .ctrlbit = (1 << 30),
  261. }
  262. };
  263. /*
  264. * The following clocks will be enabled during clock initialization.
  265. */
  266. static struct clk init_clocks[] = {
  267. {
  268. .name = "intc",
  269. .id = -1,
  270. .parent = &clk_hclk.clk,
  271. .enable = s5p64x0_hclk0_ctrl,
  272. .ctrlbit = (1 << 1),
  273. }, {
  274. .name = "mem",
  275. .id = -1,
  276. .parent = &clk_hclk.clk,
  277. .enable = s5p64x0_hclk0_ctrl,
  278. .ctrlbit = (1 << 21),
  279. }, {
  280. .name = "uart",
  281. .id = 0,
  282. .parent = &clk_pclk_low.clk,
  283. .enable = s5p64x0_pclk_ctrl,
  284. .ctrlbit = (1 << 1),
  285. }, {
  286. .name = "uart",
  287. .id = 1,
  288. .parent = &clk_pclk_low.clk,
  289. .enable = s5p64x0_pclk_ctrl,
  290. .ctrlbit = (1 << 2),
  291. }, {
  292. .name = "uart",
  293. .id = 2,
  294. .parent = &clk_pclk_low.clk,
  295. .enable = s5p64x0_pclk_ctrl,
  296. .ctrlbit = (1 << 3),
  297. }, {
  298. .name = "uart",
  299. .id = 3,
  300. .parent = &clk_pclk_low.clk,
  301. .enable = s5p64x0_pclk_ctrl,
  302. .ctrlbit = (1 << 4),
  303. }, {
  304. .name = "timers",
  305. .id = -1,
  306. .parent = &clk_pclk_to_wdt_pwm.clk,
  307. .enable = s5p64x0_pclk_ctrl,
  308. .ctrlbit = (1 << 7),
  309. }, {
  310. .name = "gpio",
  311. .id = -1,
  312. .parent = &clk_pclk_low.clk,
  313. .enable = s5p64x0_pclk_ctrl,
  314. .ctrlbit = (1 << 18),
  315. },
  316. };
  317. static struct clk *clkset_uart_list[] = {
  318. &clk_dout_epll.clk,
  319. &clk_dout_mpll.clk,
  320. };
  321. static struct clksrc_sources clkset_uart = {
  322. .sources = clkset_uart_list,
  323. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  324. };
  325. static struct clk *clkset_mali_list[] = {
  326. &clk_mout_epll.clk,
  327. &clk_mout_apll.clk,
  328. &clk_mout_mpll.clk,
  329. };
  330. static struct clksrc_sources clkset_mali = {
  331. .sources = clkset_mali_list,
  332. .nr_sources = ARRAY_SIZE(clkset_mali_list),
  333. };
  334. static struct clk *clkset_group2_list[] = {
  335. &clk_dout_epll.clk,
  336. &clk_dout_mpll.clk,
  337. &clk_ext_xtal_mux,
  338. };
  339. static struct clksrc_sources clkset_group2 = {
  340. .sources = clkset_group2_list,
  341. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  342. };
  343. static struct clk *clkset_dispcon_list[] = {
  344. &clk_dout_epll.clk,
  345. &clk_dout_mpll.clk,
  346. &clk_ext_xtal_mux,
  347. &clk_mout_dpll.clk,
  348. };
  349. static struct clksrc_sources clkset_dispcon = {
  350. .sources = clkset_dispcon_list,
  351. .nr_sources = ARRAY_SIZE(clkset_dispcon_list),
  352. };
  353. static struct clk *clkset_hsmmc44_list[] = {
  354. &clk_dout_epll.clk,
  355. &clk_dout_mpll.clk,
  356. &clk_ext_xtal_mux,
  357. &s5p_clk_27m,
  358. &clk_48m,
  359. };
  360. static struct clksrc_sources clkset_hsmmc44 = {
  361. .sources = clkset_hsmmc44_list,
  362. .nr_sources = ARRAY_SIZE(clkset_hsmmc44_list),
  363. };
  364. static struct clk *clkset_sclk_audio0_list[] = {
  365. [0] = &clk_dout_epll.clk,
  366. [1] = &clk_dout_mpll.clk,
  367. [2] = &clk_ext_xtal_mux,
  368. [3] = NULL,
  369. [4] = NULL,
  370. };
  371. static struct clksrc_sources clkset_sclk_audio0 = {
  372. .sources = clkset_sclk_audio0_list,
  373. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  374. };
  375. static struct clksrc_clk clk_sclk_audio0 = {
  376. .clk = {
  377. .name = "audio-bus",
  378. .id = -1,
  379. .enable = s5p64x0_sclk_ctrl,
  380. .ctrlbit = (1 << 8),
  381. .parent = &clk_dout_epll.clk,
  382. },
  383. .sources = &clkset_sclk_audio0,
  384. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 10, .size = 3 },
  385. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 8, .size = 4 },
  386. };
  387. static struct clksrc_clk clksrcs[] = {
  388. {
  389. .clk = {
  390. .name = "sclk_mmc",
  391. .id = 0,
  392. .ctrlbit = (1 << 24),
  393. .enable = s5p64x0_sclk_ctrl,
  394. },
  395. .sources = &clkset_group2,
  396. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 18, .size = 2 },
  397. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 0, .size = 4 },
  398. }, {
  399. .clk = {
  400. .name = "sclk_mmc",
  401. .id = 1,
  402. .ctrlbit = (1 << 25),
  403. .enable = s5p64x0_sclk_ctrl,
  404. },
  405. .sources = &clkset_group2,
  406. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 20, .size = 2 },
  407. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 4, .size = 4 },
  408. }, {
  409. .clk = {
  410. .name = "sclk_mmc",
  411. .id = 2,
  412. .ctrlbit = (1 << 26),
  413. .enable = s5p64x0_sclk_ctrl,
  414. },
  415. .sources = &clkset_group2,
  416. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 22, .size = 2 },
  417. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 8, .size = 4 },
  418. }, {
  419. .clk = {
  420. .name = "uclk1",
  421. .id = -1,
  422. .ctrlbit = (1 << 5),
  423. .enable = s5p64x0_sclk_ctrl,
  424. },
  425. .sources = &clkset_uart,
  426. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 13, .size = 1 },
  427. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 16, .size = 4 },
  428. }, {
  429. .clk = {
  430. .name = "sclk_spi",
  431. .id = 0,
  432. .ctrlbit = (1 << 20),
  433. .enable = s5p64x0_sclk_ctrl,
  434. },
  435. .sources = &clkset_group2,
  436. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 14, .size = 2 },
  437. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 0, .size = 4 },
  438. }, {
  439. .clk = {
  440. .name = "sclk_spi",
  441. .id = 1,
  442. .ctrlbit = (1 << 21),
  443. .enable = s5p64x0_sclk_ctrl,
  444. },
  445. .sources = &clkset_group2,
  446. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 16, .size = 2 },
  447. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 4, .size = 4 },
  448. }, {
  449. .clk = {
  450. .name = "sclk_fimc",
  451. .id = -1,
  452. .ctrlbit = (1 << 10),
  453. .enable = s5p64x0_sclk_ctrl,
  454. },
  455. .sources = &clkset_group2,
  456. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 26, .size = 2 },
  457. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 12, .size = 4 },
  458. }, {
  459. .clk = {
  460. .name = "aclk_mali",
  461. .id = -1,
  462. .ctrlbit = (1 << 2),
  463. .enable = s5p64x0_sclk1_ctrl,
  464. },
  465. .sources = &clkset_mali,
  466. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 8, .size = 2 },
  467. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 4, .size = 4 },
  468. }, {
  469. .clk = {
  470. .name = "sclk_2d",
  471. .id = -1,
  472. .ctrlbit = (1 << 12),
  473. .enable = s5p64x0_sclk_ctrl,
  474. },
  475. .sources = &clkset_mali,
  476. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 30, .size = 2 },
  477. .reg_div = { .reg = S5P64X0_CLK_DIV2, .shift = 20, .size = 4 },
  478. }, {
  479. .clk = {
  480. .name = "sclk_usi",
  481. .id = -1,
  482. .ctrlbit = (1 << 7),
  483. .enable = s5p64x0_sclk_ctrl,
  484. },
  485. .sources = &clkset_group2,
  486. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 10, .size = 2 },
  487. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 16, .size = 4 },
  488. }, {
  489. .clk = {
  490. .name = "sclk_camif",
  491. .id = -1,
  492. .ctrlbit = (1 << 6),
  493. .enable = s5p64x0_sclk_ctrl,
  494. },
  495. .sources = &clkset_group2,
  496. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 28, .size = 2 },
  497. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 20, .size = 4 },
  498. }, {
  499. .clk = {
  500. .name = "sclk_dispcon",
  501. .id = -1,
  502. .ctrlbit = (1 << 1),
  503. .enable = s5p64x0_sclk1_ctrl,
  504. },
  505. .sources = &clkset_dispcon,
  506. .reg_src = { .reg = S5P64X0_CLK_SRC1, .shift = 4, .size = 2 },
  507. .reg_div = { .reg = S5P64X0_CLK_DIV3, .shift = 0, .size = 4 },
  508. }, {
  509. .clk = {
  510. .name = "sclk_hsmmc44",
  511. .id = -1,
  512. .ctrlbit = (1 << 30),
  513. .enable = s5p64x0_sclk_ctrl,
  514. },
  515. .sources = &clkset_hsmmc44,
  516. .reg_src = { .reg = S5P64X0_CLK_SRC0, .shift = 6, .size = 3 },
  517. .reg_div = { .reg = S5P64X0_CLK_DIV1, .shift = 28, .size = 4 },
  518. },
  519. };
  520. /* Clock initialization code */
  521. static struct clksrc_clk *sysclks[] = {
  522. &clk_mout_apll,
  523. &clk_mout_epll,
  524. &clk_dout_epll,
  525. &clk_mout_mpll,
  526. &clk_dout_mpll,
  527. &clk_armclk,
  528. &clk_mout_hclk_sel,
  529. &clk_dout_pwm_ratio0,
  530. &clk_pclk_to_wdt_pwm,
  531. &clk_hclk,
  532. &clk_pclk,
  533. &clk_hclk_low,
  534. &clk_pclk_low,
  535. &clk_sclk_audio0,
  536. };
  537. void __init_or_cpufreq s5p6450_setup_clocks(void)
  538. {
  539. struct clk *xtal_clk;
  540. unsigned long xtal;
  541. unsigned long fclk;
  542. unsigned long hclk;
  543. unsigned long hclk_low;
  544. unsigned long pclk;
  545. unsigned long pclk_low;
  546. unsigned long apll;
  547. unsigned long mpll;
  548. unsigned long epll;
  549. unsigned long dpll;
  550. unsigned int ptr;
  551. /* Set S5P6450 functions for clk_fout_epll */
  552. clk_fout_epll.enable = s5p_epll_enable;
  553. clk_fout_epll.ops = &s5p6450_epll_ops;
  554. clk_48m.enable = s5p64x0_clk48m_ctrl;
  555. xtal_clk = clk_get(NULL, "ext_xtal");
  556. BUG_ON(IS_ERR(xtal_clk));
  557. xtal = clk_get_rate(xtal_clk);
  558. clk_put(xtal_clk);
  559. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_APLL_CON), pll_4502);
  560. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P64X0_MPLL_CON), pll_4502);
  561. epll = s5p_get_pll90xx(xtal, __raw_readl(S5P64X0_EPLL_CON),
  562. __raw_readl(S5P64X0_EPLL_CON_K));
  563. dpll = s5p_get_pll46xx(xtal, __raw_readl(S5P6450_DPLL_CON),
  564. __raw_readl(S5P6450_DPLL_CON_K), pll_4650c);
  565. clk_fout_apll.rate = apll;
  566. clk_fout_mpll.rate = mpll;
  567. clk_fout_epll.rate = epll;
  568. clk_fout_dpll.rate = dpll;
  569. printk(KERN_INFO "S5P6450: PLL settings, A=%ld.%ldMHz, M=%ld.%ldMHz," \
  570. " E=%ld.%ldMHz, D=%ld.%ldMHz\n",
  571. print_mhz(apll), print_mhz(mpll), print_mhz(epll),
  572. print_mhz(dpll));
  573. fclk = clk_get_rate(&clk_armclk.clk);
  574. hclk = clk_get_rate(&clk_hclk.clk);
  575. pclk = clk_get_rate(&clk_pclk.clk);
  576. hclk_low = clk_get_rate(&clk_hclk_low.clk);
  577. pclk_low = clk_get_rate(&clk_pclk_low.clk);
  578. printk(KERN_INFO "S5P6450: HCLK=%ld.%ldMHz, HCLK_LOW=%ld.%ldMHz," \
  579. " PCLK=%ld.%ldMHz, PCLK_LOW=%ld.%ldMHz\n",
  580. print_mhz(hclk), print_mhz(hclk_low),
  581. print_mhz(pclk), print_mhz(pclk_low));
  582. clk_f.rate = fclk;
  583. clk_h.rate = hclk;
  584. clk_p.rate = pclk;
  585. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  586. s3c_set_clksrc(&clksrcs[ptr], true);
  587. }
  588. void __init s5p6450_register_clocks(void)
  589. {
  590. struct clk *clkp;
  591. int ret;
  592. int ptr;
  593. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  594. s3c_register_clksrc(sysclks[ptr], 1);
  595. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  596. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  597. clkp = init_clocks_disable;
  598. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  599. ret = s3c24xx_register_clock(clkp);
  600. if (ret < 0) {
  601. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  602. clkp->name, ret);
  603. }
  604. (clkp->enable)(clkp, 0);
  605. }
  606. s3c_pwmclk_init();
  607. }