common.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /*
  2. * arch/arm/mach-kirkwood/common.c
  3. *
  4. * Core functions for Marvell Kirkwood SoCs
  5. *
  6. * This file is licensed under the terms of the GNU General Public
  7. * License version 2. This program is licensed "as is" without any
  8. * warranty of any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/serial_8250.h>
  14. #include <linux/ata_platform.h>
  15. #include <linux/mtd/nand.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/mv643xx_i2c.h>
  20. #include <net/dsa.h>
  21. #include <asm/page.h>
  22. #include <asm/timex.h>
  23. #include <asm/kexec.h>
  24. #include <asm/mach/map.h>
  25. #include <asm/mach/time.h>
  26. #include <mach/kirkwood.h>
  27. #include <mach/bridge-regs.h>
  28. #include <plat/audio.h>
  29. #include <plat/cache-feroceon-l2.h>
  30. #include <plat/mvsdio.h>
  31. #include <plat/orion_nand.h>
  32. #include <plat/ehci-orion.h>
  33. #include <plat/common.h>
  34. #include <plat/time.h>
  35. #include <plat/addr-map.h>
  36. #include <plat/mv_xor.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc kirkwood_io_desc[] __initdata = {
  42. {
  43. .virtual = KIRKWOOD_REGS_VIRT_BASE,
  44. .pfn = __phys_to_pfn(KIRKWOOD_REGS_PHYS_BASE),
  45. .length = KIRKWOOD_REGS_SIZE,
  46. .type = MT_DEVICE,
  47. },
  48. };
  49. void __init kirkwood_map_io(void)
  50. {
  51. iotable_init(kirkwood_io_desc, ARRAY_SIZE(kirkwood_io_desc));
  52. }
  53. /*****************************************************************************
  54. * CLK tree
  55. ****************************************************************************/
  56. static void enable_sata0(void)
  57. {
  58. /* Enable PLL and IVREF */
  59. writel(readl(SATA0_PHY_MODE_2) | 0xf, SATA0_PHY_MODE_2);
  60. /* Enable PHY */
  61. writel(readl(SATA0_IF_CTRL) & ~0x200, SATA0_IF_CTRL);
  62. }
  63. static void disable_sata0(void)
  64. {
  65. /* Disable PLL and IVREF */
  66. writel(readl(SATA0_PHY_MODE_2) & ~0xf, SATA0_PHY_MODE_2);
  67. /* Disable PHY */
  68. writel(readl(SATA0_IF_CTRL) | 0x200, SATA0_IF_CTRL);
  69. }
  70. static void enable_sata1(void)
  71. {
  72. /* Enable PLL and IVREF */
  73. writel(readl(SATA1_PHY_MODE_2) | 0xf, SATA1_PHY_MODE_2);
  74. /* Enable PHY */
  75. writel(readl(SATA1_IF_CTRL) & ~0x200, SATA1_IF_CTRL);
  76. }
  77. static void disable_sata1(void)
  78. {
  79. /* Disable PLL and IVREF */
  80. writel(readl(SATA1_PHY_MODE_2) & ~0xf, SATA1_PHY_MODE_2);
  81. /* Disable PHY */
  82. writel(readl(SATA1_IF_CTRL) | 0x200, SATA1_IF_CTRL);
  83. }
  84. static void disable_pcie0(void)
  85. {
  86. writel(readl(PCIE_LINK_CTRL) | 0x10, PCIE_LINK_CTRL);
  87. while (1)
  88. if (readl(PCIE_STATUS) & 0x1)
  89. break;
  90. writel(readl(PCIE_LINK_CTRL) & ~0x10, PCIE_LINK_CTRL);
  91. }
  92. static void disable_pcie1(void)
  93. {
  94. u32 dev, rev;
  95. kirkwood_pcie_id(&dev, &rev);
  96. if (dev == MV88F6282_DEV_ID) {
  97. writel(readl(PCIE1_LINK_CTRL) | 0x10, PCIE1_LINK_CTRL);
  98. while (1)
  99. if (readl(PCIE1_STATUS) & 0x1)
  100. break;
  101. writel(readl(PCIE1_LINK_CTRL) & ~0x10, PCIE1_LINK_CTRL);
  102. }
  103. }
  104. /* An extended version of the gated clk. This calls fn_en()/fn_dis
  105. * before enabling/disabling the clock. We use this to turn on/off
  106. * PHYs etc. */
  107. struct clk_gate_fn {
  108. struct clk_gate gate;
  109. void (*fn_en)(void);
  110. void (*fn_dis)(void);
  111. };
  112. #define to_clk_gate_fn(_gate) container_of(_gate, struct clk_gate_fn, gate)
  113. #define to_clk_gate(_hw) container_of(_hw, struct clk_gate, hw)
  114. static int clk_gate_fn_enable(struct clk_hw *hw)
  115. {
  116. struct clk_gate *gate = to_clk_gate(hw);
  117. struct clk_gate_fn *gate_fn = to_clk_gate_fn(gate);
  118. int ret;
  119. ret = clk_gate_ops.enable(hw);
  120. if (!ret && gate_fn->fn_en)
  121. gate_fn->fn_en();
  122. return ret;
  123. }
  124. static void clk_gate_fn_disable(struct clk_hw *hw)
  125. {
  126. struct clk_gate *gate = to_clk_gate(hw);
  127. struct clk_gate_fn *gate_fn = to_clk_gate_fn(gate);
  128. if (gate_fn->fn_dis)
  129. gate_fn->fn_dis();
  130. clk_gate_ops.disable(hw);
  131. }
  132. static struct clk_ops clk_gate_fn_ops;
  133. static struct clk __init *clk_register_gate_fn(struct device *dev,
  134. const char *name,
  135. const char *parent_name, unsigned long flags,
  136. void __iomem *reg, u8 bit_idx,
  137. u8 clk_gate_flags, spinlock_t *lock,
  138. void (*fn_en)(void), void (*fn_dis)(void))
  139. {
  140. struct clk_gate_fn *gate_fn;
  141. struct clk *clk;
  142. struct clk_init_data init;
  143. gate_fn = kzalloc(sizeof(struct clk_gate_fn), GFP_KERNEL);
  144. if (!gate_fn) {
  145. pr_err("%s: could not allocate gated clk\n", __func__);
  146. return ERR_PTR(-ENOMEM);
  147. }
  148. init.name = name;
  149. init.ops = &clk_gate_fn_ops;
  150. init.flags = flags;
  151. init.parent_names = (parent_name ? &parent_name : NULL);
  152. init.num_parents = (parent_name ? 1 : 0);
  153. /* struct clk_gate assignments */
  154. gate_fn->gate.reg = reg;
  155. gate_fn->gate.bit_idx = bit_idx;
  156. gate_fn->gate.flags = clk_gate_flags;
  157. gate_fn->gate.lock = lock;
  158. gate_fn->gate.hw.init = &init;
  159. gate_fn->fn_en = fn_en;
  160. gate_fn->fn_dis = fn_dis;
  161. /* ops is the gate ops, but with our enable/disable functions */
  162. if (clk_gate_fn_ops.enable != clk_gate_fn_enable ||
  163. clk_gate_fn_ops.disable != clk_gate_fn_disable) {
  164. clk_gate_fn_ops = clk_gate_ops;
  165. clk_gate_fn_ops.enable = clk_gate_fn_enable;
  166. clk_gate_fn_ops.disable = clk_gate_fn_disable;
  167. }
  168. clk = clk_register(dev, &gate_fn->gate.hw);
  169. if (IS_ERR(clk))
  170. kfree(gate_fn);
  171. return clk;
  172. }
  173. static DEFINE_SPINLOCK(gating_lock);
  174. static struct clk *tclk;
  175. static struct clk __init *kirkwood_register_gate(const char *name, u8 bit_idx)
  176. {
  177. return clk_register_gate(NULL, name, "tclk", 0,
  178. (void __iomem *)CLOCK_GATING_CTRL,
  179. bit_idx, 0, &gating_lock);
  180. }
  181. static struct clk __init *kirkwood_register_gate_fn(const char *name,
  182. u8 bit_idx,
  183. void (*fn_en)(void),
  184. void (*fn_dis)(void))
  185. {
  186. return clk_register_gate_fn(NULL, name, "tclk", 0,
  187. (void __iomem *)CLOCK_GATING_CTRL,
  188. bit_idx, 0, &gating_lock, fn_en, fn_dis);
  189. }
  190. static struct clk *ge0, *ge1;
  191. void __init kirkwood_clk_init(void)
  192. {
  193. struct clk *runit, *sata0, *sata1, *usb0, *sdio;
  194. struct clk *crypto, *xor0, *xor1, *pex0, *pex1, *audio;
  195. tclk = clk_register_fixed_rate(NULL, "tclk", NULL,
  196. CLK_IS_ROOT, kirkwood_tclk);
  197. runit = kirkwood_register_gate("runit", CGC_BIT_RUNIT);
  198. ge0 = kirkwood_register_gate("ge0", CGC_BIT_GE0);
  199. ge1 = kirkwood_register_gate("ge1", CGC_BIT_GE1);
  200. sata0 = kirkwood_register_gate_fn("sata0", CGC_BIT_SATA0,
  201. enable_sata0, disable_sata0);
  202. sata1 = kirkwood_register_gate_fn("sata1", CGC_BIT_SATA1,
  203. enable_sata1, disable_sata1);
  204. usb0 = kirkwood_register_gate("usb0", CGC_BIT_USB0);
  205. sdio = kirkwood_register_gate("sdio", CGC_BIT_SDIO);
  206. crypto = kirkwood_register_gate("crypto", CGC_BIT_CRYPTO);
  207. xor0 = kirkwood_register_gate("xor0", CGC_BIT_XOR0);
  208. xor1 = kirkwood_register_gate("xor1", CGC_BIT_XOR1);
  209. pex0 = kirkwood_register_gate_fn("pex0", CGC_BIT_PEX0,
  210. NULL, disable_pcie0);
  211. pex1 = kirkwood_register_gate_fn("pex1", CGC_BIT_PEX1,
  212. NULL, disable_pcie1);
  213. audio = kirkwood_register_gate("audio", CGC_BIT_AUDIO);
  214. kirkwood_register_gate("tdm", CGC_BIT_TDM);
  215. kirkwood_register_gate("tsu", CGC_BIT_TSU);
  216. /* clkdev entries, mapping clks to devices */
  217. orion_clkdev_add(NULL, "orion_spi.0", runit);
  218. orion_clkdev_add(NULL, "orion_spi.1", runit);
  219. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".0", ge0);
  220. orion_clkdev_add(NULL, MV643XX_ETH_NAME ".1", ge1);
  221. orion_clkdev_add(NULL, "orion_wdt", tclk);
  222. orion_clkdev_add("0", "sata_mv.0", sata0);
  223. orion_clkdev_add("1", "sata_mv.0", sata1);
  224. orion_clkdev_add(NULL, "orion-ehci.0", usb0);
  225. orion_clkdev_add(NULL, "orion_nand", runit);
  226. orion_clkdev_add(NULL, "mvsdio", sdio);
  227. orion_clkdev_add(NULL, "mv_crypto", crypto);
  228. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".0", xor0);
  229. orion_clkdev_add(NULL, MV_XOR_SHARED_NAME ".1", xor1);
  230. orion_clkdev_add("0", "pcie", pex0);
  231. orion_clkdev_add("1", "pcie", pex1);
  232. orion_clkdev_add(NULL, "kirkwood-i2s", audio);
  233. orion_clkdev_add(NULL, MV64XXX_I2C_CTLR_NAME ".0", runit);
  234. /* Marvell says runit is used by SPI, UART, NAND, TWSI, ...,
  235. * so should never be gated.
  236. */
  237. clk_prepare_enable(runit);
  238. }
  239. /*****************************************************************************
  240. * EHCI0
  241. ****************************************************************************/
  242. void __init kirkwood_ehci_init(void)
  243. {
  244. orion_ehci_init(USB_PHYS_BASE, IRQ_KIRKWOOD_USB, EHCI_PHY_NA);
  245. }
  246. /*****************************************************************************
  247. * GE00
  248. ****************************************************************************/
  249. void __init kirkwood_ge00_init(struct mv643xx_eth_platform_data *eth_data)
  250. {
  251. orion_ge00_init(eth_data,
  252. GE00_PHYS_BASE, IRQ_KIRKWOOD_GE00_SUM,
  253. IRQ_KIRKWOOD_GE00_ERR, 1600);
  254. /* The interface forgets the MAC address assigned by u-boot if
  255. the clock is turned off, so claim the clk now. */
  256. clk_prepare_enable(ge0);
  257. }
  258. /*****************************************************************************
  259. * GE01
  260. ****************************************************************************/
  261. void __init kirkwood_ge01_init(struct mv643xx_eth_platform_data *eth_data)
  262. {
  263. orion_ge01_init(eth_data,
  264. GE01_PHYS_BASE, IRQ_KIRKWOOD_GE01_SUM,
  265. IRQ_KIRKWOOD_GE01_ERR, 1600);
  266. clk_prepare_enable(ge1);
  267. }
  268. /*****************************************************************************
  269. * Ethernet switch
  270. ****************************************************************************/
  271. void __init kirkwood_ge00_switch_init(struct dsa_platform_data *d, int irq)
  272. {
  273. orion_ge00_switch_init(d, irq);
  274. }
  275. /*****************************************************************************
  276. * NAND flash
  277. ****************************************************************************/
  278. static struct resource kirkwood_nand_resource = {
  279. .flags = IORESOURCE_MEM,
  280. .start = KIRKWOOD_NAND_MEM_PHYS_BASE,
  281. .end = KIRKWOOD_NAND_MEM_PHYS_BASE +
  282. KIRKWOOD_NAND_MEM_SIZE - 1,
  283. };
  284. static struct orion_nand_data kirkwood_nand_data = {
  285. .cle = 0,
  286. .ale = 1,
  287. .width = 8,
  288. };
  289. static struct platform_device kirkwood_nand_flash = {
  290. .name = "orion_nand",
  291. .id = -1,
  292. .dev = {
  293. .platform_data = &kirkwood_nand_data,
  294. },
  295. .resource = &kirkwood_nand_resource,
  296. .num_resources = 1,
  297. };
  298. void __init kirkwood_nand_init(struct mtd_partition *parts, int nr_parts,
  299. int chip_delay)
  300. {
  301. kirkwood_nand_data.parts = parts;
  302. kirkwood_nand_data.nr_parts = nr_parts;
  303. kirkwood_nand_data.chip_delay = chip_delay;
  304. platform_device_register(&kirkwood_nand_flash);
  305. }
  306. void __init kirkwood_nand_init_rnb(struct mtd_partition *parts, int nr_parts,
  307. int (*dev_ready)(struct mtd_info *))
  308. {
  309. kirkwood_nand_data.parts = parts;
  310. kirkwood_nand_data.nr_parts = nr_parts;
  311. kirkwood_nand_data.dev_ready = dev_ready;
  312. platform_device_register(&kirkwood_nand_flash);
  313. }
  314. /*****************************************************************************
  315. * SoC RTC
  316. ****************************************************************************/
  317. static void __init kirkwood_rtc_init(void)
  318. {
  319. orion_rtc_init(RTC_PHYS_BASE, IRQ_KIRKWOOD_RTC);
  320. }
  321. /*****************************************************************************
  322. * SATA
  323. ****************************************************************************/
  324. void __init kirkwood_sata_init(struct mv_sata_platform_data *sata_data)
  325. {
  326. orion_sata_init(sata_data, SATA_PHYS_BASE, IRQ_KIRKWOOD_SATA);
  327. }
  328. /*****************************************************************************
  329. * SD/SDIO/MMC
  330. ****************************************************************************/
  331. static struct resource mvsdio_resources[] = {
  332. [0] = {
  333. .start = SDIO_PHYS_BASE,
  334. .end = SDIO_PHYS_BASE + SZ_1K - 1,
  335. .flags = IORESOURCE_MEM,
  336. },
  337. [1] = {
  338. .start = IRQ_KIRKWOOD_SDIO,
  339. .end = IRQ_KIRKWOOD_SDIO,
  340. .flags = IORESOURCE_IRQ,
  341. },
  342. };
  343. static u64 mvsdio_dmamask = DMA_BIT_MASK(32);
  344. static struct platform_device kirkwood_sdio = {
  345. .name = "mvsdio",
  346. .id = -1,
  347. .dev = {
  348. .dma_mask = &mvsdio_dmamask,
  349. .coherent_dma_mask = DMA_BIT_MASK(32),
  350. },
  351. .num_resources = ARRAY_SIZE(mvsdio_resources),
  352. .resource = mvsdio_resources,
  353. };
  354. void __init kirkwood_sdio_init(struct mvsdio_platform_data *mvsdio_data)
  355. {
  356. u32 dev, rev;
  357. kirkwood_pcie_id(&dev, &rev);
  358. if (rev == 0 && dev != MV88F6282_DEV_ID) /* catch all Kirkwood Z0's */
  359. mvsdio_data->clock = 100000000;
  360. else
  361. mvsdio_data->clock = 200000000;
  362. kirkwood_sdio.dev.platform_data = mvsdio_data;
  363. platform_device_register(&kirkwood_sdio);
  364. }
  365. /*****************************************************************************
  366. * SPI
  367. ****************************************************************************/
  368. void __init kirkwood_spi_init()
  369. {
  370. orion_spi_init(SPI_PHYS_BASE);
  371. }
  372. /*****************************************************************************
  373. * I2C
  374. ****************************************************************************/
  375. void __init kirkwood_i2c_init(void)
  376. {
  377. orion_i2c_init(I2C_PHYS_BASE, IRQ_KIRKWOOD_TWSI, 8);
  378. }
  379. /*****************************************************************************
  380. * UART0
  381. ****************************************************************************/
  382. void __init kirkwood_uart0_init(void)
  383. {
  384. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  385. IRQ_KIRKWOOD_UART_0, tclk);
  386. }
  387. /*****************************************************************************
  388. * UART1
  389. ****************************************************************************/
  390. void __init kirkwood_uart1_init(void)
  391. {
  392. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  393. IRQ_KIRKWOOD_UART_1, tclk);
  394. }
  395. /*****************************************************************************
  396. * Cryptographic Engines and Security Accelerator (CESA)
  397. ****************************************************************************/
  398. void __init kirkwood_crypto_init(void)
  399. {
  400. orion_crypto_init(CRYPTO_PHYS_BASE, KIRKWOOD_SRAM_PHYS_BASE,
  401. KIRKWOOD_SRAM_SIZE, IRQ_KIRKWOOD_CRYPTO);
  402. }
  403. /*****************************************************************************
  404. * XOR0
  405. ****************************************************************************/
  406. void __init kirkwood_xor0_init(void)
  407. {
  408. orion_xor0_init(XOR0_PHYS_BASE, XOR0_HIGH_PHYS_BASE,
  409. IRQ_KIRKWOOD_XOR_00, IRQ_KIRKWOOD_XOR_01);
  410. }
  411. /*****************************************************************************
  412. * XOR1
  413. ****************************************************************************/
  414. void __init kirkwood_xor1_init(void)
  415. {
  416. orion_xor1_init(XOR1_PHYS_BASE, XOR1_HIGH_PHYS_BASE,
  417. IRQ_KIRKWOOD_XOR_10, IRQ_KIRKWOOD_XOR_11);
  418. }
  419. /*****************************************************************************
  420. * Watchdog
  421. ****************************************************************************/
  422. void __init kirkwood_wdt_init(void)
  423. {
  424. orion_wdt_init();
  425. }
  426. /*****************************************************************************
  427. * Time handling
  428. ****************************************************************************/
  429. void __init kirkwood_init_early(void)
  430. {
  431. orion_time_set_base(TIMER_VIRT_BASE);
  432. /*
  433. * Some Kirkwood devices allocate their coherent buffers from atomic
  434. * context. Increase size of atomic coherent pool to make sure such
  435. * the allocations won't fail.
  436. */
  437. init_dma_coherent_pool_size(SZ_1M);
  438. }
  439. int kirkwood_tclk;
  440. static int __init kirkwood_find_tclk(void)
  441. {
  442. u32 dev, rev;
  443. kirkwood_pcie_id(&dev, &rev);
  444. if (dev == MV88F6281_DEV_ID || dev == MV88F6282_DEV_ID)
  445. if (((readl(SAMPLE_AT_RESET) >> 21) & 1) == 0)
  446. return 200000000;
  447. return 166666667;
  448. }
  449. static void __init kirkwood_timer_init(void)
  450. {
  451. kirkwood_tclk = kirkwood_find_tclk();
  452. orion_time_init(BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  453. IRQ_KIRKWOOD_BRIDGE, kirkwood_tclk);
  454. }
  455. struct sys_timer kirkwood_timer = {
  456. .init = kirkwood_timer_init,
  457. };
  458. /*****************************************************************************
  459. * Audio
  460. ****************************************************************************/
  461. static struct resource kirkwood_i2s_resources[] = {
  462. [0] = {
  463. .start = AUDIO_PHYS_BASE,
  464. .end = AUDIO_PHYS_BASE + SZ_16K - 1,
  465. .flags = IORESOURCE_MEM,
  466. },
  467. [1] = {
  468. .start = IRQ_KIRKWOOD_I2S,
  469. .end = IRQ_KIRKWOOD_I2S,
  470. .flags = IORESOURCE_IRQ,
  471. },
  472. };
  473. static struct kirkwood_asoc_platform_data kirkwood_i2s_data = {
  474. .burst = 128,
  475. };
  476. static struct platform_device kirkwood_i2s_device = {
  477. .name = "kirkwood-i2s",
  478. .id = -1,
  479. .num_resources = ARRAY_SIZE(kirkwood_i2s_resources),
  480. .resource = kirkwood_i2s_resources,
  481. .dev = {
  482. .platform_data = &kirkwood_i2s_data,
  483. },
  484. };
  485. static struct platform_device kirkwood_pcm_device = {
  486. .name = "kirkwood-pcm-audio",
  487. .id = -1,
  488. };
  489. void __init kirkwood_audio_init(void)
  490. {
  491. platform_device_register(&kirkwood_i2s_device);
  492. platform_device_register(&kirkwood_pcm_device);
  493. }
  494. /*****************************************************************************
  495. * General
  496. ****************************************************************************/
  497. /*
  498. * Identify device ID and revision.
  499. */
  500. char * __init kirkwood_id(void)
  501. {
  502. u32 dev, rev;
  503. kirkwood_pcie_id(&dev, &rev);
  504. if (dev == MV88F6281_DEV_ID) {
  505. if (rev == MV88F6281_REV_Z0)
  506. return "MV88F6281-Z0";
  507. else if (rev == MV88F6281_REV_A0)
  508. return "MV88F6281-A0";
  509. else if (rev == MV88F6281_REV_A1)
  510. return "MV88F6281-A1";
  511. else
  512. return "MV88F6281-Rev-Unsupported";
  513. } else if (dev == MV88F6192_DEV_ID) {
  514. if (rev == MV88F6192_REV_Z0)
  515. return "MV88F6192-Z0";
  516. else if (rev == MV88F6192_REV_A0)
  517. return "MV88F6192-A0";
  518. else if (rev == MV88F6192_REV_A1)
  519. return "MV88F6192-A1";
  520. else
  521. return "MV88F6192-Rev-Unsupported";
  522. } else if (dev == MV88F6180_DEV_ID) {
  523. if (rev == MV88F6180_REV_A0)
  524. return "MV88F6180-Rev-A0";
  525. else if (rev == MV88F6180_REV_A1)
  526. return "MV88F6180-Rev-A1";
  527. else
  528. return "MV88F6180-Rev-Unsupported";
  529. } else if (dev == MV88F6282_DEV_ID) {
  530. if (rev == MV88F6282_REV_A0)
  531. return "MV88F6282-Rev-A0";
  532. else if (rev == MV88F6282_REV_A1)
  533. return "MV88F6282-Rev-A1";
  534. else
  535. return "MV88F6282-Rev-Unsupported";
  536. } else {
  537. return "Device-Unknown";
  538. }
  539. }
  540. void __init kirkwood_l2_init(void)
  541. {
  542. #ifdef CONFIG_CACHE_FEROCEON_L2_WRITETHROUGH
  543. writel(readl(L2_CONFIG_REG) | L2_WRITETHROUGH, L2_CONFIG_REG);
  544. feroceon_l2_init(1);
  545. #else
  546. writel(readl(L2_CONFIG_REG) & ~L2_WRITETHROUGH, L2_CONFIG_REG);
  547. feroceon_l2_init(0);
  548. #endif
  549. }
  550. void __init kirkwood_init(void)
  551. {
  552. printk(KERN_INFO "Kirkwood: %s, TCLK=%d.\n",
  553. kirkwood_id(), kirkwood_tclk);
  554. /*
  555. * Disable propagation of mbus errors to the CPU local bus,
  556. * as this causes mbus errors (which can occur for example
  557. * for PCI aborts) to throw CPU aborts, which we're not set
  558. * up to deal with.
  559. */
  560. writel(readl(CPU_CONFIG) & ~CPU_CONFIG_ERROR_PROP, CPU_CONFIG);
  561. kirkwood_setup_cpu_mbus();
  562. #ifdef CONFIG_CACHE_FEROCEON_L2
  563. kirkwood_l2_init();
  564. #endif
  565. /* Setup root of clk tree */
  566. kirkwood_clk_init();
  567. /* internal devices that every board has */
  568. kirkwood_rtc_init();
  569. kirkwood_wdt_init();
  570. kirkwood_xor0_init();
  571. kirkwood_xor1_init();
  572. kirkwood_crypto_init();
  573. #ifdef CONFIG_KEXEC
  574. kexec_reinit = kirkwood_enable_pcie;
  575. #endif
  576. }
  577. void kirkwood_restart(char mode, const char *cmd)
  578. {
  579. /*
  580. * Enable soft reset to assert RSTOUTn.
  581. */
  582. writel(SOFT_RESET_OUT_EN, RSTOUTn_MASK);
  583. /*
  584. * Assert soft reset.
  585. */
  586. writel(SOFT_RESET, SYSTEM_SOFT_RESET);
  587. while (1)
  588. ;
  589. }