tg3.c 390 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  52. #define TG3_VLAN_TAG_USED 1
  53. #else
  54. #define TG3_VLAN_TAG_USED 0
  55. #endif
  56. #define TG3_TSO_SUPPORT 1
  57. #include "tg3.h"
  58. #define DRV_MODULE_NAME "tg3"
  59. #define PFX DRV_MODULE_NAME ": "
  60. #define DRV_MODULE_VERSION "3.93"
  61. #define DRV_MODULE_RELDATE "May 22, 2008"
  62. #define TG3_DEF_MAC_MODE 0
  63. #define TG3_DEF_RX_MODE 0
  64. #define TG3_DEF_TX_MODE 0
  65. #define TG3_DEF_MSG_ENABLE \
  66. (NETIF_MSG_DRV | \
  67. NETIF_MSG_PROBE | \
  68. NETIF_MSG_LINK | \
  69. NETIF_MSG_TIMER | \
  70. NETIF_MSG_IFDOWN | \
  71. NETIF_MSG_IFUP | \
  72. NETIF_MSG_RX_ERR | \
  73. NETIF_MSG_TX_ERR)
  74. /* length of time before we decide the hardware is borked,
  75. * and dev->tx_timeout() should be called to fix the problem
  76. */
  77. #define TG3_TX_TIMEOUT (5 * HZ)
  78. /* hardware minimum and maximum for a single frame's data payload */
  79. #define TG3_MIN_MTU 60
  80. #define TG3_MAX_MTU(tp) \
  81. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  82. /* These numbers seem to be hard coded in the NIC firmware somehow.
  83. * You can't change the ring sizes, but you can change where you place
  84. * them in the NIC onboard memory.
  85. */
  86. #define TG3_RX_RING_SIZE 512
  87. #define TG3_DEF_RX_RING_PENDING 200
  88. #define TG3_RX_JUMBO_RING_SIZE 256
  89. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  90. /* Do not place this n-ring entries value into the tp struct itself,
  91. * we really want to expose these constants to GCC so that modulo et
  92. * al. operations are done with shifts and masks instead of with
  93. * hw multiply/modulo instructions. Another solution would be to
  94. * replace things like '% foo' with '& (foo - 1)'.
  95. */
  96. #define TG3_RX_RCB_RING_SIZE(tp) \
  97. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  98. #define TG3_TX_RING_SIZE 512
  99. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  100. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_RING_SIZE)
  102. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_JUMBO_RING_SIZE)
  104. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RCB_RING_SIZE(tp))
  106. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  107. TG3_TX_RING_SIZE)
  108. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  109. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  110. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  111. /* minimum number of free TX descriptors required to wake up TX process */
  112. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  113. /* number of ETHTOOL_GSTATS u64's */
  114. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  115. #define TG3_NUM_TEST 6
  116. static char version[] __devinitdata =
  117. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  118. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  119. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  120. MODULE_LICENSE("GPL");
  121. MODULE_VERSION(DRV_MODULE_VERSION);
  122. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  123. module_param(tg3_debug, int, 0);
  124. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  125. static struct pci_device_id tg3_pci_tbl[] = {
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  192. {}
  193. };
  194. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  195. static const struct {
  196. const char string[ETH_GSTRING_LEN];
  197. } ethtool_stats_keys[TG3_NUM_STATS] = {
  198. { "rx_octets" },
  199. { "rx_fragments" },
  200. { "rx_ucast_packets" },
  201. { "rx_mcast_packets" },
  202. { "rx_bcast_packets" },
  203. { "rx_fcs_errors" },
  204. { "rx_align_errors" },
  205. { "rx_xon_pause_rcvd" },
  206. { "rx_xoff_pause_rcvd" },
  207. { "rx_mac_ctrl_rcvd" },
  208. { "rx_xoff_entered" },
  209. { "rx_frame_too_long_errors" },
  210. { "rx_jabbers" },
  211. { "rx_undersize_packets" },
  212. { "rx_in_length_errors" },
  213. { "rx_out_length_errors" },
  214. { "rx_64_or_less_octet_packets" },
  215. { "rx_65_to_127_octet_packets" },
  216. { "rx_128_to_255_octet_packets" },
  217. { "rx_256_to_511_octet_packets" },
  218. { "rx_512_to_1023_octet_packets" },
  219. { "rx_1024_to_1522_octet_packets" },
  220. { "rx_1523_to_2047_octet_packets" },
  221. { "rx_2048_to_4095_octet_packets" },
  222. { "rx_4096_to_8191_octet_packets" },
  223. { "rx_8192_to_9022_octet_packets" },
  224. { "tx_octets" },
  225. { "tx_collisions" },
  226. { "tx_xon_sent" },
  227. { "tx_xoff_sent" },
  228. { "tx_flow_control" },
  229. { "tx_mac_errors" },
  230. { "tx_single_collisions" },
  231. { "tx_mult_collisions" },
  232. { "tx_deferred" },
  233. { "tx_excessive_collisions" },
  234. { "tx_late_collisions" },
  235. { "tx_collide_2times" },
  236. { "tx_collide_3times" },
  237. { "tx_collide_4times" },
  238. { "tx_collide_5times" },
  239. { "tx_collide_6times" },
  240. { "tx_collide_7times" },
  241. { "tx_collide_8times" },
  242. { "tx_collide_9times" },
  243. { "tx_collide_10times" },
  244. { "tx_collide_11times" },
  245. { "tx_collide_12times" },
  246. { "tx_collide_13times" },
  247. { "tx_collide_14times" },
  248. { "tx_collide_15times" },
  249. { "tx_ucast_packets" },
  250. { "tx_mcast_packets" },
  251. { "tx_bcast_packets" },
  252. { "tx_carrier_sense_errors" },
  253. { "tx_discards" },
  254. { "tx_errors" },
  255. { "dma_writeq_full" },
  256. { "dma_write_prioq_full" },
  257. { "rxbds_empty" },
  258. { "rx_discards" },
  259. { "rx_errors" },
  260. { "rx_threshold_hit" },
  261. { "dma_readq_full" },
  262. { "dma_read_prioq_full" },
  263. { "tx_comp_queue_full" },
  264. { "ring_set_send_prod_index" },
  265. { "ring_status_update" },
  266. { "nic_irqs" },
  267. { "nic_avoided_irqs" },
  268. { "nic_tx_threshold_hit" }
  269. };
  270. static const struct {
  271. const char string[ETH_GSTRING_LEN];
  272. } ethtool_test_keys[TG3_NUM_TEST] = {
  273. { "nvram test (online) " },
  274. { "link test (online) " },
  275. { "register test (offline)" },
  276. { "memory test (offline)" },
  277. { "loopback test (offline)" },
  278. { "interrupt test (offline)" },
  279. };
  280. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  281. {
  282. writel(val, tp->regs + off);
  283. }
  284. static u32 tg3_read32(struct tg3 *tp, u32 off)
  285. {
  286. return (readl(tp->regs + off));
  287. }
  288. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  289. {
  290. writel(val, tp->aperegs + off);
  291. }
  292. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  293. {
  294. return (readl(tp->aperegs + off));
  295. }
  296. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  297. {
  298. unsigned long flags;
  299. spin_lock_irqsave(&tp->indirect_lock, flags);
  300. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  301. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  302. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  303. }
  304. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  305. {
  306. writel(val, tp->regs + off);
  307. readl(tp->regs + off);
  308. }
  309. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  310. {
  311. unsigned long flags;
  312. u32 val;
  313. spin_lock_irqsave(&tp->indirect_lock, flags);
  314. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  315. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  316. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  317. return val;
  318. }
  319. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  323. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  324. TG3_64BIT_REG_LOW, val);
  325. return;
  326. }
  327. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. spin_lock_irqsave(&tp->indirect_lock, flags);
  333. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  334. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  335. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  336. /* In indirect mode when disabling interrupts, we also need
  337. * to clear the interrupt bit in the GRC local ctrl register.
  338. */
  339. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  340. (val == 0x1)) {
  341. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  342. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  343. }
  344. }
  345. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  346. {
  347. unsigned long flags;
  348. u32 val;
  349. spin_lock_irqsave(&tp->indirect_lock, flags);
  350. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  351. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  352. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  353. return val;
  354. }
  355. /* usec_wait specifies the wait time in usec when writing to certain registers
  356. * where it is unsafe to read back the register without some delay.
  357. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  358. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  359. */
  360. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  361. {
  362. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  363. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  364. /* Non-posted methods */
  365. tp->write32(tp, off, val);
  366. else {
  367. /* Posted method */
  368. tg3_write32(tp, off, val);
  369. if (usec_wait)
  370. udelay(usec_wait);
  371. tp->read32(tp, off);
  372. }
  373. /* Wait again after the read for the posted method to guarantee that
  374. * the wait time is met.
  375. */
  376. if (usec_wait)
  377. udelay(usec_wait);
  378. }
  379. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  380. {
  381. tp->write32_mbox(tp, off, val);
  382. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  383. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  384. tp->read32_mbox(tp, off);
  385. }
  386. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  387. {
  388. void __iomem *mbox = tp->regs + off;
  389. writel(val, mbox);
  390. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  391. writel(val, mbox);
  392. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  393. readl(mbox);
  394. }
  395. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  396. {
  397. return (readl(tp->regs + off + GRCMBOX_BASE));
  398. }
  399. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  400. {
  401. writel(val, tp->regs + off + GRCMBOX_BASE);
  402. }
  403. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  404. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  405. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  406. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  407. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  408. #define tw32(reg,val) tp->write32(tp, reg, val)
  409. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  410. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  411. #define tr32(reg) tp->read32(tp, reg)
  412. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  413. {
  414. unsigned long flags;
  415. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  416. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  417. return;
  418. spin_lock_irqsave(&tp->indirect_lock, flags);
  419. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  420. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  421. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  422. /* Always leave this as zero. */
  423. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  424. } else {
  425. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. }
  430. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  431. }
  432. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  433. {
  434. unsigned long flags;
  435. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  436. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  437. *val = 0;
  438. return;
  439. }
  440. spin_lock_irqsave(&tp->indirect_lock, flags);
  441. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  442. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  443. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  444. /* Always leave this as zero. */
  445. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  446. } else {
  447. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. *val = tr32(TG3PCI_MEM_WIN_DATA);
  449. /* Always leave this as zero. */
  450. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. }
  452. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  453. }
  454. static void tg3_ape_lock_init(struct tg3 *tp)
  455. {
  456. int i;
  457. /* Make sure the driver hasn't any stale locks. */
  458. for (i = 0; i < 8; i++)
  459. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  460. APE_LOCK_GRANT_DRIVER);
  461. }
  462. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  463. {
  464. int i, off;
  465. int ret = 0;
  466. u32 status;
  467. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  468. return 0;
  469. switch (locknum) {
  470. case TG3_APE_LOCK_MEM:
  471. break;
  472. default:
  473. return -EINVAL;
  474. }
  475. off = 4 * locknum;
  476. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  477. /* Wait for up to 1 millisecond to acquire lock. */
  478. for (i = 0; i < 100; i++) {
  479. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  480. if (status == APE_LOCK_GRANT_DRIVER)
  481. break;
  482. udelay(10);
  483. }
  484. if (status != APE_LOCK_GRANT_DRIVER) {
  485. /* Revoke the lock request. */
  486. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  487. APE_LOCK_GRANT_DRIVER);
  488. ret = -EBUSY;
  489. }
  490. return ret;
  491. }
  492. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  493. {
  494. int off;
  495. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  496. return;
  497. switch (locknum) {
  498. case TG3_APE_LOCK_MEM:
  499. break;
  500. default:
  501. return;
  502. }
  503. off = 4 * locknum;
  504. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  505. }
  506. static void tg3_disable_ints(struct tg3 *tp)
  507. {
  508. tw32(TG3PCI_MISC_HOST_CTRL,
  509. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  510. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  511. }
  512. static inline void tg3_cond_int(struct tg3 *tp)
  513. {
  514. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  515. (tp->hw_status->status & SD_STATUS_UPDATED))
  516. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  517. else
  518. tw32(HOSTCC_MODE, tp->coalesce_mode |
  519. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  520. }
  521. static void tg3_enable_ints(struct tg3 *tp)
  522. {
  523. tp->irq_sync = 0;
  524. wmb();
  525. tw32(TG3PCI_MISC_HOST_CTRL,
  526. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  527. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  528. (tp->last_tag << 24));
  529. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  530. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  531. (tp->last_tag << 24));
  532. tg3_cond_int(tp);
  533. }
  534. static inline unsigned int tg3_has_work(struct tg3 *tp)
  535. {
  536. struct tg3_hw_status *sblk = tp->hw_status;
  537. unsigned int work_exists = 0;
  538. /* check for phy events */
  539. if (!(tp->tg3_flags &
  540. (TG3_FLAG_USE_LINKCHG_REG |
  541. TG3_FLAG_POLL_SERDES))) {
  542. if (sblk->status & SD_STATUS_LINK_CHG)
  543. work_exists = 1;
  544. }
  545. /* check for RX/TX work to do */
  546. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  547. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  548. work_exists = 1;
  549. return work_exists;
  550. }
  551. /* tg3_restart_ints
  552. * similar to tg3_enable_ints, but it accurately determines whether there
  553. * is new work pending and can return without flushing the PIO write
  554. * which reenables interrupts
  555. */
  556. static void tg3_restart_ints(struct tg3 *tp)
  557. {
  558. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  559. tp->last_tag << 24);
  560. mmiowb();
  561. /* When doing tagged status, this work check is unnecessary.
  562. * The last_tag we write above tells the chip which piece of
  563. * work we've completed.
  564. */
  565. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  566. tg3_has_work(tp))
  567. tw32(HOSTCC_MODE, tp->coalesce_mode |
  568. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  569. }
  570. static inline void tg3_netif_stop(struct tg3 *tp)
  571. {
  572. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  573. napi_disable(&tp->napi);
  574. netif_tx_disable(tp->dev);
  575. }
  576. static inline void tg3_netif_start(struct tg3 *tp)
  577. {
  578. netif_wake_queue(tp->dev);
  579. /* NOTE: unconditional netif_wake_queue is only appropriate
  580. * so long as all callers are assured to have free tx slots
  581. * (such as after tg3_init_hw)
  582. */
  583. napi_enable(&tp->napi);
  584. tp->hw_status->status |= SD_STATUS_UPDATED;
  585. tg3_enable_ints(tp);
  586. }
  587. static void tg3_switch_clocks(struct tg3 *tp)
  588. {
  589. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  590. u32 orig_clock_ctrl;
  591. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  592. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  593. return;
  594. orig_clock_ctrl = clock_ctrl;
  595. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  596. CLOCK_CTRL_CLKRUN_OENABLE |
  597. 0x1f);
  598. tp->pci_clock_ctrl = clock_ctrl;
  599. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  600. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  601. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  602. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  603. }
  604. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  605. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  606. clock_ctrl |
  607. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  608. 40);
  609. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  610. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  611. 40);
  612. }
  613. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  614. }
  615. #define PHY_BUSY_LOOPS 5000
  616. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  617. {
  618. u32 frame_val;
  619. unsigned int loops;
  620. int ret;
  621. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  622. tw32_f(MAC_MI_MODE,
  623. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  624. udelay(80);
  625. }
  626. *val = 0x0;
  627. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  628. MI_COM_PHY_ADDR_MASK);
  629. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  630. MI_COM_REG_ADDR_MASK);
  631. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  632. tw32_f(MAC_MI_COM, frame_val);
  633. loops = PHY_BUSY_LOOPS;
  634. while (loops != 0) {
  635. udelay(10);
  636. frame_val = tr32(MAC_MI_COM);
  637. if ((frame_val & MI_COM_BUSY) == 0) {
  638. udelay(5);
  639. frame_val = tr32(MAC_MI_COM);
  640. break;
  641. }
  642. loops -= 1;
  643. }
  644. ret = -EBUSY;
  645. if (loops != 0) {
  646. *val = frame_val & MI_COM_DATA_MASK;
  647. ret = 0;
  648. }
  649. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  650. tw32_f(MAC_MI_MODE, tp->mi_mode);
  651. udelay(80);
  652. }
  653. return ret;
  654. }
  655. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  656. {
  657. u32 frame_val;
  658. unsigned int loops;
  659. int ret;
  660. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  661. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  662. return 0;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  669. MI_COM_PHY_ADDR_MASK);
  670. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  671. MI_COM_REG_ADDR_MASK);
  672. frame_val |= (val & MI_COM_DATA_MASK);
  673. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0)
  688. ret = 0;
  689. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  690. tw32_f(MAC_MI_MODE, tp->mi_mode);
  691. udelay(80);
  692. }
  693. return ret;
  694. }
  695. static int tg3_bmcr_reset(struct tg3 *tp)
  696. {
  697. u32 phy_control;
  698. int limit, err;
  699. /* OK, reset it, and poll the BMCR_RESET bit until it
  700. * clears or we time out.
  701. */
  702. phy_control = BMCR_RESET;
  703. err = tg3_writephy(tp, MII_BMCR, phy_control);
  704. if (err != 0)
  705. return -EBUSY;
  706. limit = 5000;
  707. while (limit--) {
  708. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  709. if (err != 0)
  710. return -EBUSY;
  711. if ((phy_control & BMCR_RESET) == 0) {
  712. udelay(40);
  713. break;
  714. }
  715. udelay(10);
  716. }
  717. if (limit <= 0)
  718. return -EBUSY;
  719. return 0;
  720. }
  721. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  722. {
  723. struct tg3 *tp = (struct tg3 *)bp->priv;
  724. u32 val;
  725. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  726. return -EAGAIN;
  727. if (tg3_readphy(tp, reg, &val))
  728. return -EIO;
  729. return val;
  730. }
  731. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  732. {
  733. struct tg3 *tp = (struct tg3 *)bp->priv;
  734. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  735. return -EAGAIN;
  736. if (tg3_writephy(tp, reg, val))
  737. return -EIO;
  738. return 0;
  739. }
  740. static int tg3_mdio_reset(struct mii_bus *bp)
  741. {
  742. return 0;
  743. }
  744. static void tg3_mdio_config(struct tg3 *tp)
  745. {
  746. u32 val;
  747. if (tp->mdio_bus.phy_map[PHY_ADDR]->interface !=
  748. PHY_INTERFACE_MODE_RGMII)
  749. return;
  750. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  751. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  752. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  753. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  754. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  755. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  756. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  757. }
  758. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  759. val = tr32(MAC_PHYCFG2) & ~(MAC_PHYCFG2_INBAND_ENABLE);
  760. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  761. val |= MAC_PHYCFG2_INBAND_ENABLE;
  762. tw32(MAC_PHYCFG2, val);
  763. val = tr32(MAC_EXT_RGMII_MODE);
  764. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  765. MAC_RGMII_MODE_RX_QUALITY |
  766. MAC_RGMII_MODE_RX_ACTIVITY |
  767. MAC_RGMII_MODE_RX_ENG_DET |
  768. MAC_RGMII_MODE_TX_ENABLE |
  769. MAC_RGMII_MODE_TX_LOWPWR |
  770. MAC_RGMII_MODE_TX_RESET);
  771. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  772. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  773. val |= MAC_RGMII_MODE_RX_INT_B |
  774. MAC_RGMII_MODE_RX_QUALITY |
  775. MAC_RGMII_MODE_RX_ACTIVITY |
  776. MAC_RGMII_MODE_RX_ENG_DET;
  777. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  778. val |= MAC_RGMII_MODE_TX_ENABLE |
  779. MAC_RGMII_MODE_TX_LOWPWR |
  780. MAC_RGMII_MODE_TX_RESET;
  781. }
  782. tw32(MAC_EXT_RGMII_MODE, val);
  783. }
  784. static void tg3_mdio_start(struct tg3 *tp)
  785. {
  786. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  787. mutex_lock(&tp->mdio_bus.mdio_lock);
  788. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  789. mutex_unlock(&tp->mdio_bus.mdio_lock);
  790. }
  791. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  792. tw32_f(MAC_MI_MODE, tp->mi_mode);
  793. udelay(80);
  794. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED)
  795. tg3_mdio_config(tp);
  796. }
  797. static void tg3_mdio_stop(struct tg3 *tp)
  798. {
  799. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  800. mutex_lock(&tp->mdio_bus.mdio_lock);
  801. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  802. mutex_unlock(&tp->mdio_bus.mdio_lock);
  803. }
  804. }
  805. static int tg3_mdio_init(struct tg3 *tp)
  806. {
  807. int i;
  808. u32 reg;
  809. struct phy_device *phydev;
  810. struct mii_bus *mdio_bus = &tp->mdio_bus;
  811. tg3_mdio_start(tp);
  812. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  813. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  814. return 0;
  815. memset(mdio_bus, 0, sizeof(*mdio_bus));
  816. mdio_bus->name = "tg3 mdio bus";
  817. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  818. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  819. mdio_bus->priv = tp;
  820. mdio_bus->dev = &tp->pdev->dev;
  821. mdio_bus->read = &tg3_mdio_read;
  822. mdio_bus->write = &tg3_mdio_write;
  823. mdio_bus->reset = &tg3_mdio_reset;
  824. mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  825. mdio_bus->irq = &tp->mdio_irq[0];
  826. for (i = 0; i < PHY_MAX_ADDR; i++)
  827. mdio_bus->irq[i] = PHY_POLL;
  828. /* The bus registration will look for all the PHYs on the mdio bus.
  829. * Unfortunately, it does not ensure the PHY is powered up before
  830. * accessing the PHY ID registers. A chip reset is the
  831. * quickest way to bring the device back to an operational state..
  832. */
  833. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  834. tg3_bmcr_reset(tp);
  835. i = mdiobus_register(mdio_bus);
  836. if (i) {
  837. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  838. tp->dev->name, i);
  839. return i;
  840. }
  841. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  842. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  843. switch (phydev->phy_id) {
  844. case TG3_PHY_ID_BCM50610:
  845. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  846. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  847. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  848. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  849. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  850. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  851. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  852. break;
  853. case TG3_PHY_ID_BCMAC131:
  854. phydev->interface = PHY_INTERFACE_MODE_MII;
  855. break;
  856. }
  857. tg3_mdio_config(tp);
  858. return 0;
  859. }
  860. static void tg3_mdio_fini(struct tg3 *tp)
  861. {
  862. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  863. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  864. mdiobus_unregister(&tp->mdio_bus);
  865. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  866. }
  867. }
  868. /* tp->lock is held. */
  869. static void tg3_wait_for_event_ack(struct tg3 *tp)
  870. {
  871. int i;
  872. /* Wait for up to 2.5 milliseconds */
  873. for (i = 0; i < 250000; i++) {
  874. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  875. break;
  876. udelay(10);
  877. }
  878. }
  879. /* tp->lock is held. */
  880. static void tg3_ump_link_report(struct tg3 *tp)
  881. {
  882. u32 reg;
  883. u32 val;
  884. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  885. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  886. return;
  887. tg3_wait_for_event_ack(tp);
  888. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  889. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  890. val = 0;
  891. if (!tg3_readphy(tp, MII_BMCR, &reg))
  892. val = reg << 16;
  893. if (!tg3_readphy(tp, MII_BMSR, &reg))
  894. val |= (reg & 0xffff);
  895. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  896. val = 0;
  897. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  898. val = reg << 16;
  899. if (!tg3_readphy(tp, MII_LPA, &reg))
  900. val |= (reg & 0xffff);
  901. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  902. val = 0;
  903. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  904. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  905. val = reg << 16;
  906. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  907. val |= (reg & 0xffff);
  908. }
  909. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  910. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  911. val = reg << 16;
  912. else
  913. val = 0;
  914. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  915. val = tr32(GRC_RX_CPU_EVENT);
  916. val |= GRC_RX_CPU_DRIVER_EVENT;
  917. tw32_f(GRC_RX_CPU_EVENT, val);
  918. }
  919. static void tg3_link_report(struct tg3 *tp)
  920. {
  921. if (!netif_carrier_ok(tp->dev)) {
  922. if (netif_msg_link(tp))
  923. printk(KERN_INFO PFX "%s: Link is down.\n",
  924. tp->dev->name);
  925. tg3_ump_link_report(tp);
  926. } else if (netif_msg_link(tp)) {
  927. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  928. tp->dev->name,
  929. (tp->link_config.active_speed == SPEED_1000 ?
  930. 1000 :
  931. (tp->link_config.active_speed == SPEED_100 ?
  932. 100 : 10)),
  933. (tp->link_config.active_duplex == DUPLEX_FULL ?
  934. "full" : "half"));
  935. printk(KERN_INFO PFX
  936. "%s: Flow control is %s for TX and %s for RX.\n",
  937. tp->dev->name,
  938. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  939. "on" : "off",
  940. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  941. "on" : "off");
  942. tg3_ump_link_report(tp);
  943. }
  944. }
  945. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  946. {
  947. u16 miireg;
  948. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  949. miireg = ADVERTISE_PAUSE_CAP;
  950. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  951. miireg = ADVERTISE_PAUSE_ASYM;
  952. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  953. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  954. else
  955. miireg = 0;
  956. return miireg;
  957. }
  958. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  959. {
  960. u16 miireg;
  961. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  962. miireg = ADVERTISE_1000XPAUSE;
  963. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  964. miireg = ADVERTISE_1000XPSE_ASYM;
  965. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  966. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  967. else
  968. miireg = 0;
  969. return miireg;
  970. }
  971. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  972. {
  973. u8 cap = 0;
  974. if (lcladv & ADVERTISE_PAUSE_CAP) {
  975. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  976. if (rmtadv & LPA_PAUSE_CAP)
  977. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  978. else if (rmtadv & LPA_PAUSE_ASYM)
  979. cap = TG3_FLOW_CTRL_RX;
  980. } else {
  981. if (rmtadv & LPA_PAUSE_CAP)
  982. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  983. }
  984. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  985. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  986. cap = TG3_FLOW_CTRL_TX;
  987. }
  988. return cap;
  989. }
  990. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  991. {
  992. u8 cap = 0;
  993. if (lcladv & ADVERTISE_1000XPAUSE) {
  994. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  995. if (rmtadv & LPA_1000XPAUSE)
  996. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  997. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  998. cap = TG3_FLOW_CTRL_RX;
  999. } else {
  1000. if (rmtadv & LPA_1000XPAUSE)
  1001. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1002. }
  1003. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1004. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1005. cap = TG3_FLOW_CTRL_TX;
  1006. }
  1007. return cap;
  1008. }
  1009. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1010. {
  1011. u8 autoneg;
  1012. u8 flowctrl = 0;
  1013. u32 old_rx_mode = tp->rx_mode;
  1014. u32 old_tx_mode = tp->tx_mode;
  1015. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1016. autoneg = tp->mdio_bus.phy_map[PHY_ADDR]->autoneg;
  1017. else
  1018. autoneg = tp->link_config.autoneg;
  1019. if (autoneg == AUTONEG_ENABLE &&
  1020. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1021. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1022. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1023. else
  1024. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1025. } else
  1026. flowctrl = tp->link_config.flowctrl;
  1027. tp->link_config.active_flowctrl = flowctrl;
  1028. if (flowctrl & TG3_FLOW_CTRL_RX)
  1029. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1030. else
  1031. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1032. if (old_rx_mode != tp->rx_mode)
  1033. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1034. if (flowctrl & TG3_FLOW_CTRL_TX)
  1035. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1036. else
  1037. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1038. if (old_tx_mode != tp->tx_mode)
  1039. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1040. }
  1041. static void tg3_adjust_link(struct net_device *dev)
  1042. {
  1043. u8 oldflowctrl, linkmesg = 0;
  1044. u32 mac_mode, lcl_adv, rmt_adv;
  1045. struct tg3 *tp = netdev_priv(dev);
  1046. struct phy_device *phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1047. spin_lock(&tp->lock);
  1048. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1049. MAC_MODE_HALF_DUPLEX);
  1050. oldflowctrl = tp->link_config.active_flowctrl;
  1051. if (phydev->link) {
  1052. lcl_adv = 0;
  1053. rmt_adv = 0;
  1054. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1055. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1056. else
  1057. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1058. if (phydev->duplex == DUPLEX_HALF)
  1059. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1060. else {
  1061. lcl_adv = tg3_advert_flowctrl_1000T(
  1062. tp->link_config.flowctrl);
  1063. if (phydev->pause)
  1064. rmt_adv = LPA_PAUSE_CAP;
  1065. if (phydev->asym_pause)
  1066. rmt_adv |= LPA_PAUSE_ASYM;
  1067. }
  1068. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1069. } else
  1070. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1071. if (mac_mode != tp->mac_mode) {
  1072. tp->mac_mode = mac_mode;
  1073. tw32_f(MAC_MODE, tp->mac_mode);
  1074. udelay(40);
  1075. }
  1076. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1077. tw32(MAC_TX_LENGTHS,
  1078. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1079. (6 << TX_LENGTHS_IPG_SHIFT) |
  1080. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1081. else
  1082. tw32(MAC_TX_LENGTHS,
  1083. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1084. (6 << TX_LENGTHS_IPG_SHIFT) |
  1085. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1086. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1087. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1088. phydev->speed != tp->link_config.active_speed ||
  1089. phydev->duplex != tp->link_config.active_duplex ||
  1090. oldflowctrl != tp->link_config.active_flowctrl)
  1091. linkmesg = 1;
  1092. tp->link_config.active_speed = phydev->speed;
  1093. tp->link_config.active_duplex = phydev->duplex;
  1094. spin_unlock(&tp->lock);
  1095. if (linkmesg)
  1096. tg3_link_report(tp);
  1097. }
  1098. static int tg3_phy_init(struct tg3 *tp)
  1099. {
  1100. struct phy_device *phydev;
  1101. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1102. return 0;
  1103. /* Bring the PHY back to a known state. */
  1104. tg3_bmcr_reset(tp);
  1105. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1106. /* Attach the MAC to the PHY. */
  1107. phydev = phy_connect(tp->dev, phydev->dev.bus_id, tg3_adjust_link,
  1108. phydev->dev_flags, phydev->interface);
  1109. if (IS_ERR(phydev)) {
  1110. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1111. return PTR_ERR(phydev);
  1112. }
  1113. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1114. /* Mask with MAC supported features. */
  1115. phydev->supported &= (PHY_GBIT_FEATURES |
  1116. SUPPORTED_Pause |
  1117. SUPPORTED_Asym_Pause);
  1118. phydev->advertising = phydev->supported;
  1119. printk(KERN_INFO
  1120. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  1121. tp->dev->name, phydev->drv->name, phydev->dev.bus_id);
  1122. return 0;
  1123. }
  1124. static void tg3_phy_start(struct tg3 *tp)
  1125. {
  1126. struct phy_device *phydev;
  1127. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1128. return;
  1129. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1130. if (tp->link_config.phy_is_low_power) {
  1131. tp->link_config.phy_is_low_power = 0;
  1132. phydev->speed = tp->link_config.orig_speed;
  1133. phydev->duplex = tp->link_config.orig_duplex;
  1134. phydev->autoneg = tp->link_config.orig_autoneg;
  1135. phydev->advertising = tp->link_config.orig_advertising;
  1136. }
  1137. phy_start(phydev);
  1138. phy_start_aneg(phydev);
  1139. }
  1140. static void tg3_phy_stop(struct tg3 *tp)
  1141. {
  1142. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1143. return;
  1144. phy_stop(tp->mdio_bus.phy_map[PHY_ADDR]);
  1145. }
  1146. static void tg3_phy_fini(struct tg3 *tp)
  1147. {
  1148. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1149. phy_disconnect(tp->mdio_bus.phy_map[PHY_ADDR]);
  1150. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1151. }
  1152. }
  1153. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1154. {
  1155. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1156. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1157. }
  1158. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1159. {
  1160. u32 phy;
  1161. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1162. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1163. return;
  1164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1165. u32 ephy;
  1166. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1167. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1168. ephy | MII_TG3_EPHY_SHADOW_EN);
  1169. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1170. if (enable)
  1171. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1172. else
  1173. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1174. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1175. }
  1176. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1177. }
  1178. } else {
  1179. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1180. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1181. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1182. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1183. if (enable)
  1184. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1185. else
  1186. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1187. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1188. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1189. }
  1190. }
  1191. }
  1192. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1193. {
  1194. u32 val;
  1195. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1196. return;
  1197. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1198. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1199. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1200. (val | (1 << 15) | (1 << 4)));
  1201. }
  1202. static void tg3_phy_apply_otp(struct tg3 *tp)
  1203. {
  1204. u32 otp, phy;
  1205. if (!tp->phy_otp)
  1206. return;
  1207. otp = tp->phy_otp;
  1208. /* Enable SM_DSP clock and tx 6dB coding. */
  1209. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1210. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1211. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1212. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1213. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1214. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1215. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1216. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1217. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1218. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1219. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1220. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1221. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1222. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1223. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1224. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1225. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1226. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1227. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1228. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1229. /* Turn off SM_DSP clock. */
  1230. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1231. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1232. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1233. }
  1234. static int tg3_wait_macro_done(struct tg3 *tp)
  1235. {
  1236. int limit = 100;
  1237. while (limit--) {
  1238. u32 tmp32;
  1239. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1240. if ((tmp32 & 0x1000) == 0)
  1241. break;
  1242. }
  1243. }
  1244. if (limit <= 0)
  1245. return -EBUSY;
  1246. return 0;
  1247. }
  1248. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1249. {
  1250. static const u32 test_pat[4][6] = {
  1251. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1252. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1253. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1254. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1255. };
  1256. int chan;
  1257. for (chan = 0; chan < 4; chan++) {
  1258. int i;
  1259. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1260. (chan * 0x2000) | 0x0200);
  1261. tg3_writephy(tp, 0x16, 0x0002);
  1262. for (i = 0; i < 6; i++)
  1263. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1264. test_pat[chan][i]);
  1265. tg3_writephy(tp, 0x16, 0x0202);
  1266. if (tg3_wait_macro_done(tp)) {
  1267. *resetp = 1;
  1268. return -EBUSY;
  1269. }
  1270. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1271. (chan * 0x2000) | 0x0200);
  1272. tg3_writephy(tp, 0x16, 0x0082);
  1273. if (tg3_wait_macro_done(tp)) {
  1274. *resetp = 1;
  1275. return -EBUSY;
  1276. }
  1277. tg3_writephy(tp, 0x16, 0x0802);
  1278. if (tg3_wait_macro_done(tp)) {
  1279. *resetp = 1;
  1280. return -EBUSY;
  1281. }
  1282. for (i = 0; i < 6; i += 2) {
  1283. u32 low, high;
  1284. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1285. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1286. tg3_wait_macro_done(tp)) {
  1287. *resetp = 1;
  1288. return -EBUSY;
  1289. }
  1290. low &= 0x7fff;
  1291. high &= 0x000f;
  1292. if (low != test_pat[chan][i] ||
  1293. high != test_pat[chan][i+1]) {
  1294. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1295. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1296. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1297. return -EBUSY;
  1298. }
  1299. }
  1300. }
  1301. return 0;
  1302. }
  1303. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1304. {
  1305. int chan;
  1306. for (chan = 0; chan < 4; chan++) {
  1307. int i;
  1308. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1309. (chan * 0x2000) | 0x0200);
  1310. tg3_writephy(tp, 0x16, 0x0002);
  1311. for (i = 0; i < 6; i++)
  1312. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1313. tg3_writephy(tp, 0x16, 0x0202);
  1314. if (tg3_wait_macro_done(tp))
  1315. return -EBUSY;
  1316. }
  1317. return 0;
  1318. }
  1319. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1320. {
  1321. u32 reg32, phy9_orig;
  1322. int retries, do_phy_reset, err;
  1323. retries = 10;
  1324. do_phy_reset = 1;
  1325. do {
  1326. if (do_phy_reset) {
  1327. err = tg3_bmcr_reset(tp);
  1328. if (err)
  1329. return err;
  1330. do_phy_reset = 0;
  1331. }
  1332. /* Disable transmitter and interrupt. */
  1333. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1334. continue;
  1335. reg32 |= 0x3000;
  1336. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1337. /* Set full-duplex, 1000 mbps. */
  1338. tg3_writephy(tp, MII_BMCR,
  1339. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1340. /* Set to master mode. */
  1341. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1342. continue;
  1343. tg3_writephy(tp, MII_TG3_CTRL,
  1344. (MII_TG3_CTRL_AS_MASTER |
  1345. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1346. /* Enable SM_DSP_CLOCK and 6dB. */
  1347. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1348. /* Block the PHY control access. */
  1349. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1350. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1351. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1352. if (!err)
  1353. break;
  1354. } while (--retries);
  1355. err = tg3_phy_reset_chanpat(tp);
  1356. if (err)
  1357. return err;
  1358. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1359. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1360. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1361. tg3_writephy(tp, 0x16, 0x0000);
  1362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1364. /* Set Extended packet length bit for jumbo frames */
  1365. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1366. }
  1367. else {
  1368. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1369. }
  1370. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1371. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1372. reg32 &= ~0x3000;
  1373. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1374. } else if (!err)
  1375. err = -EBUSY;
  1376. return err;
  1377. }
  1378. /* This will reset the tigon3 PHY if there is no valid
  1379. * link unless the FORCE argument is non-zero.
  1380. */
  1381. static int tg3_phy_reset(struct tg3 *tp)
  1382. {
  1383. u32 cpmuctrl;
  1384. u32 phy_status;
  1385. int err;
  1386. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1387. u32 val;
  1388. val = tr32(GRC_MISC_CFG);
  1389. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1390. udelay(40);
  1391. }
  1392. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1393. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1394. if (err != 0)
  1395. return -EBUSY;
  1396. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1397. netif_carrier_off(tp->dev);
  1398. tg3_link_report(tp);
  1399. }
  1400. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1401. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1402. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1403. err = tg3_phy_reset_5703_4_5(tp);
  1404. if (err)
  1405. return err;
  1406. goto out;
  1407. }
  1408. cpmuctrl = 0;
  1409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1410. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1411. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1412. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1413. tw32(TG3_CPMU_CTRL,
  1414. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1415. }
  1416. err = tg3_bmcr_reset(tp);
  1417. if (err)
  1418. return err;
  1419. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1420. u32 phy;
  1421. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1422. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1423. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1424. }
  1425. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1426. u32 val;
  1427. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1428. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1429. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1430. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1431. udelay(40);
  1432. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1433. }
  1434. /* Disable GPHY autopowerdown. */
  1435. tg3_writephy(tp, MII_TG3_MISC_SHDW,
  1436. MII_TG3_MISC_SHDW_WREN |
  1437. MII_TG3_MISC_SHDW_APD_SEL |
  1438. MII_TG3_MISC_SHDW_APD_WKTM_84MS);
  1439. }
  1440. tg3_phy_apply_otp(tp);
  1441. out:
  1442. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1443. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1444. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1445. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1446. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1447. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1448. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1449. }
  1450. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1451. tg3_writephy(tp, 0x1c, 0x8d68);
  1452. tg3_writephy(tp, 0x1c, 0x8d68);
  1453. }
  1454. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1455. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1456. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1457. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1458. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1459. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1460. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1461. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1462. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1463. }
  1464. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1465. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1467. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1468. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1469. tg3_writephy(tp, MII_TG3_TEST1,
  1470. MII_TG3_TEST1_TRIM_EN | 0x4);
  1471. } else
  1472. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1473. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1474. }
  1475. /* Set Extended packet length bit (bit 14) on all chips that */
  1476. /* support jumbo frames */
  1477. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1478. /* Cannot do read-modify-write on 5401 */
  1479. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1480. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1481. u32 phy_reg;
  1482. /* Set bit 14 with read-modify-write to preserve other bits */
  1483. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1484. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1485. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1486. }
  1487. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1488. * jumbo frames transmission.
  1489. */
  1490. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1491. u32 phy_reg;
  1492. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1493. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1494. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1495. }
  1496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1497. /* adjust output voltage */
  1498. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1499. }
  1500. tg3_phy_toggle_automdix(tp, 1);
  1501. tg3_phy_set_wirespeed(tp);
  1502. return 0;
  1503. }
  1504. static void tg3_frob_aux_power(struct tg3 *tp)
  1505. {
  1506. struct tg3 *tp_peer = tp;
  1507. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1508. return;
  1509. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1510. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1511. struct net_device *dev_peer;
  1512. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1513. /* remove_one() may have been run on the peer. */
  1514. if (!dev_peer)
  1515. tp_peer = tp;
  1516. else
  1517. tp_peer = netdev_priv(dev_peer);
  1518. }
  1519. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1520. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1521. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1522. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1525. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1526. (GRC_LCLCTRL_GPIO_OE0 |
  1527. GRC_LCLCTRL_GPIO_OE1 |
  1528. GRC_LCLCTRL_GPIO_OE2 |
  1529. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1530. GRC_LCLCTRL_GPIO_OUTPUT1),
  1531. 100);
  1532. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1533. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1534. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1535. GRC_LCLCTRL_GPIO_OE1 |
  1536. GRC_LCLCTRL_GPIO_OE2 |
  1537. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1538. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1539. tp->grc_local_ctrl;
  1540. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1541. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1542. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1543. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1544. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1545. } else {
  1546. u32 no_gpio2;
  1547. u32 grc_local_ctrl = 0;
  1548. if (tp_peer != tp &&
  1549. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1550. return;
  1551. /* Workaround to prevent overdrawing Amps. */
  1552. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1553. ASIC_REV_5714) {
  1554. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1555. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1556. grc_local_ctrl, 100);
  1557. }
  1558. /* On 5753 and variants, GPIO2 cannot be used. */
  1559. no_gpio2 = tp->nic_sram_data_cfg &
  1560. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1561. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1562. GRC_LCLCTRL_GPIO_OE1 |
  1563. GRC_LCLCTRL_GPIO_OE2 |
  1564. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1565. GRC_LCLCTRL_GPIO_OUTPUT2;
  1566. if (no_gpio2) {
  1567. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1568. GRC_LCLCTRL_GPIO_OUTPUT2);
  1569. }
  1570. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1571. grc_local_ctrl, 100);
  1572. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1573. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1574. grc_local_ctrl, 100);
  1575. if (!no_gpio2) {
  1576. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1577. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1578. grc_local_ctrl, 100);
  1579. }
  1580. }
  1581. } else {
  1582. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1583. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1584. if (tp_peer != tp &&
  1585. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1586. return;
  1587. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1588. (GRC_LCLCTRL_GPIO_OE1 |
  1589. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1590. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1591. GRC_LCLCTRL_GPIO_OE1, 100);
  1592. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1593. (GRC_LCLCTRL_GPIO_OE1 |
  1594. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1595. }
  1596. }
  1597. }
  1598. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1599. {
  1600. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1601. return 1;
  1602. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1603. if (speed != SPEED_10)
  1604. return 1;
  1605. } else if (speed == SPEED_10)
  1606. return 1;
  1607. return 0;
  1608. }
  1609. static int tg3_setup_phy(struct tg3 *, int);
  1610. #define RESET_KIND_SHUTDOWN 0
  1611. #define RESET_KIND_INIT 1
  1612. #define RESET_KIND_SUSPEND 2
  1613. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1614. static int tg3_halt_cpu(struct tg3 *, u32);
  1615. static int tg3_nvram_lock(struct tg3 *);
  1616. static void tg3_nvram_unlock(struct tg3 *);
  1617. static void tg3_power_down_phy(struct tg3 *tp)
  1618. {
  1619. u32 val;
  1620. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1622. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1623. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1624. sg_dig_ctrl |=
  1625. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1626. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1627. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1628. }
  1629. return;
  1630. }
  1631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1632. tg3_bmcr_reset(tp);
  1633. val = tr32(GRC_MISC_CFG);
  1634. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1635. udelay(40);
  1636. return;
  1637. } else if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1638. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1639. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1640. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1641. }
  1642. /* The PHY should not be powered down on some chips because
  1643. * of bugs.
  1644. */
  1645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1646. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1647. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1648. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1649. return;
  1650. if (tp->tg3_flags3 & TG3_FLG3_5761_5784_AX_FIXES) {
  1651. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1652. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1653. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1654. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1655. }
  1656. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1657. }
  1658. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1659. {
  1660. u32 misc_host_ctrl;
  1661. /* Make sure register accesses (indirect or otherwise)
  1662. * will function correctly.
  1663. */
  1664. pci_write_config_dword(tp->pdev,
  1665. TG3PCI_MISC_HOST_CTRL,
  1666. tp->misc_host_ctrl);
  1667. switch (state) {
  1668. case PCI_D0:
  1669. pci_enable_wake(tp->pdev, state, false);
  1670. pci_set_power_state(tp->pdev, PCI_D0);
  1671. /* Switch out of Vaux if it is a NIC */
  1672. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1673. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1674. return 0;
  1675. case PCI_D1:
  1676. case PCI_D2:
  1677. case PCI_D3hot:
  1678. break;
  1679. default:
  1680. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1681. tp->dev->name, state);
  1682. return -EINVAL;
  1683. }
  1684. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1685. tw32(TG3PCI_MISC_HOST_CTRL,
  1686. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1687. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1688. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1689. !tp->link_config.phy_is_low_power) {
  1690. struct phy_device *phydev;
  1691. u32 advertising;
  1692. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  1693. tp->link_config.phy_is_low_power = 1;
  1694. tp->link_config.orig_speed = phydev->speed;
  1695. tp->link_config.orig_duplex = phydev->duplex;
  1696. tp->link_config.orig_autoneg = phydev->autoneg;
  1697. tp->link_config.orig_advertising = phydev->advertising;
  1698. advertising = ADVERTISED_TP |
  1699. ADVERTISED_Pause |
  1700. ADVERTISED_Autoneg |
  1701. ADVERTISED_10baseT_Half;
  1702. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1703. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)) {
  1704. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1705. advertising |=
  1706. ADVERTISED_100baseT_Half |
  1707. ADVERTISED_100baseT_Full |
  1708. ADVERTISED_10baseT_Full;
  1709. else
  1710. advertising |= ADVERTISED_10baseT_Full;
  1711. }
  1712. phydev->advertising = advertising;
  1713. phy_start_aneg(phydev);
  1714. }
  1715. } else {
  1716. if (tp->link_config.phy_is_low_power == 0) {
  1717. tp->link_config.phy_is_low_power = 1;
  1718. tp->link_config.orig_speed = tp->link_config.speed;
  1719. tp->link_config.orig_duplex = tp->link_config.duplex;
  1720. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1721. }
  1722. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1723. tp->link_config.speed = SPEED_10;
  1724. tp->link_config.duplex = DUPLEX_HALF;
  1725. tp->link_config.autoneg = AUTONEG_ENABLE;
  1726. tg3_setup_phy(tp, 0);
  1727. }
  1728. }
  1729. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1730. u32 val;
  1731. val = tr32(GRC_VCPU_EXT_CTRL);
  1732. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1733. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1734. int i;
  1735. u32 val;
  1736. for (i = 0; i < 200; i++) {
  1737. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1738. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1739. break;
  1740. msleep(1);
  1741. }
  1742. }
  1743. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1744. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1745. WOL_DRV_STATE_SHUTDOWN |
  1746. WOL_DRV_WOL |
  1747. WOL_SET_MAGIC_PKT);
  1748. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1749. u32 mac_mode;
  1750. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1751. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  1752. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1753. udelay(40);
  1754. }
  1755. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1756. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1757. else
  1758. mac_mode = MAC_MODE_PORT_MODE_MII;
  1759. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1760. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1761. ASIC_REV_5700) {
  1762. u32 speed = (tp->tg3_flags &
  1763. TG3_FLAG_WOL_SPEED_100MB) ?
  1764. SPEED_100 : SPEED_10;
  1765. if (tg3_5700_link_polarity(tp, speed))
  1766. mac_mode |= MAC_MODE_LINK_POLARITY;
  1767. else
  1768. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1769. }
  1770. } else {
  1771. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1772. }
  1773. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1774. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1775. if (pci_pme_capable(tp->pdev, state) &&
  1776. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE))
  1777. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1778. tw32_f(MAC_MODE, mac_mode);
  1779. udelay(100);
  1780. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1781. udelay(10);
  1782. }
  1783. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1784. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1785. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1786. u32 base_val;
  1787. base_val = tp->pci_clock_ctrl;
  1788. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1789. CLOCK_CTRL_TXCLK_DISABLE);
  1790. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1791. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1792. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1793. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1794. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1795. /* do nothing */
  1796. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1797. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1798. u32 newbits1, newbits2;
  1799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1801. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1802. CLOCK_CTRL_TXCLK_DISABLE |
  1803. CLOCK_CTRL_ALTCLK);
  1804. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1805. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1806. newbits1 = CLOCK_CTRL_625_CORE;
  1807. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1808. } else {
  1809. newbits1 = CLOCK_CTRL_ALTCLK;
  1810. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1811. }
  1812. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1813. 40);
  1814. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1815. 40);
  1816. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1817. u32 newbits3;
  1818. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1819. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1820. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1821. CLOCK_CTRL_TXCLK_DISABLE |
  1822. CLOCK_CTRL_44MHZ_CORE);
  1823. } else {
  1824. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1825. }
  1826. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1827. tp->pci_clock_ctrl | newbits3, 40);
  1828. }
  1829. }
  1830. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1831. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1832. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1833. tg3_power_down_phy(tp);
  1834. tg3_frob_aux_power(tp);
  1835. /* Workaround for unstable PLL clock */
  1836. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1837. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1838. u32 val = tr32(0x7d00);
  1839. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1840. tw32(0x7d00, val);
  1841. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1842. int err;
  1843. err = tg3_nvram_lock(tp);
  1844. tg3_halt_cpu(tp, RX_CPU_BASE);
  1845. if (!err)
  1846. tg3_nvram_unlock(tp);
  1847. }
  1848. }
  1849. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1850. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  1851. pci_enable_wake(tp->pdev, state, true);
  1852. /* Finally, set the new power state. */
  1853. pci_set_power_state(tp->pdev, state);
  1854. return 0;
  1855. }
  1856. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1857. {
  1858. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1859. case MII_TG3_AUX_STAT_10HALF:
  1860. *speed = SPEED_10;
  1861. *duplex = DUPLEX_HALF;
  1862. break;
  1863. case MII_TG3_AUX_STAT_10FULL:
  1864. *speed = SPEED_10;
  1865. *duplex = DUPLEX_FULL;
  1866. break;
  1867. case MII_TG3_AUX_STAT_100HALF:
  1868. *speed = SPEED_100;
  1869. *duplex = DUPLEX_HALF;
  1870. break;
  1871. case MII_TG3_AUX_STAT_100FULL:
  1872. *speed = SPEED_100;
  1873. *duplex = DUPLEX_FULL;
  1874. break;
  1875. case MII_TG3_AUX_STAT_1000HALF:
  1876. *speed = SPEED_1000;
  1877. *duplex = DUPLEX_HALF;
  1878. break;
  1879. case MII_TG3_AUX_STAT_1000FULL:
  1880. *speed = SPEED_1000;
  1881. *duplex = DUPLEX_FULL;
  1882. break;
  1883. default:
  1884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1885. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1886. SPEED_10;
  1887. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1888. DUPLEX_HALF;
  1889. break;
  1890. }
  1891. *speed = SPEED_INVALID;
  1892. *duplex = DUPLEX_INVALID;
  1893. break;
  1894. }
  1895. }
  1896. static void tg3_phy_copper_begin(struct tg3 *tp)
  1897. {
  1898. u32 new_adv;
  1899. int i;
  1900. if (tp->link_config.phy_is_low_power) {
  1901. /* Entering low power mode. Disable gigabit and
  1902. * 100baseT advertisements.
  1903. */
  1904. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1905. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1906. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1907. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1908. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1909. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1910. } else if (tp->link_config.speed == SPEED_INVALID) {
  1911. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1912. tp->link_config.advertising &=
  1913. ~(ADVERTISED_1000baseT_Half |
  1914. ADVERTISED_1000baseT_Full);
  1915. new_adv = ADVERTISE_CSMA;
  1916. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1917. new_adv |= ADVERTISE_10HALF;
  1918. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1919. new_adv |= ADVERTISE_10FULL;
  1920. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1921. new_adv |= ADVERTISE_100HALF;
  1922. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1923. new_adv |= ADVERTISE_100FULL;
  1924. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1925. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1926. if (tp->link_config.advertising &
  1927. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1928. new_adv = 0;
  1929. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1930. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1931. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1932. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1933. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1934. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1935. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1936. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1937. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1938. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1939. } else {
  1940. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1941. }
  1942. } else {
  1943. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  1944. new_adv |= ADVERTISE_CSMA;
  1945. /* Asking for a specific link mode. */
  1946. if (tp->link_config.speed == SPEED_1000) {
  1947. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1948. if (tp->link_config.duplex == DUPLEX_FULL)
  1949. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1950. else
  1951. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1952. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1953. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1954. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1955. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1956. } else {
  1957. if (tp->link_config.speed == SPEED_100) {
  1958. if (tp->link_config.duplex == DUPLEX_FULL)
  1959. new_adv |= ADVERTISE_100FULL;
  1960. else
  1961. new_adv |= ADVERTISE_100HALF;
  1962. } else {
  1963. if (tp->link_config.duplex == DUPLEX_FULL)
  1964. new_adv |= ADVERTISE_10FULL;
  1965. else
  1966. new_adv |= ADVERTISE_10HALF;
  1967. }
  1968. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1969. new_adv = 0;
  1970. }
  1971. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1972. }
  1973. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1974. tp->link_config.speed != SPEED_INVALID) {
  1975. u32 bmcr, orig_bmcr;
  1976. tp->link_config.active_speed = tp->link_config.speed;
  1977. tp->link_config.active_duplex = tp->link_config.duplex;
  1978. bmcr = 0;
  1979. switch (tp->link_config.speed) {
  1980. default:
  1981. case SPEED_10:
  1982. break;
  1983. case SPEED_100:
  1984. bmcr |= BMCR_SPEED100;
  1985. break;
  1986. case SPEED_1000:
  1987. bmcr |= TG3_BMCR_SPEED1000;
  1988. break;
  1989. }
  1990. if (tp->link_config.duplex == DUPLEX_FULL)
  1991. bmcr |= BMCR_FULLDPLX;
  1992. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1993. (bmcr != orig_bmcr)) {
  1994. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1995. for (i = 0; i < 1500; i++) {
  1996. u32 tmp;
  1997. udelay(10);
  1998. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1999. tg3_readphy(tp, MII_BMSR, &tmp))
  2000. continue;
  2001. if (!(tmp & BMSR_LSTATUS)) {
  2002. udelay(40);
  2003. break;
  2004. }
  2005. }
  2006. tg3_writephy(tp, MII_BMCR, bmcr);
  2007. udelay(40);
  2008. }
  2009. } else {
  2010. tg3_writephy(tp, MII_BMCR,
  2011. BMCR_ANENABLE | BMCR_ANRESTART);
  2012. }
  2013. }
  2014. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2015. {
  2016. int err;
  2017. /* Turn off tap power management. */
  2018. /* Set Extended packet length bit */
  2019. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2020. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2021. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2022. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2023. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2024. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2025. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2026. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2027. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2028. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2029. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2030. udelay(40);
  2031. return err;
  2032. }
  2033. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2034. {
  2035. u32 adv_reg, all_mask = 0;
  2036. if (mask & ADVERTISED_10baseT_Half)
  2037. all_mask |= ADVERTISE_10HALF;
  2038. if (mask & ADVERTISED_10baseT_Full)
  2039. all_mask |= ADVERTISE_10FULL;
  2040. if (mask & ADVERTISED_100baseT_Half)
  2041. all_mask |= ADVERTISE_100HALF;
  2042. if (mask & ADVERTISED_100baseT_Full)
  2043. all_mask |= ADVERTISE_100FULL;
  2044. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2045. return 0;
  2046. if ((adv_reg & all_mask) != all_mask)
  2047. return 0;
  2048. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2049. u32 tg3_ctrl;
  2050. all_mask = 0;
  2051. if (mask & ADVERTISED_1000baseT_Half)
  2052. all_mask |= ADVERTISE_1000HALF;
  2053. if (mask & ADVERTISED_1000baseT_Full)
  2054. all_mask |= ADVERTISE_1000FULL;
  2055. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2056. return 0;
  2057. if ((tg3_ctrl & all_mask) != all_mask)
  2058. return 0;
  2059. }
  2060. return 1;
  2061. }
  2062. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2063. {
  2064. u32 curadv, reqadv;
  2065. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2066. return 1;
  2067. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2068. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2069. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2070. if (curadv != reqadv)
  2071. return 0;
  2072. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2073. tg3_readphy(tp, MII_LPA, rmtadv);
  2074. } else {
  2075. /* Reprogram the advertisement register, even if it
  2076. * does not affect the current link. If the link
  2077. * gets renegotiated in the future, we can save an
  2078. * additional renegotiation cycle by advertising
  2079. * it correctly in the first place.
  2080. */
  2081. if (curadv != reqadv) {
  2082. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2083. ADVERTISE_PAUSE_ASYM);
  2084. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2085. }
  2086. }
  2087. return 1;
  2088. }
  2089. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2090. {
  2091. int current_link_up;
  2092. u32 bmsr, dummy;
  2093. u32 lcl_adv, rmt_adv;
  2094. u16 current_speed;
  2095. u8 current_duplex;
  2096. int i, err;
  2097. tw32(MAC_EVENT, 0);
  2098. tw32_f(MAC_STATUS,
  2099. (MAC_STATUS_SYNC_CHANGED |
  2100. MAC_STATUS_CFG_CHANGED |
  2101. MAC_STATUS_MI_COMPLETION |
  2102. MAC_STATUS_LNKSTATE_CHANGED));
  2103. udelay(40);
  2104. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2105. tw32_f(MAC_MI_MODE,
  2106. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2107. udelay(80);
  2108. }
  2109. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2110. /* Some third-party PHYs need to be reset on link going
  2111. * down.
  2112. */
  2113. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2116. netif_carrier_ok(tp->dev)) {
  2117. tg3_readphy(tp, MII_BMSR, &bmsr);
  2118. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2119. !(bmsr & BMSR_LSTATUS))
  2120. force_reset = 1;
  2121. }
  2122. if (force_reset)
  2123. tg3_phy_reset(tp);
  2124. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2125. tg3_readphy(tp, MII_BMSR, &bmsr);
  2126. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2127. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2128. bmsr = 0;
  2129. if (!(bmsr & BMSR_LSTATUS)) {
  2130. err = tg3_init_5401phy_dsp(tp);
  2131. if (err)
  2132. return err;
  2133. tg3_readphy(tp, MII_BMSR, &bmsr);
  2134. for (i = 0; i < 1000; i++) {
  2135. udelay(10);
  2136. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2137. (bmsr & BMSR_LSTATUS)) {
  2138. udelay(40);
  2139. break;
  2140. }
  2141. }
  2142. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2143. !(bmsr & BMSR_LSTATUS) &&
  2144. tp->link_config.active_speed == SPEED_1000) {
  2145. err = tg3_phy_reset(tp);
  2146. if (!err)
  2147. err = tg3_init_5401phy_dsp(tp);
  2148. if (err)
  2149. return err;
  2150. }
  2151. }
  2152. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2153. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2154. /* 5701 {A0,B0} CRC bug workaround */
  2155. tg3_writephy(tp, 0x15, 0x0a75);
  2156. tg3_writephy(tp, 0x1c, 0x8c68);
  2157. tg3_writephy(tp, 0x1c, 0x8d68);
  2158. tg3_writephy(tp, 0x1c, 0x8c68);
  2159. }
  2160. /* Clear pending interrupts... */
  2161. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2162. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2163. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2164. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2165. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2166. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2168. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2169. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2170. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2171. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2172. else
  2173. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2174. }
  2175. current_link_up = 0;
  2176. current_speed = SPEED_INVALID;
  2177. current_duplex = DUPLEX_INVALID;
  2178. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2179. u32 val;
  2180. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2181. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2182. if (!(val & (1 << 10))) {
  2183. val |= (1 << 10);
  2184. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2185. goto relink;
  2186. }
  2187. }
  2188. bmsr = 0;
  2189. for (i = 0; i < 100; i++) {
  2190. tg3_readphy(tp, MII_BMSR, &bmsr);
  2191. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2192. (bmsr & BMSR_LSTATUS))
  2193. break;
  2194. udelay(40);
  2195. }
  2196. if (bmsr & BMSR_LSTATUS) {
  2197. u32 aux_stat, bmcr;
  2198. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2199. for (i = 0; i < 2000; i++) {
  2200. udelay(10);
  2201. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2202. aux_stat)
  2203. break;
  2204. }
  2205. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2206. &current_speed,
  2207. &current_duplex);
  2208. bmcr = 0;
  2209. for (i = 0; i < 200; i++) {
  2210. tg3_readphy(tp, MII_BMCR, &bmcr);
  2211. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2212. continue;
  2213. if (bmcr && bmcr != 0x7fff)
  2214. break;
  2215. udelay(10);
  2216. }
  2217. lcl_adv = 0;
  2218. rmt_adv = 0;
  2219. tp->link_config.active_speed = current_speed;
  2220. tp->link_config.active_duplex = current_duplex;
  2221. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2222. if ((bmcr & BMCR_ANENABLE) &&
  2223. tg3_copper_is_advertising_all(tp,
  2224. tp->link_config.advertising)) {
  2225. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2226. &rmt_adv))
  2227. current_link_up = 1;
  2228. }
  2229. } else {
  2230. if (!(bmcr & BMCR_ANENABLE) &&
  2231. tp->link_config.speed == current_speed &&
  2232. tp->link_config.duplex == current_duplex &&
  2233. tp->link_config.flowctrl ==
  2234. tp->link_config.active_flowctrl) {
  2235. current_link_up = 1;
  2236. }
  2237. }
  2238. if (current_link_up == 1 &&
  2239. tp->link_config.active_duplex == DUPLEX_FULL)
  2240. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2241. }
  2242. relink:
  2243. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2244. u32 tmp;
  2245. tg3_phy_copper_begin(tp);
  2246. tg3_readphy(tp, MII_BMSR, &tmp);
  2247. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2248. (tmp & BMSR_LSTATUS))
  2249. current_link_up = 1;
  2250. }
  2251. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2252. if (current_link_up == 1) {
  2253. if (tp->link_config.active_speed == SPEED_100 ||
  2254. tp->link_config.active_speed == SPEED_10)
  2255. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2256. else
  2257. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2258. } else
  2259. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2260. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2261. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2262. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2264. if (current_link_up == 1 &&
  2265. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2266. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2267. else
  2268. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2269. }
  2270. /* ??? Without this setting Netgear GA302T PHY does not
  2271. * ??? send/receive packets...
  2272. */
  2273. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2274. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2275. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2276. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2277. udelay(80);
  2278. }
  2279. tw32_f(MAC_MODE, tp->mac_mode);
  2280. udelay(40);
  2281. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2282. /* Polled via timer. */
  2283. tw32_f(MAC_EVENT, 0);
  2284. } else {
  2285. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2286. }
  2287. udelay(40);
  2288. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2289. current_link_up == 1 &&
  2290. tp->link_config.active_speed == SPEED_1000 &&
  2291. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2292. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2293. udelay(120);
  2294. tw32_f(MAC_STATUS,
  2295. (MAC_STATUS_SYNC_CHANGED |
  2296. MAC_STATUS_CFG_CHANGED));
  2297. udelay(40);
  2298. tg3_write_mem(tp,
  2299. NIC_SRAM_FIRMWARE_MBOX,
  2300. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2301. }
  2302. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2303. if (current_link_up)
  2304. netif_carrier_on(tp->dev);
  2305. else
  2306. netif_carrier_off(tp->dev);
  2307. tg3_link_report(tp);
  2308. }
  2309. return 0;
  2310. }
  2311. struct tg3_fiber_aneginfo {
  2312. int state;
  2313. #define ANEG_STATE_UNKNOWN 0
  2314. #define ANEG_STATE_AN_ENABLE 1
  2315. #define ANEG_STATE_RESTART_INIT 2
  2316. #define ANEG_STATE_RESTART 3
  2317. #define ANEG_STATE_DISABLE_LINK_OK 4
  2318. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2319. #define ANEG_STATE_ABILITY_DETECT 6
  2320. #define ANEG_STATE_ACK_DETECT_INIT 7
  2321. #define ANEG_STATE_ACK_DETECT 8
  2322. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2323. #define ANEG_STATE_COMPLETE_ACK 10
  2324. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2325. #define ANEG_STATE_IDLE_DETECT 12
  2326. #define ANEG_STATE_LINK_OK 13
  2327. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2328. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2329. u32 flags;
  2330. #define MR_AN_ENABLE 0x00000001
  2331. #define MR_RESTART_AN 0x00000002
  2332. #define MR_AN_COMPLETE 0x00000004
  2333. #define MR_PAGE_RX 0x00000008
  2334. #define MR_NP_LOADED 0x00000010
  2335. #define MR_TOGGLE_TX 0x00000020
  2336. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2337. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2338. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2339. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2340. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2341. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2342. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2343. #define MR_TOGGLE_RX 0x00002000
  2344. #define MR_NP_RX 0x00004000
  2345. #define MR_LINK_OK 0x80000000
  2346. unsigned long link_time, cur_time;
  2347. u32 ability_match_cfg;
  2348. int ability_match_count;
  2349. char ability_match, idle_match, ack_match;
  2350. u32 txconfig, rxconfig;
  2351. #define ANEG_CFG_NP 0x00000080
  2352. #define ANEG_CFG_ACK 0x00000040
  2353. #define ANEG_CFG_RF2 0x00000020
  2354. #define ANEG_CFG_RF1 0x00000010
  2355. #define ANEG_CFG_PS2 0x00000001
  2356. #define ANEG_CFG_PS1 0x00008000
  2357. #define ANEG_CFG_HD 0x00004000
  2358. #define ANEG_CFG_FD 0x00002000
  2359. #define ANEG_CFG_INVAL 0x00001f06
  2360. };
  2361. #define ANEG_OK 0
  2362. #define ANEG_DONE 1
  2363. #define ANEG_TIMER_ENAB 2
  2364. #define ANEG_FAILED -1
  2365. #define ANEG_STATE_SETTLE_TIME 10000
  2366. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2367. struct tg3_fiber_aneginfo *ap)
  2368. {
  2369. u16 flowctrl;
  2370. unsigned long delta;
  2371. u32 rx_cfg_reg;
  2372. int ret;
  2373. if (ap->state == ANEG_STATE_UNKNOWN) {
  2374. ap->rxconfig = 0;
  2375. ap->link_time = 0;
  2376. ap->cur_time = 0;
  2377. ap->ability_match_cfg = 0;
  2378. ap->ability_match_count = 0;
  2379. ap->ability_match = 0;
  2380. ap->idle_match = 0;
  2381. ap->ack_match = 0;
  2382. }
  2383. ap->cur_time++;
  2384. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2385. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2386. if (rx_cfg_reg != ap->ability_match_cfg) {
  2387. ap->ability_match_cfg = rx_cfg_reg;
  2388. ap->ability_match = 0;
  2389. ap->ability_match_count = 0;
  2390. } else {
  2391. if (++ap->ability_match_count > 1) {
  2392. ap->ability_match = 1;
  2393. ap->ability_match_cfg = rx_cfg_reg;
  2394. }
  2395. }
  2396. if (rx_cfg_reg & ANEG_CFG_ACK)
  2397. ap->ack_match = 1;
  2398. else
  2399. ap->ack_match = 0;
  2400. ap->idle_match = 0;
  2401. } else {
  2402. ap->idle_match = 1;
  2403. ap->ability_match_cfg = 0;
  2404. ap->ability_match_count = 0;
  2405. ap->ability_match = 0;
  2406. ap->ack_match = 0;
  2407. rx_cfg_reg = 0;
  2408. }
  2409. ap->rxconfig = rx_cfg_reg;
  2410. ret = ANEG_OK;
  2411. switch(ap->state) {
  2412. case ANEG_STATE_UNKNOWN:
  2413. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2414. ap->state = ANEG_STATE_AN_ENABLE;
  2415. /* fallthru */
  2416. case ANEG_STATE_AN_ENABLE:
  2417. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2418. if (ap->flags & MR_AN_ENABLE) {
  2419. ap->link_time = 0;
  2420. ap->cur_time = 0;
  2421. ap->ability_match_cfg = 0;
  2422. ap->ability_match_count = 0;
  2423. ap->ability_match = 0;
  2424. ap->idle_match = 0;
  2425. ap->ack_match = 0;
  2426. ap->state = ANEG_STATE_RESTART_INIT;
  2427. } else {
  2428. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2429. }
  2430. break;
  2431. case ANEG_STATE_RESTART_INIT:
  2432. ap->link_time = ap->cur_time;
  2433. ap->flags &= ~(MR_NP_LOADED);
  2434. ap->txconfig = 0;
  2435. tw32(MAC_TX_AUTO_NEG, 0);
  2436. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2437. tw32_f(MAC_MODE, tp->mac_mode);
  2438. udelay(40);
  2439. ret = ANEG_TIMER_ENAB;
  2440. ap->state = ANEG_STATE_RESTART;
  2441. /* fallthru */
  2442. case ANEG_STATE_RESTART:
  2443. delta = ap->cur_time - ap->link_time;
  2444. if (delta > ANEG_STATE_SETTLE_TIME) {
  2445. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2446. } else {
  2447. ret = ANEG_TIMER_ENAB;
  2448. }
  2449. break;
  2450. case ANEG_STATE_DISABLE_LINK_OK:
  2451. ret = ANEG_DONE;
  2452. break;
  2453. case ANEG_STATE_ABILITY_DETECT_INIT:
  2454. ap->flags &= ~(MR_TOGGLE_TX);
  2455. ap->txconfig = ANEG_CFG_FD;
  2456. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2457. if (flowctrl & ADVERTISE_1000XPAUSE)
  2458. ap->txconfig |= ANEG_CFG_PS1;
  2459. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2460. ap->txconfig |= ANEG_CFG_PS2;
  2461. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2462. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2463. tw32_f(MAC_MODE, tp->mac_mode);
  2464. udelay(40);
  2465. ap->state = ANEG_STATE_ABILITY_DETECT;
  2466. break;
  2467. case ANEG_STATE_ABILITY_DETECT:
  2468. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2469. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2470. }
  2471. break;
  2472. case ANEG_STATE_ACK_DETECT_INIT:
  2473. ap->txconfig |= ANEG_CFG_ACK;
  2474. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2475. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2476. tw32_f(MAC_MODE, tp->mac_mode);
  2477. udelay(40);
  2478. ap->state = ANEG_STATE_ACK_DETECT;
  2479. /* fallthru */
  2480. case ANEG_STATE_ACK_DETECT:
  2481. if (ap->ack_match != 0) {
  2482. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2483. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2484. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2485. } else {
  2486. ap->state = ANEG_STATE_AN_ENABLE;
  2487. }
  2488. } else if (ap->ability_match != 0 &&
  2489. ap->rxconfig == 0) {
  2490. ap->state = ANEG_STATE_AN_ENABLE;
  2491. }
  2492. break;
  2493. case ANEG_STATE_COMPLETE_ACK_INIT:
  2494. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2495. ret = ANEG_FAILED;
  2496. break;
  2497. }
  2498. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2499. MR_LP_ADV_HALF_DUPLEX |
  2500. MR_LP_ADV_SYM_PAUSE |
  2501. MR_LP_ADV_ASYM_PAUSE |
  2502. MR_LP_ADV_REMOTE_FAULT1 |
  2503. MR_LP_ADV_REMOTE_FAULT2 |
  2504. MR_LP_ADV_NEXT_PAGE |
  2505. MR_TOGGLE_RX |
  2506. MR_NP_RX);
  2507. if (ap->rxconfig & ANEG_CFG_FD)
  2508. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2509. if (ap->rxconfig & ANEG_CFG_HD)
  2510. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2511. if (ap->rxconfig & ANEG_CFG_PS1)
  2512. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2513. if (ap->rxconfig & ANEG_CFG_PS2)
  2514. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2515. if (ap->rxconfig & ANEG_CFG_RF1)
  2516. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2517. if (ap->rxconfig & ANEG_CFG_RF2)
  2518. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2519. if (ap->rxconfig & ANEG_CFG_NP)
  2520. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2521. ap->link_time = ap->cur_time;
  2522. ap->flags ^= (MR_TOGGLE_TX);
  2523. if (ap->rxconfig & 0x0008)
  2524. ap->flags |= MR_TOGGLE_RX;
  2525. if (ap->rxconfig & ANEG_CFG_NP)
  2526. ap->flags |= MR_NP_RX;
  2527. ap->flags |= MR_PAGE_RX;
  2528. ap->state = ANEG_STATE_COMPLETE_ACK;
  2529. ret = ANEG_TIMER_ENAB;
  2530. break;
  2531. case ANEG_STATE_COMPLETE_ACK:
  2532. if (ap->ability_match != 0 &&
  2533. ap->rxconfig == 0) {
  2534. ap->state = ANEG_STATE_AN_ENABLE;
  2535. break;
  2536. }
  2537. delta = ap->cur_time - ap->link_time;
  2538. if (delta > ANEG_STATE_SETTLE_TIME) {
  2539. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2540. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2541. } else {
  2542. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2543. !(ap->flags & MR_NP_RX)) {
  2544. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2545. } else {
  2546. ret = ANEG_FAILED;
  2547. }
  2548. }
  2549. }
  2550. break;
  2551. case ANEG_STATE_IDLE_DETECT_INIT:
  2552. ap->link_time = ap->cur_time;
  2553. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2554. tw32_f(MAC_MODE, tp->mac_mode);
  2555. udelay(40);
  2556. ap->state = ANEG_STATE_IDLE_DETECT;
  2557. ret = ANEG_TIMER_ENAB;
  2558. break;
  2559. case ANEG_STATE_IDLE_DETECT:
  2560. if (ap->ability_match != 0 &&
  2561. ap->rxconfig == 0) {
  2562. ap->state = ANEG_STATE_AN_ENABLE;
  2563. break;
  2564. }
  2565. delta = ap->cur_time - ap->link_time;
  2566. if (delta > ANEG_STATE_SETTLE_TIME) {
  2567. /* XXX another gem from the Broadcom driver :( */
  2568. ap->state = ANEG_STATE_LINK_OK;
  2569. }
  2570. break;
  2571. case ANEG_STATE_LINK_OK:
  2572. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2573. ret = ANEG_DONE;
  2574. break;
  2575. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2576. /* ??? unimplemented */
  2577. break;
  2578. case ANEG_STATE_NEXT_PAGE_WAIT:
  2579. /* ??? unimplemented */
  2580. break;
  2581. default:
  2582. ret = ANEG_FAILED;
  2583. break;
  2584. }
  2585. return ret;
  2586. }
  2587. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2588. {
  2589. int res = 0;
  2590. struct tg3_fiber_aneginfo aninfo;
  2591. int status = ANEG_FAILED;
  2592. unsigned int tick;
  2593. u32 tmp;
  2594. tw32_f(MAC_TX_AUTO_NEG, 0);
  2595. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2596. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2597. udelay(40);
  2598. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2599. udelay(40);
  2600. memset(&aninfo, 0, sizeof(aninfo));
  2601. aninfo.flags |= MR_AN_ENABLE;
  2602. aninfo.state = ANEG_STATE_UNKNOWN;
  2603. aninfo.cur_time = 0;
  2604. tick = 0;
  2605. while (++tick < 195000) {
  2606. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2607. if (status == ANEG_DONE || status == ANEG_FAILED)
  2608. break;
  2609. udelay(1);
  2610. }
  2611. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2612. tw32_f(MAC_MODE, tp->mac_mode);
  2613. udelay(40);
  2614. *txflags = aninfo.txconfig;
  2615. *rxflags = aninfo.flags;
  2616. if (status == ANEG_DONE &&
  2617. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2618. MR_LP_ADV_FULL_DUPLEX)))
  2619. res = 1;
  2620. return res;
  2621. }
  2622. static void tg3_init_bcm8002(struct tg3 *tp)
  2623. {
  2624. u32 mac_status = tr32(MAC_STATUS);
  2625. int i;
  2626. /* Reset when initting first time or we have a link. */
  2627. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2628. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2629. return;
  2630. /* Set PLL lock range. */
  2631. tg3_writephy(tp, 0x16, 0x8007);
  2632. /* SW reset */
  2633. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2634. /* Wait for reset to complete. */
  2635. /* XXX schedule_timeout() ... */
  2636. for (i = 0; i < 500; i++)
  2637. udelay(10);
  2638. /* Config mode; select PMA/Ch 1 regs. */
  2639. tg3_writephy(tp, 0x10, 0x8411);
  2640. /* Enable auto-lock and comdet, select txclk for tx. */
  2641. tg3_writephy(tp, 0x11, 0x0a10);
  2642. tg3_writephy(tp, 0x18, 0x00a0);
  2643. tg3_writephy(tp, 0x16, 0x41ff);
  2644. /* Assert and deassert POR. */
  2645. tg3_writephy(tp, 0x13, 0x0400);
  2646. udelay(40);
  2647. tg3_writephy(tp, 0x13, 0x0000);
  2648. tg3_writephy(tp, 0x11, 0x0a50);
  2649. udelay(40);
  2650. tg3_writephy(tp, 0x11, 0x0a10);
  2651. /* Wait for signal to stabilize */
  2652. /* XXX schedule_timeout() ... */
  2653. for (i = 0; i < 15000; i++)
  2654. udelay(10);
  2655. /* Deselect the channel register so we can read the PHYID
  2656. * later.
  2657. */
  2658. tg3_writephy(tp, 0x10, 0x8011);
  2659. }
  2660. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2661. {
  2662. u16 flowctrl;
  2663. u32 sg_dig_ctrl, sg_dig_status;
  2664. u32 serdes_cfg, expected_sg_dig_ctrl;
  2665. int workaround, port_a;
  2666. int current_link_up;
  2667. serdes_cfg = 0;
  2668. expected_sg_dig_ctrl = 0;
  2669. workaround = 0;
  2670. port_a = 1;
  2671. current_link_up = 0;
  2672. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2673. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2674. workaround = 1;
  2675. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2676. port_a = 0;
  2677. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2678. /* preserve bits 20-23 for voltage regulator */
  2679. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2680. }
  2681. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2682. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2683. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2684. if (workaround) {
  2685. u32 val = serdes_cfg;
  2686. if (port_a)
  2687. val |= 0xc010000;
  2688. else
  2689. val |= 0x4010000;
  2690. tw32_f(MAC_SERDES_CFG, val);
  2691. }
  2692. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2693. }
  2694. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2695. tg3_setup_flow_control(tp, 0, 0);
  2696. current_link_up = 1;
  2697. }
  2698. goto out;
  2699. }
  2700. /* Want auto-negotiation. */
  2701. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2702. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2703. if (flowctrl & ADVERTISE_1000XPAUSE)
  2704. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2705. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2706. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2707. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2708. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2709. tp->serdes_counter &&
  2710. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2711. MAC_STATUS_RCVD_CFG)) ==
  2712. MAC_STATUS_PCS_SYNCED)) {
  2713. tp->serdes_counter--;
  2714. current_link_up = 1;
  2715. goto out;
  2716. }
  2717. restart_autoneg:
  2718. if (workaround)
  2719. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2720. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2721. udelay(5);
  2722. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2723. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2724. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2725. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2726. MAC_STATUS_SIGNAL_DET)) {
  2727. sg_dig_status = tr32(SG_DIG_STATUS);
  2728. mac_status = tr32(MAC_STATUS);
  2729. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2730. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2731. u32 local_adv = 0, remote_adv = 0;
  2732. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2733. local_adv |= ADVERTISE_1000XPAUSE;
  2734. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2735. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2736. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2737. remote_adv |= LPA_1000XPAUSE;
  2738. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2739. remote_adv |= LPA_1000XPAUSE_ASYM;
  2740. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2741. current_link_up = 1;
  2742. tp->serdes_counter = 0;
  2743. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2744. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2745. if (tp->serdes_counter)
  2746. tp->serdes_counter--;
  2747. else {
  2748. if (workaround) {
  2749. u32 val = serdes_cfg;
  2750. if (port_a)
  2751. val |= 0xc010000;
  2752. else
  2753. val |= 0x4010000;
  2754. tw32_f(MAC_SERDES_CFG, val);
  2755. }
  2756. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2757. udelay(40);
  2758. /* Link parallel detection - link is up */
  2759. /* only if we have PCS_SYNC and not */
  2760. /* receiving config code words */
  2761. mac_status = tr32(MAC_STATUS);
  2762. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2763. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2764. tg3_setup_flow_control(tp, 0, 0);
  2765. current_link_up = 1;
  2766. tp->tg3_flags2 |=
  2767. TG3_FLG2_PARALLEL_DETECT;
  2768. tp->serdes_counter =
  2769. SERDES_PARALLEL_DET_TIMEOUT;
  2770. } else
  2771. goto restart_autoneg;
  2772. }
  2773. }
  2774. } else {
  2775. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2776. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2777. }
  2778. out:
  2779. return current_link_up;
  2780. }
  2781. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2782. {
  2783. int current_link_up = 0;
  2784. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2785. goto out;
  2786. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2787. u32 txflags, rxflags;
  2788. int i;
  2789. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2790. u32 local_adv = 0, remote_adv = 0;
  2791. if (txflags & ANEG_CFG_PS1)
  2792. local_adv |= ADVERTISE_1000XPAUSE;
  2793. if (txflags & ANEG_CFG_PS2)
  2794. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2795. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2796. remote_adv |= LPA_1000XPAUSE;
  2797. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2798. remote_adv |= LPA_1000XPAUSE_ASYM;
  2799. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2800. current_link_up = 1;
  2801. }
  2802. for (i = 0; i < 30; i++) {
  2803. udelay(20);
  2804. tw32_f(MAC_STATUS,
  2805. (MAC_STATUS_SYNC_CHANGED |
  2806. MAC_STATUS_CFG_CHANGED));
  2807. udelay(40);
  2808. if ((tr32(MAC_STATUS) &
  2809. (MAC_STATUS_SYNC_CHANGED |
  2810. MAC_STATUS_CFG_CHANGED)) == 0)
  2811. break;
  2812. }
  2813. mac_status = tr32(MAC_STATUS);
  2814. if (current_link_up == 0 &&
  2815. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2816. !(mac_status & MAC_STATUS_RCVD_CFG))
  2817. current_link_up = 1;
  2818. } else {
  2819. tg3_setup_flow_control(tp, 0, 0);
  2820. /* Forcing 1000FD link up. */
  2821. current_link_up = 1;
  2822. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2823. udelay(40);
  2824. tw32_f(MAC_MODE, tp->mac_mode);
  2825. udelay(40);
  2826. }
  2827. out:
  2828. return current_link_up;
  2829. }
  2830. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2831. {
  2832. u32 orig_pause_cfg;
  2833. u16 orig_active_speed;
  2834. u8 orig_active_duplex;
  2835. u32 mac_status;
  2836. int current_link_up;
  2837. int i;
  2838. orig_pause_cfg = tp->link_config.active_flowctrl;
  2839. orig_active_speed = tp->link_config.active_speed;
  2840. orig_active_duplex = tp->link_config.active_duplex;
  2841. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2842. netif_carrier_ok(tp->dev) &&
  2843. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2844. mac_status = tr32(MAC_STATUS);
  2845. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2846. MAC_STATUS_SIGNAL_DET |
  2847. MAC_STATUS_CFG_CHANGED |
  2848. MAC_STATUS_RCVD_CFG);
  2849. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2850. MAC_STATUS_SIGNAL_DET)) {
  2851. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2852. MAC_STATUS_CFG_CHANGED));
  2853. return 0;
  2854. }
  2855. }
  2856. tw32_f(MAC_TX_AUTO_NEG, 0);
  2857. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2858. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2859. tw32_f(MAC_MODE, tp->mac_mode);
  2860. udelay(40);
  2861. if (tp->phy_id == PHY_ID_BCM8002)
  2862. tg3_init_bcm8002(tp);
  2863. /* Enable link change event even when serdes polling. */
  2864. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2865. udelay(40);
  2866. current_link_up = 0;
  2867. mac_status = tr32(MAC_STATUS);
  2868. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2869. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2870. else
  2871. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2872. tp->hw_status->status =
  2873. (SD_STATUS_UPDATED |
  2874. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2875. for (i = 0; i < 100; i++) {
  2876. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2877. MAC_STATUS_CFG_CHANGED));
  2878. udelay(5);
  2879. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2880. MAC_STATUS_CFG_CHANGED |
  2881. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2882. break;
  2883. }
  2884. mac_status = tr32(MAC_STATUS);
  2885. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2886. current_link_up = 0;
  2887. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2888. tp->serdes_counter == 0) {
  2889. tw32_f(MAC_MODE, (tp->mac_mode |
  2890. MAC_MODE_SEND_CONFIGS));
  2891. udelay(1);
  2892. tw32_f(MAC_MODE, tp->mac_mode);
  2893. }
  2894. }
  2895. if (current_link_up == 1) {
  2896. tp->link_config.active_speed = SPEED_1000;
  2897. tp->link_config.active_duplex = DUPLEX_FULL;
  2898. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2899. LED_CTRL_LNKLED_OVERRIDE |
  2900. LED_CTRL_1000MBPS_ON));
  2901. } else {
  2902. tp->link_config.active_speed = SPEED_INVALID;
  2903. tp->link_config.active_duplex = DUPLEX_INVALID;
  2904. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2905. LED_CTRL_LNKLED_OVERRIDE |
  2906. LED_CTRL_TRAFFIC_OVERRIDE));
  2907. }
  2908. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2909. if (current_link_up)
  2910. netif_carrier_on(tp->dev);
  2911. else
  2912. netif_carrier_off(tp->dev);
  2913. tg3_link_report(tp);
  2914. } else {
  2915. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  2916. if (orig_pause_cfg != now_pause_cfg ||
  2917. orig_active_speed != tp->link_config.active_speed ||
  2918. orig_active_duplex != tp->link_config.active_duplex)
  2919. tg3_link_report(tp);
  2920. }
  2921. return 0;
  2922. }
  2923. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2924. {
  2925. int current_link_up, err = 0;
  2926. u32 bmsr, bmcr;
  2927. u16 current_speed;
  2928. u8 current_duplex;
  2929. u32 local_adv, remote_adv;
  2930. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2931. tw32_f(MAC_MODE, tp->mac_mode);
  2932. udelay(40);
  2933. tw32(MAC_EVENT, 0);
  2934. tw32_f(MAC_STATUS,
  2935. (MAC_STATUS_SYNC_CHANGED |
  2936. MAC_STATUS_CFG_CHANGED |
  2937. MAC_STATUS_MI_COMPLETION |
  2938. MAC_STATUS_LNKSTATE_CHANGED));
  2939. udelay(40);
  2940. if (force_reset)
  2941. tg3_phy_reset(tp);
  2942. current_link_up = 0;
  2943. current_speed = SPEED_INVALID;
  2944. current_duplex = DUPLEX_INVALID;
  2945. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2946. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2947. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2948. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2949. bmsr |= BMSR_LSTATUS;
  2950. else
  2951. bmsr &= ~BMSR_LSTATUS;
  2952. }
  2953. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2954. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2955. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2956. /* do nothing, just check for link up at the end */
  2957. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2958. u32 adv, new_adv;
  2959. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2960. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2961. ADVERTISE_1000XPAUSE |
  2962. ADVERTISE_1000XPSE_ASYM |
  2963. ADVERTISE_SLCT);
  2964. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2965. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2966. new_adv |= ADVERTISE_1000XHALF;
  2967. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2968. new_adv |= ADVERTISE_1000XFULL;
  2969. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2970. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2971. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2972. tg3_writephy(tp, MII_BMCR, bmcr);
  2973. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2974. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2975. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2976. return err;
  2977. }
  2978. } else {
  2979. u32 new_bmcr;
  2980. bmcr &= ~BMCR_SPEED1000;
  2981. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2982. if (tp->link_config.duplex == DUPLEX_FULL)
  2983. new_bmcr |= BMCR_FULLDPLX;
  2984. if (new_bmcr != bmcr) {
  2985. /* BMCR_SPEED1000 is a reserved bit that needs
  2986. * to be set on write.
  2987. */
  2988. new_bmcr |= BMCR_SPEED1000;
  2989. /* Force a linkdown */
  2990. if (netif_carrier_ok(tp->dev)) {
  2991. u32 adv;
  2992. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2993. adv &= ~(ADVERTISE_1000XFULL |
  2994. ADVERTISE_1000XHALF |
  2995. ADVERTISE_SLCT);
  2996. tg3_writephy(tp, MII_ADVERTISE, adv);
  2997. tg3_writephy(tp, MII_BMCR, bmcr |
  2998. BMCR_ANRESTART |
  2999. BMCR_ANENABLE);
  3000. udelay(10);
  3001. netif_carrier_off(tp->dev);
  3002. }
  3003. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3004. bmcr = new_bmcr;
  3005. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3006. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3007. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3008. ASIC_REV_5714) {
  3009. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3010. bmsr |= BMSR_LSTATUS;
  3011. else
  3012. bmsr &= ~BMSR_LSTATUS;
  3013. }
  3014. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3015. }
  3016. }
  3017. if (bmsr & BMSR_LSTATUS) {
  3018. current_speed = SPEED_1000;
  3019. current_link_up = 1;
  3020. if (bmcr & BMCR_FULLDPLX)
  3021. current_duplex = DUPLEX_FULL;
  3022. else
  3023. current_duplex = DUPLEX_HALF;
  3024. local_adv = 0;
  3025. remote_adv = 0;
  3026. if (bmcr & BMCR_ANENABLE) {
  3027. u32 common;
  3028. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3029. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3030. common = local_adv & remote_adv;
  3031. if (common & (ADVERTISE_1000XHALF |
  3032. ADVERTISE_1000XFULL)) {
  3033. if (common & ADVERTISE_1000XFULL)
  3034. current_duplex = DUPLEX_FULL;
  3035. else
  3036. current_duplex = DUPLEX_HALF;
  3037. }
  3038. else
  3039. current_link_up = 0;
  3040. }
  3041. }
  3042. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3043. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3044. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3045. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3046. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3047. tw32_f(MAC_MODE, tp->mac_mode);
  3048. udelay(40);
  3049. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3050. tp->link_config.active_speed = current_speed;
  3051. tp->link_config.active_duplex = current_duplex;
  3052. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3053. if (current_link_up)
  3054. netif_carrier_on(tp->dev);
  3055. else {
  3056. netif_carrier_off(tp->dev);
  3057. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3058. }
  3059. tg3_link_report(tp);
  3060. }
  3061. return err;
  3062. }
  3063. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3064. {
  3065. if (tp->serdes_counter) {
  3066. /* Give autoneg time to complete. */
  3067. tp->serdes_counter--;
  3068. return;
  3069. }
  3070. if (!netif_carrier_ok(tp->dev) &&
  3071. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3072. u32 bmcr;
  3073. tg3_readphy(tp, MII_BMCR, &bmcr);
  3074. if (bmcr & BMCR_ANENABLE) {
  3075. u32 phy1, phy2;
  3076. /* Select shadow register 0x1f */
  3077. tg3_writephy(tp, 0x1c, 0x7c00);
  3078. tg3_readphy(tp, 0x1c, &phy1);
  3079. /* Select expansion interrupt status register */
  3080. tg3_writephy(tp, 0x17, 0x0f01);
  3081. tg3_readphy(tp, 0x15, &phy2);
  3082. tg3_readphy(tp, 0x15, &phy2);
  3083. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3084. /* We have signal detect and not receiving
  3085. * config code words, link is up by parallel
  3086. * detection.
  3087. */
  3088. bmcr &= ~BMCR_ANENABLE;
  3089. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3090. tg3_writephy(tp, MII_BMCR, bmcr);
  3091. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3092. }
  3093. }
  3094. }
  3095. else if (netif_carrier_ok(tp->dev) &&
  3096. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3097. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3098. u32 phy2;
  3099. /* Select expansion interrupt status register */
  3100. tg3_writephy(tp, 0x17, 0x0f01);
  3101. tg3_readphy(tp, 0x15, &phy2);
  3102. if (phy2 & 0x20) {
  3103. u32 bmcr;
  3104. /* Config code words received, turn on autoneg. */
  3105. tg3_readphy(tp, MII_BMCR, &bmcr);
  3106. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3107. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3108. }
  3109. }
  3110. }
  3111. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3112. {
  3113. int err;
  3114. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3115. err = tg3_setup_fiber_phy(tp, force_reset);
  3116. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3117. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3118. } else {
  3119. err = tg3_setup_copper_phy(tp, force_reset);
  3120. }
  3121. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  3122. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  3123. u32 val, scale;
  3124. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3125. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3126. scale = 65;
  3127. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3128. scale = 6;
  3129. else
  3130. scale = 12;
  3131. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3132. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3133. tw32(GRC_MISC_CFG, val);
  3134. }
  3135. if (tp->link_config.active_speed == SPEED_1000 &&
  3136. tp->link_config.active_duplex == DUPLEX_HALF)
  3137. tw32(MAC_TX_LENGTHS,
  3138. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3139. (6 << TX_LENGTHS_IPG_SHIFT) |
  3140. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3141. else
  3142. tw32(MAC_TX_LENGTHS,
  3143. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3144. (6 << TX_LENGTHS_IPG_SHIFT) |
  3145. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3146. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3147. if (netif_carrier_ok(tp->dev)) {
  3148. tw32(HOSTCC_STAT_COAL_TICKS,
  3149. tp->coal.stats_block_coalesce_usecs);
  3150. } else {
  3151. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3152. }
  3153. }
  3154. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3155. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3156. if (!netif_carrier_ok(tp->dev))
  3157. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3158. tp->pwrmgmt_thresh;
  3159. else
  3160. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3161. tw32(PCIE_PWR_MGMT_THRESH, val);
  3162. }
  3163. return err;
  3164. }
  3165. /* This is called whenever we suspect that the system chipset is re-
  3166. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3167. * is bogus tx completions. We try to recover by setting the
  3168. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3169. * in the workqueue.
  3170. */
  3171. static void tg3_tx_recover(struct tg3 *tp)
  3172. {
  3173. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3174. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3175. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3176. "mapped I/O cycles to the network device, attempting to "
  3177. "recover. Please report the problem to the driver maintainer "
  3178. "and include system chipset information.\n", tp->dev->name);
  3179. spin_lock(&tp->lock);
  3180. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3181. spin_unlock(&tp->lock);
  3182. }
  3183. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3184. {
  3185. smp_mb();
  3186. return (tp->tx_pending -
  3187. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3188. }
  3189. /* Tigon3 never reports partial packet sends. So we do not
  3190. * need special logic to handle SKBs that have not had all
  3191. * of their frags sent yet, like SunGEM does.
  3192. */
  3193. static void tg3_tx(struct tg3 *tp)
  3194. {
  3195. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3196. u32 sw_idx = tp->tx_cons;
  3197. while (sw_idx != hw_idx) {
  3198. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3199. struct sk_buff *skb = ri->skb;
  3200. int i, tx_bug = 0;
  3201. if (unlikely(skb == NULL)) {
  3202. tg3_tx_recover(tp);
  3203. return;
  3204. }
  3205. pci_unmap_single(tp->pdev,
  3206. pci_unmap_addr(ri, mapping),
  3207. skb_headlen(skb),
  3208. PCI_DMA_TODEVICE);
  3209. ri->skb = NULL;
  3210. sw_idx = NEXT_TX(sw_idx);
  3211. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3212. ri = &tp->tx_buffers[sw_idx];
  3213. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3214. tx_bug = 1;
  3215. pci_unmap_page(tp->pdev,
  3216. pci_unmap_addr(ri, mapping),
  3217. skb_shinfo(skb)->frags[i].size,
  3218. PCI_DMA_TODEVICE);
  3219. sw_idx = NEXT_TX(sw_idx);
  3220. }
  3221. dev_kfree_skb(skb);
  3222. if (unlikely(tx_bug)) {
  3223. tg3_tx_recover(tp);
  3224. return;
  3225. }
  3226. }
  3227. tp->tx_cons = sw_idx;
  3228. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3229. * before checking for netif_queue_stopped(). Without the
  3230. * memory barrier, there is a small possibility that tg3_start_xmit()
  3231. * will miss it and cause the queue to be stopped forever.
  3232. */
  3233. smp_mb();
  3234. if (unlikely(netif_queue_stopped(tp->dev) &&
  3235. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3236. netif_tx_lock(tp->dev);
  3237. if (netif_queue_stopped(tp->dev) &&
  3238. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3239. netif_wake_queue(tp->dev);
  3240. netif_tx_unlock(tp->dev);
  3241. }
  3242. }
  3243. /* Returns size of skb allocated or < 0 on error.
  3244. *
  3245. * We only need to fill in the address because the other members
  3246. * of the RX descriptor are invariant, see tg3_init_rings.
  3247. *
  3248. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3249. * posting buffers we only dirty the first cache line of the RX
  3250. * descriptor (containing the address). Whereas for the RX status
  3251. * buffers the cpu only reads the last cacheline of the RX descriptor
  3252. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3253. */
  3254. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3255. int src_idx, u32 dest_idx_unmasked)
  3256. {
  3257. struct tg3_rx_buffer_desc *desc;
  3258. struct ring_info *map, *src_map;
  3259. struct sk_buff *skb;
  3260. dma_addr_t mapping;
  3261. int skb_size, dest_idx;
  3262. src_map = NULL;
  3263. switch (opaque_key) {
  3264. case RXD_OPAQUE_RING_STD:
  3265. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3266. desc = &tp->rx_std[dest_idx];
  3267. map = &tp->rx_std_buffers[dest_idx];
  3268. if (src_idx >= 0)
  3269. src_map = &tp->rx_std_buffers[src_idx];
  3270. skb_size = tp->rx_pkt_buf_sz;
  3271. break;
  3272. case RXD_OPAQUE_RING_JUMBO:
  3273. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3274. desc = &tp->rx_jumbo[dest_idx];
  3275. map = &tp->rx_jumbo_buffers[dest_idx];
  3276. if (src_idx >= 0)
  3277. src_map = &tp->rx_jumbo_buffers[src_idx];
  3278. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3279. break;
  3280. default:
  3281. return -EINVAL;
  3282. }
  3283. /* Do not overwrite any of the map or rp information
  3284. * until we are sure we can commit to a new buffer.
  3285. *
  3286. * Callers depend upon this behavior and assume that
  3287. * we leave everything unchanged if we fail.
  3288. */
  3289. skb = netdev_alloc_skb(tp->dev, skb_size);
  3290. if (skb == NULL)
  3291. return -ENOMEM;
  3292. skb_reserve(skb, tp->rx_offset);
  3293. mapping = pci_map_single(tp->pdev, skb->data,
  3294. skb_size - tp->rx_offset,
  3295. PCI_DMA_FROMDEVICE);
  3296. map->skb = skb;
  3297. pci_unmap_addr_set(map, mapping, mapping);
  3298. if (src_map != NULL)
  3299. src_map->skb = NULL;
  3300. desc->addr_hi = ((u64)mapping >> 32);
  3301. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3302. return skb_size;
  3303. }
  3304. /* We only need to move over in the address because the other
  3305. * members of the RX descriptor are invariant. See notes above
  3306. * tg3_alloc_rx_skb for full details.
  3307. */
  3308. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3309. int src_idx, u32 dest_idx_unmasked)
  3310. {
  3311. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3312. struct ring_info *src_map, *dest_map;
  3313. int dest_idx;
  3314. switch (opaque_key) {
  3315. case RXD_OPAQUE_RING_STD:
  3316. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3317. dest_desc = &tp->rx_std[dest_idx];
  3318. dest_map = &tp->rx_std_buffers[dest_idx];
  3319. src_desc = &tp->rx_std[src_idx];
  3320. src_map = &tp->rx_std_buffers[src_idx];
  3321. break;
  3322. case RXD_OPAQUE_RING_JUMBO:
  3323. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3324. dest_desc = &tp->rx_jumbo[dest_idx];
  3325. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3326. src_desc = &tp->rx_jumbo[src_idx];
  3327. src_map = &tp->rx_jumbo_buffers[src_idx];
  3328. break;
  3329. default:
  3330. return;
  3331. }
  3332. dest_map->skb = src_map->skb;
  3333. pci_unmap_addr_set(dest_map, mapping,
  3334. pci_unmap_addr(src_map, mapping));
  3335. dest_desc->addr_hi = src_desc->addr_hi;
  3336. dest_desc->addr_lo = src_desc->addr_lo;
  3337. src_map->skb = NULL;
  3338. }
  3339. #if TG3_VLAN_TAG_USED
  3340. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3341. {
  3342. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3343. }
  3344. #endif
  3345. /* The RX ring scheme is composed of multiple rings which post fresh
  3346. * buffers to the chip, and one special ring the chip uses to report
  3347. * status back to the host.
  3348. *
  3349. * The special ring reports the status of received packets to the
  3350. * host. The chip does not write into the original descriptor the
  3351. * RX buffer was obtained from. The chip simply takes the original
  3352. * descriptor as provided by the host, updates the status and length
  3353. * field, then writes this into the next status ring entry.
  3354. *
  3355. * Each ring the host uses to post buffers to the chip is described
  3356. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3357. * it is first placed into the on-chip ram. When the packet's length
  3358. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3359. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3360. * which is within the range of the new packet's length is chosen.
  3361. *
  3362. * The "separate ring for rx status" scheme may sound queer, but it makes
  3363. * sense from a cache coherency perspective. If only the host writes
  3364. * to the buffer post rings, and only the chip writes to the rx status
  3365. * rings, then cache lines never move beyond shared-modified state.
  3366. * If both the host and chip were to write into the same ring, cache line
  3367. * eviction could occur since both entities want it in an exclusive state.
  3368. */
  3369. static int tg3_rx(struct tg3 *tp, int budget)
  3370. {
  3371. u32 work_mask, rx_std_posted = 0;
  3372. u32 sw_idx = tp->rx_rcb_ptr;
  3373. u16 hw_idx;
  3374. int received;
  3375. hw_idx = tp->hw_status->idx[0].rx_producer;
  3376. /*
  3377. * We need to order the read of hw_idx and the read of
  3378. * the opaque cookie.
  3379. */
  3380. rmb();
  3381. work_mask = 0;
  3382. received = 0;
  3383. while (sw_idx != hw_idx && budget > 0) {
  3384. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3385. unsigned int len;
  3386. struct sk_buff *skb;
  3387. dma_addr_t dma_addr;
  3388. u32 opaque_key, desc_idx, *post_ptr;
  3389. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3390. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3391. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3392. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3393. mapping);
  3394. skb = tp->rx_std_buffers[desc_idx].skb;
  3395. post_ptr = &tp->rx_std_ptr;
  3396. rx_std_posted++;
  3397. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3398. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3399. mapping);
  3400. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3401. post_ptr = &tp->rx_jumbo_ptr;
  3402. }
  3403. else {
  3404. goto next_pkt_nopost;
  3405. }
  3406. work_mask |= opaque_key;
  3407. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3408. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3409. drop_it:
  3410. tg3_recycle_rx(tp, opaque_key,
  3411. desc_idx, *post_ptr);
  3412. drop_it_no_recycle:
  3413. /* Other statistics kept track of by card. */
  3414. tp->net_stats.rx_dropped++;
  3415. goto next_pkt;
  3416. }
  3417. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  3418. if (len > RX_COPY_THRESHOLD
  3419. && tp->rx_offset == 2
  3420. /* rx_offset != 2 iff this is a 5701 card running
  3421. * in PCI-X mode [see tg3_get_invariants()] */
  3422. ) {
  3423. int skb_size;
  3424. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3425. desc_idx, *post_ptr);
  3426. if (skb_size < 0)
  3427. goto drop_it;
  3428. pci_unmap_single(tp->pdev, dma_addr,
  3429. skb_size - tp->rx_offset,
  3430. PCI_DMA_FROMDEVICE);
  3431. skb_put(skb, len);
  3432. } else {
  3433. struct sk_buff *copy_skb;
  3434. tg3_recycle_rx(tp, opaque_key,
  3435. desc_idx, *post_ptr);
  3436. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  3437. if (copy_skb == NULL)
  3438. goto drop_it_no_recycle;
  3439. skb_reserve(copy_skb, 2);
  3440. skb_put(copy_skb, len);
  3441. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3442. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3443. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3444. /* We'll reuse the original ring buffer. */
  3445. skb = copy_skb;
  3446. }
  3447. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3448. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3449. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3450. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3451. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3452. else
  3453. skb->ip_summed = CHECKSUM_NONE;
  3454. skb->protocol = eth_type_trans(skb, tp->dev);
  3455. #if TG3_VLAN_TAG_USED
  3456. if (tp->vlgrp != NULL &&
  3457. desc->type_flags & RXD_FLAG_VLAN) {
  3458. tg3_vlan_rx(tp, skb,
  3459. desc->err_vlan & RXD_VLAN_MASK);
  3460. } else
  3461. #endif
  3462. netif_receive_skb(skb);
  3463. tp->dev->last_rx = jiffies;
  3464. received++;
  3465. budget--;
  3466. next_pkt:
  3467. (*post_ptr)++;
  3468. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3469. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3470. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3471. TG3_64BIT_REG_LOW, idx);
  3472. work_mask &= ~RXD_OPAQUE_RING_STD;
  3473. rx_std_posted = 0;
  3474. }
  3475. next_pkt_nopost:
  3476. sw_idx++;
  3477. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3478. /* Refresh hw_idx to see if there is new work */
  3479. if (sw_idx == hw_idx) {
  3480. hw_idx = tp->hw_status->idx[0].rx_producer;
  3481. rmb();
  3482. }
  3483. }
  3484. /* ACK the status ring. */
  3485. tp->rx_rcb_ptr = sw_idx;
  3486. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3487. /* Refill RX ring(s). */
  3488. if (work_mask & RXD_OPAQUE_RING_STD) {
  3489. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3490. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3491. sw_idx);
  3492. }
  3493. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3494. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3495. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3496. sw_idx);
  3497. }
  3498. mmiowb();
  3499. return received;
  3500. }
  3501. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3502. {
  3503. struct tg3_hw_status *sblk = tp->hw_status;
  3504. /* handle link change and other phy events */
  3505. if (!(tp->tg3_flags &
  3506. (TG3_FLAG_USE_LINKCHG_REG |
  3507. TG3_FLAG_POLL_SERDES))) {
  3508. if (sblk->status & SD_STATUS_LINK_CHG) {
  3509. sblk->status = SD_STATUS_UPDATED |
  3510. (sblk->status & ~SD_STATUS_LINK_CHG);
  3511. spin_lock(&tp->lock);
  3512. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3513. tw32_f(MAC_STATUS,
  3514. (MAC_STATUS_SYNC_CHANGED |
  3515. MAC_STATUS_CFG_CHANGED |
  3516. MAC_STATUS_MI_COMPLETION |
  3517. MAC_STATUS_LNKSTATE_CHANGED));
  3518. udelay(40);
  3519. } else
  3520. tg3_setup_phy(tp, 0);
  3521. spin_unlock(&tp->lock);
  3522. }
  3523. }
  3524. /* run TX completion thread */
  3525. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3526. tg3_tx(tp);
  3527. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3528. return work_done;
  3529. }
  3530. /* run RX thread, within the bounds set by NAPI.
  3531. * All RX "locking" is done by ensuring outside
  3532. * code synchronizes with tg3->napi.poll()
  3533. */
  3534. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3535. work_done += tg3_rx(tp, budget - work_done);
  3536. return work_done;
  3537. }
  3538. static int tg3_poll(struct napi_struct *napi, int budget)
  3539. {
  3540. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3541. int work_done = 0;
  3542. struct tg3_hw_status *sblk = tp->hw_status;
  3543. while (1) {
  3544. work_done = tg3_poll_work(tp, work_done, budget);
  3545. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3546. goto tx_recovery;
  3547. if (unlikely(work_done >= budget))
  3548. break;
  3549. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3550. /* tp->last_tag is used in tg3_restart_ints() below
  3551. * to tell the hw how much work has been processed,
  3552. * so we must read it before checking for more work.
  3553. */
  3554. tp->last_tag = sblk->status_tag;
  3555. rmb();
  3556. } else
  3557. sblk->status &= ~SD_STATUS_UPDATED;
  3558. if (likely(!tg3_has_work(tp))) {
  3559. netif_rx_complete(tp->dev, napi);
  3560. tg3_restart_ints(tp);
  3561. break;
  3562. }
  3563. }
  3564. return work_done;
  3565. tx_recovery:
  3566. /* work_done is guaranteed to be less than budget. */
  3567. netif_rx_complete(tp->dev, napi);
  3568. schedule_work(&tp->reset_task);
  3569. return work_done;
  3570. }
  3571. static void tg3_irq_quiesce(struct tg3 *tp)
  3572. {
  3573. BUG_ON(tp->irq_sync);
  3574. tp->irq_sync = 1;
  3575. smp_mb();
  3576. synchronize_irq(tp->pdev->irq);
  3577. }
  3578. static inline int tg3_irq_sync(struct tg3 *tp)
  3579. {
  3580. return tp->irq_sync;
  3581. }
  3582. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3583. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3584. * with as well. Most of the time, this is not necessary except when
  3585. * shutting down the device.
  3586. */
  3587. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3588. {
  3589. spin_lock_bh(&tp->lock);
  3590. if (irq_sync)
  3591. tg3_irq_quiesce(tp);
  3592. }
  3593. static inline void tg3_full_unlock(struct tg3 *tp)
  3594. {
  3595. spin_unlock_bh(&tp->lock);
  3596. }
  3597. /* One-shot MSI handler - Chip automatically disables interrupt
  3598. * after sending MSI so driver doesn't have to do it.
  3599. */
  3600. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3601. {
  3602. struct net_device *dev = dev_id;
  3603. struct tg3 *tp = netdev_priv(dev);
  3604. prefetch(tp->hw_status);
  3605. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3606. if (likely(!tg3_irq_sync(tp)))
  3607. netif_rx_schedule(dev, &tp->napi);
  3608. return IRQ_HANDLED;
  3609. }
  3610. /* MSI ISR - No need to check for interrupt sharing and no need to
  3611. * flush status block and interrupt mailbox. PCI ordering rules
  3612. * guarantee that MSI will arrive after the status block.
  3613. */
  3614. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3615. {
  3616. struct net_device *dev = dev_id;
  3617. struct tg3 *tp = netdev_priv(dev);
  3618. prefetch(tp->hw_status);
  3619. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3620. /*
  3621. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3622. * chip-internal interrupt pending events.
  3623. * Writing non-zero to intr-mbox-0 additional tells the
  3624. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3625. * event coalescing.
  3626. */
  3627. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3628. if (likely(!tg3_irq_sync(tp)))
  3629. netif_rx_schedule(dev, &tp->napi);
  3630. return IRQ_RETVAL(1);
  3631. }
  3632. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3633. {
  3634. struct net_device *dev = dev_id;
  3635. struct tg3 *tp = netdev_priv(dev);
  3636. struct tg3_hw_status *sblk = tp->hw_status;
  3637. unsigned int handled = 1;
  3638. /* In INTx mode, it is possible for the interrupt to arrive at
  3639. * the CPU before the status block posted prior to the interrupt.
  3640. * Reading the PCI State register will confirm whether the
  3641. * interrupt is ours and will flush the status block.
  3642. */
  3643. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3644. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3645. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3646. handled = 0;
  3647. goto out;
  3648. }
  3649. }
  3650. /*
  3651. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3652. * chip-internal interrupt pending events.
  3653. * Writing non-zero to intr-mbox-0 additional tells the
  3654. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3655. * event coalescing.
  3656. *
  3657. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3658. * spurious interrupts. The flush impacts performance but
  3659. * excessive spurious interrupts can be worse in some cases.
  3660. */
  3661. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3662. if (tg3_irq_sync(tp))
  3663. goto out;
  3664. sblk->status &= ~SD_STATUS_UPDATED;
  3665. if (likely(tg3_has_work(tp))) {
  3666. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3667. netif_rx_schedule(dev, &tp->napi);
  3668. } else {
  3669. /* No work, shared interrupt perhaps? re-enable
  3670. * interrupts, and flush that PCI write
  3671. */
  3672. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3673. 0x00000000);
  3674. }
  3675. out:
  3676. return IRQ_RETVAL(handled);
  3677. }
  3678. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3679. {
  3680. struct net_device *dev = dev_id;
  3681. struct tg3 *tp = netdev_priv(dev);
  3682. struct tg3_hw_status *sblk = tp->hw_status;
  3683. unsigned int handled = 1;
  3684. /* In INTx mode, it is possible for the interrupt to arrive at
  3685. * the CPU before the status block posted prior to the interrupt.
  3686. * Reading the PCI State register will confirm whether the
  3687. * interrupt is ours and will flush the status block.
  3688. */
  3689. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3690. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3691. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3692. handled = 0;
  3693. goto out;
  3694. }
  3695. }
  3696. /*
  3697. * writing any value to intr-mbox-0 clears PCI INTA# and
  3698. * chip-internal interrupt pending events.
  3699. * writing non-zero to intr-mbox-0 additional tells the
  3700. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3701. * event coalescing.
  3702. *
  3703. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3704. * spurious interrupts. The flush impacts performance but
  3705. * excessive spurious interrupts can be worse in some cases.
  3706. */
  3707. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3708. if (tg3_irq_sync(tp))
  3709. goto out;
  3710. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3711. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3712. /* Update last_tag to mark that this status has been
  3713. * seen. Because interrupt may be shared, we may be
  3714. * racing with tg3_poll(), so only update last_tag
  3715. * if tg3_poll() is not scheduled.
  3716. */
  3717. tp->last_tag = sblk->status_tag;
  3718. __netif_rx_schedule(dev, &tp->napi);
  3719. }
  3720. out:
  3721. return IRQ_RETVAL(handled);
  3722. }
  3723. /* ISR for interrupt test */
  3724. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3725. {
  3726. struct net_device *dev = dev_id;
  3727. struct tg3 *tp = netdev_priv(dev);
  3728. struct tg3_hw_status *sblk = tp->hw_status;
  3729. if ((sblk->status & SD_STATUS_UPDATED) ||
  3730. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3731. tg3_disable_ints(tp);
  3732. return IRQ_RETVAL(1);
  3733. }
  3734. return IRQ_RETVAL(0);
  3735. }
  3736. static int tg3_init_hw(struct tg3 *, int);
  3737. static int tg3_halt(struct tg3 *, int, int);
  3738. /* Restart hardware after configuration changes, self-test, etc.
  3739. * Invoked with tp->lock held.
  3740. */
  3741. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3742. __releases(tp->lock)
  3743. __acquires(tp->lock)
  3744. {
  3745. int err;
  3746. err = tg3_init_hw(tp, reset_phy);
  3747. if (err) {
  3748. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3749. "aborting.\n", tp->dev->name);
  3750. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3751. tg3_full_unlock(tp);
  3752. del_timer_sync(&tp->timer);
  3753. tp->irq_sync = 0;
  3754. napi_enable(&tp->napi);
  3755. dev_close(tp->dev);
  3756. tg3_full_lock(tp, 0);
  3757. }
  3758. return err;
  3759. }
  3760. #ifdef CONFIG_NET_POLL_CONTROLLER
  3761. static void tg3_poll_controller(struct net_device *dev)
  3762. {
  3763. struct tg3 *tp = netdev_priv(dev);
  3764. tg3_interrupt(tp->pdev->irq, dev);
  3765. }
  3766. #endif
  3767. static void tg3_reset_task(struct work_struct *work)
  3768. {
  3769. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3770. int err;
  3771. unsigned int restart_timer;
  3772. tg3_full_lock(tp, 0);
  3773. if (!netif_running(tp->dev)) {
  3774. tg3_full_unlock(tp);
  3775. return;
  3776. }
  3777. tg3_full_unlock(tp);
  3778. tg3_phy_stop(tp);
  3779. tg3_netif_stop(tp);
  3780. tg3_full_lock(tp, 1);
  3781. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3782. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3783. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3784. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3785. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3786. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3787. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3788. }
  3789. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3790. err = tg3_init_hw(tp, 1);
  3791. if (err)
  3792. goto out;
  3793. tg3_netif_start(tp);
  3794. if (restart_timer)
  3795. mod_timer(&tp->timer, jiffies + 1);
  3796. out:
  3797. tg3_full_unlock(tp);
  3798. if (!err)
  3799. tg3_phy_start(tp);
  3800. }
  3801. static void tg3_dump_short_state(struct tg3 *tp)
  3802. {
  3803. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3804. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3805. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3806. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3807. }
  3808. static void tg3_tx_timeout(struct net_device *dev)
  3809. {
  3810. struct tg3 *tp = netdev_priv(dev);
  3811. if (netif_msg_tx_err(tp)) {
  3812. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3813. dev->name);
  3814. tg3_dump_short_state(tp);
  3815. }
  3816. schedule_work(&tp->reset_task);
  3817. }
  3818. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3819. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3820. {
  3821. u32 base = (u32) mapping & 0xffffffff;
  3822. return ((base > 0xffffdcc0) &&
  3823. (base + len + 8 < base));
  3824. }
  3825. /* Test for DMA addresses > 40-bit */
  3826. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3827. int len)
  3828. {
  3829. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3830. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3831. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3832. return 0;
  3833. #else
  3834. return 0;
  3835. #endif
  3836. }
  3837. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3838. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3839. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3840. u32 last_plus_one, u32 *start,
  3841. u32 base_flags, u32 mss)
  3842. {
  3843. struct sk_buff *new_skb;
  3844. dma_addr_t new_addr = 0;
  3845. u32 entry = *start;
  3846. int i, ret = 0;
  3847. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  3848. new_skb = skb_copy(skb, GFP_ATOMIC);
  3849. else {
  3850. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  3851. new_skb = skb_copy_expand(skb,
  3852. skb_headroom(skb) + more_headroom,
  3853. skb_tailroom(skb), GFP_ATOMIC);
  3854. }
  3855. if (!new_skb) {
  3856. ret = -1;
  3857. } else {
  3858. /* New SKB is guaranteed to be linear. */
  3859. entry = *start;
  3860. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3861. PCI_DMA_TODEVICE);
  3862. /* Make sure new skb does not cross any 4G boundaries.
  3863. * Drop the packet if it does.
  3864. */
  3865. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3866. ret = -1;
  3867. dev_kfree_skb(new_skb);
  3868. new_skb = NULL;
  3869. } else {
  3870. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3871. base_flags, 1 | (mss << 1));
  3872. *start = NEXT_TX(entry);
  3873. }
  3874. }
  3875. /* Now clean up the sw ring entries. */
  3876. i = 0;
  3877. while (entry != last_plus_one) {
  3878. int len;
  3879. if (i == 0)
  3880. len = skb_headlen(skb);
  3881. else
  3882. len = skb_shinfo(skb)->frags[i-1].size;
  3883. pci_unmap_single(tp->pdev,
  3884. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3885. len, PCI_DMA_TODEVICE);
  3886. if (i == 0) {
  3887. tp->tx_buffers[entry].skb = new_skb;
  3888. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3889. } else {
  3890. tp->tx_buffers[entry].skb = NULL;
  3891. }
  3892. entry = NEXT_TX(entry);
  3893. i++;
  3894. }
  3895. dev_kfree_skb(skb);
  3896. return ret;
  3897. }
  3898. static void tg3_set_txd(struct tg3 *tp, int entry,
  3899. dma_addr_t mapping, int len, u32 flags,
  3900. u32 mss_and_is_end)
  3901. {
  3902. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3903. int is_end = (mss_and_is_end & 0x1);
  3904. u32 mss = (mss_and_is_end >> 1);
  3905. u32 vlan_tag = 0;
  3906. if (is_end)
  3907. flags |= TXD_FLAG_END;
  3908. if (flags & TXD_FLAG_VLAN) {
  3909. vlan_tag = flags >> 16;
  3910. flags &= 0xffff;
  3911. }
  3912. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3913. txd->addr_hi = ((u64) mapping >> 32);
  3914. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3915. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3916. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3917. }
  3918. /* hard_start_xmit for devices that don't have any bugs and
  3919. * support TG3_FLG2_HW_TSO_2 only.
  3920. */
  3921. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3922. {
  3923. struct tg3 *tp = netdev_priv(dev);
  3924. dma_addr_t mapping;
  3925. u32 len, entry, base_flags, mss;
  3926. len = skb_headlen(skb);
  3927. /* We are running in BH disabled context with netif_tx_lock
  3928. * and TX reclaim runs via tp->napi.poll inside of a software
  3929. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3930. * no IRQ context deadlocks to worry about either. Rejoice!
  3931. */
  3932. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3933. if (!netif_queue_stopped(dev)) {
  3934. netif_stop_queue(dev);
  3935. /* This is a hard error, log it. */
  3936. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3937. "queue awake!\n", dev->name);
  3938. }
  3939. return NETDEV_TX_BUSY;
  3940. }
  3941. entry = tp->tx_prod;
  3942. base_flags = 0;
  3943. mss = 0;
  3944. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3945. int tcp_opt_len, ip_tcp_len;
  3946. if (skb_header_cloned(skb) &&
  3947. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3948. dev_kfree_skb(skb);
  3949. goto out_unlock;
  3950. }
  3951. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3952. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3953. else {
  3954. struct iphdr *iph = ip_hdr(skb);
  3955. tcp_opt_len = tcp_optlen(skb);
  3956. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3957. iph->check = 0;
  3958. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3959. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3960. }
  3961. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3962. TXD_FLAG_CPU_POST_DMA);
  3963. tcp_hdr(skb)->check = 0;
  3964. }
  3965. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3966. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3967. #if TG3_VLAN_TAG_USED
  3968. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3969. base_flags |= (TXD_FLAG_VLAN |
  3970. (vlan_tx_tag_get(skb) << 16));
  3971. #endif
  3972. /* Queue skb data, a.k.a. the main skb fragment. */
  3973. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3974. tp->tx_buffers[entry].skb = skb;
  3975. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3976. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3977. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3978. entry = NEXT_TX(entry);
  3979. /* Now loop through additional data fragments, and queue them. */
  3980. if (skb_shinfo(skb)->nr_frags > 0) {
  3981. unsigned int i, last;
  3982. last = skb_shinfo(skb)->nr_frags - 1;
  3983. for (i = 0; i <= last; i++) {
  3984. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3985. len = frag->size;
  3986. mapping = pci_map_page(tp->pdev,
  3987. frag->page,
  3988. frag->page_offset,
  3989. len, PCI_DMA_TODEVICE);
  3990. tp->tx_buffers[entry].skb = NULL;
  3991. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3992. tg3_set_txd(tp, entry, mapping, len,
  3993. base_flags, (i == last) | (mss << 1));
  3994. entry = NEXT_TX(entry);
  3995. }
  3996. }
  3997. /* Packets are ready, update Tx producer idx local and on card. */
  3998. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3999. tp->tx_prod = entry;
  4000. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4001. netif_stop_queue(dev);
  4002. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4003. netif_wake_queue(tp->dev);
  4004. }
  4005. out_unlock:
  4006. mmiowb();
  4007. dev->trans_start = jiffies;
  4008. return NETDEV_TX_OK;
  4009. }
  4010. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4011. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4012. * TSO header is greater than 80 bytes.
  4013. */
  4014. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4015. {
  4016. struct sk_buff *segs, *nskb;
  4017. /* Estimate the number of fragments in the worst case */
  4018. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4019. netif_stop_queue(tp->dev);
  4020. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4021. return NETDEV_TX_BUSY;
  4022. netif_wake_queue(tp->dev);
  4023. }
  4024. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4025. if (IS_ERR(segs))
  4026. goto tg3_tso_bug_end;
  4027. do {
  4028. nskb = segs;
  4029. segs = segs->next;
  4030. nskb->next = NULL;
  4031. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4032. } while (segs);
  4033. tg3_tso_bug_end:
  4034. dev_kfree_skb(skb);
  4035. return NETDEV_TX_OK;
  4036. }
  4037. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4038. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4039. */
  4040. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4041. {
  4042. struct tg3 *tp = netdev_priv(dev);
  4043. dma_addr_t mapping;
  4044. u32 len, entry, base_flags, mss;
  4045. int would_hit_hwbug;
  4046. len = skb_headlen(skb);
  4047. /* We are running in BH disabled context with netif_tx_lock
  4048. * and TX reclaim runs via tp->napi.poll inside of a software
  4049. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4050. * no IRQ context deadlocks to worry about either. Rejoice!
  4051. */
  4052. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4053. if (!netif_queue_stopped(dev)) {
  4054. netif_stop_queue(dev);
  4055. /* This is a hard error, log it. */
  4056. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4057. "queue awake!\n", dev->name);
  4058. }
  4059. return NETDEV_TX_BUSY;
  4060. }
  4061. entry = tp->tx_prod;
  4062. base_flags = 0;
  4063. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4064. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4065. mss = 0;
  4066. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4067. struct iphdr *iph;
  4068. int tcp_opt_len, ip_tcp_len, hdr_len;
  4069. if (skb_header_cloned(skb) &&
  4070. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4071. dev_kfree_skb(skb);
  4072. goto out_unlock;
  4073. }
  4074. tcp_opt_len = tcp_optlen(skb);
  4075. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4076. hdr_len = ip_tcp_len + tcp_opt_len;
  4077. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4078. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4079. return (tg3_tso_bug(tp, skb));
  4080. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4081. TXD_FLAG_CPU_POST_DMA);
  4082. iph = ip_hdr(skb);
  4083. iph->check = 0;
  4084. iph->tot_len = htons(mss + hdr_len);
  4085. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4086. tcp_hdr(skb)->check = 0;
  4087. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4088. } else
  4089. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4090. iph->daddr, 0,
  4091. IPPROTO_TCP,
  4092. 0);
  4093. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4094. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4095. if (tcp_opt_len || iph->ihl > 5) {
  4096. int tsflags;
  4097. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4098. mss |= (tsflags << 11);
  4099. }
  4100. } else {
  4101. if (tcp_opt_len || iph->ihl > 5) {
  4102. int tsflags;
  4103. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4104. base_flags |= tsflags << 12;
  4105. }
  4106. }
  4107. }
  4108. #if TG3_VLAN_TAG_USED
  4109. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4110. base_flags |= (TXD_FLAG_VLAN |
  4111. (vlan_tx_tag_get(skb) << 16));
  4112. #endif
  4113. /* Queue skb data, a.k.a. the main skb fragment. */
  4114. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4115. tp->tx_buffers[entry].skb = skb;
  4116. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4117. would_hit_hwbug = 0;
  4118. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4119. would_hit_hwbug = 1;
  4120. else if (tg3_4g_overflow_test(mapping, len))
  4121. would_hit_hwbug = 1;
  4122. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4123. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4124. entry = NEXT_TX(entry);
  4125. /* Now loop through additional data fragments, and queue them. */
  4126. if (skb_shinfo(skb)->nr_frags > 0) {
  4127. unsigned int i, last;
  4128. last = skb_shinfo(skb)->nr_frags - 1;
  4129. for (i = 0; i <= last; i++) {
  4130. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4131. len = frag->size;
  4132. mapping = pci_map_page(tp->pdev,
  4133. frag->page,
  4134. frag->page_offset,
  4135. len, PCI_DMA_TODEVICE);
  4136. tp->tx_buffers[entry].skb = NULL;
  4137. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  4138. if (tg3_4g_overflow_test(mapping, len))
  4139. would_hit_hwbug = 1;
  4140. if (tg3_40bit_overflow_test(tp, mapping, len))
  4141. would_hit_hwbug = 1;
  4142. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4143. tg3_set_txd(tp, entry, mapping, len,
  4144. base_flags, (i == last)|(mss << 1));
  4145. else
  4146. tg3_set_txd(tp, entry, mapping, len,
  4147. base_flags, (i == last));
  4148. entry = NEXT_TX(entry);
  4149. }
  4150. }
  4151. if (would_hit_hwbug) {
  4152. u32 last_plus_one = entry;
  4153. u32 start;
  4154. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4155. start &= (TG3_TX_RING_SIZE - 1);
  4156. /* If the workaround fails due to memory/mapping
  4157. * failure, silently drop this packet.
  4158. */
  4159. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4160. &start, base_flags, mss))
  4161. goto out_unlock;
  4162. entry = start;
  4163. }
  4164. /* Packets are ready, update Tx producer idx local and on card. */
  4165. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4166. tp->tx_prod = entry;
  4167. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4168. netif_stop_queue(dev);
  4169. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4170. netif_wake_queue(tp->dev);
  4171. }
  4172. out_unlock:
  4173. mmiowb();
  4174. dev->trans_start = jiffies;
  4175. return NETDEV_TX_OK;
  4176. }
  4177. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4178. int new_mtu)
  4179. {
  4180. dev->mtu = new_mtu;
  4181. if (new_mtu > ETH_DATA_LEN) {
  4182. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4183. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4184. ethtool_op_set_tso(dev, 0);
  4185. }
  4186. else
  4187. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4188. } else {
  4189. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4190. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4191. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4192. }
  4193. }
  4194. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4195. {
  4196. struct tg3 *tp = netdev_priv(dev);
  4197. int err;
  4198. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4199. return -EINVAL;
  4200. if (!netif_running(dev)) {
  4201. /* We'll just catch it later when the
  4202. * device is up'd.
  4203. */
  4204. tg3_set_mtu(dev, tp, new_mtu);
  4205. return 0;
  4206. }
  4207. tg3_phy_stop(tp);
  4208. tg3_netif_stop(tp);
  4209. tg3_full_lock(tp, 1);
  4210. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4211. tg3_set_mtu(dev, tp, new_mtu);
  4212. err = tg3_restart_hw(tp, 0);
  4213. if (!err)
  4214. tg3_netif_start(tp);
  4215. tg3_full_unlock(tp);
  4216. if (!err)
  4217. tg3_phy_start(tp);
  4218. return err;
  4219. }
  4220. /* Free up pending packets in all rx/tx rings.
  4221. *
  4222. * The chip has been shut down and the driver detached from
  4223. * the networking, so no interrupts or new tx packets will
  4224. * end up in the driver. tp->{tx,}lock is not held and we are not
  4225. * in an interrupt context and thus may sleep.
  4226. */
  4227. static void tg3_free_rings(struct tg3 *tp)
  4228. {
  4229. struct ring_info *rxp;
  4230. int i;
  4231. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4232. rxp = &tp->rx_std_buffers[i];
  4233. if (rxp->skb == NULL)
  4234. continue;
  4235. pci_unmap_single(tp->pdev,
  4236. pci_unmap_addr(rxp, mapping),
  4237. tp->rx_pkt_buf_sz - tp->rx_offset,
  4238. PCI_DMA_FROMDEVICE);
  4239. dev_kfree_skb_any(rxp->skb);
  4240. rxp->skb = NULL;
  4241. }
  4242. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4243. rxp = &tp->rx_jumbo_buffers[i];
  4244. if (rxp->skb == NULL)
  4245. continue;
  4246. pci_unmap_single(tp->pdev,
  4247. pci_unmap_addr(rxp, mapping),
  4248. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4249. PCI_DMA_FROMDEVICE);
  4250. dev_kfree_skb_any(rxp->skb);
  4251. rxp->skb = NULL;
  4252. }
  4253. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4254. struct tx_ring_info *txp;
  4255. struct sk_buff *skb;
  4256. int j;
  4257. txp = &tp->tx_buffers[i];
  4258. skb = txp->skb;
  4259. if (skb == NULL) {
  4260. i++;
  4261. continue;
  4262. }
  4263. pci_unmap_single(tp->pdev,
  4264. pci_unmap_addr(txp, mapping),
  4265. skb_headlen(skb),
  4266. PCI_DMA_TODEVICE);
  4267. txp->skb = NULL;
  4268. i++;
  4269. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  4270. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  4271. pci_unmap_page(tp->pdev,
  4272. pci_unmap_addr(txp, mapping),
  4273. skb_shinfo(skb)->frags[j].size,
  4274. PCI_DMA_TODEVICE);
  4275. i++;
  4276. }
  4277. dev_kfree_skb_any(skb);
  4278. }
  4279. }
  4280. /* Initialize tx/rx rings for packet processing.
  4281. *
  4282. * The chip has been shut down and the driver detached from
  4283. * the networking, so no interrupts or new tx packets will
  4284. * end up in the driver. tp->{tx,}lock are held and thus
  4285. * we may not sleep.
  4286. */
  4287. static int tg3_init_rings(struct tg3 *tp)
  4288. {
  4289. u32 i;
  4290. /* Free up all the SKBs. */
  4291. tg3_free_rings(tp);
  4292. /* Zero out all descriptors. */
  4293. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4294. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4295. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4296. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4297. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4298. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4299. (tp->dev->mtu > ETH_DATA_LEN))
  4300. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4301. /* Initialize invariants of the rings, we only set this
  4302. * stuff once. This works because the card does not
  4303. * write into the rx buffer posting rings.
  4304. */
  4305. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4306. struct tg3_rx_buffer_desc *rxd;
  4307. rxd = &tp->rx_std[i];
  4308. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4309. << RXD_LEN_SHIFT;
  4310. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4311. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4312. (i << RXD_OPAQUE_INDEX_SHIFT));
  4313. }
  4314. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4315. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4316. struct tg3_rx_buffer_desc *rxd;
  4317. rxd = &tp->rx_jumbo[i];
  4318. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4319. << RXD_LEN_SHIFT;
  4320. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4321. RXD_FLAG_JUMBO;
  4322. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4323. (i << RXD_OPAQUE_INDEX_SHIFT));
  4324. }
  4325. }
  4326. /* Now allocate fresh SKBs for each rx ring. */
  4327. for (i = 0; i < tp->rx_pending; i++) {
  4328. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4329. printk(KERN_WARNING PFX
  4330. "%s: Using a smaller RX standard ring, "
  4331. "only %d out of %d buffers were allocated "
  4332. "successfully.\n",
  4333. tp->dev->name, i, tp->rx_pending);
  4334. if (i == 0)
  4335. return -ENOMEM;
  4336. tp->rx_pending = i;
  4337. break;
  4338. }
  4339. }
  4340. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4341. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4342. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4343. -1, i) < 0) {
  4344. printk(KERN_WARNING PFX
  4345. "%s: Using a smaller RX jumbo ring, "
  4346. "only %d out of %d buffers were "
  4347. "allocated successfully.\n",
  4348. tp->dev->name, i, tp->rx_jumbo_pending);
  4349. if (i == 0) {
  4350. tg3_free_rings(tp);
  4351. return -ENOMEM;
  4352. }
  4353. tp->rx_jumbo_pending = i;
  4354. break;
  4355. }
  4356. }
  4357. }
  4358. return 0;
  4359. }
  4360. /*
  4361. * Must not be invoked with interrupt sources disabled and
  4362. * the hardware shutdown down.
  4363. */
  4364. static void tg3_free_consistent(struct tg3 *tp)
  4365. {
  4366. kfree(tp->rx_std_buffers);
  4367. tp->rx_std_buffers = NULL;
  4368. if (tp->rx_std) {
  4369. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4370. tp->rx_std, tp->rx_std_mapping);
  4371. tp->rx_std = NULL;
  4372. }
  4373. if (tp->rx_jumbo) {
  4374. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4375. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4376. tp->rx_jumbo = NULL;
  4377. }
  4378. if (tp->rx_rcb) {
  4379. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4380. tp->rx_rcb, tp->rx_rcb_mapping);
  4381. tp->rx_rcb = NULL;
  4382. }
  4383. if (tp->tx_ring) {
  4384. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4385. tp->tx_ring, tp->tx_desc_mapping);
  4386. tp->tx_ring = NULL;
  4387. }
  4388. if (tp->hw_status) {
  4389. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4390. tp->hw_status, tp->status_mapping);
  4391. tp->hw_status = NULL;
  4392. }
  4393. if (tp->hw_stats) {
  4394. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4395. tp->hw_stats, tp->stats_mapping);
  4396. tp->hw_stats = NULL;
  4397. }
  4398. }
  4399. /*
  4400. * Must not be invoked with interrupt sources disabled and
  4401. * the hardware shutdown down. Can sleep.
  4402. */
  4403. static int tg3_alloc_consistent(struct tg3 *tp)
  4404. {
  4405. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4406. (TG3_RX_RING_SIZE +
  4407. TG3_RX_JUMBO_RING_SIZE)) +
  4408. (sizeof(struct tx_ring_info) *
  4409. TG3_TX_RING_SIZE),
  4410. GFP_KERNEL);
  4411. if (!tp->rx_std_buffers)
  4412. return -ENOMEM;
  4413. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4414. tp->tx_buffers = (struct tx_ring_info *)
  4415. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4416. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4417. &tp->rx_std_mapping);
  4418. if (!tp->rx_std)
  4419. goto err_out;
  4420. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4421. &tp->rx_jumbo_mapping);
  4422. if (!tp->rx_jumbo)
  4423. goto err_out;
  4424. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4425. &tp->rx_rcb_mapping);
  4426. if (!tp->rx_rcb)
  4427. goto err_out;
  4428. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4429. &tp->tx_desc_mapping);
  4430. if (!tp->tx_ring)
  4431. goto err_out;
  4432. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4433. TG3_HW_STATUS_SIZE,
  4434. &tp->status_mapping);
  4435. if (!tp->hw_status)
  4436. goto err_out;
  4437. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4438. sizeof(struct tg3_hw_stats),
  4439. &tp->stats_mapping);
  4440. if (!tp->hw_stats)
  4441. goto err_out;
  4442. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4443. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4444. return 0;
  4445. err_out:
  4446. tg3_free_consistent(tp);
  4447. return -ENOMEM;
  4448. }
  4449. #define MAX_WAIT_CNT 1000
  4450. /* To stop a block, clear the enable bit and poll till it
  4451. * clears. tp->lock is held.
  4452. */
  4453. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4454. {
  4455. unsigned int i;
  4456. u32 val;
  4457. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4458. switch (ofs) {
  4459. case RCVLSC_MODE:
  4460. case DMAC_MODE:
  4461. case MBFREE_MODE:
  4462. case BUFMGR_MODE:
  4463. case MEMARB_MODE:
  4464. /* We can't enable/disable these bits of the
  4465. * 5705/5750, just say success.
  4466. */
  4467. return 0;
  4468. default:
  4469. break;
  4470. }
  4471. }
  4472. val = tr32(ofs);
  4473. val &= ~enable_bit;
  4474. tw32_f(ofs, val);
  4475. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4476. udelay(100);
  4477. val = tr32(ofs);
  4478. if ((val & enable_bit) == 0)
  4479. break;
  4480. }
  4481. if (i == MAX_WAIT_CNT && !silent) {
  4482. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4483. "ofs=%lx enable_bit=%x\n",
  4484. ofs, enable_bit);
  4485. return -ENODEV;
  4486. }
  4487. return 0;
  4488. }
  4489. /* tp->lock is held. */
  4490. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4491. {
  4492. int i, err;
  4493. tg3_disable_ints(tp);
  4494. tp->rx_mode &= ~RX_MODE_ENABLE;
  4495. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4496. udelay(10);
  4497. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4498. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4499. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4500. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4501. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4502. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4503. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4504. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4505. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4506. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4507. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4508. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4509. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4510. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4511. tw32_f(MAC_MODE, tp->mac_mode);
  4512. udelay(40);
  4513. tp->tx_mode &= ~TX_MODE_ENABLE;
  4514. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4515. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4516. udelay(100);
  4517. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4518. break;
  4519. }
  4520. if (i >= MAX_WAIT_CNT) {
  4521. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4522. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4523. tp->dev->name, tr32(MAC_TX_MODE));
  4524. err |= -ENODEV;
  4525. }
  4526. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4527. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4528. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4529. tw32(FTQ_RESET, 0xffffffff);
  4530. tw32(FTQ_RESET, 0x00000000);
  4531. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4532. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4533. if (tp->hw_status)
  4534. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4535. if (tp->hw_stats)
  4536. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4537. return err;
  4538. }
  4539. /* tp->lock is held. */
  4540. static int tg3_nvram_lock(struct tg3 *tp)
  4541. {
  4542. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4543. int i;
  4544. if (tp->nvram_lock_cnt == 0) {
  4545. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4546. for (i = 0; i < 8000; i++) {
  4547. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4548. break;
  4549. udelay(20);
  4550. }
  4551. if (i == 8000) {
  4552. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4553. return -ENODEV;
  4554. }
  4555. }
  4556. tp->nvram_lock_cnt++;
  4557. }
  4558. return 0;
  4559. }
  4560. /* tp->lock is held. */
  4561. static void tg3_nvram_unlock(struct tg3 *tp)
  4562. {
  4563. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4564. if (tp->nvram_lock_cnt > 0)
  4565. tp->nvram_lock_cnt--;
  4566. if (tp->nvram_lock_cnt == 0)
  4567. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4568. }
  4569. }
  4570. /* tp->lock is held. */
  4571. static void tg3_enable_nvram_access(struct tg3 *tp)
  4572. {
  4573. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4574. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4575. u32 nvaccess = tr32(NVRAM_ACCESS);
  4576. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4577. }
  4578. }
  4579. /* tp->lock is held. */
  4580. static void tg3_disable_nvram_access(struct tg3 *tp)
  4581. {
  4582. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4583. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4584. u32 nvaccess = tr32(NVRAM_ACCESS);
  4585. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4586. }
  4587. }
  4588. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4589. {
  4590. int i;
  4591. u32 apedata;
  4592. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4593. if (apedata != APE_SEG_SIG_MAGIC)
  4594. return;
  4595. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4596. if (apedata != APE_FW_STATUS_READY)
  4597. return;
  4598. /* Wait for up to 1 millisecond for APE to service previous event. */
  4599. for (i = 0; i < 10; i++) {
  4600. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4601. return;
  4602. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4603. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4604. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4605. event | APE_EVENT_STATUS_EVENT_PENDING);
  4606. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4607. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4608. break;
  4609. udelay(100);
  4610. }
  4611. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4612. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4613. }
  4614. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4615. {
  4616. u32 event;
  4617. u32 apedata;
  4618. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4619. return;
  4620. switch (kind) {
  4621. case RESET_KIND_INIT:
  4622. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4623. APE_HOST_SEG_SIG_MAGIC);
  4624. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4625. APE_HOST_SEG_LEN_MAGIC);
  4626. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4627. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4628. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4629. APE_HOST_DRIVER_ID_MAGIC);
  4630. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4631. APE_HOST_BEHAV_NO_PHYLOCK);
  4632. event = APE_EVENT_STATUS_STATE_START;
  4633. break;
  4634. case RESET_KIND_SHUTDOWN:
  4635. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4636. break;
  4637. case RESET_KIND_SUSPEND:
  4638. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4639. break;
  4640. default:
  4641. return;
  4642. }
  4643. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4644. tg3_ape_send_event(tp, event);
  4645. }
  4646. /* tp->lock is held. */
  4647. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4648. {
  4649. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4650. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4651. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4652. switch (kind) {
  4653. case RESET_KIND_INIT:
  4654. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4655. DRV_STATE_START);
  4656. break;
  4657. case RESET_KIND_SHUTDOWN:
  4658. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4659. DRV_STATE_UNLOAD);
  4660. break;
  4661. case RESET_KIND_SUSPEND:
  4662. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4663. DRV_STATE_SUSPEND);
  4664. break;
  4665. default:
  4666. break;
  4667. }
  4668. }
  4669. if (kind == RESET_KIND_INIT ||
  4670. kind == RESET_KIND_SUSPEND)
  4671. tg3_ape_driver_state_change(tp, kind);
  4672. }
  4673. /* tp->lock is held. */
  4674. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4675. {
  4676. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4677. switch (kind) {
  4678. case RESET_KIND_INIT:
  4679. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4680. DRV_STATE_START_DONE);
  4681. break;
  4682. case RESET_KIND_SHUTDOWN:
  4683. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4684. DRV_STATE_UNLOAD_DONE);
  4685. break;
  4686. default:
  4687. break;
  4688. }
  4689. }
  4690. if (kind == RESET_KIND_SHUTDOWN)
  4691. tg3_ape_driver_state_change(tp, kind);
  4692. }
  4693. /* tp->lock is held. */
  4694. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4695. {
  4696. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4697. switch (kind) {
  4698. case RESET_KIND_INIT:
  4699. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4700. DRV_STATE_START);
  4701. break;
  4702. case RESET_KIND_SHUTDOWN:
  4703. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4704. DRV_STATE_UNLOAD);
  4705. break;
  4706. case RESET_KIND_SUSPEND:
  4707. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4708. DRV_STATE_SUSPEND);
  4709. break;
  4710. default:
  4711. break;
  4712. }
  4713. }
  4714. }
  4715. static int tg3_poll_fw(struct tg3 *tp)
  4716. {
  4717. int i;
  4718. u32 val;
  4719. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4720. /* Wait up to 20ms for init done. */
  4721. for (i = 0; i < 200; i++) {
  4722. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4723. return 0;
  4724. udelay(100);
  4725. }
  4726. return -ENODEV;
  4727. }
  4728. /* Wait for firmware initialization to complete. */
  4729. for (i = 0; i < 100000; i++) {
  4730. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4731. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4732. break;
  4733. udelay(10);
  4734. }
  4735. /* Chip might not be fitted with firmware. Some Sun onboard
  4736. * parts are configured like that. So don't signal the timeout
  4737. * of the above loop as an error, but do report the lack of
  4738. * running firmware once.
  4739. */
  4740. if (i >= 100000 &&
  4741. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4742. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4743. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4744. tp->dev->name);
  4745. }
  4746. return 0;
  4747. }
  4748. /* Save PCI command register before chip reset */
  4749. static void tg3_save_pci_state(struct tg3 *tp)
  4750. {
  4751. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4752. }
  4753. /* Restore PCI state after chip reset */
  4754. static void tg3_restore_pci_state(struct tg3 *tp)
  4755. {
  4756. u32 val;
  4757. /* Re-enable indirect register accesses. */
  4758. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4759. tp->misc_host_ctrl);
  4760. /* Set MAX PCI retry to zero. */
  4761. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4762. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4763. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4764. val |= PCISTATE_RETRY_SAME_DMA;
  4765. /* Allow reads and writes to the APE register and memory space. */
  4766. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4767. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4768. PCISTATE_ALLOW_APE_SHMEM_WR;
  4769. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4770. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4771. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4772. pcie_set_readrq(tp->pdev, 4096);
  4773. else {
  4774. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4775. tp->pci_cacheline_sz);
  4776. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4777. tp->pci_lat_timer);
  4778. }
  4779. /* Make sure PCI-X relaxed ordering bit is clear. */
  4780. if (tp->pcix_cap) {
  4781. u16 pcix_cmd;
  4782. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4783. &pcix_cmd);
  4784. pcix_cmd &= ~PCI_X_CMD_ERO;
  4785. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4786. pcix_cmd);
  4787. }
  4788. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4789. /* Chip reset on 5780 will reset MSI enable bit,
  4790. * so need to restore it.
  4791. */
  4792. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4793. u16 ctrl;
  4794. pci_read_config_word(tp->pdev,
  4795. tp->msi_cap + PCI_MSI_FLAGS,
  4796. &ctrl);
  4797. pci_write_config_word(tp->pdev,
  4798. tp->msi_cap + PCI_MSI_FLAGS,
  4799. ctrl | PCI_MSI_FLAGS_ENABLE);
  4800. val = tr32(MSGINT_MODE);
  4801. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4802. }
  4803. }
  4804. }
  4805. static void tg3_stop_fw(struct tg3 *);
  4806. /* tp->lock is held. */
  4807. static int tg3_chip_reset(struct tg3 *tp)
  4808. {
  4809. u32 val;
  4810. void (*write_op)(struct tg3 *, u32, u32);
  4811. int err;
  4812. tg3_nvram_lock(tp);
  4813. tg3_mdio_stop(tp);
  4814. /* No matching tg3_nvram_unlock() after this because
  4815. * chip reset below will undo the nvram lock.
  4816. */
  4817. tp->nvram_lock_cnt = 0;
  4818. /* GRC_MISC_CFG core clock reset will clear the memory
  4819. * enable bit in PCI register 4 and the MSI enable bit
  4820. * on some chips, so we save relevant registers here.
  4821. */
  4822. tg3_save_pci_state(tp);
  4823. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4824. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4825. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  4828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  4829. tw32(GRC_FASTBOOT_PC, 0);
  4830. /*
  4831. * We must avoid the readl() that normally takes place.
  4832. * It locks machines, causes machine checks, and other
  4833. * fun things. So, temporarily disable the 5701
  4834. * hardware workaround, while we do the reset.
  4835. */
  4836. write_op = tp->write32;
  4837. if (write_op == tg3_write_flush_reg32)
  4838. tp->write32 = tg3_write32;
  4839. /* Prevent the irq handler from reading or writing PCI registers
  4840. * during chip reset when the memory enable bit in the PCI command
  4841. * register may be cleared. The chip does not generate interrupt
  4842. * at this time, but the irq handler may still be called due to irq
  4843. * sharing or irqpoll.
  4844. */
  4845. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4846. if (tp->hw_status) {
  4847. tp->hw_status->status = 0;
  4848. tp->hw_status->status_tag = 0;
  4849. }
  4850. tp->last_tag = 0;
  4851. smp_mb();
  4852. synchronize_irq(tp->pdev->irq);
  4853. /* do the reset */
  4854. val = GRC_MISC_CFG_CORECLK_RESET;
  4855. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4856. if (tr32(0x7e2c) == 0x60) {
  4857. tw32(0x7e2c, 0x20);
  4858. }
  4859. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4860. tw32(GRC_MISC_CFG, (1 << 29));
  4861. val |= (1 << 29);
  4862. }
  4863. }
  4864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4865. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4866. tw32(GRC_VCPU_EXT_CTRL,
  4867. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4868. }
  4869. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4870. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4871. tw32(GRC_MISC_CFG, val);
  4872. /* restore 5701 hardware bug workaround write method */
  4873. tp->write32 = write_op;
  4874. /* Unfortunately, we have to delay before the PCI read back.
  4875. * Some 575X chips even will not respond to a PCI cfg access
  4876. * when the reset command is given to the chip.
  4877. *
  4878. * How do these hardware designers expect things to work
  4879. * properly if the PCI write is posted for a long period
  4880. * of time? It is always necessary to have some method by
  4881. * which a register read back can occur to push the write
  4882. * out which does the reset.
  4883. *
  4884. * For most tg3 variants the trick below was working.
  4885. * Ho hum...
  4886. */
  4887. udelay(120);
  4888. /* Flush PCI posted writes. The normal MMIO registers
  4889. * are inaccessible at this time so this is the only
  4890. * way to make this reliably (actually, this is no longer
  4891. * the case, see above). I tried to use indirect
  4892. * register read/write but this upset some 5701 variants.
  4893. */
  4894. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4895. udelay(120);
  4896. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4897. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4898. int i;
  4899. u32 cfg_val;
  4900. /* Wait for link training to complete. */
  4901. for (i = 0; i < 5000; i++)
  4902. udelay(100);
  4903. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4904. pci_write_config_dword(tp->pdev, 0xc4,
  4905. cfg_val | (1 << 15));
  4906. }
  4907. /* Set PCIE max payload size and clear error status. */
  4908. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4909. }
  4910. tg3_restore_pci_state(tp);
  4911. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4912. val = 0;
  4913. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4914. val = tr32(MEMARB_MODE);
  4915. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4916. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4917. tg3_stop_fw(tp);
  4918. tw32(0x5000, 0x400);
  4919. }
  4920. tw32(GRC_MODE, tp->grc_mode);
  4921. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4922. val = tr32(0xc4);
  4923. tw32(0xc4, val | (1 << 15));
  4924. }
  4925. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4926. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4927. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4928. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4929. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4930. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4931. }
  4932. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4933. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4934. tw32_f(MAC_MODE, tp->mac_mode);
  4935. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4936. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4937. tw32_f(MAC_MODE, tp->mac_mode);
  4938. } else
  4939. tw32_f(MAC_MODE, 0);
  4940. udelay(40);
  4941. tg3_mdio_start(tp);
  4942. err = tg3_poll_fw(tp);
  4943. if (err)
  4944. return err;
  4945. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4946. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4947. val = tr32(0x7c00);
  4948. tw32(0x7c00, val | (1 << 25));
  4949. }
  4950. /* Reprobe ASF enable state. */
  4951. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4952. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4953. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4954. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4955. u32 nic_cfg;
  4956. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4957. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4958. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4959. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4960. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4961. }
  4962. }
  4963. return 0;
  4964. }
  4965. /* tp->lock is held. */
  4966. static void tg3_stop_fw(struct tg3 *tp)
  4967. {
  4968. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4969. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4970. u32 val;
  4971. /* Wait for RX cpu to ACK the previous event. */
  4972. tg3_wait_for_event_ack(tp);
  4973. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4974. val = tr32(GRC_RX_CPU_EVENT);
  4975. val |= GRC_RX_CPU_DRIVER_EVENT;
  4976. tw32(GRC_RX_CPU_EVENT, val);
  4977. /* Wait for RX cpu to ACK this event. */
  4978. tg3_wait_for_event_ack(tp);
  4979. }
  4980. }
  4981. /* tp->lock is held. */
  4982. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4983. {
  4984. int err;
  4985. tg3_stop_fw(tp);
  4986. tg3_write_sig_pre_reset(tp, kind);
  4987. tg3_abort_hw(tp, silent);
  4988. err = tg3_chip_reset(tp);
  4989. tg3_write_sig_legacy(tp, kind);
  4990. tg3_write_sig_post_reset(tp, kind);
  4991. if (err)
  4992. return err;
  4993. return 0;
  4994. }
  4995. #define TG3_FW_RELEASE_MAJOR 0x0
  4996. #define TG3_FW_RELASE_MINOR 0x0
  4997. #define TG3_FW_RELEASE_FIX 0x0
  4998. #define TG3_FW_START_ADDR 0x08000000
  4999. #define TG3_FW_TEXT_ADDR 0x08000000
  5000. #define TG3_FW_TEXT_LEN 0x9c0
  5001. #define TG3_FW_RODATA_ADDR 0x080009c0
  5002. #define TG3_FW_RODATA_LEN 0x60
  5003. #define TG3_FW_DATA_ADDR 0x08000a40
  5004. #define TG3_FW_DATA_LEN 0x20
  5005. #define TG3_FW_SBSS_ADDR 0x08000a60
  5006. #define TG3_FW_SBSS_LEN 0xc
  5007. #define TG3_FW_BSS_ADDR 0x08000a70
  5008. #define TG3_FW_BSS_LEN 0x10
  5009. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5010. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5011. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5012. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5013. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5014. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5015. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5016. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5017. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5018. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5019. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5020. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5021. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5022. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5023. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5024. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5025. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5026. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5027. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5028. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5029. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5030. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5031. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5032. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5033. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5034. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5035. 0, 0, 0, 0, 0, 0,
  5036. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5037. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5038. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5039. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5040. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5041. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5042. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5043. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5044. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5045. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5046. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5047. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5048. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5049. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5050. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5051. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5052. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5053. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5054. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5055. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5056. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5057. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5058. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5059. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5060. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5061. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5062. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5063. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5064. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5065. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5066. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5067. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5068. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5069. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5070. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5071. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5072. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5073. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5074. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5075. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5076. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5077. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5078. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5079. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5080. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5081. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5082. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5083. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5084. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5085. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5086. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5087. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5088. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5089. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5090. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5091. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5092. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5093. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5094. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5095. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5096. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5097. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5098. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5099. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5100. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5101. };
  5102. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5103. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5104. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5105. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5106. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5107. 0x00000000
  5108. };
  5109. #if 0 /* All zeros, don't eat up space with it. */
  5110. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5111. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5112. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5113. };
  5114. #endif
  5115. #define RX_CPU_SCRATCH_BASE 0x30000
  5116. #define RX_CPU_SCRATCH_SIZE 0x04000
  5117. #define TX_CPU_SCRATCH_BASE 0x34000
  5118. #define TX_CPU_SCRATCH_SIZE 0x04000
  5119. /* tp->lock is held. */
  5120. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5121. {
  5122. int i;
  5123. BUG_ON(offset == TX_CPU_BASE &&
  5124. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5126. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5127. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5128. return 0;
  5129. }
  5130. if (offset == RX_CPU_BASE) {
  5131. for (i = 0; i < 10000; i++) {
  5132. tw32(offset + CPU_STATE, 0xffffffff);
  5133. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5134. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5135. break;
  5136. }
  5137. tw32(offset + CPU_STATE, 0xffffffff);
  5138. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5139. udelay(10);
  5140. } else {
  5141. for (i = 0; i < 10000; i++) {
  5142. tw32(offset + CPU_STATE, 0xffffffff);
  5143. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5144. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5145. break;
  5146. }
  5147. }
  5148. if (i >= 10000) {
  5149. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5150. "and %s CPU\n",
  5151. tp->dev->name,
  5152. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5153. return -ENODEV;
  5154. }
  5155. /* Clear firmware's nvram arbitration. */
  5156. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5157. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5158. return 0;
  5159. }
  5160. struct fw_info {
  5161. unsigned int text_base;
  5162. unsigned int text_len;
  5163. const u32 *text_data;
  5164. unsigned int rodata_base;
  5165. unsigned int rodata_len;
  5166. const u32 *rodata_data;
  5167. unsigned int data_base;
  5168. unsigned int data_len;
  5169. const u32 *data_data;
  5170. };
  5171. /* tp->lock is held. */
  5172. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5173. int cpu_scratch_size, struct fw_info *info)
  5174. {
  5175. int err, lock_err, i;
  5176. void (*write_op)(struct tg3 *, u32, u32);
  5177. if (cpu_base == TX_CPU_BASE &&
  5178. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5179. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5180. "TX cpu firmware on %s which is 5705.\n",
  5181. tp->dev->name);
  5182. return -EINVAL;
  5183. }
  5184. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5185. write_op = tg3_write_mem;
  5186. else
  5187. write_op = tg3_write_indirect_reg32;
  5188. /* It is possible that bootcode is still loading at this point.
  5189. * Get the nvram lock first before halting the cpu.
  5190. */
  5191. lock_err = tg3_nvram_lock(tp);
  5192. err = tg3_halt_cpu(tp, cpu_base);
  5193. if (!lock_err)
  5194. tg3_nvram_unlock(tp);
  5195. if (err)
  5196. goto out;
  5197. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5198. write_op(tp, cpu_scratch_base + i, 0);
  5199. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5200. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5201. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5202. write_op(tp, (cpu_scratch_base +
  5203. (info->text_base & 0xffff) +
  5204. (i * sizeof(u32))),
  5205. (info->text_data ?
  5206. info->text_data[i] : 0));
  5207. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5208. write_op(tp, (cpu_scratch_base +
  5209. (info->rodata_base & 0xffff) +
  5210. (i * sizeof(u32))),
  5211. (info->rodata_data ?
  5212. info->rodata_data[i] : 0));
  5213. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5214. write_op(tp, (cpu_scratch_base +
  5215. (info->data_base & 0xffff) +
  5216. (i * sizeof(u32))),
  5217. (info->data_data ?
  5218. info->data_data[i] : 0));
  5219. err = 0;
  5220. out:
  5221. return err;
  5222. }
  5223. /* tp->lock is held. */
  5224. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5225. {
  5226. struct fw_info info;
  5227. int err, i;
  5228. info.text_base = TG3_FW_TEXT_ADDR;
  5229. info.text_len = TG3_FW_TEXT_LEN;
  5230. info.text_data = &tg3FwText[0];
  5231. info.rodata_base = TG3_FW_RODATA_ADDR;
  5232. info.rodata_len = TG3_FW_RODATA_LEN;
  5233. info.rodata_data = &tg3FwRodata[0];
  5234. info.data_base = TG3_FW_DATA_ADDR;
  5235. info.data_len = TG3_FW_DATA_LEN;
  5236. info.data_data = NULL;
  5237. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5238. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5239. &info);
  5240. if (err)
  5241. return err;
  5242. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5243. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5244. &info);
  5245. if (err)
  5246. return err;
  5247. /* Now startup only the RX cpu. */
  5248. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5249. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5250. for (i = 0; i < 5; i++) {
  5251. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5252. break;
  5253. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5254. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5255. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5256. udelay(1000);
  5257. }
  5258. if (i >= 5) {
  5259. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5260. "to set RX CPU PC, is %08x should be %08x\n",
  5261. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5262. TG3_FW_TEXT_ADDR);
  5263. return -ENODEV;
  5264. }
  5265. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5266. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5267. return 0;
  5268. }
  5269. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5270. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5271. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5272. #define TG3_TSO_FW_START_ADDR 0x08000000
  5273. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5274. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5275. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5276. #define TG3_TSO_FW_RODATA_LEN 0x60
  5277. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5278. #define TG3_TSO_FW_DATA_LEN 0x30
  5279. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5280. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5281. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5282. #define TG3_TSO_FW_BSS_LEN 0x894
  5283. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5284. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5285. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5286. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5287. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5288. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5289. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5290. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5291. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5292. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5293. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5294. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5295. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5296. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5297. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5298. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5299. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5300. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5301. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5302. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5303. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5304. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5305. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5306. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5307. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5308. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5309. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5310. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5311. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5312. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5313. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5314. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5315. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5316. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5317. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5318. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5319. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5320. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5321. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5322. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5323. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5324. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5325. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5326. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5327. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5328. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5329. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5330. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5331. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5332. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5333. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5334. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5335. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5336. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5337. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5338. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5339. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5340. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5341. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5342. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5343. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5344. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5345. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5346. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5347. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5348. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5349. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5350. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5351. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5352. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5353. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5354. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5355. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5356. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5357. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5358. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5359. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5360. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5361. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5362. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5363. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5364. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5365. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5366. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5367. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5368. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5369. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5370. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5371. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5372. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5373. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5374. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5375. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5376. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5377. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5378. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5379. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5380. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5381. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5382. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5383. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5384. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5385. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5386. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5387. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5388. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5389. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5390. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5391. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5392. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5393. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5394. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5395. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5396. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5397. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5398. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5399. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5400. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5401. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5402. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5403. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5404. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5405. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5406. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5407. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5408. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5409. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5410. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5411. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5412. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5413. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5414. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5415. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5416. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5417. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5418. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5419. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5420. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5421. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5422. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5423. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5424. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5425. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5426. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5427. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5428. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5429. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5430. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5431. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5432. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5433. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5434. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5435. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5436. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5437. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5438. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5439. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5440. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5441. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5442. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5443. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5444. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5445. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5446. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5447. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5448. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5449. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5450. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5451. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5452. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5453. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5454. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5455. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5456. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5457. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5458. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5459. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5460. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5461. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5462. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5463. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5464. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5465. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5466. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5467. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5468. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5469. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5470. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5471. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5472. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5473. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5474. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5475. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5476. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5477. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5478. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5479. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5480. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5481. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5482. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5483. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5484. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5485. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5486. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5487. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5488. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5489. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5490. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5491. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5492. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5493. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5494. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5495. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5496. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5497. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5498. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5499. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5500. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5501. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5502. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5503. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5504. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5505. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5506. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5507. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5508. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5509. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5510. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5511. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5512. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5513. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5514. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5515. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5516. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5517. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5518. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5519. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5520. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5521. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5522. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5523. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5524. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5525. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5526. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5527. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5528. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5529. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5530. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5531. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5532. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5533. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5534. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5535. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5536. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5537. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5538. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5539. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5540. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5541. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5542. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5543. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5544. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5545. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5546. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5547. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5548. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5549. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5550. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5551. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5552. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5553. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5554. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5555. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5556. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5557. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5558. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5559. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5560. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5561. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5562. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5563. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5564. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5565. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5566. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5567. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5568. };
  5569. static const u32 tg3TsoFwRodata[] = {
  5570. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5571. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5572. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5573. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5574. 0x00000000,
  5575. };
  5576. static const u32 tg3TsoFwData[] = {
  5577. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5578. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5579. 0x00000000,
  5580. };
  5581. /* 5705 needs a special version of the TSO firmware. */
  5582. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5583. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5584. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5585. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5586. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5587. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5588. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5589. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5590. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5591. #define TG3_TSO5_FW_DATA_LEN 0x20
  5592. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5593. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5594. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5595. #define TG3_TSO5_FW_BSS_LEN 0x88
  5596. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5597. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5598. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5599. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5600. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5601. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5602. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5603. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5604. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5605. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5606. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5607. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5608. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5609. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5610. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5611. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5612. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5613. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5614. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5615. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5616. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5617. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5618. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5619. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5620. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5621. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5622. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5623. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5624. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5625. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5626. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5627. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5628. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5629. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5630. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5631. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5632. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5633. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5634. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5635. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5636. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5637. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5638. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5639. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5640. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5641. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5642. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5643. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5644. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5645. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5646. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5647. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5648. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5649. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5650. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5651. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5652. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5653. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5654. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5655. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5656. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5657. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5658. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5659. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5660. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5661. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5662. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5663. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5664. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5665. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5666. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5667. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5668. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5669. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5670. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5671. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5672. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5673. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5674. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5675. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5676. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5677. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5678. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5679. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5680. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5681. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5682. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5683. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5684. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5685. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5686. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5687. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5688. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5689. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5690. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5691. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5692. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5693. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5694. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5695. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5696. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5697. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5698. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5699. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5700. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5701. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5702. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5703. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5704. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5705. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5706. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5707. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5708. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5709. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5710. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5711. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5712. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5713. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5714. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5715. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5716. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5717. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5718. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5719. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5720. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5721. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5722. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5723. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5724. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5725. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5726. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5727. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5728. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5729. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5730. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5731. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5732. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5733. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5734. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5735. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5736. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5737. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5738. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5739. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5740. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5741. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5742. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5743. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5744. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5745. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5746. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5747. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5748. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5749. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5750. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5751. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5752. 0x00000000, 0x00000000, 0x00000000,
  5753. };
  5754. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5755. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5756. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5757. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5758. 0x00000000, 0x00000000, 0x00000000,
  5759. };
  5760. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5761. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5762. 0x00000000, 0x00000000, 0x00000000,
  5763. };
  5764. /* tp->lock is held. */
  5765. static int tg3_load_tso_firmware(struct tg3 *tp)
  5766. {
  5767. struct fw_info info;
  5768. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5769. int err, i;
  5770. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5771. return 0;
  5772. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5773. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5774. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5775. info.text_data = &tg3Tso5FwText[0];
  5776. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5777. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5778. info.rodata_data = &tg3Tso5FwRodata[0];
  5779. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5780. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5781. info.data_data = &tg3Tso5FwData[0];
  5782. cpu_base = RX_CPU_BASE;
  5783. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5784. cpu_scratch_size = (info.text_len +
  5785. info.rodata_len +
  5786. info.data_len +
  5787. TG3_TSO5_FW_SBSS_LEN +
  5788. TG3_TSO5_FW_BSS_LEN);
  5789. } else {
  5790. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5791. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5792. info.text_data = &tg3TsoFwText[0];
  5793. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5794. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5795. info.rodata_data = &tg3TsoFwRodata[0];
  5796. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5797. info.data_len = TG3_TSO_FW_DATA_LEN;
  5798. info.data_data = &tg3TsoFwData[0];
  5799. cpu_base = TX_CPU_BASE;
  5800. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5801. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5802. }
  5803. err = tg3_load_firmware_cpu(tp, cpu_base,
  5804. cpu_scratch_base, cpu_scratch_size,
  5805. &info);
  5806. if (err)
  5807. return err;
  5808. /* Now startup the cpu. */
  5809. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5810. tw32_f(cpu_base + CPU_PC, info.text_base);
  5811. for (i = 0; i < 5; i++) {
  5812. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5813. break;
  5814. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5815. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5816. tw32_f(cpu_base + CPU_PC, info.text_base);
  5817. udelay(1000);
  5818. }
  5819. if (i >= 5) {
  5820. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5821. "to set CPU PC, is %08x should be %08x\n",
  5822. tp->dev->name, tr32(cpu_base + CPU_PC),
  5823. info.text_base);
  5824. return -ENODEV;
  5825. }
  5826. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5827. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5828. return 0;
  5829. }
  5830. /* tp->lock is held. */
  5831. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5832. {
  5833. u32 addr_high, addr_low;
  5834. int i;
  5835. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5836. tp->dev->dev_addr[1]);
  5837. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5838. (tp->dev->dev_addr[3] << 16) |
  5839. (tp->dev->dev_addr[4] << 8) |
  5840. (tp->dev->dev_addr[5] << 0));
  5841. for (i = 0; i < 4; i++) {
  5842. if (i == 1 && skip_mac_1)
  5843. continue;
  5844. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5845. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5846. }
  5847. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5849. for (i = 0; i < 12; i++) {
  5850. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5851. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5852. }
  5853. }
  5854. addr_high = (tp->dev->dev_addr[0] +
  5855. tp->dev->dev_addr[1] +
  5856. tp->dev->dev_addr[2] +
  5857. tp->dev->dev_addr[3] +
  5858. tp->dev->dev_addr[4] +
  5859. tp->dev->dev_addr[5]) &
  5860. TX_BACKOFF_SEED_MASK;
  5861. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5862. }
  5863. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5864. {
  5865. struct tg3 *tp = netdev_priv(dev);
  5866. struct sockaddr *addr = p;
  5867. int err = 0, skip_mac_1 = 0;
  5868. if (!is_valid_ether_addr(addr->sa_data))
  5869. return -EINVAL;
  5870. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5871. if (!netif_running(dev))
  5872. return 0;
  5873. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5874. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5875. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5876. addr0_low = tr32(MAC_ADDR_0_LOW);
  5877. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5878. addr1_low = tr32(MAC_ADDR_1_LOW);
  5879. /* Skip MAC addr 1 if ASF is using it. */
  5880. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5881. !(addr1_high == 0 && addr1_low == 0))
  5882. skip_mac_1 = 1;
  5883. }
  5884. spin_lock_bh(&tp->lock);
  5885. __tg3_set_mac_addr(tp, skip_mac_1);
  5886. spin_unlock_bh(&tp->lock);
  5887. return err;
  5888. }
  5889. /* tp->lock is held. */
  5890. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5891. dma_addr_t mapping, u32 maxlen_flags,
  5892. u32 nic_addr)
  5893. {
  5894. tg3_write_mem(tp,
  5895. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5896. ((u64) mapping >> 32));
  5897. tg3_write_mem(tp,
  5898. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5899. ((u64) mapping & 0xffffffff));
  5900. tg3_write_mem(tp,
  5901. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5902. maxlen_flags);
  5903. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5904. tg3_write_mem(tp,
  5905. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5906. nic_addr);
  5907. }
  5908. static void __tg3_set_rx_mode(struct net_device *);
  5909. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5910. {
  5911. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5912. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5913. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5914. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5915. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5916. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5917. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5918. }
  5919. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5920. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5921. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5922. u32 val = ec->stats_block_coalesce_usecs;
  5923. if (!netif_carrier_ok(tp->dev))
  5924. val = 0;
  5925. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5926. }
  5927. }
  5928. /* tp->lock is held. */
  5929. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5930. {
  5931. u32 val, rdmac_mode;
  5932. int i, err, limit;
  5933. tg3_disable_ints(tp);
  5934. tg3_stop_fw(tp);
  5935. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5936. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5937. tg3_abort_hw(tp, 1);
  5938. }
  5939. if (reset_phy &&
  5940. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5941. tg3_phy_reset(tp);
  5942. err = tg3_chip_reset(tp);
  5943. if (err)
  5944. return err;
  5945. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5946. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  5947. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1) {
  5948. val = tr32(TG3_CPMU_CTRL);
  5949. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5950. tw32(TG3_CPMU_CTRL, val);
  5951. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5952. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5953. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5954. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5955. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5956. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5957. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5958. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5959. val = tr32(TG3_CPMU_HST_ACC);
  5960. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5961. val |= CPMU_HST_ACC_MACCLK_6_25;
  5962. tw32(TG3_CPMU_HST_ACC, val);
  5963. }
  5964. /* This works around an issue with Athlon chipsets on
  5965. * B3 tigon3 silicon. This bit has no effect on any
  5966. * other revision. But do not set this on PCI Express
  5967. * chips and don't even touch the clocks if the CPMU is present.
  5968. */
  5969. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5970. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5971. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5972. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5973. }
  5974. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5975. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5976. val = tr32(TG3PCI_PCISTATE);
  5977. val |= PCISTATE_RETRY_SAME_DMA;
  5978. tw32(TG3PCI_PCISTATE, val);
  5979. }
  5980. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5981. /* Allow reads and writes to the
  5982. * APE register and memory space.
  5983. */
  5984. val = tr32(TG3PCI_PCISTATE);
  5985. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5986. PCISTATE_ALLOW_APE_SHMEM_WR;
  5987. tw32(TG3PCI_PCISTATE, val);
  5988. }
  5989. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5990. /* Enable some hw fixes. */
  5991. val = tr32(TG3PCI_MSI_DATA);
  5992. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5993. tw32(TG3PCI_MSI_DATA, val);
  5994. }
  5995. /* Descriptor ring init may make accesses to the
  5996. * NIC SRAM area to setup the TX descriptors, so we
  5997. * can only do this after the hardware has been
  5998. * successfully reset.
  5999. */
  6000. err = tg3_init_rings(tp);
  6001. if (err)
  6002. return err;
  6003. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6004. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6005. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  6006. /* This value is determined during the probe time DMA
  6007. * engine test, tg3_test_dma.
  6008. */
  6009. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6010. }
  6011. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6012. GRC_MODE_4X_NIC_SEND_RINGS |
  6013. GRC_MODE_NO_TX_PHDR_CSUM |
  6014. GRC_MODE_NO_RX_PHDR_CSUM);
  6015. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6016. /* Pseudo-header checksum is done by hardware logic and not
  6017. * the offload processers, so make the chip do the pseudo-
  6018. * header checksums on receive. For transmit it is more
  6019. * convenient to do the pseudo-header checksum in software
  6020. * as Linux does that on transmit for us in all cases.
  6021. */
  6022. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6023. tw32(GRC_MODE,
  6024. tp->grc_mode |
  6025. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6026. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6027. val = tr32(GRC_MISC_CFG);
  6028. val &= ~0xff;
  6029. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6030. tw32(GRC_MISC_CFG, val);
  6031. /* Initialize MBUF/DESC pool. */
  6032. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6033. /* Do nothing. */
  6034. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6035. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6037. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6038. else
  6039. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6040. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6041. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6042. }
  6043. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6044. int fw_len;
  6045. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6046. TG3_TSO5_FW_RODATA_LEN +
  6047. TG3_TSO5_FW_DATA_LEN +
  6048. TG3_TSO5_FW_SBSS_LEN +
  6049. TG3_TSO5_FW_BSS_LEN);
  6050. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6051. tw32(BUFMGR_MB_POOL_ADDR,
  6052. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6053. tw32(BUFMGR_MB_POOL_SIZE,
  6054. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6055. }
  6056. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6057. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6058. tp->bufmgr_config.mbuf_read_dma_low_water);
  6059. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6060. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6061. tw32(BUFMGR_MB_HIGH_WATER,
  6062. tp->bufmgr_config.mbuf_high_water);
  6063. } else {
  6064. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6065. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6066. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6067. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6068. tw32(BUFMGR_MB_HIGH_WATER,
  6069. tp->bufmgr_config.mbuf_high_water_jumbo);
  6070. }
  6071. tw32(BUFMGR_DMA_LOW_WATER,
  6072. tp->bufmgr_config.dma_low_water);
  6073. tw32(BUFMGR_DMA_HIGH_WATER,
  6074. tp->bufmgr_config.dma_high_water);
  6075. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6076. for (i = 0; i < 2000; i++) {
  6077. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6078. break;
  6079. udelay(10);
  6080. }
  6081. if (i >= 2000) {
  6082. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6083. tp->dev->name);
  6084. return -ENODEV;
  6085. }
  6086. /* Setup replenish threshold. */
  6087. val = tp->rx_pending / 8;
  6088. if (val == 0)
  6089. val = 1;
  6090. else if (val > tp->rx_std_max_post)
  6091. val = tp->rx_std_max_post;
  6092. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6093. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6094. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6095. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6096. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6097. }
  6098. tw32(RCVBDI_STD_THRESH, val);
  6099. /* Initialize TG3_BDINFO's at:
  6100. * RCVDBDI_STD_BD: standard eth size rx ring
  6101. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6102. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6103. *
  6104. * like so:
  6105. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6106. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6107. * ring attribute flags
  6108. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6109. *
  6110. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6111. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6112. *
  6113. * The size of each ring is fixed in the firmware, but the location is
  6114. * configurable.
  6115. */
  6116. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6117. ((u64) tp->rx_std_mapping >> 32));
  6118. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6119. ((u64) tp->rx_std_mapping & 0xffffffff));
  6120. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6121. NIC_SRAM_RX_BUFFER_DESC);
  6122. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6123. * configs on 5705.
  6124. */
  6125. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6126. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6127. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6128. } else {
  6129. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6130. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6131. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6132. BDINFO_FLAGS_DISABLED);
  6133. /* Setup replenish threshold. */
  6134. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6135. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6136. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6137. ((u64) tp->rx_jumbo_mapping >> 32));
  6138. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6139. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6140. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6141. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6142. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6143. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6144. } else {
  6145. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6146. BDINFO_FLAGS_DISABLED);
  6147. }
  6148. }
  6149. /* There is only one send ring on 5705/5750, no need to explicitly
  6150. * disable the others.
  6151. */
  6152. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6153. /* Clear out send RCB ring in SRAM. */
  6154. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6155. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6156. BDINFO_FLAGS_DISABLED);
  6157. }
  6158. tp->tx_prod = 0;
  6159. tp->tx_cons = 0;
  6160. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6161. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6162. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6163. tp->tx_desc_mapping,
  6164. (TG3_TX_RING_SIZE <<
  6165. BDINFO_FLAGS_MAXLEN_SHIFT),
  6166. NIC_SRAM_TX_BUFFER_DESC);
  6167. /* There is only one receive return ring on 5705/5750, no need
  6168. * to explicitly disable the others.
  6169. */
  6170. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6171. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6172. i += TG3_BDINFO_SIZE) {
  6173. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6174. BDINFO_FLAGS_DISABLED);
  6175. }
  6176. }
  6177. tp->rx_rcb_ptr = 0;
  6178. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6179. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6180. tp->rx_rcb_mapping,
  6181. (TG3_RX_RCB_RING_SIZE(tp) <<
  6182. BDINFO_FLAGS_MAXLEN_SHIFT),
  6183. 0);
  6184. tp->rx_std_ptr = tp->rx_pending;
  6185. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6186. tp->rx_std_ptr);
  6187. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6188. tp->rx_jumbo_pending : 0;
  6189. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6190. tp->rx_jumbo_ptr);
  6191. /* Initialize MAC address and backoff seed. */
  6192. __tg3_set_mac_addr(tp, 0);
  6193. /* MTU + ethernet header + FCS + optional VLAN tag */
  6194. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6195. /* The slot time is changed by tg3_setup_phy if we
  6196. * run at gigabit with half duplex.
  6197. */
  6198. tw32(MAC_TX_LENGTHS,
  6199. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6200. (6 << TX_LENGTHS_IPG_SHIFT) |
  6201. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6202. /* Receive rules. */
  6203. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6204. tw32(RCVLPC_CONFIG, 0x0181);
  6205. /* Calculate RDMAC_MODE setting early, we need it to determine
  6206. * the RCVLPC_STATE_ENABLE mask.
  6207. */
  6208. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6209. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6210. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6211. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6212. RDMAC_MODE_LNGREAD_ENAB);
  6213. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6215. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6216. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6217. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6218. /* If statement applies to 5705 and 5750 PCI devices only */
  6219. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6220. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6221. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6222. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6224. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6225. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6226. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6227. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6228. }
  6229. }
  6230. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6231. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6232. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6233. rdmac_mode |= (1 << 27);
  6234. /* Receive/send statistics. */
  6235. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6236. val = tr32(RCVLPC_STATS_ENABLE);
  6237. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6238. tw32(RCVLPC_STATS_ENABLE, val);
  6239. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6240. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6241. val = tr32(RCVLPC_STATS_ENABLE);
  6242. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6243. tw32(RCVLPC_STATS_ENABLE, val);
  6244. } else {
  6245. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6246. }
  6247. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6248. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6249. tw32(SNDDATAI_STATSCTRL,
  6250. (SNDDATAI_SCTRL_ENABLE |
  6251. SNDDATAI_SCTRL_FASTUPD));
  6252. /* Setup host coalescing engine. */
  6253. tw32(HOSTCC_MODE, 0);
  6254. for (i = 0; i < 2000; i++) {
  6255. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6256. break;
  6257. udelay(10);
  6258. }
  6259. __tg3_set_coalesce(tp, &tp->coal);
  6260. /* set status block DMA address */
  6261. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6262. ((u64) tp->status_mapping >> 32));
  6263. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6264. ((u64) tp->status_mapping & 0xffffffff));
  6265. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6266. /* Status/statistics block address. See tg3_timer,
  6267. * the tg3_periodic_fetch_stats call there, and
  6268. * tg3_get_stats to see how this works for 5705/5750 chips.
  6269. */
  6270. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6271. ((u64) tp->stats_mapping >> 32));
  6272. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6273. ((u64) tp->stats_mapping & 0xffffffff));
  6274. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6275. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6276. }
  6277. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6278. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6279. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6280. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6281. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6282. /* Clear statistics/status block in chip, and status block in ram. */
  6283. for (i = NIC_SRAM_STATS_BLK;
  6284. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6285. i += sizeof(u32)) {
  6286. tg3_write_mem(tp, i, 0);
  6287. udelay(40);
  6288. }
  6289. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6290. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6291. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6292. /* reset to prevent losing 1st rx packet intermittently */
  6293. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6294. udelay(10);
  6295. }
  6296. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6297. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6298. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6299. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6300. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6301. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6302. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6303. udelay(40);
  6304. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6305. * If TG3_FLG2_IS_NIC is zero, we should read the
  6306. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6307. * whether used as inputs or outputs, are set by boot code after
  6308. * reset.
  6309. */
  6310. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6311. u32 gpio_mask;
  6312. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6313. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6314. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6315. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6316. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6317. GRC_LCLCTRL_GPIO_OUTPUT3;
  6318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6319. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6320. tp->grc_local_ctrl &= ~gpio_mask;
  6321. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6322. /* GPIO1 must be driven high for eeprom write protect */
  6323. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6324. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6325. GRC_LCLCTRL_GPIO_OUTPUT1);
  6326. }
  6327. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6328. udelay(100);
  6329. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6330. tp->last_tag = 0;
  6331. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6332. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6333. udelay(40);
  6334. }
  6335. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6336. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6337. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6338. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6339. WDMAC_MODE_LNGREAD_ENAB);
  6340. /* If statement applies to 5705 and 5750 PCI devices only */
  6341. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6342. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6343. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6344. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6345. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6346. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6347. /* nothing */
  6348. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6349. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6350. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6351. val |= WDMAC_MODE_RX_ACCEL;
  6352. }
  6353. }
  6354. /* Enable host coalescing bug fix */
  6355. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6356. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6357. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6358. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6359. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6360. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6361. tw32_f(WDMAC_MODE, val);
  6362. udelay(40);
  6363. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6364. u16 pcix_cmd;
  6365. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6366. &pcix_cmd);
  6367. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6368. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6369. pcix_cmd |= PCI_X_CMD_READ_2K;
  6370. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6371. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6372. pcix_cmd |= PCI_X_CMD_READ_2K;
  6373. }
  6374. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6375. pcix_cmd);
  6376. }
  6377. tw32_f(RDMAC_MODE, rdmac_mode);
  6378. udelay(40);
  6379. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6380. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6381. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6383. tw32(SNDDATAC_MODE,
  6384. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6385. else
  6386. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6387. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6388. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6389. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6390. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6391. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6392. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6393. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6394. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6395. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6396. err = tg3_load_5701_a0_firmware_fix(tp);
  6397. if (err)
  6398. return err;
  6399. }
  6400. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6401. err = tg3_load_tso_firmware(tp);
  6402. if (err)
  6403. return err;
  6404. }
  6405. tp->tx_mode = TX_MODE_ENABLE;
  6406. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6407. udelay(100);
  6408. tp->rx_mode = RX_MODE_ENABLE;
  6409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6410. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6411. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6413. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6414. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6415. udelay(10);
  6416. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6417. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6418. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6419. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6420. udelay(10);
  6421. }
  6422. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6423. udelay(10);
  6424. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6425. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6426. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6427. /* Set drive transmission level to 1.2V */
  6428. /* only if the signal pre-emphasis bit is not set */
  6429. val = tr32(MAC_SERDES_CFG);
  6430. val &= 0xfffff000;
  6431. val |= 0x880;
  6432. tw32(MAC_SERDES_CFG, val);
  6433. }
  6434. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6435. tw32(MAC_SERDES_CFG, 0x616000);
  6436. }
  6437. /* Prevent chip from dropping frames when flow control
  6438. * is enabled.
  6439. */
  6440. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6442. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6443. /* Use hardware link auto-negotiation */
  6444. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6445. }
  6446. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6447. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6448. u32 tmp;
  6449. tmp = tr32(SERDES_RX_CTRL);
  6450. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6451. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6452. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6453. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6454. }
  6455. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6456. if (tp->link_config.phy_is_low_power) {
  6457. tp->link_config.phy_is_low_power = 0;
  6458. tp->link_config.speed = tp->link_config.orig_speed;
  6459. tp->link_config.duplex = tp->link_config.orig_duplex;
  6460. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6461. }
  6462. err = tg3_setup_phy(tp, 0);
  6463. if (err)
  6464. return err;
  6465. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6466. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6467. u32 tmp;
  6468. /* Clear CRC stats. */
  6469. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6470. tg3_writephy(tp, MII_TG3_TEST1,
  6471. tmp | MII_TG3_TEST1_CRC_EN);
  6472. tg3_readphy(tp, 0x14, &tmp);
  6473. }
  6474. }
  6475. }
  6476. __tg3_set_rx_mode(tp->dev);
  6477. /* Initialize receive rules. */
  6478. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6479. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6480. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6481. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6482. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6483. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6484. limit = 8;
  6485. else
  6486. limit = 16;
  6487. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6488. limit -= 4;
  6489. switch (limit) {
  6490. case 16:
  6491. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6492. case 15:
  6493. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6494. case 14:
  6495. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6496. case 13:
  6497. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6498. case 12:
  6499. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6500. case 11:
  6501. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6502. case 10:
  6503. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6504. case 9:
  6505. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6506. case 8:
  6507. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6508. case 7:
  6509. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6510. case 6:
  6511. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6512. case 5:
  6513. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6514. case 4:
  6515. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6516. case 3:
  6517. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6518. case 2:
  6519. case 1:
  6520. default:
  6521. break;
  6522. }
  6523. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6524. /* Write our heartbeat update interval to APE. */
  6525. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6526. APE_HOST_HEARTBEAT_INT_DISABLE);
  6527. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6528. return 0;
  6529. }
  6530. /* Called at device open time to get the chip ready for
  6531. * packet processing. Invoked with tp->lock held.
  6532. */
  6533. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6534. {
  6535. tg3_switch_clocks(tp);
  6536. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6537. return tg3_reset_hw(tp, reset_phy);
  6538. }
  6539. #define TG3_STAT_ADD32(PSTAT, REG) \
  6540. do { u32 __val = tr32(REG); \
  6541. (PSTAT)->low += __val; \
  6542. if ((PSTAT)->low < __val) \
  6543. (PSTAT)->high += 1; \
  6544. } while (0)
  6545. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6546. {
  6547. struct tg3_hw_stats *sp = tp->hw_stats;
  6548. if (!netif_carrier_ok(tp->dev))
  6549. return;
  6550. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6551. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6552. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6553. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6554. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6555. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6556. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6557. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6558. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6559. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6560. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6561. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6562. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6563. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6564. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6565. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6566. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6567. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6568. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6569. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6570. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6571. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6572. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6573. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6574. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6575. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6576. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6577. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6578. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6579. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6580. }
  6581. static void tg3_timer(unsigned long __opaque)
  6582. {
  6583. struct tg3 *tp = (struct tg3 *) __opaque;
  6584. if (tp->irq_sync)
  6585. goto restart_timer;
  6586. spin_lock(&tp->lock);
  6587. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6588. /* All of this garbage is because when using non-tagged
  6589. * IRQ status the mailbox/status_block protocol the chip
  6590. * uses with the cpu is race prone.
  6591. */
  6592. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6593. tw32(GRC_LOCAL_CTRL,
  6594. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6595. } else {
  6596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6597. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6598. }
  6599. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6600. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6601. spin_unlock(&tp->lock);
  6602. schedule_work(&tp->reset_task);
  6603. return;
  6604. }
  6605. }
  6606. /* This part only runs once per second. */
  6607. if (!--tp->timer_counter) {
  6608. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6609. tg3_periodic_fetch_stats(tp);
  6610. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6611. u32 mac_stat;
  6612. int phy_event;
  6613. mac_stat = tr32(MAC_STATUS);
  6614. phy_event = 0;
  6615. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6616. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6617. phy_event = 1;
  6618. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6619. phy_event = 1;
  6620. if (phy_event)
  6621. tg3_setup_phy(tp, 0);
  6622. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6623. u32 mac_stat = tr32(MAC_STATUS);
  6624. int need_setup = 0;
  6625. if (netif_carrier_ok(tp->dev) &&
  6626. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6627. need_setup = 1;
  6628. }
  6629. if (! netif_carrier_ok(tp->dev) &&
  6630. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6631. MAC_STATUS_SIGNAL_DET))) {
  6632. need_setup = 1;
  6633. }
  6634. if (need_setup) {
  6635. if (!tp->serdes_counter) {
  6636. tw32_f(MAC_MODE,
  6637. (tp->mac_mode &
  6638. ~MAC_MODE_PORT_MODE_MASK));
  6639. udelay(40);
  6640. tw32_f(MAC_MODE, tp->mac_mode);
  6641. udelay(40);
  6642. }
  6643. tg3_setup_phy(tp, 0);
  6644. }
  6645. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6646. tg3_serdes_parallel_detect(tp);
  6647. tp->timer_counter = tp->timer_multiplier;
  6648. }
  6649. /* Heartbeat is only sent once every 2 seconds.
  6650. *
  6651. * The heartbeat is to tell the ASF firmware that the host
  6652. * driver is still alive. In the event that the OS crashes,
  6653. * ASF needs to reset the hardware to free up the FIFO space
  6654. * that may be filled with rx packets destined for the host.
  6655. * If the FIFO is full, ASF will no longer function properly.
  6656. *
  6657. * Unintended resets have been reported on real time kernels
  6658. * where the timer doesn't run on time. Netpoll will also have
  6659. * same problem.
  6660. *
  6661. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6662. * to check the ring condition when the heartbeat is expiring
  6663. * before doing the reset. This will prevent most unintended
  6664. * resets.
  6665. */
  6666. if (!--tp->asf_counter) {
  6667. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6668. u32 val;
  6669. tg3_wait_for_event_ack(tp);
  6670. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6671. FWCMD_NICDRV_ALIVE3);
  6672. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6673. /* 5 seconds timeout */
  6674. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6675. val = tr32(GRC_RX_CPU_EVENT);
  6676. val |= GRC_RX_CPU_DRIVER_EVENT;
  6677. tw32_f(GRC_RX_CPU_EVENT, val);
  6678. }
  6679. tp->asf_counter = tp->asf_multiplier;
  6680. }
  6681. spin_unlock(&tp->lock);
  6682. restart_timer:
  6683. tp->timer.expires = jiffies + tp->timer_offset;
  6684. add_timer(&tp->timer);
  6685. }
  6686. static int tg3_request_irq(struct tg3 *tp)
  6687. {
  6688. irq_handler_t fn;
  6689. unsigned long flags;
  6690. struct net_device *dev = tp->dev;
  6691. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6692. fn = tg3_msi;
  6693. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6694. fn = tg3_msi_1shot;
  6695. flags = IRQF_SAMPLE_RANDOM;
  6696. } else {
  6697. fn = tg3_interrupt;
  6698. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6699. fn = tg3_interrupt_tagged;
  6700. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6701. }
  6702. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6703. }
  6704. static int tg3_test_interrupt(struct tg3 *tp)
  6705. {
  6706. struct net_device *dev = tp->dev;
  6707. int err, i, intr_ok = 0;
  6708. if (!netif_running(dev))
  6709. return -ENODEV;
  6710. tg3_disable_ints(tp);
  6711. free_irq(tp->pdev->irq, dev);
  6712. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6713. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6714. if (err)
  6715. return err;
  6716. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6717. tg3_enable_ints(tp);
  6718. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6719. HOSTCC_MODE_NOW);
  6720. for (i = 0; i < 5; i++) {
  6721. u32 int_mbox, misc_host_ctrl;
  6722. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6723. TG3_64BIT_REG_LOW);
  6724. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6725. if ((int_mbox != 0) ||
  6726. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6727. intr_ok = 1;
  6728. break;
  6729. }
  6730. msleep(10);
  6731. }
  6732. tg3_disable_ints(tp);
  6733. free_irq(tp->pdev->irq, dev);
  6734. err = tg3_request_irq(tp);
  6735. if (err)
  6736. return err;
  6737. if (intr_ok)
  6738. return 0;
  6739. return -EIO;
  6740. }
  6741. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6742. * successfully restored
  6743. */
  6744. static int tg3_test_msi(struct tg3 *tp)
  6745. {
  6746. struct net_device *dev = tp->dev;
  6747. int err;
  6748. u16 pci_cmd;
  6749. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6750. return 0;
  6751. /* Turn off SERR reporting in case MSI terminates with Master
  6752. * Abort.
  6753. */
  6754. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6755. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6756. pci_cmd & ~PCI_COMMAND_SERR);
  6757. err = tg3_test_interrupt(tp);
  6758. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6759. if (!err)
  6760. return 0;
  6761. /* other failures */
  6762. if (err != -EIO)
  6763. return err;
  6764. /* MSI test failed, go back to INTx mode */
  6765. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6766. "switching to INTx mode. Please report this failure to "
  6767. "the PCI maintainer and include system chipset information.\n",
  6768. tp->dev->name);
  6769. free_irq(tp->pdev->irq, dev);
  6770. pci_disable_msi(tp->pdev);
  6771. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6772. err = tg3_request_irq(tp);
  6773. if (err)
  6774. return err;
  6775. /* Need to reset the chip because the MSI cycle may have terminated
  6776. * with Master Abort.
  6777. */
  6778. tg3_full_lock(tp, 1);
  6779. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6780. err = tg3_init_hw(tp, 1);
  6781. tg3_full_unlock(tp);
  6782. if (err)
  6783. free_irq(tp->pdev->irq, dev);
  6784. return err;
  6785. }
  6786. static int tg3_open(struct net_device *dev)
  6787. {
  6788. struct tg3 *tp = netdev_priv(dev);
  6789. int err;
  6790. netif_carrier_off(tp->dev);
  6791. err = tg3_set_power_state(tp, PCI_D0);
  6792. if (err)
  6793. return err;
  6794. tg3_full_lock(tp, 0);
  6795. tg3_disable_ints(tp);
  6796. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6797. tg3_full_unlock(tp);
  6798. /* The placement of this call is tied
  6799. * to the setup and use of Host TX descriptors.
  6800. */
  6801. err = tg3_alloc_consistent(tp);
  6802. if (err)
  6803. return err;
  6804. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6805. /* All MSI supporting chips should support tagged
  6806. * status. Assert that this is the case.
  6807. */
  6808. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6809. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6810. "Not using MSI.\n", tp->dev->name);
  6811. } else if (pci_enable_msi(tp->pdev) == 0) {
  6812. u32 msi_mode;
  6813. msi_mode = tr32(MSGINT_MODE);
  6814. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6815. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6816. }
  6817. }
  6818. err = tg3_request_irq(tp);
  6819. if (err) {
  6820. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6821. pci_disable_msi(tp->pdev);
  6822. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6823. }
  6824. tg3_free_consistent(tp);
  6825. return err;
  6826. }
  6827. napi_enable(&tp->napi);
  6828. tg3_full_lock(tp, 0);
  6829. err = tg3_init_hw(tp, 1);
  6830. if (err) {
  6831. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6832. tg3_free_rings(tp);
  6833. } else {
  6834. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6835. tp->timer_offset = HZ;
  6836. else
  6837. tp->timer_offset = HZ / 10;
  6838. BUG_ON(tp->timer_offset > HZ);
  6839. tp->timer_counter = tp->timer_multiplier =
  6840. (HZ / tp->timer_offset);
  6841. tp->asf_counter = tp->asf_multiplier =
  6842. ((HZ / tp->timer_offset) * 2);
  6843. init_timer(&tp->timer);
  6844. tp->timer.expires = jiffies + tp->timer_offset;
  6845. tp->timer.data = (unsigned long) tp;
  6846. tp->timer.function = tg3_timer;
  6847. }
  6848. tg3_full_unlock(tp);
  6849. if (err) {
  6850. napi_disable(&tp->napi);
  6851. free_irq(tp->pdev->irq, dev);
  6852. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6853. pci_disable_msi(tp->pdev);
  6854. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6855. }
  6856. tg3_free_consistent(tp);
  6857. return err;
  6858. }
  6859. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6860. err = tg3_test_msi(tp);
  6861. if (err) {
  6862. tg3_full_lock(tp, 0);
  6863. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6864. pci_disable_msi(tp->pdev);
  6865. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6866. }
  6867. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6868. tg3_free_rings(tp);
  6869. tg3_free_consistent(tp);
  6870. tg3_full_unlock(tp);
  6871. napi_disable(&tp->napi);
  6872. return err;
  6873. }
  6874. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6875. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6876. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6877. tw32(PCIE_TRANSACTION_CFG,
  6878. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6879. }
  6880. }
  6881. }
  6882. tg3_phy_start(tp);
  6883. tg3_full_lock(tp, 0);
  6884. add_timer(&tp->timer);
  6885. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6886. tg3_enable_ints(tp);
  6887. tg3_full_unlock(tp);
  6888. netif_start_queue(dev);
  6889. return 0;
  6890. }
  6891. #if 0
  6892. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6893. {
  6894. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6895. u16 val16;
  6896. int i;
  6897. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6898. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6899. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6900. val16, val32);
  6901. /* MAC block */
  6902. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6903. tr32(MAC_MODE), tr32(MAC_STATUS));
  6904. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6905. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6906. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6907. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6908. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6909. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6910. /* Send data initiator control block */
  6911. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6912. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6913. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6914. tr32(SNDDATAI_STATSCTRL));
  6915. /* Send data completion control block */
  6916. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6917. /* Send BD ring selector block */
  6918. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6919. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6920. /* Send BD initiator control block */
  6921. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6922. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6923. /* Send BD completion control block */
  6924. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6925. /* Receive list placement control block */
  6926. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6927. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6928. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6929. tr32(RCVLPC_STATSCTRL));
  6930. /* Receive data and receive BD initiator control block */
  6931. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6932. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6933. /* Receive data completion control block */
  6934. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6935. tr32(RCVDCC_MODE));
  6936. /* Receive BD initiator control block */
  6937. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6938. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6939. /* Receive BD completion control block */
  6940. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6941. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6942. /* Receive list selector control block */
  6943. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6944. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6945. /* Mbuf cluster free block */
  6946. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6947. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6948. /* Host coalescing control block */
  6949. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6950. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6951. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6952. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6953. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6954. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6955. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6956. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6957. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6958. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6959. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6960. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6961. /* Memory arbiter control block */
  6962. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6963. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6964. /* Buffer manager control block */
  6965. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6966. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6967. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6968. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6969. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6970. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6971. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6972. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6973. /* Read DMA control block */
  6974. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6975. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6976. /* Write DMA control block */
  6977. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6978. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6979. /* DMA completion block */
  6980. printk("DEBUG: DMAC_MODE[%08x]\n",
  6981. tr32(DMAC_MODE));
  6982. /* GRC block */
  6983. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6984. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6985. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6986. tr32(GRC_LOCAL_CTRL));
  6987. /* TG3_BDINFOs */
  6988. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6989. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6990. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6991. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6992. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6993. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6994. tr32(RCVDBDI_STD_BD + 0x0),
  6995. tr32(RCVDBDI_STD_BD + 0x4),
  6996. tr32(RCVDBDI_STD_BD + 0x8),
  6997. tr32(RCVDBDI_STD_BD + 0xc));
  6998. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6999. tr32(RCVDBDI_MINI_BD + 0x0),
  7000. tr32(RCVDBDI_MINI_BD + 0x4),
  7001. tr32(RCVDBDI_MINI_BD + 0x8),
  7002. tr32(RCVDBDI_MINI_BD + 0xc));
  7003. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7004. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7005. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7006. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7007. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7008. val32, val32_2, val32_3, val32_4);
  7009. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7010. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7011. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7012. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7013. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7014. val32, val32_2, val32_3, val32_4);
  7015. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7016. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7017. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7018. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7019. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7020. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7021. val32, val32_2, val32_3, val32_4, val32_5);
  7022. /* SW status block */
  7023. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7024. tp->hw_status->status,
  7025. tp->hw_status->status_tag,
  7026. tp->hw_status->rx_jumbo_consumer,
  7027. tp->hw_status->rx_consumer,
  7028. tp->hw_status->rx_mini_consumer,
  7029. tp->hw_status->idx[0].rx_producer,
  7030. tp->hw_status->idx[0].tx_consumer);
  7031. /* SW statistics block */
  7032. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7033. ((u32 *)tp->hw_stats)[0],
  7034. ((u32 *)tp->hw_stats)[1],
  7035. ((u32 *)tp->hw_stats)[2],
  7036. ((u32 *)tp->hw_stats)[3]);
  7037. /* Mailboxes */
  7038. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7039. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7040. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7041. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7042. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7043. /* NIC side send descriptors. */
  7044. for (i = 0; i < 6; i++) {
  7045. unsigned long txd;
  7046. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7047. + (i * sizeof(struct tg3_tx_buffer_desc));
  7048. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7049. i,
  7050. readl(txd + 0x0), readl(txd + 0x4),
  7051. readl(txd + 0x8), readl(txd + 0xc));
  7052. }
  7053. /* NIC side RX descriptors. */
  7054. for (i = 0; i < 6; i++) {
  7055. unsigned long rxd;
  7056. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7057. + (i * sizeof(struct tg3_rx_buffer_desc));
  7058. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7059. i,
  7060. readl(rxd + 0x0), readl(rxd + 0x4),
  7061. readl(rxd + 0x8), readl(rxd + 0xc));
  7062. rxd += (4 * sizeof(u32));
  7063. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7064. i,
  7065. readl(rxd + 0x0), readl(rxd + 0x4),
  7066. readl(rxd + 0x8), readl(rxd + 0xc));
  7067. }
  7068. for (i = 0; i < 6; i++) {
  7069. unsigned long rxd;
  7070. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7071. + (i * sizeof(struct tg3_rx_buffer_desc));
  7072. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7073. i,
  7074. readl(rxd + 0x0), readl(rxd + 0x4),
  7075. readl(rxd + 0x8), readl(rxd + 0xc));
  7076. rxd += (4 * sizeof(u32));
  7077. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7078. i,
  7079. readl(rxd + 0x0), readl(rxd + 0x4),
  7080. readl(rxd + 0x8), readl(rxd + 0xc));
  7081. }
  7082. }
  7083. #endif
  7084. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7085. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7086. static int tg3_close(struct net_device *dev)
  7087. {
  7088. struct tg3 *tp = netdev_priv(dev);
  7089. napi_disable(&tp->napi);
  7090. cancel_work_sync(&tp->reset_task);
  7091. netif_stop_queue(dev);
  7092. del_timer_sync(&tp->timer);
  7093. tg3_full_lock(tp, 1);
  7094. #if 0
  7095. tg3_dump_state(tp);
  7096. #endif
  7097. tg3_disable_ints(tp);
  7098. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7099. tg3_free_rings(tp);
  7100. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7101. tg3_full_unlock(tp);
  7102. free_irq(tp->pdev->irq, dev);
  7103. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7104. pci_disable_msi(tp->pdev);
  7105. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7106. }
  7107. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7108. sizeof(tp->net_stats_prev));
  7109. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7110. sizeof(tp->estats_prev));
  7111. tg3_free_consistent(tp);
  7112. tg3_set_power_state(tp, PCI_D3hot);
  7113. netif_carrier_off(tp->dev);
  7114. return 0;
  7115. }
  7116. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7117. {
  7118. unsigned long ret;
  7119. #if (BITS_PER_LONG == 32)
  7120. ret = val->low;
  7121. #else
  7122. ret = ((u64)val->high << 32) | ((u64)val->low);
  7123. #endif
  7124. return ret;
  7125. }
  7126. static unsigned long calc_crc_errors(struct tg3 *tp)
  7127. {
  7128. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7129. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7130. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7132. u32 val;
  7133. spin_lock_bh(&tp->lock);
  7134. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7135. tg3_writephy(tp, MII_TG3_TEST1,
  7136. val | MII_TG3_TEST1_CRC_EN);
  7137. tg3_readphy(tp, 0x14, &val);
  7138. } else
  7139. val = 0;
  7140. spin_unlock_bh(&tp->lock);
  7141. tp->phy_crc_errors += val;
  7142. return tp->phy_crc_errors;
  7143. }
  7144. return get_stat64(&hw_stats->rx_fcs_errors);
  7145. }
  7146. #define ESTAT_ADD(member) \
  7147. estats->member = old_estats->member + \
  7148. get_stat64(&hw_stats->member)
  7149. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7150. {
  7151. struct tg3_ethtool_stats *estats = &tp->estats;
  7152. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7153. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7154. if (!hw_stats)
  7155. return old_estats;
  7156. ESTAT_ADD(rx_octets);
  7157. ESTAT_ADD(rx_fragments);
  7158. ESTAT_ADD(rx_ucast_packets);
  7159. ESTAT_ADD(rx_mcast_packets);
  7160. ESTAT_ADD(rx_bcast_packets);
  7161. ESTAT_ADD(rx_fcs_errors);
  7162. ESTAT_ADD(rx_align_errors);
  7163. ESTAT_ADD(rx_xon_pause_rcvd);
  7164. ESTAT_ADD(rx_xoff_pause_rcvd);
  7165. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7166. ESTAT_ADD(rx_xoff_entered);
  7167. ESTAT_ADD(rx_frame_too_long_errors);
  7168. ESTAT_ADD(rx_jabbers);
  7169. ESTAT_ADD(rx_undersize_packets);
  7170. ESTAT_ADD(rx_in_length_errors);
  7171. ESTAT_ADD(rx_out_length_errors);
  7172. ESTAT_ADD(rx_64_or_less_octet_packets);
  7173. ESTAT_ADD(rx_65_to_127_octet_packets);
  7174. ESTAT_ADD(rx_128_to_255_octet_packets);
  7175. ESTAT_ADD(rx_256_to_511_octet_packets);
  7176. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7177. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7178. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7179. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7180. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7181. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7182. ESTAT_ADD(tx_octets);
  7183. ESTAT_ADD(tx_collisions);
  7184. ESTAT_ADD(tx_xon_sent);
  7185. ESTAT_ADD(tx_xoff_sent);
  7186. ESTAT_ADD(tx_flow_control);
  7187. ESTAT_ADD(tx_mac_errors);
  7188. ESTAT_ADD(tx_single_collisions);
  7189. ESTAT_ADD(tx_mult_collisions);
  7190. ESTAT_ADD(tx_deferred);
  7191. ESTAT_ADD(tx_excessive_collisions);
  7192. ESTAT_ADD(tx_late_collisions);
  7193. ESTAT_ADD(tx_collide_2times);
  7194. ESTAT_ADD(tx_collide_3times);
  7195. ESTAT_ADD(tx_collide_4times);
  7196. ESTAT_ADD(tx_collide_5times);
  7197. ESTAT_ADD(tx_collide_6times);
  7198. ESTAT_ADD(tx_collide_7times);
  7199. ESTAT_ADD(tx_collide_8times);
  7200. ESTAT_ADD(tx_collide_9times);
  7201. ESTAT_ADD(tx_collide_10times);
  7202. ESTAT_ADD(tx_collide_11times);
  7203. ESTAT_ADD(tx_collide_12times);
  7204. ESTAT_ADD(tx_collide_13times);
  7205. ESTAT_ADD(tx_collide_14times);
  7206. ESTAT_ADD(tx_collide_15times);
  7207. ESTAT_ADD(tx_ucast_packets);
  7208. ESTAT_ADD(tx_mcast_packets);
  7209. ESTAT_ADD(tx_bcast_packets);
  7210. ESTAT_ADD(tx_carrier_sense_errors);
  7211. ESTAT_ADD(tx_discards);
  7212. ESTAT_ADD(tx_errors);
  7213. ESTAT_ADD(dma_writeq_full);
  7214. ESTAT_ADD(dma_write_prioq_full);
  7215. ESTAT_ADD(rxbds_empty);
  7216. ESTAT_ADD(rx_discards);
  7217. ESTAT_ADD(rx_errors);
  7218. ESTAT_ADD(rx_threshold_hit);
  7219. ESTAT_ADD(dma_readq_full);
  7220. ESTAT_ADD(dma_read_prioq_full);
  7221. ESTAT_ADD(tx_comp_queue_full);
  7222. ESTAT_ADD(ring_set_send_prod_index);
  7223. ESTAT_ADD(ring_status_update);
  7224. ESTAT_ADD(nic_irqs);
  7225. ESTAT_ADD(nic_avoided_irqs);
  7226. ESTAT_ADD(nic_tx_threshold_hit);
  7227. return estats;
  7228. }
  7229. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7230. {
  7231. struct tg3 *tp = netdev_priv(dev);
  7232. struct net_device_stats *stats = &tp->net_stats;
  7233. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7234. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7235. if (!hw_stats)
  7236. return old_stats;
  7237. stats->rx_packets = old_stats->rx_packets +
  7238. get_stat64(&hw_stats->rx_ucast_packets) +
  7239. get_stat64(&hw_stats->rx_mcast_packets) +
  7240. get_stat64(&hw_stats->rx_bcast_packets);
  7241. stats->tx_packets = old_stats->tx_packets +
  7242. get_stat64(&hw_stats->tx_ucast_packets) +
  7243. get_stat64(&hw_stats->tx_mcast_packets) +
  7244. get_stat64(&hw_stats->tx_bcast_packets);
  7245. stats->rx_bytes = old_stats->rx_bytes +
  7246. get_stat64(&hw_stats->rx_octets);
  7247. stats->tx_bytes = old_stats->tx_bytes +
  7248. get_stat64(&hw_stats->tx_octets);
  7249. stats->rx_errors = old_stats->rx_errors +
  7250. get_stat64(&hw_stats->rx_errors);
  7251. stats->tx_errors = old_stats->tx_errors +
  7252. get_stat64(&hw_stats->tx_errors) +
  7253. get_stat64(&hw_stats->tx_mac_errors) +
  7254. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7255. get_stat64(&hw_stats->tx_discards);
  7256. stats->multicast = old_stats->multicast +
  7257. get_stat64(&hw_stats->rx_mcast_packets);
  7258. stats->collisions = old_stats->collisions +
  7259. get_stat64(&hw_stats->tx_collisions);
  7260. stats->rx_length_errors = old_stats->rx_length_errors +
  7261. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7262. get_stat64(&hw_stats->rx_undersize_packets);
  7263. stats->rx_over_errors = old_stats->rx_over_errors +
  7264. get_stat64(&hw_stats->rxbds_empty);
  7265. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7266. get_stat64(&hw_stats->rx_align_errors);
  7267. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7268. get_stat64(&hw_stats->tx_discards);
  7269. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7270. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7271. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7272. calc_crc_errors(tp);
  7273. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7274. get_stat64(&hw_stats->rx_discards);
  7275. return stats;
  7276. }
  7277. static inline u32 calc_crc(unsigned char *buf, int len)
  7278. {
  7279. u32 reg;
  7280. u32 tmp;
  7281. int j, k;
  7282. reg = 0xffffffff;
  7283. for (j = 0; j < len; j++) {
  7284. reg ^= buf[j];
  7285. for (k = 0; k < 8; k++) {
  7286. tmp = reg & 0x01;
  7287. reg >>= 1;
  7288. if (tmp) {
  7289. reg ^= 0xedb88320;
  7290. }
  7291. }
  7292. }
  7293. return ~reg;
  7294. }
  7295. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7296. {
  7297. /* accept or reject all multicast frames */
  7298. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7299. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7300. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7301. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7302. }
  7303. static void __tg3_set_rx_mode(struct net_device *dev)
  7304. {
  7305. struct tg3 *tp = netdev_priv(dev);
  7306. u32 rx_mode;
  7307. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7308. RX_MODE_KEEP_VLAN_TAG);
  7309. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7310. * flag clear.
  7311. */
  7312. #if TG3_VLAN_TAG_USED
  7313. if (!tp->vlgrp &&
  7314. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7315. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7316. #else
  7317. /* By definition, VLAN is disabled always in this
  7318. * case.
  7319. */
  7320. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7321. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7322. #endif
  7323. if (dev->flags & IFF_PROMISC) {
  7324. /* Promiscuous mode. */
  7325. rx_mode |= RX_MODE_PROMISC;
  7326. } else if (dev->flags & IFF_ALLMULTI) {
  7327. /* Accept all multicast. */
  7328. tg3_set_multi (tp, 1);
  7329. } else if (dev->mc_count < 1) {
  7330. /* Reject all multicast. */
  7331. tg3_set_multi (tp, 0);
  7332. } else {
  7333. /* Accept one or more multicast(s). */
  7334. struct dev_mc_list *mclist;
  7335. unsigned int i;
  7336. u32 mc_filter[4] = { 0, };
  7337. u32 regidx;
  7338. u32 bit;
  7339. u32 crc;
  7340. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7341. i++, mclist = mclist->next) {
  7342. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7343. bit = ~crc & 0x7f;
  7344. regidx = (bit & 0x60) >> 5;
  7345. bit &= 0x1f;
  7346. mc_filter[regidx] |= (1 << bit);
  7347. }
  7348. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7349. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7350. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7351. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7352. }
  7353. if (rx_mode != tp->rx_mode) {
  7354. tp->rx_mode = rx_mode;
  7355. tw32_f(MAC_RX_MODE, rx_mode);
  7356. udelay(10);
  7357. }
  7358. }
  7359. static void tg3_set_rx_mode(struct net_device *dev)
  7360. {
  7361. struct tg3 *tp = netdev_priv(dev);
  7362. if (!netif_running(dev))
  7363. return;
  7364. tg3_full_lock(tp, 0);
  7365. __tg3_set_rx_mode(dev);
  7366. tg3_full_unlock(tp);
  7367. }
  7368. #define TG3_REGDUMP_LEN (32 * 1024)
  7369. static int tg3_get_regs_len(struct net_device *dev)
  7370. {
  7371. return TG3_REGDUMP_LEN;
  7372. }
  7373. static void tg3_get_regs(struct net_device *dev,
  7374. struct ethtool_regs *regs, void *_p)
  7375. {
  7376. u32 *p = _p;
  7377. struct tg3 *tp = netdev_priv(dev);
  7378. u8 *orig_p = _p;
  7379. int i;
  7380. regs->version = 0;
  7381. memset(p, 0, TG3_REGDUMP_LEN);
  7382. if (tp->link_config.phy_is_low_power)
  7383. return;
  7384. tg3_full_lock(tp, 0);
  7385. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7386. #define GET_REG32_LOOP(base,len) \
  7387. do { p = (u32 *)(orig_p + (base)); \
  7388. for (i = 0; i < len; i += 4) \
  7389. __GET_REG32((base) + i); \
  7390. } while (0)
  7391. #define GET_REG32_1(reg) \
  7392. do { p = (u32 *)(orig_p + (reg)); \
  7393. __GET_REG32((reg)); \
  7394. } while (0)
  7395. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7396. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7397. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7398. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7399. GET_REG32_1(SNDDATAC_MODE);
  7400. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7401. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7402. GET_REG32_1(SNDBDC_MODE);
  7403. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7404. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7405. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7406. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7407. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7408. GET_REG32_1(RCVDCC_MODE);
  7409. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7410. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7411. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7412. GET_REG32_1(MBFREE_MODE);
  7413. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7414. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7415. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7416. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7417. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7418. GET_REG32_1(RX_CPU_MODE);
  7419. GET_REG32_1(RX_CPU_STATE);
  7420. GET_REG32_1(RX_CPU_PGMCTR);
  7421. GET_REG32_1(RX_CPU_HWBKPT);
  7422. GET_REG32_1(TX_CPU_MODE);
  7423. GET_REG32_1(TX_CPU_STATE);
  7424. GET_REG32_1(TX_CPU_PGMCTR);
  7425. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7426. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7427. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7428. GET_REG32_1(DMAC_MODE);
  7429. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7430. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7431. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7432. #undef __GET_REG32
  7433. #undef GET_REG32_LOOP
  7434. #undef GET_REG32_1
  7435. tg3_full_unlock(tp);
  7436. }
  7437. static int tg3_get_eeprom_len(struct net_device *dev)
  7438. {
  7439. struct tg3 *tp = netdev_priv(dev);
  7440. return tp->nvram_size;
  7441. }
  7442. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7443. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7444. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7445. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7446. {
  7447. struct tg3 *tp = netdev_priv(dev);
  7448. int ret;
  7449. u8 *pd;
  7450. u32 i, offset, len, b_offset, b_count;
  7451. __le32 val;
  7452. if (tp->link_config.phy_is_low_power)
  7453. return -EAGAIN;
  7454. offset = eeprom->offset;
  7455. len = eeprom->len;
  7456. eeprom->len = 0;
  7457. eeprom->magic = TG3_EEPROM_MAGIC;
  7458. if (offset & 3) {
  7459. /* adjustments to start on required 4 byte boundary */
  7460. b_offset = offset & 3;
  7461. b_count = 4 - b_offset;
  7462. if (b_count > len) {
  7463. /* i.e. offset=1 len=2 */
  7464. b_count = len;
  7465. }
  7466. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7467. if (ret)
  7468. return ret;
  7469. memcpy(data, ((char*)&val) + b_offset, b_count);
  7470. len -= b_count;
  7471. offset += b_count;
  7472. eeprom->len += b_count;
  7473. }
  7474. /* read bytes upto the last 4 byte boundary */
  7475. pd = &data[eeprom->len];
  7476. for (i = 0; i < (len - (len & 3)); i += 4) {
  7477. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7478. if (ret) {
  7479. eeprom->len += i;
  7480. return ret;
  7481. }
  7482. memcpy(pd + i, &val, 4);
  7483. }
  7484. eeprom->len += i;
  7485. if (len & 3) {
  7486. /* read last bytes not ending on 4 byte boundary */
  7487. pd = &data[eeprom->len];
  7488. b_count = len & 3;
  7489. b_offset = offset + len - b_count;
  7490. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7491. if (ret)
  7492. return ret;
  7493. memcpy(pd, &val, b_count);
  7494. eeprom->len += b_count;
  7495. }
  7496. return 0;
  7497. }
  7498. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7499. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7500. {
  7501. struct tg3 *tp = netdev_priv(dev);
  7502. int ret;
  7503. u32 offset, len, b_offset, odd_len;
  7504. u8 *buf;
  7505. __le32 start, end;
  7506. if (tp->link_config.phy_is_low_power)
  7507. return -EAGAIN;
  7508. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7509. return -EINVAL;
  7510. offset = eeprom->offset;
  7511. len = eeprom->len;
  7512. if ((b_offset = (offset & 3))) {
  7513. /* adjustments to start on required 4 byte boundary */
  7514. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7515. if (ret)
  7516. return ret;
  7517. len += b_offset;
  7518. offset &= ~3;
  7519. if (len < 4)
  7520. len = 4;
  7521. }
  7522. odd_len = 0;
  7523. if (len & 3) {
  7524. /* adjustments to end on required 4 byte boundary */
  7525. odd_len = 1;
  7526. len = (len + 3) & ~3;
  7527. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7528. if (ret)
  7529. return ret;
  7530. }
  7531. buf = data;
  7532. if (b_offset || odd_len) {
  7533. buf = kmalloc(len, GFP_KERNEL);
  7534. if (!buf)
  7535. return -ENOMEM;
  7536. if (b_offset)
  7537. memcpy(buf, &start, 4);
  7538. if (odd_len)
  7539. memcpy(buf+len-4, &end, 4);
  7540. memcpy(buf + b_offset, data, eeprom->len);
  7541. }
  7542. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7543. if (buf != data)
  7544. kfree(buf);
  7545. return ret;
  7546. }
  7547. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7548. {
  7549. struct tg3 *tp = netdev_priv(dev);
  7550. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7551. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7552. return -EAGAIN;
  7553. return phy_ethtool_gset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7554. }
  7555. cmd->supported = (SUPPORTED_Autoneg);
  7556. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7557. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7558. SUPPORTED_1000baseT_Full);
  7559. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7560. cmd->supported |= (SUPPORTED_100baseT_Half |
  7561. SUPPORTED_100baseT_Full |
  7562. SUPPORTED_10baseT_Half |
  7563. SUPPORTED_10baseT_Full |
  7564. SUPPORTED_TP);
  7565. cmd->port = PORT_TP;
  7566. } else {
  7567. cmd->supported |= SUPPORTED_FIBRE;
  7568. cmd->port = PORT_FIBRE;
  7569. }
  7570. cmd->advertising = tp->link_config.advertising;
  7571. if (netif_running(dev)) {
  7572. cmd->speed = tp->link_config.active_speed;
  7573. cmd->duplex = tp->link_config.active_duplex;
  7574. }
  7575. cmd->phy_address = PHY_ADDR;
  7576. cmd->transceiver = 0;
  7577. cmd->autoneg = tp->link_config.autoneg;
  7578. cmd->maxtxpkt = 0;
  7579. cmd->maxrxpkt = 0;
  7580. return 0;
  7581. }
  7582. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7583. {
  7584. struct tg3 *tp = netdev_priv(dev);
  7585. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7586. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7587. return -EAGAIN;
  7588. return phy_ethtool_sset(tp->mdio_bus.phy_map[PHY_ADDR], cmd);
  7589. }
  7590. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7591. /* These are the only valid advertisement bits allowed. */
  7592. if (cmd->autoneg == AUTONEG_ENABLE &&
  7593. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7594. ADVERTISED_1000baseT_Full |
  7595. ADVERTISED_Autoneg |
  7596. ADVERTISED_FIBRE)))
  7597. return -EINVAL;
  7598. /* Fiber can only do SPEED_1000. */
  7599. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7600. (cmd->speed != SPEED_1000))
  7601. return -EINVAL;
  7602. /* Copper cannot force SPEED_1000. */
  7603. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7604. (cmd->speed == SPEED_1000))
  7605. return -EINVAL;
  7606. else if ((cmd->speed == SPEED_1000) &&
  7607. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7608. return -EINVAL;
  7609. tg3_full_lock(tp, 0);
  7610. tp->link_config.autoneg = cmd->autoneg;
  7611. if (cmd->autoneg == AUTONEG_ENABLE) {
  7612. tp->link_config.advertising = (cmd->advertising |
  7613. ADVERTISED_Autoneg);
  7614. tp->link_config.speed = SPEED_INVALID;
  7615. tp->link_config.duplex = DUPLEX_INVALID;
  7616. } else {
  7617. tp->link_config.advertising = 0;
  7618. tp->link_config.speed = cmd->speed;
  7619. tp->link_config.duplex = cmd->duplex;
  7620. }
  7621. tp->link_config.orig_speed = tp->link_config.speed;
  7622. tp->link_config.orig_duplex = tp->link_config.duplex;
  7623. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7624. if (netif_running(dev))
  7625. tg3_setup_phy(tp, 1);
  7626. tg3_full_unlock(tp);
  7627. return 0;
  7628. }
  7629. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7630. {
  7631. struct tg3 *tp = netdev_priv(dev);
  7632. strcpy(info->driver, DRV_MODULE_NAME);
  7633. strcpy(info->version, DRV_MODULE_VERSION);
  7634. strcpy(info->fw_version, tp->fw_ver);
  7635. strcpy(info->bus_info, pci_name(tp->pdev));
  7636. }
  7637. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7638. {
  7639. struct tg3 *tp = netdev_priv(dev);
  7640. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7641. device_can_wakeup(&tp->pdev->dev))
  7642. wol->supported = WAKE_MAGIC;
  7643. else
  7644. wol->supported = 0;
  7645. wol->wolopts = 0;
  7646. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7647. wol->wolopts = WAKE_MAGIC;
  7648. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7649. }
  7650. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7651. {
  7652. struct tg3 *tp = netdev_priv(dev);
  7653. struct device *dp = &tp->pdev->dev;
  7654. if (wol->wolopts & ~WAKE_MAGIC)
  7655. return -EINVAL;
  7656. if ((wol->wolopts & WAKE_MAGIC) &&
  7657. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7658. return -EINVAL;
  7659. spin_lock_bh(&tp->lock);
  7660. if (wol->wolopts & WAKE_MAGIC) {
  7661. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7662. device_set_wakeup_enable(dp, true);
  7663. } else {
  7664. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7665. device_set_wakeup_enable(dp, false);
  7666. }
  7667. spin_unlock_bh(&tp->lock);
  7668. return 0;
  7669. }
  7670. static u32 tg3_get_msglevel(struct net_device *dev)
  7671. {
  7672. struct tg3 *tp = netdev_priv(dev);
  7673. return tp->msg_enable;
  7674. }
  7675. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7676. {
  7677. struct tg3 *tp = netdev_priv(dev);
  7678. tp->msg_enable = value;
  7679. }
  7680. static int tg3_set_tso(struct net_device *dev, u32 value)
  7681. {
  7682. struct tg3 *tp = netdev_priv(dev);
  7683. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7684. if (value)
  7685. return -EINVAL;
  7686. return 0;
  7687. }
  7688. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7689. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7690. if (value) {
  7691. dev->features |= NETIF_F_TSO6;
  7692. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7693. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7694. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7696. dev->features |= NETIF_F_TSO_ECN;
  7697. } else
  7698. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7699. }
  7700. return ethtool_op_set_tso(dev, value);
  7701. }
  7702. static int tg3_nway_reset(struct net_device *dev)
  7703. {
  7704. struct tg3 *tp = netdev_priv(dev);
  7705. int r;
  7706. if (!netif_running(dev))
  7707. return -EAGAIN;
  7708. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7709. return -EINVAL;
  7710. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7711. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7712. return -EAGAIN;
  7713. r = phy_start_aneg(tp->mdio_bus.phy_map[PHY_ADDR]);
  7714. } else {
  7715. u32 bmcr;
  7716. spin_lock_bh(&tp->lock);
  7717. r = -EINVAL;
  7718. tg3_readphy(tp, MII_BMCR, &bmcr);
  7719. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7720. ((bmcr & BMCR_ANENABLE) ||
  7721. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7722. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7723. BMCR_ANENABLE);
  7724. r = 0;
  7725. }
  7726. spin_unlock_bh(&tp->lock);
  7727. }
  7728. return r;
  7729. }
  7730. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7731. {
  7732. struct tg3 *tp = netdev_priv(dev);
  7733. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7734. ering->rx_mini_max_pending = 0;
  7735. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7736. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7737. else
  7738. ering->rx_jumbo_max_pending = 0;
  7739. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7740. ering->rx_pending = tp->rx_pending;
  7741. ering->rx_mini_pending = 0;
  7742. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7743. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7744. else
  7745. ering->rx_jumbo_pending = 0;
  7746. ering->tx_pending = tp->tx_pending;
  7747. }
  7748. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7749. {
  7750. struct tg3 *tp = netdev_priv(dev);
  7751. int irq_sync = 0, err = 0;
  7752. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7753. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7754. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7755. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7756. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7757. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7758. return -EINVAL;
  7759. if (netif_running(dev)) {
  7760. tg3_phy_stop(tp);
  7761. tg3_netif_stop(tp);
  7762. irq_sync = 1;
  7763. }
  7764. tg3_full_lock(tp, irq_sync);
  7765. tp->rx_pending = ering->rx_pending;
  7766. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7767. tp->rx_pending > 63)
  7768. tp->rx_pending = 63;
  7769. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7770. tp->tx_pending = ering->tx_pending;
  7771. if (netif_running(dev)) {
  7772. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7773. err = tg3_restart_hw(tp, 1);
  7774. if (!err)
  7775. tg3_netif_start(tp);
  7776. }
  7777. tg3_full_unlock(tp);
  7778. if (irq_sync && !err)
  7779. tg3_phy_start(tp);
  7780. return err;
  7781. }
  7782. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7783. {
  7784. struct tg3 *tp = netdev_priv(dev);
  7785. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7786. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7787. epause->rx_pause = 1;
  7788. else
  7789. epause->rx_pause = 0;
  7790. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7791. epause->tx_pause = 1;
  7792. else
  7793. epause->tx_pause = 0;
  7794. }
  7795. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7796. {
  7797. struct tg3 *tp = netdev_priv(dev);
  7798. int err = 0;
  7799. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7800. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7801. return -EAGAIN;
  7802. if (epause->autoneg) {
  7803. u32 newadv;
  7804. struct phy_device *phydev;
  7805. phydev = tp->mdio_bus.phy_map[PHY_ADDR];
  7806. if (epause->rx_pause) {
  7807. if (epause->tx_pause)
  7808. newadv = ADVERTISED_Pause;
  7809. else
  7810. newadv = ADVERTISED_Pause |
  7811. ADVERTISED_Asym_Pause;
  7812. } else if (epause->tx_pause) {
  7813. newadv = ADVERTISED_Asym_Pause;
  7814. } else
  7815. newadv = 0;
  7816. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7817. u32 oldadv = phydev->advertising &
  7818. (ADVERTISED_Pause |
  7819. ADVERTISED_Asym_Pause);
  7820. if (oldadv != newadv) {
  7821. phydev->advertising &=
  7822. ~(ADVERTISED_Pause |
  7823. ADVERTISED_Asym_Pause);
  7824. phydev->advertising |= newadv;
  7825. err = phy_start_aneg(phydev);
  7826. }
  7827. } else {
  7828. tp->link_config.advertising &=
  7829. ~(ADVERTISED_Pause |
  7830. ADVERTISED_Asym_Pause);
  7831. tp->link_config.advertising |= newadv;
  7832. }
  7833. } else {
  7834. if (epause->rx_pause)
  7835. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7836. else
  7837. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7838. if (epause->tx_pause)
  7839. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7840. else
  7841. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7842. if (netif_running(dev))
  7843. tg3_setup_flow_control(tp, 0, 0);
  7844. }
  7845. } else {
  7846. int irq_sync = 0;
  7847. if (netif_running(dev)) {
  7848. tg3_netif_stop(tp);
  7849. irq_sync = 1;
  7850. }
  7851. tg3_full_lock(tp, irq_sync);
  7852. if (epause->autoneg)
  7853. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7854. else
  7855. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7856. if (epause->rx_pause)
  7857. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  7858. else
  7859. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  7860. if (epause->tx_pause)
  7861. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  7862. else
  7863. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  7864. if (netif_running(dev)) {
  7865. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7866. err = tg3_restart_hw(tp, 1);
  7867. if (!err)
  7868. tg3_netif_start(tp);
  7869. }
  7870. tg3_full_unlock(tp);
  7871. }
  7872. return err;
  7873. }
  7874. static u32 tg3_get_rx_csum(struct net_device *dev)
  7875. {
  7876. struct tg3 *tp = netdev_priv(dev);
  7877. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7878. }
  7879. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7880. {
  7881. struct tg3 *tp = netdev_priv(dev);
  7882. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7883. if (data != 0)
  7884. return -EINVAL;
  7885. return 0;
  7886. }
  7887. spin_lock_bh(&tp->lock);
  7888. if (data)
  7889. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7890. else
  7891. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7892. spin_unlock_bh(&tp->lock);
  7893. return 0;
  7894. }
  7895. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7896. {
  7897. struct tg3 *tp = netdev_priv(dev);
  7898. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7899. if (data != 0)
  7900. return -EINVAL;
  7901. return 0;
  7902. }
  7903. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7904. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7905. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7906. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7907. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7908. ethtool_op_set_tx_ipv6_csum(dev, data);
  7909. else
  7910. ethtool_op_set_tx_csum(dev, data);
  7911. return 0;
  7912. }
  7913. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7914. {
  7915. switch (sset) {
  7916. case ETH_SS_TEST:
  7917. return TG3_NUM_TEST;
  7918. case ETH_SS_STATS:
  7919. return TG3_NUM_STATS;
  7920. default:
  7921. return -EOPNOTSUPP;
  7922. }
  7923. }
  7924. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7925. {
  7926. switch (stringset) {
  7927. case ETH_SS_STATS:
  7928. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7929. break;
  7930. case ETH_SS_TEST:
  7931. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7932. break;
  7933. default:
  7934. WARN_ON(1); /* we need a WARN() */
  7935. break;
  7936. }
  7937. }
  7938. static int tg3_phys_id(struct net_device *dev, u32 data)
  7939. {
  7940. struct tg3 *tp = netdev_priv(dev);
  7941. int i;
  7942. if (!netif_running(tp->dev))
  7943. return -EAGAIN;
  7944. if (data == 0)
  7945. data = UINT_MAX / 2;
  7946. for (i = 0; i < (data * 2); i++) {
  7947. if ((i % 2) == 0)
  7948. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7949. LED_CTRL_1000MBPS_ON |
  7950. LED_CTRL_100MBPS_ON |
  7951. LED_CTRL_10MBPS_ON |
  7952. LED_CTRL_TRAFFIC_OVERRIDE |
  7953. LED_CTRL_TRAFFIC_BLINK |
  7954. LED_CTRL_TRAFFIC_LED);
  7955. else
  7956. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7957. LED_CTRL_TRAFFIC_OVERRIDE);
  7958. if (msleep_interruptible(500))
  7959. break;
  7960. }
  7961. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7962. return 0;
  7963. }
  7964. static void tg3_get_ethtool_stats (struct net_device *dev,
  7965. struct ethtool_stats *estats, u64 *tmp_stats)
  7966. {
  7967. struct tg3 *tp = netdev_priv(dev);
  7968. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7969. }
  7970. #define NVRAM_TEST_SIZE 0x100
  7971. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  7972. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  7973. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  7974. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7975. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7976. static int tg3_test_nvram(struct tg3 *tp)
  7977. {
  7978. u32 csum, magic;
  7979. __le32 *buf;
  7980. int i, j, k, err = 0, size;
  7981. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7982. return -EIO;
  7983. if (magic == TG3_EEPROM_MAGIC)
  7984. size = NVRAM_TEST_SIZE;
  7985. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7986. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  7987. TG3_EEPROM_SB_FORMAT_1) {
  7988. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  7989. case TG3_EEPROM_SB_REVISION_0:
  7990. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  7991. break;
  7992. case TG3_EEPROM_SB_REVISION_2:
  7993. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  7994. break;
  7995. case TG3_EEPROM_SB_REVISION_3:
  7996. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  7997. break;
  7998. default:
  7999. return 0;
  8000. }
  8001. } else
  8002. return 0;
  8003. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8004. size = NVRAM_SELFBOOT_HW_SIZE;
  8005. else
  8006. return -EIO;
  8007. buf = kmalloc(size, GFP_KERNEL);
  8008. if (buf == NULL)
  8009. return -ENOMEM;
  8010. err = -EIO;
  8011. for (i = 0, j = 0; i < size; i += 4, j++) {
  8012. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8013. break;
  8014. }
  8015. if (i < size)
  8016. goto out;
  8017. /* Selfboot format */
  8018. magic = swab32(le32_to_cpu(buf[0]));
  8019. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8020. TG3_EEPROM_MAGIC_FW) {
  8021. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8022. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8023. TG3_EEPROM_SB_REVISION_2) {
  8024. /* For rev 2, the csum doesn't include the MBA. */
  8025. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8026. csum8 += buf8[i];
  8027. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8028. csum8 += buf8[i];
  8029. } else {
  8030. for (i = 0; i < size; i++)
  8031. csum8 += buf8[i];
  8032. }
  8033. if (csum8 == 0) {
  8034. err = 0;
  8035. goto out;
  8036. }
  8037. err = -EIO;
  8038. goto out;
  8039. }
  8040. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8041. TG3_EEPROM_MAGIC_HW) {
  8042. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8043. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8044. u8 *buf8 = (u8 *) buf;
  8045. /* Separate the parity bits and the data bytes. */
  8046. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8047. if ((i == 0) || (i == 8)) {
  8048. int l;
  8049. u8 msk;
  8050. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8051. parity[k++] = buf8[i] & msk;
  8052. i++;
  8053. }
  8054. else if (i == 16) {
  8055. int l;
  8056. u8 msk;
  8057. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8058. parity[k++] = buf8[i] & msk;
  8059. i++;
  8060. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8061. parity[k++] = buf8[i] & msk;
  8062. i++;
  8063. }
  8064. data[j++] = buf8[i];
  8065. }
  8066. err = -EIO;
  8067. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8068. u8 hw8 = hweight8(data[i]);
  8069. if ((hw8 & 0x1) && parity[i])
  8070. goto out;
  8071. else if (!(hw8 & 0x1) && !parity[i])
  8072. goto out;
  8073. }
  8074. err = 0;
  8075. goto out;
  8076. }
  8077. /* Bootstrap checksum at offset 0x10 */
  8078. csum = calc_crc((unsigned char *) buf, 0x10);
  8079. if(csum != le32_to_cpu(buf[0x10/4]))
  8080. goto out;
  8081. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8082. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8083. if (csum != le32_to_cpu(buf[0xfc/4]))
  8084. goto out;
  8085. err = 0;
  8086. out:
  8087. kfree(buf);
  8088. return err;
  8089. }
  8090. #define TG3_SERDES_TIMEOUT_SEC 2
  8091. #define TG3_COPPER_TIMEOUT_SEC 6
  8092. static int tg3_test_link(struct tg3 *tp)
  8093. {
  8094. int i, max;
  8095. if (!netif_running(tp->dev))
  8096. return -ENODEV;
  8097. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8098. max = TG3_SERDES_TIMEOUT_SEC;
  8099. else
  8100. max = TG3_COPPER_TIMEOUT_SEC;
  8101. for (i = 0; i < max; i++) {
  8102. if (netif_carrier_ok(tp->dev))
  8103. return 0;
  8104. if (msleep_interruptible(1000))
  8105. break;
  8106. }
  8107. return -EIO;
  8108. }
  8109. /* Only test the commonly used registers */
  8110. static int tg3_test_registers(struct tg3 *tp)
  8111. {
  8112. int i, is_5705, is_5750;
  8113. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8114. static struct {
  8115. u16 offset;
  8116. u16 flags;
  8117. #define TG3_FL_5705 0x1
  8118. #define TG3_FL_NOT_5705 0x2
  8119. #define TG3_FL_NOT_5788 0x4
  8120. #define TG3_FL_NOT_5750 0x8
  8121. u32 read_mask;
  8122. u32 write_mask;
  8123. } reg_tbl[] = {
  8124. /* MAC Control Registers */
  8125. { MAC_MODE, TG3_FL_NOT_5705,
  8126. 0x00000000, 0x00ef6f8c },
  8127. { MAC_MODE, TG3_FL_5705,
  8128. 0x00000000, 0x01ef6b8c },
  8129. { MAC_STATUS, TG3_FL_NOT_5705,
  8130. 0x03800107, 0x00000000 },
  8131. { MAC_STATUS, TG3_FL_5705,
  8132. 0x03800100, 0x00000000 },
  8133. { MAC_ADDR_0_HIGH, 0x0000,
  8134. 0x00000000, 0x0000ffff },
  8135. { MAC_ADDR_0_LOW, 0x0000,
  8136. 0x00000000, 0xffffffff },
  8137. { MAC_RX_MTU_SIZE, 0x0000,
  8138. 0x00000000, 0x0000ffff },
  8139. { MAC_TX_MODE, 0x0000,
  8140. 0x00000000, 0x00000070 },
  8141. { MAC_TX_LENGTHS, 0x0000,
  8142. 0x00000000, 0x00003fff },
  8143. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8144. 0x00000000, 0x000007fc },
  8145. { MAC_RX_MODE, TG3_FL_5705,
  8146. 0x00000000, 0x000007dc },
  8147. { MAC_HASH_REG_0, 0x0000,
  8148. 0x00000000, 0xffffffff },
  8149. { MAC_HASH_REG_1, 0x0000,
  8150. 0x00000000, 0xffffffff },
  8151. { MAC_HASH_REG_2, 0x0000,
  8152. 0x00000000, 0xffffffff },
  8153. { MAC_HASH_REG_3, 0x0000,
  8154. 0x00000000, 0xffffffff },
  8155. /* Receive Data and Receive BD Initiator Control Registers. */
  8156. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8157. 0x00000000, 0xffffffff },
  8158. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8159. 0x00000000, 0xffffffff },
  8160. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8161. 0x00000000, 0x00000003 },
  8162. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8163. 0x00000000, 0xffffffff },
  8164. { RCVDBDI_STD_BD+0, 0x0000,
  8165. 0x00000000, 0xffffffff },
  8166. { RCVDBDI_STD_BD+4, 0x0000,
  8167. 0x00000000, 0xffffffff },
  8168. { RCVDBDI_STD_BD+8, 0x0000,
  8169. 0x00000000, 0xffff0002 },
  8170. { RCVDBDI_STD_BD+0xc, 0x0000,
  8171. 0x00000000, 0xffffffff },
  8172. /* Receive BD Initiator Control Registers. */
  8173. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8174. 0x00000000, 0xffffffff },
  8175. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8176. 0x00000000, 0x000003ff },
  8177. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8178. 0x00000000, 0xffffffff },
  8179. /* Host Coalescing Control Registers. */
  8180. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8181. 0x00000000, 0x00000004 },
  8182. { HOSTCC_MODE, TG3_FL_5705,
  8183. 0x00000000, 0x000000f6 },
  8184. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8185. 0x00000000, 0xffffffff },
  8186. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8187. 0x00000000, 0x000003ff },
  8188. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8189. 0x00000000, 0xffffffff },
  8190. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8191. 0x00000000, 0x000003ff },
  8192. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8193. 0x00000000, 0xffffffff },
  8194. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8195. 0x00000000, 0x000000ff },
  8196. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8197. 0x00000000, 0xffffffff },
  8198. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8199. 0x00000000, 0x000000ff },
  8200. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8201. 0x00000000, 0xffffffff },
  8202. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8203. 0x00000000, 0xffffffff },
  8204. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8205. 0x00000000, 0xffffffff },
  8206. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8207. 0x00000000, 0x000000ff },
  8208. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8209. 0x00000000, 0xffffffff },
  8210. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8211. 0x00000000, 0x000000ff },
  8212. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8213. 0x00000000, 0xffffffff },
  8214. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8215. 0x00000000, 0xffffffff },
  8216. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8217. 0x00000000, 0xffffffff },
  8218. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8219. 0x00000000, 0xffffffff },
  8220. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8221. 0x00000000, 0xffffffff },
  8222. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8223. 0xffffffff, 0x00000000 },
  8224. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8225. 0xffffffff, 0x00000000 },
  8226. /* Buffer Manager Control Registers. */
  8227. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8228. 0x00000000, 0x007fff80 },
  8229. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8230. 0x00000000, 0x007fffff },
  8231. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8232. 0x00000000, 0x0000003f },
  8233. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8234. 0x00000000, 0x000001ff },
  8235. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8236. 0x00000000, 0x000001ff },
  8237. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8238. 0xffffffff, 0x00000000 },
  8239. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8240. 0xffffffff, 0x00000000 },
  8241. /* Mailbox Registers */
  8242. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8243. 0x00000000, 0x000001ff },
  8244. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8245. 0x00000000, 0x000001ff },
  8246. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8247. 0x00000000, 0x000007ff },
  8248. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8249. 0x00000000, 0x000001ff },
  8250. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8251. };
  8252. is_5705 = is_5750 = 0;
  8253. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8254. is_5705 = 1;
  8255. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8256. is_5750 = 1;
  8257. }
  8258. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8259. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8260. continue;
  8261. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8262. continue;
  8263. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8264. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8265. continue;
  8266. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8267. continue;
  8268. offset = (u32) reg_tbl[i].offset;
  8269. read_mask = reg_tbl[i].read_mask;
  8270. write_mask = reg_tbl[i].write_mask;
  8271. /* Save the original register content */
  8272. save_val = tr32(offset);
  8273. /* Determine the read-only value. */
  8274. read_val = save_val & read_mask;
  8275. /* Write zero to the register, then make sure the read-only bits
  8276. * are not changed and the read/write bits are all zeros.
  8277. */
  8278. tw32(offset, 0);
  8279. val = tr32(offset);
  8280. /* Test the read-only and read/write bits. */
  8281. if (((val & read_mask) != read_val) || (val & write_mask))
  8282. goto out;
  8283. /* Write ones to all the bits defined by RdMask and WrMask, then
  8284. * make sure the read-only bits are not changed and the
  8285. * read/write bits are all ones.
  8286. */
  8287. tw32(offset, read_mask | write_mask);
  8288. val = tr32(offset);
  8289. /* Test the read-only bits. */
  8290. if ((val & read_mask) != read_val)
  8291. goto out;
  8292. /* Test the read/write bits. */
  8293. if ((val & write_mask) != write_mask)
  8294. goto out;
  8295. tw32(offset, save_val);
  8296. }
  8297. return 0;
  8298. out:
  8299. if (netif_msg_hw(tp))
  8300. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8301. offset);
  8302. tw32(offset, save_val);
  8303. return -EIO;
  8304. }
  8305. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8306. {
  8307. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8308. int i;
  8309. u32 j;
  8310. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8311. for (j = 0; j < len; j += 4) {
  8312. u32 val;
  8313. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8314. tg3_read_mem(tp, offset + j, &val);
  8315. if (val != test_pattern[i])
  8316. return -EIO;
  8317. }
  8318. }
  8319. return 0;
  8320. }
  8321. static int tg3_test_memory(struct tg3 *tp)
  8322. {
  8323. static struct mem_entry {
  8324. u32 offset;
  8325. u32 len;
  8326. } mem_tbl_570x[] = {
  8327. { 0x00000000, 0x00b50},
  8328. { 0x00002000, 0x1c000},
  8329. { 0xffffffff, 0x00000}
  8330. }, mem_tbl_5705[] = {
  8331. { 0x00000100, 0x0000c},
  8332. { 0x00000200, 0x00008},
  8333. { 0x00004000, 0x00800},
  8334. { 0x00006000, 0x01000},
  8335. { 0x00008000, 0x02000},
  8336. { 0x00010000, 0x0e000},
  8337. { 0xffffffff, 0x00000}
  8338. }, mem_tbl_5755[] = {
  8339. { 0x00000200, 0x00008},
  8340. { 0x00004000, 0x00800},
  8341. { 0x00006000, 0x00800},
  8342. { 0x00008000, 0x02000},
  8343. { 0x00010000, 0x0c000},
  8344. { 0xffffffff, 0x00000}
  8345. }, mem_tbl_5906[] = {
  8346. { 0x00000200, 0x00008},
  8347. { 0x00004000, 0x00400},
  8348. { 0x00006000, 0x00400},
  8349. { 0x00008000, 0x01000},
  8350. { 0x00010000, 0x01000},
  8351. { 0xffffffff, 0x00000}
  8352. };
  8353. struct mem_entry *mem_tbl;
  8354. int err = 0;
  8355. int i;
  8356. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8359. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8360. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8361. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8362. mem_tbl = mem_tbl_5755;
  8363. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8364. mem_tbl = mem_tbl_5906;
  8365. else
  8366. mem_tbl = mem_tbl_5705;
  8367. } else
  8368. mem_tbl = mem_tbl_570x;
  8369. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8370. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8371. mem_tbl[i].len)) != 0)
  8372. break;
  8373. }
  8374. return err;
  8375. }
  8376. #define TG3_MAC_LOOPBACK 0
  8377. #define TG3_PHY_LOOPBACK 1
  8378. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8379. {
  8380. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8381. u32 desc_idx;
  8382. struct sk_buff *skb, *rx_skb;
  8383. u8 *tx_data;
  8384. dma_addr_t map;
  8385. int num_pkts, tx_len, rx_len, i, err;
  8386. struct tg3_rx_buffer_desc *desc;
  8387. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8388. /* HW errata - mac loopback fails in some cases on 5780.
  8389. * Normal traffic and PHY loopback are not affected by
  8390. * errata.
  8391. */
  8392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8393. return 0;
  8394. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8395. MAC_MODE_PORT_INT_LPBACK;
  8396. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8397. mac_mode |= MAC_MODE_LINK_POLARITY;
  8398. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8399. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8400. else
  8401. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8402. tw32(MAC_MODE, mac_mode);
  8403. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8404. u32 val;
  8405. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8406. u32 phytest;
  8407. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8408. u32 phy;
  8409. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8410. phytest | MII_TG3_EPHY_SHADOW_EN);
  8411. if (!tg3_readphy(tp, 0x1b, &phy))
  8412. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8413. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8414. }
  8415. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8416. } else
  8417. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8418. tg3_phy_toggle_automdix(tp, 0);
  8419. tg3_writephy(tp, MII_BMCR, val);
  8420. udelay(40);
  8421. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8422. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8423. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8424. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8425. } else
  8426. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8427. /* reset to prevent losing 1st rx packet intermittently */
  8428. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8429. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8430. udelay(10);
  8431. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8432. }
  8433. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8434. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8435. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8436. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8437. mac_mode |= MAC_MODE_LINK_POLARITY;
  8438. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8439. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8440. }
  8441. tw32(MAC_MODE, mac_mode);
  8442. }
  8443. else
  8444. return -EINVAL;
  8445. err = -EIO;
  8446. tx_len = 1514;
  8447. skb = netdev_alloc_skb(tp->dev, tx_len);
  8448. if (!skb)
  8449. return -ENOMEM;
  8450. tx_data = skb_put(skb, tx_len);
  8451. memcpy(tx_data, tp->dev->dev_addr, 6);
  8452. memset(tx_data + 6, 0x0, 8);
  8453. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8454. for (i = 14; i < tx_len; i++)
  8455. tx_data[i] = (u8) (i & 0xff);
  8456. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8457. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8458. HOSTCC_MODE_NOW);
  8459. udelay(10);
  8460. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8461. num_pkts = 0;
  8462. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8463. tp->tx_prod++;
  8464. num_pkts++;
  8465. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8466. tp->tx_prod);
  8467. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8468. udelay(10);
  8469. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8470. for (i = 0; i < 25; i++) {
  8471. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8472. HOSTCC_MODE_NOW);
  8473. udelay(10);
  8474. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8475. rx_idx = tp->hw_status->idx[0].rx_producer;
  8476. if ((tx_idx == tp->tx_prod) &&
  8477. (rx_idx == (rx_start_idx + num_pkts)))
  8478. break;
  8479. }
  8480. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8481. dev_kfree_skb(skb);
  8482. if (tx_idx != tp->tx_prod)
  8483. goto out;
  8484. if (rx_idx != rx_start_idx + num_pkts)
  8485. goto out;
  8486. desc = &tp->rx_rcb[rx_start_idx];
  8487. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8488. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8489. if (opaque_key != RXD_OPAQUE_RING_STD)
  8490. goto out;
  8491. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8492. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8493. goto out;
  8494. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8495. if (rx_len != tx_len)
  8496. goto out;
  8497. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8498. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8499. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8500. for (i = 14; i < tx_len; i++) {
  8501. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8502. goto out;
  8503. }
  8504. err = 0;
  8505. /* tg3_free_rings will unmap and free the rx_skb */
  8506. out:
  8507. return err;
  8508. }
  8509. #define TG3_MAC_LOOPBACK_FAILED 1
  8510. #define TG3_PHY_LOOPBACK_FAILED 2
  8511. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8512. TG3_PHY_LOOPBACK_FAILED)
  8513. static int tg3_test_loopback(struct tg3 *tp)
  8514. {
  8515. int err = 0;
  8516. u32 cpmuctrl = 0;
  8517. if (!netif_running(tp->dev))
  8518. return TG3_LOOPBACK_FAILED;
  8519. err = tg3_reset_hw(tp, 1);
  8520. if (err)
  8521. return TG3_LOOPBACK_FAILED;
  8522. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8525. int i;
  8526. u32 status;
  8527. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8528. /* Wait for up to 40 microseconds to acquire lock. */
  8529. for (i = 0; i < 4; i++) {
  8530. status = tr32(TG3_CPMU_MUTEX_GNT);
  8531. if (status == CPMU_MUTEX_GNT_DRIVER)
  8532. break;
  8533. udelay(10);
  8534. }
  8535. if (status != CPMU_MUTEX_GNT_DRIVER)
  8536. return TG3_LOOPBACK_FAILED;
  8537. /* Turn off link-based power management. */
  8538. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8539. tw32(TG3_CPMU_CTRL,
  8540. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8541. CPMU_CTRL_LINK_AWARE_MODE));
  8542. }
  8543. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8544. err |= TG3_MAC_LOOPBACK_FAILED;
  8545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8548. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8549. /* Release the mutex */
  8550. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8551. }
  8552. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8553. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8554. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8555. err |= TG3_PHY_LOOPBACK_FAILED;
  8556. }
  8557. return err;
  8558. }
  8559. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8560. u64 *data)
  8561. {
  8562. struct tg3 *tp = netdev_priv(dev);
  8563. if (tp->link_config.phy_is_low_power)
  8564. tg3_set_power_state(tp, PCI_D0);
  8565. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8566. if (tg3_test_nvram(tp) != 0) {
  8567. etest->flags |= ETH_TEST_FL_FAILED;
  8568. data[0] = 1;
  8569. }
  8570. if (tg3_test_link(tp) != 0) {
  8571. etest->flags |= ETH_TEST_FL_FAILED;
  8572. data[1] = 1;
  8573. }
  8574. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8575. int err, err2 = 0, irq_sync = 0;
  8576. if (netif_running(dev)) {
  8577. tg3_phy_stop(tp);
  8578. tg3_netif_stop(tp);
  8579. irq_sync = 1;
  8580. }
  8581. tg3_full_lock(tp, irq_sync);
  8582. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8583. err = tg3_nvram_lock(tp);
  8584. tg3_halt_cpu(tp, RX_CPU_BASE);
  8585. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8586. tg3_halt_cpu(tp, TX_CPU_BASE);
  8587. if (!err)
  8588. tg3_nvram_unlock(tp);
  8589. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8590. tg3_phy_reset(tp);
  8591. if (tg3_test_registers(tp) != 0) {
  8592. etest->flags |= ETH_TEST_FL_FAILED;
  8593. data[2] = 1;
  8594. }
  8595. if (tg3_test_memory(tp) != 0) {
  8596. etest->flags |= ETH_TEST_FL_FAILED;
  8597. data[3] = 1;
  8598. }
  8599. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8600. etest->flags |= ETH_TEST_FL_FAILED;
  8601. tg3_full_unlock(tp);
  8602. if (tg3_test_interrupt(tp) != 0) {
  8603. etest->flags |= ETH_TEST_FL_FAILED;
  8604. data[5] = 1;
  8605. }
  8606. tg3_full_lock(tp, 0);
  8607. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8608. if (netif_running(dev)) {
  8609. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8610. err2 = tg3_restart_hw(tp, 1);
  8611. if (!err2)
  8612. tg3_netif_start(tp);
  8613. }
  8614. tg3_full_unlock(tp);
  8615. if (irq_sync && !err2)
  8616. tg3_phy_start(tp);
  8617. }
  8618. if (tp->link_config.phy_is_low_power)
  8619. tg3_set_power_state(tp, PCI_D3hot);
  8620. }
  8621. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8622. {
  8623. struct mii_ioctl_data *data = if_mii(ifr);
  8624. struct tg3 *tp = netdev_priv(dev);
  8625. int err;
  8626. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8627. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8628. return -EAGAIN;
  8629. return phy_mii_ioctl(tp->mdio_bus.phy_map[PHY_ADDR], data, cmd);
  8630. }
  8631. switch(cmd) {
  8632. case SIOCGMIIPHY:
  8633. data->phy_id = PHY_ADDR;
  8634. /* fallthru */
  8635. case SIOCGMIIREG: {
  8636. u32 mii_regval;
  8637. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8638. break; /* We have no PHY */
  8639. if (tp->link_config.phy_is_low_power)
  8640. return -EAGAIN;
  8641. spin_lock_bh(&tp->lock);
  8642. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8643. spin_unlock_bh(&tp->lock);
  8644. data->val_out = mii_regval;
  8645. return err;
  8646. }
  8647. case SIOCSMIIREG:
  8648. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8649. break; /* We have no PHY */
  8650. if (!capable(CAP_NET_ADMIN))
  8651. return -EPERM;
  8652. if (tp->link_config.phy_is_low_power)
  8653. return -EAGAIN;
  8654. spin_lock_bh(&tp->lock);
  8655. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8656. spin_unlock_bh(&tp->lock);
  8657. return err;
  8658. default:
  8659. /* do nothing */
  8660. break;
  8661. }
  8662. return -EOPNOTSUPP;
  8663. }
  8664. #if TG3_VLAN_TAG_USED
  8665. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8666. {
  8667. struct tg3 *tp = netdev_priv(dev);
  8668. if (netif_running(dev))
  8669. tg3_netif_stop(tp);
  8670. tg3_full_lock(tp, 0);
  8671. tp->vlgrp = grp;
  8672. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8673. __tg3_set_rx_mode(dev);
  8674. if (netif_running(dev))
  8675. tg3_netif_start(tp);
  8676. tg3_full_unlock(tp);
  8677. }
  8678. #endif
  8679. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8680. {
  8681. struct tg3 *tp = netdev_priv(dev);
  8682. memcpy(ec, &tp->coal, sizeof(*ec));
  8683. return 0;
  8684. }
  8685. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8686. {
  8687. struct tg3 *tp = netdev_priv(dev);
  8688. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8689. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8690. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8691. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8692. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8693. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8694. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8695. }
  8696. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8697. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8698. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8699. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8700. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8701. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8702. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8703. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8704. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8705. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8706. return -EINVAL;
  8707. /* No rx interrupts will be generated if both are zero */
  8708. if ((ec->rx_coalesce_usecs == 0) &&
  8709. (ec->rx_max_coalesced_frames == 0))
  8710. return -EINVAL;
  8711. /* No tx interrupts will be generated if both are zero */
  8712. if ((ec->tx_coalesce_usecs == 0) &&
  8713. (ec->tx_max_coalesced_frames == 0))
  8714. return -EINVAL;
  8715. /* Only copy relevant parameters, ignore all others. */
  8716. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8717. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8718. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8719. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8720. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8721. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8722. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8723. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8724. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8725. if (netif_running(dev)) {
  8726. tg3_full_lock(tp, 0);
  8727. __tg3_set_coalesce(tp, &tp->coal);
  8728. tg3_full_unlock(tp);
  8729. }
  8730. return 0;
  8731. }
  8732. static const struct ethtool_ops tg3_ethtool_ops = {
  8733. .get_settings = tg3_get_settings,
  8734. .set_settings = tg3_set_settings,
  8735. .get_drvinfo = tg3_get_drvinfo,
  8736. .get_regs_len = tg3_get_regs_len,
  8737. .get_regs = tg3_get_regs,
  8738. .get_wol = tg3_get_wol,
  8739. .set_wol = tg3_set_wol,
  8740. .get_msglevel = tg3_get_msglevel,
  8741. .set_msglevel = tg3_set_msglevel,
  8742. .nway_reset = tg3_nway_reset,
  8743. .get_link = ethtool_op_get_link,
  8744. .get_eeprom_len = tg3_get_eeprom_len,
  8745. .get_eeprom = tg3_get_eeprom,
  8746. .set_eeprom = tg3_set_eeprom,
  8747. .get_ringparam = tg3_get_ringparam,
  8748. .set_ringparam = tg3_set_ringparam,
  8749. .get_pauseparam = tg3_get_pauseparam,
  8750. .set_pauseparam = tg3_set_pauseparam,
  8751. .get_rx_csum = tg3_get_rx_csum,
  8752. .set_rx_csum = tg3_set_rx_csum,
  8753. .set_tx_csum = tg3_set_tx_csum,
  8754. .set_sg = ethtool_op_set_sg,
  8755. .set_tso = tg3_set_tso,
  8756. .self_test = tg3_self_test,
  8757. .get_strings = tg3_get_strings,
  8758. .phys_id = tg3_phys_id,
  8759. .get_ethtool_stats = tg3_get_ethtool_stats,
  8760. .get_coalesce = tg3_get_coalesce,
  8761. .set_coalesce = tg3_set_coalesce,
  8762. .get_sset_count = tg3_get_sset_count,
  8763. };
  8764. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8765. {
  8766. u32 cursize, val, magic;
  8767. tp->nvram_size = EEPROM_CHIP_SIZE;
  8768. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8769. return;
  8770. if ((magic != TG3_EEPROM_MAGIC) &&
  8771. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8772. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8773. return;
  8774. /*
  8775. * Size the chip by reading offsets at increasing powers of two.
  8776. * When we encounter our validation signature, we know the addressing
  8777. * has wrapped around, and thus have our chip size.
  8778. */
  8779. cursize = 0x10;
  8780. while (cursize < tp->nvram_size) {
  8781. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8782. return;
  8783. if (val == magic)
  8784. break;
  8785. cursize <<= 1;
  8786. }
  8787. tp->nvram_size = cursize;
  8788. }
  8789. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8790. {
  8791. u32 val;
  8792. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8793. return;
  8794. /* Selfboot format */
  8795. if (val != TG3_EEPROM_MAGIC) {
  8796. tg3_get_eeprom_size(tp);
  8797. return;
  8798. }
  8799. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8800. if (val != 0) {
  8801. tp->nvram_size = (val >> 16) * 1024;
  8802. return;
  8803. }
  8804. }
  8805. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8806. }
  8807. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8808. {
  8809. u32 nvcfg1;
  8810. nvcfg1 = tr32(NVRAM_CFG1);
  8811. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8812. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8813. }
  8814. else {
  8815. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8816. tw32(NVRAM_CFG1, nvcfg1);
  8817. }
  8818. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8819. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8820. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8821. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8822. tp->nvram_jedecnum = JEDEC_ATMEL;
  8823. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8824. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8825. break;
  8826. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8827. tp->nvram_jedecnum = JEDEC_ATMEL;
  8828. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8829. break;
  8830. case FLASH_VENDOR_ATMEL_EEPROM:
  8831. tp->nvram_jedecnum = JEDEC_ATMEL;
  8832. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8833. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8834. break;
  8835. case FLASH_VENDOR_ST:
  8836. tp->nvram_jedecnum = JEDEC_ST;
  8837. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8838. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8839. break;
  8840. case FLASH_VENDOR_SAIFUN:
  8841. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8842. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8843. break;
  8844. case FLASH_VENDOR_SST_SMALL:
  8845. case FLASH_VENDOR_SST_LARGE:
  8846. tp->nvram_jedecnum = JEDEC_SST;
  8847. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8848. break;
  8849. }
  8850. }
  8851. else {
  8852. tp->nvram_jedecnum = JEDEC_ATMEL;
  8853. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8854. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8855. }
  8856. }
  8857. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8858. {
  8859. u32 nvcfg1;
  8860. nvcfg1 = tr32(NVRAM_CFG1);
  8861. /* NVRAM protection for TPM */
  8862. if (nvcfg1 & (1 << 27))
  8863. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8864. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8865. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8866. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8867. tp->nvram_jedecnum = JEDEC_ATMEL;
  8868. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8869. break;
  8870. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8871. tp->nvram_jedecnum = JEDEC_ATMEL;
  8872. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8873. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8874. break;
  8875. case FLASH_5752VENDOR_ST_M45PE10:
  8876. case FLASH_5752VENDOR_ST_M45PE20:
  8877. case FLASH_5752VENDOR_ST_M45PE40:
  8878. tp->nvram_jedecnum = JEDEC_ST;
  8879. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8880. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8881. break;
  8882. }
  8883. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8884. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8885. case FLASH_5752PAGE_SIZE_256:
  8886. tp->nvram_pagesize = 256;
  8887. break;
  8888. case FLASH_5752PAGE_SIZE_512:
  8889. tp->nvram_pagesize = 512;
  8890. break;
  8891. case FLASH_5752PAGE_SIZE_1K:
  8892. tp->nvram_pagesize = 1024;
  8893. break;
  8894. case FLASH_5752PAGE_SIZE_2K:
  8895. tp->nvram_pagesize = 2048;
  8896. break;
  8897. case FLASH_5752PAGE_SIZE_4K:
  8898. tp->nvram_pagesize = 4096;
  8899. break;
  8900. case FLASH_5752PAGE_SIZE_264:
  8901. tp->nvram_pagesize = 264;
  8902. break;
  8903. }
  8904. }
  8905. else {
  8906. /* For eeprom, set pagesize to maximum eeprom size */
  8907. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8908. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8909. tw32(NVRAM_CFG1, nvcfg1);
  8910. }
  8911. }
  8912. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8913. {
  8914. u32 nvcfg1, protect = 0;
  8915. nvcfg1 = tr32(NVRAM_CFG1);
  8916. /* NVRAM protection for TPM */
  8917. if (nvcfg1 & (1 << 27)) {
  8918. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8919. protect = 1;
  8920. }
  8921. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8922. switch (nvcfg1) {
  8923. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8924. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8925. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8926. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8927. tp->nvram_jedecnum = JEDEC_ATMEL;
  8928. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8929. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8930. tp->nvram_pagesize = 264;
  8931. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8932. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8933. tp->nvram_size = (protect ? 0x3e200 :
  8934. TG3_NVRAM_SIZE_512KB);
  8935. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8936. tp->nvram_size = (protect ? 0x1f200 :
  8937. TG3_NVRAM_SIZE_256KB);
  8938. else
  8939. tp->nvram_size = (protect ? 0x1f200 :
  8940. TG3_NVRAM_SIZE_128KB);
  8941. break;
  8942. case FLASH_5752VENDOR_ST_M45PE10:
  8943. case FLASH_5752VENDOR_ST_M45PE20:
  8944. case FLASH_5752VENDOR_ST_M45PE40:
  8945. tp->nvram_jedecnum = JEDEC_ST;
  8946. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8947. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8948. tp->nvram_pagesize = 256;
  8949. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8950. tp->nvram_size = (protect ?
  8951. TG3_NVRAM_SIZE_64KB :
  8952. TG3_NVRAM_SIZE_128KB);
  8953. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8954. tp->nvram_size = (protect ?
  8955. TG3_NVRAM_SIZE_64KB :
  8956. TG3_NVRAM_SIZE_256KB);
  8957. else
  8958. tp->nvram_size = (protect ?
  8959. TG3_NVRAM_SIZE_128KB :
  8960. TG3_NVRAM_SIZE_512KB);
  8961. break;
  8962. }
  8963. }
  8964. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8965. {
  8966. u32 nvcfg1;
  8967. nvcfg1 = tr32(NVRAM_CFG1);
  8968. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8969. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8970. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8971. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8972. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8973. tp->nvram_jedecnum = JEDEC_ATMEL;
  8974. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8975. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8976. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8977. tw32(NVRAM_CFG1, nvcfg1);
  8978. break;
  8979. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8980. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8981. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8982. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8983. tp->nvram_jedecnum = JEDEC_ATMEL;
  8984. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8985. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8986. tp->nvram_pagesize = 264;
  8987. break;
  8988. case FLASH_5752VENDOR_ST_M45PE10:
  8989. case FLASH_5752VENDOR_ST_M45PE20:
  8990. case FLASH_5752VENDOR_ST_M45PE40:
  8991. tp->nvram_jedecnum = JEDEC_ST;
  8992. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8993. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8994. tp->nvram_pagesize = 256;
  8995. break;
  8996. }
  8997. }
  8998. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8999. {
  9000. u32 nvcfg1, protect = 0;
  9001. nvcfg1 = tr32(NVRAM_CFG1);
  9002. /* NVRAM protection for TPM */
  9003. if (nvcfg1 & (1 << 27)) {
  9004. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9005. protect = 1;
  9006. }
  9007. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9008. switch (nvcfg1) {
  9009. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9010. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9011. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9012. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9013. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9014. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9015. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9016. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9017. tp->nvram_jedecnum = JEDEC_ATMEL;
  9018. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9019. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9020. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9021. tp->nvram_pagesize = 256;
  9022. break;
  9023. case FLASH_5761VENDOR_ST_A_M45PE20:
  9024. case FLASH_5761VENDOR_ST_A_M45PE40:
  9025. case FLASH_5761VENDOR_ST_A_M45PE80:
  9026. case FLASH_5761VENDOR_ST_A_M45PE16:
  9027. case FLASH_5761VENDOR_ST_M_M45PE20:
  9028. case FLASH_5761VENDOR_ST_M_M45PE40:
  9029. case FLASH_5761VENDOR_ST_M_M45PE80:
  9030. case FLASH_5761VENDOR_ST_M_M45PE16:
  9031. tp->nvram_jedecnum = JEDEC_ST;
  9032. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9033. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9034. tp->nvram_pagesize = 256;
  9035. break;
  9036. }
  9037. if (protect) {
  9038. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9039. } else {
  9040. switch (nvcfg1) {
  9041. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9042. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9043. case FLASH_5761VENDOR_ST_A_M45PE16:
  9044. case FLASH_5761VENDOR_ST_M_M45PE16:
  9045. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9046. break;
  9047. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9048. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9049. case FLASH_5761VENDOR_ST_A_M45PE80:
  9050. case FLASH_5761VENDOR_ST_M_M45PE80:
  9051. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9052. break;
  9053. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9054. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9055. case FLASH_5761VENDOR_ST_A_M45PE40:
  9056. case FLASH_5761VENDOR_ST_M_M45PE40:
  9057. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9058. break;
  9059. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9060. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9061. case FLASH_5761VENDOR_ST_A_M45PE20:
  9062. case FLASH_5761VENDOR_ST_M_M45PE20:
  9063. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9064. break;
  9065. }
  9066. }
  9067. }
  9068. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9069. {
  9070. tp->nvram_jedecnum = JEDEC_ATMEL;
  9071. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9072. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9073. }
  9074. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9075. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9076. {
  9077. tw32_f(GRC_EEPROM_ADDR,
  9078. (EEPROM_ADDR_FSM_RESET |
  9079. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9080. EEPROM_ADDR_CLKPERD_SHIFT)));
  9081. msleep(1);
  9082. /* Enable seeprom accesses. */
  9083. tw32_f(GRC_LOCAL_CTRL,
  9084. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9085. udelay(100);
  9086. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9087. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9088. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9089. if (tg3_nvram_lock(tp)) {
  9090. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9091. "tg3_nvram_init failed.\n", tp->dev->name);
  9092. return;
  9093. }
  9094. tg3_enable_nvram_access(tp);
  9095. tp->nvram_size = 0;
  9096. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9097. tg3_get_5752_nvram_info(tp);
  9098. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9099. tg3_get_5755_nvram_info(tp);
  9100. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9102. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9103. tg3_get_5787_nvram_info(tp);
  9104. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9105. tg3_get_5761_nvram_info(tp);
  9106. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9107. tg3_get_5906_nvram_info(tp);
  9108. else
  9109. tg3_get_nvram_info(tp);
  9110. if (tp->nvram_size == 0)
  9111. tg3_get_nvram_size(tp);
  9112. tg3_disable_nvram_access(tp);
  9113. tg3_nvram_unlock(tp);
  9114. } else {
  9115. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9116. tg3_get_eeprom_size(tp);
  9117. }
  9118. }
  9119. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9120. u32 offset, u32 *val)
  9121. {
  9122. u32 tmp;
  9123. int i;
  9124. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9125. (offset % 4) != 0)
  9126. return -EINVAL;
  9127. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9128. EEPROM_ADDR_DEVID_MASK |
  9129. EEPROM_ADDR_READ);
  9130. tw32(GRC_EEPROM_ADDR,
  9131. tmp |
  9132. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9133. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9134. EEPROM_ADDR_ADDR_MASK) |
  9135. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9136. for (i = 0; i < 1000; i++) {
  9137. tmp = tr32(GRC_EEPROM_ADDR);
  9138. if (tmp & EEPROM_ADDR_COMPLETE)
  9139. break;
  9140. msleep(1);
  9141. }
  9142. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9143. return -EBUSY;
  9144. *val = tr32(GRC_EEPROM_DATA);
  9145. return 0;
  9146. }
  9147. #define NVRAM_CMD_TIMEOUT 10000
  9148. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9149. {
  9150. int i;
  9151. tw32(NVRAM_CMD, nvram_cmd);
  9152. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9153. udelay(10);
  9154. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9155. udelay(10);
  9156. break;
  9157. }
  9158. }
  9159. if (i == NVRAM_CMD_TIMEOUT) {
  9160. return -EBUSY;
  9161. }
  9162. return 0;
  9163. }
  9164. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9165. {
  9166. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9167. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9168. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9169. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9170. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9171. addr = ((addr / tp->nvram_pagesize) <<
  9172. ATMEL_AT45DB0X1B_PAGE_POS) +
  9173. (addr % tp->nvram_pagesize);
  9174. return addr;
  9175. }
  9176. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9177. {
  9178. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9179. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9180. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9181. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9182. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9183. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9184. tp->nvram_pagesize) +
  9185. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9186. return addr;
  9187. }
  9188. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9189. {
  9190. int ret;
  9191. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9192. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9193. offset = tg3_nvram_phys_addr(tp, offset);
  9194. if (offset > NVRAM_ADDR_MSK)
  9195. return -EINVAL;
  9196. ret = tg3_nvram_lock(tp);
  9197. if (ret)
  9198. return ret;
  9199. tg3_enable_nvram_access(tp);
  9200. tw32(NVRAM_ADDR, offset);
  9201. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9202. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9203. if (ret == 0)
  9204. *val = swab32(tr32(NVRAM_RDDATA));
  9205. tg3_disable_nvram_access(tp);
  9206. tg3_nvram_unlock(tp);
  9207. return ret;
  9208. }
  9209. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9210. {
  9211. u32 v;
  9212. int res = tg3_nvram_read(tp, offset, &v);
  9213. if (!res)
  9214. *val = cpu_to_le32(v);
  9215. return res;
  9216. }
  9217. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9218. {
  9219. int err;
  9220. u32 tmp;
  9221. err = tg3_nvram_read(tp, offset, &tmp);
  9222. *val = swab32(tmp);
  9223. return err;
  9224. }
  9225. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9226. u32 offset, u32 len, u8 *buf)
  9227. {
  9228. int i, j, rc = 0;
  9229. u32 val;
  9230. for (i = 0; i < len; i += 4) {
  9231. u32 addr;
  9232. __le32 data;
  9233. addr = offset + i;
  9234. memcpy(&data, buf + i, 4);
  9235. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9236. val = tr32(GRC_EEPROM_ADDR);
  9237. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9238. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9239. EEPROM_ADDR_READ);
  9240. tw32(GRC_EEPROM_ADDR, val |
  9241. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9242. (addr & EEPROM_ADDR_ADDR_MASK) |
  9243. EEPROM_ADDR_START |
  9244. EEPROM_ADDR_WRITE);
  9245. for (j = 0; j < 1000; j++) {
  9246. val = tr32(GRC_EEPROM_ADDR);
  9247. if (val & EEPROM_ADDR_COMPLETE)
  9248. break;
  9249. msleep(1);
  9250. }
  9251. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9252. rc = -EBUSY;
  9253. break;
  9254. }
  9255. }
  9256. return rc;
  9257. }
  9258. /* offset and length are dword aligned */
  9259. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9260. u8 *buf)
  9261. {
  9262. int ret = 0;
  9263. u32 pagesize = tp->nvram_pagesize;
  9264. u32 pagemask = pagesize - 1;
  9265. u32 nvram_cmd;
  9266. u8 *tmp;
  9267. tmp = kmalloc(pagesize, GFP_KERNEL);
  9268. if (tmp == NULL)
  9269. return -ENOMEM;
  9270. while (len) {
  9271. int j;
  9272. u32 phy_addr, page_off, size;
  9273. phy_addr = offset & ~pagemask;
  9274. for (j = 0; j < pagesize; j += 4) {
  9275. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9276. (__le32 *) (tmp + j))))
  9277. break;
  9278. }
  9279. if (ret)
  9280. break;
  9281. page_off = offset & pagemask;
  9282. size = pagesize;
  9283. if (len < size)
  9284. size = len;
  9285. len -= size;
  9286. memcpy(tmp + page_off, buf, size);
  9287. offset = offset + (pagesize - page_off);
  9288. tg3_enable_nvram_access(tp);
  9289. /*
  9290. * Before we can erase the flash page, we need
  9291. * to issue a special "write enable" command.
  9292. */
  9293. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9294. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9295. break;
  9296. /* Erase the target page */
  9297. tw32(NVRAM_ADDR, phy_addr);
  9298. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9299. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9300. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9301. break;
  9302. /* Issue another write enable to start the write. */
  9303. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9304. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9305. break;
  9306. for (j = 0; j < pagesize; j += 4) {
  9307. __be32 data;
  9308. data = *((__be32 *) (tmp + j));
  9309. /* swab32(le32_to_cpu(data)), actually */
  9310. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9311. tw32(NVRAM_ADDR, phy_addr + j);
  9312. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9313. NVRAM_CMD_WR;
  9314. if (j == 0)
  9315. nvram_cmd |= NVRAM_CMD_FIRST;
  9316. else if (j == (pagesize - 4))
  9317. nvram_cmd |= NVRAM_CMD_LAST;
  9318. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9319. break;
  9320. }
  9321. if (ret)
  9322. break;
  9323. }
  9324. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9325. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9326. kfree(tmp);
  9327. return ret;
  9328. }
  9329. /* offset and length are dword aligned */
  9330. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9331. u8 *buf)
  9332. {
  9333. int i, ret = 0;
  9334. for (i = 0; i < len; i += 4, offset += 4) {
  9335. u32 page_off, phy_addr, nvram_cmd;
  9336. __be32 data;
  9337. memcpy(&data, buf + i, 4);
  9338. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9339. page_off = offset % tp->nvram_pagesize;
  9340. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9341. tw32(NVRAM_ADDR, phy_addr);
  9342. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9343. if ((page_off == 0) || (i == 0))
  9344. nvram_cmd |= NVRAM_CMD_FIRST;
  9345. if (page_off == (tp->nvram_pagesize - 4))
  9346. nvram_cmd |= NVRAM_CMD_LAST;
  9347. if (i == (len - 4))
  9348. nvram_cmd |= NVRAM_CMD_LAST;
  9349. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9350. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9351. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9352. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9353. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9354. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9355. (tp->nvram_jedecnum == JEDEC_ST) &&
  9356. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9357. if ((ret = tg3_nvram_exec_cmd(tp,
  9358. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9359. NVRAM_CMD_DONE)))
  9360. break;
  9361. }
  9362. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9363. /* We always do complete word writes to eeprom. */
  9364. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9365. }
  9366. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9367. break;
  9368. }
  9369. return ret;
  9370. }
  9371. /* offset and length are dword aligned */
  9372. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9373. {
  9374. int ret;
  9375. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9376. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9377. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9378. udelay(40);
  9379. }
  9380. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9381. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9382. }
  9383. else {
  9384. u32 grc_mode;
  9385. ret = tg3_nvram_lock(tp);
  9386. if (ret)
  9387. return ret;
  9388. tg3_enable_nvram_access(tp);
  9389. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9390. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9391. tw32(NVRAM_WRITE1, 0x406);
  9392. grc_mode = tr32(GRC_MODE);
  9393. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9394. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9395. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9396. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9397. buf);
  9398. }
  9399. else {
  9400. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9401. buf);
  9402. }
  9403. grc_mode = tr32(GRC_MODE);
  9404. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9405. tg3_disable_nvram_access(tp);
  9406. tg3_nvram_unlock(tp);
  9407. }
  9408. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9409. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9410. udelay(40);
  9411. }
  9412. return ret;
  9413. }
  9414. struct subsys_tbl_ent {
  9415. u16 subsys_vendor, subsys_devid;
  9416. u32 phy_id;
  9417. };
  9418. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9419. /* Broadcom boards. */
  9420. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9421. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9422. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9423. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9424. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9425. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9426. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9427. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9428. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9429. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9430. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9431. /* 3com boards. */
  9432. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9433. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9434. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9435. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9436. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9437. /* DELL boards. */
  9438. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9439. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9440. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9441. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9442. /* Compaq boards. */
  9443. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9444. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9445. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9446. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9447. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9448. /* IBM boards. */
  9449. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9450. };
  9451. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9452. {
  9453. int i;
  9454. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9455. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9456. tp->pdev->subsystem_vendor) &&
  9457. (subsys_id_to_phy_id[i].subsys_devid ==
  9458. tp->pdev->subsystem_device))
  9459. return &subsys_id_to_phy_id[i];
  9460. }
  9461. return NULL;
  9462. }
  9463. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9464. {
  9465. u32 val;
  9466. u16 pmcsr;
  9467. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9468. * so need make sure we're in D0.
  9469. */
  9470. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9471. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9472. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9473. msleep(1);
  9474. /* Make sure register accesses (indirect or otherwise)
  9475. * will function correctly.
  9476. */
  9477. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9478. tp->misc_host_ctrl);
  9479. /* The memory arbiter has to be enabled in order for SRAM accesses
  9480. * to succeed. Normally on powerup the tg3 chip firmware will make
  9481. * sure it is enabled, but other entities such as system netboot
  9482. * code might disable it.
  9483. */
  9484. val = tr32(MEMARB_MODE);
  9485. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9486. tp->phy_id = PHY_ID_INVALID;
  9487. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9488. /* Assume an onboard device and WOL capable by default. */
  9489. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9490. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9491. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9492. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9493. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9494. }
  9495. val = tr32(VCPU_CFGSHDW);
  9496. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9497. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9498. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9499. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9500. device_may_wakeup(&tp->pdev->dev))
  9501. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9502. return;
  9503. }
  9504. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9505. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9506. u32 nic_cfg, led_cfg;
  9507. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9508. int eeprom_phy_serdes = 0;
  9509. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9510. tp->nic_sram_data_cfg = nic_cfg;
  9511. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9512. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9513. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9514. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9515. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9516. (ver > 0) && (ver < 0x100))
  9517. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9518. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9519. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9520. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9521. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9522. eeprom_phy_serdes = 1;
  9523. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9524. if (nic_phy_id != 0) {
  9525. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9526. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9527. eeprom_phy_id = (id1 >> 16) << 10;
  9528. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9529. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9530. } else
  9531. eeprom_phy_id = 0;
  9532. tp->phy_id = eeprom_phy_id;
  9533. if (eeprom_phy_serdes) {
  9534. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9535. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9536. else
  9537. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9538. }
  9539. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9540. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9541. SHASTA_EXT_LED_MODE_MASK);
  9542. else
  9543. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9544. switch (led_cfg) {
  9545. default:
  9546. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9547. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9548. break;
  9549. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9550. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9551. break;
  9552. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9553. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9554. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9555. * read on some older 5700/5701 bootcode.
  9556. */
  9557. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9558. ASIC_REV_5700 ||
  9559. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9560. ASIC_REV_5701)
  9561. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9562. break;
  9563. case SHASTA_EXT_LED_SHARED:
  9564. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9565. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9566. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9567. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9568. LED_CTRL_MODE_PHY_2);
  9569. break;
  9570. case SHASTA_EXT_LED_MAC:
  9571. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9572. break;
  9573. case SHASTA_EXT_LED_COMBO:
  9574. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9575. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9576. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9577. LED_CTRL_MODE_PHY_2);
  9578. break;
  9579. }
  9580. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9581. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9582. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9583. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9584. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9585. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9586. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9587. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9588. if ((tp->pdev->subsystem_vendor ==
  9589. PCI_VENDOR_ID_ARIMA) &&
  9590. (tp->pdev->subsystem_device == 0x205a ||
  9591. tp->pdev->subsystem_device == 0x2063))
  9592. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9593. } else {
  9594. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9595. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9596. }
  9597. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9598. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9599. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9600. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9601. }
  9602. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  9603. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9604. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9605. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9606. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9607. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9608. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE) &&
  9609. device_may_wakeup(&tp->pdev->dev))
  9610. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9611. if (cfg2 & (1 << 17))
  9612. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9613. /* serdes signal pre-emphasis in register 0x590 set by */
  9614. /* bootcode if bit 18 is set */
  9615. if (cfg2 & (1 << 18))
  9616. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9617. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9618. u32 cfg3;
  9619. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9620. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9621. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9622. }
  9623. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9624. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9625. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9626. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9627. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9628. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9629. }
  9630. }
  9631. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9632. {
  9633. int i;
  9634. u32 val;
  9635. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9636. tw32(OTP_CTRL, cmd);
  9637. /* Wait for up to 1 ms for command to execute. */
  9638. for (i = 0; i < 100; i++) {
  9639. val = tr32(OTP_STATUS);
  9640. if (val & OTP_STATUS_CMD_DONE)
  9641. break;
  9642. udelay(10);
  9643. }
  9644. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9645. }
  9646. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9647. * configuration is a 32-bit value that straddles the alignment boundary.
  9648. * We do two 32-bit reads and then shift and merge the results.
  9649. */
  9650. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9651. {
  9652. u32 bhalf_otp, thalf_otp;
  9653. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9654. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9655. return 0;
  9656. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9657. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9658. return 0;
  9659. thalf_otp = tr32(OTP_READ_DATA);
  9660. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9661. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9662. return 0;
  9663. bhalf_otp = tr32(OTP_READ_DATA);
  9664. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9665. }
  9666. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9667. {
  9668. u32 hw_phy_id_1, hw_phy_id_2;
  9669. u32 hw_phy_id, hw_phy_id_masked;
  9670. int err;
  9671. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9672. return tg3_phy_init(tp);
  9673. /* Reading the PHY ID register can conflict with ASF
  9674. * firwmare access to the PHY hardware.
  9675. */
  9676. err = 0;
  9677. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9678. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9679. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9680. } else {
  9681. /* Now read the physical PHY_ID from the chip and verify
  9682. * that it is sane. If it doesn't look good, we fall back
  9683. * to either the hard-coded table based PHY_ID and failing
  9684. * that the value found in the eeprom area.
  9685. */
  9686. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9687. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9688. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9689. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9690. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9691. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9692. }
  9693. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9694. tp->phy_id = hw_phy_id;
  9695. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9696. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9697. else
  9698. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9699. } else {
  9700. if (tp->phy_id != PHY_ID_INVALID) {
  9701. /* Do nothing, phy ID already set up in
  9702. * tg3_get_eeprom_hw_cfg().
  9703. */
  9704. } else {
  9705. struct subsys_tbl_ent *p;
  9706. /* No eeprom signature? Try the hardcoded
  9707. * subsys device table.
  9708. */
  9709. p = lookup_by_subsys(tp);
  9710. if (!p)
  9711. return -ENODEV;
  9712. tp->phy_id = p->phy_id;
  9713. if (!tp->phy_id ||
  9714. tp->phy_id == PHY_ID_BCM8002)
  9715. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9716. }
  9717. }
  9718. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9719. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9720. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9721. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9722. tg3_readphy(tp, MII_BMSR, &bmsr);
  9723. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9724. (bmsr & BMSR_LSTATUS))
  9725. goto skip_phy_reset;
  9726. err = tg3_phy_reset(tp);
  9727. if (err)
  9728. return err;
  9729. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9730. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9731. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9732. tg3_ctrl = 0;
  9733. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9734. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9735. MII_TG3_CTRL_ADV_1000_FULL);
  9736. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9737. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9738. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9739. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9740. }
  9741. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9742. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9743. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9744. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9745. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9746. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9747. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9748. tg3_writephy(tp, MII_BMCR,
  9749. BMCR_ANENABLE | BMCR_ANRESTART);
  9750. }
  9751. tg3_phy_set_wirespeed(tp);
  9752. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9753. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9754. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9755. }
  9756. skip_phy_reset:
  9757. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9758. err = tg3_init_5401phy_dsp(tp);
  9759. if (err)
  9760. return err;
  9761. }
  9762. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9763. err = tg3_init_5401phy_dsp(tp);
  9764. }
  9765. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9766. tp->link_config.advertising =
  9767. (ADVERTISED_1000baseT_Half |
  9768. ADVERTISED_1000baseT_Full |
  9769. ADVERTISED_Autoneg |
  9770. ADVERTISED_FIBRE);
  9771. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9772. tp->link_config.advertising &=
  9773. ~(ADVERTISED_1000baseT_Half |
  9774. ADVERTISED_1000baseT_Full);
  9775. return err;
  9776. }
  9777. static void __devinit tg3_read_partno(struct tg3 *tp)
  9778. {
  9779. unsigned char vpd_data[256];
  9780. unsigned int i;
  9781. u32 magic;
  9782. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9783. goto out_not_found;
  9784. if (magic == TG3_EEPROM_MAGIC) {
  9785. for (i = 0; i < 256; i += 4) {
  9786. u32 tmp;
  9787. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9788. goto out_not_found;
  9789. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9790. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9791. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9792. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9793. }
  9794. } else {
  9795. int vpd_cap;
  9796. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9797. for (i = 0; i < 256; i += 4) {
  9798. u32 tmp, j = 0;
  9799. __le32 v;
  9800. u16 tmp16;
  9801. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9802. i);
  9803. while (j++ < 100) {
  9804. pci_read_config_word(tp->pdev, vpd_cap +
  9805. PCI_VPD_ADDR, &tmp16);
  9806. if (tmp16 & 0x8000)
  9807. break;
  9808. msleep(1);
  9809. }
  9810. if (!(tmp16 & 0x8000))
  9811. goto out_not_found;
  9812. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9813. &tmp);
  9814. v = cpu_to_le32(tmp);
  9815. memcpy(&vpd_data[i], &v, 4);
  9816. }
  9817. }
  9818. /* Now parse and find the part number. */
  9819. for (i = 0; i < 254; ) {
  9820. unsigned char val = vpd_data[i];
  9821. unsigned int block_end;
  9822. if (val == 0x82 || val == 0x91) {
  9823. i = (i + 3 +
  9824. (vpd_data[i + 1] +
  9825. (vpd_data[i + 2] << 8)));
  9826. continue;
  9827. }
  9828. if (val != 0x90)
  9829. goto out_not_found;
  9830. block_end = (i + 3 +
  9831. (vpd_data[i + 1] +
  9832. (vpd_data[i + 2] << 8)));
  9833. i += 3;
  9834. if (block_end > 256)
  9835. goto out_not_found;
  9836. while (i < (block_end - 2)) {
  9837. if (vpd_data[i + 0] == 'P' &&
  9838. vpd_data[i + 1] == 'N') {
  9839. int partno_len = vpd_data[i + 2];
  9840. i += 3;
  9841. if (partno_len > 24 || (partno_len + i) > 256)
  9842. goto out_not_found;
  9843. memcpy(tp->board_part_number,
  9844. &vpd_data[i], partno_len);
  9845. /* Success. */
  9846. return;
  9847. }
  9848. i += 3 + vpd_data[i + 2];
  9849. }
  9850. /* Part number not found. */
  9851. goto out_not_found;
  9852. }
  9853. out_not_found:
  9854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9855. strcpy(tp->board_part_number, "BCM95906");
  9856. else
  9857. strcpy(tp->board_part_number, "none");
  9858. }
  9859. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  9860. {
  9861. u32 val;
  9862. if (tg3_nvram_read_swab(tp, offset, &val) ||
  9863. (val & 0xfc000000) != 0x0c000000 ||
  9864. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9865. val != 0)
  9866. return 0;
  9867. return 1;
  9868. }
  9869. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9870. {
  9871. u32 val, offset, start;
  9872. u32 ver_offset;
  9873. int i, bcnt;
  9874. if (tg3_nvram_read_swab(tp, 0, &val))
  9875. return;
  9876. if (val != TG3_EEPROM_MAGIC)
  9877. return;
  9878. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9879. tg3_nvram_read_swab(tp, 0x4, &start))
  9880. return;
  9881. offset = tg3_nvram_logical_addr(tp, offset);
  9882. if (!tg3_fw_img_is_valid(tp, offset) ||
  9883. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9884. return;
  9885. offset = offset + ver_offset - start;
  9886. for (i = 0; i < 16; i += 4) {
  9887. __le32 v;
  9888. if (tg3_nvram_read_le(tp, offset + i, &v))
  9889. return;
  9890. memcpy(tp->fw_ver + i, &v, 4);
  9891. }
  9892. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9893. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  9894. return;
  9895. for (offset = TG3_NVM_DIR_START;
  9896. offset < TG3_NVM_DIR_END;
  9897. offset += TG3_NVM_DIRENT_SIZE) {
  9898. if (tg3_nvram_read_swab(tp, offset, &val))
  9899. return;
  9900. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  9901. break;
  9902. }
  9903. if (offset == TG3_NVM_DIR_END)
  9904. return;
  9905. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  9906. start = 0x08000000;
  9907. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  9908. return;
  9909. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  9910. !tg3_fw_img_is_valid(tp, offset) ||
  9911. tg3_nvram_read_swab(tp, offset + 8, &val))
  9912. return;
  9913. offset += val - start;
  9914. bcnt = strlen(tp->fw_ver);
  9915. tp->fw_ver[bcnt++] = ',';
  9916. tp->fw_ver[bcnt++] = ' ';
  9917. for (i = 0; i < 4; i++) {
  9918. __le32 v;
  9919. if (tg3_nvram_read_le(tp, offset, &v))
  9920. return;
  9921. offset += sizeof(v);
  9922. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  9923. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  9924. break;
  9925. }
  9926. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  9927. bcnt += sizeof(v);
  9928. }
  9929. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  9930. }
  9931. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9932. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9933. {
  9934. static struct pci_device_id write_reorder_chipsets[] = {
  9935. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9936. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9937. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9938. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9939. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9940. PCI_DEVICE_ID_VIA_8385_0) },
  9941. { },
  9942. };
  9943. u32 misc_ctrl_reg;
  9944. u32 cacheline_sz_reg;
  9945. u32 pci_state_reg, grc_misc_cfg;
  9946. u32 val;
  9947. u16 pci_cmd;
  9948. int err, pcie_cap;
  9949. /* Force memory write invalidate off. If we leave it on,
  9950. * then on 5700_BX chips we have to enable a workaround.
  9951. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9952. * to match the cacheline size. The Broadcom driver have this
  9953. * workaround but turns MWI off all the times so never uses
  9954. * it. This seems to suggest that the workaround is insufficient.
  9955. */
  9956. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9957. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9958. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9959. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9960. * has the register indirect write enable bit set before
  9961. * we try to access any of the MMIO registers. It is also
  9962. * critical that the PCI-X hw workaround situation is decided
  9963. * before that as well.
  9964. */
  9965. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9966. &misc_ctrl_reg);
  9967. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9968. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9970. u32 prod_id_asic_rev;
  9971. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9972. &prod_id_asic_rev);
  9973. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9974. }
  9975. /* Wrong chip ID in 5752 A0. This code can be removed later
  9976. * as A0 is not in production.
  9977. */
  9978. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9979. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9980. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9981. * we need to disable memory and use config. cycles
  9982. * only to access all registers. The 5702/03 chips
  9983. * can mistakenly decode the special cycles from the
  9984. * ICH chipsets as memory write cycles, causing corruption
  9985. * of register and memory space. Only certain ICH bridges
  9986. * will drive special cycles with non-zero data during the
  9987. * address phase which can fall within the 5703's address
  9988. * range. This is not an ICH bug as the PCI spec allows
  9989. * non-zero address during special cycles. However, only
  9990. * these ICH bridges are known to drive non-zero addresses
  9991. * during special cycles.
  9992. *
  9993. * Since special cycles do not cross PCI bridges, we only
  9994. * enable this workaround if the 5703 is on the secondary
  9995. * bus of these ICH bridges.
  9996. */
  9997. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9998. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9999. static struct tg3_dev_id {
  10000. u32 vendor;
  10001. u32 device;
  10002. u32 rev;
  10003. } ich_chipsets[] = {
  10004. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10005. PCI_ANY_ID },
  10006. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10007. PCI_ANY_ID },
  10008. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10009. 0xa },
  10010. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10011. PCI_ANY_ID },
  10012. { },
  10013. };
  10014. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10015. struct pci_dev *bridge = NULL;
  10016. while (pci_id->vendor != 0) {
  10017. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10018. bridge);
  10019. if (!bridge) {
  10020. pci_id++;
  10021. continue;
  10022. }
  10023. if (pci_id->rev != PCI_ANY_ID) {
  10024. if (bridge->revision > pci_id->rev)
  10025. continue;
  10026. }
  10027. if (bridge->subordinate &&
  10028. (bridge->subordinate->number ==
  10029. tp->pdev->bus->number)) {
  10030. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10031. pci_dev_put(bridge);
  10032. break;
  10033. }
  10034. }
  10035. }
  10036. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10037. static struct tg3_dev_id {
  10038. u32 vendor;
  10039. u32 device;
  10040. } bridge_chipsets[] = {
  10041. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10042. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10043. { },
  10044. };
  10045. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10046. struct pci_dev *bridge = NULL;
  10047. while (pci_id->vendor != 0) {
  10048. bridge = pci_get_device(pci_id->vendor,
  10049. pci_id->device,
  10050. bridge);
  10051. if (!bridge) {
  10052. pci_id++;
  10053. continue;
  10054. }
  10055. if (bridge->subordinate &&
  10056. (bridge->subordinate->number <=
  10057. tp->pdev->bus->number) &&
  10058. (bridge->subordinate->subordinate >=
  10059. tp->pdev->bus->number)) {
  10060. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10061. pci_dev_put(bridge);
  10062. break;
  10063. }
  10064. }
  10065. }
  10066. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10067. * DMA addresses > 40-bit. This bridge may have other additional
  10068. * 57xx devices behind it in some 4-port NIC designs for example.
  10069. * Any tg3 device found behind the bridge will also need the 40-bit
  10070. * DMA workaround.
  10071. */
  10072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10074. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10075. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10076. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10077. }
  10078. else {
  10079. struct pci_dev *bridge = NULL;
  10080. do {
  10081. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10082. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10083. bridge);
  10084. if (bridge && bridge->subordinate &&
  10085. (bridge->subordinate->number <=
  10086. tp->pdev->bus->number) &&
  10087. (bridge->subordinate->subordinate >=
  10088. tp->pdev->bus->number)) {
  10089. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10090. pci_dev_put(bridge);
  10091. break;
  10092. }
  10093. } while (bridge);
  10094. }
  10095. /* Initialize misc host control in PCI block. */
  10096. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10097. MISC_HOST_CTRL_CHIPREV);
  10098. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10099. tp->misc_host_ctrl);
  10100. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10101. &cacheline_sz_reg);
  10102. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10103. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10104. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10105. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10106. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10107. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10108. tp->pdev_peer = tg3_find_peer(tp);
  10109. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10110. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10111. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10112. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10113. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10114. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10115. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10116. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10117. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10118. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10119. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10120. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10121. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10122. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10123. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10124. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10125. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10126. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10127. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10128. tp->pdev_peer == tp->pdev))
  10129. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10131. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10133. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10134. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10135. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10136. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10137. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10138. } else {
  10139. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10140. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10141. ASIC_REV_5750 &&
  10142. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10143. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10144. }
  10145. }
  10146. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10147. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10148. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10149. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10150. if (pcie_cap != 0) {
  10151. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10152. pcie_set_readrq(tp->pdev, 4096);
  10153. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10154. u16 lnkctl;
  10155. pci_read_config_word(tp->pdev,
  10156. pcie_cap + PCI_EXP_LNKCTL,
  10157. &lnkctl);
  10158. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  10159. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10160. }
  10161. }
  10162. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10163. * reordering to the mailbox registers done by the host
  10164. * controller can cause major troubles. We read back from
  10165. * every mailbox register write to force the writes to be
  10166. * posted to the chip in order.
  10167. */
  10168. if (pci_dev_present(write_reorder_chipsets) &&
  10169. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10170. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10171. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10172. tp->pci_lat_timer < 64) {
  10173. tp->pci_lat_timer = 64;
  10174. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10175. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10176. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10177. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10178. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10179. cacheline_sz_reg);
  10180. }
  10181. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10182. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10183. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10184. if (!tp->pcix_cap) {
  10185. printk(KERN_ERR PFX "Cannot find PCI-X "
  10186. "capability, aborting.\n");
  10187. return -EIO;
  10188. }
  10189. }
  10190. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10191. &pci_state_reg);
  10192. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  10193. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10194. /* If this is a 5700 BX chipset, and we are in PCI-X
  10195. * mode, enable register write workaround.
  10196. *
  10197. * The workaround is to use indirect register accesses
  10198. * for all chip writes not to mailbox registers.
  10199. */
  10200. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10201. u32 pm_reg;
  10202. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10203. /* The chip can have it's power management PCI config
  10204. * space registers clobbered due to this bug.
  10205. * So explicitly force the chip into D0 here.
  10206. */
  10207. pci_read_config_dword(tp->pdev,
  10208. tp->pm_cap + PCI_PM_CTRL,
  10209. &pm_reg);
  10210. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10211. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10212. pci_write_config_dword(tp->pdev,
  10213. tp->pm_cap + PCI_PM_CTRL,
  10214. pm_reg);
  10215. /* Also, force SERR#/PERR# in PCI command. */
  10216. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10217. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10218. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10219. }
  10220. }
  10221. /* 5700 BX chips need to have their TX producer index mailboxes
  10222. * written twice to workaround a bug.
  10223. */
  10224. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  10225. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10226. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10227. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10228. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10229. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10230. /* Chip-specific fixup from Broadcom driver */
  10231. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10232. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10233. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10234. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10235. }
  10236. /* Default fast path register access methods */
  10237. tp->read32 = tg3_read32;
  10238. tp->write32 = tg3_write32;
  10239. tp->read32_mbox = tg3_read32;
  10240. tp->write32_mbox = tg3_write32;
  10241. tp->write32_tx_mbox = tg3_write32;
  10242. tp->write32_rx_mbox = tg3_write32;
  10243. /* Various workaround register access methods */
  10244. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10245. tp->write32 = tg3_write_indirect_reg32;
  10246. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10247. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10248. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10249. /*
  10250. * Back to back register writes can cause problems on these
  10251. * chips, the workaround is to read back all reg writes
  10252. * except those to mailbox regs.
  10253. *
  10254. * See tg3_write_indirect_reg32().
  10255. */
  10256. tp->write32 = tg3_write_flush_reg32;
  10257. }
  10258. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10259. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10260. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10261. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10262. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10263. }
  10264. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10265. tp->read32 = tg3_read_indirect_reg32;
  10266. tp->write32 = tg3_write_indirect_reg32;
  10267. tp->read32_mbox = tg3_read_indirect_mbox;
  10268. tp->write32_mbox = tg3_write_indirect_mbox;
  10269. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10270. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10271. iounmap(tp->regs);
  10272. tp->regs = NULL;
  10273. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10274. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10275. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10276. }
  10277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10278. tp->read32_mbox = tg3_read32_mbox_5906;
  10279. tp->write32_mbox = tg3_write32_mbox_5906;
  10280. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10281. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10282. }
  10283. if (tp->write32 == tg3_write_indirect_reg32 ||
  10284. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10285. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10287. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10288. /* Get eeprom hw config before calling tg3_set_power_state().
  10289. * In particular, the TG3_FLG2_IS_NIC flag must be
  10290. * determined before calling tg3_set_power_state() so that
  10291. * we know whether or not to switch out of Vaux power.
  10292. * When the flag is set, it means that GPIO1 is used for eeprom
  10293. * write protect and also implies that it is a LOM where GPIOs
  10294. * are not used to switch power.
  10295. */
  10296. tg3_get_eeprom_hw_cfg(tp);
  10297. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10298. /* Allow reads and writes to the
  10299. * APE register and memory space.
  10300. */
  10301. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10302. PCISTATE_ALLOW_APE_SHMEM_WR;
  10303. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10304. pci_state_reg);
  10305. }
  10306. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10309. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10310. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0 ||
  10311. tp->pci_chip_rev_id == CHIPREV_ID_5784_A1 ||
  10312. tp->pci_chip_rev_id == CHIPREV_ID_5761_A0 ||
  10313. tp->pci_chip_rev_id == CHIPREV_ID_5761_A1)
  10314. tp->tg3_flags3 |= TG3_FLG3_5761_5784_AX_FIXES;
  10315. }
  10316. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10317. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10318. * It is also used as eeprom write protect on LOMs.
  10319. */
  10320. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10321. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10322. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10323. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10324. GRC_LCLCTRL_GPIO_OUTPUT1);
  10325. /* Unused GPIO3 must be driven as output on 5752 because there
  10326. * are no pull-up resistors on unused GPIO pins.
  10327. */
  10328. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10329. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10331. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10332. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10333. /* Turn off the debug UART. */
  10334. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10335. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10336. /* Keep VMain power. */
  10337. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10338. GRC_LCLCTRL_GPIO_OUTPUT0;
  10339. }
  10340. /* Force the chip into D0. */
  10341. err = tg3_set_power_state(tp, PCI_D0);
  10342. if (err) {
  10343. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10344. pci_name(tp->pdev));
  10345. return err;
  10346. }
  10347. /* 5700 B0 chips do not support checksumming correctly due
  10348. * to hardware bugs.
  10349. */
  10350. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10351. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10352. /* Derive initial jumbo mode from MTU assigned in
  10353. * ether_setup() via the alloc_etherdev() call
  10354. */
  10355. if (tp->dev->mtu > ETH_DATA_LEN &&
  10356. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10357. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10358. /* Determine WakeOnLan speed to use. */
  10359. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10360. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10361. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10362. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10363. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10364. } else {
  10365. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10366. }
  10367. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10368. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10369. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10370. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10371. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10372. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10373. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10374. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10375. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10376. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10377. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10378. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10379. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10380. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10381. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10382. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10383. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10385. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10386. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10387. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10388. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10389. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10390. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10391. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10392. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10393. }
  10394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10395. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10396. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10397. if (tp->phy_otp == 0)
  10398. tp->phy_otp = TG3_OTP_DEFAULT;
  10399. }
  10400. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10401. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10402. else
  10403. tp->mi_mode = MAC_MI_MODE_BASE;
  10404. tp->coalesce_mode = 0;
  10405. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10406. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10407. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10408. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10409. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10410. err = tg3_mdio_init(tp);
  10411. if (err)
  10412. return err;
  10413. /* Initialize data/descriptor byte/word swapping. */
  10414. val = tr32(GRC_MODE);
  10415. val &= GRC_MODE_HOST_STACKUP;
  10416. tw32(GRC_MODE, val | tp->grc_mode);
  10417. tg3_switch_clocks(tp);
  10418. /* Clear this out for sanity. */
  10419. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10420. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10421. &pci_state_reg);
  10422. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10423. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10424. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10425. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10426. chiprevid == CHIPREV_ID_5701_B0 ||
  10427. chiprevid == CHIPREV_ID_5701_B2 ||
  10428. chiprevid == CHIPREV_ID_5701_B5) {
  10429. void __iomem *sram_base;
  10430. /* Write some dummy words into the SRAM status block
  10431. * area, see if it reads back correctly. If the return
  10432. * value is bad, force enable the PCIX workaround.
  10433. */
  10434. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10435. writel(0x00000000, sram_base);
  10436. writel(0x00000000, sram_base + 4);
  10437. writel(0xffffffff, sram_base + 4);
  10438. if (readl(sram_base) != 0x00000000)
  10439. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10440. }
  10441. }
  10442. udelay(50);
  10443. tg3_nvram_init(tp);
  10444. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10445. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10447. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10448. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10449. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10450. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10451. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10452. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10453. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10454. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10455. HOSTCC_MODE_CLRTICK_TXBD);
  10456. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10457. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10458. tp->misc_host_ctrl);
  10459. }
  10460. /* these are limited to 10/100 only */
  10461. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10462. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10463. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10464. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10465. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10466. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10467. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10468. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10469. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10470. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10471. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10472. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10473. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10474. err = tg3_phy_probe(tp);
  10475. if (err) {
  10476. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10477. pci_name(tp->pdev), err);
  10478. /* ... but do not return immediately ... */
  10479. tg3_mdio_fini(tp);
  10480. }
  10481. tg3_read_partno(tp);
  10482. tg3_read_fw_ver(tp);
  10483. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10484. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10485. } else {
  10486. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10487. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10488. else
  10489. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10490. }
  10491. /* 5700 {AX,BX} chips have a broken status block link
  10492. * change bit implementation, so we must use the
  10493. * status register in those cases.
  10494. */
  10495. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10496. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10497. else
  10498. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10499. /* The led_ctrl is set during tg3_phy_probe, here we might
  10500. * have to force the link status polling mechanism based
  10501. * upon subsystem IDs.
  10502. */
  10503. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10505. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10506. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10507. TG3_FLAG_USE_LINKCHG_REG);
  10508. }
  10509. /* For all SERDES we poll the MAC status register. */
  10510. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10511. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10512. else
  10513. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10514. /* All chips before 5787 can get confused if TX buffers
  10515. * straddle the 4GB address boundary in some cases.
  10516. */
  10517. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10518. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10519. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10522. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10523. tp->dev->hard_start_xmit = tg3_start_xmit;
  10524. else
  10525. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  10526. tp->rx_offset = 2;
  10527. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10528. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10529. tp->rx_offset = 0;
  10530. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10531. /* Increment the rx prod index on the rx std ring by at most
  10532. * 8 for these chips to workaround hw errata.
  10533. */
  10534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10536. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10537. tp->rx_std_max_post = 8;
  10538. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10539. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10540. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10541. return err;
  10542. }
  10543. #ifdef CONFIG_SPARC
  10544. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10545. {
  10546. struct net_device *dev = tp->dev;
  10547. struct pci_dev *pdev = tp->pdev;
  10548. struct device_node *dp = pci_device_to_OF_node(pdev);
  10549. const unsigned char *addr;
  10550. int len;
  10551. addr = of_get_property(dp, "local-mac-address", &len);
  10552. if (addr && len == 6) {
  10553. memcpy(dev->dev_addr, addr, 6);
  10554. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10555. return 0;
  10556. }
  10557. return -ENODEV;
  10558. }
  10559. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10560. {
  10561. struct net_device *dev = tp->dev;
  10562. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10563. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10564. return 0;
  10565. }
  10566. #endif
  10567. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10568. {
  10569. struct net_device *dev = tp->dev;
  10570. u32 hi, lo, mac_offset;
  10571. int addr_ok = 0;
  10572. #ifdef CONFIG_SPARC
  10573. if (!tg3_get_macaddr_sparc(tp))
  10574. return 0;
  10575. #endif
  10576. mac_offset = 0x7c;
  10577. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10578. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10579. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10580. mac_offset = 0xcc;
  10581. if (tg3_nvram_lock(tp))
  10582. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10583. else
  10584. tg3_nvram_unlock(tp);
  10585. }
  10586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10587. mac_offset = 0x10;
  10588. /* First try to get it from MAC address mailbox. */
  10589. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10590. if ((hi >> 16) == 0x484b) {
  10591. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10592. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10593. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10594. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10595. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10596. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10597. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10598. /* Some old bootcode may report a 0 MAC address in SRAM */
  10599. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10600. }
  10601. if (!addr_ok) {
  10602. /* Next, try NVRAM. */
  10603. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10604. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10605. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10606. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10607. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10608. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10609. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10610. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10611. }
  10612. /* Finally just fetch it out of the MAC control regs. */
  10613. else {
  10614. hi = tr32(MAC_ADDR_0_HIGH);
  10615. lo = tr32(MAC_ADDR_0_LOW);
  10616. dev->dev_addr[5] = lo & 0xff;
  10617. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10618. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10619. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10620. dev->dev_addr[1] = hi & 0xff;
  10621. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10622. }
  10623. }
  10624. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10625. #ifdef CONFIG_SPARC
  10626. if (!tg3_get_default_macaddr_sparc(tp))
  10627. return 0;
  10628. #endif
  10629. return -EINVAL;
  10630. }
  10631. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10632. return 0;
  10633. }
  10634. #define BOUNDARY_SINGLE_CACHELINE 1
  10635. #define BOUNDARY_MULTI_CACHELINE 2
  10636. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10637. {
  10638. int cacheline_size;
  10639. u8 byte;
  10640. int goal;
  10641. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10642. if (byte == 0)
  10643. cacheline_size = 1024;
  10644. else
  10645. cacheline_size = (int) byte * 4;
  10646. /* On 5703 and later chips, the boundary bits have no
  10647. * effect.
  10648. */
  10649. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10650. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10651. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10652. goto out;
  10653. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10654. goal = BOUNDARY_MULTI_CACHELINE;
  10655. #else
  10656. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10657. goal = BOUNDARY_SINGLE_CACHELINE;
  10658. #else
  10659. goal = 0;
  10660. #endif
  10661. #endif
  10662. if (!goal)
  10663. goto out;
  10664. /* PCI controllers on most RISC systems tend to disconnect
  10665. * when a device tries to burst across a cache-line boundary.
  10666. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10667. *
  10668. * Unfortunately, for PCI-E there are only limited
  10669. * write-side controls for this, and thus for reads
  10670. * we will still get the disconnects. We'll also waste
  10671. * these PCI cycles for both read and write for chips
  10672. * other than 5700 and 5701 which do not implement the
  10673. * boundary bits.
  10674. */
  10675. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10676. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10677. switch (cacheline_size) {
  10678. case 16:
  10679. case 32:
  10680. case 64:
  10681. case 128:
  10682. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10683. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10684. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10685. } else {
  10686. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10687. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10688. }
  10689. break;
  10690. case 256:
  10691. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10692. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10693. break;
  10694. default:
  10695. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10696. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10697. break;
  10698. }
  10699. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10700. switch (cacheline_size) {
  10701. case 16:
  10702. case 32:
  10703. case 64:
  10704. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10705. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10706. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10707. break;
  10708. }
  10709. /* fallthrough */
  10710. case 128:
  10711. default:
  10712. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10713. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10714. break;
  10715. }
  10716. } else {
  10717. switch (cacheline_size) {
  10718. case 16:
  10719. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10720. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10721. DMA_RWCTRL_WRITE_BNDRY_16);
  10722. break;
  10723. }
  10724. /* fallthrough */
  10725. case 32:
  10726. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10727. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10728. DMA_RWCTRL_WRITE_BNDRY_32);
  10729. break;
  10730. }
  10731. /* fallthrough */
  10732. case 64:
  10733. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10734. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10735. DMA_RWCTRL_WRITE_BNDRY_64);
  10736. break;
  10737. }
  10738. /* fallthrough */
  10739. case 128:
  10740. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10741. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10742. DMA_RWCTRL_WRITE_BNDRY_128);
  10743. break;
  10744. }
  10745. /* fallthrough */
  10746. case 256:
  10747. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10748. DMA_RWCTRL_WRITE_BNDRY_256);
  10749. break;
  10750. case 512:
  10751. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10752. DMA_RWCTRL_WRITE_BNDRY_512);
  10753. break;
  10754. case 1024:
  10755. default:
  10756. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10757. DMA_RWCTRL_WRITE_BNDRY_1024);
  10758. break;
  10759. }
  10760. }
  10761. out:
  10762. return val;
  10763. }
  10764. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10765. {
  10766. struct tg3_internal_buffer_desc test_desc;
  10767. u32 sram_dma_descs;
  10768. int i, ret;
  10769. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10770. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10771. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10772. tw32(RDMAC_STATUS, 0);
  10773. tw32(WDMAC_STATUS, 0);
  10774. tw32(BUFMGR_MODE, 0);
  10775. tw32(FTQ_RESET, 0);
  10776. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10777. test_desc.addr_lo = buf_dma & 0xffffffff;
  10778. test_desc.nic_mbuf = 0x00002100;
  10779. test_desc.len = size;
  10780. /*
  10781. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10782. * the *second* time the tg3 driver was getting loaded after an
  10783. * initial scan.
  10784. *
  10785. * Broadcom tells me:
  10786. * ...the DMA engine is connected to the GRC block and a DMA
  10787. * reset may affect the GRC block in some unpredictable way...
  10788. * The behavior of resets to individual blocks has not been tested.
  10789. *
  10790. * Broadcom noted the GRC reset will also reset all sub-components.
  10791. */
  10792. if (to_device) {
  10793. test_desc.cqid_sqid = (13 << 8) | 2;
  10794. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  10795. udelay(40);
  10796. } else {
  10797. test_desc.cqid_sqid = (16 << 8) | 7;
  10798. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  10799. udelay(40);
  10800. }
  10801. test_desc.flags = 0x00000005;
  10802. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  10803. u32 val;
  10804. val = *(((u32 *)&test_desc) + i);
  10805. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  10806. sram_dma_descs + (i * sizeof(u32)));
  10807. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  10808. }
  10809. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10810. if (to_device) {
  10811. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  10812. } else {
  10813. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  10814. }
  10815. ret = -ENODEV;
  10816. for (i = 0; i < 40; i++) {
  10817. u32 val;
  10818. if (to_device)
  10819. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  10820. else
  10821. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  10822. if ((val & 0xffff) == sram_dma_descs) {
  10823. ret = 0;
  10824. break;
  10825. }
  10826. udelay(100);
  10827. }
  10828. return ret;
  10829. }
  10830. #define TEST_BUFFER_SIZE 0x2000
  10831. static int __devinit tg3_test_dma(struct tg3 *tp)
  10832. {
  10833. dma_addr_t buf_dma;
  10834. u32 *buf, saved_dma_rwctrl;
  10835. int ret;
  10836. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  10837. if (!buf) {
  10838. ret = -ENOMEM;
  10839. goto out_nofree;
  10840. }
  10841. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  10842. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  10843. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  10844. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10845. /* DMA read watermark not used on PCIE */
  10846. tp->dma_rwctrl |= 0x00180000;
  10847. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10850. tp->dma_rwctrl |= 0x003f0000;
  10851. else
  10852. tp->dma_rwctrl |= 0x003f000f;
  10853. } else {
  10854. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10855. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10856. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10857. u32 read_water = 0x7;
  10858. /* If the 5704 is behind the EPB bridge, we can
  10859. * do the less restrictive ONE_DMA workaround for
  10860. * better performance.
  10861. */
  10862. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10863. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10864. tp->dma_rwctrl |= 0x8000;
  10865. else if (ccval == 0x6 || ccval == 0x7)
  10866. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10868. read_water = 4;
  10869. /* Set bit 23 to enable PCIX hw bug fix */
  10870. tp->dma_rwctrl |=
  10871. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10872. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10873. (1 << 23);
  10874. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10875. /* 5780 always in PCIX mode */
  10876. tp->dma_rwctrl |= 0x00144000;
  10877. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10878. /* 5714 always in PCIX mode */
  10879. tp->dma_rwctrl |= 0x00148000;
  10880. } else {
  10881. tp->dma_rwctrl |= 0x001b000f;
  10882. }
  10883. }
  10884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10886. tp->dma_rwctrl &= 0xfffffff0;
  10887. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10888. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10889. /* Remove this if it causes problems for some boards. */
  10890. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10891. /* On 5700/5701 chips, we need to set this bit.
  10892. * Otherwise the chip will issue cacheline transactions
  10893. * to streamable DMA memory with not all the byte
  10894. * enables turned on. This is an error on several
  10895. * RISC PCI controllers, in particular sparc64.
  10896. *
  10897. * On 5703/5704 chips, this bit has been reassigned
  10898. * a different meaning. In particular, it is used
  10899. * on those chips to enable a PCI-X workaround.
  10900. */
  10901. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10902. }
  10903. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10904. #if 0
  10905. /* Unneeded, already done by tg3_get_invariants. */
  10906. tg3_switch_clocks(tp);
  10907. #endif
  10908. ret = 0;
  10909. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10910. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10911. goto out;
  10912. /* It is best to perform DMA test with maximum write burst size
  10913. * to expose the 5700/5701 write DMA bug.
  10914. */
  10915. saved_dma_rwctrl = tp->dma_rwctrl;
  10916. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10917. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10918. while (1) {
  10919. u32 *p = buf, i;
  10920. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10921. p[i] = i;
  10922. /* Send the buffer to the chip. */
  10923. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10924. if (ret) {
  10925. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10926. break;
  10927. }
  10928. #if 0
  10929. /* validate data reached card RAM correctly. */
  10930. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10931. u32 val;
  10932. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10933. if (le32_to_cpu(val) != p[i]) {
  10934. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10935. /* ret = -ENODEV here? */
  10936. }
  10937. p[i] = 0;
  10938. }
  10939. #endif
  10940. /* Now read it back. */
  10941. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10942. if (ret) {
  10943. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10944. break;
  10945. }
  10946. /* Verify it. */
  10947. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10948. if (p[i] == i)
  10949. continue;
  10950. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10951. DMA_RWCTRL_WRITE_BNDRY_16) {
  10952. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10953. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10954. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10955. break;
  10956. } else {
  10957. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10958. ret = -ENODEV;
  10959. goto out;
  10960. }
  10961. }
  10962. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10963. /* Success. */
  10964. ret = 0;
  10965. break;
  10966. }
  10967. }
  10968. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10969. DMA_RWCTRL_WRITE_BNDRY_16) {
  10970. static struct pci_device_id dma_wait_state_chipsets[] = {
  10971. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10972. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10973. { },
  10974. };
  10975. /* DMA test passed without adjusting DMA boundary,
  10976. * now look for chipsets that are known to expose the
  10977. * DMA bug without failing the test.
  10978. */
  10979. if (pci_dev_present(dma_wait_state_chipsets)) {
  10980. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10981. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10982. }
  10983. else
  10984. /* Safe to use the calculated DMA boundary. */
  10985. tp->dma_rwctrl = saved_dma_rwctrl;
  10986. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10987. }
  10988. out:
  10989. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10990. out_nofree:
  10991. return ret;
  10992. }
  10993. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10994. {
  10995. tp->link_config.advertising =
  10996. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10997. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10998. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10999. ADVERTISED_Autoneg | ADVERTISED_MII);
  11000. tp->link_config.speed = SPEED_INVALID;
  11001. tp->link_config.duplex = DUPLEX_INVALID;
  11002. tp->link_config.autoneg = AUTONEG_ENABLE;
  11003. tp->link_config.active_speed = SPEED_INVALID;
  11004. tp->link_config.active_duplex = DUPLEX_INVALID;
  11005. tp->link_config.phy_is_low_power = 0;
  11006. tp->link_config.orig_speed = SPEED_INVALID;
  11007. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11008. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11009. }
  11010. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11011. {
  11012. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11013. tp->bufmgr_config.mbuf_read_dma_low_water =
  11014. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11015. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11016. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11017. tp->bufmgr_config.mbuf_high_water =
  11018. DEFAULT_MB_HIGH_WATER_5705;
  11019. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11020. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11021. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11022. tp->bufmgr_config.mbuf_high_water =
  11023. DEFAULT_MB_HIGH_WATER_5906;
  11024. }
  11025. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11026. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11027. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11028. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11029. tp->bufmgr_config.mbuf_high_water_jumbo =
  11030. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11031. } else {
  11032. tp->bufmgr_config.mbuf_read_dma_low_water =
  11033. DEFAULT_MB_RDMA_LOW_WATER;
  11034. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11035. DEFAULT_MB_MACRX_LOW_WATER;
  11036. tp->bufmgr_config.mbuf_high_water =
  11037. DEFAULT_MB_HIGH_WATER;
  11038. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11039. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11040. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11041. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11042. tp->bufmgr_config.mbuf_high_water_jumbo =
  11043. DEFAULT_MB_HIGH_WATER_JUMBO;
  11044. }
  11045. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11046. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11047. }
  11048. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11049. {
  11050. switch (tp->phy_id & PHY_ID_MASK) {
  11051. case PHY_ID_BCM5400: return "5400";
  11052. case PHY_ID_BCM5401: return "5401";
  11053. case PHY_ID_BCM5411: return "5411";
  11054. case PHY_ID_BCM5701: return "5701";
  11055. case PHY_ID_BCM5703: return "5703";
  11056. case PHY_ID_BCM5704: return "5704";
  11057. case PHY_ID_BCM5705: return "5705";
  11058. case PHY_ID_BCM5750: return "5750";
  11059. case PHY_ID_BCM5752: return "5752";
  11060. case PHY_ID_BCM5714: return "5714";
  11061. case PHY_ID_BCM5780: return "5780";
  11062. case PHY_ID_BCM5755: return "5755";
  11063. case PHY_ID_BCM5787: return "5787";
  11064. case PHY_ID_BCM5784: return "5784";
  11065. case PHY_ID_BCM5756: return "5722/5756";
  11066. case PHY_ID_BCM5906: return "5906";
  11067. case PHY_ID_BCM5761: return "5761";
  11068. case PHY_ID_BCM8002: return "8002/serdes";
  11069. case 0: return "serdes";
  11070. default: return "unknown";
  11071. }
  11072. }
  11073. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11074. {
  11075. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11076. strcpy(str, "PCI Express");
  11077. return str;
  11078. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11079. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11080. strcpy(str, "PCIX:");
  11081. if ((clock_ctrl == 7) ||
  11082. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11083. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11084. strcat(str, "133MHz");
  11085. else if (clock_ctrl == 0)
  11086. strcat(str, "33MHz");
  11087. else if (clock_ctrl == 2)
  11088. strcat(str, "50MHz");
  11089. else if (clock_ctrl == 4)
  11090. strcat(str, "66MHz");
  11091. else if (clock_ctrl == 6)
  11092. strcat(str, "100MHz");
  11093. } else {
  11094. strcpy(str, "PCI:");
  11095. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11096. strcat(str, "66MHz");
  11097. else
  11098. strcat(str, "33MHz");
  11099. }
  11100. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11101. strcat(str, ":32-bit");
  11102. else
  11103. strcat(str, ":64-bit");
  11104. return str;
  11105. }
  11106. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11107. {
  11108. struct pci_dev *peer;
  11109. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11110. for (func = 0; func < 8; func++) {
  11111. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11112. if (peer && peer != tp->pdev)
  11113. break;
  11114. pci_dev_put(peer);
  11115. }
  11116. /* 5704 can be configured in single-port mode, set peer to
  11117. * tp->pdev in that case.
  11118. */
  11119. if (!peer) {
  11120. peer = tp->pdev;
  11121. return peer;
  11122. }
  11123. /*
  11124. * We don't need to keep the refcount elevated; there's no way
  11125. * to remove one half of this device without removing the other
  11126. */
  11127. pci_dev_put(peer);
  11128. return peer;
  11129. }
  11130. static void __devinit tg3_init_coal(struct tg3 *tp)
  11131. {
  11132. struct ethtool_coalesce *ec = &tp->coal;
  11133. memset(ec, 0, sizeof(*ec));
  11134. ec->cmd = ETHTOOL_GCOALESCE;
  11135. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11136. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11137. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11138. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11139. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11140. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11141. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11142. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11143. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11144. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11145. HOSTCC_MODE_CLRTICK_TXBD)) {
  11146. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11147. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11148. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11149. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11150. }
  11151. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11152. ec->rx_coalesce_usecs_irq = 0;
  11153. ec->tx_coalesce_usecs_irq = 0;
  11154. ec->stats_block_coalesce_usecs = 0;
  11155. }
  11156. }
  11157. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11158. const struct pci_device_id *ent)
  11159. {
  11160. static int tg3_version_printed = 0;
  11161. resource_size_t tg3reg_base;
  11162. unsigned long tg3reg_len;
  11163. struct net_device *dev;
  11164. struct tg3 *tp;
  11165. int err, pm_cap;
  11166. char str[40];
  11167. u64 dma_mask, persist_dma_mask;
  11168. DECLARE_MAC_BUF(mac);
  11169. if (tg3_version_printed++ == 0)
  11170. printk(KERN_INFO "%s", version);
  11171. err = pci_enable_device(pdev);
  11172. if (err) {
  11173. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11174. "aborting.\n");
  11175. return err;
  11176. }
  11177. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  11178. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11179. "base address, aborting.\n");
  11180. err = -ENODEV;
  11181. goto err_out_disable_pdev;
  11182. }
  11183. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11184. if (err) {
  11185. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11186. "aborting.\n");
  11187. goto err_out_disable_pdev;
  11188. }
  11189. pci_set_master(pdev);
  11190. /* Find power-management capability. */
  11191. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11192. if (pm_cap == 0) {
  11193. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11194. "aborting.\n");
  11195. err = -EIO;
  11196. goto err_out_free_res;
  11197. }
  11198. tg3reg_base = pci_resource_start(pdev, 0);
  11199. tg3reg_len = pci_resource_len(pdev, 0);
  11200. dev = alloc_etherdev(sizeof(*tp));
  11201. if (!dev) {
  11202. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11203. err = -ENOMEM;
  11204. goto err_out_free_res;
  11205. }
  11206. SET_NETDEV_DEV(dev, &pdev->dev);
  11207. #if TG3_VLAN_TAG_USED
  11208. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11209. dev->vlan_rx_register = tg3_vlan_rx_register;
  11210. #endif
  11211. tp = netdev_priv(dev);
  11212. tp->pdev = pdev;
  11213. tp->dev = dev;
  11214. tp->pm_cap = pm_cap;
  11215. tp->mac_mode = TG3_DEF_MAC_MODE;
  11216. tp->rx_mode = TG3_DEF_RX_MODE;
  11217. tp->tx_mode = TG3_DEF_TX_MODE;
  11218. if (tg3_debug > 0)
  11219. tp->msg_enable = tg3_debug;
  11220. else
  11221. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11222. /* The word/byte swap controls here control register access byte
  11223. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11224. * setting below.
  11225. */
  11226. tp->misc_host_ctrl =
  11227. MISC_HOST_CTRL_MASK_PCI_INT |
  11228. MISC_HOST_CTRL_WORD_SWAP |
  11229. MISC_HOST_CTRL_INDIR_ACCESS |
  11230. MISC_HOST_CTRL_PCISTATE_RW;
  11231. /* The NONFRM (non-frame) byte/word swap controls take effect
  11232. * on descriptor entries, anything which isn't packet data.
  11233. *
  11234. * The StrongARM chips on the board (one for tx, one for rx)
  11235. * are running in big-endian mode.
  11236. */
  11237. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11238. GRC_MODE_WSWAP_NONFRM_DATA);
  11239. #ifdef __BIG_ENDIAN
  11240. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11241. #endif
  11242. spin_lock_init(&tp->lock);
  11243. spin_lock_init(&tp->indirect_lock);
  11244. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11245. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11246. if (!tp->regs) {
  11247. printk(KERN_ERR PFX "Cannot map device registers, "
  11248. "aborting.\n");
  11249. err = -ENOMEM;
  11250. goto err_out_free_dev;
  11251. }
  11252. tg3_init_link_config(tp);
  11253. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11254. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11255. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11256. dev->open = tg3_open;
  11257. dev->stop = tg3_close;
  11258. dev->get_stats = tg3_get_stats;
  11259. dev->set_multicast_list = tg3_set_rx_mode;
  11260. dev->set_mac_address = tg3_set_mac_addr;
  11261. dev->do_ioctl = tg3_ioctl;
  11262. dev->tx_timeout = tg3_tx_timeout;
  11263. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11264. dev->ethtool_ops = &tg3_ethtool_ops;
  11265. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11266. dev->change_mtu = tg3_change_mtu;
  11267. dev->irq = pdev->irq;
  11268. #ifdef CONFIG_NET_POLL_CONTROLLER
  11269. dev->poll_controller = tg3_poll_controller;
  11270. #endif
  11271. err = tg3_get_invariants(tp);
  11272. if (err) {
  11273. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11274. "aborting.\n");
  11275. goto err_out_iounmap;
  11276. }
  11277. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11278. * device behind the EPB cannot support DMA addresses > 40-bit.
  11279. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11280. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11281. * do DMA address check in tg3_start_xmit().
  11282. */
  11283. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11284. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11285. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11286. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11287. #ifdef CONFIG_HIGHMEM
  11288. dma_mask = DMA_64BIT_MASK;
  11289. #endif
  11290. } else
  11291. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11292. /* Configure DMA attributes. */
  11293. if (dma_mask > DMA_32BIT_MASK) {
  11294. err = pci_set_dma_mask(pdev, dma_mask);
  11295. if (!err) {
  11296. dev->features |= NETIF_F_HIGHDMA;
  11297. err = pci_set_consistent_dma_mask(pdev,
  11298. persist_dma_mask);
  11299. if (err < 0) {
  11300. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11301. "DMA for consistent allocations\n");
  11302. goto err_out_iounmap;
  11303. }
  11304. }
  11305. }
  11306. if (err || dma_mask == DMA_32BIT_MASK) {
  11307. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11308. if (err) {
  11309. printk(KERN_ERR PFX "No usable DMA configuration, "
  11310. "aborting.\n");
  11311. goto err_out_iounmap;
  11312. }
  11313. }
  11314. tg3_init_bufmgr_config(tp);
  11315. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11316. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11317. }
  11318. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11320. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11321. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11322. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11323. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11324. } else {
  11325. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11326. }
  11327. /* TSO is on by default on chips that support hardware TSO.
  11328. * Firmware TSO on older chips gives lower performance, so it
  11329. * is off by default, but can be enabled using ethtool.
  11330. */
  11331. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11332. dev->features |= NETIF_F_TSO;
  11333. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11334. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11335. dev->features |= NETIF_F_TSO6;
  11336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11337. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11338. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11340. dev->features |= NETIF_F_TSO_ECN;
  11341. }
  11342. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11343. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11344. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11345. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11346. tp->rx_pending = 63;
  11347. }
  11348. err = tg3_get_device_address(tp);
  11349. if (err) {
  11350. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11351. "aborting.\n");
  11352. goto err_out_iounmap;
  11353. }
  11354. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11355. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  11356. printk(KERN_ERR PFX "Cannot find proper PCI device "
  11357. "base address for APE, aborting.\n");
  11358. err = -ENODEV;
  11359. goto err_out_iounmap;
  11360. }
  11361. tg3reg_base = pci_resource_start(pdev, 2);
  11362. tg3reg_len = pci_resource_len(pdev, 2);
  11363. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  11364. if (!tp->aperegs) {
  11365. printk(KERN_ERR PFX "Cannot map APE registers, "
  11366. "aborting.\n");
  11367. err = -ENOMEM;
  11368. goto err_out_iounmap;
  11369. }
  11370. tg3_ape_lock_init(tp);
  11371. }
  11372. /*
  11373. * Reset chip in case UNDI or EFI driver did not shutdown
  11374. * DMA self test will enable WDMAC and we'll see (spurious)
  11375. * pending DMA on the PCI bus at that point.
  11376. */
  11377. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11378. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11379. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11380. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11381. }
  11382. err = tg3_test_dma(tp);
  11383. if (err) {
  11384. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11385. goto err_out_apeunmap;
  11386. }
  11387. /* Tigon3 can do ipv4 only... and some chips have buggy
  11388. * checksumming.
  11389. */
  11390. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11391. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11392. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11394. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11397. dev->features |= NETIF_F_IPV6_CSUM;
  11398. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11399. } else
  11400. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11401. /* flow control autonegotiation is default behavior */
  11402. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11403. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11404. tg3_init_coal(tp);
  11405. pci_set_drvdata(pdev, dev);
  11406. err = register_netdev(dev);
  11407. if (err) {
  11408. printk(KERN_ERR PFX "Cannot register net device, "
  11409. "aborting.\n");
  11410. goto err_out_apeunmap;
  11411. }
  11412. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] "
  11413. "(%s) %s Ethernet %s\n",
  11414. dev->name,
  11415. tp->board_part_number,
  11416. tp->pci_chip_rev_id,
  11417. tg3_phy_string(tp),
  11418. tg3_bus_string(tp, str),
  11419. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11420. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11421. "10/100/1000Base-T")),
  11422. print_mac(mac, dev->dev_addr));
  11423. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  11424. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  11425. dev->name,
  11426. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11427. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11428. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11429. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11430. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  11431. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11432. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11433. dev->name, tp->dma_rwctrl,
  11434. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11435. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11436. return 0;
  11437. err_out_apeunmap:
  11438. if (tp->aperegs) {
  11439. iounmap(tp->aperegs);
  11440. tp->aperegs = NULL;
  11441. }
  11442. err_out_iounmap:
  11443. if (tp->regs) {
  11444. iounmap(tp->regs);
  11445. tp->regs = NULL;
  11446. }
  11447. err_out_free_dev:
  11448. free_netdev(dev);
  11449. err_out_free_res:
  11450. pci_release_regions(pdev);
  11451. err_out_disable_pdev:
  11452. pci_disable_device(pdev);
  11453. pci_set_drvdata(pdev, NULL);
  11454. return err;
  11455. }
  11456. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11457. {
  11458. struct net_device *dev = pci_get_drvdata(pdev);
  11459. if (dev) {
  11460. struct tg3 *tp = netdev_priv(dev);
  11461. flush_scheduled_work();
  11462. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11463. tg3_phy_fini(tp);
  11464. tg3_mdio_fini(tp);
  11465. }
  11466. unregister_netdev(dev);
  11467. if (tp->aperegs) {
  11468. iounmap(tp->aperegs);
  11469. tp->aperegs = NULL;
  11470. }
  11471. if (tp->regs) {
  11472. iounmap(tp->regs);
  11473. tp->regs = NULL;
  11474. }
  11475. free_netdev(dev);
  11476. pci_release_regions(pdev);
  11477. pci_disable_device(pdev);
  11478. pci_set_drvdata(pdev, NULL);
  11479. }
  11480. }
  11481. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11482. {
  11483. struct net_device *dev = pci_get_drvdata(pdev);
  11484. struct tg3 *tp = netdev_priv(dev);
  11485. pci_power_t target_state;
  11486. int err;
  11487. /* PCI register 4 needs to be saved whether netif_running() or not.
  11488. * MSI address and data need to be saved if using MSI and
  11489. * netif_running().
  11490. */
  11491. pci_save_state(pdev);
  11492. if (!netif_running(dev))
  11493. return 0;
  11494. flush_scheduled_work();
  11495. tg3_phy_stop(tp);
  11496. tg3_netif_stop(tp);
  11497. del_timer_sync(&tp->timer);
  11498. tg3_full_lock(tp, 1);
  11499. tg3_disable_ints(tp);
  11500. tg3_full_unlock(tp);
  11501. netif_device_detach(dev);
  11502. tg3_full_lock(tp, 0);
  11503. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11504. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11505. tg3_full_unlock(tp);
  11506. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11507. err = tg3_set_power_state(tp, target_state);
  11508. if (err) {
  11509. int err2;
  11510. tg3_full_lock(tp, 0);
  11511. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11512. err2 = tg3_restart_hw(tp, 1);
  11513. if (err2)
  11514. goto out;
  11515. tp->timer.expires = jiffies + tp->timer_offset;
  11516. add_timer(&tp->timer);
  11517. netif_device_attach(dev);
  11518. tg3_netif_start(tp);
  11519. out:
  11520. tg3_full_unlock(tp);
  11521. if (!err2)
  11522. tg3_phy_start(tp);
  11523. }
  11524. return err;
  11525. }
  11526. static int tg3_resume(struct pci_dev *pdev)
  11527. {
  11528. struct net_device *dev = pci_get_drvdata(pdev);
  11529. struct tg3 *tp = netdev_priv(dev);
  11530. int err;
  11531. pci_restore_state(tp->pdev);
  11532. if (!netif_running(dev))
  11533. return 0;
  11534. err = tg3_set_power_state(tp, PCI_D0);
  11535. if (err)
  11536. return err;
  11537. netif_device_attach(dev);
  11538. tg3_full_lock(tp, 0);
  11539. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11540. err = tg3_restart_hw(tp, 1);
  11541. if (err)
  11542. goto out;
  11543. tp->timer.expires = jiffies + tp->timer_offset;
  11544. add_timer(&tp->timer);
  11545. tg3_netif_start(tp);
  11546. out:
  11547. tg3_full_unlock(tp);
  11548. if (!err)
  11549. tg3_phy_start(tp);
  11550. return err;
  11551. }
  11552. static struct pci_driver tg3_driver = {
  11553. .name = DRV_MODULE_NAME,
  11554. .id_table = tg3_pci_tbl,
  11555. .probe = tg3_init_one,
  11556. .remove = __devexit_p(tg3_remove_one),
  11557. .suspend = tg3_suspend,
  11558. .resume = tg3_resume
  11559. };
  11560. static int __init tg3_init(void)
  11561. {
  11562. return pci_register_driver(&tg3_driver);
  11563. }
  11564. static void __exit tg3_cleanup(void)
  11565. {
  11566. pci_unregister_driver(&tg3_driver);
  11567. }
  11568. module_init(tg3_init);
  11569. module_exit(tg3_cleanup);