dw_dmac.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/mm.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "dw_dmac_regs.h"
  25. #include "dmaengine.h"
  26. /*
  27. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  28. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  29. * of which use ARM any more). See the "Databook" from Synopsys for
  30. * information beyond what licensees probably provide.
  31. *
  32. * The driver has currently been tested only with the Atmel AT32AP7000,
  33. * which does not support descriptor writeback.
  34. */
  35. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  36. {
  37. return slave ? slave->dst_master : 0;
  38. }
  39. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  40. {
  41. return slave ? slave->src_master : 1;
  42. }
  43. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  44. struct dw_dma_slave *__slave = (_chan->private); \
  45. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  46. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  47. int _dms = dwc_get_dms(__slave); \
  48. int _sms = dwc_get_sms(__slave); \
  49. u8 _smsize = __slave ? _sconfig->src_maxburst : \
  50. DW_DMA_MSIZE_16; \
  51. u8 _dmsize = __slave ? _sconfig->dst_maxburst : \
  52. DW_DMA_MSIZE_16; \
  53. \
  54. (DWC_CTLL_DST_MSIZE(_dmsize) \
  55. | DWC_CTLL_SRC_MSIZE(_smsize) \
  56. | DWC_CTLL_LLP_D_EN \
  57. | DWC_CTLL_LLP_S_EN \
  58. | DWC_CTLL_DMS(_dms) \
  59. | DWC_CTLL_SMS(_sms)); \
  60. })
  61. /*
  62. * Number of descriptors to allocate for each channel. This should be
  63. * made configurable somehow; preferably, the clients (at least the
  64. * ones using slave transfers) should be able to give us a hint.
  65. */
  66. #define NR_DESCS_PER_CHANNEL 64
  67. /*----------------------------------------------------------------------*/
  68. /*
  69. * Because we're not relying on writeback from the controller (it may not
  70. * even be configured into the core!) we don't need to use dma_pool. These
  71. * descriptors -- and associated data -- are cacheable. We do need to make
  72. * sure their dcache entries are written back before handing them off to
  73. * the controller, though.
  74. */
  75. static struct device *chan2dev(struct dma_chan *chan)
  76. {
  77. return &chan->dev->device;
  78. }
  79. static struct device *chan2parent(struct dma_chan *chan)
  80. {
  81. return chan->dev->device.parent;
  82. }
  83. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  84. {
  85. return to_dw_desc(dwc->active_list.next);
  86. }
  87. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  88. {
  89. struct dw_desc *desc, *_desc;
  90. struct dw_desc *ret = NULL;
  91. unsigned int i = 0;
  92. unsigned long flags;
  93. spin_lock_irqsave(&dwc->lock, flags);
  94. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  95. i++;
  96. if (async_tx_test_ack(&desc->txd)) {
  97. list_del(&desc->desc_node);
  98. ret = desc;
  99. break;
  100. }
  101. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  102. }
  103. spin_unlock_irqrestore(&dwc->lock, flags);
  104. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  105. return ret;
  106. }
  107. static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
  108. {
  109. struct dw_desc *child;
  110. list_for_each_entry(child, &desc->tx_list, desc_node)
  111. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  112. child->txd.phys, sizeof(child->lli),
  113. DMA_TO_DEVICE);
  114. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  115. desc->txd.phys, sizeof(desc->lli),
  116. DMA_TO_DEVICE);
  117. }
  118. /*
  119. * Move a descriptor, including any children, to the free list.
  120. * `desc' must not be on any lists.
  121. */
  122. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  123. {
  124. unsigned long flags;
  125. if (desc) {
  126. struct dw_desc *child;
  127. dwc_sync_desc_for_cpu(dwc, desc);
  128. spin_lock_irqsave(&dwc->lock, flags);
  129. list_for_each_entry(child, &desc->tx_list, desc_node)
  130. dev_vdbg(chan2dev(&dwc->chan),
  131. "moving child desc %p to freelist\n",
  132. child);
  133. list_splice_init(&desc->tx_list, &dwc->free_list);
  134. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  135. list_add(&desc->desc_node, &dwc->free_list);
  136. spin_unlock_irqrestore(&dwc->lock, flags);
  137. }
  138. }
  139. static void dwc_initialize(struct dw_dma_chan *dwc)
  140. {
  141. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  142. struct dw_dma_slave *dws = dwc->chan.private;
  143. u32 cfghi = DWC_CFGH_FIFO_MODE;
  144. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  145. if (dwc->initialized == true)
  146. return;
  147. if (dws) {
  148. /*
  149. * We need controller-specific data to set up slave
  150. * transfers.
  151. */
  152. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  153. cfghi = dws->cfg_hi;
  154. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  155. } else {
  156. if (dwc->dma_sconfig.direction == DMA_MEM_TO_DEV)
  157. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  158. else if (dwc->dma_sconfig.direction == DMA_DEV_TO_MEM)
  159. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  160. }
  161. channel_writel(dwc, CFG_LO, cfglo);
  162. channel_writel(dwc, CFG_HI, cfghi);
  163. /* Enable interrupts */
  164. channel_set_bit(dw, MASK.XFER, dwc->mask);
  165. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  166. dwc->initialized = true;
  167. }
  168. /*----------------------------------------------------------------------*/
  169. static inline unsigned int dwc_fast_fls(unsigned long long v)
  170. {
  171. /*
  172. * We can be a lot more clever here, but this should take care
  173. * of the most common optimization.
  174. */
  175. if (!(v & 7))
  176. return 3;
  177. else if (!(v & 3))
  178. return 2;
  179. else if (!(v & 1))
  180. return 1;
  181. return 0;
  182. }
  183. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  184. {
  185. dev_err(chan2dev(&dwc->chan),
  186. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  187. channel_readl(dwc, SAR),
  188. channel_readl(dwc, DAR),
  189. channel_readl(dwc, LLP),
  190. channel_readl(dwc, CTL_HI),
  191. channel_readl(dwc, CTL_LO));
  192. }
  193. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  194. {
  195. channel_clear_bit(dw, CH_EN, dwc->mask);
  196. while (dma_readl(dw, CH_EN) & dwc->mask)
  197. cpu_relax();
  198. }
  199. /*----------------------------------------------------------------------*/
  200. /* Perform single block transfer */
  201. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  202. struct dw_desc *desc)
  203. {
  204. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  205. u32 ctllo;
  206. /* Software emulation of LLP mode relies on interrupts to continue
  207. * multi block transfer. */
  208. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  209. channel_writel(dwc, SAR, desc->lli.sar);
  210. channel_writel(dwc, DAR, desc->lli.dar);
  211. channel_writel(dwc, CTL_LO, ctllo);
  212. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  213. channel_set_bit(dw, CH_EN, dwc->mask);
  214. }
  215. /* Called with dwc->lock held and bh disabled */
  216. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  217. {
  218. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  219. unsigned long was_soft_llp;
  220. /* ASSERT: channel is idle */
  221. if (dma_readl(dw, CH_EN) & dwc->mask) {
  222. dev_err(chan2dev(&dwc->chan),
  223. "BUG: Attempted to start non-idle channel\n");
  224. dwc_dump_chan_regs(dwc);
  225. /* The tasklet will hopefully advance the queue... */
  226. return;
  227. }
  228. if (dwc->nollp) {
  229. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  230. &dwc->flags);
  231. if (was_soft_llp) {
  232. dev_err(chan2dev(&dwc->chan),
  233. "BUG: Attempted to start new LLP transfer "
  234. "inside ongoing one\n");
  235. return;
  236. }
  237. dwc_initialize(dwc);
  238. dwc->tx_list = &first->tx_list;
  239. dwc->tx_node_active = first->tx_list.next;
  240. dwc_do_single_block(dwc, first);
  241. return;
  242. }
  243. dwc_initialize(dwc);
  244. channel_writel(dwc, LLP, first->txd.phys);
  245. channel_writel(dwc, CTL_LO,
  246. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  247. channel_writel(dwc, CTL_HI, 0);
  248. channel_set_bit(dw, CH_EN, dwc->mask);
  249. }
  250. /*----------------------------------------------------------------------*/
  251. static void
  252. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  253. bool callback_required)
  254. {
  255. dma_async_tx_callback callback = NULL;
  256. void *param = NULL;
  257. struct dma_async_tx_descriptor *txd = &desc->txd;
  258. struct dw_desc *child;
  259. unsigned long flags;
  260. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  261. spin_lock_irqsave(&dwc->lock, flags);
  262. dma_cookie_complete(txd);
  263. if (callback_required) {
  264. callback = txd->callback;
  265. param = txd->callback_param;
  266. }
  267. dwc_sync_desc_for_cpu(dwc, desc);
  268. /* async_tx_ack */
  269. list_for_each_entry(child, &desc->tx_list, desc_node)
  270. async_tx_ack(&child->txd);
  271. async_tx_ack(&desc->txd);
  272. list_splice_init(&desc->tx_list, &dwc->free_list);
  273. list_move(&desc->desc_node, &dwc->free_list);
  274. if (!dwc->chan.private) {
  275. struct device *parent = chan2parent(&dwc->chan);
  276. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  277. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  278. dma_unmap_single(parent, desc->lli.dar,
  279. desc->len, DMA_FROM_DEVICE);
  280. else
  281. dma_unmap_page(parent, desc->lli.dar,
  282. desc->len, DMA_FROM_DEVICE);
  283. }
  284. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  285. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  286. dma_unmap_single(parent, desc->lli.sar,
  287. desc->len, DMA_TO_DEVICE);
  288. else
  289. dma_unmap_page(parent, desc->lli.sar,
  290. desc->len, DMA_TO_DEVICE);
  291. }
  292. }
  293. spin_unlock_irqrestore(&dwc->lock, flags);
  294. if (callback_required && callback)
  295. callback(param);
  296. }
  297. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  298. {
  299. struct dw_desc *desc, *_desc;
  300. LIST_HEAD(list);
  301. unsigned long flags;
  302. spin_lock_irqsave(&dwc->lock, flags);
  303. if (dma_readl(dw, CH_EN) & dwc->mask) {
  304. dev_err(chan2dev(&dwc->chan),
  305. "BUG: XFER bit set, but channel not idle!\n");
  306. /* Try to continue after resetting the channel... */
  307. dwc_chan_disable(dw, dwc);
  308. }
  309. /*
  310. * Submit queued descriptors ASAP, i.e. before we go through
  311. * the completed ones.
  312. */
  313. list_splice_init(&dwc->active_list, &list);
  314. if (!list_empty(&dwc->queue)) {
  315. list_move(dwc->queue.next, &dwc->active_list);
  316. dwc_dostart(dwc, dwc_first_active(dwc));
  317. }
  318. spin_unlock_irqrestore(&dwc->lock, flags);
  319. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  320. dwc_descriptor_complete(dwc, desc, true);
  321. }
  322. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  323. {
  324. dma_addr_t llp;
  325. struct dw_desc *desc, *_desc;
  326. struct dw_desc *child;
  327. u32 status_xfer;
  328. unsigned long flags;
  329. spin_lock_irqsave(&dwc->lock, flags);
  330. llp = channel_readl(dwc, LLP);
  331. status_xfer = dma_readl(dw, RAW.XFER);
  332. if (status_xfer & dwc->mask) {
  333. /* Everything we've submitted is done */
  334. dma_writel(dw, CLEAR.XFER, dwc->mask);
  335. spin_unlock_irqrestore(&dwc->lock, flags);
  336. dwc_complete_all(dw, dwc);
  337. return;
  338. }
  339. if (list_empty(&dwc->active_list)) {
  340. spin_unlock_irqrestore(&dwc->lock, flags);
  341. return;
  342. }
  343. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  344. (unsigned long long)llp);
  345. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  346. /* check first descriptors addr */
  347. if (desc->txd.phys == llp) {
  348. spin_unlock_irqrestore(&dwc->lock, flags);
  349. return;
  350. }
  351. /* check first descriptors llp */
  352. if (desc->lli.llp == llp) {
  353. /* This one is currently in progress */
  354. spin_unlock_irqrestore(&dwc->lock, flags);
  355. return;
  356. }
  357. list_for_each_entry(child, &desc->tx_list, desc_node)
  358. if (child->lli.llp == llp) {
  359. /* Currently in progress */
  360. spin_unlock_irqrestore(&dwc->lock, flags);
  361. return;
  362. }
  363. /*
  364. * No descriptors so far seem to be in progress, i.e.
  365. * this one must be done.
  366. */
  367. spin_unlock_irqrestore(&dwc->lock, flags);
  368. dwc_descriptor_complete(dwc, desc, true);
  369. spin_lock_irqsave(&dwc->lock, flags);
  370. }
  371. dev_err(chan2dev(&dwc->chan),
  372. "BUG: All descriptors done, but channel not idle!\n");
  373. /* Try to continue after resetting the channel... */
  374. dwc_chan_disable(dw, dwc);
  375. if (!list_empty(&dwc->queue)) {
  376. list_move(dwc->queue.next, &dwc->active_list);
  377. dwc_dostart(dwc, dwc_first_active(dwc));
  378. }
  379. spin_unlock_irqrestore(&dwc->lock, flags);
  380. }
  381. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  382. {
  383. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  384. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  385. }
  386. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  387. {
  388. struct dw_desc *bad_desc;
  389. struct dw_desc *child;
  390. unsigned long flags;
  391. dwc_scan_descriptors(dw, dwc);
  392. spin_lock_irqsave(&dwc->lock, flags);
  393. /*
  394. * The descriptor currently at the head of the active list is
  395. * borked. Since we don't have any way to report errors, we'll
  396. * just have to scream loudly and try to carry on.
  397. */
  398. bad_desc = dwc_first_active(dwc);
  399. list_del_init(&bad_desc->desc_node);
  400. list_move(dwc->queue.next, dwc->active_list.prev);
  401. /* Clear the error flag and try to restart the controller */
  402. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  403. if (!list_empty(&dwc->active_list))
  404. dwc_dostart(dwc, dwc_first_active(dwc));
  405. /*
  406. * WARN may seem harsh, but since this only happens
  407. * when someone submits a bad physical address in a
  408. * descriptor, we should consider ourselves lucky that the
  409. * controller flagged an error instead of scribbling over
  410. * random memory locations.
  411. */
  412. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  413. " cookie: %d\n", bad_desc->txd.cookie);
  414. dwc_dump_lli(dwc, &bad_desc->lli);
  415. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  416. dwc_dump_lli(dwc, &child->lli);
  417. spin_unlock_irqrestore(&dwc->lock, flags);
  418. /* Pretend the descriptor completed successfully */
  419. dwc_descriptor_complete(dwc, bad_desc, true);
  420. }
  421. /* --------------------- Cyclic DMA API extensions -------------------- */
  422. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  423. {
  424. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  425. return channel_readl(dwc, SAR);
  426. }
  427. EXPORT_SYMBOL(dw_dma_get_src_addr);
  428. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  429. {
  430. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  431. return channel_readl(dwc, DAR);
  432. }
  433. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  434. /* called with dwc->lock held and all DMAC interrupts disabled */
  435. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  436. u32 status_err, u32 status_xfer)
  437. {
  438. unsigned long flags;
  439. if (dwc->mask) {
  440. void (*callback)(void *param);
  441. void *callback_param;
  442. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  443. channel_readl(dwc, LLP));
  444. callback = dwc->cdesc->period_callback;
  445. callback_param = dwc->cdesc->period_callback_param;
  446. if (callback)
  447. callback(callback_param);
  448. }
  449. /*
  450. * Error and transfer complete are highly unlikely, and will most
  451. * likely be due to a configuration error by the user.
  452. */
  453. if (unlikely(status_err & dwc->mask) ||
  454. unlikely(status_xfer & dwc->mask)) {
  455. int i;
  456. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  457. "interrupt, stopping DMA transfer\n",
  458. status_xfer ? "xfer" : "error");
  459. spin_lock_irqsave(&dwc->lock, flags);
  460. dwc_dump_chan_regs(dwc);
  461. dwc_chan_disable(dw, dwc);
  462. /* make sure DMA does not restart by loading a new list */
  463. channel_writel(dwc, LLP, 0);
  464. channel_writel(dwc, CTL_LO, 0);
  465. channel_writel(dwc, CTL_HI, 0);
  466. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  467. dma_writel(dw, CLEAR.XFER, dwc->mask);
  468. for (i = 0; i < dwc->cdesc->periods; i++)
  469. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  470. spin_unlock_irqrestore(&dwc->lock, flags);
  471. }
  472. }
  473. /* ------------------------------------------------------------------------- */
  474. static void dw_dma_tasklet(unsigned long data)
  475. {
  476. struct dw_dma *dw = (struct dw_dma *)data;
  477. struct dw_dma_chan *dwc;
  478. u32 status_xfer;
  479. u32 status_err;
  480. int i;
  481. status_xfer = dma_readl(dw, RAW.XFER);
  482. status_err = dma_readl(dw, RAW.ERROR);
  483. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  484. for (i = 0; i < dw->dma.chancnt; i++) {
  485. dwc = &dw->chan[i];
  486. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  487. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  488. else if (status_err & (1 << i))
  489. dwc_handle_error(dw, dwc);
  490. else if (status_xfer & (1 << i)) {
  491. unsigned long flags;
  492. spin_lock_irqsave(&dwc->lock, flags);
  493. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  494. if (dwc->tx_node_active != dwc->tx_list) {
  495. struct dw_desc *desc =
  496. to_dw_desc(dwc->tx_node_active);
  497. dma_writel(dw, CLEAR.XFER, dwc->mask);
  498. /* move pointer to next descriptor */
  499. dwc->tx_node_active =
  500. dwc->tx_node_active->next;
  501. dwc_do_single_block(dwc, desc);
  502. spin_unlock_irqrestore(&dwc->lock, flags);
  503. continue;
  504. } else {
  505. /* we are done here */
  506. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  507. }
  508. }
  509. spin_unlock_irqrestore(&dwc->lock, flags);
  510. dwc_scan_descriptors(dw, dwc);
  511. }
  512. }
  513. /*
  514. * Re-enable interrupts.
  515. */
  516. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  517. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  518. }
  519. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  520. {
  521. struct dw_dma *dw = dev_id;
  522. u32 status;
  523. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  524. dma_readl(dw, STATUS_INT));
  525. /*
  526. * Just disable the interrupts. We'll turn them back on in the
  527. * softirq handler.
  528. */
  529. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  530. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  531. status = dma_readl(dw, STATUS_INT);
  532. if (status) {
  533. dev_err(dw->dma.dev,
  534. "BUG: Unexpected interrupts pending: 0x%x\n",
  535. status);
  536. /* Try to recover */
  537. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  538. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  539. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  540. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  541. }
  542. tasklet_schedule(&dw->tasklet);
  543. return IRQ_HANDLED;
  544. }
  545. /*----------------------------------------------------------------------*/
  546. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  547. {
  548. struct dw_desc *desc = txd_to_dw_desc(tx);
  549. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  550. dma_cookie_t cookie;
  551. unsigned long flags;
  552. spin_lock_irqsave(&dwc->lock, flags);
  553. cookie = dma_cookie_assign(tx);
  554. /*
  555. * REVISIT: We should attempt to chain as many descriptors as
  556. * possible, perhaps even appending to those already submitted
  557. * for DMA. But this is hard to do in a race-free manner.
  558. */
  559. if (list_empty(&dwc->active_list)) {
  560. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  561. desc->txd.cookie);
  562. list_add_tail(&desc->desc_node, &dwc->active_list);
  563. dwc_dostart(dwc, dwc_first_active(dwc));
  564. } else {
  565. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  566. desc->txd.cookie);
  567. list_add_tail(&desc->desc_node, &dwc->queue);
  568. }
  569. spin_unlock_irqrestore(&dwc->lock, flags);
  570. return cookie;
  571. }
  572. static struct dma_async_tx_descriptor *
  573. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  574. size_t len, unsigned long flags)
  575. {
  576. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  577. struct dw_dma_slave *dws = chan->private;
  578. struct dw_desc *desc;
  579. struct dw_desc *first;
  580. struct dw_desc *prev;
  581. size_t xfer_count;
  582. size_t offset;
  583. unsigned int src_width;
  584. unsigned int dst_width;
  585. unsigned int data_width;
  586. u32 ctllo;
  587. dev_vdbg(chan2dev(chan),
  588. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  589. (unsigned long long)dest, (unsigned long long)src,
  590. len, flags);
  591. if (unlikely(!len)) {
  592. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  593. return NULL;
  594. }
  595. data_width = min_t(unsigned int, dwc->dw->data_width[dwc_get_sms(dws)],
  596. dwc->dw->data_width[dwc_get_dms(dws)]);
  597. src_width = dst_width = min_t(unsigned int, data_width,
  598. dwc_fast_fls(src | dest | len));
  599. ctllo = DWC_DEFAULT_CTLLO(chan)
  600. | DWC_CTLL_DST_WIDTH(dst_width)
  601. | DWC_CTLL_SRC_WIDTH(src_width)
  602. | DWC_CTLL_DST_INC
  603. | DWC_CTLL_SRC_INC
  604. | DWC_CTLL_FC_M2M;
  605. prev = first = NULL;
  606. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  607. xfer_count = min_t(size_t, (len - offset) >> src_width,
  608. dwc->block_size);
  609. desc = dwc_desc_get(dwc);
  610. if (!desc)
  611. goto err_desc_get;
  612. desc->lli.sar = src + offset;
  613. desc->lli.dar = dest + offset;
  614. desc->lli.ctllo = ctllo;
  615. desc->lli.ctlhi = xfer_count;
  616. if (!first) {
  617. first = desc;
  618. } else {
  619. prev->lli.llp = desc->txd.phys;
  620. dma_sync_single_for_device(chan2parent(chan),
  621. prev->txd.phys, sizeof(prev->lli),
  622. DMA_TO_DEVICE);
  623. list_add_tail(&desc->desc_node,
  624. &first->tx_list);
  625. }
  626. prev = desc;
  627. }
  628. if (flags & DMA_PREP_INTERRUPT)
  629. /* Trigger interrupt after last block */
  630. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  631. prev->lli.llp = 0;
  632. dma_sync_single_for_device(chan2parent(chan),
  633. prev->txd.phys, sizeof(prev->lli),
  634. DMA_TO_DEVICE);
  635. first->txd.flags = flags;
  636. first->len = len;
  637. return &first->txd;
  638. err_desc_get:
  639. dwc_desc_put(dwc, first);
  640. return NULL;
  641. }
  642. static struct dma_async_tx_descriptor *
  643. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  644. unsigned int sg_len, enum dma_transfer_direction direction,
  645. unsigned long flags, void *context)
  646. {
  647. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  648. struct dw_dma_slave *dws = chan->private;
  649. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  650. struct dw_desc *prev;
  651. struct dw_desc *first;
  652. u32 ctllo;
  653. dma_addr_t reg;
  654. unsigned int reg_width;
  655. unsigned int mem_width;
  656. unsigned int data_width;
  657. unsigned int i;
  658. struct scatterlist *sg;
  659. size_t total_len = 0;
  660. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  661. if (unlikely(!dws || !sg_len))
  662. return NULL;
  663. prev = first = NULL;
  664. switch (direction) {
  665. case DMA_MEM_TO_DEV:
  666. reg_width = __fls(sconfig->dst_addr_width);
  667. reg = sconfig->dst_addr;
  668. ctllo = (DWC_DEFAULT_CTLLO(chan)
  669. | DWC_CTLL_DST_WIDTH(reg_width)
  670. | DWC_CTLL_DST_FIX
  671. | DWC_CTLL_SRC_INC);
  672. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  673. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  674. data_width = dwc->dw->data_width[dwc_get_sms(dws)];
  675. for_each_sg(sgl, sg, sg_len, i) {
  676. struct dw_desc *desc;
  677. u32 len, dlen, mem;
  678. mem = sg_dma_address(sg);
  679. len = sg_dma_len(sg);
  680. mem_width = min_t(unsigned int,
  681. data_width, dwc_fast_fls(mem | len));
  682. slave_sg_todev_fill_desc:
  683. desc = dwc_desc_get(dwc);
  684. if (!desc) {
  685. dev_err(chan2dev(chan),
  686. "not enough descriptors available\n");
  687. goto err_desc_get;
  688. }
  689. desc->lli.sar = mem;
  690. desc->lli.dar = reg;
  691. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  692. if ((len >> mem_width) > dwc->block_size) {
  693. dlen = dwc->block_size << mem_width;
  694. mem += dlen;
  695. len -= dlen;
  696. } else {
  697. dlen = len;
  698. len = 0;
  699. }
  700. desc->lli.ctlhi = dlen >> mem_width;
  701. if (!first) {
  702. first = desc;
  703. } else {
  704. prev->lli.llp = desc->txd.phys;
  705. dma_sync_single_for_device(chan2parent(chan),
  706. prev->txd.phys,
  707. sizeof(prev->lli),
  708. DMA_TO_DEVICE);
  709. list_add_tail(&desc->desc_node,
  710. &first->tx_list);
  711. }
  712. prev = desc;
  713. total_len += dlen;
  714. if (len)
  715. goto slave_sg_todev_fill_desc;
  716. }
  717. break;
  718. case DMA_DEV_TO_MEM:
  719. reg_width = __fls(sconfig->src_addr_width);
  720. reg = sconfig->src_addr;
  721. ctllo = (DWC_DEFAULT_CTLLO(chan)
  722. | DWC_CTLL_SRC_WIDTH(reg_width)
  723. | DWC_CTLL_DST_INC
  724. | DWC_CTLL_SRC_FIX);
  725. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  726. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  727. data_width = dwc->dw->data_width[dwc_get_dms(dws)];
  728. for_each_sg(sgl, sg, sg_len, i) {
  729. struct dw_desc *desc;
  730. u32 len, dlen, mem;
  731. mem = sg_dma_address(sg);
  732. len = sg_dma_len(sg);
  733. mem_width = min_t(unsigned int,
  734. data_width, dwc_fast_fls(mem | len));
  735. slave_sg_fromdev_fill_desc:
  736. desc = dwc_desc_get(dwc);
  737. if (!desc) {
  738. dev_err(chan2dev(chan),
  739. "not enough descriptors available\n");
  740. goto err_desc_get;
  741. }
  742. desc->lli.sar = reg;
  743. desc->lli.dar = mem;
  744. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  745. if ((len >> reg_width) > dwc->block_size) {
  746. dlen = dwc->block_size << reg_width;
  747. mem += dlen;
  748. len -= dlen;
  749. } else {
  750. dlen = len;
  751. len = 0;
  752. }
  753. desc->lli.ctlhi = dlen >> reg_width;
  754. if (!first) {
  755. first = desc;
  756. } else {
  757. prev->lli.llp = desc->txd.phys;
  758. dma_sync_single_for_device(chan2parent(chan),
  759. prev->txd.phys,
  760. sizeof(prev->lli),
  761. DMA_TO_DEVICE);
  762. list_add_tail(&desc->desc_node,
  763. &first->tx_list);
  764. }
  765. prev = desc;
  766. total_len += dlen;
  767. if (len)
  768. goto slave_sg_fromdev_fill_desc;
  769. }
  770. break;
  771. default:
  772. return NULL;
  773. }
  774. if (flags & DMA_PREP_INTERRUPT)
  775. /* Trigger interrupt after last block */
  776. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  777. prev->lli.llp = 0;
  778. dma_sync_single_for_device(chan2parent(chan),
  779. prev->txd.phys, sizeof(prev->lli),
  780. DMA_TO_DEVICE);
  781. first->len = total_len;
  782. return &first->txd;
  783. err_desc_get:
  784. dwc_desc_put(dwc, first);
  785. return NULL;
  786. }
  787. /*
  788. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  789. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  790. *
  791. * NOTE: burst size 2 is not supported by controller.
  792. *
  793. * This can be done by finding least significant bit set: n & (n - 1)
  794. */
  795. static inline void convert_burst(u32 *maxburst)
  796. {
  797. if (*maxburst > 1)
  798. *maxburst = fls(*maxburst) - 2;
  799. else
  800. *maxburst = 0;
  801. }
  802. static int
  803. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  804. {
  805. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  806. /* Check if it is chan is configured for slave transfers */
  807. if (!chan->private)
  808. return -EINVAL;
  809. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  810. convert_burst(&dwc->dma_sconfig.src_maxburst);
  811. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  812. return 0;
  813. }
  814. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  815. unsigned long arg)
  816. {
  817. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  818. struct dw_dma *dw = to_dw_dma(chan->device);
  819. struct dw_desc *desc, *_desc;
  820. unsigned long flags;
  821. u32 cfglo;
  822. LIST_HEAD(list);
  823. if (cmd == DMA_PAUSE) {
  824. spin_lock_irqsave(&dwc->lock, flags);
  825. cfglo = channel_readl(dwc, CFG_LO);
  826. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  827. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  828. cpu_relax();
  829. dwc->paused = true;
  830. spin_unlock_irqrestore(&dwc->lock, flags);
  831. } else if (cmd == DMA_RESUME) {
  832. if (!dwc->paused)
  833. return 0;
  834. spin_lock_irqsave(&dwc->lock, flags);
  835. cfglo = channel_readl(dwc, CFG_LO);
  836. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  837. dwc->paused = false;
  838. spin_unlock_irqrestore(&dwc->lock, flags);
  839. } else if (cmd == DMA_TERMINATE_ALL) {
  840. spin_lock_irqsave(&dwc->lock, flags);
  841. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  842. dwc_chan_disable(dw, dwc);
  843. dwc->paused = false;
  844. /* active_list entries will end up before queued entries */
  845. list_splice_init(&dwc->queue, &list);
  846. list_splice_init(&dwc->active_list, &list);
  847. spin_unlock_irqrestore(&dwc->lock, flags);
  848. /* Flush all pending and queued descriptors */
  849. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  850. dwc_descriptor_complete(dwc, desc, false);
  851. } else if (cmd == DMA_SLAVE_CONFIG) {
  852. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  853. } else {
  854. return -ENXIO;
  855. }
  856. return 0;
  857. }
  858. static enum dma_status
  859. dwc_tx_status(struct dma_chan *chan,
  860. dma_cookie_t cookie,
  861. struct dma_tx_state *txstate)
  862. {
  863. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  864. enum dma_status ret;
  865. ret = dma_cookie_status(chan, cookie, txstate);
  866. if (ret != DMA_SUCCESS) {
  867. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  868. ret = dma_cookie_status(chan, cookie, txstate);
  869. }
  870. if (ret != DMA_SUCCESS)
  871. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  872. if (dwc->paused)
  873. return DMA_PAUSED;
  874. return ret;
  875. }
  876. static void dwc_issue_pending(struct dma_chan *chan)
  877. {
  878. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  879. if (!list_empty(&dwc->queue))
  880. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  881. }
  882. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  883. {
  884. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  885. struct dw_dma *dw = to_dw_dma(chan->device);
  886. struct dw_desc *desc;
  887. int i;
  888. unsigned long flags;
  889. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  890. /* ASSERT: channel is idle */
  891. if (dma_readl(dw, CH_EN) & dwc->mask) {
  892. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  893. return -EIO;
  894. }
  895. dma_cookie_init(chan);
  896. /*
  897. * NOTE: some controllers may have additional features that we
  898. * need to initialize here, like "scatter-gather" (which
  899. * doesn't mean what you think it means), and status writeback.
  900. */
  901. spin_lock_irqsave(&dwc->lock, flags);
  902. i = dwc->descs_allocated;
  903. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  904. spin_unlock_irqrestore(&dwc->lock, flags);
  905. desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
  906. if (!desc) {
  907. dev_info(chan2dev(chan),
  908. "only allocated %d descriptors\n", i);
  909. spin_lock_irqsave(&dwc->lock, flags);
  910. break;
  911. }
  912. INIT_LIST_HEAD(&desc->tx_list);
  913. dma_async_tx_descriptor_init(&desc->txd, chan);
  914. desc->txd.tx_submit = dwc_tx_submit;
  915. desc->txd.flags = DMA_CTRL_ACK;
  916. desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
  917. sizeof(desc->lli), DMA_TO_DEVICE);
  918. dwc_desc_put(dwc, desc);
  919. spin_lock_irqsave(&dwc->lock, flags);
  920. i = ++dwc->descs_allocated;
  921. }
  922. spin_unlock_irqrestore(&dwc->lock, flags);
  923. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  924. return i;
  925. }
  926. static void dwc_free_chan_resources(struct dma_chan *chan)
  927. {
  928. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  929. struct dw_dma *dw = to_dw_dma(chan->device);
  930. struct dw_desc *desc, *_desc;
  931. unsigned long flags;
  932. LIST_HEAD(list);
  933. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  934. dwc->descs_allocated);
  935. /* ASSERT: channel is idle */
  936. BUG_ON(!list_empty(&dwc->active_list));
  937. BUG_ON(!list_empty(&dwc->queue));
  938. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  939. spin_lock_irqsave(&dwc->lock, flags);
  940. list_splice_init(&dwc->free_list, &list);
  941. dwc->descs_allocated = 0;
  942. dwc->initialized = false;
  943. /* Disable interrupts */
  944. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  945. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  946. spin_unlock_irqrestore(&dwc->lock, flags);
  947. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  948. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  949. dma_unmap_single(chan2parent(chan), desc->txd.phys,
  950. sizeof(desc->lli), DMA_TO_DEVICE);
  951. kfree(desc);
  952. }
  953. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  954. }
  955. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  956. {
  957. struct dw_dma *dw = to_dw_dma(chan->device);
  958. static struct dw_dma *last_dw;
  959. static char *last_bus_id;
  960. int i = -1;
  961. /*
  962. * dmaengine framework calls this routine for all channels of all dma
  963. * controller, until true is returned. If 'param' bus_id is not
  964. * registered with a dma controller (dw), then there is no need of
  965. * running below function for all channels of dw.
  966. *
  967. * This block of code does this by saving the parameters of last
  968. * failure. If dw and param are same, i.e. trying on same dw with
  969. * different channel, return false.
  970. */
  971. if ((last_dw == dw) && (last_bus_id == param))
  972. return false;
  973. /*
  974. * Return true:
  975. * - If dw_dma's platform data is not filled with slave info, then all
  976. * dma controllers are fine for transfer.
  977. * - Or if param is NULL
  978. */
  979. if (!dw->sd || !param)
  980. return true;
  981. while (++i < dw->sd_count) {
  982. if (!strcmp(dw->sd[i].bus_id, param)) {
  983. chan->private = &dw->sd[i];
  984. last_dw = NULL;
  985. last_bus_id = NULL;
  986. return true;
  987. }
  988. }
  989. last_dw = dw;
  990. last_bus_id = param;
  991. return false;
  992. }
  993. EXPORT_SYMBOL(dw_dma_generic_filter);
  994. /* --------------------- Cyclic DMA API extensions -------------------- */
  995. /**
  996. * dw_dma_cyclic_start - start the cyclic DMA transfer
  997. * @chan: the DMA channel to start
  998. *
  999. * Must be called with soft interrupts disabled. Returns zero on success or
  1000. * -errno on failure.
  1001. */
  1002. int dw_dma_cyclic_start(struct dma_chan *chan)
  1003. {
  1004. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1005. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1006. unsigned long flags;
  1007. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1008. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1009. return -ENODEV;
  1010. }
  1011. spin_lock_irqsave(&dwc->lock, flags);
  1012. /* assert channel is idle */
  1013. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1014. dev_err(chan2dev(&dwc->chan),
  1015. "BUG: Attempted to start non-idle channel\n");
  1016. dwc_dump_chan_regs(dwc);
  1017. spin_unlock_irqrestore(&dwc->lock, flags);
  1018. return -EBUSY;
  1019. }
  1020. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1021. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1022. /* setup DMAC channel registers */
  1023. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1024. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1025. channel_writel(dwc, CTL_HI, 0);
  1026. channel_set_bit(dw, CH_EN, dwc->mask);
  1027. spin_unlock_irqrestore(&dwc->lock, flags);
  1028. return 0;
  1029. }
  1030. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1031. /**
  1032. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1033. * @chan: the DMA channel to stop
  1034. *
  1035. * Must be called with soft interrupts disabled.
  1036. */
  1037. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1038. {
  1039. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1040. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1041. unsigned long flags;
  1042. spin_lock_irqsave(&dwc->lock, flags);
  1043. dwc_chan_disable(dw, dwc);
  1044. spin_unlock_irqrestore(&dwc->lock, flags);
  1045. }
  1046. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1047. /**
  1048. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1049. * @chan: the DMA channel to prepare
  1050. * @buf_addr: physical DMA address where the buffer starts
  1051. * @buf_len: total number of bytes for the entire buffer
  1052. * @period_len: number of bytes for each period
  1053. * @direction: transfer direction, to or from device
  1054. *
  1055. * Must be called before trying to start the transfer. Returns a valid struct
  1056. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1057. */
  1058. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1059. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1060. enum dma_transfer_direction direction)
  1061. {
  1062. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1063. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1064. struct dw_cyclic_desc *cdesc;
  1065. struct dw_cyclic_desc *retval = NULL;
  1066. struct dw_desc *desc;
  1067. struct dw_desc *last = NULL;
  1068. unsigned long was_cyclic;
  1069. unsigned int reg_width;
  1070. unsigned int periods;
  1071. unsigned int i;
  1072. unsigned long flags;
  1073. spin_lock_irqsave(&dwc->lock, flags);
  1074. if (dwc->nollp) {
  1075. spin_unlock_irqrestore(&dwc->lock, flags);
  1076. dev_dbg(chan2dev(&dwc->chan),
  1077. "channel doesn't support LLP transfers\n");
  1078. return ERR_PTR(-EINVAL);
  1079. }
  1080. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1081. spin_unlock_irqrestore(&dwc->lock, flags);
  1082. dev_dbg(chan2dev(&dwc->chan),
  1083. "queue and/or active list are not empty\n");
  1084. return ERR_PTR(-EBUSY);
  1085. }
  1086. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1087. spin_unlock_irqrestore(&dwc->lock, flags);
  1088. if (was_cyclic) {
  1089. dev_dbg(chan2dev(&dwc->chan),
  1090. "channel already prepared for cyclic DMA\n");
  1091. return ERR_PTR(-EBUSY);
  1092. }
  1093. retval = ERR_PTR(-EINVAL);
  1094. if (direction == DMA_MEM_TO_DEV)
  1095. reg_width = __ffs(sconfig->dst_addr_width);
  1096. else
  1097. reg_width = __ffs(sconfig->src_addr_width);
  1098. periods = buf_len / period_len;
  1099. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1100. if (period_len > (dwc->block_size << reg_width))
  1101. goto out_err;
  1102. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1103. goto out_err;
  1104. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1105. goto out_err;
  1106. if (unlikely(!(direction & (DMA_MEM_TO_DEV | DMA_DEV_TO_MEM))))
  1107. goto out_err;
  1108. retval = ERR_PTR(-ENOMEM);
  1109. if (periods > NR_DESCS_PER_CHANNEL)
  1110. goto out_err;
  1111. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1112. if (!cdesc)
  1113. goto out_err;
  1114. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1115. if (!cdesc->desc)
  1116. goto out_err_alloc;
  1117. for (i = 0; i < periods; i++) {
  1118. desc = dwc_desc_get(dwc);
  1119. if (!desc)
  1120. goto out_err_desc_get;
  1121. switch (direction) {
  1122. case DMA_MEM_TO_DEV:
  1123. desc->lli.dar = sconfig->dst_addr;
  1124. desc->lli.sar = buf_addr + (period_len * i);
  1125. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1126. | DWC_CTLL_DST_WIDTH(reg_width)
  1127. | DWC_CTLL_SRC_WIDTH(reg_width)
  1128. | DWC_CTLL_DST_FIX
  1129. | DWC_CTLL_SRC_INC
  1130. | DWC_CTLL_INT_EN);
  1131. desc->lli.ctllo |= sconfig->device_fc ?
  1132. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1133. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1134. break;
  1135. case DMA_DEV_TO_MEM:
  1136. desc->lli.dar = buf_addr + (period_len * i);
  1137. desc->lli.sar = sconfig->src_addr;
  1138. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1139. | DWC_CTLL_SRC_WIDTH(reg_width)
  1140. | DWC_CTLL_DST_WIDTH(reg_width)
  1141. | DWC_CTLL_DST_INC
  1142. | DWC_CTLL_SRC_FIX
  1143. | DWC_CTLL_INT_EN);
  1144. desc->lli.ctllo |= sconfig->device_fc ?
  1145. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1146. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1147. break;
  1148. default:
  1149. break;
  1150. }
  1151. desc->lli.ctlhi = (period_len >> reg_width);
  1152. cdesc->desc[i] = desc;
  1153. if (last) {
  1154. last->lli.llp = desc->txd.phys;
  1155. dma_sync_single_for_device(chan2parent(chan),
  1156. last->txd.phys, sizeof(last->lli),
  1157. DMA_TO_DEVICE);
  1158. }
  1159. last = desc;
  1160. }
  1161. /* lets make a cyclic list */
  1162. last->lli.llp = cdesc->desc[0]->txd.phys;
  1163. dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
  1164. sizeof(last->lli), DMA_TO_DEVICE);
  1165. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1166. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1167. buf_len, period_len, periods);
  1168. cdesc->periods = periods;
  1169. dwc->cdesc = cdesc;
  1170. return cdesc;
  1171. out_err_desc_get:
  1172. while (i--)
  1173. dwc_desc_put(dwc, cdesc->desc[i]);
  1174. out_err_alloc:
  1175. kfree(cdesc);
  1176. out_err:
  1177. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1178. return (struct dw_cyclic_desc *)retval;
  1179. }
  1180. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1181. /**
  1182. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1183. * @chan: the DMA channel to free
  1184. */
  1185. void dw_dma_cyclic_free(struct dma_chan *chan)
  1186. {
  1187. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1188. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1189. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1190. int i;
  1191. unsigned long flags;
  1192. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1193. if (!cdesc)
  1194. return;
  1195. spin_lock_irqsave(&dwc->lock, flags);
  1196. dwc_chan_disable(dw, dwc);
  1197. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1198. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1199. spin_unlock_irqrestore(&dwc->lock, flags);
  1200. for (i = 0; i < cdesc->periods; i++)
  1201. dwc_desc_put(dwc, cdesc->desc[i]);
  1202. kfree(cdesc->desc);
  1203. kfree(cdesc);
  1204. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1205. }
  1206. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1207. /*----------------------------------------------------------------------*/
  1208. static void dw_dma_off(struct dw_dma *dw)
  1209. {
  1210. int i;
  1211. dma_writel(dw, CFG, 0);
  1212. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1213. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1214. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1215. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1216. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1217. cpu_relax();
  1218. for (i = 0; i < dw->dma.chancnt; i++)
  1219. dw->chan[i].initialized = false;
  1220. }
  1221. #ifdef CONFIG_OF
  1222. static struct dw_dma_platform_data *
  1223. dw_dma_parse_dt(struct platform_device *pdev)
  1224. {
  1225. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1226. struct dw_dma_platform_data *pdata;
  1227. struct dw_dma_slave *sd;
  1228. u32 tmp, arr[4];
  1229. if (!np) {
  1230. dev_err(&pdev->dev, "Missing DT data\n");
  1231. return NULL;
  1232. }
  1233. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1234. if (!pdata)
  1235. return NULL;
  1236. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1237. return NULL;
  1238. if (of_property_read_bool(np, "is_private"))
  1239. pdata->is_private = true;
  1240. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1241. pdata->chan_allocation_order = (unsigned char)tmp;
  1242. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1243. pdata->chan_priority = tmp;
  1244. if (!of_property_read_u32(np, "block_size", &tmp))
  1245. pdata->block_size = tmp;
  1246. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1247. if (tmp > 4)
  1248. return NULL;
  1249. pdata->nr_masters = tmp;
  1250. }
  1251. if (!of_property_read_u32_array(np, "data_width", arr,
  1252. pdata->nr_masters))
  1253. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1254. pdata->data_width[tmp] = arr[tmp];
  1255. /* parse slave data */
  1256. sn = of_find_node_by_name(np, "slave_info");
  1257. if (!sn)
  1258. return pdata;
  1259. /* calculate number of slaves */
  1260. tmp = of_get_child_count(sn);
  1261. if (!tmp)
  1262. return NULL;
  1263. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1264. if (!sd)
  1265. return NULL;
  1266. pdata->sd = sd;
  1267. pdata->sd_count = tmp;
  1268. for_each_child_of_node(sn, cn) {
  1269. sd->dma_dev = &pdev->dev;
  1270. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1271. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1272. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1273. if (!of_property_read_u32(cn, "src_master", &tmp))
  1274. sd->src_master = tmp;
  1275. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1276. sd->dst_master = tmp;
  1277. sd++;
  1278. }
  1279. return pdata;
  1280. }
  1281. #else
  1282. static inline struct dw_dma_platform_data *
  1283. dw_dma_parse_dt(struct platform_device *pdev)
  1284. {
  1285. return NULL;
  1286. }
  1287. #endif
  1288. static int dw_probe(struct platform_device *pdev)
  1289. {
  1290. struct dw_dma_platform_data *pdata;
  1291. struct resource *io;
  1292. struct dw_dma *dw;
  1293. size_t size;
  1294. void __iomem *regs;
  1295. bool autocfg;
  1296. unsigned int dw_params;
  1297. unsigned int nr_channels;
  1298. unsigned int max_blk_size = 0;
  1299. int irq;
  1300. int err;
  1301. int i;
  1302. pdata = dev_get_platdata(&pdev->dev);
  1303. if (!pdata)
  1304. pdata = dw_dma_parse_dt(pdev);
  1305. if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1306. return -EINVAL;
  1307. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1308. if (!io)
  1309. return -EINVAL;
  1310. irq = platform_get_irq(pdev, 0);
  1311. if (irq < 0)
  1312. return irq;
  1313. regs = devm_request_and_ioremap(&pdev->dev, io);
  1314. if (!regs)
  1315. return -EBUSY;
  1316. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1317. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1318. if (autocfg)
  1319. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1320. else
  1321. nr_channels = pdata->nr_channels;
  1322. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1323. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1324. if (!dw)
  1325. return -ENOMEM;
  1326. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1327. if (IS_ERR(dw->clk))
  1328. return PTR_ERR(dw->clk);
  1329. clk_prepare_enable(dw->clk);
  1330. dw->regs = regs;
  1331. dw->sd = pdata->sd;
  1332. dw->sd_count = pdata->sd_count;
  1333. /* get hardware configuration parameters */
  1334. if (autocfg) {
  1335. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1336. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1337. for (i = 0; i < dw->nr_masters; i++) {
  1338. dw->data_width[i] =
  1339. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1340. }
  1341. } else {
  1342. dw->nr_masters = pdata->nr_masters;
  1343. memcpy(dw->data_width, pdata->data_width, 4);
  1344. }
  1345. /* Calculate all channel mask before DMA setup */
  1346. dw->all_chan_mask = (1 << nr_channels) - 1;
  1347. /* force dma off, just in case */
  1348. dw_dma_off(dw);
  1349. /* disable BLOCK interrupts as well */
  1350. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1351. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1352. "dw_dmac", dw);
  1353. if (err)
  1354. return err;
  1355. platform_set_drvdata(pdev, dw);
  1356. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1357. INIT_LIST_HEAD(&dw->dma.channels);
  1358. for (i = 0; i < nr_channels; i++) {
  1359. struct dw_dma_chan *dwc = &dw->chan[i];
  1360. int r = nr_channels - i - 1;
  1361. dwc->chan.device = &dw->dma;
  1362. dma_cookie_init(&dwc->chan);
  1363. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1364. list_add_tail(&dwc->chan.device_node,
  1365. &dw->dma.channels);
  1366. else
  1367. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1368. /* 7 is highest priority & 0 is lowest. */
  1369. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1370. dwc->priority = r;
  1371. else
  1372. dwc->priority = i;
  1373. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1374. spin_lock_init(&dwc->lock);
  1375. dwc->mask = 1 << i;
  1376. INIT_LIST_HEAD(&dwc->active_list);
  1377. INIT_LIST_HEAD(&dwc->queue);
  1378. INIT_LIST_HEAD(&dwc->free_list);
  1379. channel_clear_bit(dw, CH_EN, dwc->mask);
  1380. dwc->dw = dw;
  1381. /* hardware configuration */
  1382. if (autocfg) {
  1383. unsigned int dwc_params;
  1384. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1385. DWC_PARAMS);
  1386. /* Decode maximum block size for given channel. The
  1387. * stored 4 bit value represents blocks from 0x00 for 3
  1388. * up to 0x0a for 4095. */
  1389. dwc->block_size =
  1390. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1391. dwc->nollp =
  1392. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1393. } else {
  1394. dwc->block_size = pdata->block_size;
  1395. /* Check if channel supports multi block transfer */
  1396. channel_writel(dwc, LLP, 0xfffffffc);
  1397. dwc->nollp =
  1398. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1399. channel_writel(dwc, LLP, 0);
  1400. }
  1401. }
  1402. /* Clear all interrupts on all channels. */
  1403. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1404. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1405. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1406. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1407. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1408. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1409. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1410. if (pdata->is_private)
  1411. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1412. dw->dma.dev = &pdev->dev;
  1413. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1414. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1415. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1416. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1417. dw->dma.device_control = dwc_control;
  1418. dw->dma.device_tx_status = dwc_tx_status;
  1419. dw->dma.device_issue_pending = dwc_issue_pending;
  1420. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1421. dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
  1422. nr_channels);
  1423. dma_async_device_register(&dw->dma);
  1424. return 0;
  1425. }
  1426. static int __devexit dw_remove(struct platform_device *pdev)
  1427. {
  1428. struct dw_dma *dw = platform_get_drvdata(pdev);
  1429. struct dw_dma_chan *dwc, *_dwc;
  1430. dw_dma_off(dw);
  1431. dma_async_device_unregister(&dw->dma);
  1432. tasklet_kill(&dw->tasklet);
  1433. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1434. chan.device_node) {
  1435. list_del(&dwc->chan.device_node);
  1436. channel_clear_bit(dw, CH_EN, dwc->mask);
  1437. }
  1438. return 0;
  1439. }
  1440. static void dw_shutdown(struct platform_device *pdev)
  1441. {
  1442. struct dw_dma *dw = platform_get_drvdata(pdev);
  1443. dw_dma_off(dw);
  1444. clk_disable_unprepare(dw->clk);
  1445. }
  1446. static int dw_suspend_noirq(struct device *dev)
  1447. {
  1448. struct platform_device *pdev = to_platform_device(dev);
  1449. struct dw_dma *dw = platform_get_drvdata(pdev);
  1450. dw_dma_off(dw);
  1451. clk_disable_unprepare(dw->clk);
  1452. return 0;
  1453. }
  1454. static int dw_resume_noirq(struct device *dev)
  1455. {
  1456. struct platform_device *pdev = to_platform_device(dev);
  1457. struct dw_dma *dw = platform_get_drvdata(pdev);
  1458. clk_prepare_enable(dw->clk);
  1459. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1460. return 0;
  1461. }
  1462. static const struct dev_pm_ops dw_dev_pm_ops = {
  1463. .suspend_noirq = dw_suspend_noirq,
  1464. .resume_noirq = dw_resume_noirq,
  1465. .freeze_noirq = dw_suspend_noirq,
  1466. .thaw_noirq = dw_resume_noirq,
  1467. .restore_noirq = dw_resume_noirq,
  1468. .poweroff_noirq = dw_suspend_noirq,
  1469. };
  1470. #ifdef CONFIG_OF
  1471. static const struct of_device_id dw_dma_id_table[] = {
  1472. { .compatible = "snps,dma-spear1340" },
  1473. {}
  1474. };
  1475. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1476. #endif
  1477. static struct platform_driver dw_driver = {
  1478. .remove = dw_remove,
  1479. .shutdown = dw_shutdown,
  1480. .driver = {
  1481. .name = "dw_dmac",
  1482. .pm = &dw_dev_pm_ops,
  1483. .of_match_table = of_match_ptr(dw_dma_id_table),
  1484. },
  1485. };
  1486. static int __init dw_init(void)
  1487. {
  1488. return platform_driver_probe(&dw_driver, dw_probe);
  1489. }
  1490. subsys_initcall(dw_init);
  1491. static void __exit dw_exit(void)
  1492. {
  1493. platform_driver_unregister(&dw_driver);
  1494. }
  1495. module_exit(dw_exit);
  1496. MODULE_LICENSE("GPL v2");
  1497. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1498. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1499. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");