voyager_smp.c 52 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976
  1. /* -*- mode: c; c-basic-offset: 8 -*- */
  2. /* Copyright (C) 1999,2001
  3. *
  4. * Author: J.E.J.Bottomley@HansenPartnership.com
  5. *
  6. * linux/arch/i386/kernel/voyager_smp.c
  7. *
  8. * This file provides all the same external entries as smp.c but uses
  9. * the voyager hal to provide the functionality
  10. */
  11. #include <linux/module.h>
  12. #include <linux/mm.h>
  13. #include <linux/kernel_stat.h>
  14. #include <linux/delay.h>
  15. #include <linux/mc146818rtc.h>
  16. #include <linux/cache.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/init.h>
  19. #include <linux/kernel.h>
  20. #include <linux/bootmem.h>
  21. #include <linux/completion.h>
  22. #include <asm/desc.h>
  23. #include <asm/voyager.h>
  24. #include <asm/vic.h>
  25. #include <asm/mtrr.h>
  26. #include <asm/pgalloc.h>
  27. #include <asm/tlbflush.h>
  28. #include <asm/arch_hooks.h>
  29. #include <asm/pda.h>
  30. /* TLB state -- visible externally, indexed physically */
  31. DEFINE_PER_CPU(struct tlb_state, cpu_tlbstate) ____cacheline_aligned = { &init_mm, 0 };
  32. /* CPU IRQ affinity -- set to all ones initially */
  33. static unsigned long cpu_irq_affinity[NR_CPUS] __cacheline_aligned = { [0 ... NR_CPUS-1] = ~0UL };
  34. /* per CPU data structure (for /proc/cpuinfo et al), visible externally
  35. * indexed physically */
  36. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  37. EXPORT_SYMBOL(cpu_data);
  38. /* physical ID of the CPU used to boot the system */
  39. unsigned char boot_cpu_id;
  40. /* The memory line addresses for the Quad CPIs */
  41. struct voyager_qic_cpi *voyager_quad_cpi_addr[NR_CPUS] __cacheline_aligned;
  42. /* The masks for the Extended VIC processors, filled in by cat_init */
  43. __u32 voyager_extended_vic_processors = 0;
  44. /* Masks for the extended Quad processors which cannot be VIC booted */
  45. __u32 voyager_allowed_boot_processors = 0;
  46. /* The mask for the Quad Processors (both extended and non-extended) */
  47. __u32 voyager_quad_processors = 0;
  48. /* Total count of live CPUs, used in process.c to display
  49. * the CPU information and in irq.c for the per CPU irq
  50. * activity count. Finally exported by i386_ksyms.c */
  51. static int voyager_extended_cpus = 1;
  52. /* Have we found an SMP box - used by time.c to do the profiling
  53. interrupt for timeslicing; do not set to 1 until the per CPU timer
  54. interrupt is active */
  55. int smp_found_config = 0;
  56. /* Used for the invalidate map that's also checked in the spinlock */
  57. static volatile unsigned long smp_invalidate_needed;
  58. /* Bitmask of currently online CPUs - used by setup.c for
  59. /proc/cpuinfo, visible externally but still physical */
  60. cpumask_t cpu_online_map = CPU_MASK_NONE;
  61. EXPORT_SYMBOL(cpu_online_map);
  62. /* Bitmask of CPUs present in the system - exported by i386_syms.c, used
  63. * by scheduler but indexed physically */
  64. cpumask_t phys_cpu_present_map = CPU_MASK_NONE;
  65. /* The internal functions */
  66. static void send_CPI(__u32 cpuset, __u8 cpi);
  67. static void ack_CPI(__u8 cpi);
  68. static int ack_QIC_CPI(__u8 cpi);
  69. static void ack_special_QIC_CPI(__u8 cpi);
  70. static void ack_VIC_CPI(__u8 cpi);
  71. static void send_CPI_allbutself(__u8 cpi);
  72. static void mask_vic_irq(unsigned int irq);
  73. static void unmask_vic_irq(unsigned int irq);
  74. static unsigned int startup_vic_irq(unsigned int irq);
  75. static void enable_local_vic_irq(unsigned int irq);
  76. static void disable_local_vic_irq(unsigned int irq);
  77. static void before_handle_vic_irq(unsigned int irq);
  78. static void after_handle_vic_irq(unsigned int irq);
  79. static void set_vic_irq_affinity(unsigned int irq, cpumask_t mask);
  80. static void ack_vic_irq(unsigned int irq);
  81. static void vic_enable_cpi(void);
  82. static void do_boot_cpu(__u8 cpuid);
  83. static void do_quad_bootstrap(void);
  84. int hard_smp_processor_id(void);
  85. int safe_smp_processor_id(void);
  86. /* Inline functions */
  87. static inline void
  88. send_one_QIC_CPI(__u8 cpu, __u8 cpi)
  89. {
  90. voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi =
  91. (smp_processor_id() << 16) + cpi;
  92. }
  93. static inline void
  94. send_QIC_CPI(__u32 cpuset, __u8 cpi)
  95. {
  96. int cpu;
  97. for_each_online_cpu(cpu) {
  98. if(cpuset & (1<<cpu)) {
  99. #ifdef VOYAGER_DEBUG
  100. if(!cpu_isset(cpu, cpu_online_map))
  101. VDEBUG(("CPU%d sending cpi %d to CPU%d not in cpu_online_map\n", hard_smp_processor_id(), cpi, cpu));
  102. #endif
  103. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  104. }
  105. }
  106. }
  107. static inline void
  108. wrapper_smp_local_timer_interrupt(void)
  109. {
  110. irq_enter();
  111. smp_local_timer_interrupt();
  112. irq_exit();
  113. }
  114. static inline void
  115. send_one_CPI(__u8 cpu, __u8 cpi)
  116. {
  117. if(voyager_quad_processors & (1<<cpu))
  118. send_one_QIC_CPI(cpu, cpi - QIC_CPI_OFFSET);
  119. else
  120. send_CPI(1<<cpu, cpi);
  121. }
  122. static inline void
  123. send_CPI_allbutself(__u8 cpi)
  124. {
  125. __u8 cpu = smp_processor_id();
  126. __u32 mask = cpus_addr(cpu_online_map)[0] & ~(1 << cpu);
  127. send_CPI(mask, cpi);
  128. }
  129. static inline int
  130. is_cpu_quad(void)
  131. {
  132. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  133. return ((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER);
  134. }
  135. static inline int
  136. is_cpu_extended(void)
  137. {
  138. __u8 cpu = hard_smp_processor_id();
  139. return(voyager_extended_vic_processors & (1<<cpu));
  140. }
  141. static inline int
  142. is_cpu_vic_boot(void)
  143. {
  144. __u8 cpu = hard_smp_processor_id();
  145. return(voyager_extended_vic_processors
  146. & voyager_allowed_boot_processors & (1<<cpu));
  147. }
  148. static inline void
  149. ack_CPI(__u8 cpi)
  150. {
  151. switch(cpi) {
  152. case VIC_CPU_BOOT_CPI:
  153. if(is_cpu_quad() && !is_cpu_vic_boot())
  154. ack_QIC_CPI(cpi);
  155. else
  156. ack_VIC_CPI(cpi);
  157. break;
  158. case VIC_SYS_INT:
  159. case VIC_CMN_INT:
  160. /* These are slightly strange. Even on the Quad card,
  161. * They are vectored as VIC CPIs */
  162. if(is_cpu_quad())
  163. ack_special_QIC_CPI(cpi);
  164. else
  165. ack_VIC_CPI(cpi);
  166. break;
  167. default:
  168. printk("VOYAGER ERROR: CPI%d is in common CPI code\n", cpi);
  169. break;
  170. }
  171. }
  172. /* local variables */
  173. /* The VIC IRQ descriptors -- these look almost identical to the
  174. * 8259 IRQs except that masks and things must be kept per processor
  175. */
  176. static struct irq_chip vic_chip = {
  177. .name = "VIC",
  178. .startup = startup_vic_irq,
  179. .mask = mask_vic_irq,
  180. .unmask = unmask_vic_irq,
  181. .set_affinity = set_vic_irq_affinity,
  182. };
  183. /* used to count up as CPUs are brought on line (starts at 0) */
  184. static int cpucount = 0;
  185. /* steal a page from the bottom of memory for the trampoline and
  186. * squirrel its address away here. This will be in kernel virtual
  187. * space */
  188. static __u32 trampoline_base;
  189. /* The per cpu profile stuff - used in smp_local_timer_interrupt */
  190. static DEFINE_PER_CPU(int, prof_multiplier) = 1;
  191. static DEFINE_PER_CPU(int, prof_old_multiplier) = 1;
  192. static DEFINE_PER_CPU(int, prof_counter) = 1;
  193. /* the map used to check if a CPU has booted */
  194. static __u32 cpu_booted_map;
  195. /* the synchronize flag used to hold all secondary CPUs spinning in
  196. * a tight loop until the boot sequence is ready for them */
  197. static cpumask_t smp_commenced_mask = CPU_MASK_NONE;
  198. /* This is for the new dynamic CPU boot code */
  199. cpumask_t cpu_callin_map = CPU_MASK_NONE;
  200. cpumask_t cpu_callout_map = CPU_MASK_NONE;
  201. EXPORT_SYMBOL(cpu_callout_map);
  202. cpumask_t cpu_possible_map = CPU_MASK_NONE;
  203. EXPORT_SYMBOL(cpu_possible_map);
  204. /* The per processor IRQ masks (these are usually kept in sync) */
  205. static __u16 vic_irq_mask[NR_CPUS] __cacheline_aligned;
  206. /* the list of IRQs to be enabled by the VIC_ENABLE_IRQ_CPI */
  207. static __u16 vic_irq_enable_mask[NR_CPUS] __cacheline_aligned = { 0 };
  208. /* Lock for enable/disable of VIC interrupts */
  209. static __cacheline_aligned DEFINE_SPINLOCK(vic_irq_lock);
  210. /* The boot processor is correctly set up in PC mode when it
  211. * comes up, but the secondaries need their master/slave 8259
  212. * pairs initializing correctly */
  213. /* Interrupt counters (per cpu) and total - used to try to
  214. * even up the interrupt handling routines */
  215. static long vic_intr_total = 0;
  216. static long vic_intr_count[NR_CPUS] __cacheline_aligned = { 0 };
  217. static unsigned long vic_tick[NR_CPUS] __cacheline_aligned = { 0 };
  218. /* Since we can only use CPI0, we fake all the other CPIs */
  219. static unsigned long vic_cpi_mailbox[NR_CPUS] __cacheline_aligned;
  220. /* debugging routine to read the isr of the cpu's pic */
  221. static inline __u16
  222. vic_read_isr(void)
  223. {
  224. __u16 isr;
  225. outb(0x0b, 0xa0);
  226. isr = inb(0xa0) << 8;
  227. outb(0x0b, 0x20);
  228. isr |= inb(0x20);
  229. return isr;
  230. }
  231. static __init void
  232. qic_setup(void)
  233. {
  234. if(!is_cpu_quad()) {
  235. /* not a quad, no setup */
  236. return;
  237. }
  238. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  239. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  240. if(is_cpu_extended()) {
  241. /* the QIC duplicate of the VIC base register */
  242. outb(VIC_DEFAULT_CPI_BASE, QIC_VIC_CPI_BASE_REGISTER);
  243. outb(QIC_DEFAULT_CPI_BASE, QIC_CPI_BASE_REGISTER);
  244. /* FIXME: should set up the QIC timer and memory parity
  245. * error vectors here */
  246. }
  247. }
  248. static __init void
  249. vic_setup_pic(void)
  250. {
  251. outb(1, VIC_REDIRECT_REGISTER_1);
  252. /* clear the claim registers for dynamic routing */
  253. outb(0, VIC_CLAIM_REGISTER_0);
  254. outb(0, VIC_CLAIM_REGISTER_1);
  255. outb(0, VIC_PRIORITY_REGISTER);
  256. /* Set the Primary and Secondary Microchannel vector
  257. * bases to be the same as the ordinary interrupts
  258. *
  259. * FIXME: This would be more efficient using separate
  260. * vectors. */
  261. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  262. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  263. /* Now initiallise the master PIC belonging to this CPU by
  264. * sending the four ICWs */
  265. /* ICW1: level triggered, ICW4 needed */
  266. outb(0x19, 0x20);
  267. /* ICW2: vector base */
  268. outb(FIRST_EXTERNAL_VECTOR, 0x21);
  269. /* ICW3: slave at line 2 */
  270. outb(0x04, 0x21);
  271. /* ICW4: 8086 mode */
  272. outb(0x01, 0x21);
  273. /* now the same for the slave PIC */
  274. /* ICW1: level trigger, ICW4 needed */
  275. outb(0x19, 0xA0);
  276. /* ICW2: slave vector base */
  277. outb(FIRST_EXTERNAL_VECTOR + 8, 0xA1);
  278. /* ICW3: slave ID */
  279. outb(0x02, 0xA1);
  280. /* ICW4: 8086 mode */
  281. outb(0x01, 0xA1);
  282. }
  283. static void
  284. do_quad_bootstrap(void)
  285. {
  286. if(is_cpu_quad() && is_cpu_vic_boot()) {
  287. int i;
  288. unsigned long flags;
  289. __u8 cpuid = hard_smp_processor_id();
  290. local_irq_save(flags);
  291. for(i = 0; i<4; i++) {
  292. /* FIXME: this would be >>3 &0x7 on the 32 way */
  293. if(((cpuid >> 2) & 0x03) == i)
  294. /* don't lower our own mask! */
  295. continue;
  296. /* masquerade as local Quad CPU */
  297. outb(QIC_CPUID_ENABLE | i, QIC_PROCESSOR_ID);
  298. /* enable the startup CPI */
  299. outb(QIC_BOOT_CPI_MASK, QIC_MASK_REGISTER1);
  300. /* restore cpu id */
  301. outb(0, QIC_PROCESSOR_ID);
  302. }
  303. local_irq_restore(flags);
  304. }
  305. }
  306. /* Set up all the basic stuff: read the SMP config and make all the
  307. * SMP information reflect only the boot cpu. All others will be
  308. * brought on-line later. */
  309. void __init
  310. find_smp_config(void)
  311. {
  312. int i;
  313. boot_cpu_id = hard_smp_processor_id();
  314. printk("VOYAGER SMP: Boot cpu is %d\n", boot_cpu_id);
  315. /* initialize the CPU structures (moved from smp_boot_cpus) */
  316. for(i=0; i<NR_CPUS; i++) {
  317. cpu_irq_affinity[i] = ~0;
  318. }
  319. cpu_online_map = cpumask_of_cpu(boot_cpu_id);
  320. /* The boot CPU must be extended */
  321. voyager_extended_vic_processors = 1<<boot_cpu_id;
  322. /* initially, all of the first 8 cpu's can boot */
  323. voyager_allowed_boot_processors = 0xff;
  324. /* set up everything for just this CPU, we can alter
  325. * this as we start the other CPUs later */
  326. /* now get the CPU disposition from the extended CMOS */
  327. cpus_addr(phys_cpu_present_map)[0] = voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK);
  328. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 1) << 8;
  329. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 2) << 16;
  330. cpus_addr(phys_cpu_present_map)[0] |= voyager_extended_cmos_read(VOYAGER_PROCESSOR_PRESENT_MASK + 3) << 24;
  331. cpu_possible_map = phys_cpu_present_map;
  332. printk("VOYAGER SMP: phys_cpu_present_map = 0x%lx\n", cpus_addr(phys_cpu_present_map)[0]);
  333. /* Here we set up the VIC to enable SMP */
  334. /* enable the CPIs by writing the base vector to their register */
  335. outb(VIC_DEFAULT_CPI_BASE, VIC_CPI_BASE_REGISTER);
  336. outb(1, VIC_REDIRECT_REGISTER_1);
  337. /* set the claim registers for static routing --- Boot CPU gets
  338. * all interrupts untill all other CPUs started */
  339. outb(0xff, VIC_CLAIM_REGISTER_0);
  340. outb(0xff, VIC_CLAIM_REGISTER_1);
  341. /* Set the Primary and Secondary Microchannel vector
  342. * bases to be the same as the ordinary interrupts
  343. *
  344. * FIXME: This would be more efficient using separate
  345. * vectors. */
  346. outb(FIRST_EXTERNAL_VECTOR, VIC_PRIMARY_MC_BASE);
  347. outb(FIRST_EXTERNAL_VECTOR, VIC_SECONDARY_MC_BASE);
  348. /* Finally tell the firmware that we're driving */
  349. outb(inb(VOYAGER_SUS_IN_CONTROL_PORT) | VOYAGER_IN_CONTROL_FLAG,
  350. VOYAGER_SUS_IN_CONTROL_PORT);
  351. current_thread_info()->cpu = boot_cpu_id;
  352. write_pda(cpu_number, boot_cpu_id);
  353. }
  354. /*
  355. * The bootstrap kernel entry code has set these up. Save them
  356. * for a given CPU, id is physical */
  357. void __init
  358. smp_store_cpu_info(int id)
  359. {
  360. struct cpuinfo_x86 *c=&cpu_data[id];
  361. *c = boot_cpu_data;
  362. identify_cpu(c);
  363. }
  364. /* set up the trampoline and return the physical address of the code */
  365. static __u32 __init
  366. setup_trampoline(void)
  367. {
  368. /* these two are global symbols in trampoline.S */
  369. extern __u8 trampoline_end[];
  370. extern __u8 trampoline_data[];
  371. memcpy((__u8 *)trampoline_base, trampoline_data,
  372. trampoline_end - trampoline_data);
  373. return virt_to_phys((__u8 *)trampoline_base);
  374. }
  375. /* Routine initially called when a non-boot CPU is brought online */
  376. static void __init
  377. start_secondary(void *unused)
  378. {
  379. __u8 cpuid = hard_smp_processor_id();
  380. /* external functions not defined in the headers */
  381. extern void calibrate_delay(void);
  382. secondary_cpu_init();
  383. /* OK, we're in the routine */
  384. ack_CPI(VIC_CPU_BOOT_CPI);
  385. /* setup the 8259 master slave pair belonging to this CPU ---
  386. * we won't actually receive any until the boot CPU
  387. * relinquishes it's static routing mask */
  388. vic_setup_pic();
  389. qic_setup();
  390. if(is_cpu_quad() && !is_cpu_vic_boot()) {
  391. /* clear the boot CPI */
  392. __u8 dummy;
  393. dummy = voyager_quad_cpi_addr[cpuid]->qic_cpi[VIC_CPU_BOOT_CPI].cpi;
  394. printk("read dummy %d\n", dummy);
  395. }
  396. /* lower the mask to receive CPIs */
  397. vic_enable_cpi();
  398. VDEBUG(("VOYAGER SMP: CPU%d, stack at about %p\n", cpuid, &cpuid));
  399. /* enable interrupts */
  400. local_irq_enable();
  401. /* get our bogomips */
  402. calibrate_delay();
  403. /* save our processor parameters */
  404. smp_store_cpu_info(cpuid);
  405. /* if we're a quad, we may need to bootstrap other CPUs */
  406. do_quad_bootstrap();
  407. /* FIXME: this is rather a poor hack to prevent the CPU
  408. * activating softirqs while it's supposed to be waiting for
  409. * permission to proceed. Without this, the new per CPU stuff
  410. * in the softirqs will fail */
  411. local_irq_disable();
  412. cpu_set(cpuid, cpu_callin_map);
  413. /* signal that we're done */
  414. cpu_booted_map = 1;
  415. while (!cpu_isset(cpuid, smp_commenced_mask))
  416. rep_nop();
  417. local_irq_enable();
  418. local_flush_tlb();
  419. cpu_set(cpuid, cpu_online_map);
  420. wmb();
  421. cpu_idle();
  422. }
  423. /* Routine to kick start the given CPU and wait for it to report ready
  424. * (or timeout in startup). When this routine returns, the requested
  425. * CPU is either fully running and configured or known to be dead.
  426. *
  427. * We call this routine sequentially 1 CPU at a time, so no need for
  428. * locking */
  429. static void __init
  430. do_boot_cpu(__u8 cpu)
  431. {
  432. struct task_struct *idle;
  433. int timeout;
  434. unsigned long flags;
  435. int quad_boot = (1<<cpu) & voyager_quad_processors
  436. & ~( voyager_extended_vic_processors
  437. & voyager_allowed_boot_processors);
  438. /* This is an area in head.S which was used to set up the
  439. * initial kernel stack. We need to alter this to give the
  440. * booting CPU a new stack (taken from its idle process) */
  441. extern struct {
  442. __u8 *esp;
  443. unsigned short ss;
  444. } stack_start;
  445. /* This is the format of the CPI IDT gate (in real mode) which
  446. * we're hijacking to boot the CPU */
  447. union IDTFormat {
  448. struct seg {
  449. __u16 Offset;
  450. __u16 Segment;
  451. } idt;
  452. __u32 val;
  453. } hijack_source;
  454. __u32 *hijack_vector;
  455. __u32 start_phys_address = setup_trampoline();
  456. /* There's a clever trick to this: The linux trampoline is
  457. * compiled to begin at absolute location zero, so make the
  458. * address zero but have the data segment selector compensate
  459. * for the actual address */
  460. hijack_source.idt.Offset = start_phys_address & 0x000F;
  461. hijack_source.idt.Segment = (start_phys_address >> 4) & 0xFFFF;
  462. cpucount++;
  463. alternatives_smp_switch(1);
  464. idle = fork_idle(cpu);
  465. if(IS_ERR(idle))
  466. panic("failed fork for CPU%d", cpu);
  467. idle->thread.eip = (unsigned long) start_secondary;
  468. /* init_tasks (in sched.c) is indexed logically */
  469. stack_start.esp = (void *) idle->thread.esp;
  470. init_gdt(cpu, idle);
  471. irq_ctx_init(cpu);
  472. /* Note: Don't modify initial ss override */
  473. VDEBUG(("VOYAGER SMP: Booting CPU%d at 0x%lx[%x:%x], stack %p\n", cpu,
  474. (unsigned long)hijack_source.val, hijack_source.idt.Segment,
  475. hijack_source.idt.Offset, stack_start.esp));
  476. /* init lowmem identity mapping */
  477. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  478. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  479. flush_tlb_all();
  480. if(quad_boot) {
  481. printk("CPU %d: non extended Quad boot\n", cpu);
  482. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + QIC_DEFAULT_CPI_BASE)*4);
  483. *hijack_vector = hijack_source.val;
  484. } else {
  485. printk("CPU%d: extended VIC boot\n", cpu);
  486. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_CPI + VIC_DEFAULT_CPI_BASE)*4);
  487. *hijack_vector = hijack_source.val;
  488. /* VIC errata, may also receive interrupt at this address */
  489. hijack_vector = (__u32 *)phys_to_virt((VIC_CPU_BOOT_ERRATA_CPI + VIC_DEFAULT_CPI_BASE)*4);
  490. *hijack_vector = hijack_source.val;
  491. }
  492. /* All non-boot CPUs start with interrupts fully masked. Need
  493. * to lower the mask of the CPI we're about to send. We do
  494. * this in the VIC by masquerading as the processor we're
  495. * about to boot and lowering its interrupt mask */
  496. local_irq_save(flags);
  497. if(quad_boot) {
  498. send_one_QIC_CPI(cpu, VIC_CPU_BOOT_CPI);
  499. } else {
  500. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  501. /* here we're altering registers belonging to `cpu' */
  502. outb(VIC_BOOT_INTERRUPT_MASK, 0x21);
  503. /* now go back to our original identity */
  504. outb(boot_cpu_id, VIC_PROCESSOR_ID);
  505. /* and boot the CPU */
  506. send_CPI((1<<cpu), VIC_CPU_BOOT_CPI);
  507. }
  508. cpu_booted_map = 0;
  509. local_irq_restore(flags);
  510. /* now wait for it to become ready (or timeout) */
  511. for(timeout = 0; timeout < 50000; timeout++) {
  512. if(cpu_booted_map)
  513. break;
  514. udelay(100);
  515. }
  516. /* reset the page table */
  517. zap_low_mappings();
  518. if (cpu_booted_map) {
  519. VDEBUG(("CPU%d: Booted successfully, back in CPU %d\n",
  520. cpu, smp_processor_id()));
  521. printk("CPU%d: ", cpu);
  522. print_cpu_info(&cpu_data[cpu]);
  523. wmb();
  524. cpu_set(cpu, cpu_callout_map);
  525. cpu_set(cpu, cpu_present_map);
  526. }
  527. else {
  528. printk("CPU%d FAILED TO BOOT: ", cpu);
  529. if (*((volatile unsigned char *)phys_to_virt(start_phys_address))==0xA5)
  530. printk("Stuck.\n");
  531. else
  532. printk("Not responding.\n");
  533. cpucount--;
  534. }
  535. }
  536. void __init
  537. smp_boot_cpus(void)
  538. {
  539. int i;
  540. /* CAT BUS initialisation must be done after the memory */
  541. /* FIXME: The L4 has a catbus too, it just needs to be
  542. * accessed in a totally different way */
  543. if(voyager_level == 5) {
  544. voyager_cat_init();
  545. /* now that the cat has probed the Voyager System Bus, sanity
  546. * check the cpu map */
  547. if( ((voyager_quad_processors | voyager_extended_vic_processors)
  548. & cpus_addr(phys_cpu_present_map)[0]) != cpus_addr(phys_cpu_present_map)[0]) {
  549. /* should panic */
  550. printk("\n\n***WARNING*** Sanity check of CPU present map FAILED\n");
  551. }
  552. } else if(voyager_level == 4)
  553. voyager_extended_vic_processors = cpus_addr(phys_cpu_present_map)[0];
  554. /* this sets up the idle task to run on the current cpu */
  555. voyager_extended_cpus = 1;
  556. /* Remove the global_irq_holder setting, it triggers a BUG() on
  557. * schedule at the moment */
  558. //global_irq_holder = boot_cpu_id;
  559. /* FIXME: Need to do something about this but currently only works
  560. * on CPUs with a tsc which none of mine have.
  561. smp_tune_scheduling();
  562. */
  563. smp_store_cpu_info(boot_cpu_id);
  564. printk("CPU%d: ", boot_cpu_id);
  565. print_cpu_info(&cpu_data[boot_cpu_id]);
  566. if(is_cpu_quad()) {
  567. /* booting on a Quad CPU */
  568. printk("VOYAGER SMP: Boot CPU is Quad\n");
  569. qic_setup();
  570. do_quad_bootstrap();
  571. }
  572. /* enable our own CPIs */
  573. vic_enable_cpi();
  574. cpu_set(boot_cpu_id, cpu_online_map);
  575. cpu_set(boot_cpu_id, cpu_callout_map);
  576. /* loop over all the extended VIC CPUs and boot them. The
  577. * Quad CPUs must be bootstrapped by their extended VIC cpu */
  578. for(i = 0; i < NR_CPUS; i++) {
  579. if(i == boot_cpu_id || !cpu_isset(i, phys_cpu_present_map))
  580. continue;
  581. do_boot_cpu(i);
  582. /* This udelay seems to be needed for the Quad boots
  583. * don't remove unless you know what you're doing */
  584. udelay(1000);
  585. }
  586. /* we could compute the total bogomips here, but why bother?,
  587. * Code added from smpboot.c */
  588. {
  589. unsigned long bogosum = 0;
  590. for (i = 0; i < NR_CPUS; i++)
  591. if (cpu_isset(i, cpu_online_map))
  592. bogosum += cpu_data[i].loops_per_jiffy;
  593. printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  594. cpucount+1,
  595. bogosum/(500000/HZ),
  596. (bogosum/(5000/HZ))%100);
  597. }
  598. voyager_extended_cpus = hweight32(voyager_extended_vic_processors);
  599. printk("VOYAGER: Extended (interrupt handling CPUs): %d, non-extended: %d\n", voyager_extended_cpus, num_booting_cpus() - voyager_extended_cpus);
  600. /* that's it, switch to symmetric mode */
  601. outb(0, VIC_PRIORITY_REGISTER);
  602. outb(0, VIC_CLAIM_REGISTER_0);
  603. outb(0, VIC_CLAIM_REGISTER_1);
  604. VDEBUG(("VOYAGER SMP: Booted with %d CPUs\n", num_booting_cpus()));
  605. }
  606. /* Reload the secondary CPUs task structure (this function does not
  607. * return ) */
  608. void __init
  609. initialize_secondary(void)
  610. {
  611. #if 0
  612. // AC kernels only
  613. set_current(hard_get_current());
  614. #endif
  615. /*
  616. * We don't actually need to load the full TSS,
  617. * basically just the stack pointer and the eip.
  618. */
  619. asm volatile(
  620. "movl %0,%%esp\n\t"
  621. "jmp *%1"
  622. :
  623. :"r" (current->thread.esp),"r" (current->thread.eip));
  624. }
  625. /* handle a Voyager SYS_INT -- If we don't, the base board will
  626. * panic the system.
  627. *
  628. * System interrupts occur because some problem was detected on the
  629. * various busses. To find out what you have to probe all the
  630. * hardware via the CAT bus. FIXME: At the moment we do nothing. */
  631. fastcall void
  632. smp_vic_sys_interrupt(struct pt_regs *regs)
  633. {
  634. ack_CPI(VIC_SYS_INT);
  635. printk("Voyager SYSTEM INTERRUPT\n");
  636. }
  637. /* Handle a voyager CMN_INT; These interrupts occur either because of
  638. * a system status change or because a single bit memory error
  639. * occurred. FIXME: At the moment, ignore all this. */
  640. fastcall void
  641. smp_vic_cmn_interrupt(struct pt_regs *regs)
  642. {
  643. static __u8 in_cmn_int = 0;
  644. static DEFINE_SPINLOCK(cmn_int_lock);
  645. /* common ints are broadcast, so make sure we only do this once */
  646. _raw_spin_lock(&cmn_int_lock);
  647. if(in_cmn_int)
  648. goto unlock_end;
  649. in_cmn_int++;
  650. _raw_spin_unlock(&cmn_int_lock);
  651. VDEBUG(("Voyager COMMON INTERRUPT\n"));
  652. if(voyager_level == 5)
  653. voyager_cat_do_common_interrupt();
  654. _raw_spin_lock(&cmn_int_lock);
  655. in_cmn_int = 0;
  656. unlock_end:
  657. _raw_spin_unlock(&cmn_int_lock);
  658. ack_CPI(VIC_CMN_INT);
  659. }
  660. /*
  661. * Reschedule call back. Nothing to do, all the work is done
  662. * automatically when we return from the interrupt. */
  663. static void
  664. smp_reschedule_interrupt(void)
  665. {
  666. /* do nothing */
  667. }
  668. static struct mm_struct * flush_mm;
  669. static unsigned long flush_va;
  670. static DEFINE_SPINLOCK(tlbstate_lock);
  671. #define FLUSH_ALL 0xffffffff
  672. /*
  673. * We cannot call mmdrop() because we are in interrupt context,
  674. * instead update mm->cpu_vm_mask.
  675. *
  676. * We need to reload %cr3 since the page tables may be going
  677. * away from under us..
  678. */
  679. static inline void
  680. leave_mm (unsigned long cpu)
  681. {
  682. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK)
  683. BUG();
  684. cpu_clear(cpu, per_cpu(cpu_tlbstate, cpu).active_mm->cpu_vm_mask);
  685. load_cr3(swapper_pg_dir);
  686. }
  687. /*
  688. * Invalidate call-back
  689. */
  690. static void
  691. smp_invalidate_interrupt(void)
  692. {
  693. __u8 cpu = smp_processor_id();
  694. if (!test_bit(cpu, &smp_invalidate_needed))
  695. return;
  696. /* This will flood messages. Don't uncomment unless you see
  697. * Problems with cross cpu invalidation
  698. VDEBUG(("VOYAGER SMP: CPU%d received INVALIDATE_CPI\n",
  699. smp_processor_id()));
  700. */
  701. if (flush_mm == per_cpu(cpu_tlbstate, cpu).active_mm) {
  702. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_OK) {
  703. if (flush_va == FLUSH_ALL)
  704. local_flush_tlb();
  705. else
  706. __flush_tlb_one(flush_va);
  707. } else
  708. leave_mm(cpu);
  709. }
  710. smp_mb__before_clear_bit();
  711. clear_bit(cpu, &smp_invalidate_needed);
  712. smp_mb__after_clear_bit();
  713. }
  714. /* All the new flush operations for 2.4 */
  715. /* This routine is called with a physical cpu mask */
  716. static void
  717. flush_tlb_others (unsigned long cpumask, struct mm_struct *mm,
  718. unsigned long va)
  719. {
  720. int stuck = 50000;
  721. if (!cpumask)
  722. BUG();
  723. if ((cpumask & cpus_addr(cpu_online_map)[0]) != cpumask)
  724. BUG();
  725. if (cpumask & (1 << smp_processor_id()))
  726. BUG();
  727. if (!mm)
  728. BUG();
  729. spin_lock(&tlbstate_lock);
  730. flush_mm = mm;
  731. flush_va = va;
  732. atomic_set_mask(cpumask, &smp_invalidate_needed);
  733. /*
  734. * We have to send the CPI only to
  735. * CPUs affected.
  736. */
  737. send_CPI(cpumask, VIC_INVALIDATE_CPI);
  738. while (smp_invalidate_needed) {
  739. mb();
  740. if(--stuck == 0) {
  741. printk("***WARNING*** Stuck doing invalidate CPI (CPU%d)\n", smp_processor_id());
  742. break;
  743. }
  744. }
  745. /* Uncomment only to debug invalidation problems
  746. VDEBUG(("VOYAGER SMP: Completed invalidate CPI (CPU%d)\n", cpu));
  747. */
  748. flush_mm = NULL;
  749. flush_va = 0;
  750. spin_unlock(&tlbstate_lock);
  751. }
  752. void
  753. flush_tlb_current_task(void)
  754. {
  755. struct mm_struct *mm = current->mm;
  756. unsigned long cpu_mask;
  757. preempt_disable();
  758. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  759. local_flush_tlb();
  760. if (cpu_mask)
  761. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  762. preempt_enable();
  763. }
  764. void
  765. flush_tlb_mm (struct mm_struct * mm)
  766. {
  767. unsigned long cpu_mask;
  768. preempt_disable();
  769. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  770. if (current->active_mm == mm) {
  771. if (current->mm)
  772. local_flush_tlb();
  773. else
  774. leave_mm(smp_processor_id());
  775. }
  776. if (cpu_mask)
  777. flush_tlb_others(cpu_mask, mm, FLUSH_ALL);
  778. preempt_enable();
  779. }
  780. void flush_tlb_page(struct vm_area_struct * vma, unsigned long va)
  781. {
  782. struct mm_struct *mm = vma->vm_mm;
  783. unsigned long cpu_mask;
  784. preempt_disable();
  785. cpu_mask = cpus_addr(mm->cpu_vm_mask)[0] & ~(1 << smp_processor_id());
  786. if (current->active_mm == mm) {
  787. if(current->mm)
  788. __flush_tlb_one(va);
  789. else
  790. leave_mm(smp_processor_id());
  791. }
  792. if (cpu_mask)
  793. flush_tlb_others(cpu_mask, mm, va);
  794. preempt_enable();
  795. }
  796. EXPORT_SYMBOL(flush_tlb_page);
  797. /* enable the requested IRQs */
  798. static void
  799. smp_enable_irq_interrupt(void)
  800. {
  801. __u8 irq;
  802. __u8 cpu = get_cpu();
  803. VDEBUG(("VOYAGER SMP: CPU%d enabling irq mask 0x%x\n", cpu,
  804. vic_irq_enable_mask[cpu]));
  805. spin_lock(&vic_irq_lock);
  806. for(irq = 0; irq < 16; irq++) {
  807. if(vic_irq_enable_mask[cpu] & (1<<irq))
  808. enable_local_vic_irq(irq);
  809. }
  810. vic_irq_enable_mask[cpu] = 0;
  811. spin_unlock(&vic_irq_lock);
  812. put_cpu_no_resched();
  813. }
  814. /*
  815. * CPU halt call-back
  816. */
  817. static void
  818. smp_stop_cpu_function(void *dummy)
  819. {
  820. VDEBUG(("VOYAGER SMP: CPU%d is STOPPING\n", smp_processor_id()));
  821. cpu_clear(smp_processor_id(), cpu_online_map);
  822. local_irq_disable();
  823. for(;;)
  824. halt();
  825. }
  826. static DEFINE_SPINLOCK(call_lock);
  827. struct call_data_struct {
  828. void (*func) (void *info);
  829. void *info;
  830. volatile unsigned long started;
  831. volatile unsigned long finished;
  832. int wait;
  833. };
  834. static struct call_data_struct * call_data;
  835. /* execute a thread on a new CPU. The function to be called must be
  836. * previously set up. This is used to schedule a function for
  837. * execution on all CPU's - set up the function then broadcast a
  838. * function_interrupt CPI to come here on each CPU */
  839. static void
  840. smp_call_function_interrupt(void)
  841. {
  842. void (*func) (void *info) = call_data->func;
  843. void *info = call_data->info;
  844. /* must take copy of wait because call_data may be replaced
  845. * unless the function is waiting for us to finish */
  846. int wait = call_data->wait;
  847. __u8 cpu = smp_processor_id();
  848. /*
  849. * Notify initiating CPU that I've grabbed the data and am
  850. * about to execute the function
  851. */
  852. mb();
  853. if(!test_and_clear_bit(cpu, &call_data->started)) {
  854. /* If the bit wasn't set, this could be a replay */
  855. printk(KERN_WARNING "VOYAGER SMP: CPU %d received call funtion with no call pending\n", cpu);
  856. return;
  857. }
  858. /*
  859. * At this point the info structure may be out of scope unless wait==1
  860. */
  861. irq_enter();
  862. (*func)(info);
  863. irq_exit();
  864. if (wait) {
  865. mb();
  866. clear_bit(cpu, &call_data->finished);
  867. }
  868. }
  869. static int
  870. __smp_call_function_mask (void (*func) (void *info), void *info, int retry,
  871. int wait, __u32 mask)
  872. {
  873. struct call_data_struct data;
  874. mask &= ~(1<<smp_processor_id());
  875. if (!mask)
  876. return 0;
  877. /* Can deadlock when called with interrupts disabled */
  878. WARN_ON(irqs_disabled());
  879. data.func = func;
  880. data.info = info;
  881. data.started = mask;
  882. data.wait = wait;
  883. if (wait)
  884. data.finished = mask;
  885. spin_lock(&call_lock);
  886. call_data = &data;
  887. wmb();
  888. /* Send a message to all other CPUs and wait for them to respond */
  889. send_CPI(mask, VIC_CALL_FUNCTION_CPI);
  890. /* Wait for response */
  891. while (data.started)
  892. barrier();
  893. if (wait)
  894. while (data.finished)
  895. barrier();
  896. spin_unlock(&call_lock);
  897. return 0;
  898. }
  899. /* Call this function on all CPUs using the function_interrupt above
  900. <func> The function to run. This must be fast and non-blocking.
  901. <info> An arbitrary pointer to pass to the function.
  902. <retry> If true, keep retrying until ready.
  903. <wait> If true, wait until function has completed on other CPUs.
  904. [RETURNS] 0 on success, else a negative status code. Does not return until
  905. remote CPUs are nearly ready to execute <<func>> or are or have executed.
  906. */
  907. int
  908. smp_call_function(void (*func) (void *info), void *info, int retry,
  909. int wait)
  910. {
  911. __u32 mask = cpus_addr(cpu_online_map)[0];
  912. return __smp_call_function_mask(func, info, retry, wait, mask);
  913. }
  914. EXPORT_SYMBOL(smp_call_function);
  915. /*
  916. * smp_call_function_single - Run a function on another CPU
  917. * @func: The function to run. This must be fast and non-blocking.
  918. * @info: An arbitrary pointer to pass to the function.
  919. * @nonatomic: Currently unused.
  920. * @wait: If true, wait until function has completed on other CPUs.
  921. *
  922. * Retrurns 0 on success, else a negative status code.
  923. *
  924. * Does not return until the remote CPU is nearly ready to execute <func>
  925. * or is or has executed.
  926. */
  927. int
  928. smp_call_function_single(int cpu, void (*func) (void *info), void *info,
  929. int nonatomic, int wait)
  930. {
  931. __u32 mask = 1 << cpu;
  932. return __smp_call_function_mask(func, info, nonatomic, wait, mask);
  933. }
  934. EXPORT_SYMBOL(smp_call_function_single);
  935. /* Sorry about the name. In an APIC based system, the APICs
  936. * themselves are programmed to send a timer interrupt. This is used
  937. * by linux to reschedule the processor. Voyager doesn't have this,
  938. * so we use the system clock to interrupt one processor, which in
  939. * turn, broadcasts a timer CPI to all the others --- we receive that
  940. * CPI here. We don't use this actually for counting so losing
  941. * ticks doesn't matter
  942. *
  943. * FIXME: For those CPU's which actually have a local APIC, we could
  944. * try to use it to trigger this interrupt instead of having to
  945. * broadcast the timer tick. Unfortunately, all my pentium DYADs have
  946. * no local APIC, so I can't do this
  947. *
  948. * This function is currently a placeholder and is unused in the code */
  949. fastcall void
  950. smp_apic_timer_interrupt(struct pt_regs *regs)
  951. {
  952. struct pt_regs *old_regs = set_irq_regs(regs);
  953. wrapper_smp_local_timer_interrupt();
  954. set_irq_regs(old_regs);
  955. }
  956. /* All of the QUAD interrupt GATES */
  957. fastcall void
  958. smp_qic_timer_interrupt(struct pt_regs *regs)
  959. {
  960. struct pt_regs *old_regs = set_irq_regs(regs);
  961. ack_QIC_CPI(QIC_TIMER_CPI);
  962. wrapper_smp_local_timer_interrupt();
  963. set_irq_regs(old_regs);
  964. }
  965. fastcall void
  966. smp_qic_invalidate_interrupt(struct pt_regs *regs)
  967. {
  968. ack_QIC_CPI(QIC_INVALIDATE_CPI);
  969. smp_invalidate_interrupt();
  970. }
  971. fastcall void
  972. smp_qic_reschedule_interrupt(struct pt_regs *regs)
  973. {
  974. ack_QIC_CPI(QIC_RESCHEDULE_CPI);
  975. smp_reschedule_interrupt();
  976. }
  977. fastcall void
  978. smp_qic_enable_irq_interrupt(struct pt_regs *regs)
  979. {
  980. ack_QIC_CPI(QIC_ENABLE_IRQ_CPI);
  981. smp_enable_irq_interrupt();
  982. }
  983. fastcall void
  984. smp_qic_call_function_interrupt(struct pt_regs *regs)
  985. {
  986. ack_QIC_CPI(QIC_CALL_FUNCTION_CPI);
  987. smp_call_function_interrupt();
  988. }
  989. fastcall void
  990. smp_vic_cpi_interrupt(struct pt_regs *regs)
  991. {
  992. struct pt_regs *old_regs = set_irq_regs(regs);
  993. __u8 cpu = smp_processor_id();
  994. if(is_cpu_quad())
  995. ack_QIC_CPI(VIC_CPI_LEVEL0);
  996. else
  997. ack_VIC_CPI(VIC_CPI_LEVEL0);
  998. if(test_and_clear_bit(VIC_TIMER_CPI, &vic_cpi_mailbox[cpu]))
  999. wrapper_smp_local_timer_interrupt();
  1000. if(test_and_clear_bit(VIC_INVALIDATE_CPI, &vic_cpi_mailbox[cpu]))
  1001. smp_invalidate_interrupt();
  1002. if(test_and_clear_bit(VIC_RESCHEDULE_CPI, &vic_cpi_mailbox[cpu]))
  1003. smp_reschedule_interrupt();
  1004. if(test_and_clear_bit(VIC_ENABLE_IRQ_CPI, &vic_cpi_mailbox[cpu]))
  1005. smp_enable_irq_interrupt();
  1006. if(test_and_clear_bit(VIC_CALL_FUNCTION_CPI, &vic_cpi_mailbox[cpu]))
  1007. smp_call_function_interrupt();
  1008. set_irq_regs(old_regs);
  1009. }
  1010. static void
  1011. do_flush_tlb_all(void* info)
  1012. {
  1013. unsigned long cpu = smp_processor_id();
  1014. __flush_tlb_all();
  1015. if (per_cpu(cpu_tlbstate, cpu).state == TLBSTATE_LAZY)
  1016. leave_mm(cpu);
  1017. }
  1018. /* flush the TLB of every active CPU in the system */
  1019. void
  1020. flush_tlb_all(void)
  1021. {
  1022. on_each_cpu(do_flush_tlb_all, 0, 1, 1);
  1023. }
  1024. /* used to set up the trampoline for other CPUs when the memory manager
  1025. * is sorted out */
  1026. void __init
  1027. smp_alloc_memory(void)
  1028. {
  1029. trampoline_base = (__u32)alloc_bootmem_low_pages(PAGE_SIZE);
  1030. if(__pa(trampoline_base) >= 0x93000)
  1031. BUG();
  1032. }
  1033. /* send a reschedule CPI to one CPU by physical CPU number*/
  1034. void
  1035. smp_send_reschedule(int cpu)
  1036. {
  1037. send_one_CPI(cpu, VIC_RESCHEDULE_CPI);
  1038. }
  1039. int
  1040. hard_smp_processor_id(void)
  1041. {
  1042. __u8 i;
  1043. __u8 cpumask = inb(VIC_PROC_WHO_AM_I);
  1044. if((cpumask & QUAD_IDENTIFIER) == QUAD_IDENTIFIER)
  1045. return cpumask & 0x1F;
  1046. for(i = 0; i < 8; i++) {
  1047. if(cpumask & (1<<i))
  1048. return i;
  1049. }
  1050. printk("** WARNING ** Illegal cpuid returned by VIC: %d", cpumask);
  1051. return 0;
  1052. }
  1053. int
  1054. safe_smp_processor_id(void)
  1055. {
  1056. return hard_smp_processor_id();
  1057. }
  1058. /* broadcast a halt to all other CPUs */
  1059. void
  1060. smp_send_stop(void)
  1061. {
  1062. smp_call_function(smp_stop_cpu_function, NULL, 1, 1);
  1063. }
  1064. /* this function is triggered in time.c when a clock tick fires
  1065. * we need to re-broadcast the tick to all CPUs */
  1066. void
  1067. smp_vic_timer_interrupt(void)
  1068. {
  1069. send_CPI_allbutself(VIC_TIMER_CPI);
  1070. smp_local_timer_interrupt();
  1071. }
  1072. /* local (per CPU) timer interrupt. It does both profiling and
  1073. * process statistics/rescheduling.
  1074. *
  1075. * We do profiling in every local tick, statistics/rescheduling
  1076. * happen only every 'profiling multiplier' ticks. The default
  1077. * multiplier is 1 and it can be changed by writing the new multiplier
  1078. * value into /proc/profile.
  1079. */
  1080. void
  1081. smp_local_timer_interrupt(void)
  1082. {
  1083. int cpu = smp_processor_id();
  1084. long weight;
  1085. profile_tick(CPU_PROFILING);
  1086. if (--per_cpu(prof_counter, cpu) <= 0) {
  1087. /*
  1088. * The multiplier may have changed since the last time we got
  1089. * to this point as a result of the user writing to
  1090. * /proc/profile. In this case we need to adjust the APIC
  1091. * timer accordingly.
  1092. *
  1093. * Interrupts are already masked off at this point.
  1094. */
  1095. per_cpu(prof_counter,cpu) = per_cpu(prof_multiplier, cpu);
  1096. if (per_cpu(prof_counter, cpu) !=
  1097. per_cpu(prof_old_multiplier, cpu)) {
  1098. /* FIXME: need to update the vic timer tick here */
  1099. per_cpu(prof_old_multiplier, cpu) =
  1100. per_cpu(prof_counter, cpu);
  1101. }
  1102. update_process_times(user_mode_vm(get_irq_regs()));
  1103. }
  1104. if( ((1<<cpu) & voyager_extended_vic_processors) == 0)
  1105. /* only extended VIC processors participate in
  1106. * interrupt distribution */
  1107. return;
  1108. /*
  1109. * We take the 'long' return path, and there every subsystem
  1110. * grabs the apropriate locks (kernel lock/ irq lock).
  1111. *
  1112. * we might want to decouple profiling from the 'long path',
  1113. * and do the profiling totally in assembly.
  1114. *
  1115. * Currently this isn't too much of an issue (performance wise),
  1116. * we can take more than 100K local irqs per second on a 100 MHz P5.
  1117. */
  1118. if((++vic_tick[cpu] & 0x7) != 0)
  1119. return;
  1120. /* get here every 16 ticks (about every 1/6 of a second) */
  1121. /* Change our priority to give someone else a chance at getting
  1122. * the IRQ. The algorithm goes like this:
  1123. *
  1124. * In the VIC, the dynamically routed interrupt is always
  1125. * handled by the lowest priority eligible (i.e. receiving
  1126. * interrupts) CPU. If >1 eligible CPUs are equal lowest, the
  1127. * lowest processor number gets it.
  1128. *
  1129. * The priority of a CPU is controlled by a special per-CPU
  1130. * VIC priority register which is 3 bits wide 0 being lowest
  1131. * and 7 highest priority..
  1132. *
  1133. * Therefore we subtract the average number of interrupts from
  1134. * the number we've fielded. If this number is negative, we
  1135. * lower the activity count and if it is positive, we raise
  1136. * it.
  1137. *
  1138. * I'm afraid this still leads to odd looking interrupt counts:
  1139. * the totals are all roughly equal, but the individual ones
  1140. * look rather skewed.
  1141. *
  1142. * FIXME: This algorithm is total crap when mixed with SMP
  1143. * affinity code since we now try to even up the interrupt
  1144. * counts when an affinity binding is keeping them on a
  1145. * particular CPU*/
  1146. weight = (vic_intr_count[cpu]*voyager_extended_cpus
  1147. - vic_intr_total) >> 4;
  1148. weight += 4;
  1149. if(weight > 7)
  1150. weight = 7;
  1151. if(weight < 0)
  1152. weight = 0;
  1153. outb((__u8)weight, VIC_PRIORITY_REGISTER);
  1154. #ifdef VOYAGER_DEBUG
  1155. if((vic_tick[cpu] & 0xFFF) == 0) {
  1156. /* print this message roughly every 25 secs */
  1157. printk("VOYAGER SMP: vic_tick[%d] = %lu, weight = %ld\n",
  1158. cpu, vic_tick[cpu], weight);
  1159. }
  1160. #endif
  1161. }
  1162. /* setup the profiling timer */
  1163. int
  1164. setup_profiling_timer(unsigned int multiplier)
  1165. {
  1166. int i;
  1167. if ( (!multiplier))
  1168. return -EINVAL;
  1169. /*
  1170. * Set the new multiplier for each CPU. CPUs don't start using the
  1171. * new values until the next timer interrupt in which they do process
  1172. * accounting.
  1173. */
  1174. for (i = 0; i < NR_CPUS; ++i)
  1175. per_cpu(prof_multiplier, i) = multiplier;
  1176. return 0;
  1177. }
  1178. /* This is a bit of a mess, but forced on us by the genirq changes
  1179. * there's no genirq handler that really does what voyager wants
  1180. * so hack it up with the simple IRQ handler */
  1181. static void fastcall
  1182. handle_vic_irq(unsigned int irq, struct irq_desc *desc)
  1183. {
  1184. before_handle_vic_irq(irq);
  1185. handle_simple_irq(irq, desc);
  1186. after_handle_vic_irq(irq);
  1187. }
  1188. /* The CPIs are handled in the per cpu 8259s, so they must be
  1189. * enabled to be received: FIX: enabling the CPIs in the early
  1190. * boot sequence interferes with bug checking; enable them later
  1191. * on in smp_init */
  1192. #define VIC_SET_GATE(cpi, vector) \
  1193. set_intr_gate((cpi) + VIC_DEFAULT_CPI_BASE, (vector))
  1194. #define QIC_SET_GATE(cpi, vector) \
  1195. set_intr_gate((cpi) + QIC_DEFAULT_CPI_BASE, (vector))
  1196. void __init
  1197. smp_intr_init(void)
  1198. {
  1199. int i;
  1200. /* initialize the per cpu irq mask to all disabled */
  1201. for(i = 0; i < NR_CPUS; i++)
  1202. vic_irq_mask[i] = 0xFFFF;
  1203. VIC_SET_GATE(VIC_CPI_LEVEL0, vic_cpi_interrupt);
  1204. VIC_SET_GATE(VIC_SYS_INT, vic_sys_interrupt);
  1205. VIC_SET_GATE(VIC_CMN_INT, vic_cmn_interrupt);
  1206. QIC_SET_GATE(QIC_TIMER_CPI, qic_timer_interrupt);
  1207. QIC_SET_GATE(QIC_INVALIDATE_CPI, qic_invalidate_interrupt);
  1208. QIC_SET_GATE(QIC_RESCHEDULE_CPI, qic_reschedule_interrupt);
  1209. QIC_SET_GATE(QIC_ENABLE_IRQ_CPI, qic_enable_irq_interrupt);
  1210. QIC_SET_GATE(QIC_CALL_FUNCTION_CPI, qic_call_function_interrupt);
  1211. /* now put the VIC descriptor into the first 48 IRQs
  1212. *
  1213. * This is for later: first 16 correspond to PC IRQs; next 16
  1214. * are Primary MC IRQs and final 16 are Secondary MC IRQs */
  1215. for(i = 0; i < 48; i++)
  1216. set_irq_chip_and_handler(i, &vic_chip, handle_vic_irq);
  1217. }
  1218. /* send a CPI at level cpi to a set of cpus in cpuset (set 1 bit per
  1219. * processor to receive CPI */
  1220. static void
  1221. send_CPI(__u32 cpuset, __u8 cpi)
  1222. {
  1223. int cpu;
  1224. __u32 quad_cpuset = (cpuset & voyager_quad_processors);
  1225. if(cpi < VIC_START_FAKE_CPI) {
  1226. /* fake CPI are only used for booting, so send to the
  1227. * extended quads as well---Quads must be VIC booted */
  1228. outb((__u8)(cpuset), VIC_CPI_Registers[cpi]);
  1229. return;
  1230. }
  1231. if(quad_cpuset)
  1232. send_QIC_CPI(quad_cpuset, cpi);
  1233. cpuset &= ~quad_cpuset;
  1234. cpuset &= 0xff; /* only first 8 CPUs vaild for VIC CPI */
  1235. if(cpuset == 0)
  1236. return;
  1237. for_each_online_cpu(cpu) {
  1238. if(cpuset & (1<<cpu))
  1239. set_bit(cpi, &vic_cpi_mailbox[cpu]);
  1240. }
  1241. if(cpuset)
  1242. outb((__u8)cpuset, VIC_CPI_Registers[VIC_CPI_LEVEL0]);
  1243. }
  1244. /* Acknowledge receipt of CPI in the QIC, clear in QIC hardware and
  1245. * set the cache line to shared by reading it.
  1246. *
  1247. * DON'T make this inline otherwise the cache line read will be
  1248. * optimised away
  1249. * */
  1250. static int
  1251. ack_QIC_CPI(__u8 cpi) {
  1252. __u8 cpu = hard_smp_processor_id();
  1253. cpi &= 7;
  1254. outb(1<<cpi, QIC_INTERRUPT_CLEAR1);
  1255. return voyager_quad_cpi_addr[cpu]->qic_cpi[cpi].cpi;
  1256. }
  1257. static void
  1258. ack_special_QIC_CPI(__u8 cpi)
  1259. {
  1260. switch(cpi) {
  1261. case VIC_CMN_INT:
  1262. outb(QIC_CMN_INT, QIC_INTERRUPT_CLEAR0);
  1263. break;
  1264. case VIC_SYS_INT:
  1265. outb(QIC_SYS_INT, QIC_INTERRUPT_CLEAR0);
  1266. break;
  1267. }
  1268. /* also clear at the VIC, just in case (nop for non-extended proc) */
  1269. ack_VIC_CPI(cpi);
  1270. }
  1271. /* Acknowledge receipt of CPI in the VIC (essentially an EOI) */
  1272. static void
  1273. ack_VIC_CPI(__u8 cpi)
  1274. {
  1275. #ifdef VOYAGER_DEBUG
  1276. unsigned long flags;
  1277. __u16 isr;
  1278. __u8 cpu = smp_processor_id();
  1279. local_irq_save(flags);
  1280. isr = vic_read_isr();
  1281. if((isr & (1<<(cpi &7))) == 0) {
  1282. printk("VOYAGER SMP: CPU%d lost CPI%d\n", cpu, cpi);
  1283. }
  1284. #endif
  1285. /* send specific EOI; the two system interrupts have
  1286. * bit 4 set for a separate vector but behave as the
  1287. * corresponding 3 bit intr */
  1288. outb_p(0x60|(cpi & 7),0x20);
  1289. #ifdef VOYAGER_DEBUG
  1290. if((vic_read_isr() & (1<<(cpi &7))) != 0) {
  1291. printk("VOYAGER SMP: CPU%d still asserting CPI%d\n", cpu, cpi);
  1292. }
  1293. local_irq_restore(flags);
  1294. #endif
  1295. }
  1296. /* cribbed with thanks from irq.c */
  1297. #define __byte(x,y) (((unsigned char *)&(y))[x])
  1298. #define cached_21(cpu) (__byte(0,vic_irq_mask[cpu]))
  1299. #define cached_A1(cpu) (__byte(1,vic_irq_mask[cpu]))
  1300. static unsigned int
  1301. startup_vic_irq(unsigned int irq)
  1302. {
  1303. unmask_vic_irq(irq);
  1304. return 0;
  1305. }
  1306. /* The enable and disable routines. This is where we run into
  1307. * conflicting architectural philosophy. Fundamentally, the voyager
  1308. * architecture does not expect to have to disable interrupts globally
  1309. * (the IRQ controllers belong to each CPU). The processor masquerade
  1310. * which is used to start the system shouldn't be used in a running OS
  1311. * since it will cause great confusion if two separate CPUs drive to
  1312. * the same IRQ controller (I know, I've tried it).
  1313. *
  1314. * The solution is a variant on the NCR lazy SPL design:
  1315. *
  1316. * 1) To disable an interrupt, do nothing (other than set the
  1317. * IRQ_DISABLED flag). This dares the interrupt actually to arrive.
  1318. *
  1319. * 2) If the interrupt dares to come in, raise the local mask against
  1320. * it (this will result in all the CPU masks being raised
  1321. * eventually).
  1322. *
  1323. * 3) To enable the interrupt, lower the mask on the local CPU and
  1324. * broadcast an Interrupt enable CPI which causes all other CPUs to
  1325. * adjust their masks accordingly. */
  1326. static void
  1327. unmask_vic_irq(unsigned int irq)
  1328. {
  1329. /* linux doesn't to processor-irq affinity, so enable on
  1330. * all CPUs we know about */
  1331. int cpu = smp_processor_id(), real_cpu;
  1332. __u16 mask = (1<<irq);
  1333. __u32 processorList = 0;
  1334. unsigned long flags;
  1335. VDEBUG(("VOYAGER: unmask_vic_irq(%d) CPU%d affinity 0x%lx\n",
  1336. irq, cpu, cpu_irq_affinity[cpu]));
  1337. spin_lock_irqsave(&vic_irq_lock, flags);
  1338. for_each_online_cpu(real_cpu) {
  1339. if(!(voyager_extended_vic_processors & (1<<real_cpu)))
  1340. continue;
  1341. if(!(cpu_irq_affinity[real_cpu] & mask)) {
  1342. /* irq has no affinity for this CPU, ignore */
  1343. continue;
  1344. }
  1345. if(real_cpu == cpu) {
  1346. enable_local_vic_irq(irq);
  1347. }
  1348. else if(vic_irq_mask[real_cpu] & mask) {
  1349. vic_irq_enable_mask[real_cpu] |= mask;
  1350. processorList |= (1<<real_cpu);
  1351. }
  1352. }
  1353. spin_unlock_irqrestore(&vic_irq_lock, flags);
  1354. if(processorList)
  1355. send_CPI(processorList, VIC_ENABLE_IRQ_CPI);
  1356. }
  1357. static void
  1358. mask_vic_irq(unsigned int irq)
  1359. {
  1360. /* lazy disable, do nothing */
  1361. }
  1362. static void
  1363. enable_local_vic_irq(unsigned int irq)
  1364. {
  1365. __u8 cpu = smp_processor_id();
  1366. __u16 mask = ~(1 << irq);
  1367. __u16 old_mask = vic_irq_mask[cpu];
  1368. vic_irq_mask[cpu] &= mask;
  1369. if(vic_irq_mask[cpu] == old_mask)
  1370. return;
  1371. VDEBUG(("VOYAGER DEBUG: Enabling irq %d in hardware on CPU %d\n",
  1372. irq, cpu));
  1373. if (irq & 8) {
  1374. outb_p(cached_A1(cpu),0xA1);
  1375. (void)inb_p(0xA1);
  1376. }
  1377. else {
  1378. outb_p(cached_21(cpu),0x21);
  1379. (void)inb_p(0x21);
  1380. }
  1381. }
  1382. static void
  1383. disable_local_vic_irq(unsigned int irq)
  1384. {
  1385. __u8 cpu = smp_processor_id();
  1386. __u16 mask = (1 << irq);
  1387. __u16 old_mask = vic_irq_mask[cpu];
  1388. if(irq == 7)
  1389. return;
  1390. vic_irq_mask[cpu] |= mask;
  1391. if(old_mask == vic_irq_mask[cpu])
  1392. return;
  1393. VDEBUG(("VOYAGER DEBUG: Disabling irq %d in hardware on CPU %d\n",
  1394. irq, cpu));
  1395. if (irq & 8) {
  1396. outb_p(cached_A1(cpu),0xA1);
  1397. (void)inb_p(0xA1);
  1398. }
  1399. else {
  1400. outb_p(cached_21(cpu),0x21);
  1401. (void)inb_p(0x21);
  1402. }
  1403. }
  1404. /* The VIC is level triggered, so the ack can only be issued after the
  1405. * interrupt completes. However, we do Voyager lazy interrupt
  1406. * handling here: It is an extremely expensive operation to mask an
  1407. * interrupt in the vic, so we merely set a flag (IRQ_DISABLED). If
  1408. * this interrupt actually comes in, then we mask and ack here to push
  1409. * the interrupt off to another CPU */
  1410. static void
  1411. before_handle_vic_irq(unsigned int irq)
  1412. {
  1413. irq_desc_t *desc = irq_desc + irq;
  1414. __u8 cpu = smp_processor_id();
  1415. _raw_spin_lock(&vic_irq_lock);
  1416. vic_intr_total++;
  1417. vic_intr_count[cpu]++;
  1418. if(!(cpu_irq_affinity[cpu] & (1<<irq))) {
  1419. /* The irq is not in our affinity mask, push it off
  1420. * onto another CPU */
  1421. VDEBUG(("VOYAGER DEBUG: affinity triggered disable of irq %d on cpu %d\n",
  1422. irq, cpu));
  1423. disable_local_vic_irq(irq);
  1424. /* set IRQ_INPROGRESS to prevent the handler in irq.c from
  1425. * actually calling the interrupt routine */
  1426. desc->status |= IRQ_REPLAY | IRQ_INPROGRESS;
  1427. } else if(desc->status & IRQ_DISABLED) {
  1428. /* Damn, the interrupt actually arrived, do the lazy
  1429. * disable thing. The interrupt routine in irq.c will
  1430. * not handle a IRQ_DISABLED interrupt, so nothing more
  1431. * need be done here */
  1432. VDEBUG(("VOYAGER DEBUG: lazy disable of irq %d on CPU %d\n",
  1433. irq, cpu));
  1434. disable_local_vic_irq(irq);
  1435. desc->status |= IRQ_REPLAY;
  1436. } else {
  1437. desc->status &= ~IRQ_REPLAY;
  1438. }
  1439. _raw_spin_unlock(&vic_irq_lock);
  1440. }
  1441. /* Finish the VIC interrupt: basically mask */
  1442. static void
  1443. after_handle_vic_irq(unsigned int irq)
  1444. {
  1445. irq_desc_t *desc = irq_desc + irq;
  1446. _raw_spin_lock(&vic_irq_lock);
  1447. {
  1448. unsigned int status = desc->status & ~IRQ_INPROGRESS;
  1449. #ifdef VOYAGER_DEBUG
  1450. __u16 isr;
  1451. #endif
  1452. desc->status = status;
  1453. if ((status & IRQ_DISABLED))
  1454. disable_local_vic_irq(irq);
  1455. #ifdef VOYAGER_DEBUG
  1456. /* DEBUG: before we ack, check what's in progress */
  1457. isr = vic_read_isr();
  1458. if((isr & (1<<irq) && !(status & IRQ_REPLAY)) == 0) {
  1459. int i;
  1460. __u8 cpu = smp_processor_id();
  1461. __u8 real_cpu;
  1462. int mask; /* Um... initialize me??? --RR */
  1463. printk("VOYAGER SMP: CPU%d lost interrupt %d\n",
  1464. cpu, irq);
  1465. for_each_possible_cpu(real_cpu, mask) {
  1466. outb(VIC_CPU_MASQUERADE_ENABLE | real_cpu,
  1467. VIC_PROCESSOR_ID);
  1468. isr = vic_read_isr();
  1469. if(isr & (1<<irq)) {
  1470. printk("VOYAGER SMP: CPU%d ack irq %d\n",
  1471. real_cpu, irq);
  1472. ack_vic_irq(irq);
  1473. }
  1474. outb(cpu, VIC_PROCESSOR_ID);
  1475. }
  1476. }
  1477. #endif /* VOYAGER_DEBUG */
  1478. /* as soon as we ack, the interrupt is eligible for
  1479. * receipt by another CPU so everything must be in
  1480. * order here */
  1481. ack_vic_irq(irq);
  1482. if(status & IRQ_REPLAY) {
  1483. /* replay is set if we disable the interrupt
  1484. * in the before_handle_vic_irq() routine, so
  1485. * clear the in progress bit here to allow the
  1486. * next CPU to handle this correctly */
  1487. desc->status &= ~(IRQ_REPLAY | IRQ_INPROGRESS);
  1488. }
  1489. #ifdef VOYAGER_DEBUG
  1490. isr = vic_read_isr();
  1491. if((isr & (1<<irq)) != 0)
  1492. printk("VOYAGER SMP: after_handle_vic_irq() after ack irq=%d, isr=0x%x\n",
  1493. irq, isr);
  1494. #endif /* VOYAGER_DEBUG */
  1495. }
  1496. _raw_spin_unlock(&vic_irq_lock);
  1497. /* All code after this point is out of the main path - the IRQ
  1498. * may be intercepted by another CPU if reasserted */
  1499. }
  1500. /* Linux processor - interrupt affinity manipulations.
  1501. *
  1502. * For each processor, we maintain a 32 bit irq affinity mask.
  1503. * Initially it is set to all 1's so every processor accepts every
  1504. * interrupt. In this call, we change the processor's affinity mask:
  1505. *
  1506. * Change from enable to disable:
  1507. *
  1508. * If the interrupt ever comes in to the processor, we will disable it
  1509. * and ack it to push it off to another CPU, so just accept the mask here.
  1510. *
  1511. * Change from disable to enable:
  1512. *
  1513. * change the mask and then do an interrupt enable CPI to re-enable on
  1514. * the selected processors */
  1515. void
  1516. set_vic_irq_affinity(unsigned int irq, cpumask_t mask)
  1517. {
  1518. /* Only extended processors handle interrupts */
  1519. unsigned long real_mask;
  1520. unsigned long irq_mask = 1 << irq;
  1521. int cpu;
  1522. real_mask = cpus_addr(mask)[0] & voyager_extended_vic_processors;
  1523. if(cpus_addr(mask)[0] == 0)
  1524. /* can't have no cpu's to accept the interrupt -- extremely
  1525. * bad things will happen */
  1526. return;
  1527. if(irq == 0)
  1528. /* can't change the affinity of the timer IRQ. This
  1529. * is due to the constraint in the voyager
  1530. * architecture that the CPI also comes in on and IRQ
  1531. * line and we have chosen IRQ0 for this. If you
  1532. * raise the mask on this interrupt, the processor
  1533. * will no-longer be able to accept VIC CPIs */
  1534. return;
  1535. if(irq >= 32)
  1536. /* You can only have 32 interrupts in a voyager system
  1537. * (and 32 only if you have a secondary microchannel
  1538. * bus) */
  1539. return;
  1540. for_each_online_cpu(cpu) {
  1541. unsigned long cpu_mask = 1 << cpu;
  1542. if(cpu_mask & real_mask) {
  1543. /* enable the interrupt for this cpu */
  1544. cpu_irq_affinity[cpu] |= irq_mask;
  1545. } else {
  1546. /* disable the interrupt for this cpu */
  1547. cpu_irq_affinity[cpu] &= ~irq_mask;
  1548. }
  1549. }
  1550. /* this is magic, we now have the correct affinity maps, so
  1551. * enable the interrupt. This will send an enable CPI to
  1552. * those cpu's who need to enable it in their local masks,
  1553. * causing them to correct for the new affinity . If the
  1554. * interrupt is currently globally disabled, it will simply be
  1555. * disabled again as it comes in (voyager lazy disable). If
  1556. * the affinity map is tightened to disable the interrupt on a
  1557. * cpu, it will be pushed off when it comes in */
  1558. unmask_vic_irq(irq);
  1559. }
  1560. static void
  1561. ack_vic_irq(unsigned int irq)
  1562. {
  1563. if (irq & 8) {
  1564. outb(0x62,0x20); /* Specific EOI to cascade */
  1565. outb(0x60|(irq & 7),0xA0);
  1566. } else {
  1567. outb(0x60 | (irq & 7),0x20);
  1568. }
  1569. }
  1570. /* enable the CPIs. In the VIC, the CPIs are delivered by the 8259
  1571. * but are not vectored by it. This means that the 8259 mask must be
  1572. * lowered to receive them */
  1573. static __init void
  1574. vic_enable_cpi(void)
  1575. {
  1576. __u8 cpu = smp_processor_id();
  1577. /* just take a copy of the current mask (nop for boot cpu) */
  1578. vic_irq_mask[cpu] = vic_irq_mask[boot_cpu_id];
  1579. enable_local_vic_irq(VIC_CPI_LEVEL0);
  1580. enable_local_vic_irq(VIC_CPI_LEVEL1);
  1581. /* for sys int and cmn int */
  1582. enable_local_vic_irq(7);
  1583. if(is_cpu_quad()) {
  1584. outb(QIC_DEFAULT_MASK0, QIC_MASK_REGISTER0);
  1585. outb(QIC_CPI_ENABLE, QIC_MASK_REGISTER1);
  1586. VDEBUG(("VOYAGER SMP: QIC ENABLE CPI: CPU%d: MASK 0x%x\n",
  1587. cpu, QIC_CPI_ENABLE));
  1588. }
  1589. VDEBUG(("VOYAGER SMP: ENABLE CPI: CPU%d: MASK 0x%x\n",
  1590. cpu, vic_irq_mask[cpu]));
  1591. }
  1592. void
  1593. voyager_smp_dump()
  1594. {
  1595. int old_cpu = smp_processor_id(), cpu;
  1596. /* dump the interrupt masks of each processor */
  1597. for_each_online_cpu(cpu) {
  1598. __u16 imr, isr, irr;
  1599. unsigned long flags;
  1600. local_irq_save(flags);
  1601. outb(VIC_CPU_MASQUERADE_ENABLE | cpu, VIC_PROCESSOR_ID);
  1602. imr = (inb(0xa1) << 8) | inb(0x21);
  1603. outb(0x0a, 0xa0);
  1604. irr = inb(0xa0) << 8;
  1605. outb(0x0a, 0x20);
  1606. irr |= inb(0x20);
  1607. outb(0x0b, 0xa0);
  1608. isr = inb(0xa0) << 8;
  1609. outb(0x0b, 0x20);
  1610. isr |= inb(0x20);
  1611. outb(old_cpu, VIC_PROCESSOR_ID);
  1612. local_irq_restore(flags);
  1613. printk("\tCPU%d: mask=0x%x, IMR=0x%x, IRR=0x%x, ISR=0x%x\n",
  1614. cpu, vic_irq_mask[cpu], imr, irr, isr);
  1615. #if 0
  1616. /* These lines are put in to try to unstick an un ack'd irq */
  1617. if(isr != 0) {
  1618. int irq;
  1619. for(irq=0; irq<16; irq++) {
  1620. if(isr & (1<<irq)) {
  1621. printk("\tCPU%d: ack irq %d\n",
  1622. cpu, irq);
  1623. local_irq_save(flags);
  1624. outb(VIC_CPU_MASQUERADE_ENABLE | cpu,
  1625. VIC_PROCESSOR_ID);
  1626. ack_vic_irq(irq);
  1627. outb(old_cpu, VIC_PROCESSOR_ID);
  1628. local_irq_restore(flags);
  1629. }
  1630. }
  1631. }
  1632. #endif
  1633. }
  1634. }
  1635. void
  1636. smp_voyager_power_off(void *dummy)
  1637. {
  1638. if(smp_processor_id() == boot_cpu_id)
  1639. voyager_power_off();
  1640. else
  1641. smp_stop_cpu_function(NULL);
  1642. }
  1643. void __init
  1644. smp_prepare_cpus(unsigned int max_cpus)
  1645. {
  1646. /* FIXME: ignore max_cpus for now */
  1647. smp_boot_cpus();
  1648. }
  1649. void __devinit smp_prepare_boot_cpu(void)
  1650. {
  1651. cpu_set(smp_processor_id(), cpu_online_map);
  1652. cpu_set(smp_processor_id(), cpu_callout_map);
  1653. cpu_set(smp_processor_id(), cpu_possible_map);
  1654. cpu_set(smp_processor_id(), cpu_present_map);
  1655. }
  1656. int __devinit
  1657. __cpu_up(unsigned int cpu)
  1658. {
  1659. /* This only works at boot for x86. See "rewrite" above. */
  1660. if (cpu_isset(cpu, smp_commenced_mask))
  1661. return -ENOSYS;
  1662. /* In case one didn't come up */
  1663. if (!cpu_isset(cpu, cpu_callin_map))
  1664. return -EIO;
  1665. /* Unleash the CPU! */
  1666. cpu_set(cpu, smp_commenced_mask);
  1667. while (!cpu_isset(cpu, cpu_online_map))
  1668. mb();
  1669. return 0;
  1670. }
  1671. void __init
  1672. smp_cpus_done(unsigned int max_cpus)
  1673. {
  1674. zap_low_mappings();
  1675. }
  1676. void __init
  1677. smp_setup_processor_id(void)
  1678. {
  1679. current_thread_info()->cpu = hard_smp_processor_id();
  1680. write_pda(cpu_number, hard_smp_processor_id());
  1681. }