rs780_dpm.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "rs780d.h"
  27. #include "r600_dpm.h"
  28. #include "rs780_dpm.h"
  29. #include "atom.h"
  30. static struct igp_ps *rs780_get_ps(struct radeon_ps *rps)
  31. {
  32. struct igp_ps *ps = rps->ps_priv;
  33. return ps;
  34. }
  35. static struct igp_power_info *rs780_get_pi(struct radeon_device *rdev)
  36. {
  37. struct igp_power_info *pi = rdev->pm.dpm.priv;
  38. return pi;
  39. }
  40. static void rs780_get_pm_mode_parameters(struct radeon_device *rdev)
  41. {
  42. struct igp_power_info *pi = rs780_get_pi(rdev);
  43. struct radeon_mode_info *minfo = &rdev->mode_info;
  44. struct drm_crtc *crtc;
  45. struct radeon_crtc *radeon_crtc;
  46. int i;
  47. /* defaults */
  48. pi->crtc_id = 0;
  49. pi->refresh_rate = 60;
  50. for (i = 0; i < rdev->num_crtc; i++) {
  51. crtc = (struct drm_crtc *)minfo->crtcs[i];
  52. if (crtc && crtc->enabled) {
  53. radeon_crtc = to_radeon_crtc(crtc);
  54. pi->crtc_id = radeon_crtc->crtc_id;
  55. if (crtc->mode.htotal && crtc->mode.vtotal)
  56. pi->refresh_rate =
  57. (crtc->mode.clock * 1000) /
  58. (crtc->mode.htotal * crtc->mode.vtotal);
  59. break;
  60. }
  61. }
  62. }
  63. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable);
  64. static int rs780_initialize_dpm_power_state(struct radeon_device *rdev,
  65. struct radeon_ps *boot_ps)
  66. {
  67. struct atom_clock_dividers dividers;
  68. struct igp_ps *default_state = rs780_get_ps(boot_ps);
  69. int i, ret;
  70. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  71. default_state->sclk_low, false, &dividers);
  72. if (ret)
  73. return ret;
  74. r600_engine_clock_entry_set_reference_divider(rdev, 0, dividers.ref_div);
  75. r600_engine_clock_entry_set_feedback_divider(rdev, 0, dividers.fb_div);
  76. r600_engine_clock_entry_set_post_divider(rdev, 0, dividers.post_div);
  77. if (dividers.enable_post_div)
  78. r600_engine_clock_entry_enable_post_divider(rdev, 0, true);
  79. else
  80. r600_engine_clock_entry_enable_post_divider(rdev, 0, false);
  81. r600_engine_clock_entry_set_step_time(rdev, 0, R600_SST_DFLT);
  82. r600_engine_clock_entry_enable_pulse_skipping(rdev, 0, false);
  83. r600_engine_clock_entry_enable(rdev, 0, true);
  84. for (i = 1; i < R600_PM_NUMBER_OF_SCLKS; i++)
  85. r600_engine_clock_entry_enable(rdev, i, false);
  86. r600_enable_mclk_control(rdev, false);
  87. r600_voltage_control_enable_pins(rdev, 0);
  88. return 0;
  89. }
  90. static int rs780_initialize_dpm_parameters(struct radeon_device *rdev,
  91. struct radeon_ps *boot_ps)
  92. {
  93. int ret = 0;
  94. int i;
  95. r600_set_bsp(rdev, R600_BSU_DFLT, R600_BSP_DFLT);
  96. r600_set_at(rdev, 0, 0, 0, 0);
  97. r600_set_git(rdev, R600_GICST_DFLT);
  98. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  99. r600_set_tc(rdev, i, 0, 0);
  100. r600_select_td(rdev, R600_TD_DFLT);
  101. r600_set_vrc(rdev, 0);
  102. r600_set_tpu(rdev, R600_TPU_DFLT);
  103. r600_set_tpc(rdev, R600_TPC_DFLT);
  104. r600_set_sstu(rdev, R600_SSTU_DFLT);
  105. r600_set_sst(rdev, R600_SST_DFLT);
  106. r600_set_fctu(rdev, R600_FCTU_DFLT);
  107. r600_set_fct(rdev, R600_FCT_DFLT);
  108. r600_set_vddc3d_oorsu(rdev, R600_VDDC3DOORSU_DFLT);
  109. r600_set_vddc3d_oorphc(rdev, R600_VDDC3DOORPHC_DFLT);
  110. r600_set_vddc3d_oorsdc(rdev, R600_VDDC3DOORSDC_DFLT);
  111. r600_set_ctxcgtt3d_rphc(rdev, R600_CTXCGTT3DRPHC_DFLT);
  112. r600_set_ctxcgtt3d_rsdc(rdev, R600_CTXCGTT3DRSDC_DFLT);
  113. r600_vid_rt_set_vru(rdev, R600_VRU_DFLT);
  114. r600_vid_rt_set_vrt(rdev, R600_VOLTAGERESPONSETIME_DFLT);
  115. r600_vid_rt_set_ssu(rdev, R600_SPLLSTEPUNIT_DFLT);
  116. ret = rs780_initialize_dpm_power_state(rdev, boot_ps);
  117. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_LOW, 0);
  118. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  119. r600_power_level_set_voltage_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  120. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  121. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  122. r600_power_level_set_mem_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  123. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_LOW, 0);
  124. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_MEDIUM, 0);
  125. r600_power_level_set_eng_clock_index(rdev, R600_POWER_LEVEL_HIGH, 0);
  126. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_LOW, R600_DISPLAY_WATERMARK_HIGH);
  127. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_MEDIUM, R600_DISPLAY_WATERMARK_HIGH);
  128. r600_power_level_set_watermark_id(rdev, R600_POWER_LEVEL_HIGH, R600_DISPLAY_WATERMARK_HIGH);
  129. r600_power_level_enable(rdev, R600_POWER_LEVEL_CTXSW, false);
  130. r600_power_level_enable(rdev, R600_POWER_LEVEL_HIGH, false);
  131. r600_power_level_enable(rdev, R600_POWER_LEVEL_MEDIUM, false);
  132. r600_power_level_enable(rdev, R600_POWER_LEVEL_LOW, true);
  133. r600_power_level_set_enter_index(rdev, R600_POWER_LEVEL_LOW);
  134. r600_set_vrc(rdev, RS780_CGFTV_DFLT);
  135. return ret;
  136. }
  137. static void rs780_start_dpm(struct radeon_device *rdev)
  138. {
  139. r600_enable_sclk_control(rdev, false);
  140. r600_enable_mclk_control(rdev, false);
  141. r600_dynamicpm_enable(rdev, true);
  142. radeon_wait_for_vblank(rdev, 0);
  143. radeon_wait_for_vblank(rdev, 1);
  144. r600_enable_spll_bypass(rdev, true);
  145. r600_wait_for_spll_change(rdev);
  146. r600_enable_spll_bypass(rdev, false);
  147. r600_wait_for_spll_change(rdev);
  148. r600_enable_spll_bypass(rdev, true);
  149. r600_wait_for_spll_change(rdev);
  150. r600_enable_spll_bypass(rdev, false);
  151. r600_wait_for_spll_change(rdev);
  152. r600_enable_sclk_control(rdev, true);
  153. }
  154. static void rs780_preset_ranges_slow_clk_fbdiv_en(struct radeon_device *rdev)
  155. {
  156. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1, RANGE_SLOW_CLK_FEEDBACK_DIV_EN,
  157. ~RANGE_SLOW_CLK_FEEDBACK_DIV_EN);
  158. WREG32_P(FVTHROT_SLOW_CLK_FEEDBACK_DIV_REG1,
  159. RANGE0_SLOW_CLK_FEEDBACK_DIV(RS780_SLOWCLKFEEDBACKDIV_DFLT),
  160. ~RANGE0_SLOW_CLK_FEEDBACK_DIV_MASK);
  161. }
  162. static void rs780_preset_starting_fbdiv(struct radeon_device *rdev)
  163. {
  164. u32 fbdiv = (RREG32(CG_SPLL_FUNC_CNTL) & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  165. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(fbdiv),
  166. ~STARTING_FEEDBACK_DIV_MASK);
  167. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(fbdiv),
  168. ~FORCED_FEEDBACK_DIV_MASK);
  169. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  170. }
  171. static void rs780_voltage_scaling_init(struct radeon_device *rdev)
  172. {
  173. struct igp_power_info *pi = rs780_get_pi(rdev);
  174. struct drm_device *dev = rdev->ddev;
  175. u32 fv_throt_pwm_fb_div_range[3];
  176. u32 fv_throt_pwm_range[4];
  177. if (dev->pdev->device == 0x9614) {
  178. fv_throt_pwm_fb_div_range[0] = RS780D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  179. fv_throt_pwm_fb_div_range[1] = RS780D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  180. fv_throt_pwm_fb_div_range[2] = RS780D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  181. } else if ((dev->pdev->device == 0x9714) ||
  182. (dev->pdev->device == 0x9715)) {
  183. fv_throt_pwm_fb_div_range[0] = RS880D_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  184. fv_throt_pwm_fb_div_range[1] = RS880D_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  185. fv_throt_pwm_fb_div_range[2] = RS880D_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  186. } else {
  187. fv_throt_pwm_fb_div_range[0] = RS780_FVTHROTPWMFBDIVRANGEREG0_DFLT;
  188. fv_throt_pwm_fb_div_range[1] = RS780_FVTHROTPWMFBDIVRANGEREG1_DFLT;
  189. fv_throt_pwm_fb_div_range[2] = RS780_FVTHROTPWMFBDIVRANGEREG2_DFLT;
  190. }
  191. if (pi->pwm_voltage_control) {
  192. fv_throt_pwm_range[0] = pi->min_voltage;
  193. fv_throt_pwm_range[1] = pi->min_voltage;
  194. fv_throt_pwm_range[2] = pi->max_voltage;
  195. fv_throt_pwm_range[3] = pi->max_voltage;
  196. } else {
  197. fv_throt_pwm_range[0] = pi->invert_pwm_required ?
  198. RS780_FVTHROTPWMRANGE3_GPIO_DFLT : RS780_FVTHROTPWMRANGE0_GPIO_DFLT;
  199. fv_throt_pwm_range[1] = pi->invert_pwm_required ?
  200. RS780_FVTHROTPWMRANGE2_GPIO_DFLT : RS780_FVTHROTPWMRANGE1_GPIO_DFLT;
  201. fv_throt_pwm_range[2] = pi->invert_pwm_required ?
  202. RS780_FVTHROTPWMRANGE1_GPIO_DFLT : RS780_FVTHROTPWMRANGE2_GPIO_DFLT;
  203. fv_throt_pwm_range[3] = pi->invert_pwm_required ?
  204. RS780_FVTHROTPWMRANGE0_GPIO_DFLT : RS780_FVTHROTPWMRANGE3_GPIO_DFLT;
  205. }
  206. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  207. STARTING_PWM_HIGHTIME(pi->max_voltage),
  208. ~STARTING_PWM_HIGHTIME_MASK);
  209. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  210. NUMBER_OF_CYCLES_IN_PERIOD(pi->num_of_cycles_in_period),
  211. ~NUMBER_OF_CYCLES_IN_PERIOD_MASK);
  212. WREG32_P(FVTHROT_PWM_CTRL_REG0, FORCE_STARTING_PWM_HIGHTIME,
  213. ~FORCE_STARTING_PWM_HIGHTIME);
  214. if (pi->invert_pwm_required)
  215. WREG32_P(FVTHROT_PWM_CTRL_REG0, INVERT_PWM_WAVEFORM, ~INVERT_PWM_WAVEFORM);
  216. else
  217. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~INVERT_PWM_WAVEFORM);
  218. rs780_voltage_scaling_enable(rdev, true);
  219. WREG32(FVTHROT_PWM_CTRL_REG1,
  220. (MIN_PWM_HIGHTIME(pi->min_voltage) |
  221. MAX_PWM_HIGHTIME(pi->max_voltage)));
  222. WREG32(FVTHROT_PWM_US_REG0, RS780_FVTHROTPWMUSREG0_DFLT);
  223. WREG32(FVTHROT_PWM_US_REG1, RS780_FVTHROTPWMUSREG1_DFLT);
  224. WREG32(FVTHROT_PWM_DS_REG0, RS780_FVTHROTPWMDSREG0_DFLT);
  225. WREG32(FVTHROT_PWM_DS_REG1, RS780_FVTHROTPWMDSREG1_DFLT);
  226. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  227. RANGE0_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[0]),
  228. ~RANGE0_PWM_FEEDBACK_DIV_MASK);
  229. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG2,
  230. (RANGE1_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[1]) |
  231. RANGE2_PWM_FEEDBACK_DIV(fv_throt_pwm_fb_div_range[2])));
  232. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG3,
  233. (RANGE0_PWM(fv_throt_pwm_range[1]) |
  234. RANGE1_PWM(fv_throt_pwm_range[2])));
  235. WREG32(FVTHROT_PWM_FEEDBACK_DIV_REG4,
  236. (RANGE2_PWM(fv_throt_pwm_range[1]) |
  237. RANGE3_PWM(fv_throt_pwm_range[2])));
  238. }
  239. static void rs780_clk_scaling_enable(struct radeon_device *rdev, bool enable)
  240. {
  241. if (enable)
  242. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT | ENABLE_FV_UPDATE,
  243. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  244. else
  245. WREG32_P(FVTHROT_CNTRL_REG, 0,
  246. ~(ENABLE_FV_THROT | ENABLE_FV_UPDATE));
  247. }
  248. static void rs780_voltage_scaling_enable(struct radeon_device *rdev, bool enable)
  249. {
  250. if (enable)
  251. WREG32_P(FVTHROT_CNTRL_REG, ENABLE_FV_THROT_IO, ~ENABLE_FV_THROT_IO);
  252. else
  253. WREG32_P(FVTHROT_CNTRL_REG, 0, ~ENABLE_FV_THROT_IO);
  254. }
  255. static void rs780_set_engine_clock_wfc(struct radeon_device *rdev)
  256. {
  257. WREG32(FVTHROT_UTC0, RS780_FVTHROTUTC0_DFLT);
  258. WREG32(FVTHROT_UTC1, RS780_FVTHROTUTC1_DFLT);
  259. WREG32(FVTHROT_UTC2, RS780_FVTHROTUTC2_DFLT);
  260. WREG32(FVTHROT_UTC3, RS780_FVTHROTUTC3_DFLT);
  261. WREG32(FVTHROT_UTC4, RS780_FVTHROTUTC4_DFLT);
  262. WREG32(FVTHROT_DTC0, RS780_FVTHROTDTC0_DFLT);
  263. WREG32(FVTHROT_DTC1, RS780_FVTHROTDTC1_DFLT);
  264. WREG32(FVTHROT_DTC2, RS780_FVTHROTDTC2_DFLT);
  265. WREG32(FVTHROT_DTC3, RS780_FVTHROTDTC3_DFLT);
  266. WREG32(FVTHROT_DTC4, RS780_FVTHROTDTC4_DFLT);
  267. }
  268. static void rs780_set_engine_clock_sc(struct radeon_device *rdev)
  269. {
  270. WREG32_P(FVTHROT_FBDIV_REG2,
  271. FB_DIV_TIMER_VAL(RS780_FBDIVTIMERVAL_DFLT),
  272. ~FB_DIV_TIMER_VAL_MASK);
  273. WREG32_P(FVTHROT_CNTRL_REG,
  274. REFRESH_RATE_DIVISOR(0) | MINIMUM_CIP(0xf),
  275. ~(REFRESH_RATE_DIVISOR_MASK | MINIMUM_CIP_MASK));
  276. }
  277. static void rs780_set_engine_clock_tdc(struct radeon_device *rdev)
  278. {
  279. WREG32_P(FVTHROT_CNTRL_REG, 0, ~(FORCE_TREND_SEL | TREND_SEL_MODE));
  280. }
  281. static void rs780_set_engine_clock_ssc(struct radeon_device *rdev)
  282. {
  283. WREG32(FVTHROT_FB_US_REG0, RS780_FVTHROTFBUSREG0_DFLT);
  284. WREG32(FVTHROT_FB_US_REG1, RS780_FVTHROTFBUSREG1_DFLT);
  285. WREG32(FVTHROT_FB_DS_REG0, RS780_FVTHROTFBDSREG0_DFLT);
  286. WREG32(FVTHROT_FB_DS_REG1, RS780_FVTHROTFBDSREG1_DFLT);
  287. WREG32_P(FVTHROT_FBDIV_REG1, MAX_FEEDBACK_STEP(1), ~MAX_FEEDBACK_STEP_MASK);
  288. }
  289. static void rs780_program_at(struct radeon_device *rdev)
  290. {
  291. struct igp_power_info *pi = rs780_get_pi(rdev);
  292. WREG32(FVTHROT_TARGET_REG, 30000000 / pi->refresh_rate);
  293. WREG32(FVTHROT_CB1, 1000000 * 5 / pi->refresh_rate);
  294. WREG32(FVTHROT_CB2, 1000000 * 10 / pi->refresh_rate);
  295. WREG32(FVTHROT_CB3, 1000000 * 30 / pi->refresh_rate);
  296. WREG32(FVTHROT_CB4, 1000000 * 50 / pi->refresh_rate);
  297. }
  298. static void rs780_disable_vbios_powersaving(struct radeon_device *rdev)
  299. {
  300. WREG32_P(CG_INTGFX_MISC, 0, ~0xFFF00000);
  301. }
  302. static void rs780_force_voltage_to_high(struct radeon_device *rdev)
  303. {
  304. struct igp_power_info *pi = rs780_get_pi(rdev);
  305. struct igp_ps *current_state = rs780_get_ps(rdev->pm.dpm.current_ps);
  306. if ((current_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  307. (current_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  308. return;
  309. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  310. udelay(1);
  311. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  312. STARTING_PWM_HIGHTIME(pi->max_voltage),
  313. ~STARTING_PWM_HIGHTIME_MASK);
  314. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  315. FORCE_STARTING_PWM_HIGHTIME, ~FORCE_STARTING_PWM_HIGHTIME);
  316. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1, 0,
  317. ~RANGE_PWM_FEEDBACK_DIV_EN);
  318. udelay(1);
  319. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  320. }
  321. static int rs780_set_engine_clock_scaling(struct radeon_device *rdev,
  322. struct radeon_ps *new_ps,
  323. struct radeon_ps *old_ps)
  324. {
  325. struct atom_clock_dividers min_dividers, max_dividers, current_max_dividers;
  326. struct igp_ps *new_state = rs780_get_ps(new_ps);
  327. struct igp_ps *old_state = rs780_get_ps(old_ps);
  328. int ret;
  329. if ((new_state->sclk_high == old_state->sclk_high) &&
  330. (new_state->sclk_low == old_state->sclk_low))
  331. return 0;
  332. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  333. new_state->sclk_low, false, &min_dividers);
  334. if (ret)
  335. return ret;
  336. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  337. new_state->sclk_high, false, &max_dividers);
  338. if (ret)
  339. return ret;
  340. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  341. old_state->sclk_high, false, &current_max_dividers);
  342. if (ret)
  343. return ret;
  344. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  345. WREG32_P(FVTHROT_FBDIV_REG2, FORCED_FEEDBACK_DIV(max_dividers.fb_div),
  346. ~FORCED_FEEDBACK_DIV_MASK);
  347. WREG32_P(FVTHROT_FBDIV_REG1, STARTING_FEEDBACK_DIV(max_dividers.fb_div),
  348. ~STARTING_FEEDBACK_DIV_MASK);
  349. WREG32_P(FVTHROT_FBDIV_REG1, FORCE_FEEDBACK_DIV, ~FORCE_FEEDBACK_DIV);
  350. udelay(100);
  351. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  352. if (max_dividers.fb_div > min_dividers.fb_div) {
  353. WREG32_P(FVTHROT_FBDIV_REG0,
  354. MIN_FEEDBACK_DIV(min_dividers.fb_div) |
  355. MAX_FEEDBACK_DIV(max_dividers.fb_div),
  356. ~(MIN_FEEDBACK_DIV_MASK | MAX_FEEDBACK_DIV_MASK));
  357. WREG32_P(FVTHROT_FBDIV_REG1, 0, ~FORCE_FEEDBACK_DIV);
  358. }
  359. return 0;
  360. }
  361. static void rs780_set_engine_clock_spc(struct radeon_device *rdev,
  362. struct radeon_ps *new_ps,
  363. struct radeon_ps *old_ps)
  364. {
  365. struct igp_ps *new_state = rs780_get_ps(new_ps);
  366. struct igp_ps *old_state = rs780_get_ps(old_ps);
  367. struct igp_power_info *pi = rs780_get_pi(rdev);
  368. if ((new_state->sclk_high == old_state->sclk_high) &&
  369. (new_state->sclk_low == old_state->sclk_low))
  370. return;
  371. if (pi->crtc_id == 0)
  372. WREG32_P(CG_INTGFX_MISC, 0, ~FVTHROT_VBLANK_SEL);
  373. else
  374. WREG32_P(CG_INTGFX_MISC, FVTHROT_VBLANK_SEL, ~FVTHROT_VBLANK_SEL);
  375. }
  376. static void rs780_activate_engine_clk_scaling(struct radeon_device *rdev,
  377. struct radeon_ps *new_ps,
  378. struct radeon_ps *old_ps)
  379. {
  380. struct igp_ps *new_state = rs780_get_ps(new_ps);
  381. struct igp_ps *old_state = rs780_get_ps(old_ps);
  382. if ((new_state->sclk_high == old_state->sclk_high) &&
  383. (new_state->sclk_low == old_state->sclk_low))
  384. return;
  385. rs780_clk_scaling_enable(rdev, true);
  386. }
  387. static u32 rs780_get_voltage_for_vddc_level(struct radeon_device *rdev,
  388. enum rs780_vddc_level vddc)
  389. {
  390. struct igp_power_info *pi = rs780_get_pi(rdev);
  391. if (vddc == RS780_VDDC_LEVEL_HIGH)
  392. return pi->max_voltage;
  393. else if (vddc == RS780_VDDC_LEVEL_LOW)
  394. return pi->min_voltage;
  395. else
  396. return pi->max_voltage;
  397. }
  398. static void rs780_enable_voltage_scaling(struct radeon_device *rdev,
  399. struct radeon_ps *new_ps)
  400. {
  401. struct igp_ps *new_state = rs780_get_ps(new_ps);
  402. struct igp_power_info *pi = rs780_get_pi(rdev);
  403. enum rs780_vddc_level vddc_high, vddc_low;
  404. udelay(100);
  405. if ((new_state->max_voltage == RS780_VDDC_LEVEL_HIGH) &&
  406. (new_state->min_voltage == RS780_VDDC_LEVEL_HIGH))
  407. return;
  408. vddc_high = rs780_get_voltage_for_vddc_level(rdev,
  409. new_state->max_voltage);
  410. vddc_low = rs780_get_voltage_for_vddc_level(rdev,
  411. new_state->min_voltage);
  412. WREG32_P(GFX_MACRO_BYPASS_CNTL, SPLL_BYPASS_CNTL, ~SPLL_BYPASS_CNTL);
  413. udelay(1);
  414. if (vddc_high > vddc_low) {
  415. WREG32_P(FVTHROT_PWM_FEEDBACK_DIV_REG1,
  416. RANGE_PWM_FEEDBACK_DIV_EN, ~RANGE_PWM_FEEDBACK_DIV_EN);
  417. WREG32_P(FVTHROT_PWM_CTRL_REG0, 0, ~FORCE_STARTING_PWM_HIGHTIME);
  418. } else if (vddc_high == vddc_low) {
  419. if (pi->max_voltage != vddc_high) {
  420. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  421. STARTING_PWM_HIGHTIME(vddc_high),
  422. ~STARTING_PWM_HIGHTIME_MASK);
  423. WREG32_P(FVTHROT_PWM_CTRL_REG0,
  424. FORCE_STARTING_PWM_HIGHTIME,
  425. ~FORCE_STARTING_PWM_HIGHTIME);
  426. }
  427. }
  428. WREG32_P(GFX_MACRO_BYPASS_CNTL, 0, ~SPLL_BYPASS_CNTL);
  429. }
  430. static void rs780_set_uvd_clock_before_set_eng_clock(struct radeon_device *rdev,
  431. struct radeon_ps *new_ps,
  432. struct radeon_ps *old_ps)
  433. {
  434. struct igp_ps *new_state = rs780_get_ps(new_ps);
  435. struct igp_ps *current_state = rs780_get_ps(old_ps);
  436. if ((new_ps->vclk == old_ps->vclk) &&
  437. (new_ps->dclk == old_ps->dclk))
  438. return;
  439. if (new_state->sclk_high >= current_state->sclk_high)
  440. return;
  441. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  442. }
  443. static void rs780_set_uvd_clock_after_set_eng_clock(struct radeon_device *rdev,
  444. struct radeon_ps *new_ps,
  445. struct radeon_ps *old_ps)
  446. {
  447. struct igp_ps *new_state = rs780_get_ps(new_ps);
  448. struct igp_ps *current_state = rs780_get_ps(old_ps);
  449. if ((new_ps->vclk == old_ps->vclk) &&
  450. (new_ps->dclk == old_ps->dclk))
  451. return;
  452. if (new_state->sclk_high < current_state->sclk_high)
  453. return;
  454. radeon_set_uvd_clocks(rdev, new_ps->vclk, new_ps->dclk);
  455. }
  456. int rs780_dpm_enable(struct radeon_device *rdev)
  457. {
  458. struct igp_power_info *pi = rs780_get_pi(rdev);
  459. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  460. int ret;
  461. rs780_get_pm_mode_parameters(rdev);
  462. rs780_disable_vbios_powersaving(rdev);
  463. if (r600_dynamicpm_enabled(rdev))
  464. return -EINVAL;
  465. ret = rs780_initialize_dpm_parameters(rdev, boot_ps);
  466. if (ret)
  467. return ret;
  468. rs780_start_dpm(rdev);
  469. rs780_preset_ranges_slow_clk_fbdiv_en(rdev);
  470. rs780_preset_starting_fbdiv(rdev);
  471. if (pi->voltage_control)
  472. rs780_voltage_scaling_init(rdev);
  473. rs780_clk_scaling_enable(rdev, true);
  474. rs780_set_engine_clock_sc(rdev);
  475. rs780_set_engine_clock_wfc(rdev);
  476. rs780_program_at(rdev);
  477. rs780_set_engine_clock_tdc(rdev);
  478. rs780_set_engine_clock_ssc(rdev);
  479. if (pi->gfx_clock_gating)
  480. r600_gfx_clockgating_enable(rdev, true);
  481. if (rdev->irq.installed && (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  482. ret = r600_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  483. if (ret)
  484. return ret;
  485. rdev->irq.dpm_thermal = true;
  486. radeon_irq_set(rdev);
  487. }
  488. return 0;
  489. }
  490. void rs780_dpm_disable(struct radeon_device *rdev)
  491. {
  492. struct igp_power_info *pi = rs780_get_pi(rdev);
  493. r600_dynamicpm_enable(rdev, false);
  494. rs780_clk_scaling_enable(rdev, false);
  495. rs780_voltage_scaling_enable(rdev, false);
  496. if (pi->gfx_clock_gating)
  497. r600_gfx_clockgating_enable(rdev, false);
  498. if (rdev->irq.installed &&
  499. (rdev->pm.int_thermal_type == THERMAL_TYPE_RV6XX)) {
  500. rdev->irq.dpm_thermal = false;
  501. radeon_irq_set(rdev);
  502. }
  503. }
  504. int rs780_dpm_set_power_state(struct radeon_device *rdev)
  505. {
  506. struct igp_power_info *pi = rs780_get_pi(rdev);
  507. struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
  508. struct radeon_ps *old_ps = rdev->pm.dpm.current_ps;
  509. int ret;
  510. rs780_get_pm_mode_parameters(rdev);
  511. rs780_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  512. if (pi->voltage_control) {
  513. rs780_force_voltage_to_high(rdev);
  514. mdelay(5);
  515. }
  516. ret = rs780_set_engine_clock_scaling(rdev, new_ps, old_ps);
  517. if (ret)
  518. return ret;
  519. rs780_set_engine_clock_spc(rdev, new_ps, old_ps);
  520. rs780_activate_engine_clk_scaling(rdev, new_ps, old_ps);
  521. if (pi->voltage_control)
  522. rs780_enable_voltage_scaling(rdev, new_ps);
  523. rs780_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  524. return 0;
  525. }
  526. void rs780_dpm_setup_asic(struct radeon_device *rdev)
  527. {
  528. }
  529. void rs780_dpm_display_configuration_changed(struct radeon_device *rdev)
  530. {
  531. rs780_get_pm_mode_parameters(rdev);
  532. rs780_program_at(rdev);
  533. }
  534. union igp_info {
  535. struct _ATOM_INTEGRATED_SYSTEM_INFO info;
  536. struct _ATOM_INTEGRATED_SYSTEM_INFO_V2 info_2;
  537. };
  538. union power_info {
  539. struct _ATOM_POWERPLAY_INFO info;
  540. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  541. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  542. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  543. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  544. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  545. };
  546. union pplib_clock_info {
  547. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  548. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  549. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  550. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  551. };
  552. union pplib_power_state {
  553. struct _ATOM_PPLIB_STATE v1;
  554. struct _ATOM_PPLIB_STATE_V2 v2;
  555. };
  556. static void rs780_parse_pplib_non_clock_info(struct radeon_device *rdev,
  557. struct radeon_ps *rps,
  558. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  559. u8 table_rev)
  560. {
  561. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  562. rps->class = le16_to_cpu(non_clock_info->usClassification);
  563. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  564. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  565. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  566. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  567. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  568. rps->vclk = RS780_DEFAULT_VCLK_FREQ;
  569. rps->dclk = RS780_DEFAULT_DCLK_FREQ;
  570. } else {
  571. rps->vclk = 0;
  572. rps->dclk = 0;
  573. }
  574. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  575. rdev->pm.dpm.boot_ps = rps;
  576. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  577. rdev->pm.dpm.uvd_ps = rps;
  578. }
  579. static void rs780_parse_pplib_clock_info(struct radeon_device *rdev,
  580. struct radeon_ps *rps,
  581. union pplib_clock_info *clock_info)
  582. {
  583. struct igp_ps *ps = rs780_get_ps(rps);
  584. u32 sclk;
  585. sclk = le16_to_cpu(clock_info->rs780.usLowEngineClockLow);
  586. sclk |= clock_info->rs780.ucLowEngineClockHigh << 16;
  587. ps->sclk_low = sclk;
  588. sclk = le16_to_cpu(clock_info->rs780.usHighEngineClockLow);
  589. sclk |= clock_info->rs780.ucHighEngineClockHigh << 16;
  590. ps->sclk_high = sclk;
  591. switch (le16_to_cpu(clock_info->rs780.usVDDC)) {
  592. case ATOM_PPLIB_RS780_VOLTAGE_NONE:
  593. default:
  594. ps->min_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  595. ps->max_voltage = RS780_VDDC_LEVEL_UNKNOWN;
  596. break;
  597. case ATOM_PPLIB_RS780_VOLTAGE_LOW:
  598. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  599. ps->max_voltage = RS780_VDDC_LEVEL_LOW;
  600. break;
  601. case ATOM_PPLIB_RS780_VOLTAGE_HIGH:
  602. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  603. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  604. break;
  605. case ATOM_PPLIB_RS780_VOLTAGE_VARIABLE:
  606. ps->min_voltage = RS780_VDDC_LEVEL_LOW;
  607. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  608. break;
  609. }
  610. ps->flags = le32_to_cpu(clock_info->rs780.ulFlags);
  611. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  612. ps->sclk_low = rdev->clock.default_sclk;
  613. ps->sclk_high = rdev->clock.default_sclk;
  614. ps->min_voltage = RS780_VDDC_LEVEL_HIGH;
  615. ps->max_voltage = RS780_VDDC_LEVEL_HIGH;
  616. }
  617. }
  618. static int rs780_parse_power_table(struct radeon_device *rdev)
  619. {
  620. struct radeon_mode_info *mode_info = &rdev->mode_info;
  621. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  622. union pplib_power_state *power_state;
  623. int i;
  624. union pplib_clock_info *clock_info;
  625. union power_info *power_info;
  626. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  627. u16 data_offset;
  628. u8 frev, crev;
  629. struct igp_ps *ps;
  630. if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
  631. &frev, &crev, &data_offset))
  632. return -EINVAL;
  633. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  634. rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
  635. power_info->pplib.ucNumStates, GFP_KERNEL);
  636. if (!rdev->pm.dpm.ps)
  637. return -ENOMEM;
  638. rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
  639. rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
  640. rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
  641. for (i = 0; i < power_info->pplib.ucNumStates; i++) {
  642. power_state = (union pplib_power_state *)
  643. (mode_info->atom_context->bios + data_offset +
  644. le16_to_cpu(power_info->pplib.usStateArrayOffset) +
  645. i * power_info->pplib.ucStateEntrySize);
  646. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  647. (mode_info->atom_context->bios + data_offset +
  648. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset) +
  649. (power_state->v1.ucNonClockStateIndex *
  650. power_info->pplib.ucNonClockSize));
  651. if (power_info->pplib.ucStateEntrySize - 1) {
  652. clock_info = (union pplib_clock_info *)
  653. (mode_info->atom_context->bios + data_offset +
  654. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset) +
  655. (power_state->v1.ucClockStateIndices[0] *
  656. power_info->pplib.ucClockInfoSize));
  657. ps = kzalloc(sizeof(struct igp_ps), GFP_KERNEL);
  658. if (ps == NULL) {
  659. kfree(rdev->pm.dpm.ps);
  660. return -ENOMEM;
  661. }
  662. rdev->pm.dpm.ps[i].ps_priv = ps;
  663. rs780_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
  664. non_clock_info,
  665. power_info->pplib.ucNonClockSize);
  666. rs780_parse_pplib_clock_info(rdev,
  667. &rdev->pm.dpm.ps[i],
  668. clock_info);
  669. }
  670. }
  671. rdev->pm.dpm.num_ps = power_info->pplib.ucNumStates;
  672. return 0;
  673. }
  674. int rs780_dpm_init(struct radeon_device *rdev)
  675. {
  676. struct igp_power_info *pi;
  677. int index = GetIndexIntoMasterTable(DATA, IntegratedSystemInfo);
  678. union igp_info *info;
  679. u16 data_offset;
  680. u8 frev, crev;
  681. int ret;
  682. pi = kzalloc(sizeof(struct igp_power_info), GFP_KERNEL);
  683. if (pi == NULL)
  684. return -ENOMEM;
  685. rdev->pm.dpm.priv = pi;
  686. ret = rs780_parse_power_table(rdev);
  687. if (ret)
  688. return ret;
  689. pi->voltage_control = false;
  690. pi->gfx_clock_gating = true;
  691. if (atom_parse_data_header(rdev->mode_info.atom_context, index, NULL,
  692. &frev, &crev, &data_offset)) {
  693. info = (union igp_info *)(rdev->mode_info.atom_context->bios + data_offset);
  694. /* Get various system informations from bios */
  695. switch (crev) {
  696. case 1:
  697. pi->num_of_cycles_in_period =
  698. info->info.ucNumberOfCyclesInPeriod;
  699. pi->num_of_cycles_in_period |=
  700. info->info.ucNumberOfCyclesInPeriodHi << 8;
  701. pi->invert_pwm_required =
  702. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  703. pi->boot_voltage = info->info.ucStartingPWM_HighTime;
  704. pi->max_voltage = info->info.ucMaxNBVoltage;
  705. pi->max_voltage |= info->info.ucMaxNBVoltageHigh << 8;
  706. pi->min_voltage = info->info.ucMinNBVoltage;
  707. pi->min_voltage |= info->info.ucMinNBVoltageHigh << 8;
  708. pi->inter_voltage_low =
  709. le16_to_cpu(info->info.usInterNBVoltageLow);
  710. pi->inter_voltage_high =
  711. le16_to_cpu(info->info.usInterNBVoltageHigh);
  712. pi->voltage_control = true;
  713. pi->bootup_uma_clk = info->info.usK8MemoryClock * 100;
  714. break;
  715. case 2:
  716. pi->num_of_cycles_in_period =
  717. le16_to_cpu(info->info_2.usNumberOfCyclesInPeriod);
  718. pi->invert_pwm_required =
  719. (pi->num_of_cycles_in_period & 0x8000) ? true : false;
  720. pi->boot_voltage =
  721. le16_to_cpu(info->info_2.usBootUpNBVoltage);
  722. pi->max_voltage =
  723. le16_to_cpu(info->info_2.usMaxNBVoltage);
  724. pi->min_voltage =
  725. le16_to_cpu(info->info_2.usMinNBVoltage);
  726. pi->system_config =
  727. le32_to_cpu(info->info_2.ulSystemConfig);
  728. pi->pwm_voltage_control =
  729. (pi->system_config & 0x4) ? true : false;
  730. pi->voltage_control = true;
  731. pi->bootup_uma_clk = le32_to_cpu(info->info_2.ulBootUpUMAClock);
  732. break;
  733. default:
  734. DRM_ERROR("No integrated system info for your GPU\n");
  735. return -EINVAL;
  736. }
  737. if (pi->min_voltage > pi->max_voltage)
  738. pi->voltage_control = false;
  739. if (pi->pwm_voltage_control) {
  740. if ((pi->num_of_cycles_in_period == 0) ||
  741. (pi->max_voltage == 0) ||
  742. (pi->min_voltage == 0))
  743. pi->voltage_control = false;
  744. } else {
  745. if ((pi->num_of_cycles_in_period == 0) ||
  746. (pi->max_voltage == 0))
  747. pi->voltage_control = false;
  748. }
  749. return 0;
  750. }
  751. radeon_dpm_fini(rdev);
  752. return -EINVAL;
  753. }
  754. void rs780_dpm_print_power_state(struct radeon_device *rdev,
  755. struct radeon_ps *rps)
  756. {
  757. struct igp_ps *ps = rs780_get_ps(rps);
  758. r600_dpm_print_class_info(rps->class, rps->class2);
  759. r600_dpm_print_cap_info(rps->caps);
  760. printk("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  761. printk("\t\tpower level 0 sclk: %u vddc_index: %d\n",
  762. ps->sclk_low, ps->min_voltage);
  763. printk("\t\tpower level 1 sclk: %u vddc_index: %d\n",
  764. ps->sclk_high, ps->max_voltage);
  765. r600_dpm_print_ps_status(rdev, rps);
  766. }
  767. void rs780_dpm_fini(struct radeon_device *rdev)
  768. {
  769. int i;
  770. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  771. kfree(rdev->pm.dpm.ps[i].ps_priv);
  772. }
  773. kfree(rdev->pm.dpm.ps);
  774. kfree(rdev->pm.dpm.priv);
  775. }
  776. u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low)
  777. {
  778. struct igp_ps *requested_state = rs780_get_ps(rdev->pm.dpm.requested_ps);
  779. if (low)
  780. return requested_state->sclk_low;
  781. else
  782. return requested_state->sclk_high;
  783. }
  784. u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low)
  785. {
  786. struct igp_power_info *pi = rs780_get_pi(rdev);
  787. return pi->bootup_uma_clk;
  788. }