radeon_ring.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. * Christian König
  28. */
  29. #include <linux/seq_file.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/radeon_drm.h>
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "atom.h"
  36. /*
  37. * IB
  38. * IBs (Indirect Buffers) and areas of GPU accessible memory where
  39. * commands are stored. You can put a pointer to the IB in the
  40. * command ring and the hw will fetch the commands from the IB
  41. * and execute them. Generally userspace acceleration drivers
  42. * produce command buffers which are send to the kernel and
  43. * put in IBs for execution by the requested ring.
  44. */
  45. static int radeon_debugfs_sa_init(struct radeon_device *rdev);
  46. /**
  47. * radeon_ib_get - request an IB (Indirect Buffer)
  48. *
  49. * @rdev: radeon_device pointer
  50. * @ring: ring index the IB is associated with
  51. * @ib: IB object returned
  52. * @size: requested IB size
  53. *
  54. * Request an IB (all asics). IBs are allocated using the
  55. * suballocator.
  56. * Returns 0 on success, error on failure.
  57. */
  58. int radeon_ib_get(struct radeon_device *rdev, int ring,
  59. struct radeon_ib *ib, struct radeon_vm *vm,
  60. unsigned size)
  61. {
  62. int i, r;
  63. r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, &ib->sa_bo, size, 256, true);
  64. if (r) {
  65. dev_err(rdev->dev, "failed to get a new IB (%d)\n", r);
  66. return r;
  67. }
  68. r = radeon_semaphore_create(rdev, &ib->semaphore);
  69. if (r) {
  70. return r;
  71. }
  72. ib->ring = ring;
  73. ib->fence = NULL;
  74. ib->ptr = radeon_sa_bo_cpu_addr(ib->sa_bo);
  75. ib->vm = vm;
  76. if (vm) {
  77. /* ib pool is bound at RADEON_VA_IB_OFFSET in virtual address
  78. * space and soffset is the offset inside the pool bo
  79. */
  80. ib->gpu_addr = ib->sa_bo->soffset + RADEON_VA_IB_OFFSET;
  81. } else {
  82. ib->gpu_addr = radeon_sa_bo_gpu_addr(ib->sa_bo);
  83. }
  84. ib->is_const_ib = false;
  85. for (i = 0; i < RADEON_NUM_RINGS; ++i)
  86. ib->sync_to[i] = NULL;
  87. return 0;
  88. }
  89. /**
  90. * radeon_ib_free - free an IB (Indirect Buffer)
  91. *
  92. * @rdev: radeon_device pointer
  93. * @ib: IB object to free
  94. *
  95. * Free an IB (all asics).
  96. */
  97. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib)
  98. {
  99. radeon_semaphore_free(rdev, &ib->semaphore, ib->fence);
  100. radeon_sa_bo_free(rdev, &ib->sa_bo, ib->fence);
  101. radeon_fence_unref(&ib->fence);
  102. }
  103. /**
  104. * radeon_ib_sync_to - sync to fence before executing the IB
  105. *
  106. * @ib: IB object to add fence to
  107. * @fence: fence to sync to
  108. *
  109. * Sync to the fence before executing the IB
  110. */
  111. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence)
  112. {
  113. struct radeon_fence *other;
  114. if (!fence)
  115. return;
  116. other = ib->sync_to[fence->ring];
  117. ib->sync_to[fence->ring] = radeon_fence_later(fence, other);
  118. }
  119. /**
  120. * radeon_ib_schedule - schedule an IB (Indirect Buffer) on the ring
  121. *
  122. * @rdev: radeon_device pointer
  123. * @ib: IB object to schedule
  124. * @const_ib: Const IB to schedule (SI only)
  125. *
  126. * Schedule an IB on the associated ring (all asics).
  127. * Returns 0 on success, error on failure.
  128. *
  129. * On SI, there are two parallel engines fed from the primary ring,
  130. * the CE (Constant Engine) and the DE (Drawing Engine). Since
  131. * resource descriptors have moved to memory, the CE allows you to
  132. * prime the caches while the DE is updating register state so that
  133. * the resource descriptors will be already in cache when the draw is
  134. * processed. To accomplish this, the userspace driver submits two
  135. * IBs, one for the CE and one for the DE. If there is a CE IB (called
  136. * a CONST_IB), it will be put on the ring prior to the DE IB. Prior
  137. * to SI there was just a DE IB.
  138. */
  139. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  140. struct radeon_ib *const_ib)
  141. {
  142. struct radeon_ring *ring = &rdev->ring[ib->ring];
  143. bool need_sync = false;
  144. int i, r = 0;
  145. if (!ib->length_dw || !ring->ready) {
  146. /* TODO: Nothings in the ib we should report. */
  147. dev_err(rdev->dev, "couldn't schedule ib\n");
  148. return -EINVAL;
  149. }
  150. /* 64 dwords should be enough for fence too */
  151. r = radeon_ring_lock(rdev, ring, 64 + RADEON_NUM_RINGS * 8);
  152. if (r) {
  153. dev_err(rdev->dev, "scheduling IB failed (%d).\n", r);
  154. return r;
  155. }
  156. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  157. struct radeon_fence *fence = ib->sync_to[i];
  158. if (radeon_fence_need_sync(fence, ib->ring)) {
  159. need_sync = true;
  160. radeon_semaphore_sync_rings(rdev, ib->semaphore,
  161. fence->ring, ib->ring);
  162. radeon_fence_note_sync(fence, ib->ring);
  163. }
  164. }
  165. /* immediately free semaphore when we don't need to sync */
  166. if (!need_sync) {
  167. radeon_semaphore_free(rdev, &ib->semaphore, NULL);
  168. }
  169. /* if we can't remember our last VM flush then flush now! */
  170. /* XXX figure out why we have to flush for every IB */
  171. if (ib->vm /*&& !ib->vm->last_flush*/) {
  172. radeon_ring_vm_flush(rdev, ib->ring, ib->vm);
  173. }
  174. if (const_ib) {
  175. radeon_ring_ib_execute(rdev, const_ib->ring, const_ib);
  176. radeon_semaphore_free(rdev, &const_ib->semaphore, NULL);
  177. }
  178. radeon_ring_ib_execute(rdev, ib->ring, ib);
  179. r = radeon_fence_emit(rdev, &ib->fence, ib->ring);
  180. if (r) {
  181. dev_err(rdev->dev, "failed to emit fence for new IB (%d)\n", r);
  182. radeon_ring_unlock_undo(rdev, ring);
  183. return r;
  184. }
  185. if (const_ib) {
  186. const_ib->fence = radeon_fence_ref(ib->fence);
  187. }
  188. /* we just flushed the VM, remember that */
  189. if (ib->vm && !ib->vm->last_flush) {
  190. ib->vm->last_flush = radeon_fence_ref(ib->fence);
  191. }
  192. radeon_ring_unlock_commit(rdev, ring);
  193. return 0;
  194. }
  195. /**
  196. * radeon_ib_pool_init - Init the IB (Indirect Buffer) pool
  197. *
  198. * @rdev: radeon_device pointer
  199. *
  200. * Initialize the suballocator to manage a pool of memory
  201. * for use as IBs (all asics).
  202. * Returns 0 on success, error on failure.
  203. */
  204. int radeon_ib_pool_init(struct radeon_device *rdev)
  205. {
  206. int r;
  207. if (rdev->ib_pool_ready) {
  208. return 0;
  209. }
  210. r = radeon_sa_bo_manager_init(rdev, &rdev->ring_tmp_bo,
  211. RADEON_IB_POOL_SIZE*64*1024,
  212. RADEON_GEM_DOMAIN_GTT);
  213. if (r) {
  214. return r;
  215. }
  216. r = radeon_sa_bo_manager_start(rdev, &rdev->ring_tmp_bo);
  217. if (r) {
  218. return r;
  219. }
  220. rdev->ib_pool_ready = true;
  221. if (radeon_debugfs_sa_init(rdev)) {
  222. dev_err(rdev->dev, "failed to register debugfs file for SA\n");
  223. }
  224. return 0;
  225. }
  226. /**
  227. * radeon_ib_pool_fini - Free the IB (Indirect Buffer) pool
  228. *
  229. * @rdev: radeon_device pointer
  230. *
  231. * Tear down the suballocator managing the pool of memory
  232. * for use as IBs (all asics).
  233. */
  234. void radeon_ib_pool_fini(struct radeon_device *rdev)
  235. {
  236. if (rdev->ib_pool_ready) {
  237. radeon_sa_bo_manager_suspend(rdev, &rdev->ring_tmp_bo);
  238. radeon_sa_bo_manager_fini(rdev, &rdev->ring_tmp_bo);
  239. rdev->ib_pool_ready = false;
  240. }
  241. }
  242. /**
  243. * radeon_ib_ring_tests - test IBs on the rings
  244. *
  245. * @rdev: radeon_device pointer
  246. *
  247. * Test an IB (Indirect Buffer) on each ring.
  248. * If the test fails, disable the ring.
  249. * Returns 0 on success, error if the primary GFX ring
  250. * IB test fails.
  251. */
  252. int radeon_ib_ring_tests(struct radeon_device *rdev)
  253. {
  254. unsigned i;
  255. int r;
  256. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  257. struct radeon_ring *ring = &rdev->ring[i];
  258. if (!ring->ready)
  259. continue;
  260. r = radeon_ib_test(rdev, i, ring);
  261. if (r) {
  262. ring->ready = false;
  263. if (i == RADEON_RING_TYPE_GFX_INDEX) {
  264. /* oh, oh, that's really bad */
  265. DRM_ERROR("radeon: failed testing IB on GFX ring (%d).\n", r);
  266. rdev->accel_working = false;
  267. return r;
  268. } else {
  269. /* still not good, but we can live with it */
  270. DRM_ERROR("radeon: failed testing IB on ring %d (%d).\n", i, r);
  271. }
  272. }
  273. }
  274. return 0;
  275. }
  276. /*
  277. * Rings
  278. * Most engines on the GPU are fed via ring buffers. Ring
  279. * buffers are areas of GPU accessible memory that the host
  280. * writes commands into and the GPU reads commands out of.
  281. * There is a rptr (read pointer) that determines where the
  282. * GPU is currently reading, and a wptr (write pointer)
  283. * which determines where the host has written. When the
  284. * pointers are equal, the ring is idle. When the host
  285. * writes commands to the ring buffer, it increments the
  286. * wptr. The GPU then starts fetching commands and executes
  287. * them until the pointers are equal again.
  288. */
  289. static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring);
  290. /**
  291. * radeon_ring_write - write a value to the ring
  292. *
  293. * @ring: radeon_ring structure holding ring information
  294. * @v: dword (dw) value to write
  295. *
  296. * Write a value to the requested ring buffer (all asics).
  297. */
  298. void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  299. {
  300. #if DRM_DEBUG_CODE
  301. if (ring->count_dw <= 0) {
  302. DRM_ERROR("radeon: writing more dwords to the ring than expected!\n");
  303. }
  304. #endif
  305. ring->ring[ring->wptr++] = v;
  306. ring->wptr &= ring->ptr_mask;
  307. ring->count_dw--;
  308. ring->ring_free_dw--;
  309. }
  310. /**
  311. * radeon_ring_supports_scratch_reg - check if the ring supports
  312. * writing to scratch registers
  313. *
  314. * @rdev: radeon_device pointer
  315. * @ring: radeon_ring structure holding ring information
  316. *
  317. * Check if a specific ring supports writing to scratch registers (all asics).
  318. * Returns true if the ring supports writing to scratch regs, false if not.
  319. */
  320. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  321. struct radeon_ring *ring)
  322. {
  323. switch (ring->idx) {
  324. case RADEON_RING_TYPE_GFX_INDEX:
  325. case CAYMAN_RING_TYPE_CP1_INDEX:
  326. case CAYMAN_RING_TYPE_CP2_INDEX:
  327. return true;
  328. default:
  329. return false;
  330. }
  331. }
  332. u32 radeon_ring_generic_get_rptr(struct radeon_device *rdev,
  333. struct radeon_ring *ring)
  334. {
  335. u32 rptr;
  336. if (rdev->wb.enabled && ring != &rdev->ring[R600_RING_TYPE_UVD_INDEX])
  337. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  338. else
  339. rptr = RREG32(ring->rptr_reg);
  340. rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  341. return rptr;
  342. }
  343. u32 radeon_ring_generic_get_wptr(struct radeon_device *rdev,
  344. struct radeon_ring *ring)
  345. {
  346. u32 wptr;
  347. wptr = RREG32(ring->wptr_reg);
  348. wptr = (wptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  349. return wptr;
  350. }
  351. void radeon_ring_generic_set_wptr(struct radeon_device *rdev,
  352. struct radeon_ring *ring)
  353. {
  354. WREG32(ring->wptr_reg, (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask);
  355. (void)RREG32(ring->wptr_reg);
  356. }
  357. /**
  358. * radeon_ring_free_size - update the free size
  359. *
  360. * @rdev: radeon_device pointer
  361. * @ring: radeon_ring structure holding ring information
  362. *
  363. * Update the free dw slots in the ring buffer (all asics).
  364. */
  365. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *ring)
  366. {
  367. ring->rptr = radeon_ring_get_rptr(rdev, ring);
  368. /* This works because ring_size is a power of 2 */
  369. ring->ring_free_dw = (ring->rptr + (ring->ring_size / 4));
  370. ring->ring_free_dw -= ring->wptr;
  371. ring->ring_free_dw &= ring->ptr_mask;
  372. if (!ring->ring_free_dw) {
  373. ring->ring_free_dw = ring->ring_size / 4;
  374. }
  375. }
  376. /**
  377. * radeon_ring_alloc - allocate space on the ring buffer
  378. *
  379. * @rdev: radeon_device pointer
  380. * @ring: radeon_ring structure holding ring information
  381. * @ndw: number of dwords to allocate in the ring buffer
  382. *
  383. * Allocate @ndw dwords in the ring buffer (all asics).
  384. * Returns 0 on success, error on failure.
  385. */
  386. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  387. {
  388. int r;
  389. /* make sure we aren't trying to allocate more space than there is on the ring */
  390. if (ndw > (ring->ring_size / 4))
  391. return -ENOMEM;
  392. /* Align requested size with padding so unlock_commit can
  393. * pad safely */
  394. radeon_ring_free_size(rdev, ring);
  395. if (ring->ring_free_dw == (ring->ring_size / 4)) {
  396. /* This is an empty ring update lockup info to avoid
  397. * false positive.
  398. */
  399. radeon_ring_lockup_update(ring);
  400. }
  401. ndw = (ndw + ring->align_mask) & ~ring->align_mask;
  402. while (ndw > (ring->ring_free_dw - 1)) {
  403. radeon_ring_free_size(rdev, ring);
  404. if (ndw < ring->ring_free_dw) {
  405. break;
  406. }
  407. r = radeon_fence_wait_next_locked(rdev, ring->idx);
  408. if (r)
  409. return r;
  410. }
  411. ring->count_dw = ndw;
  412. ring->wptr_old = ring->wptr;
  413. return 0;
  414. }
  415. /**
  416. * radeon_ring_lock - lock the ring and allocate space on it
  417. *
  418. * @rdev: radeon_device pointer
  419. * @ring: radeon_ring structure holding ring information
  420. * @ndw: number of dwords to allocate in the ring buffer
  421. *
  422. * Lock the ring and allocate @ndw dwords in the ring buffer
  423. * (all asics).
  424. * Returns 0 on success, error on failure.
  425. */
  426. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ndw)
  427. {
  428. int r;
  429. mutex_lock(&rdev->ring_lock);
  430. r = radeon_ring_alloc(rdev, ring, ndw);
  431. if (r) {
  432. mutex_unlock(&rdev->ring_lock);
  433. return r;
  434. }
  435. return 0;
  436. }
  437. /**
  438. * radeon_ring_commit - tell the GPU to execute the new
  439. * commands on the ring buffer
  440. *
  441. * @rdev: radeon_device pointer
  442. * @ring: radeon_ring structure holding ring information
  443. *
  444. * Update the wptr (write pointer) to tell the GPU to
  445. * execute new commands on the ring buffer (all asics).
  446. */
  447. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  448. {
  449. /* We pad to match fetch size */
  450. while (ring->wptr & ring->align_mask) {
  451. radeon_ring_write(ring, ring->nop);
  452. }
  453. DRM_MEMORYBARRIER();
  454. radeon_ring_set_wptr(rdev, ring);
  455. }
  456. /**
  457. * radeon_ring_unlock_commit - tell the GPU to execute the new
  458. * commands on the ring buffer and unlock it
  459. *
  460. * @rdev: radeon_device pointer
  461. * @ring: radeon_ring structure holding ring information
  462. *
  463. * Call radeon_ring_commit() then unlock the ring (all asics).
  464. */
  465. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *ring)
  466. {
  467. radeon_ring_commit(rdev, ring);
  468. mutex_unlock(&rdev->ring_lock);
  469. }
  470. /**
  471. * radeon_ring_undo - reset the wptr
  472. *
  473. * @ring: radeon_ring structure holding ring information
  474. *
  475. * Reset the driver's copy of the wptr (all asics).
  476. */
  477. void radeon_ring_undo(struct radeon_ring *ring)
  478. {
  479. ring->wptr = ring->wptr_old;
  480. }
  481. /**
  482. * radeon_ring_unlock_undo - reset the wptr and unlock the ring
  483. *
  484. * @ring: radeon_ring structure holding ring information
  485. *
  486. * Call radeon_ring_undo() then unlock the ring (all asics).
  487. */
  488. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *ring)
  489. {
  490. radeon_ring_undo(ring);
  491. mutex_unlock(&rdev->ring_lock);
  492. }
  493. /**
  494. * radeon_ring_force_activity - add some nop packets to the ring
  495. *
  496. * @rdev: radeon_device pointer
  497. * @ring: radeon_ring structure holding ring information
  498. *
  499. * Add some nop packets to the ring to force activity (all asics).
  500. * Used for lockup detection to see if the rptr is advancing.
  501. */
  502. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring)
  503. {
  504. int r;
  505. radeon_ring_free_size(rdev, ring);
  506. if (ring->rptr == ring->wptr) {
  507. r = radeon_ring_alloc(rdev, ring, 1);
  508. if (!r) {
  509. radeon_ring_write(ring, ring->nop);
  510. radeon_ring_commit(rdev, ring);
  511. }
  512. }
  513. }
  514. /**
  515. * radeon_ring_lockup_update - update lockup variables
  516. *
  517. * @ring: radeon_ring structure holding ring information
  518. *
  519. * Update the last rptr value and timestamp (all asics).
  520. */
  521. void radeon_ring_lockup_update(struct radeon_ring *ring)
  522. {
  523. ring->last_rptr = ring->rptr;
  524. ring->last_activity = jiffies;
  525. }
  526. /**
  527. * radeon_ring_test_lockup() - check if ring is lockedup by recording information
  528. * @rdev: radeon device structure
  529. * @ring: radeon_ring structure holding ring information
  530. *
  531. * We don't need to initialize the lockup tracking information as we will either
  532. * have CP rptr to a different value of jiffies wrap around which will force
  533. * initialization of the lockup tracking informations.
  534. *
  535. * A possible false positivie is if we get call after while and last_cp_rptr ==
  536. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  537. * if the elapsed time since last call is bigger than 2 second than we return
  538. * false and update the tracking information. Due to this the caller must call
  539. * radeon_ring_test_lockup several time in less than 2sec for lockup to be reported
  540. * the fencing code should be cautious about that.
  541. *
  542. * Caller should write to the ring to force CP to do something so we don't get
  543. * false positive when CP is just gived nothing to do.
  544. *
  545. **/
  546. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  547. {
  548. unsigned long cjiffies, elapsed;
  549. cjiffies = jiffies;
  550. if (!time_after(cjiffies, ring->last_activity)) {
  551. /* likely a wrap around */
  552. radeon_ring_lockup_update(ring);
  553. return false;
  554. }
  555. ring->rptr = radeon_ring_get_rptr(rdev, ring);
  556. if (ring->rptr != ring->last_rptr) {
  557. /* CP is still working no lockup */
  558. radeon_ring_lockup_update(ring);
  559. return false;
  560. }
  561. elapsed = jiffies_to_msecs(cjiffies - ring->last_activity);
  562. if (radeon_lockup_timeout && elapsed >= radeon_lockup_timeout) {
  563. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  564. return true;
  565. }
  566. /* give a chance to the GPU ... */
  567. return false;
  568. }
  569. /**
  570. * radeon_ring_backup - Back up the content of a ring
  571. *
  572. * @rdev: radeon_device pointer
  573. * @ring: the ring we want to back up
  574. *
  575. * Saves all unprocessed commits from a ring, returns the number of dwords saved.
  576. */
  577. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  578. uint32_t **data)
  579. {
  580. unsigned size, ptr, i;
  581. /* just in case lock the ring */
  582. mutex_lock(&rdev->ring_lock);
  583. *data = NULL;
  584. if (ring->ring_obj == NULL) {
  585. mutex_unlock(&rdev->ring_lock);
  586. return 0;
  587. }
  588. /* it doesn't make sense to save anything if all fences are signaled */
  589. if (!radeon_fence_count_emitted(rdev, ring->idx)) {
  590. mutex_unlock(&rdev->ring_lock);
  591. return 0;
  592. }
  593. /* calculate the number of dw on the ring */
  594. if (ring->rptr_save_reg)
  595. ptr = RREG32(ring->rptr_save_reg);
  596. else if (rdev->wb.enabled)
  597. ptr = le32_to_cpu(*ring->next_rptr_cpu_addr);
  598. else {
  599. /* no way to read back the next rptr */
  600. mutex_unlock(&rdev->ring_lock);
  601. return 0;
  602. }
  603. size = ring->wptr + (ring->ring_size / 4);
  604. size -= ptr;
  605. size &= ring->ptr_mask;
  606. if (size == 0) {
  607. mutex_unlock(&rdev->ring_lock);
  608. return 0;
  609. }
  610. /* and then save the content of the ring */
  611. *data = kmalloc_array(size, sizeof(uint32_t), GFP_KERNEL);
  612. if (!*data) {
  613. mutex_unlock(&rdev->ring_lock);
  614. return 0;
  615. }
  616. for (i = 0; i < size; ++i) {
  617. (*data)[i] = ring->ring[ptr++];
  618. ptr &= ring->ptr_mask;
  619. }
  620. mutex_unlock(&rdev->ring_lock);
  621. return size;
  622. }
  623. /**
  624. * radeon_ring_restore - append saved commands to the ring again
  625. *
  626. * @rdev: radeon_device pointer
  627. * @ring: ring to append commands to
  628. * @size: number of dwords we want to write
  629. * @data: saved commands
  630. *
  631. * Allocates space on the ring and restore the previously saved commands.
  632. */
  633. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  634. unsigned size, uint32_t *data)
  635. {
  636. int i, r;
  637. if (!size || !data)
  638. return 0;
  639. /* restore the saved ring content */
  640. r = radeon_ring_lock(rdev, ring, size);
  641. if (r)
  642. return r;
  643. for (i = 0; i < size; ++i) {
  644. radeon_ring_write(ring, data[i]);
  645. }
  646. radeon_ring_unlock_commit(rdev, ring);
  647. kfree(data);
  648. return 0;
  649. }
  650. /**
  651. * radeon_ring_init - init driver ring struct.
  652. *
  653. * @rdev: radeon_device pointer
  654. * @ring: radeon_ring structure holding ring information
  655. * @ring_size: size of the ring
  656. * @rptr_offs: offset of the rptr writeback location in the WB buffer
  657. * @rptr_reg: MMIO offset of the rptr register
  658. * @wptr_reg: MMIO offset of the wptr register
  659. * @ptr_reg_shift: bit offset of the rptr/wptr values
  660. * @ptr_reg_mask: bit mask of the rptr/wptr values
  661. * @nop: nop packet for this ring
  662. *
  663. * Initialize the driver information for the selected ring (all asics).
  664. * Returns 0 on success, error on failure.
  665. */
  666. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size,
  667. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  668. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop)
  669. {
  670. int r;
  671. ring->ring_size = ring_size;
  672. ring->rptr_offs = rptr_offs;
  673. ring->rptr_reg = rptr_reg;
  674. ring->wptr_reg = wptr_reg;
  675. ring->ptr_reg_shift = ptr_reg_shift;
  676. ring->ptr_reg_mask = ptr_reg_mask;
  677. ring->nop = nop;
  678. /* Allocate ring buffer */
  679. if (ring->ring_obj == NULL) {
  680. r = radeon_bo_create(rdev, ring->ring_size, PAGE_SIZE, true,
  681. RADEON_GEM_DOMAIN_GTT,
  682. NULL, &ring->ring_obj);
  683. if (r) {
  684. dev_err(rdev->dev, "(%d) ring create failed\n", r);
  685. return r;
  686. }
  687. r = radeon_bo_reserve(ring->ring_obj, false);
  688. if (unlikely(r != 0))
  689. return r;
  690. r = radeon_bo_pin(ring->ring_obj, RADEON_GEM_DOMAIN_GTT,
  691. &ring->gpu_addr);
  692. if (r) {
  693. radeon_bo_unreserve(ring->ring_obj);
  694. dev_err(rdev->dev, "(%d) ring pin failed\n", r);
  695. return r;
  696. }
  697. r = radeon_bo_kmap(ring->ring_obj,
  698. (void **)&ring->ring);
  699. radeon_bo_unreserve(ring->ring_obj);
  700. if (r) {
  701. dev_err(rdev->dev, "(%d) ring map failed\n", r);
  702. return r;
  703. }
  704. }
  705. ring->ptr_mask = (ring->ring_size / 4) - 1;
  706. ring->ring_free_dw = ring->ring_size / 4;
  707. if (rdev->wb.enabled) {
  708. u32 index = RADEON_WB_RING0_NEXT_RPTR + (ring->idx * 4);
  709. ring->next_rptr_gpu_addr = rdev->wb.gpu_addr + index;
  710. ring->next_rptr_cpu_addr = &rdev->wb.wb[index/4];
  711. }
  712. if (radeon_debugfs_ring_init(rdev, ring)) {
  713. DRM_ERROR("Failed to register debugfs file for rings !\n");
  714. }
  715. radeon_ring_lockup_update(ring);
  716. return 0;
  717. }
  718. /**
  719. * radeon_ring_fini - tear down the driver ring struct.
  720. *
  721. * @rdev: radeon_device pointer
  722. * @ring: radeon_ring structure holding ring information
  723. *
  724. * Tear down the driver information for the selected ring (all asics).
  725. */
  726. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *ring)
  727. {
  728. int r;
  729. struct radeon_bo *ring_obj;
  730. mutex_lock(&rdev->ring_lock);
  731. ring_obj = ring->ring_obj;
  732. ring->ready = false;
  733. ring->ring = NULL;
  734. ring->ring_obj = NULL;
  735. mutex_unlock(&rdev->ring_lock);
  736. if (ring_obj) {
  737. r = radeon_bo_reserve(ring_obj, false);
  738. if (likely(r == 0)) {
  739. radeon_bo_kunmap(ring_obj);
  740. radeon_bo_unpin(ring_obj);
  741. radeon_bo_unreserve(ring_obj);
  742. }
  743. radeon_bo_unref(&ring_obj);
  744. }
  745. }
  746. /*
  747. * Debugfs info
  748. */
  749. #if defined(CONFIG_DEBUG_FS)
  750. static int radeon_debugfs_ring_info(struct seq_file *m, void *data)
  751. {
  752. struct drm_info_node *node = (struct drm_info_node *) m->private;
  753. struct drm_device *dev = node->minor->dev;
  754. struct radeon_device *rdev = dev->dev_private;
  755. int ridx = *(int*)node->info_ent->data;
  756. struct radeon_ring *ring = &rdev->ring[ridx];
  757. unsigned count, i, j;
  758. u32 tmp;
  759. radeon_ring_free_size(rdev, ring);
  760. count = (ring->ring_size / 4) - ring->ring_free_dw;
  761. tmp = radeon_ring_get_wptr(rdev, ring);
  762. seq_printf(m, "wptr(0x%04x): 0x%08x [%5d]\n", ring->wptr_reg, tmp, tmp);
  763. tmp = radeon_ring_get_rptr(rdev, ring);
  764. seq_printf(m, "rptr(0x%04x): 0x%08x [%5d]\n", ring->rptr_reg, tmp, tmp);
  765. if (ring->rptr_save_reg) {
  766. seq_printf(m, "rptr next(0x%04x): 0x%08x\n", ring->rptr_save_reg,
  767. RREG32(ring->rptr_save_reg));
  768. }
  769. seq_printf(m, "driver's copy of the wptr: 0x%08x [%5d]\n", ring->wptr, ring->wptr);
  770. seq_printf(m, "driver's copy of the rptr: 0x%08x [%5d]\n", ring->rptr, ring->rptr);
  771. seq_printf(m, "last semaphore signal addr : 0x%016llx\n", ring->last_semaphore_signal_addr);
  772. seq_printf(m, "last semaphore wait addr : 0x%016llx\n", ring->last_semaphore_wait_addr);
  773. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  774. seq_printf(m, "%u dwords in ring\n", count);
  775. /* print 8 dw before current rptr as often it's the last executed
  776. * packet that is the root issue
  777. */
  778. i = (ring->rptr + ring->ptr_mask + 1 - 32) & ring->ptr_mask;
  779. for (j = 0; j <= (count + 32); j++) {
  780. seq_printf(m, "r[%5d]=0x%08x\n", i, ring->ring[i]);
  781. i = (i + 1) & ring->ptr_mask;
  782. }
  783. return 0;
  784. }
  785. static int radeon_gfx_index = RADEON_RING_TYPE_GFX_INDEX;
  786. static int cayman_cp1_index = CAYMAN_RING_TYPE_CP1_INDEX;
  787. static int cayman_cp2_index = CAYMAN_RING_TYPE_CP2_INDEX;
  788. static int radeon_dma1_index = R600_RING_TYPE_DMA_INDEX;
  789. static int radeon_dma2_index = CAYMAN_RING_TYPE_DMA1_INDEX;
  790. static int r600_uvd_index = R600_RING_TYPE_UVD_INDEX;
  791. static struct drm_info_list radeon_debugfs_ring_info_list[] = {
  792. {"radeon_ring_gfx", radeon_debugfs_ring_info, 0, &radeon_gfx_index},
  793. {"radeon_ring_cp1", radeon_debugfs_ring_info, 0, &cayman_cp1_index},
  794. {"radeon_ring_cp2", radeon_debugfs_ring_info, 0, &cayman_cp2_index},
  795. {"radeon_ring_dma1", radeon_debugfs_ring_info, 0, &radeon_dma1_index},
  796. {"radeon_ring_dma2", radeon_debugfs_ring_info, 0, &radeon_dma2_index},
  797. {"radeon_ring_uvd", radeon_debugfs_ring_info, 0, &r600_uvd_index},
  798. };
  799. static int radeon_debugfs_sa_info(struct seq_file *m, void *data)
  800. {
  801. struct drm_info_node *node = (struct drm_info_node *) m->private;
  802. struct drm_device *dev = node->minor->dev;
  803. struct radeon_device *rdev = dev->dev_private;
  804. radeon_sa_bo_dump_debug_info(&rdev->ring_tmp_bo, m);
  805. return 0;
  806. }
  807. static struct drm_info_list radeon_debugfs_sa_list[] = {
  808. {"radeon_sa_info", &radeon_debugfs_sa_info, 0, NULL},
  809. };
  810. #endif
  811. static int radeon_debugfs_ring_init(struct radeon_device *rdev, struct radeon_ring *ring)
  812. {
  813. #if defined(CONFIG_DEBUG_FS)
  814. unsigned i;
  815. for (i = 0; i < ARRAY_SIZE(radeon_debugfs_ring_info_list); ++i) {
  816. struct drm_info_list *info = &radeon_debugfs_ring_info_list[i];
  817. int ridx = *(int*)radeon_debugfs_ring_info_list[i].data;
  818. unsigned r;
  819. if (&rdev->ring[ridx] != ring)
  820. continue;
  821. r = radeon_debugfs_add_files(rdev, info, 1);
  822. if (r)
  823. return r;
  824. }
  825. #endif
  826. return 0;
  827. }
  828. static int radeon_debugfs_sa_init(struct radeon_device *rdev)
  829. {
  830. #if defined(CONFIG_DEBUG_FS)
  831. return radeon_debugfs_add_files(rdev, radeon_debugfs_sa_list, 1);
  832. #else
  833. return 0;
  834. #endif
  835. }