radeon_asic.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/radeon_drm.h>
  32. #include <linux/vgaarb.h>
  33. #include <linux/vga_switcheroo.h>
  34. #include "radeon_reg.h"
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "atom.h"
  38. /*
  39. * Registers accessors functions.
  40. */
  41. /**
  42. * radeon_invalid_rreg - dummy reg read function
  43. *
  44. * @rdev: radeon device pointer
  45. * @reg: offset of register
  46. *
  47. * Dummy register read function. Used for register blocks
  48. * that certain asics don't have (all asics).
  49. * Returns the value in the register.
  50. */
  51. static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
  52. {
  53. DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
  54. BUG_ON(1);
  55. return 0;
  56. }
  57. /**
  58. * radeon_invalid_wreg - dummy reg write function
  59. *
  60. * @rdev: radeon device pointer
  61. * @reg: offset of register
  62. * @v: value to write to the register
  63. *
  64. * Dummy register read function. Used for register blocks
  65. * that certain asics don't have (all asics).
  66. */
  67. static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  68. {
  69. DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
  70. reg, v);
  71. BUG_ON(1);
  72. }
  73. /**
  74. * radeon_register_accessor_init - sets up the register accessor callbacks
  75. *
  76. * @rdev: radeon device pointer
  77. *
  78. * Sets up the register accessor callbacks for various register
  79. * apertures. Not all asics have all apertures (all asics).
  80. */
  81. static void radeon_register_accessor_init(struct radeon_device *rdev)
  82. {
  83. rdev->mc_rreg = &radeon_invalid_rreg;
  84. rdev->mc_wreg = &radeon_invalid_wreg;
  85. rdev->pll_rreg = &radeon_invalid_rreg;
  86. rdev->pll_wreg = &radeon_invalid_wreg;
  87. rdev->pciep_rreg = &radeon_invalid_rreg;
  88. rdev->pciep_wreg = &radeon_invalid_wreg;
  89. /* Don't change order as we are overridding accessor. */
  90. if (rdev->family < CHIP_RV515) {
  91. rdev->pcie_reg_mask = 0xff;
  92. } else {
  93. rdev->pcie_reg_mask = 0x7ff;
  94. }
  95. /* FIXME: not sure here */
  96. if (rdev->family <= CHIP_R580) {
  97. rdev->pll_rreg = &r100_pll_rreg;
  98. rdev->pll_wreg = &r100_pll_wreg;
  99. }
  100. if (rdev->family >= CHIP_R420) {
  101. rdev->mc_rreg = &r420_mc_rreg;
  102. rdev->mc_wreg = &r420_mc_wreg;
  103. }
  104. if (rdev->family >= CHIP_RV515) {
  105. rdev->mc_rreg = &rv515_mc_rreg;
  106. rdev->mc_wreg = &rv515_mc_wreg;
  107. }
  108. if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
  109. rdev->mc_rreg = &rs400_mc_rreg;
  110. rdev->mc_wreg = &rs400_mc_wreg;
  111. }
  112. if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
  113. rdev->mc_rreg = &rs690_mc_rreg;
  114. rdev->mc_wreg = &rs690_mc_wreg;
  115. }
  116. if (rdev->family == CHIP_RS600) {
  117. rdev->mc_rreg = &rs600_mc_rreg;
  118. rdev->mc_wreg = &rs600_mc_wreg;
  119. }
  120. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  121. rdev->mc_rreg = &rs780_mc_rreg;
  122. rdev->mc_wreg = &rs780_mc_wreg;
  123. }
  124. if (rdev->family >= CHIP_BONAIRE) {
  125. rdev->pciep_rreg = &cik_pciep_rreg;
  126. rdev->pciep_wreg = &cik_pciep_wreg;
  127. } else if (rdev->family >= CHIP_R600) {
  128. rdev->pciep_rreg = &r600_pciep_rreg;
  129. rdev->pciep_wreg = &r600_pciep_wreg;
  130. }
  131. }
  132. /* helper to disable agp */
  133. /**
  134. * radeon_agp_disable - AGP disable helper function
  135. *
  136. * @rdev: radeon device pointer
  137. *
  138. * Removes AGP flags and changes the gart callbacks on AGP
  139. * cards when using the internal gart rather than AGP (all asics).
  140. */
  141. void radeon_agp_disable(struct radeon_device *rdev)
  142. {
  143. rdev->flags &= ~RADEON_IS_AGP;
  144. if (rdev->family >= CHIP_R600) {
  145. DRM_INFO("Forcing AGP to PCIE mode\n");
  146. rdev->flags |= RADEON_IS_PCIE;
  147. } else if (rdev->family >= CHIP_RV515 ||
  148. rdev->family == CHIP_RV380 ||
  149. rdev->family == CHIP_RV410 ||
  150. rdev->family == CHIP_R423) {
  151. DRM_INFO("Forcing AGP to PCIE mode\n");
  152. rdev->flags |= RADEON_IS_PCIE;
  153. rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
  154. rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
  155. } else {
  156. DRM_INFO("Forcing AGP to PCI mode\n");
  157. rdev->flags |= RADEON_IS_PCI;
  158. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  159. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  160. }
  161. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  162. }
  163. /*
  164. * ASIC
  165. */
  166. static struct radeon_asic r100_asic = {
  167. .init = &r100_init,
  168. .fini = &r100_fini,
  169. .suspend = &r100_suspend,
  170. .resume = &r100_resume,
  171. .vga_set_state = &r100_vga_set_state,
  172. .asic_reset = &r100_asic_reset,
  173. .ioctl_wait_idle = NULL,
  174. .gui_idle = &r100_gui_idle,
  175. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  176. .gart = {
  177. .tlb_flush = &r100_pci_gart_tlb_flush,
  178. .set_page = &r100_pci_gart_set_page,
  179. },
  180. .ring = {
  181. [RADEON_RING_TYPE_GFX_INDEX] = {
  182. .ib_execute = &r100_ring_ib_execute,
  183. .emit_fence = &r100_fence_ring_emit,
  184. .emit_semaphore = &r100_semaphore_ring_emit,
  185. .cs_parse = &r100_cs_parse,
  186. .ring_start = &r100_ring_start,
  187. .ring_test = &r100_ring_test,
  188. .ib_test = &r100_ib_test,
  189. .is_lockup = &r100_gpu_is_lockup,
  190. .get_rptr = &radeon_ring_generic_get_rptr,
  191. .get_wptr = &radeon_ring_generic_get_wptr,
  192. .set_wptr = &radeon_ring_generic_set_wptr,
  193. }
  194. },
  195. .irq = {
  196. .set = &r100_irq_set,
  197. .process = &r100_irq_process,
  198. },
  199. .display = {
  200. .bandwidth_update = &r100_bandwidth_update,
  201. .get_vblank_counter = &r100_get_vblank_counter,
  202. .wait_for_vblank = &r100_wait_for_vblank,
  203. .set_backlight_level = &radeon_legacy_set_backlight_level,
  204. .get_backlight_level = &radeon_legacy_get_backlight_level,
  205. },
  206. .copy = {
  207. .blit = &r100_copy_blit,
  208. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  209. .dma = NULL,
  210. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  211. .copy = &r100_copy_blit,
  212. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  213. },
  214. .surface = {
  215. .set_reg = r100_set_surface_reg,
  216. .clear_reg = r100_clear_surface_reg,
  217. },
  218. .hpd = {
  219. .init = &r100_hpd_init,
  220. .fini = &r100_hpd_fini,
  221. .sense = &r100_hpd_sense,
  222. .set_polarity = &r100_hpd_set_polarity,
  223. },
  224. .pm = {
  225. .misc = &r100_pm_misc,
  226. .prepare = &r100_pm_prepare,
  227. .finish = &r100_pm_finish,
  228. .init_profile = &r100_pm_init_profile,
  229. .get_dynpm_state = &r100_pm_get_dynpm_state,
  230. .get_engine_clock = &radeon_legacy_get_engine_clock,
  231. .set_engine_clock = &radeon_legacy_set_engine_clock,
  232. .get_memory_clock = &radeon_legacy_get_memory_clock,
  233. .set_memory_clock = NULL,
  234. .get_pcie_lanes = NULL,
  235. .set_pcie_lanes = NULL,
  236. .set_clock_gating = &radeon_legacy_set_clock_gating,
  237. },
  238. .pflip = {
  239. .pre_page_flip = &r100_pre_page_flip,
  240. .page_flip = &r100_page_flip,
  241. .post_page_flip = &r100_post_page_flip,
  242. },
  243. };
  244. static struct radeon_asic r200_asic = {
  245. .init = &r100_init,
  246. .fini = &r100_fini,
  247. .suspend = &r100_suspend,
  248. .resume = &r100_resume,
  249. .vga_set_state = &r100_vga_set_state,
  250. .asic_reset = &r100_asic_reset,
  251. .ioctl_wait_idle = NULL,
  252. .gui_idle = &r100_gui_idle,
  253. .mc_wait_for_idle = &r100_mc_wait_for_idle,
  254. .gart = {
  255. .tlb_flush = &r100_pci_gart_tlb_flush,
  256. .set_page = &r100_pci_gart_set_page,
  257. },
  258. .ring = {
  259. [RADEON_RING_TYPE_GFX_INDEX] = {
  260. .ib_execute = &r100_ring_ib_execute,
  261. .emit_fence = &r100_fence_ring_emit,
  262. .emit_semaphore = &r100_semaphore_ring_emit,
  263. .cs_parse = &r100_cs_parse,
  264. .ring_start = &r100_ring_start,
  265. .ring_test = &r100_ring_test,
  266. .ib_test = &r100_ib_test,
  267. .is_lockup = &r100_gpu_is_lockup,
  268. .get_rptr = &radeon_ring_generic_get_rptr,
  269. .get_wptr = &radeon_ring_generic_get_wptr,
  270. .set_wptr = &radeon_ring_generic_set_wptr,
  271. }
  272. },
  273. .irq = {
  274. .set = &r100_irq_set,
  275. .process = &r100_irq_process,
  276. },
  277. .display = {
  278. .bandwidth_update = &r100_bandwidth_update,
  279. .get_vblank_counter = &r100_get_vblank_counter,
  280. .wait_for_vblank = &r100_wait_for_vblank,
  281. .set_backlight_level = &radeon_legacy_set_backlight_level,
  282. .get_backlight_level = &radeon_legacy_get_backlight_level,
  283. },
  284. .copy = {
  285. .blit = &r100_copy_blit,
  286. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  287. .dma = &r200_copy_dma,
  288. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  289. .copy = &r100_copy_blit,
  290. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  291. },
  292. .surface = {
  293. .set_reg = r100_set_surface_reg,
  294. .clear_reg = r100_clear_surface_reg,
  295. },
  296. .hpd = {
  297. .init = &r100_hpd_init,
  298. .fini = &r100_hpd_fini,
  299. .sense = &r100_hpd_sense,
  300. .set_polarity = &r100_hpd_set_polarity,
  301. },
  302. .pm = {
  303. .misc = &r100_pm_misc,
  304. .prepare = &r100_pm_prepare,
  305. .finish = &r100_pm_finish,
  306. .init_profile = &r100_pm_init_profile,
  307. .get_dynpm_state = &r100_pm_get_dynpm_state,
  308. .get_engine_clock = &radeon_legacy_get_engine_clock,
  309. .set_engine_clock = &radeon_legacy_set_engine_clock,
  310. .get_memory_clock = &radeon_legacy_get_memory_clock,
  311. .set_memory_clock = NULL,
  312. .get_pcie_lanes = NULL,
  313. .set_pcie_lanes = NULL,
  314. .set_clock_gating = &radeon_legacy_set_clock_gating,
  315. },
  316. .pflip = {
  317. .pre_page_flip = &r100_pre_page_flip,
  318. .page_flip = &r100_page_flip,
  319. .post_page_flip = &r100_post_page_flip,
  320. },
  321. };
  322. static struct radeon_asic r300_asic = {
  323. .init = &r300_init,
  324. .fini = &r300_fini,
  325. .suspend = &r300_suspend,
  326. .resume = &r300_resume,
  327. .vga_set_state = &r100_vga_set_state,
  328. .asic_reset = &r300_asic_reset,
  329. .ioctl_wait_idle = NULL,
  330. .gui_idle = &r100_gui_idle,
  331. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  332. .gart = {
  333. .tlb_flush = &r100_pci_gart_tlb_flush,
  334. .set_page = &r100_pci_gart_set_page,
  335. },
  336. .ring = {
  337. [RADEON_RING_TYPE_GFX_INDEX] = {
  338. .ib_execute = &r100_ring_ib_execute,
  339. .emit_fence = &r300_fence_ring_emit,
  340. .emit_semaphore = &r100_semaphore_ring_emit,
  341. .cs_parse = &r300_cs_parse,
  342. .ring_start = &r300_ring_start,
  343. .ring_test = &r100_ring_test,
  344. .ib_test = &r100_ib_test,
  345. .is_lockup = &r100_gpu_is_lockup,
  346. .get_rptr = &radeon_ring_generic_get_rptr,
  347. .get_wptr = &radeon_ring_generic_get_wptr,
  348. .set_wptr = &radeon_ring_generic_set_wptr,
  349. }
  350. },
  351. .irq = {
  352. .set = &r100_irq_set,
  353. .process = &r100_irq_process,
  354. },
  355. .display = {
  356. .bandwidth_update = &r100_bandwidth_update,
  357. .get_vblank_counter = &r100_get_vblank_counter,
  358. .wait_for_vblank = &r100_wait_for_vblank,
  359. .set_backlight_level = &radeon_legacy_set_backlight_level,
  360. .get_backlight_level = &radeon_legacy_get_backlight_level,
  361. },
  362. .copy = {
  363. .blit = &r100_copy_blit,
  364. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  365. .dma = &r200_copy_dma,
  366. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  367. .copy = &r100_copy_blit,
  368. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  369. },
  370. .surface = {
  371. .set_reg = r100_set_surface_reg,
  372. .clear_reg = r100_clear_surface_reg,
  373. },
  374. .hpd = {
  375. .init = &r100_hpd_init,
  376. .fini = &r100_hpd_fini,
  377. .sense = &r100_hpd_sense,
  378. .set_polarity = &r100_hpd_set_polarity,
  379. },
  380. .pm = {
  381. .misc = &r100_pm_misc,
  382. .prepare = &r100_pm_prepare,
  383. .finish = &r100_pm_finish,
  384. .init_profile = &r100_pm_init_profile,
  385. .get_dynpm_state = &r100_pm_get_dynpm_state,
  386. .get_engine_clock = &radeon_legacy_get_engine_clock,
  387. .set_engine_clock = &radeon_legacy_set_engine_clock,
  388. .get_memory_clock = &radeon_legacy_get_memory_clock,
  389. .set_memory_clock = NULL,
  390. .get_pcie_lanes = &rv370_get_pcie_lanes,
  391. .set_pcie_lanes = &rv370_set_pcie_lanes,
  392. .set_clock_gating = &radeon_legacy_set_clock_gating,
  393. },
  394. .pflip = {
  395. .pre_page_flip = &r100_pre_page_flip,
  396. .page_flip = &r100_page_flip,
  397. .post_page_flip = &r100_post_page_flip,
  398. },
  399. };
  400. static struct radeon_asic r300_asic_pcie = {
  401. .init = &r300_init,
  402. .fini = &r300_fini,
  403. .suspend = &r300_suspend,
  404. .resume = &r300_resume,
  405. .vga_set_state = &r100_vga_set_state,
  406. .asic_reset = &r300_asic_reset,
  407. .ioctl_wait_idle = NULL,
  408. .gui_idle = &r100_gui_idle,
  409. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  410. .gart = {
  411. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  412. .set_page = &rv370_pcie_gart_set_page,
  413. },
  414. .ring = {
  415. [RADEON_RING_TYPE_GFX_INDEX] = {
  416. .ib_execute = &r100_ring_ib_execute,
  417. .emit_fence = &r300_fence_ring_emit,
  418. .emit_semaphore = &r100_semaphore_ring_emit,
  419. .cs_parse = &r300_cs_parse,
  420. .ring_start = &r300_ring_start,
  421. .ring_test = &r100_ring_test,
  422. .ib_test = &r100_ib_test,
  423. .is_lockup = &r100_gpu_is_lockup,
  424. .get_rptr = &radeon_ring_generic_get_rptr,
  425. .get_wptr = &radeon_ring_generic_get_wptr,
  426. .set_wptr = &radeon_ring_generic_set_wptr,
  427. }
  428. },
  429. .irq = {
  430. .set = &r100_irq_set,
  431. .process = &r100_irq_process,
  432. },
  433. .display = {
  434. .bandwidth_update = &r100_bandwidth_update,
  435. .get_vblank_counter = &r100_get_vblank_counter,
  436. .wait_for_vblank = &r100_wait_for_vblank,
  437. .set_backlight_level = &radeon_legacy_set_backlight_level,
  438. .get_backlight_level = &radeon_legacy_get_backlight_level,
  439. },
  440. .copy = {
  441. .blit = &r100_copy_blit,
  442. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  443. .dma = &r200_copy_dma,
  444. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  445. .copy = &r100_copy_blit,
  446. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  447. },
  448. .surface = {
  449. .set_reg = r100_set_surface_reg,
  450. .clear_reg = r100_clear_surface_reg,
  451. },
  452. .hpd = {
  453. .init = &r100_hpd_init,
  454. .fini = &r100_hpd_fini,
  455. .sense = &r100_hpd_sense,
  456. .set_polarity = &r100_hpd_set_polarity,
  457. },
  458. .pm = {
  459. .misc = &r100_pm_misc,
  460. .prepare = &r100_pm_prepare,
  461. .finish = &r100_pm_finish,
  462. .init_profile = &r100_pm_init_profile,
  463. .get_dynpm_state = &r100_pm_get_dynpm_state,
  464. .get_engine_clock = &radeon_legacy_get_engine_clock,
  465. .set_engine_clock = &radeon_legacy_set_engine_clock,
  466. .get_memory_clock = &radeon_legacy_get_memory_clock,
  467. .set_memory_clock = NULL,
  468. .get_pcie_lanes = &rv370_get_pcie_lanes,
  469. .set_pcie_lanes = &rv370_set_pcie_lanes,
  470. .set_clock_gating = &radeon_legacy_set_clock_gating,
  471. },
  472. .pflip = {
  473. .pre_page_flip = &r100_pre_page_flip,
  474. .page_flip = &r100_page_flip,
  475. .post_page_flip = &r100_post_page_flip,
  476. },
  477. };
  478. static struct radeon_asic r420_asic = {
  479. .init = &r420_init,
  480. .fini = &r420_fini,
  481. .suspend = &r420_suspend,
  482. .resume = &r420_resume,
  483. .vga_set_state = &r100_vga_set_state,
  484. .asic_reset = &r300_asic_reset,
  485. .ioctl_wait_idle = NULL,
  486. .gui_idle = &r100_gui_idle,
  487. .mc_wait_for_idle = &r300_mc_wait_for_idle,
  488. .gart = {
  489. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  490. .set_page = &rv370_pcie_gart_set_page,
  491. },
  492. .ring = {
  493. [RADEON_RING_TYPE_GFX_INDEX] = {
  494. .ib_execute = &r100_ring_ib_execute,
  495. .emit_fence = &r300_fence_ring_emit,
  496. .emit_semaphore = &r100_semaphore_ring_emit,
  497. .cs_parse = &r300_cs_parse,
  498. .ring_start = &r300_ring_start,
  499. .ring_test = &r100_ring_test,
  500. .ib_test = &r100_ib_test,
  501. .is_lockup = &r100_gpu_is_lockup,
  502. .get_rptr = &radeon_ring_generic_get_rptr,
  503. .get_wptr = &radeon_ring_generic_get_wptr,
  504. .set_wptr = &radeon_ring_generic_set_wptr,
  505. }
  506. },
  507. .irq = {
  508. .set = &r100_irq_set,
  509. .process = &r100_irq_process,
  510. },
  511. .display = {
  512. .bandwidth_update = &r100_bandwidth_update,
  513. .get_vblank_counter = &r100_get_vblank_counter,
  514. .wait_for_vblank = &r100_wait_for_vblank,
  515. .set_backlight_level = &atombios_set_backlight_level,
  516. .get_backlight_level = &atombios_get_backlight_level,
  517. },
  518. .copy = {
  519. .blit = &r100_copy_blit,
  520. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  521. .dma = &r200_copy_dma,
  522. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  523. .copy = &r100_copy_blit,
  524. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  525. },
  526. .surface = {
  527. .set_reg = r100_set_surface_reg,
  528. .clear_reg = r100_clear_surface_reg,
  529. },
  530. .hpd = {
  531. .init = &r100_hpd_init,
  532. .fini = &r100_hpd_fini,
  533. .sense = &r100_hpd_sense,
  534. .set_polarity = &r100_hpd_set_polarity,
  535. },
  536. .pm = {
  537. .misc = &r100_pm_misc,
  538. .prepare = &r100_pm_prepare,
  539. .finish = &r100_pm_finish,
  540. .init_profile = &r420_pm_init_profile,
  541. .get_dynpm_state = &r100_pm_get_dynpm_state,
  542. .get_engine_clock = &radeon_atom_get_engine_clock,
  543. .set_engine_clock = &radeon_atom_set_engine_clock,
  544. .get_memory_clock = &radeon_atom_get_memory_clock,
  545. .set_memory_clock = &radeon_atom_set_memory_clock,
  546. .get_pcie_lanes = &rv370_get_pcie_lanes,
  547. .set_pcie_lanes = &rv370_set_pcie_lanes,
  548. .set_clock_gating = &radeon_atom_set_clock_gating,
  549. },
  550. .pflip = {
  551. .pre_page_flip = &r100_pre_page_flip,
  552. .page_flip = &r100_page_flip,
  553. .post_page_flip = &r100_post_page_flip,
  554. },
  555. };
  556. static struct radeon_asic rs400_asic = {
  557. .init = &rs400_init,
  558. .fini = &rs400_fini,
  559. .suspend = &rs400_suspend,
  560. .resume = &rs400_resume,
  561. .vga_set_state = &r100_vga_set_state,
  562. .asic_reset = &r300_asic_reset,
  563. .ioctl_wait_idle = NULL,
  564. .gui_idle = &r100_gui_idle,
  565. .mc_wait_for_idle = &rs400_mc_wait_for_idle,
  566. .gart = {
  567. .tlb_flush = &rs400_gart_tlb_flush,
  568. .set_page = &rs400_gart_set_page,
  569. },
  570. .ring = {
  571. [RADEON_RING_TYPE_GFX_INDEX] = {
  572. .ib_execute = &r100_ring_ib_execute,
  573. .emit_fence = &r300_fence_ring_emit,
  574. .emit_semaphore = &r100_semaphore_ring_emit,
  575. .cs_parse = &r300_cs_parse,
  576. .ring_start = &r300_ring_start,
  577. .ring_test = &r100_ring_test,
  578. .ib_test = &r100_ib_test,
  579. .is_lockup = &r100_gpu_is_lockup,
  580. .get_rptr = &radeon_ring_generic_get_rptr,
  581. .get_wptr = &radeon_ring_generic_get_wptr,
  582. .set_wptr = &radeon_ring_generic_set_wptr,
  583. }
  584. },
  585. .irq = {
  586. .set = &r100_irq_set,
  587. .process = &r100_irq_process,
  588. },
  589. .display = {
  590. .bandwidth_update = &r100_bandwidth_update,
  591. .get_vblank_counter = &r100_get_vblank_counter,
  592. .wait_for_vblank = &r100_wait_for_vblank,
  593. .set_backlight_level = &radeon_legacy_set_backlight_level,
  594. .get_backlight_level = &radeon_legacy_get_backlight_level,
  595. },
  596. .copy = {
  597. .blit = &r100_copy_blit,
  598. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  599. .dma = &r200_copy_dma,
  600. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  601. .copy = &r100_copy_blit,
  602. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  603. },
  604. .surface = {
  605. .set_reg = r100_set_surface_reg,
  606. .clear_reg = r100_clear_surface_reg,
  607. },
  608. .hpd = {
  609. .init = &r100_hpd_init,
  610. .fini = &r100_hpd_fini,
  611. .sense = &r100_hpd_sense,
  612. .set_polarity = &r100_hpd_set_polarity,
  613. },
  614. .pm = {
  615. .misc = &r100_pm_misc,
  616. .prepare = &r100_pm_prepare,
  617. .finish = &r100_pm_finish,
  618. .init_profile = &r100_pm_init_profile,
  619. .get_dynpm_state = &r100_pm_get_dynpm_state,
  620. .get_engine_clock = &radeon_legacy_get_engine_clock,
  621. .set_engine_clock = &radeon_legacy_set_engine_clock,
  622. .get_memory_clock = &radeon_legacy_get_memory_clock,
  623. .set_memory_clock = NULL,
  624. .get_pcie_lanes = NULL,
  625. .set_pcie_lanes = NULL,
  626. .set_clock_gating = &radeon_legacy_set_clock_gating,
  627. },
  628. .pflip = {
  629. .pre_page_flip = &r100_pre_page_flip,
  630. .page_flip = &r100_page_flip,
  631. .post_page_flip = &r100_post_page_flip,
  632. },
  633. };
  634. static struct radeon_asic rs600_asic = {
  635. .init = &rs600_init,
  636. .fini = &rs600_fini,
  637. .suspend = &rs600_suspend,
  638. .resume = &rs600_resume,
  639. .vga_set_state = &r100_vga_set_state,
  640. .asic_reset = &rs600_asic_reset,
  641. .ioctl_wait_idle = NULL,
  642. .gui_idle = &r100_gui_idle,
  643. .mc_wait_for_idle = &rs600_mc_wait_for_idle,
  644. .gart = {
  645. .tlb_flush = &rs600_gart_tlb_flush,
  646. .set_page = &rs600_gart_set_page,
  647. },
  648. .ring = {
  649. [RADEON_RING_TYPE_GFX_INDEX] = {
  650. .ib_execute = &r100_ring_ib_execute,
  651. .emit_fence = &r300_fence_ring_emit,
  652. .emit_semaphore = &r100_semaphore_ring_emit,
  653. .cs_parse = &r300_cs_parse,
  654. .ring_start = &r300_ring_start,
  655. .ring_test = &r100_ring_test,
  656. .ib_test = &r100_ib_test,
  657. .is_lockup = &r100_gpu_is_lockup,
  658. .get_rptr = &radeon_ring_generic_get_rptr,
  659. .get_wptr = &radeon_ring_generic_get_wptr,
  660. .set_wptr = &radeon_ring_generic_set_wptr,
  661. }
  662. },
  663. .irq = {
  664. .set = &rs600_irq_set,
  665. .process = &rs600_irq_process,
  666. },
  667. .display = {
  668. .bandwidth_update = &rs600_bandwidth_update,
  669. .get_vblank_counter = &rs600_get_vblank_counter,
  670. .wait_for_vblank = &avivo_wait_for_vblank,
  671. .set_backlight_level = &atombios_set_backlight_level,
  672. .get_backlight_level = &atombios_get_backlight_level,
  673. .hdmi_enable = &r600_hdmi_enable,
  674. .hdmi_setmode = &r600_hdmi_setmode,
  675. },
  676. .copy = {
  677. .blit = &r100_copy_blit,
  678. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  679. .dma = &r200_copy_dma,
  680. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  681. .copy = &r100_copy_blit,
  682. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  683. },
  684. .surface = {
  685. .set_reg = r100_set_surface_reg,
  686. .clear_reg = r100_clear_surface_reg,
  687. },
  688. .hpd = {
  689. .init = &rs600_hpd_init,
  690. .fini = &rs600_hpd_fini,
  691. .sense = &rs600_hpd_sense,
  692. .set_polarity = &rs600_hpd_set_polarity,
  693. },
  694. .pm = {
  695. .misc = &rs600_pm_misc,
  696. .prepare = &rs600_pm_prepare,
  697. .finish = &rs600_pm_finish,
  698. .init_profile = &r420_pm_init_profile,
  699. .get_dynpm_state = &r100_pm_get_dynpm_state,
  700. .get_engine_clock = &radeon_atom_get_engine_clock,
  701. .set_engine_clock = &radeon_atom_set_engine_clock,
  702. .get_memory_clock = &radeon_atom_get_memory_clock,
  703. .set_memory_clock = &radeon_atom_set_memory_clock,
  704. .get_pcie_lanes = NULL,
  705. .set_pcie_lanes = NULL,
  706. .set_clock_gating = &radeon_atom_set_clock_gating,
  707. },
  708. .pflip = {
  709. .pre_page_flip = &rs600_pre_page_flip,
  710. .page_flip = &rs600_page_flip,
  711. .post_page_flip = &rs600_post_page_flip,
  712. },
  713. };
  714. static struct radeon_asic rs690_asic = {
  715. .init = &rs690_init,
  716. .fini = &rs690_fini,
  717. .suspend = &rs690_suspend,
  718. .resume = &rs690_resume,
  719. .vga_set_state = &r100_vga_set_state,
  720. .asic_reset = &rs600_asic_reset,
  721. .ioctl_wait_idle = NULL,
  722. .gui_idle = &r100_gui_idle,
  723. .mc_wait_for_idle = &rs690_mc_wait_for_idle,
  724. .gart = {
  725. .tlb_flush = &rs400_gart_tlb_flush,
  726. .set_page = &rs400_gart_set_page,
  727. },
  728. .ring = {
  729. [RADEON_RING_TYPE_GFX_INDEX] = {
  730. .ib_execute = &r100_ring_ib_execute,
  731. .emit_fence = &r300_fence_ring_emit,
  732. .emit_semaphore = &r100_semaphore_ring_emit,
  733. .cs_parse = &r300_cs_parse,
  734. .ring_start = &r300_ring_start,
  735. .ring_test = &r100_ring_test,
  736. .ib_test = &r100_ib_test,
  737. .is_lockup = &r100_gpu_is_lockup,
  738. .get_rptr = &radeon_ring_generic_get_rptr,
  739. .get_wptr = &radeon_ring_generic_get_wptr,
  740. .set_wptr = &radeon_ring_generic_set_wptr,
  741. }
  742. },
  743. .irq = {
  744. .set = &rs600_irq_set,
  745. .process = &rs600_irq_process,
  746. },
  747. .display = {
  748. .get_vblank_counter = &rs600_get_vblank_counter,
  749. .bandwidth_update = &rs690_bandwidth_update,
  750. .wait_for_vblank = &avivo_wait_for_vblank,
  751. .set_backlight_level = &atombios_set_backlight_level,
  752. .get_backlight_level = &atombios_get_backlight_level,
  753. .hdmi_enable = &r600_hdmi_enable,
  754. .hdmi_setmode = &r600_hdmi_setmode,
  755. },
  756. .copy = {
  757. .blit = &r100_copy_blit,
  758. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  759. .dma = &r200_copy_dma,
  760. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  761. .copy = &r200_copy_dma,
  762. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  763. },
  764. .surface = {
  765. .set_reg = r100_set_surface_reg,
  766. .clear_reg = r100_clear_surface_reg,
  767. },
  768. .hpd = {
  769. .init = &rs600_hpd_init,
  770. .fini = &rs600_hpd_fini,
  771. .sense = &rs600_hpd_sense,
  772. .set_polarity = &rs600_hpd_set_polarity,
  773. },
  774. .pm = {
  775. .misc = &rs600_pm_misc,
  776. .prepare = &rs600_pm_prepare,
  777. .finish = &rs600_pm_finish,
  778. .init_profile = &r420_pm_init_profile,
  779. .get_dynpm_state = &r100_pm_get_dynpm_state,
  780. .get_engine_clock = &radeon_atom_get_engine_clock,
  781. .set_engine_clock = &radeon_atom_set_engine_clock,
  782. .get_memory_clock = &radeon_atom_get_memory_clock,
  783. .set_memory_clock = &radeon_atom_set_memory_clock,
  784. .get_pcie_lanes = NULL,
  785. .set_pcie_lanes = NULL,
  786. .set_clock_gating = &radeon_atom_set_clock_gating,
  787. },
  788. .pflip = {
  789. .pre_page_flip = &rs600_pre_page_flip,
  790. .page_flip = &rs600_page_flip,
  791. .post_page_flip = &rs600_post_page_flip,
  792. },
  793. };
  794. static struct radeon_asic rv515_asic = {
  795. .init = &rv515_init,
  796. .fini = &rv515_fini,
  797. .suspend = &rv515_suspend,
  798. .resume = &rv515_resume,
  799. .vga_set_state = &r100_vga_set_state,
  800. .asic_reset = &rs600_asic_reset,
  801. .ioctl_wait_idle = NULL,
  802. .gui_idle = &r100_gui_idle,
  803. .mc_wait_for_idle = &rv515_mc_wait_for_idle,
  804. .gart = {
  805. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  806. .set_page = &rv370_pcie_gart_set_page,
  807. },
  808. .ring = {
  809. [RADEON_RING_TYPE_GFX_INDEX] = {
  810. .ib_execute = &r100_ring_ib_execute,
  811. .emit_fence = &r300_fence_ring_emit,
  812. .emit_semaphore = &r100_semaphore_ring_emit,
  813. .cs_parse = &r300_cs_parse,
  814. .ring_start = &rv515_ring_start,
  815. .ring_test = &r100_ring_test,
  816. .ib_test = &r100_ib_test,
  817. .is_lockup = &r100_gpu_is_lockup,
  818. .get_rptr = &radeon_ring_generic_get_rptr,
  819. .get_wptr = &radeon_ring_generic_get_wptr,
  820. .set_wptr = &radeon_ring_generic_set_wptr,
  821. }
  822. },
  823. .irq = {
  824. .set = &rs600_irq_set,
  825. .process = &rs600_irq_process,
  826. },
  827. .display = {
  828. .get_vblank_counter = &rs600_get_vblank_counter,
  829. .bandwidth_update = &rv515_bandwidth_update,
  830. .wait_for_vblank = &avivo_wait_for_vblank,
  831. .set_backlight_level = &atombios_set_backlight_level,
  832. .get_backlight_level = &atombios_get_backlight_level,
  833. },
  834. .copy = {
  835. .blit = &r100_copy_blit,
  836. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  837. .dma = &r200_copy_dma,
  838. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  839. .copy = &r100_copy_blit,
  840. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  841. },
  842. .surface = {
  843. .set_reg = r100_set_surface_reg,
  844. .clear_reg = r100_clear_surface_reg,
  845. },
  846. .hpd = {
  847. .init = &rs600_hpd_init,
  848. .fini = &rs600_hpd_fini,
  849. .sense = &rs600_hpd_sense,
  850. .set_polarity = &rs600_hpd_set_polarity,
  851. },
  852. .pm = {
  853. .misc = &rs600_pm_misc,
  854. .prepare = &rs600_pm_prepare,
  855. .finish = &rs600_pm_finish,
  856. .init_profile = &r420_pm_init_profile,
  857. .get_dynpm_state = &r100_pm_get_dynpm_state,
  858. .get_engine_clock = &radeon_atom_get_engine_clock,
  859. .set_engine_clock = &radeon_atom_set_engine_clock,
  860. .get_memory_clock = &radeon_atom_get_memory_clock,
  861. .set_memory_clock = &radeon_atom_set_memory_clock,
  862. .get_pcie_lanes = &rv370_get_pcie_lanes,
  863. .set_pcie_lanes = &rv370_set_pcie_lanes,
  864. .set_clock_gating = &radeon_atom_set_clock_gating,
  865. },
  866. .pflip = {
  867. .pre_page_flip = &rs600_pre_page_flip,
  868. .page_flip = &rs600_page_flip,
  869. .post_page_flip = &rs600_post_page_flip,
  870. },
  871. };
  872. static struct radeon_asic r520_asic = {
  873. .init = &r520_init,
  874. .fini = &rv515_fini,
  875. .suspend = &rv515_suspend,
  876. .resume = &r520_resume,
  877. .vga_set_state = &r100_vga_set_state,
  878. .asic_reset = &rs600_asic_reset,
  879. .ioctl_wait_idle = NULL,
  880. .gui_idle = &r100_gui_idle,
  881. .mc_wait_for_idle = &r520_mc_wait_for_idle,
  882. .gart = {
  883. .tlb_flush = &rv370_pcie_gart_tlb_flush,
  884. .set_page = &rv370_pcie_gart_set_page,
  885. },
  886. .ring = {
  887. [RADEON_RING_TYPE_GFX_INDEX] = {
  888. .ib_execute = &r100_ring_ib_execute,
  889. .emit_fence = &r300_fence_ring_emit,
  890. .emit_semaphore = &r100_semaphore_ring_emit,
  891. .cs_parse = &r300_cs_parse,
  892. .ring_start = &rv515_ring_start,
  893. .ring_test = &r100_ring_test,
  894. .ib_test = &r100_ib_test,
  895. .is_lockup = &r100_gpu_is_lockup,
  896. .get_rptr = &radeon_ring_generic_get_rptr,
  897. .get_wptr = &radeon_ring_generic_get_wptr,
  898. .set_wptr = &radeon_ring_generic_set_wptr,
  899. }
  900. },
  901. .irq = {
  902. .set = &rs600_irq_set,
  903. .process = &rs600_irq_process,
  904. },
  905. .display = {
  906. .bandwidth_update = &rv515_bandwidth_update,
  907. .get_vblank_counter = &rs600_get_vblank_counter,
  908. .wait_for_vblank = &avivo_wait_for_vblank,
  909. .set_backlight_level = &atombios_set_backlight_level,
  910. .get_backlight_level = &atombios_get_backlight_level,
  911. },
  912. .copy = {
  913. .blit = &r100_copy_blit,
  914. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  915. .dma = &r200_copy_dma,
  916. .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  917. .copy = &r100_copy_blit,
  918. .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  919. },
  920. .surface = {
  921. .set_reg = r100_set_surface_reg,
  922. .clear_reg = r100_clear_surface_reg,
  923. },
  924. .hpd = {
  925. .init = &rs600_hpd_init,
  926. .fini = &rs600_hpd_fini,
  927. .sense = &rs600_hpd_sense,
  928. .set_polarity = &rs600_hpd_set_polarity,
  929. },
  930. .pm = {
  931. .misc = &rs600_pm_misc,
  932. .prepare = &rs600_pm_prepare,
  933. .finish = &rs600_pm_finish,
  934. .init_profile = &r420_pm_init_profile,
  935. .get_dynpm_state = &r100_pm_get_dynpm_state,
  936. .get_engine_clock = &radeon_atom_get_engine_clock,
  937. .set_engine_clock = &radeon_atom_set_engine_clock,
  938. .get_memory_clock = &radeon_atom_get_memory_clock,
  939. .set_memory_clock = &radeon_atom_set_memory_clock,
  940. .get_pcie_lanes = &rv370_get_pcie_lanes,
  941. .set_pcie_lanes = &rv370_set_pcie_lanes,
  942. .set_clock_gating = &radeon_atom_set_clock_gating,
  943. },
  944. .pflip = {
  945. .pre_page_flip = &rs600_pre_page_flip,
  946. .page_flip = &rs600_page_flip,
  947. .post_page_flip = &rs600_post_page_flip,
  948. },
  949. };
  950. static struct radeon_asic r600_asic = {
  951. .init = &r600_init,
  952. .fini = &r600_fini,
  953. .suspend = &r600_suspend,
  954. .resume = &r600_resume,
  955. .vga_set_state = &r600_vga_set_state,
  956. .asic_reset = &r600_asic_reset,
  957. .ioctl_wait_idle = r600_ioctl_wait_idle,
  958. .gui_idle = &r600_gui_idle,
  959. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  960. .get_xclk = &r600_get_xclk,
  961. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  962. .gart = {
  963. .tlb_flush = &r600_pcie_gart_tlb_flush,
  964. .set_page = &rs600_gart_set_page,
  965. },
  966. .ring = {
  967. [RADEON_RING_TYPE_GFX_INDEX] = {
  968. .ib_execute = &r600_ring_ib_execute,
  969. .emit_fence = &r600_fence_ring_emit,
  970. .emit_semaphore = &r600_semaphore_ring_emit,
  971. .cs_parse = &r600_cs_parse,
  972. .ring_test = &r600_ring_test,
  973. .ib_test = &r600_ib_test,
  974. .is_lockup = &r600_gfx_is_lockup,
  975. .get_rptr = &radeon_ring_generic_get_rptr,
  976. .get_wptr = &radeon_ring_generic_get_wptr,
  977. .set_wptr = &radeon_ring_generic_set_wptr,
  978. },
  979. [R600_RING_TYPE_DMA_INDEX] = {
  980. .ib_execute = &r600_dma_ring_ib_execute,
  981. .emit_fence = &r600_dma_fence_ring_emit,
  982. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  983. .cs_parse = &r600_dma_cs_parse,
  984. .ring_test = &r600_dma_ring_test,
  985. .ib_test = &r600_dma_ib_test,
  986. .is_lockup = &r600_dma_is_lockup,
  987. .get_rptr = &radeon_ring_generic_get_rptr,
  988. .get_wptr = &radeon_ring_generic_get_wptr,
  989. .set_wptr = &radeon_ring_generic_set_wptr,
  990. }
  991. },
  992. .irq = {
  993. .set = &r600_irq_set,
  994. .process = &r600_irq_process,
  995. },
  996. .display = {
  997. .bandwidth_update = &rv515_bandwidth_update,
  998. .get_vblank_counter = &rs600_get_vblank_counter,
  999. .wait_for_vblank = &avivo_wait_for_vblank,
  1000. .set_backlight_level = &atombios_set_backlight_level,
  1001. .get_backlight_level = &atombios_get_backlight_level,
  1002. .hdmi_enable = &r600_hdmi_enable,
  1003. .hdmi_setmode = &r600_hdmi_setmode,
  1004. },
  1005. .copy = {
  1006. .blit = &r600_copy_blit,
  1007. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1008. .dma = &r600_copy_dma,
  1009. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1010. .copy = &r600_copy_dma,
  1011. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1012. },
  1013. .surface = {
  1014. .set_reg = r600_set_surface_reg,
  1015. .clear_reg = r600_clear_surface_reg,
  1016. },
  1017. .hpd = {
  1018. .init = &r600_hpd_init,
  1019. .fini = &r600_hpd_fini,
  1020. .sense = &r600_hpd_sense,
  1021. .set_polarity = &r600_hpd_set_polarity,
  1022. },
  1023. .pm = {
  1024. .misc = &r600_pm_misc,
  1025. .prepare = &rs600_pm_prepare,
  1026. .finish = &rs600_pm_finish,
  1027. .init_profile = &r600_pm_init_profile,
  1028. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1029. .get_engine_clock = &radeon_atom_get_engine_clock,
  1030. .set_engine_clock = &radeon_atom_set_engine_clock,
  1031. .get_memory_clock = &radeon_atom_get_memory_clock,
  1032. .set_memory_clock = &radeon_atom_set_memory_clock,
  1033. .get_pcie_lanes = &r600_get_pcie_lanes,
  1034. .set_pcie_lanes = &r600_set_pcie_lanes,
  1035. .set_clock_gating = NULL,
  1036. .get_temperature = &rv6xx_get_temp,
  1037. },
  1038. .pflip = {
  1039. .pre_page_flip = &rs600_pre_page_flip,
  1040. .page_flip = &rs600_page_flip,
  1041. .post_page_flip = &rs600_post_page_flip,
  1042. },
  1043. };
  1044. static struct radeon_asic rv6xx_asic = {
  1045. .init = &r600_init,
  1046. .fini = &r600_fini,
  1047. .suspend = &r600_suspend,
  1048. .resume = &r600_resume,
  1049. .vga_set_state = &r600_vga_set_state,
  1050. .asic_reset = &r600_asic_reset,
  1051. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1052. .gui_idle = &r600_gui_idle,
  1053. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1054. .get_xclk = &r600_get_xclk,
  1055. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1056. .gart = {
  1057. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1058. .set_page = &rs600_gart_set_page,
  1059. },
  1060. .ring = {
  1061. [RADEON_RING_TYPE_GFX_INDEX] = {
  1062. .ib_execute = &r600_ring_ib_execute,
  1063. .emit_fence = &r600_fence_ring_emit,
  1064. .emit_semaphore = &r600_semaphore_ring_emit,
  1065. .cs_parse = &r600_cs_parse,
  1066. .ring_test = &r600_ring_test,
  1067. .ib_test = &r600_ib_test,
  1068. .is_lockup = &r600_gfx_is_lockup,
  1069. .get_rptr = &radeon_ring_generic_get_rptr,
  1070. .get_wptr = &radeon_ring_generic_get_wptr,
  1071. .set_wptr = &radeon_ring_generic_set_wptr,
  1072. },
  1073. [R600_RING_TYPE_DMA_INDEX] = {
  1074. .ib_execute = &r600_dma_ring_ib_execute,
  1075. .emit_fence = &r600_dma_fence_ring_emit,
  1076. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1077. .cs_parse = &r600_dma_cs_parse,
  1078. .ring_test = &r600_dma_ring_test,
  1079. .ib_test = &r600_dma_ib_test,
  1080. .is_lockup = &r600_dma_is_lockup,
  1081. .get_rptr = &radeon_ring_generic_get_rptr,
  1082. .get_wptr = &radeon_ring_generic_get_wptr,
  1083. .set_wptr = &radeon_ring_generic_set_wptr,
  1084. }
  1085. },
  1086. .irq = {
  1087. .set = &r600_irq_set,
  1088. .process = &r600_irq_process,
  1089. },
  1090. .display = {
  1091. .bandwidth_update = &rv515_bandwidth_update,
  1092. .get_vblank_counter = &rs600_get_vblank_counter,
  1093. .wait_for_vblank = &avivo_wait_for_vblank,
  1094. .set_backlight_level = &atombios_set_backlight_level,
  1095. .get_backlight_level = &atombios_get_backlight_level,
  1096. },
  1097. .copy = {
  1098. .blit = &r600_copy_blit,
  1099. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1100. .dma = &r600_copy_dma,
  1101. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1102. .copy = &r600_copy_dma,
  1103. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1104. },
  1105. .surface = {
  1106. .set_reg = r600_set_surface_reg,
  1107. .clear_reg = r600_clear_surface_reg,
  1108. },
  1109. .hpd = {
  1110. .init = &r600_hpd_init,
  1111. .fini = &r600_hpd_fini,
  1112. .sense = &r600_hpd_sense,
  1113. .set_polarity = &r600_hpd_set_polarity,
  1114. },
  1115. .pm = {
  1116. .misc = &r600_pm_misc,
  1117. .prepare = &rs600_pm_prepare,
  1118. .finish = &rs600_pm_finish,
  1119. .init_profile = &r600_pm_init_profile,
  1120. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1121. .get_engine_clock = &radeon_atom_get_engine_clock,
  1122. .set_engine_clock = &radeon_atom_set_engine_clock,
  1123. .get_memory_clock = &radeon_atom_get_memory_clock,
  1124. .set_memory_clock = &radeon_atom_set_memory_clock,
  1125. .get_pcie_lanes = &r600_get_pcie_lanes,
  1126. .set_pcie_lanes = &r600_set_pcie_lanes,
  1127. .set_clock_gating = NULL,
  1128. .get_temperature = &rv6xx_get_temp,
  1129. },
  1130. .dpm = {
  1131. .init = &rv6xx_dpm_init,
  1132. .setup_asic = &rv6xx_setup_asic,
  1133. .enable = &rv6xx_dpm_enable,
  1134. .disable = &rv6xx_dpm_disable,
  1135. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1136. .set_power_state = &rv6xx_dpm_set_power_state,
  1137. .post_set_power_state = &r600_dpm_post_set_power_state,
  1138. .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
  1139. .fini = &rv6xx_dpm_fini,
  1140. .get_sclk = &rv6xx_dpm_get_sclk,
  1141. .get_mclk = &rv6xx_dpm_get_mclk,
  1142. .print_power_state = &rv6xx_dpm_print_power_state,
  1143. .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
  1144. },
  1145. .pflip = {
  1146. .pre_page_flip = &rs600_pre_page_flip,
  1147. .page_flip = &rs600_page_flip,
  1148. .post_page_flip = &rs600_post_page_flip,
  1149. },
  1150. };
  1151. static struct radeon_asic rs780_asic = {
  1152. .init = &r600_init,
  1153. .fini = &r600_fini,
  1154. .suspend = &r600_suspend,
  1155. .resume = &r600_resume,
  1156. .vga_set_state = &r600_vga_set_state,
  1157. .asic_reset = &r600_asic_reset,
  1158. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1159. .gui_idle = &r600_gui_idle,
  1160. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1161. .get_xclk = &r600_get_xclk,
  1162. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1163. .gart = {
  1164. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1165. .set_page = &rs600_gart_set_page,
  1166. },
  1167. .ring = {
  1168. [RADEON_RING_TYPE_GFX_INDEX] = {
  1169. .ib_execute = &r600_ring_ib_execute,
  1170. .emit_fence = &r600_fence_ring_emit,
  1171. .emit_semaphore = &r600_semaphore_ring_emit,
  1172. .cs_parse = &r600_cs_parse,
  1173. .ring_test = &r600_ring_test,
  1174. .ib_test = &r600_ib_test,
  1175. .is_lockup = &r600_gfx_is_lockup,
  1176. .get_rptr = &radeon_ring_generic_get_rptr,
  1177. .get_wptr = &radeon_ring_generic_get_wptr,
  1178. .set_wptr = &radeon_ring_generic_set_wptr,
  1179. },
  1180. [R600_RING_TYPE_DMA_INDEX] = {
  1181. .ib_execute = &r600_dma_ring_ib_execute,
  1182. .emit_fence = &r600_dma_fence_ring_emit,
  1183. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1184. .cs_parse = &r600_dma_cs_parse,
  1185. .ring_test = &r600_dma_ring_test,
  1186. .ib_test = &r600_dma_ib_test,
  1187. .is_lockup = &r600_dma_is_lockup,
  1188. .get_rptr = &radeon_ring_generic_get_rptr,
  1189. .get_wptr = &radeon_ring_generic_get_wptr,
  1190. .set_wptr = &radeon_ring_generic_set_wptr,
  1191. }
  1192. },
  1193. .irq = {
  1194. .set = &r600_irq_set,
  1195. .process = &r600_irq_process,
  1196. },
  1197. .display = {
  1198. .bandwidth_update = &rs690_bandwidth_update,
  1199. .get_vblank_counter = &rs600_get_vblank_counter,
  1200. .wait_for_vblank = &avivo_wait_for_vblank,
  1201. .set_backlight_level = &atombios_set_backlight_level,
  1202. .get_backlight_level = &atombios_get_backlight_level,
  1203. .hdmi_enable = &r600_hdmi_enable,
  1204. .hdmi_setmode = &r600_hdmi_setmode,
  1205. },
  1206. .copy = {
  1207. .blit = &r600_copy_blit,
  1208. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1209. .dma = &r600_copy_dma,
  1210. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1211. .copy = &r600_copy_dma,
  1212. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1213. },
  1214. .surface = {
  1215. .set_reg = r600_set_surface_reg,
  1216. .clear_reg = r600_clear_surface_reg,
  1217. },
  1218. .hpd = {
  1219. .init = &r600_hpd_init,
  1220. .fini = &r600_hpd_fini,
  1221. .sense = &r600_hpd_sense,
  1222. .set_polarity = &r600_hpd_set_polarity,
  1223. },
  1224. .pm = {
  1225. .misc = &r600_pm_misc,
  1226. .prepare = &rs600_pm_prepare,
  1227. .finish = &rs600_pm_finish,
  1228. .init_profile = &rs780_pm_init_profile,
  1229. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1230. .get_engine_clock = &radeon_atom_get_engine_clock,
  1231. .set_engine_clock = &radeon_atom_set_engine_clock,
  1232. .get_memory_clock = NULL,
  1233. .set_memory_clock = NULL,
  1234. .get_pcie_lanes = NULL,
  1235. .set_pcie_lanes = NULL,
  1236. .set_clock_gating = NULL,
  1237. .get_temperature = &rv6xx_get_temp,
  1238. },
  1239. .dpm = {
  1240. .init = &rs780_dpm_init,
  1241. .setup_asic = &rs780_dpm_setup_asic,
  1242. .enable = &rs780_dpm_enable,
  1243. .disable = &rs780_dpm_disable,
  1244. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1245. .set_power_state = &rs780_dpm_set_power_state,
  1246. .post_set_power_state = &r600_dpm_post_set_power_state,
  1247. .display_configuration_changed = &rs780_dpm_display_configuration_changed,
  1248. .fini = &rs780_dpm_fini,
  1249. .get_sclk = &rs780_dpm_get_sclk,
  1250. .get_mclk = &rs780_dpm_get_mclk,
  1251. .print_power_state = &rs780_dpm_print_power_state,
  1252. },
  1253. .pflip = {
  1254. .pre_page_flip = &rs600_pre_page_flip,
  1255. .page_flip = &rs600_page_flip,
  1256. .post_page_flip = &rs600_post_page_flip,
  1257. },
  1258. };
  1259. static struct radeon_asic rv770_asic = {
  1260. .init = &rv770_init,
  1261. .fini = &rv770_fini,
  1262. .suspend = &rv770_suspend,
  1263. .resume = &rv770_resume,
  1264. .asic_reset = &r600_asic_reset,
  1265. .vga_set_state = &r600_vga_set_state,
  1266. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1267. .gui_idle = &r600_gui_idle,
  1268. .mc_wait_for_idle = &r600_mc_wait_for_idle,
  1269. .get_xclk = &rv770_get_xclk,
  1270. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1271. .gart = {
  1272. .tlb_flush = &r600_pcie_gart_tlb_flush,
  1273. .set_page = &rs600_gart_set_page,
  1274. },
  1275. .ring = {
  1276. [RADEON_RING_TYPE_GFX_INDEX] = {
  1277. .ib_execute = &r600_ring_ib_execute,
  1278. .emit_fence = &r600_fence_ring_emit,
  1279. .emit_semaphore = &r600_semaphore_ring_emit,
  1280. .cs_parse = &r600_cs_parse,
  1281. .ring_test = &r600_ring_test,
  1282. .ib_test = &r600_ib_test,
  1283. .is_lockup = &r600_gfx_is_lockup,
  1284. .get_rptr = &radeon_ring_generic_get_rptr,
  1285. .get_wptr = &radeon_ring_generic_get_wptr,
  1286. .set_wptr = &radeon_ring_generic_set_wptr,
  1287. },
  1288. [R600_RING_TYPE_DMA_INDEX] = {
  1289. .ib_execute = &r600_dma_ring_ib_execute,
  1290. .emit_fence = &r600_dma_fence_ring_emit,
  1291. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1292. .cs_parse = &r600_dma_cs_parse,
  1293. .ring_test = &r600_dma_ring_test,
  1294. .ib_test = &r600_dma_ib_test,
  1295. .is_lockup = &r600_dma_is_lockup,
  1296. .get_rptr = &radeon_ring_generic_get_rptr,
  1297. .get_wptr = &radeon_ring_generic_get_wptr,
  1298. .set_wptr = &radeon_ring_generic_set_wptr,
  1299. },
  1300. [R600_RING_TYPE_UVD_INDEX] = {
  1301. .ib_execute = &r600_uvd_ib_execute,
  1302. .emit_fence = &r600_uvd_fence_emit,
  1303. .emit_semaphore = &r600_uvd_semaphore_emit,
  1304. .cs_parse = &radeon_uvd_cs_parse,
  1305. .ring_test = &r600_uvd_ring_test,
  1306. .ib_test = &r600_uvd_ib_test,
  1307. .is_lockup = &radeon_ring_test_lockup,
  1308. .get_rptr = &radeon_ring_generic_get_rptr,
  1309. .get_wptr = &radeon_ring_generic_get_wptr,
  1310. .set_wptr = &radeon_ring_generic_set_wptr,
  1311. }
  1312. },
  1313. .irq = {
  1314. .set = &r600_irq_set,
  1315. .process = &r600_irq_process,
  1316. },
  1317. .display = {
  1318. .bandwidth_update = &rv515_bandwidth_update,
  1319. .get_vblank_counter = &rs600_get_vblank_counter,
  1320. .wait_for_vblank = &avivo_wait_for_vblank,
  1321. .set_backlight_level = &atombios_set_backlight_level,
  1322. .get_backlight_level = &atombios_get_backlight_level,
  1323. .hdmi_enable = &r600_hdmi_enable,
  1324. .hdmi_setmode = &r600_hdmi_setmode,
  1325. },
  1326. .copy = {
  1327. .blit = &r600_copy_blit,
  1328. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1329. .dma = &rv770_copy_dma,
  1330. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1331. .copy = &rv770_copy_dma,
  1332. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1333. },
  1334. .surface = {
  1335. .set_reg = r600_set_surface_reg,
  1336. .clear_reg = r600_clear_surface_reg,
  1337. },
  1338. .hpd = {
  1339. .init = &r600_hpd_init,
  1340. .fini = &r600_hpd_fini,
  1341. .sense = &r600_hpd_sense,
  1342. .set_polarity = &r600_hpd_set_polarity,
  1343. },
  1344. .pm = {
  1345. .misc = &rv770_pm_misc,
  1346. .prepare = &rs600_pm_prepare,
  1347. .finish = &rs600_pm_finish,
  1348. .init_profile = &r600_pm_init_profile,
  1349. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1350. .get_engine_clock = &radeon_atom_get_engine_clock,
  1351. .set_engine_clock = &radeon_atom_set_engine_clock,
  1352. .get_memory_clock = &radeon_atom_get_memory_clock,
  1353. .set_memory_clock = &radeon_atom_set_memory_clock,
  1354. .get_pcie_lanes = &r600_get_pcie_lanes,
  1355. .set_pcie_lanes = &r600_set_pcie_lanes,
  1356. .set_clock_gating = &radeon_atom_set_clock_gating,
  1357. .set_uvd_clocks = &rv770_set_uvd_clocks,
  1358. .get_temperature = &rv770_get_temp,
  1359. },
  1360. .dpm = {
  1361. .init = &rv770_dpm_init,
  1362. .setup_asic = &rv770_dpm_setup_asic,
  1363. .enable = &rv770_dpm_enable,
  1364. .disable = &rv770_dpm_disable,
  1365. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1366. .set_power_state = &rv770_dpm_set_power_state,
  1367. .post_set_power_state = &r600_dpm_post_set_power_state,
  1368. .display_configuration_changed = &rv770_dpm_display_configuration_changed,
  1369. .fini = &rv770_dpm_fini,
  1370. .get_sclk = &rv770_dpm_get_sclk,
  1371. .get_mclk = &rv770_dpm_get_mclk,
  1372. .print_power_state = &rv770_dpm_print_power_state,
  1373. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1374. },
  1375. .pflip = {
  1376. .pre_page_flip = &rs600_pre_page_flip,
  1377. .page_flip = &rv770_page_flip,
  1378. .post_page_flip = &rs600_post_page_flip,
  1379. },
  1380. };
  1381. static struct radeon_asic evergreen_asic = {
  1382. .init = &evergreen_init,
  1383. .fini = &evergreen_fini,
  1384. .suspend = &evergreen_suspend,
  1385. .resume = &evergreen_resume,
  1386. .asic_reset = &evergreen_asic_reset,
  1387. .vga_set_state = &r600_vga_set_state,
  1388. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1389. .gui_idle = &r600_gui_idle,
  1390. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1391. .get_xclk = &rv770_get_xclk,
  1392. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1393. .gart = {
  1394. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1395. .set_page = &rs600_gart_set_page,
  1396. },
  1397. .ring = {
  1398. [RADEON_RING_TYPE_GFX_INDEX] = {
  1399. .ib_execute = &evergreen_ring_ib_execute,
  1400. .emit_fence = &r600_fence_ring_emit,
  1401. .emit_semaphore = &r600_semaphore_ring_emit,
  1402. .cs_parse = &evergreen_cs_parse,
  1403. .ring_test = &r600_ring_test,
  1404. .ib_test = &r600_ib_test,
  1405. .is_lockup = &evergreen_gfx_is_lockup,
  1406. .get_rptr = &radeon_ring_generic_get_rptr,
  1407. .get_wptr = &radeon_ring_generic_get_wptr,
  1408. .set_wptr = &radeon_ring_generic_set_wptr,
  1409. },
  1410. [R600_RING_TYPE_DMA_INDEX] = {
  1411. .ib_execute = &evergreen_dma_ring_ib_execute,
  1412. .emit_fence = &evergreen_dma_fence_ring_emit,
  1413. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1414. .cs_parse = &evergreen_dma_cs_parse,
  1415. .ring_test = &r600_dma_ring_test,
  1416. .ib_test = &r600_dma_ib_test,
  1417. .is_lockup = &evergreen_dma_is_lockup,
  1418. .get_rptr = &radeon_ring_generic_get_rptr,
  1419. .get_wptr = &radeon_ring_generic_get_wptr,
  1420. .set_wptr = &radeon_ring_generic_set_wptr,
  1421. },
  1422. [R600_RING_TYPE_UVD_INDEX] = {
  1423. .ib_execute = &r600_uvd_ib_execute,
  1424. .emit_fence = &r600_uvd_fence_emit,
  1425. .emit_semaphore = &r600_uvd_semaphore_emit,
  1426. .cs_parse = &radeon_uvd_cs_parse,
  1427. .ring_test = &r600_uvd_ring_test,
  1428. .ib_test = &r600_uvd_ib_test,
  1429. .is_lockup = &radeon_ring_test_lockup,
  1430. .get_rptr = &radeon_ring_generic_get_rptr,
  1431. .get_wptr = &radeon_ring_generic_get_wptr,
  1432. .set_wptr = &radeon_ring_generic_set_wptr,
  1433. }
  1434. },
  1435. .irq = {
  1436. .set = &evergreen_irq_set,
  1437. .process = &evergreen_irq_process,
  1438. },
  1439. .display = {
  1440. .bandwidth_update = &evergreen_bandwidth_update,
  1441. .get_vblank_counter = &evergreen_get_vblank_counter,
  1442. .wait_for_vblank = &dce4_wait_for_vblank,
  1443. .set_backlight_level = &atombios_set_backlight_level,
  1444. .get_backlight_level = &atombios_get_backlight_level,
  1445. .hdmi_enable = &evergreen_hdmi_enable,
  1446. .hdmi_setmode = &evergreen_hdmi_setmode,
  1447. },
  1448. .copy = {
  1449. .blit = &r600_copy_blit,
  1450. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1451. .dma = &evergreen_copy_dma,
  1452. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1453. .copy = &evergreen_copy_dma,
  1454. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1455. },
  1456. .surface = {
  1457. .set_reg = r600_set_surface_reg,
  1458. .clear_reg = r600_clear_surface_reg,
  1459. },
  1460. .hpd = {
  1461. .init = &evergreen_hpd_init,
  1462. .fini = &evergreen_hpd_fini,
  1463. .sense = &evergreen_hpd_sense,
  1464. .set_polarity = &evergreen_hpd_set_polarity,
  1465. },
  1466. .pm = {
  1467. .misc = &evergreen_pm_misc,
  1468. .prepare = &evergreen_pm_prepare,
  1469. .finish = &evergreen_pm_finish,
  1470. .init_profile = &r600_pm_init_profile,
  1471. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1472. .get_engine_clock = &radeon_atom_get_engine_clock,
  1473. .set_engine_clock = &radeon_atom_set_engine_clock,
  1474. .get_memory_clock = &radeon_atom_get_memory_clock,
  1475. .set_memory_clock = &radeon_atom_set_memory_clock,
  1476. .get_pcie_lanes = &r600_get_pcie_lanes,
  1477. .set_pcie_lanes = &r600_set_pcie_lanes,
  1478. .set_clock_gating = NULL,
  1479. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1480. .get_temperature = &evergreen_get_temp,
  1481. },
  1482. .dpm = {
  1483. .init = &cypress_dpm_init,
  1484. .setup_asic = &cypress_dpm_setup_asic,
  1485. .enable = &cypress_dpm_enable,
  1486. .disable = &cypress_dpm_disable,
  1487. .pre_set_power_state = &r600_dpm_pre_set_power_state,
  1488. .set_power_state = &cypress_dpm_set_power_state,
  1489. .post_set_power_state = &r600_dpm_post_set_power_state,
  1490. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1491. .fini = &cypress_dpm_fini,
  1492. .get_sclk = &rv770_dpm_get_sclk,
  1493. .get_mclk = &rv770_dpm_get_mclk,
  1494. .print_power_state = &rv770_dpm_print_power_state,
  1495. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1496. },
  1497. .pflip = {
  1498. .pre_page_flip = &evergreen_pre_page_flip,
  1499. .page_flip = &evergreen_page_flip,
  1500. .post_page_flip = &evergreen_post_page_flip,
  1501. },
  1502. };
  1503. static struct radeon_asic sumo_asic = {
  1504. .init = &evergreen_init,
  1505. .fini = &evergreen_fini,
  1506. .suspend = &evergreen_suspend,
  1507. .resume = &evergreen_resume,
  1508. .asic_reset = &evergreen_asic_reset,
  1509. .vga_set_state = &r600_vga_set_state,
  1510. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1511. .gui_idle = &r600_gui_idle,
  1512. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1513. .get_xclk = &r600_get_xclk,
  1514. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1515. .gart = {
  1516. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1517. .set_page = &rs600_gart_set_page,
  1518. },
  1519. .ring = {
  1520. [RADEON_RING_TYPE_GFX_INDEX] = {
  1521. .ib_execute = &evergreen_ring_ib_execute,
  1522. .emit_fence = &r600_fence_ring_emit,
  1523. .emit_semaphore = &r600_semaphore_ring_emit,
  1524. .cs_parse = &evergreen_cs_parse,
  1525. .ring_test = &r600_ring_test,
  1526. .ib_test = &r600_ib_test,
  1527. .is_lockup = &evergreen_gfx_is_lockup,
  1528. .get_rptr = &radeon_ring_generic_get_rptr,
  1529. .get_wptr = &radeon_ring_generic_get_wptr,
  1530. .set_wptr = &radeon_ring_generic_set_wptr,
  1531. },
  1532. [R600_RING_TYPE_DMA_INDEX] = {
  1533. .ib_execute = &evergreen_dma_ring_ib_execute,
  1534. .emit_fence = &evergreen_dma_fence_ring_emit,
  1535. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1536. .cs_parse = &evergreen_dma_cs_parse,
  1537. .ring_test = &r600_dma_ring_test,
  1538. .ib_test = &r600_dma_ib_test,
  1539. .is_lockup = &evergreen_dma_is_lockup,
  1540. .get_rptr = &radeon_ring_generic_get_rptr,
  1541. .get_wptr = &radeon_ring_generic_get_wptr,
  1542. .set_wptr = &radeon_ring_generic_set_wptr,
  1543. },
  1544. [R600_RING_TYPE_UVD_INDEX] = {
  1545. .ib_execute = &r600_uvd_ib_execute,
  1546. .emit_fence = &r600_uvd_fence_emit,
  1547. .emit_semaphore = &r600_uvd_semaphore_emit,
  1548. .cs_parse = &radeon_uvd_cs_parse,
  1549. .ring_test = &r600_uvd_ring_test,
  1550. .ib_test = &r600_uvd_ib_test,
  1551. .is_lockup = &radeon_ring_test_lockup,
  1552. .get_rptr = &radeon_ring_generic_get_rptr,
  1553. .get_wptr = &radeon_ring_generic_get_wptr,
  1554. .set_wptr = &radeon_ring_generic_set_wptr,
  1555. }
  1556. },
  1557. .irq = {
  1558. .set = &evergreen_irq_set,
  1559. .process = &evergreen_irq_process,
  1560. },
  1561. .display = {
  1562. .bandwidth_update = &evergreen_bandwidth_update,
  1563. .get_vblank_counter = &evergreen_get_vblank_counter,
  1564. .wait_for_vblank = &dce4_wait_for_vblank,
  1565. .set_backlight_level = &atombios_set_backlight_level,
  1566. .get_backlight_level = &atombios_get_backlight_level,
  1567. .hdmi_enable = &evergreen_hdmi_enable,
  1568. .hdmi_setmode = &evergreen_hdmi_setmode,
  1569. },
  1570. .copy = {
  1571. .blit = &r600_copy_blit,
  1572. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1573. .dma = &evergreen_copy_dma,
  1574. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1575. .copy = &evergreen_copy_dma,
  1576. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1577. },
  1578. .surface = {
  1579. .set_reg = r600_set_surface_reg,
  1580. .clear_reg = r600_clear_surface_reg,
  1581. },
  1582. .hpd = {
  1583. .init = &evergreen_hpd_init,
  1584. .fini = &evergreen_hpd_fini,
  1585. .sense = &evergreen_hpd_sense,
  1586. .set_polarity = &evergreen_hpd_set_polarity,
  1587. },
  1588. .pm = {
  1589. .misc = &evergreen_pm_misc,
  1590. .prepare = &evergreen_pm_prepare,
  1591. .finish = &evergreen_pm_finish,
  1592. .init_profile = &sumo_pm_init_profile,
  1593. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1594. .get_engine_clock = &radeon_atom_get_engine_clock,
  1595. .set_engine_clock = &radeon_atom_set_engine_clock,
  1596. .get_memory_clock = NULL,
  1597. .set_memory_clock = NULL,
  1598. .get_pcie_lanes = NULL,
  1599. .set_pcie_lanes = NULL,
  1600. .set_clock_gating = NULL,
  1601. .set_uvd_clocks = &sumo_set_uvd_clocks,
  1602. .get_temperature = &sumo_get_temp,
  1603. },
  1604. .dpm = {
  1605. .init = &sumo_dpm_init,
  1606. .setup_asic = &sumo_dpm_setup_asic,
  1607. .enable = &sumo_dpm_enable,
  1608. .disable = &sumo_dpm_disable,
  1609. .pre_set_power_state = &sumo_dpm_pre_set_power_state,
  1610. .set_power_state = &sumo_dpm_set_power_state,
  1611. .post_set_power_state = &sumo_dpm_post_set_power_state,
  1612. .display_configuration_changed = &sumo_dpm_display_configuration_changed,
  1613. .fini = &sumo_dpm_fini,
  1614. .get_sclk = &sumo_dpm_get_sclk,
  1615. .get_mclk = &sumo_dpm_get_mclk,
  1616. .print_power_state = &sumo_dpm_print_power_state,
  1617. .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
  1618. },
  1619. .pflip = {
  1620. .pre_page_flip = &evergreen_pre_page_flip,
  1621. .page_flip = &evergreen_page_flip,
  1622. .post_page_flip = &evergreen_post_page_flip,
  1623. },
  1624. };
  1625. static struct radeon_asic btc_asic = {
  1626. .init = &evergreen_init,
  1627. .fini = &evergreen_fini,
  1628. .suspend = &evergreen_suspend,
  1629. .resume = &evergreen_resume,
  1630. .asic_reset = &evergreen_asic_reset,
  1631. .vga_set_state = &r600_vga_set_state,
  1632. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1633. .gui_idle = &r600_gui_idle,
  1634. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1635. .get_xclk = &rv770_get_xclk,
  1636. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1637. .gart = {
  1638. .tlb_flush = &evergreen_pcie_gart_tlb_flush,
  1639. .set_page = &rs600_gart_set_page,
  1640. },
  1641. .ring = {
  1642. [RADEON_RING_TYPE_GFX_INDEX] = {
  1643. .ib_execute = &evergreen_ring_ib_execute,
  1644. .emit_fence = &r600_fence_ring_emit,
  1645. .emit_semaphore = &r600_semaphore_ring_emit,
  1646. .cs_parse = &evergreen_cs_parse,
  1647. .ring_test = &r600_ring_test,
  1648. .ib_test = &r600_ib_test,
  1649. .is_lockup = &evergreen_gfx_is_lockup,
  1650. .get_rptr = &radeon_ring_generic_get_rptr,
  1651. .get_wptr = &radeon_ring_generic_get_wptr,
  1652. .set_wptr = &radeon_ring_generic_set_wptr,
  1653. },
  1654. [R600_RING_TYPE_DMA_INDEX] = {
  1655. .ib_execute = &evergreen_dma_ring_ib_execute,
  1656. .emit_fence = &evergreen_dma_fence_ring_emit,
  1657. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1658. .cs_parse = &evergreen_dma_cs_parse,
  1659. .ring_test = &r600_dma_ring_test,
  1660. .ib_test = &r600_dma_ib_test,
  1661. .is_lockup = &evergreen_dma_is_lockup,
  1662. .get_rptr = &radeon_ring_generic_get_rptr,
  1663. .get_wptr = &radeon_ring_generic_get_wptr,
  1664. .set_wptr = &radeon_ring_generic_set_wptr,
  1665. },
  1666. [R600_RING_TYPE_UVD_INDEX] = {
  1667. .ib_execute = &r600_uvd_ib_execute,
  1668. .emit_fence = &r600_uvd_fence_emit,
  1669. .emit_semaphore = &r600_uvd_semaphore_emit,
  1670. .cs_parse = &radeon_uvd_cs_parse,
  1671. .ring_test = &r600_uvd_ring_test,
  1672. .ib_test = &r600_uvd_ib_test,
  1673. .is_lockup = &radeon_ring_test_lockup,
  1674. .get_rptr = &radeon_ring_generic_get_rptr,
  1675. .get_wptr = &radeon_ring_generic_get_wptr,
  1676. .set_wptr = &radeon_ring_generic_set_wptr,
  1677. }
  1678. },
  1679. .irq = {
  1680. .set = &evergreen_irq_set,
  1681. .process = &evergreen_irq_process,
  1682. },
  1683. .display = {
  1684. .bandwidth_update = &evergreen_bandwidth_update,
  1685. .get_vblank_counter = &evergreen_get_vblank_counter,
  1686. .wait_for_vblank = &dce4_wait_for_vblank,
  1687. .set_backlight_level = &atombios_set_backlight_level,
  1688. .get_backlight_level = &atombios_get_backlight_level,
  1689. .hdmi_enable = &evergreen_hdmi_enable,
  1690. .hdmi_setmode = &evergreen_hdmi_setmode,
  1691. },
  1692. .copy = {
  1693. .blit = &r600_copy_blit,
  1694. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1695. .dma = &evergreen_copy_dma,
  1696. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1697. .copy = &evergreen_copy_dma,
  1698. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1699. },
  1700. .surface = {
  1701. .set_reg = r600_set_surface_reg,
  1702. .clear_reg = r600_clear_surface_reg,
  1703. },
  1704. .hpd = {
  1705. .init = &evergreen_hpd_init,
  1706. .fini = &evergreen_hpd_fini,
  1707. .sense = &evergreen_hpd_sense,
  1708. .set_polarity = &evergreen_hpd_set_polarity,
  1709. },
  1710. .pm = {
  1711. .misc = &evergreen_pm_misc,
  1712. .prepare = &evergreen_pm_prepare,
  1713. .finish = &evergreen_pm_finish,
  1714. .init_profile = &btc_pm_init_profile,
  1715. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1716. .get_engine_clock = &radeon_atom_get_engine_clock,
  1717. .set_engine_clock = &radeon_atom_set_engine_clock,
  1718. .get_memory_clock = &radeon_atom_get_memory_clock,
  1719. .set_memory_clock = &radeon_atom_set_memory_clock,
  1720. .get_pcie_lanes = &r600_get_pcie_lanes,
  1721. .set_pcie_lanes = &r600_set_pcie_lanes,
  1722. .set_clock_gating = NULL,
  1723. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1724. .get_temperature = &evergreen_get_temp,
  1725. },
  1726. .dpm = {
  1727. .init = &btc_dpm_init,
  1728. .setup_asic = &btc_dpm_setup_asic,
  1729. .enable = &btc_dpm_enable,
  1730. .disable = &btc_dpm_disable,
  1731. .pre_set_power_state = &btc_dpm_pre_set_power_state,
  1732. .set_power_state = &btc_dpm_set_power_state,
  1733. .post_set_power_state = &btc_dpm_post_set_power_state,
  1734. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1735. .fini = &btc_dpm_fini,
  1736. .get_sclk = &btc_dpm_get_sclk,
  1737. .get_mclk = &btc_dpm_get_mclk,
  1738. .print_power_state = &rv770_dpm_print_power_state,
  1739. .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
  1740. },
  1741. .pflip = {
  1742. .pre_page_flip = &evergreen_pre_page_flip,
  1743. .page_flip = &evergreen_page_flip,
  1744. .post_page_flip = &evergreen_post_page_flip,
  1745. },
  1746. };
  1747. static struct radeon_asic cayman_asic = {
  1748. .init = &cayman_init,
  1749. .fini = &cayman_fini,
  1750. .suspend = &cayman_suspend,
  1751. .resume = &cayman_resume,
  1752. .asic_reset = &cayman_asic_reset,
  1753. .vga_set_state = &r600_vga_set_state,
  1754. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1755. .gui_idle = &r600_gui_idle,
  1756. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1757. .get_xclk = &rv770_get_xclk,
  1758. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1759. .gart = {
  1760. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1761. .set_page = &rs600_gart_set_page,
  1762. },
  1763. .vm = {
  1764. .init = &cayman_vm_init,
  1765. .fini = &cayman_vm_fini,
  1766. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1767. .set_page = &cayman_vm_set_page,
  1768. },
  1769. .ring = {
  1770. [RADEON_RING_TYPE_GFX_INDEX] = {
  1771. .ib_execute = &cayman_ring_ib_execute,
  1772. .ib_parse = &evergreen_ib_parse,
  1773. .emit_fence = &cayman_fence_ring_emit,
  1774. .emit_semaphore = &r600_semaphore_ring_emit,
  1775. .cs_parse = &evergreen_cs_parse,
  1776. .ring_test = &r600_ring_test,
  1777. .ib_test = &r600_ib_test,
  1778. .is_lockup = &cayman_gfx_is_lockup,
  1779. .vm_flush = &cayman_vm_flush,
  1780. .get_rptr = &radeon_ring_generic_get_rptr,
  1781. .get_wptr = &radeon_ring_generic_get_wptr,
  1782. .set_wptr = &radeon_ring_generic_set_wptr,
  1783. },
  1784. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1785. .ib_execute = &cayman_ring_ib_execute,
  1786. .ib_parse = &evergreen_ib_parse,
  1787. .emit_fence = &cayman_fence_ring_emit,
  1788. .emit_semaphore = &r600_semaphore_ring_emit,
  1789. .cs_parse = &evergreen_cs_parse,
  1790. .ring_test = &r600_ring_test,
  1791. .ib_test = &r600_ib_test,
  1792. .is_lockup = &cayman_gfx_is_lockup,
  1793. .vm_flush = &cayman_vm_flush,
  1794. .get_rptr = &radeon_ring_generic_get_rptr,
  1795. .get_wptr = &radeon_ring_generic_get_wptr,
  1796. .set_wptr = &radeon_ring_generic_set_wptr,
  1797. },
  1798. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1799. .ib_execute = &cayman_ring_ib_execute,
  1800. .ib_parse = &evergreen_ib_parse,
  1801. .emit_fence = &cayman_fence_ring_emit,
  1802. .emit_semaphore = &r600_semaphore_ring_emit,
  1803. .cs_parse = &evergreen_cs_parse,
  1804. .ring_test = &r600_ring_test,
  1805. .ib_test = &r600_ib_test,
  1806. .is_lockup = &cayman_gfx_is_lockup,
  1807. .vm_flush = &cayman_vm_flush,
  1808. .get_rptr = &radeon_ring_generic_get_rptr,
  1809. .get_wptr = &radeon_ring_generic_get_wptr,
  1810. .set_wptr = &radeon_ring_generic_set_wptr,
  1811. },
  1812. [R600_RING_TYPE_DMA_INDEX] = {
  1813. .ib_execute = &cayman_dma_ring_ib_execute,
  1814. .ib_parse = &evergreen_dma_ib_parse,
  1815. .emit_fence = &evergreen_dma_fence_ring_emit,
  1816. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1817. .cs_parse = &evergreen_dma_cs_parse,
  1818. .ring_test = &r600_dma_ring_test,
  1819. .ib_test = &r600_dma_ib_test,
  1820. .is_lockup = &cayman_dma_is_lockup,
  1821. .vm_flush = &cayman_dma_vm_flush,
  1822. .get_rptr = &radeon_ring_generic_get_rptr,
  1823. .get_wptr = &radeon_ring_generic_get_wptr,
  1824. .set_wptr = &radeon_ring_generic_set_wptr,
  1825. },
  1826. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  1827. .ib_execute = &cayman_dma_ring_ib_execute,
  1828. .ib_parse = &evergreen_dma_ib_parse,
  1829. .emit_fence = &evergreen_dma_fence_ring_emit,
  1830. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1831. .cs_parse = &evergreen_dma_cs_parse,
  1832. .ring_test = &r600_dma_ring_test,
  1833. .ib_test = &r600_dma_ib_test,
  1834. .is_lockup = &cayman_dma_is_lockup,
  1835. .vm_flush = &cayman_dma_vm_flush,
  1836. .get_rptr = &radeon_ring_generic_get_rptr,
  1837. .get_wptr = &radeon_ring_generic_get_wptr,
  1838. .set_wptr = &radeon_ring_generic_set_wptr,
  1839. },
  1840. [R600_RING_TYPE_UVD_INDEX] = {
  1841. .ib_execute = &r600_uvd_ib_execute,
  1842. .emit_fence = &r600_uvd_fence_emit,
  1843. .emit_semaphore = &cayman_uvd_semaphore_emit,
  1844. .cs_parse = &radeon_uvd_cs_parse,
  1845. .ring_test = &r600_uvd_ring_test,
  1846. .ib_test = &r600_uvd_ib_test,
  1847. .is_lockup = &radeon_ring_test_lockup,
  1848. .get_rptr = &radeon_ring_generic_get_rptr,
  1849. .get_wptr = &radeon_ring_generic_get_wptr,
  1850. .set_wptr = &radeon_ring_generic_set_wptr,
  1851. }
  1852. },
  1853. .irq = {
  1854. .set = &evergreen_irq_set,
  1855. .process = &evergreen_irq_process,
  1856. },
  1857. .display = {
  1858. .bandwidth_update = &evergreen_bandwidth_update,
  1859. .get_vblank_counter = &evergreen_get_vblank_counter,
  1860. .wait_for_vblank = &dce4_wait_for_vblank,
  1861. .set_backlight_level = &atombios_set_backlight_level,
  1862. .get_backlight_level = &atombios_get_backlight_level,
  1863. .hdmi_enable = &evergreen_hdmi_enable,
  1864. .hdmi_setmode = &evergreen_hdmi_setmode,
  1865. },
  1866. .copy = {
  1867. .blit = &r600_copy_blit,
  1868. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  1869. .dma = &evergreen_copy_dma,
  1870. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  1871. .copy = &evergreen_copy_dma,
  1872. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  1873. },
  1874. .surface = {
  1875. .set_reg = r600_set_surface_reg,
  1876. .clear_reg = r600_clear_surface_reg,
  1877. },
  1878. .hpd = {
  1879. .init = &evergreen_hpd_init,
  1880. .fini = &evergreen_hpd_fini,
  1881. .sense = &evergreen_hpd_sense,
  1882. .set_polarity = &evergreen_hpd_set_polarity,
  1883. },
  1884. .pm = {
  1885. .misc = &evergreen_pm_misc,
  1886. .prepare = &evergreen_pm_prepare,
  1887. .finish = &evergreen_pm_finish,
  1888. .init_profile = &btc_pm_init_profile,
  1889. .get_dynpm_state = &r600_pm_get_dynpm_state,
  1890. .get_engine_clock = &radeon_atom_get_engine_clock,
  1891. .set_engine_clock = &radeon_atom_set_engine_clock,
  1892. .get_memory_clock = &radeon_atom_get_memory_clock,
  1893. .set_memory_clock = &radeon_atom_set_memory_clock,
  1894. .get_pcie_lanes = &r600_get_pcie_lanes,
  1895. .set_pcie_lanes = &r600_set_pcie_lanes,
  1896. .set_clock_gating = NULL,
  1897. .set_uvd_clocks = &evergreen_set_uvd_clocks,
  1898. .get_temperature = &evergreen_get_temp,
  1899. },
  1900. .dpm = {
  1901. .init = &ni_dpm_init,
  1902. .setup_asic = &ni_dpm_setup_asic,
  1903. .enable = &ni_dpm_enable,
  1904. .disable = &ni_dpm_disable,
  1905. .pre_set_power_state = &ni_dpm_pre_set_power_state,
  1906. .set_power_state = &ni_dpm_set_power_state,
  1907. .post_set_power_state = &ni_dpm_post_set_power_state,
  1908. .display_configuration_changed = &cypress_dpm_display_configuration_changed,
  1909. .fini = &ni_dpm_fini,
  1910. .get_sclk = &ni_dpm_get_sclk,
  1911. .get_mclk = &ni_dpm_get_mclk,
  1912. .print_power_state = &ni_dpm_print_power_state,
  1913. .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
  1914. },
  1915. .pflip = {
  1916. .pre_page_flip = &evergreen_pre_page_flip,
  1917. .page_flip = &evergreen_page_flip,
  1918. .post_page_flip = &evergreen_post_page_flip,
  1919. },
  1920. };
  1921. static struct radeon_asic trinity_asic = {
  1922. .init = &cayman_init,
  1923. .fini = &cayman_fini,
  1924. .suspend = &cayman_suspend,
  1925. .resume = &cayman_resume,
  1926. .asic_reset = &cayman_asic_reset,
  1927. .vga_set_state = &r600_vga_set_state,
  1928. .ioctl_wait_idle = r600_ioctl_wait_idle,
  1929. .gui_idle = &r600_gui_idle,
  1930. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  1931. .get_xclk = &r600_get_xclk,
  1932. .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
  1933. .gart = {
  1934. .tlb_flush = &cayman_pcie_gart_tlb_flush,
  1935. .set_page = &rs600_gart_set_page,
  1936. },
  1937. .vm = {
  1938. .init = &cayman_vm_init,
  1939. .fini = &cayman_vm_fini,
  1940. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  1941. .set_page = &cayman_vm_set_page,
  1942. },
  1943. .ring = {
  1944. [RADEON_RING_TYPE_GFX_INDEX] = {
  1945. .ib_execute = &cayman_ring_ib_execute,
  1946. .ib_parse = &evergreen_ib_parse,
  1947. .emit_fence = &cayman_fence_ring_emit,
  1948. .emit_semaphore = &r600_semaphore_ring_emit,
  1949. .cs_parse = &evergreen_cs_parse,
  1950. .ring_test = &r600_ring_test,
  1951. .ib_test = &r600_ib_test,
  1952. .is_lockup = &cayman_gfx_is_lockup,
  1953. .vm_flush = &cayman_vm_flush,
  1954. .get_rptr = &radeon_ring_generic_get_rptr,
  1955. .get_wptr = &radeon_ring_generic_get_wptr,
  1956. .set_wptr = &radeon_ring_generic_set_wptr,
  1957. },
  1958. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  1959. .ib_execute = &cayman_ring_ib_execute,
  1960. .ib_parse = &evergreen_ib_parse,
  1961. .emit_fence = &cayman_fence_ring_emit,
  1962. .emit_semaphore = &r600_semaphore_ring_emit,
  1963. .cs_parse = &evergreen_cs_parse,
  1964. .ring_test = &r600_ring_test,
  1965. .ib_test = &r600_ib_test,
  1966. .is_lockup = &cayman_gfx_is_lockup,
  1967. .vm_flush = &cayman_vm_flush,
  1968. .get_rptr = &radeon_ring_generic_get_rptr,
  1969. .get_wptr = &radeon_ring_generic_get_wptr,
  1970. .set_wptr = &radeon_ring_generic_set_wptr,
  1971. },
  1972. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  1973. .ib_execute = &cayman_ring_ib_execute,
  1974. .ib_parse = &evergreen_ib_parse,
  1975. .emit_fence = &cayman_fence_ring_emit,
  1976. .emit_semaphore = &r600_semaphore_ring_emit,
  1977. .cs_parse = &evergreen_cs_parse,
  1978. .ring_test = &r600_ring_test,
  1979. .ib_test = &r600_ib_test,
  1980. .is_lockup = &cayman_gfx_is_lockup,
  1981. .vm_flush = &cayman_vm_flush,
  1982. .get_rptr = &radeon_ring_generic_get_rptr,
  1983. .get_wptr = &radeon_ring_generic_get_wptr,
  1984. .set_wptr = &radeon_ring_generic_set_wptr,
  1985. },
  1986. [R600_RING_TYPE_DMA_INDEX] = {
  1987. .ib_execute = &cayman_dma_ring_ib_execute,
  1988. .ib_parse = &evergreen_dma_ib_parse,
  1989. .emit_fence = &evergreen_dma_fence_ring_emit,
  1990. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  1991. .cs_parse = &evergreen_dma_cs_parse,
  1992. .ring_test = &r600_dma_ring_test,
  1993. .ib_test = &r600_dma_ib_test,
  1994. .is_lockup = &cayman_dma_is_lockup,
  1995. .vm_flush = &cayman_dma_vm_flush,
  1996. .get_rptr = &radeon_ring_generic_get_rptr,
  1997. .get_wptr = &radeon_ring_generic_get_wptr,
  1998. .set_wptr = &radeon_ring_generic_set_wptr,
  1999. },
  2000. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2001. .ib_execute = &cayman_dma_ring_ib_execute,
  2002. .ib_parse = &evergreen_dma_ib_parse,
  2003. .emit_fence = &evergreen_dma_fence_ring_emit,
  2004. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2005. .cs_parse = &evergreen_dma_cs_parse,
  2006. .ring_test = &r600_dma_ring_test,
  2007. .ib_test = &r600_dma_ib_test,
  2008. .is_lockup = &cayman_dma_is_lockup,
  2009. .vm_flush = &cayman_dma_vm_flush,
  2010. .get_rptr = &radeon_ring_generic_get_rptr,
  2011. .get_wptr = &radeon_ring_generic_get_wptr,
  2012. .set_wptr = &radeon_ring_generic_set_wptr,
  2013. },
  2014. [R600_RING_TYPE_UVD_INDEX] = {
  2015. .ib_execute = &r600_uvd_ib_execute,
  2016. .emit_fence = &r600_uvd_fence_emit,
  2017. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2018. .cs_parse = &radeon_uvd_cs_parse,
  2019. .ring_test = &r600_uvd_ring_test,
  2020. .ib_test = &r600_uvd_ib_test,
  2021. .is_lockup = &radeon_ring_test_lockup,
  2022. .get_rptr = &radeon_ring_generic_get_rptr,
  2023. .get_wptr = &radeon_ring_generic_get_wptr,
  2024. .set_wptr = &radeon_ring_generic_set_wptr,
  2025. }
  2026. },
  2027. .irq = {
  2028. .set = &evergreen_irq_set,
  2029. .process = &evergreen_irq_process,
  2030. },
  2031. .display = {
  2032. .bandwidth_update = &dce6_bandwidth_update,
  2033. .get_vblank_counter = &evergreen_get_vblank_counter,
  2034. .wait_for_vblank = &dce4_wait_for_vblank,
  2035. .set_backlight_level = &atombios_set_backlight_level,
  2036. .get_backlight_level = &atombios_get_backlight_level,
  2037. },
  2038. .copy = {
  2039. .blit = &r600_copy_blit,
  2040. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2041. .dma = &evergreen_copy_dma,
  2042. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2043. .copy = &evergreen_copy_dma,
  2044. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2045. },
  2046. .surface = {
  2047. .set_reg = r600_set_surface_reg,
  2048. .clear_reg = r600_clear_surface_reg,
  2049. },
  2050. .hpd = {
  2051. .init = &evergreen_hpd_init,
  2052. .fini = &evergreen_hpd_fini,
  2053. .sense = &evergreen_hpd_sense,
  2054. .set_polarity = &evergreen_hpd_set_polarity,
  2055. },
  2056. .pm = {
  2057. .misc = &evergreen_pm_misc,
  2058. .prepare = &evergreen_pm_prepare,
  2059. .finish = &evergreen_pm_finish,
  2060. .init_profile = &sumo_pm_init_profile,
  2061. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2062. .get_engine_clock = &radeon_atom_get_engine_clock,
  2063. .set_engine_clock = &radeon_atom_set_engine_clock,
  2064. .get_memory_clock = NULL,
  2065. .set_memory_clock = NULL,
  2066. .get_pcie_lanes = NULL,
  2067. .set_pcie_lanes = NULL,
  2068. .set_clock_gating = NULL,
  2069. .set_uvd_clocks = &sumo_set_uvd_clocks,
  2070. .get_temperature = &tn_get_temp,
  2071. },
  2072. .dpm = {
  2073. .init = &trinity_dpm_init,
  2074. .setup_asic = &trinity_dpm_setup_asic,
  2075. .enable = &trinity_dpm_enable,
  2076. .disable = &trinity_dpm_disable,
  2077. .pre_set_power_state = &trinity_dpm_pre_set_power_state,
  2078. .set_power_state = &trinity_dpm_set_power_state,
  2079. .post_set_power_state = &trinity_dpm_post_set_power_state,
  2080. .display_configuration_changed = &trinity_dpm_display_configuration_changed,
  2081. .fini = &trinity_dpm_fini,
  2082. .get_sclk = &trinity_dpm_get_sclk,
  2083. .get_mclk = &trinity_dpm_get_mclk,
  2084. .print_power_state = &trinity_dpm_print_power_state,
  2085. .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
  2086. },
  2087. .pflip = {
  2088. .pre_page_flip = &evergreen_pre_page_flip,
  2089. .page_flip = &evergreen_page_flip,
  2090. .post_page_flip = &evergreen_post_page_flip,
  2091. },
  2092. };
  2093. static struct radeon_asic si_asic = {
  2094. .init = &si_init,
  2095. .fini = &si_fini,
  2096. .suspend = &si_suspend,
  2097. .resume = &si_resume,
  2098. .asic_reset = &si_asic_reset,
  2099. .vga_set_state = &r600_vga_set_state,
  2100. .ioctl_wait_idle = r600_ioctl_wait_idle,
  2101. .gui_idle = &r600_gui_idle,
  2102. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2103. .get_xclk = &si_get_xclk,
  2104. .get_gpu_clock_counter = &si_get_gpu_clock_counter,
  2105. .gart = {
  2106. .tlb_flush = &si_pcie_gart_tlb_flush,
  2107. .set_page = &rs600_gart_set_page,
  2108. },
  2109. .vm = {
  2110. .init = &si_vm_init,
  2111. .fini = &si_vm_fini,
  2112. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2113. .set_page = &si_vm_set_page,
  2114. },
  2115. .ring = {
  2116. [RADEON_RING_TYPE_GFX_INDEX] = {
  2117. .ib_execute = &si_ring_ib_execute,
  2118. .ib_parse = &si_ib_parse,
  2119. .emit_fence = &si_fence_ring_emit,
  2120. .emit_semaphore = &r600_semaphore_ring_emit,
  2121. .cs_parse = NULL,
  2122. .ring_test = &r600_ring_test,
  2123. .ib_test = &r600_ib_test,
  2124. .is_lockup = &si_gfx_is_lockup,
  2125. .vm_flush = &si_vm_flush,
  2126. .get_rptr = &radeon_ring_generic_get_rptr,
  2127. .get_wptr = &radeon_ring_generic_get_wptr,
  2128. .set_wptr = &radeon_ring_generic_set_wptr,
  2129. },
  2130. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2131. .ib_execute = &si_ring_ib_execute,
  2132. .ib_parse = &si_ib_parse,
  2133. .emit_fence = &si_fence_ring_emit,
  2134. .emit_semaphore = &r600_semaphore_ring_emit,
  2135. .cs_parse = NULL,
  2136. .ring_test = &r600_ring_test,
  2137. .ib_test = &r600_ib_test,
  2138. .is_lockup = &si_gfx_is_lockup,
  2139. .vm_flush = &si_vm_flush,
  2140. .get_rptr = &radeon_ring_generic_get_rptr,
  2141. .get_wptr = &radeon_ring_generic_get_wptr,
  2142. .set_wptr = &radeon_ring_generic_set_wptr,
  2143. },
  2144. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2145. .ib_execute = &si_ring_ib_execute,
  2146. .ib_parse = &si_ib_parse,
  2147. .emit_fence = &si_fence_ring_emit,
  2148. .emit_semaphore = &r600_semaphore_ring_emit,
  2149. .cs_parse = NULL,
  2150. .ring_test = &r600_ring_test,
  2151. .ib_test = &r600_ib_test,
  2152. .is_lockup = &si_gfx_is_lockup,
  2153. .vm_flush = &si_vm_flush,
  2154. .get_rptr = &radeon_ring_generic_get_rptr,
  2155. .get_wptr = &radeon_ring_generic_get_wptr,
  2156. .set_wptr = &radeon_ring_generic_set_wptr,
  2157. },
  2158. [R600_RING_TYPE_DMA_INDEX] = {
  2159. .ib_execute = &cayman_dma_ring_ib_execute,
  2160. .ib_parse = &evergreen_dma_ib_parse,
  2161. .emit_fence = &evergreen_dma_fence_ring_emit,
  2162. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2163. .cs_parse = NULL,
  2164. .ring_test = &r600_dma_ring_test,
  2165. .ib_test = &r600_dma_ib_test,
  2166. .is_lockup = &si_dma_is_lockup,
  2167. .vm_flush = &si_dma_vm_flush,
  2168. .get_rptr = &radeon_ring_generic_get_rptr,
  2169. .get_wptr = &radeon_ring_generic_get_wptr,
  2170. .set_wptr = &radeon_ring_generic_set_wptr,
  2171. },
  2172. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2173. .ib_execute = &cayman_dma_ring_ib_execute,
  2174. .ib_parse = &evergreen_dma_ib_parse,
  2175. .emit_fence = &evergreen_dma_fence_ring_emit,
  2176. .emit_semaphore = &r600_dma_semaphore_ring_emit,
  2177. .cs_parse = NULL,
  2178. .ring_test = &r600_dma_ring_test,
  2179. .ib_test = &r600_dma_ib_test,
  2180. .is_lockup = &si_dma_is_lockup,
  2181. .vm_flush = &si_dma_vm_flush,
  2182. .get_rptr = &radeon_ring_generic_get_rptr,
  2183. .get_wptr = &radeon_ring_generic_get_wptr,
  2184. .set_wptr = &radeon_ring_generic_set_wptr,
  2185. },
  2186. [R600_RING_TYPE_UVD_INDEX] = {
  2187. .ib_execute = &r600_uvd_ib_execute,
  2188. .emit_fence = &r600_uvd_fence_emit,
  2189. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2190. .cs_parse = &radeon_uvd_cs_parse,
  2191. .ring_test = &r600_uvd_ring_test,
  2192. .ib_test = &r600_uvd_ib_test,
  2193. .is_lockup = &radeon_ring_test_lockup,
  2194. .get_rptr = &radeon_ring_generic_get_rptr,
  2195. .get_wptr = &radeon_ring_generic_get_wptr,
  2196. .set_wptr = &radeon_ring_generic_set_wptr,
  2197. }
  2198. },
  2199. .irq = {
  2200. .set = &si_irq_set,
  2201. .process = &si_irq_process,
  2202. },
  2203. .display = {
  2204. .bandwidth_update = &dce6_bandwidth_update,
  2205. .get_vblank_counter = &evergreen_get_vblank_counter,
  2206. .wait_for_vblank = &dce4_wait_for_vblank,
  2207. .set_backlight_level = &atombios_set_backlight_level,
  2208. .get_backlight_level = &atombios_get_backlight_level,
  2209. },
  2210. .copy = {
  2211. .blit = NULL,
  2212. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2213. .dma = &si_copy_dma,
  2214. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2215. .copy = &si_copy_dma,
  2216. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2217. },
  2218. .surface = {
  2219. .set_reg = r600_set_surface_reg,
  2220. .clear_reg = r600_clear_surface_reg,
  2221. },
  2222. .hpd = {
  2223. .init = &evergreen_hpd_init,
  2224. .fini = &evergreen_hpd_fini,
  2225. .sense = &evergreen_hpd_sense,
  2226. .set_polarity = &evergreen_hpd_set_polarity,
  2227. },
  2228. .pm = {
  2229. .misc = &evergreen_pm_misc,
  2230. .prepare = &evergreen_pm_prepare,
  2231. .finish = &evergreen_pm_finish,
  2232. .init_profile = &sumo_pm_init_profile,
  2233. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2234. .get_engine_clock = &radeon_atom_get_engine_clock,
  2235. .set_engine_clock = &radeon_atom_set_engine_clock,
  2236. .get_memory_clock = &radeon_atom_get_memory_clock,
  2237. .set_memory_clock = &radeon_atom_set_memory_clock,
  2238. .get_pcie_lanes = &r600_get_pcie_lanes,
  2239. .set_pcie_lanes = &r600_set_pcie_lanes,
  2240. .set_clock_gating = NULL,
  2241. .set_uvd_clocks = &si_set_uvd_clocks,
  2242. .get_temperature = &si_get_temp,
  2243. },
  2244. .dpm = {
  2245. .init = &si_dpm_init,
  2246. .setup_asic = &si_dpm_setup_asic,
  2247. .enable = &si_dpm_enable,
  2248. .disable = &si_dpm_disable,
  2249. .pre_set_power_state = &si_dpm_pre_set_power_state,
  2250. .set_power_state = &si_dpm_set_power_state,
  2251. .post_set_power_state = &si_dpm_post_set_power_state,
  2252. .display_configuration_changed = &si_dpm_display_configuration_changed,
  2253. .fini = &si_dpm_fini,
  2254. .get_sclk = &ni_dpm_get_sclk,
  2255. .get_mclk = &ni_dpm_get_mclk,
  2256. .print_power_state = &ni_dpm_print_power_state,
  2257. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  2258. },
  2259. .pflip = {
  2260. .pre_page_flip = &evergreen_pre_page_flip,
  2261. .page_flip = &evergreen_page_flip,
  2262. .post_page_flip = &evergreen_post_page_flip,
  2263. },
  2264. };
  2265. static struct radeon_asic ci_asic = {
  2266. .init = &cik_init,
  2267. .fini = &cik_fini,
  2268. .suspend = &cik_suspend,
  2269. .resume = &cik_resume,
  2270. .asic_reset = &cik_asic_reset,
  2271. .vga_set_state = &r600_vga_set_state,
  2272. .ioctl_wait_idle = NULL,
  2273. .gui_idle = &r600_gui_idle,
  2274. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2275. .get_xclk = &cik_get_xclk,
  2276. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2277. .gart = {
  2278. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2279. .set_page = &rs600_gart_set_page,
  2280. },
  2281. .vm = {
  2282. .init = &cik_vm_init,
  2283. .fini = &cik_vm_fini,
  2284. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2285. .set_page = &cik_vm_set_page,
  2286. },
  2287. .ring = {
  2288. [RADEON_RING_TYPE_GFX_INDEX] = {
  2289. .ib_execute = &cik_ring_ib_execute,
  2290. .ib_parse = &cik_ib_parse,
  2291. .emit_fence = &cik_fence_gfx_ring_emit,
  2292. .emit_semaphore = &cik_semaphore_ring_emit,
  2293. .cs_parse = NULL,
  2294. .ring_test = &cik_ring_test,
  2295. .ib_test = &cik_ib_test,
  2296. .is_lockup = &cik_gfx_is_lockup,
  2297. .vm_flush = &cik_vm_flush,
  2298. .get_rptr = &radeon_ring_generic_get_rptr,
  2299. .get_wptr = &radeon_ring_generic_get_wptr,
  2300. .set_wptr = &radeon_ring_generic_set_wptr,
  2301. },
  2302. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2303. .ib_execute = &cik_ring_ib_execute,
  2304. .ib_parse = &cik_ib_parse,
  2305. .emit_fence = &cik_fence_compute_ring_emit,
  2306. .emit_semaphore = &cik_semaphore_ring_emit,
  2307. .cs_parse = NULL,
  2308. .ring_test = &cik_ring_test,
  2309. .ib_test = &cik_ib_test,
  2310. .is_lockup = &cik_gfx_is_lockup,
  2311. .vm_flush = &cik_vm_flush,
  2312. .get_rptr = &cik_compute_ring_get_rptr,
  2313. .get_wptr = &cik_compute_ring_get_wptr,
  2314. .set_wptr = &cik_compute_ring_set_wptr,
  2315. },
  2316. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2317. .ib_execute = &cik_ring_ib_execute,
  2318. .ib_parse = &cik_ib_parse,
  2319. .emit_fence = &cik_fence_compute_ring_emit,
  2320. .emit_semaphore = &cik_semaphore_ring_emit,
  2321. .cs_parse = NULL,
  2322. .ring_test = &cik_ring_test,
  2323. .ib_test = &cik_ib_test,
  2324. .is_lockup = &cik_gfx_is_lockup,
  2325. .vm_flush = &cik_vm_flush,
  2326. .get_rptr = &cik_compute_ring_get_rptr,
  2327. .get_wptr = &cik_compute_ring_get_wptr,
  2328. .set_wptr = &cik_compute_ring_set_wptr,
  2329. },
  2330. [R600_RING_TYPE_DMA_INDEX] = {
  2331. .ib_execute = &cik_sdma_ring_ib_execute,
  2332. .ib_parse = &cik_ib_parse,
  2333. .emit_fence = &cik_sdma_fence_ring_emit,
  2334. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2335. .cs_parse = NULL,
  2336. .ring_test = &cik_sdma_ring_test,
  2337. .ib_test = &cik_sdma_ib_test,
  2338. .is_lockup = &cik_sdma_is_lockup,
  2339. .vm_flush = &cik_dma_vm_flush,
  2340. .get_rptr = &radeon_ring_generic_get_rptr,
  2341. .get_wptr = &radeon_ring_generic_get_wptr,
  2342. .set_wptr = &radeon_ring_generic_set_wptr,
  2343. },
  2344. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2345. .ib_execute = &cik_sdma_ring_ib_execute,
  2346. .ib_parse = &cik_ib_parse,
  2347. .emit_fence = &cik_sdma_fence_ring_emit,
  2348. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2349. .cs_parse = NULL,
  2350. .ring_test = &cik_sdma_ring_test,
  2351. .ib_test = &cik_sdma_ib_test,
  2352. .is_lockup = &cik_sdma_is_lockup,
  2353. .vm_flush = &cik_dma_vm_flush,
  2354. .get_rptr = &radeon_ring_generic_get_rptr,
  2355. .get_wptr = &radeon_ring_generic_get_wptr,
  2356. .set_wptr = &radeon_ring_generic_set_wptr,
  2357. },
  2358. [R600_RING_TYPE_UVD_INDEX] = {
  2359. .ib_execute = &r600_uvd_ib_execute,
  2360. .emit_fence = &r600_uvd_fence_emit,
  2361. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2362. .cs_parse = &radeon_uvd_cs_parse,
  2363. .ring_test = &r600_uvd_ring_test,
  2364. .ib_test = &r600_uvd_ib_test,
  2365. .is_lockup = &radeon_ring_test_lockup,
  2366. .get_rptr = &radeon_ring_generic_get_rptr,
  2367. .get_wptr = &radeon_ring_generic_get_wptr,
  2368. .set_wptr = &radeon_ring_generic_set_wptr,
  2369. }
  2370. },
  2371. .irq = {
  2372. .set = &cik_irq_set,
  2373. .process = &cik_irq_process,
  2374. },
  2375. .display = {
  2376. .bandwidth_update = &dce8_bandwidth_update,
  2377. .get_vblank_counter = &evergreen_get_vblank_counter,
  2378. .wait_for_vblank = &dce4_wait_for_vblank,
  2379. },
  2380. .copy = {
  2381. .blit = NULL,
  2382. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2383. .dma = &cik_copy_dma,
  2384. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2385. .copy = &cik_copy_dma,
  2386. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2387. },
  2388. .surface = {
  2389. .set_reg = r600_set_surface_reg,
  2390. .clear_reg = r600_clear_surface_reg,
  2391. },
  2392. .hpd = {
  2393. .init = &evergreen_hpd_init,
  2394. .fini = &evergreen_hpd_fini,
  2395. .sense = &evergreen_hpd_sense,
  2396. .set_polarity = &evergreen_hpd_set_polarity,
  2397. },
  2398. .pm = {
  2399. .misc = &evergreen_pm_misc,
  2400. .prepare = &evergreen_pm_prepare,
  2401. .finish = &evergreen_pm_finish,
  2402. .init_profile = &sumo_pm_init_profile,
  2403. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2404. .get_engine_clock = &radeon_atom_get_engine_clock,
  2405. .set_engine_clock = &radeon_atom_set_engine_clock,
  2406. .get_memory_clock = &radeon_atom_get_memory_clock,
  2407. .set_memory_clock = &radeon_atom_set_memory_clock,
  2408. .get_pcie_lanes = NULL,
  2409. .set_pcie_lanes = NULL,
  2410. .set_clock_gating = NULL,
  2411. .set_uvd_clocks = &cik_set_uvd_clocks,
  2412. },
  2413. .pflip = {
  2414. .pre_page_flip = &evergreen_pre_page_flip,
  2415. .page_flip = &evergreen_page_flip,
  2416. .post_page_flip = &evergreen_post_page_flip,
  2417. },
  2418. };
  2419. static struct radeon_asic kv_asic = {
  2420. .init = &cik_init,
  2421. .fini = &cik_fini,
  2422. .suspend = &cik_suspend,
  2423. .resume = &cik_resume,
  2424. .asic_reset = &cik_asic_reset,
  2425. .vga_set_state = &r600_vga_set_state,
  2426. .ioctl_wait_idle = NULL,
  2427. .gui_idle = &r600_gui_idle,
  2428. .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
  2429. .get_xclk = &cik_get_xclk,
  2430. .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
  2431. .gart = {
  2432. .tlb_flush = &cik_pcie_gart_tlb_flush,
  2433. .set_page = &rs600_gart_set_page,
  2434. },
  2435. .vm = {
  2436. .init = &cik_vm_init,
  2437. .fini = &cik_vm_fini,
  2438. .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
  2439. .set_page = &cik_vm_set_page,
  2440. },
  2441. .ring = {
  2442. [RADEON_RING_TYPE_GFX_INDEX] = {
  2443. .ib_execute = &cik_ring_ib_execute,
  2444. .ib_parse = &cik_ib_parse,
  2445. .emit_fence = &cik_fence_gfx_ring_emit,
  2446. .emit_semaphore = &cik_semaphore_ring_emit,
  2447. .cs_parse = NULL,
  2448. .ring_test = &cik_ring_test,
  2449. .ib_test = &cik_ib_test,
  2450. .is_lockup = &cik_gfx_is_lockup,
  2451. .vm_flush = &cik_vm_flush,
  2452. .get_rptr = &radeon_ring_generic_get_rptr,
  2453. .get_wptr = &radeon_ring_generic_get_wptr,
  2454. .set_wptr = &radeon_ring_generic_set_wptr,
  2455. },
  2456. [CAYMAN_RING_TYPE_CP1_INDEX] = {
  2457. .ib_execute = &cik_ring_ib_execute,
  2458. .ib_parse = &cik_ib_parse,
  2459. .emit_fence = &cik_fence_compute_ring_emit,
  2460. .emit_semaphore = &cik_semaphore_ring_emit,
  2461. .cs_parse = NULL,
  2462. .ring_test = &cik_ring_test,
  2463. .ib_test = &cik_ib_test,
  2464. .is_lockup = &cik_gfx_is_lockup,
  2465. .vm_flush = &cik_vm_flush,
  2466. .get_rptr = &cik_compute_ring_get_rptr,
  2467. .get_wptr = &cik_compute_ring_get_wptr,
  2468. .set_wptr = &cik_compute_ring_set_wptr,
  2469. },
  2470. [CAYMAN_RING_TYPE_CP2_INDEX] = {
  2471. .ib_execute = &cik_ring_ib_execute,
  2472. .ib_parse = &cik_ib_parse,
  2473. .emit_fence = &cik_fence_compute_ring_emit,
  2474. .emit_semaphore = &cik_semaphore_ring_emit,
  2475. .cs_parse = NULL,
  2476. .ring_test = &cik_ring_test,
  2477. .ib_test = &cik_ib_test,
  2478. .is_lockup = &cik_gfx_is_lockup,
  2479. .vm_flush = &cik_vm_flush,
  2480. .get_rptr = &cik_compute_ring_get_rptr,
  2481. .get_wptr = &cik_compute_ring_get_wptr,
  2482. .set_wptr = &cik_compute_ring_set_wptr,
  2483. },
  2484. [R600_RING_TYPE_DMA_INDEX] = {
  2485. .ib_execute = &cik_sdma_ring_ib_execute,
  2486. .ib_parse = &cik_ib_parse,
  2487. .emit_fence = &cik_sdma_fence_ring_emit,
  2488. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2489. .cs_parse = NULL,
  2490. .ring_test = &cik_sdma_ring_test,
  2491. .ib_test = &cik_sdma_ib_test,
  2492. .is_lockup = &cik_sdma_is_lockup,
  2493. .vm_flush = &cik_dma_vm_flush,
  2494. .get_rptr = &radeon_ring_generic_get_rptr,
  2495. .get_wptr = &radeon_ring_generic_get_wptr,
  2496. .set_wptr = &radeon_ring_generic_set_wptr,
  2497. },
  2498. [CAYMAN_RING_TYPE_DMA1_INDEX] = {
  2499. .ib_execute = &cik_sdma_ring_ib_execute,
  2500. .ib_parse = &cik_ib_parse,
  2501. .emit_fence = &cik_sdma_fence_ring_emit,
  2502. .emit_semaphore = &cik_sdma_semaphore_ring_emit,
  2503. .cs_parse = NULL,
  2504. .ring_test = &cik_sdma_ring_test,
  2505. .ib_test = &cik_sdma_ib_test,
  2506. .is_lockup = &cik_sdma_is_lockup,
  2507. .vm_flush = &cik_dma_vm_flush,
  2508. .get_rptr = &radeon_ring_generic_get_rptr,
  2509. .get_wptr = &radeon_ring_generic_get_wptr,
  2510. .set_wptr = &radeon_ring_generic_set_wptr,
  2511. },
  2512. [R600_RING_TYPE_UVD_INDEX] = {
  2513. .ib_execute = &r600_uvd_ib_execute,
  2514. .emit_fence = &r600_uvd_fence_emit,
  2515. .emit_semaphore = &cayman_uvd_semaphore_emit,
  2516. .cs_parse = &radeon_uvd_cs_parse,
  2517. .ring_test = &r600_uvd_ring_test,
  2518. .ib_test = &r600_uvd_ib_test,
  2519. .is_lockup = &radeon_ring_test_lockup,
  2520. .get_rptr = &radeon_ring_generic_get_rptr,
  2521. .get_wptr = &radeon_ring_generic_get_wptr,
  2522. .set_wptr = &radeon_ring_generic_set_wptr,
  2523. }
  2524. },
  2525. .irq = {
  2526. .set = &cik_irq_set,
  2527. .process = &cik_irq_process,
  2528. },
  2529. .display = {
  2530. .bandwidth_update = &dce8_bandwidth_update,
  2531. .get_vblank_counter = &evergreen_get_vblank_counter,
  2532. .wait_for_vblank = &dce4_wait_for_vblank,
  2533. },
  2534. .copy = {
  2535. .blit = NULL,
  2536. .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
  2537. .dma = &cik_copy_dma,
  2538. .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
  2539. .copy = &cik_copy_dma,
  2540. .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
  2541. },
  2542. .surface = {
  2543. .set_reg = r600_set_surface_reg,
  2544. .clear_reg = r600_clear_surface_reg,
  2545. },
  2546. .hpd = {
  2547. .init = &evergreen_hpd_init,
  2548. .fini = &evergreen_hpd_fini,
  2549. .sense = &evergreen_hpd_sense,
  2550. .set_polarity = &evergreen_hpd_set_polarity,
  2551. },
  2552. .pm = {
  2553. .misc = &evergreen_pm_misc,
  2554. .prepare = &evergreen_pm_prepare,
  2555. .finish = &evergreen_pm_finish,
  2556. .init_profile = &sumo_pm_init_profile,
  2557. .get_dynpm_state = &r600_pm_get_dynpm_state,
  2558. .get_engine_clock = &radeon_atom_get_engine_clock,
  2559. .set_engine_clock = &radeon_atom_set_engine_clock,
  2560. .get_memory_clock = &radeon_atom_get_memory_clock,
  2561. .set_memory_clock = &radeon_atom_set_memory_clock,
  2562. .get_pcie_lanes = NULL,
  2563. .set_pcie_lanes = NULL,
  2564. .set_clock_gating = NULL,
  2565. .set_uvd_clocks = &cik_set_uvd_clocks,
  2566. },
  2567. .pflip = {
  2568. .pre_page_flip = &evergreen_pre_page_flip,
  2569. .page_flip = &evergreen_page_flip,
  2570. .post_page_flip = &evergreen_post_page_flip,
  2571. },
  2572. };
  2573. /**
  2574. * radeon_asic_init - register asic specific callbacks
  2575. *
  2576. * @rdev: radeon device pointer
  2577. *
  2578. * Registers the appropriate asic specific callbacks for each
  2579. * chip family. Also sets other asics specific info like the number
  2580. * of crtcs and the register aperture accessors (all asics).
  2581. * Returns 0 for success.
  2582. */
  2583. int radeon_asic_init(struct radeon_device *rdev)
  2584. {
  2585. radeon_register_accessor_init(rdev);
  2586. /* set the number of crtcs */
  2587. if (rdev->flags & RADEON_SINGLE_CRTC)
  2588. rdev->num_crtc = 1;
  2589. else
  2590. rdev->num_crtc = 2;
  2591. rdev->has_uvd = false;
  2592. switch (rdev->family) {
  2593. case CHIP_R100:
  2594. case CHIP_RV100:
  2595. case CHIP_RS100:
  2596. case CHIP_RV200:
  2597. case CHIP_RS200:
  2598. rdev->asic = &r100_asic;
  2599. break;
  2600. case CHIP_R200:
  2601. case CHIP_RV250:
  2602. case CHIP_RS300:
  2603. case CHIP_RV280:
  2604. rdev->asic = &r200_asic;
  2605. break;
  2606. case CHIP_R300:
  2607. case CHIP_R350:
  2608. case CHIP_RV350:
  2609. case CHIP_RV380:
  2610. if (rdev->flags & RADEON_IS_PCIE)
  2611. rdev->asic = &r300_asic_pcie;
  2612. else
  2613. rdev->asic = &r300_asic;
  2614. break;
  2615. case CHIP_R420:
  2616. case CHIP_R423:
  2617. case CHIP_RV410:
  2618. rdev->asic = &r420_asic;
  2619. /* handle macs */
  2620. if (rdev->bios == NULL) {
  2621. rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
  2622. rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
  2623. rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
  2624. rdev->asic->pm.set_memory_clock = NULL;
  2625. rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
  2626. }
  2627. break;
  2628. case CHIP_RS400:
  2629. case CHIP_RS480:
  2630. rdev->asic = &rs400_asic;
  2631. break;
  2632. case CHIP_RS600:
  2633. rdev->asic = &rs600_asic;
  2634. break;
  2635. case CHIP_RS690:
  2636. case CHIP_RS740:
  2637. rdev->asic = &rs690_asic;
  2638. break;
  2639. case CHIP_RV515:
  2640. rdev->asic = &rv515_asic;
  2641. break;
  2642. case CHIP_R520:
  2643. case CHIP_RV530:
  2644. case CHIP_RV560:
  2645. case CHIP_RV570:
  2646. case CHIP_R580:
  2647. rdev->asic = &r520_asic;
  2648. break;
  2649. case CHIP_R600:
  2650. rdev->asic = &r600_asic;
  2651. break;
  2652. case CHIP_RV610:
  2653. case CHIP_RV630:
  2654. case CHIP_RV620:
  2655. case CHIP_RV635:
  2656. case CHIP_RV670:
  2657. rdev->asic = &rv6xx_asic;
  2658. rdev->has_uvd = true;
  2659. break;
  2660. case CHIP_RS780:
  2661. case CHIP_RS880:
  2662. rdev->asic = &rs780_asic;
  2663. rdev->has_uvd = true;
  2664. break;
  2665. case CHIP_RV770:
  2666. case CHIP_RV730:
  2667. case CHIP_RV710:
  2668. case CHIP_RV740:
  2669. rdev->asic = &rv770_asic;
  2670. rdev->has_uvd = true;
  2671. break;
  2672. case CHIP_CEDAR:
  2673. case CHIP_REDWOOD:
  2674. case CHIP_JUNIPER:
  2675. case CHIP_CYPRESS:
  2676. case CHIP_HEMLOCK:
  2677. /* set num crtcs */
  2678. if (rdev->family == CHIP_CEDAR)
  2679. rdev->num_crtc = 4;
  2680. else
  2681. rdev->num_crtc = 6;
  2682. rdev->asic = &evergreen_asic;
  2683. rdev->has_uvd = true;
  2684. break;
  2685. case CHIP_PALM:
  2686. case CHIP_SUMO:
  2687. case CHIP_SUMO2:
  2688. rdev->asic = &sumo_asic;
  2689. rdev->has_uvd = true;
  2690. break;
  2691. case CHIP_BARTS:
  2692. case CHIP_TURKS:
  2693. case CHIP_CAICOS:
  2694. /* set num crtcs */
  2695. if (rdev->family == CHIP_CAICOS)
  2696. rdev->num_crtc = 4;
  2697. else
  2698. rdev->num_crtc = 6;
  2699. rdev->asic = &btc_asic;
  2700. rdev->has_uvd = true;
  2701. break;
  2702. case CHIP_CAYMAN:
  2703. rdev->asic = &cayman_asic;
  2704. /* set num crtcs */
  2705. rdev->num_crtc = 6;
  2706. rdev->has_uvd = true;
  2707. break;
  2708. case CHIP_ARUBA:
  2709. rdev->asic = &trinity_asic;
  2710. /* set num crtcs */
  2711. rdev->num_crtc = 4;
  2712. rdev->has_uvd = true;
  2713. break;
  2714. case CHIP_TAHITI:
  2715. case CHIP_PITCAIRN:
  2716. case CHIP_VERDE:
  2717. case CHIP_OLAND:
  2718. case CHIP_HAINAN:
  2719. rdev->asic = &si_asic;
  2720. /* set num crtcs */
  2721. if (rdev->family == CHIP_HAINAN)
  2722. rdev->num_crtc = 0;
  2723. else if (rdev->family == CHIP_OLAND)
  2724. rdev->num_crtc = 2;
  2725. else
  2726. rdev->num_crtc = 6;
  2727. if (rdev->family == CHIP_HAINAN)
  2728. rdev->has_uvd = false;
  2729. else
  2730. rdev->has_uvd = true;
  2731. break;
  2732. case CHIP_BONAIRE:
  2733. rdev->asic = &ci_asic;
  2734. rdev->num_crtc = 6;
  2735. break;
  2736. case CHIP_KAVERI:
  2737. case CHIP_KABINI:
  2738. rdev->asic = &kv_asic;
  2739. /* set num crtcs */
  2740. if (rdev->family == CHIP_KAVERI)
  2741. rdev->num_crtc = 4;
  2742. else
  2743. rdev->num_crtc = 2;
  2744. break;
  2745. default:
  2746. /* FIXME: not supported yet */
  2747. return -EINVAL;
  2748. }
  2749. if (rdev->flags & RADEON_IS_IGP) {
  2750. rdev->asic->pm.get_memory_clock = NULL;
  2751. rdev->asic->pm.set_memory_clock = NULL;
  2752. }
  2753. return 0;
  2754. }