r600.c 141 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #include "radeon_ucode.h"
  42. /* Firmware Names */
  43. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  44. MODULE_FIRMWARE("radeon/R600_me.bin");
  45. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  46. MODULE_FIRMWARE("radeon/RV610_me.bin");
  47. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  48. MODULE_FIRMWARE("radeon/RV630_me.bin");
  49. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  50. MODULE_FIRMWARE("radeon/RV620_me.bin");
  51. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  52. MODULE_FIRMWARE("radeon/RV635_me.bin");
  53. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  54. MODULE_FIRMWARE("radeon/RV670_me.bin");
  55. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RS780_me.bin");
  57. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV770_me.bin");
  59. MODULE_FIRMWARE("radeon/RV770_smc.bin");
  60. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV730_me.bin");
  62. MODULE_FIRMWARE("radeon/RV730_smc.bin");
  63. MODULE_FIRMWARE("radeon/RV740_smc.bin");
  64. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV710_me.bin");
  66. MODULE_FIRMWARE("radeon/RV710_smc.bin");
  67. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  68. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  69. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  70. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  71. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  72. MODULE_FIRMWARE("radeon/CEDAR_smc.bin");
  73. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  74. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  75. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  76. MODULE_FIRMWARE("radeon/REDWOOD_smc.bin");
  77. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  78. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  79. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  80. MODULE_FIRMWARE("radeon/JUNIPER_smc.bin");
  81. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  82. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  83. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_smc.bin");
  85. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  86. MODULE_FIRMWARE("radeon/PALM_me.bin");
  87. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  88. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  90. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  92. static const u32 crtc_offsets[2] =
  93. {
  94. 0,
  95. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  96. };
  97. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  98. /* r600,rv610,rv630,rv620,rv635,rv670 */
  99. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  100. static void r600_gpu_init(struct radeon_device *rdev);
  101. void r600_fini(struct radeon_device *rdev);
  102. void r600_irq_disable(struct radeon_device *rdev);
  103. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  104. extern int evergreen_rlc_resume(struct radeon_device *rdev);
  105. /**
  106. * r600_get_xclk - get the xclk
  107. *
  108. * @rdev: radeon_device pointer
  109. *
  110. * Returns the reference clock used by the gfx engine
  111. * (r6xx, IGPs, APUs).
  112. */
  113. u32 r600_get_xclk(struct radeon_device *rdev)
  114. {
  115. return rdev->clock.spll.reference_freq;
  116. }
  117. /* get temperature in millidegrees */
  118. int rv6xx_get_temp(struct radeon_device *rdev)
  119. {
  120. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  121. ASIC_T_SHIFT;
  122. int actual_temp = temp & 0xff;
  123. if (temp & 0x100)
  124. actual_temp -= 256;
  125. return actual_temp * 1000;
  126. }
  127. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  128. {
  129. int i;
  130. rdev->pm.dynpm_can_upclock = true;
  131. rdev->pm.dynpm_can_downclock = true;
  132. /* power state array is low to high, default is first */
  133. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  134. int min_power_state_index = 0;
  135. if (rdev->pm.num_power_states > 2)
  136. min_power_state_index = 1;
  137. switch (rdev->pm.dynpm_planned_action) {
  138. case DYNPM_ACTION_MINIMUM:
  139. rdev->pm.requested_power_state_index = min_power_state_index;
  140. rdev->pm.requested_clock_mode_index = 0;
  141. rdev->pm.dynpm_can_downclock = false;
  142. break;
  143. case DYNPM_ACTION_DOWNCLOCK:
  144. if (rdev->pm.current_power_state_index == min_power_state_index) {
  145. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  146. rdev->pm.dynpm_can_downclock = false;
  147. } else {
  148. if (rdev->pm.active_crtc_count > 1) {
  149. for (i = 0; i < rdev->pm.num_power_states; i++) {
  150. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  151. continue;
  152. else if (i >= rdev->pm.current_power_state_index) {
  153. rdev->pm.requested_power_state_index =
  154. rdev->pm.current_power_state_index;
  155. break;
  156. } else {
  157. rdev->pm.requested_power_state_index = i;
  158. break;
  159. }
  160. }
  161. } else {
  162. if (rdev->pm.current_power_state_index == 0)
  163. rdev->pm.requested_power_state_index =
  164. rdev->pm.num_power_states - 1;
  165. else
  166. rdev->pm.requested_power_state_index =
  167. rdev->pm.current_power_state_index - 1;
  168. }
  169. }
  170. rdev->pm.requested_clock_mode_index = 0;
  171. /* don't use the power state if crtcs are active and no display flag is set */
  172. if ((rdev->pm.active_crtc_count > 0) &&
  173. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  174. clock_info[rdev->pm.requested_clock_mode_index].flags &
  175. RADEON_PM_MODE_NO_DISPLAY)) {
  176. rdev->pm.requested_power_state_index++;
  177. }
  178. break;
  179. case DYNPM_ACTION_UPCLOCK:
  180. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  181. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  182. rdev->pm.dynpm_can_upclock = false;
  183. } else {
  184. if (rdev->pm.active_crtc_count > 1) {
  185. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  186. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  187. continue;
  188. else if (i <= rdev->pm.current_power_state_index) {
  189. rdev->pm.requested_power_state_index =
  190. rdev->pm.current_power_state_index;
  191. break;
  192. } else {
  193. rdev->pm.requested_power_state_index = i;
  194. break;
  195. }
  196. }
  197. } else
  198. rdev->pm.requested_power_state_index =
  199. rdev->pm.current_power_state_index + 1;
  200. }
  201. rdev->pm.requested_clock_mode_index = 0;
  202. break;
  203. case DYNPM_ACTION_DEFAULT:
  204. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  205. rdev->pm.requested_clock_mode_index = 0;
  206. rdev->pm.dynpm_can_upclock = false;
  207. break;
  208. case DYNPM_ACTION_NONE:
  209. default:
  210. DRM_ERROR("Requested mode for not defined action\n");
  211. return;
  212. }
  213. } else {
  214. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  215. /* for now just select the first power state and switch between clock modes */
  216. /* power state array is low to high, default is first (0) */
  217. if (rdev->pm.active_crtc_count > 1) {
  218. rdev->pm.requested_power_state_index = -1;
  219. /* start at 1 as we don't want the default mode */
  220. for (i = 1; i < rdev->pm.num_power_states; i++) {
  221. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  222. continue;
  223. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  224. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  225. rdev->pm.requested_power_state_index = i;
  226. break;
  227. }
  228. }
  229. /* if nothing selected, grab the default state. */
  230. if (rdev->pm.requested_power_state_index == -1)
  231. rdev->pm.requested_power_state_index = 0;
  232. } else
  233. rdev->pm.requested_power_state_index = 1;
  234. switch (rdev->pm.dynpm_planned_action) {
  235. case DYNPM_ACTION_MINIMUM:
  236. rdev->pm.requested_clock_mode_index = 0;
  237. rdev->pm.dynpm_can_downclock = false;
  238. break;
  239. case DYNPM_ACTION_DOWNCLOCK:
  240. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  241. if (rdev->pm.current_clock_mode_index == 0) {
  242. rdev->pm.requested_clock_mode_index = 0;
  243. rdev->pm.dynpm_can_downclock = false;
  244. } else
  245. rdev->pm.requested_clock_mode_index =
  246. rdev->pm.current_clock_mode_index - 1;
  247. } else {
  248. rdev->pm.requested_clock_mode_index = 0;
  249. rdev->pm.dynpm_can_downclock = false;
  250. }
  251. /* don't use the power state if crtcs are active and no display flag is set */
  252. if ((rdev->pm.active_crtc_count > 0) &&
  253. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  254. clock_info[rdev->pm.requested_clock_mode_index].flags &
  255. RADEON_PM_MODE_NO_DISPLAY)) {
  256. rdev->pm.requested_clock_mode_index++;
  257. }
  258. break;
  259. case DYNPM_ACTION_UPCLOCK:
  260. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  261. if (rdev->pm.current_clock_mode_index ==
  262. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  263. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  264. rdev->pm.dynpm_can_upclock = false;
  265. } else
  266. rdev->pm.requested_clock_mode_index =
  267. rdev->pm.current_clock_mode_index + 1;
  268. } else {
  269. rdev->pm.requested_clock_mode_index =
  270. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  271. rdev->pm.dynpm_can_upclock = false;
  272. }
  273. break;
  274. case DYNPM_ACTION_DEFAULT:
  275. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  276. rdev->pm.requested_clock_mode_index = 0;
  277. rdev->pm.dynpm_can_upclock = false;
  278. break;
  279. case DYNPM_ACTION_NONE:
  280. default:
  281. DRM_ERROR("Requested mode for not defined action\n");
  282. return;
  283. }
  284. }
  285. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  286. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  287. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  288. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  289. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  290. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  291. pcie_lanes);
  292. }
  293. void rs780_pm_init_profile(struct radeon_device *rdev)
  294. {
  295. if (rdev->pm.num_power_states == 2) {
  296. /* default */
  297. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  301. /* low sh */
  302. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  306. /* mid sh */
  307. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  311. /* high sh */
  312. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  316. /* low mh */
  317. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  321. /* mid mh */
  322. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  326. /* high mh */
  327. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  330. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  331. } else if (rdev->pm.num_power_states == 3) {
  332. /* default */
  333. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  336. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  337. /* low sh */
  338. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  341. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  342. /* mid sh */
  343. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  346. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  347. /* high sh */
  348. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  352. /* low mh */
  353. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  356. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  357. /* mid mh */
  358. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  361. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  362. /* high mh */
  363. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  367. } else {
  368. /* default */
  369. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  372. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  373. /* low sh */
  374. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  377. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  378. /* mid sh */
  379. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  382. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  383. /* high sh */
  384. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  388. /* low mh */
  389. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  393. /* mid mh */
  394. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  398. /* high mh */
  399. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  402. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  403. }
  404. }
  405. void r600_pm_init_profile(struct radeon_device *rdev)
  406. {
  407. int idx;
  408. if (rdev->family == CHIP_R600) {
  409. /* XXX */
  410. /* default */
  411. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  414. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  415. /* low sh */
  416. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  419. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  420. /* mid sh */
  421. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  424. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  425. /* high sh */
  426. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  430. /* low mh */
  431. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  434. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  435. /* mid mh */
  436. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  439. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  440. /* high mh */
  441. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  445. } else {
  446. if (rdev->pm.num_power_states < 4) {
  447. /* default */
  448. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  451. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  452. /* low sh */
  453. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  456. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  457. /* mid sh */
  458. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  461. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  462. /* high sh */
  463. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  467. /* low mh */
  468. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  471. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  472. /* low mh */
  473. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  476. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  477. /* high mh */
  478. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  481. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  482. } else {
  483. /* default */
  484. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  488. /* low sh */
  489. if (rdev->flags & RADEON_IS_MOBILITY)
  490. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  491. else
  492. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  493. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  497. /* mid sh */
  498. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  502. /* high sh */
  503. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  504. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  507. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  508. /* low mh */
  509. if (rdev->flags & RADEON_IS_MOBILITY)
  510. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  511. else
  512. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  513. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  517. /* mid mh */
  518. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  522. /* high mh */
  523. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  524. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  528. }
  529. }
  530. }
  531. void r600_pm_misc(struct radeon_device *rdev)
  532. {
  533. int req_ps_idx = rdev->pm.requested_power_state_index;
  534. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  535. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  536. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  537. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  538. /* 0xff01 is a flag rather then an actual voltage */
  539. if (voltage->voltage == 0xff01)
  540. return;
  541. if (voltage->voltage != rdev->pm.current_vddc) {
  542. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  543. rdev->pm.current_vddc = voltage->voltage;
  544. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  545. }
  546. }
  547. }
  548. bool r600_gui_idle(struct radeon_device *rdev)
  549. {
  550. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  551. return false;
  552. else
  553. return true;
  554. }
  555. /* hpd for digital panel detect/disconnect */
  556. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  557. {
  558. bool connected = false;
  559. if (ASIC_IS_DCE3(rdev)) {
  560. switch (hpd) {
  561. case RADEON_HPD_1:
  562. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  563. connected = true;
  564. break;
  565. case RADEON_HPD_2:
  566. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  567. connected = true;
  568. break;
  569. case RADEON_HPD_3:
  570. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  571. connected = true;
  572. break;
  573. case RADEON_HPD_4:
  574. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  575. connected = true;
  576. break;
  577. /* DCE 3.2 */
  578. case RADEON_HPD_5:
  579. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  580. connected = true;
  581. break;
  582. case RADEON_HPD_6:
  583. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  584. connected = true;
  585. break;
  586. default:
  587. break;
  588. }
  589. } else {
  590. switch (hpd) {
  591. case RADEON_HPD_1:
  592. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  593. connected = true;
  594. break;
  595. case RADEON_HPD_2:
  596. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  597. connected = true;
  598. break;
  599. case RADEON_HPD_3:
  600. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  601. connected = true;
  602. break;
  603. default:
  604. break;
  605. }
  606. }
  607. return connected;
  608. }
  609. void r600_hpd_set_polarity(struct radeon_device *rdev,
  610. enum radeon_hpd_id hpd)
  611. {
  612. u32 tmp;
  613. bool connected = r600_hpd_sense(rdev, hpd);
  614. if (ASIC_IS_DCE3(rdev)) {
  615. switch (hpd) {
  616. case RADEON_HPD_1:
  617. tmp = RREG32(DC_HPD1_INT_CONTROL);
  618. if (connected)
  619. tmp &= ~DC_HPDx_INT_POLARITY;
  620. else
  621. tmp |= DC_HPDx_INT_POLARITY;
  622. WREG32(DC_HPD1_INT_CONTROL, tmp);
  623. break;
  624. case RADEON_HPD_2:
  625. tmp = RREG32(DC_HPD2_INT_CONTROL);
  626. if (connected)
  627. tmp &= ~DC_HPDx_INT_POLARITY;
  628. else
  629. tmp |= DC_HPDx_INT_POLARITY;
  630. WREG32(DC_HPD2_INT_CONTROL, tmp);
  631. break;
  632. case RADEON_HPD_3:
  633. tmp = RREG32(DC_HPD3_INT_CONTROL);
  634. if (connected)
  635. tmp &= ~DC_HPDx_INT_POLARITY;
  636. else
  637. tmp |= DC_HPDx_INT_POLARITY;
  638. WREG32(DC_HPD3_INT_CONTROL, tmp);
  639. break;
  640. case RADEON_HPD_4:
  641. tmp = RREG32(DC_HPD4_INT_CONTROL);
  642. if (connected)
  643. tmp &= ~DC_HPDx_INT_POLARITY;
  644. else
  645. tmp |= DC_HPDx_INT_POLARITY;
  646. WREG32(DC_HPD4_INT_CONTROL, tmp);
  647. break;
  648. case RADEON_HPD_5:
  649. tmp = RREG32(DC_HPD5_INT_CONTROL);
  650. if (connected)
  651. tmp &= ~DC_HPDx_INT_POLARITY;
  652. else
  653. tmp |= DC_HPDx_INT_POLARITY;
  654. WREG32(DC_HPD5_INT_CONTROL, tmp);
  655. break;
  656. /* DCE 3.2 */
  657. case RADEON_HPD_6:
  658. tmp = RREG32(DC_HPD6_INT_CONTROL);
  659. if (connected)
  660. tmp &= ~DC_HPDx_INT_POLARITY;
  661. else
  662. tmp |= DC_HPDx_INT_POLARITY;
  663. WREG32(DC_HPD6_INT_CONTROL, tmp);
  664. break;
  665. default:
  666. break;
  667. }
  668. } else {
  669. switch (hpd) {
  670. case RADEON_HPD_1:
  671. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  672. if (connected)
  673. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  674. else
  675. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  676. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  677. break;
  678. case RADEON_HPD_2:
  679. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  680. if (connected)
  681. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  682. else
  683. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  684. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  685. break;
  686. case RADEON_HPD_3:
  687. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  688. if (connected)
  689. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  690. else
  691. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  692. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  693. break;
  694. default:
  695. break;
  696. }
  697. }
  698. }
  699. void r600_hpd_init(struct radeon_device *rdev)
  700. {
  701. struct drm_device *dev = rdev->ddev;
  702. struct drm_connector *connector;
  703. unsigned enable = 0;
  704. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  705. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  706. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  707. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  708. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  709. * aux dp channel on imac and help (but not completely fix)
  710. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  711. */
  712. continue;
  713. }
  714. if (ASIC_IS_DCE3(rdev)) {
  715. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  716. if (ASIC_IS_DCE32(rdev))
  717. tmp |= DC_HPDx_EN;
  718. switch (radeon_connector->hpd.hpd) {
  719. case RADEON_HPD_1:
  720. WREG32(DC_HPD1_CONTROL, tmp);
  721. break;
  722. case RADEON_HPD_2:
  723. WREG32(DC_HPD2_CONTROL, tmp);
  724. break;
  725. case RADEON_HPD_3:
  726. WREG32(DC_HPD3_CONTROL, tmp);
  727. break;
  728. case RADEON_HPD_4:
  729. WREG32(DC_HPD4_CONTROL, tmp);
  730. break;
  731. /* DCE 3.2 */
  732. case RADEON_HPD_5:
  733. WREG32(DC_HPD5_CONTROL, tmp);
  734. break;
  735. case RADEON_HPD_6:
  736. WREG32(DC_HPD6_CONTROL, tmp);
  737. break;
  738. default:
  739. break;
  740. }
  741. } else {
  742. switch (radeon_connector->hpd.hpd) {
  743. case RADEON_HPD_1:
  744. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  745. break;
  746. case RADEON_HPD_2:
  747. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  748. break;
  749. case RADEON_HPD_3:
  750. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  751. break;
  752. default:
  753. break;
  754. }
  755. }
  756. enable |= 1 << radeon_connector->hpd.hpd;
  757. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  758. }
  759. radeon_irq_kms_enable_hpd(rdev, enable);
  760. }
  761. void r600_hpd_fini(struct radeon_device *rdev)
  762. {
  763. struct drm_device *dev = rdev->ddev;
  764. struct drm_connector *connector;
  765. unsigned disable = 0;
  766. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  767. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  768. if (ASIC_IS_DCE3(rdev)) {
  769. switch (radeon_connector->hpd.hpd) {
  770. case RADEON_HPD_1:
  771. WREG32(DC_HPD1_CONTROL, 0);
  772. break;
  773. case RADEON_HPD_2:
  774. WREG32(DC_HPD2_CONTROL, 0);
  775. break;
  776. case RADEON_HPD_3:
  777. WREG32(DC_HPD3_CONTROL, 0);
  778. break;
  779. case RADEON_HPD_4:
  780. WREG32(DC_HPD4_CONTROL, 0);
  781. break;
  782. /* DCE 3.2 */
  783. case RADEON_HPD_5:
  784. WREG32(DC_HPD5_CONTROL, 0);
  785. break;
  786. case RADEON_HPD_6:
  787. WREG32(DC_HPD6_CONTROL, 0);
  788. break;
  789. default:
  790. break;
  791. }
  792. } else {
  793. switch (radeon_connector->hpd.hpd) {
  794. case RADEON_HPD_1:
  795. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  796. break;
  797. case RADEON_HPD_2:
  798. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  799. break;
  800. case RADEON_HPD_3:
  801. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  802. break;
  803. default:
  804. break;
  805. }
  806. }
  807. disable |= 1 << radeon_connector->hpd.hpd;
  808. }
  809. radeon_irq_kms_disable_hpd(rdev, disable);
  810. }
  811. /*
  812. * R600 PCIE GART
  813. */
  814. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  815. {
  816. unsigned i;
  817. u32 tmp;
  818. /* flush hdp cache so updates hit vram */
  819. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  820. !(rdev->flags & RADEON_IS_AGP)) {
  821. void __iomem *ptr = (void *)rdev->gart.ptr;
  822. u32 tmp;
  823. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  824. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  825. * This seems to cause problems on some AGP cards. Just use the old
  826. * method for them.
  827. */
  828. WREG32(HDP_DEBUG1, 0);
  829. tmp = readl((void __iomem *)ptr);
  830. } else
  831. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  832. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  833. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  834. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  835. for (i = 0; i < rdev->usec_timeout; i++) {
  836. /* read MC_STATUS */
  837. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  838. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  839. if (tmp == 2) {
  840. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  841. return;
  842. }
  843. if (tmp) {
  844. return;
  845. }
  846. udelay(1);
  847. }
  848. }
  849. int r600_pcie_gart_init(struct radeon_device *rdev)
  850. {
  851. int r;
  852. if (rdev->gart.robj) {
  853. WARN(1, "R600 PCIE GART already initialized\n");
  854. return 0;
  855. }
  856. /* Initialize common gart structure */
  857. r = radeon_gart_init(rdev);
  858. if (r)
  859. return r;
  860. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  861. return radeon_gart_table_vram_alloc(rdev);
  862. }
  863. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  864. {
  865. u32 tmp;
  866. int r, i;
  867. if (rdev->gart.robj == NULL) {
  868. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  869. return -EINVAL;
  870. }
  871. r = radeon_gart_table_vram_pin(rdev);
  872. if (r)
  873. return r;
  874. radeon_gart_restore(rdev);
  875. /* Setup L2 cache */
  876. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  877. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  878. EFFECTIVE_L2_QUEUE_SIZE(7));
  879. WREG32(VM_L2_CNTL2, 0);
  880. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  881. /* Setup TLB control */
  882. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  883. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  884. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  885. ENABLE_WAIT_L2_QUERY;
  886. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  887. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  888. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  889. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  890. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  899. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  900. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  902. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  903. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  904. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  905. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  906. (u32)(rdev->dummy_page.addr >> 12));
  907. for (i = 1; i < 7; i++)
  908. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  909. r600_pcie_gart_tlb_flush(rdev);
  910. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  911. (unsigned)(rdev->mc.gtt_size >> 20),
  912. (unsigned long long)rdev->gart.table_addr);
  913. rdev->gart.ready = true;
  914. return 0;
  915. }
  916. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  917. {
  918. u32 tmp;
  919. int i;
  920. /* Disable all tables */
  921. for (i = 0; i < 7; i++)
  922. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  923. /* Disable L2 cache */
  924. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  925. EFFECTIVE_L2_QUEUE_SIZE(7));
  926. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  927. /* Setup L1 TLB control */
  928. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  929. ENABLE_WAIT_L2_QUERY;
  930. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  931. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  944. radeon_gart_table_vram_unpin(rdev);
  945. }
  946. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  947. {
  948. radeon_gart_fini(rdev);
  949. r600_pcie_gart_disable(rdev);
  950. radeon_gart_table_vram_free(rdev);
  951. }
  952. static void r600_agp_enable(struct radeon_device *rdev)
  953. {
  954. u32 tmp;
  955. int i;
  956. /* Setup L2 cache */
  957. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  958. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  959. EFFECTIVE_L2_QUEUE_SIZE(7));
  960. WREG32(VM_L2_CNTL2, 0);
  961. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  962. /* Setup TLB control */
  963. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  964. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  965. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  966. ENABLE_WAIT_L2_QUERY;
  967. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  968. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  970. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  971. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  980. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  981. for (i = 0; i < 7; i++)
  982. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  983. }
  984. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  985. {
  986. unsigned i;
  987. u32 tmp;
  988. for (i = 0; i < rdev->usec_timeout; i++) {
  989. /* read MC_STATUS */
  990. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  991. if (!tmp)
  992. return 0;
  993. udelay(1);
  994. }
  995. return -1;
  996. }
  997. uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  998. {
  999. uint32_t r;
  1000. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg));
  1001. r = RREG32(R_0028FC_MC_DATA);
  1002. WREG32(R_0028F8_MC_INDEX, ~C_0028F8_MC_IND_ADDR);
  1003. return r;
  1004. }
  1005. void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1006. {
  1007. WREG32(R_0028F8_MC_INDEX, S_0028F8_MC_IND_ADDR(reg) |
  1008. S_0028F8_MC_IND_WR_EN(1));
  1009. WREG32(R_0028FC_MC_DATA, v);
  1010. WREG32(R_0028F8_MC_INDEX, 0x7F);
  1011. }
  1012. static void r600_mc_program(struct radeon_device *rdev)
  1013. {
  1014. struct rv515_mc_save save;
  1015. u32 tmp;
  1016. int i, j;
  1017. /* Initialize HDP */
  1018. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1019. WREG32((0x2c14 + j), 0x00000000);
  1020. WREG32((0x2c18 + j), 0x00000000);
  1021. WREG32((0x2c1c + j), 0x00000000);
  1022. WREG32((0x2c20 + j), 0x00000000);
  1023. WREG32((0x2c24 + j), 0x00000000);
  1024. }
  1025. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1026. rv515_mc_stop(rdev, &save);
  1027. if (r600_mc_wait_for_idle(rdev)) {
  1028. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1029. }
  1030. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1031. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1032. /* Update configuration */
  1033. if (rdev->flags & RADEON_IS_AGP) {
  1034. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1035. /* VRAM before AGP */
  1036. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1037. rdev->mc.vram_start >> 12);
  1038. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1039. rdev->mc.gtt_end >> 12);
  1040. } else {
  1041. /* VRAM after AGP */
  1042. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1043. rdev->mc.gtt_start >> 12);
  1044. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1045. rdev->mc.vram_end >> 12);
  1046. }
  1047. } else {
  1048. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1049. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1050. }
  1051. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1052. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1053. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1054. WREG32(MC_VM_FB_LOCATION, tmp);
  1055. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1056. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1057. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1058. if (rdev->flags & RADEON_IS_AGP) {
  1059. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1060. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1061. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1062. } else {
  1063. WREG32(MC_VM_AGP_BASE, 0);
  1064. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1065. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1066. }
  1067. if (r600_mc_wait_for_idle(rdev)) {
  1068. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1069. }
  1070. rv515_mc_resume(rdev, &save);
  1071. /* we need to own VRAM, so turn off the VGA renderer here
  1072. * to stop it overwriting our objects */
  1073. rv515_vga_render_disable(rdev);
  1074. }
  1075. /**
  1076. * r600_vram_gtt_location - try to find VRAM & GTT location
  1077. * @rdev: radeon device structure holding all necessary informations
  1078. * @mc: memory controller structure holding memory informations
  1079. *
  1080. * Function will place try to place VRAM at same place as in CPU (PCI)
  1081. * address space as some GPU seems to have issue when we reprogram at
  1082. * different address space.
  1083. *
  1084. * If there is not enough space to fit the unvisible VRAM after the
  1085. * aperture then we limit the VRAM size to the aperture.
  1086. *
  1087. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1088. * them to be in one from GPU point of view so that we can program GPU to
  1089. * catch access outside them (weird GPU policy see ??).
  1090. *
  1091. * This function will never fails, worst case are limiting VRAM or GTT.
  1092. *
  1093. * Note: GTT start, end, size should be initialized before calling this
  1094. * function on AGP platform.
  1095. */
  1096. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1097. {
  1098. u64 size_bf, size_af;
  1099. if (mc->mc_vram_size > 0xE0000000) {
  1100. /* leave room for at least 512M GTT */
  1101. dev_warn(rdev->dev, "limiting VRAM\n");
  1102. mc->real_vram_size = 0xE0000000;
  1103. mc->mc_vram_size = 0xE0000000;
  1104. }
  1105. if (rdev->flags & RADEON_IS_AGP) {
  1106. size_bf = mc->gtt_start;
  1107. size_af = mc->mc_mask - mc->gtt_end;
  1108. if (size_bf > size_af) {
  1109. if (mc->mc_vram_size > size_bf) {
  1110. dev_warn(rdev->dev, "limiting VRAM\n");
  1111. mc->real_vram_size = size_bf;
  1112. mc->mc_vram_size = size_bf;
  1113. }
  1114. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1115. } else {
  1116. if (mc->mc_vram_size > size_af) {
  1117. dev_warn(rdev->dev, "limiting VRAM\n");
  1118. mc->real_vram_size = size_af;
  1119. mc->mc_vram_size = size_af;
  1120. }
  1121. mc->vram_start = mc->gtt_end + 1;
  1122. }
  1123. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1124. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1125. mc->mc_vram_size >> 20, mc->vram_start,
  1126. mc->vram_end, mc->real_vram_size >> 20);
  1127. } else {
  1128. u64 base = 0;
  1129. if (rdev->flags & RADEON_IS_IGP) {
  1130. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1131. base <<= 24;
  1132. }
  1133. radeon_vram_location(rdev, &rdev->mc, base);
  1134. rdev->mc.gtt_base_align = 0;
  1135. radeon_gtt_location(rdev, mc);
  1136. }
  1137. }
  1138. static int r600_mc_init(struct radeon_device *rdev)
  1139. {
  1140. u32 tmp;
  1141. int chansize, numchan;
  1142. uint32_t h_addr, l_addr;
  1143. unsigned long long k8_addr;
  1144. /* Get VRAM informations */
  1145. rdev->mc.vram_is_ddr = true;
  1146. tmp = RREG32(RAMCFG);
  1147. if (tmp & CHANSIZE_OVERRIDE) {
  1148. chansize = 16;
  1149. } else if (tmp & CHANSIZE_MASK) {
  1150. chansize = 64;
  1151. } else {
  1152. chansize = 32;
  1153. }
  1154. tmp = RREG32(CHMAP);
  1155. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1156. case 0:
  1157. default:
  1158. numchan = 1;
  1159. break;
  1160. case 1:
  1161. numchan = 2;
  1162. break;
  1163. case 2:
  1164. numchan = 4;
  1165. break;
  1166. case 3:
  1167. numchan = 8;
  1168. break;
  1169. }
  1170. rdev->mc.vram_width = numchan * chansize;
  1171. /* Could aper size report 0 ? */
  1172. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1173. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1174. /* Setup GPU memory space */
  1175. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1176. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1177. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1178. r600_vram_gtt_location(rdev, &rdev->mc);
  1179. if (rdev->flags & RADEON_IS_IGP) {
  1180. rs690_pm_info(rdev);
  1181. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1182. if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
  1183. /* Use K8 direct mapping for fast fb access. */
  1184. rdev->fastfb_working = false;
  1185. h_addr = G_000012_K8_ADDR_EXT(RREG32_MC(R_000012_MC_MISC_UMA_CNTL));
  1186. l_addr = RREG32_MC(R_000011_K8_FB_LOCATION);
  1187. k8_addr = ((unsigned long long)h_addr) << 32 | l_addr;
  1188. #if defined(CONFIG_X86_32) && !defined(CONFIG_X86_PAE)
  1189. if (k8_addr + rdev->mc.visible_vram_size < 0x100000000ULL)
  1190. #endif
  1191. {
  1192. /* FastFB shall be used with UMA memory. Here it is simply disabled when sideport
  1193. * memory is present.
  1194. */
  1195. if (rdev->mc.igp_sideport_enabled == false && radeon_fastfb == 1) {
  1196. DRM_INFO("Direct mapping: aper base at 0x%llx, replaced by direct mapping base 0x%llx.\n",
  1197. (unsigned long long)rdev->mc.aper_base, k8_addr);
  1198. rdev->mc.aper_base = (resource_size_t)k8_addr;
  1199. rdev->fastfb_working = true;
  1200. }
  1201. }
  1202. }
  1203. }
  1204. radeon_update_bandwidth_info(rdev);
  1205. return 0;
  1206. }
  1207. int r600_vram_scratch_init(struct radeon_device *rdev)
  1208. {
  1209. int r;
  1210. if (rdev->vram_scratch.robj == NULL) {
  1211. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1212. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1213. NULL, &rdev->vram_scratch.robj);
  1214. if (r) {
  1215. return r;
  1216. }
  1217. }
  1218. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1219. if (unlikely(r != 0))
  1220. return r;
  1221. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1222. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1223. if (r) {
  1224. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1225. return r;
  1226. }
  1227. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1228. (void **)&rdev->vram_scratch.ptr);
  1229. if (r)
  1230. radeon_bo_unpin(rdev->vram_scratch.robj);
  1231. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1232. return r;
  1233. }
  1234. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1235. {
  1236. int r;
  1237. if (rdev->vram_scratch.robj == NULL) {
  1238. return;
  1239. }
  1240. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1241. if (likely(r == 0)) {
  1242. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1243. radeon_bo_unpin(rdev->vram_scratch.robj);
  1244. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1245. }
  1246. radeon_bo_unref(&rdev->vram_scratch.robj);
  1247. }
  1248. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1249. {
  1250. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1251. if (hung)
  1252. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1253. else
  1254. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1255. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1256. }
  1257. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1258. {
  1259. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1260. RREG32(R_008010_GRBM_STATUS));
  1261. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1262. RREG32(R_008014_GRBM_STATUS2));
  1263. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1264. RREG32(R_000E50_SRBM_STATUS));
  1265. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1266. RREG32(CP_STALLED_STAT1));
  1267. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1268. RREG32(CP_STALLED_STAT2));
  1269. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1270. RREG32(CP_BUSY_STAT));
  1271. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1272. RREG32(CP_STAT));
  1273. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1274. RREG32(DMA_STATUS_REG));
  1275. }
  1276. static bool r600_is_display_hung(struct radeon_device *rdev)
  1277. {
  1278. u32 crtc_hung = 0;
  1279. u32 crtc_status[2];
  1280. u32 i, j, tmp;
  1281. for (i = 0; i < rdev->num_crtc; i++) {
  1282. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1283. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1284. crtc_hung |= (1 << i);
  1285. }
  1286. }
  1287. for (j = 0; j < 10; j++) {
  1288. for (i = 0; i < rdev->num_crtc; i++) {
  1289. if (crtc_hung & (1 << i)) {
  1290. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1291. if (tmp != crtc_status[i])
  1292. crtc_hung &= ~(1 << i);
  1293. }
  1294. }
  1295. if (crtc_hung == 0)
  1296. return false;
  1297. udelay(100);
  1298. }
  1299. return true;
  1300. }
  1301. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1302. {
  1303. u32 reset_mask = 0;
  1304. u32 tmp;
  1305. /* GRBM_STATUS */
  1306. tmp = RREG32(R_008010_GRBM_STATUS);
  1307. if (rdev->family >= CHIP_RV770) {
  1308. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1309. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1310. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1311. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1312. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1313. reset_mask |= RADEON_RESET_GFX;
  1314. } else {
  1315. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1316. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1317. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1318. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1319. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1320. reset_mask |= RADEON_RESET_GFX;
  1321. }
  1322. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1323. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1324. reset_mask |= RADEON_RESET_CP;
  1325. if (G_008010_GRBM_EE_BUSY(tmp))
  1326. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1327. /* DMA_STATUS_REG */
  1328. tmp = RREG32(DMA_STATUS_REG);
  1329. if (!(tmp & DMA_IDLE))
  1330. reset_mask |= RADEON_RESET_DMA;
  1331. /* SRBM_STATUS */
  1332. tmp = RREG32(R_000E50_SRBM_STATUS);
  1333. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1334. reset_mask |= RADEON_RESET_RLC;
  1335. if (G_000E50_IH_BUSY(tmp))
  1336. reset_mask |= RADEON_RESET_IH;
  1337. if (G_000E50_SEM_BUSY(tmp))
  1338. reset_mask |= RADEON_RESET_SEM;
  1339. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1340. reset_mask |= RADEON_RESET_GRBM;
  1341. if (G_000E50_VMC_BUSY(tmp))
  1342. reset_mask |= RADEON_RESET_VMC;
  1343. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1344. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1345. G_000E50_MCDW_BUSY(tmp))
  1346. reset_mask |= RADEON_RESET_MC;
  1347. if (r600_is_display_hung(rdev))
  1348. reset_mask |= RADEON_RESET_DISPLAY;
  1349. /* Skip MC reset as it's mostly likely not hung, just busy */
  1350. if (reset_mask & RADEON_RESET_MC) {
  1351. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1352. reset_mask &= ~RADEON_RESET_MC;
  1353. }
  1354. return reset_mask;
  1355. }
  1356. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1357. {
  1358. struct rv515_mc_save save;
  1359. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1360. u32 tmp;
  1361. if (reset_mask == 0)
  1362. return;
  1363. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1364. r600_print_gpu_status_regs(rdev);
  1365. /* Disable CP parsing/prefetching */
  1366. if (rdev->family >= CHIP_RV770)
  1367. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1368. else
  1369. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1370. /* disable the RLC */
  1371. WREG32(RLC_CNTL, 0);
  1372. if (reset_mask & RADEON_RESET_DMA) {
  1373. /* Disable DMA */
  1374. tmp = RREG32(DMA_RB_CNTL);
  1375. tmp &= ~DMA_RB_ENABLE;
  1376. WREG32(DMA_RB_CNTL, tmp);
  1377. }
  1378. mdelay(50);
  1379. rv515_mc_stop(rdev, &save);
  1380. if (r600_mc_wait_for_idle(rdev)) {
  1381. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1382. }
  1383. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1384. if (rdev->family >= CHIP_RV770)
  1385. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1386. S_008020_SOFT_RESET_CB(1) |
  1387. S_008020_SOFT_RESET_PA(1) |
  1388. S_008020_SOFT_RESET_SC(1) |
  1389. S_008020_SOFT_RESET_SPI(1) |
  1390. S_008020_SOFT_RESET_SX(1) |
  1391. S_008020_SOFT_RESET_SH(1) |
  1392. S_008020_SOFT_RESET_TC(1) |
  1393. S_008020_SOFT_RESET_TA(1) |
  1394. S_008020_SOFT_RESET_VC(1) |
  1395. S_008020_SOFT_RESET_VGT(1);
  1396. else
  1397. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1398. S_008020_SOFT_RESET_DB(1) |
  1399. S_008020_SOFT_RESET_CB(1) |
  1400. S_008020_SOFT_RESET_PA(1) |
  1401. S_008020_SOFT_RESET_SC(1) |
  1402. S_008020_SOFT_RESET_SMX(1) |
  1403. S_008020_SOFT_RESET_SPI(1) |
  1404. S_008020_SOFT_RESET_SX(1) |
  1405. S_008020_SOFT_RESET_SH(1) |
  1406. S_008020_SOFT_RESET_TC(1) |
  1407. S_008020_SOFT_RESET_TA(1) |
  1408. S_008020_SOFT_RESET_VC(1) |
  1409. S_008020_SOFT_RESET_VGT(1);
  1410. }
  1411. if (reset_mask & RADEON_RESET_CP) {
  1412. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1413. S_008020_SOFT_RESET_VGT(1);
  1414. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1415. }
  1416. if (reset_mask & RADEON_RESET_DMA) {
  1417. if (rdev->family >= CHIP_RV770)
  1418. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1419. else
  1420. srbm_soft_reset |= SOFT_RESET_DMA;
  1421. }
  1422. if (reset_mask & RADEON_RESET_RLC)
  1423. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1424. if (reset_mask & RADEON_RESET_SEM)
  1425. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1426. if (reset_mask & RADEON_RESET_IH)
  1427. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1428. if (reset_mask & RADEON_RESET_GRBM)
  1429. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1430. if (!(rdev->flags & RADEON_IS_IGP)) {
  1431. if (reset_mask & RADEON_RESET_MC)
  1432. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1433. }
  1434. if (reset_mask & RADEON_RESET_VMC)
  1435. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1436. if (grbm_soft_reset) {
  1437. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1438. tmp |= grbm_soft_reset;
  1439. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1440. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1441. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1442. udelay(50);
  1443. tmp &= ~grbm_soft_reset;
  1444. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1445. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1446. }
  1447. if (srbm_soft_reset) {
  1448. tmp = RREG32(SRBM_SOFT_RESET);
  1449. tmp |= srbm_soft_reset;
  1450. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1451. WREG32(SRBM_SOFT_RESET, tmp);
  1452. tmp = RREG32(SRBM_SOFT_RESET);
  1453. udelay(50);
  1454. tmp &= ~srbm_soft_reset;
  1455. WREG32(SRBM_SOFT_RESET, tmp);
  1456. tmp = RREG32(SRBM_SOFT_RESET);
  1457. }
  1458. /* Wait a little for things to settle down */
  1459. mdelay(1);
  1460. rv515_mc_resume(rdev, &save);
  1461. udelay(50);
  1462. r600_print_gpu_status_regs(rdev);
  1463. }
  1464. int r600_asic_reset(struct radeon_device *rdev)
  1465. {
  1466. u32 reset_mask;
  1467. reset_mask = r600_gpu_check_soft_reset(rdev);
  1468. if (reset_mask)
  1469. r600_set_bios_scratch_engine_hung(rdev, true);
  1470. r600_gpu_soft_reset(rdev, reset_mask);
  1471. reset_mask = r600_gpu_check_soft_reset(rdev);
  1472. if (!reset_mask)
  1473. r600_set_bios_scratch_engine_hung(rdev, false);
  1474. return 0;
  1475. }
  1476. /**
  1477. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1478. *
  1479. * @rdev: radeon_device pointer
  1480. * @ring: radeon_ring structure holding ring information
  1481. *
  1482. * Check if the GFX engine is locked up.
  1483. * Returns true if the engine appears to be locked up, false if not.
  1484. */
  1485. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1486. {
  1487. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1488. if (!(reset_mask & (RADEON_RESET_GFX |
  1489. RADEON_RESET_COMPUTE |
  1490. RADEON_RESET_CP))) {
  1491. radeon_ring_lockup_update(ring);
  1492. return false;
  1493. }
  1494. /* force CP activities */
  1495. radeon_ring_force_activity(rdev, ring);
  1496. return radeon_ring_test_lockup(rdev, ring);
  1497. }
  1498. /**
  1499. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1500. *
  1501. * @rdev: radeon_device pointer
  1502. * @ring: radeon_ring structure holding ring information
  1503. *
  1504. * Check if the async DMA engine is locked up.
  1505. * Returns true if the engine appears to be locked up, false if not.
  1506. */
  1507. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1508. {
  1509. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1510. if (!(reset_mask & RADEON_RESET_DMA)) {
  1511. radeon_ring_lockup_update(ring);
  1512. return false;
  1513. }
  1514. /* force ring activities */
  1515. radeon_ring_force_activity(rdev, ring);
  1516. return radeon_ring_test_lockup(rdev, ring);
  1517. }
  1518. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1519. u32 tiling_pipe_num,
  1520. u32 max_rb_num,
  1521. u32 total_max_rb_num,
  1522. u32 disabled_rb_mask)
  1523. {
  1524. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1525. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1526. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1527. unsigned i, j;
  1528. /* mask out the RBs that don't exist on that asic */
  1529. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1530. /* make sure at least one RB is available */
  1531. if ((tmp & 0xff) != 0xff)
  1532. disabled_rb_mask = tmp;
  1533. rendering_pipe_num = 1 << tiling_pipe_num;
  1534. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1535. BUG_ON(rendering_pipe_num < req_rb_num);
  1536. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1537. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1538. if (rdev->family <= CHIP_RV740) {
  1539. /* r6xx/r7xx */
  1540. rb_num_width = 2;
  1541. } else {
  1542. /* eg+ */
  1543. rb_num_width = 4;
  1544. }
  1545. for (i = 0; i < max_rb_num; i++) {
  1546. if (!(mask & disabled_rb_mask)) {
  1547. for (j = 0; j < pipe_rb_ratio; j++) {
  1548. data <<= rb_num_width;
  1549. data |= max_rb_num - i - 1;
  1550. }
  1551. if (pipe_rb_remain) {
  1552. data <<= rb_num_width;
  1553. data |= max_rb_num - i - 1;
  1554. pipe_rb_remain--;
  1555. }
  1556. }
  1557. mask >>= 1;
  1558. }
  1559. return data;
  1560. }
  1561. int r600_count_pipe_bits(uint32_t val)
  1562. {
  1563. return hweight32(val);
  1564. }
  1565. static void r600_gpu_init(struct radeon_device *rdev)
  1566. {
  1567. u32 tiling_config;
  1568. u32 ramcfg;
  1569. u32 cc_rb_backend_disable;
  1570. u32 cc_gc_shader_pipe_config;
  1571. u32 tmp;
  1572. int i, j;
  1573. u32 sq_config;
  1574. u32 sq_gpr_resource_mgmt_1 = 0;
  1575. u32 sq_gpr_resource_mgmt_2 = 0;
  1576. u32 sq_thread_resource_mgmt = 0;
  1577. u32 sq_stack_resource_mgmt_1 = 0;
  1578. u32 sq_stack_resource_mgmt_2 = 0;
  1579. u32 disabled_rb_mask;
  1580. rdev->config.r600.tiling_group_size = 256;
  1581. switch (rdev->family) {
  1582. case CHIP_R600:
  1583. rdev->config.r600.max_pipes = 4;
  1584. rdev->config.r600.max_tile_pipes = 8;
  1585. rdev->config.r600.max_simds = 4;
  1586. rdev->config.r600.max_backends = 4;
  1587. rdev->config.r600.max_gprs = 256;
  1588. rdev->config.r600.max_threads = 192;
  1589. rdev->config.r600.max_stack_entries = 256;
  1590. rdev->config.r600.max_hw_contexts = 8;
  1591. rdev->config.r600.max_gs_threads = 16;
  1592. rdev->config.r600.sx_max_export_size = 128;
  1593. rdev->config.r600.sx_max_export_pos_size = 16;
  1594. rdev->config.r600.sx_max_export_smx_size = 128;
  1595. rdev->config.r600.sq_num_cf_insts = 2;
  1596. break;
  1597. case CHIP_RV630:
  1598. case CHIP_RV635:
  1599. rdev->config.r600.max_pipes = 2;
  1600. rdev->config.r600.max_tile_pipes = 2;
  1601. rdev->config.r600.max_simds = 3;
  1602. rdev->config.r600.max_backends = 1;
  1603. rdev->config.r600.max_gprs = 128;
  1604. rdev->config.r600.max_threads = 192;
  1605. rdev->config.r600.max_stack_entries = 128;
  1606. rdev->config.r600.max_hw_contexts = 8;
  1607. rdev->config.r600.max_gs_threads = 4;
  1608. rdev->config.r600.sx_max_export_size = 128;
  1609. rdev->config.r600.sx_max_export_pos_size = 16;
  1610. rdev->config.r600.sx_max_export_smx_size = 128;
  1611. rdev->config.r600.sq_num_cf_insts = 2;
  1612. break;
  1613. case CHIP_RV610:
  1614. case CHIP_RV620:
  1615. case CHIP_RS780:
  1616. case CHIP_RS880:
  1617. rdev->config.r600.max_pipes = 1;
  1618. rdev->config.r600.max_tile_pipes = 1;
  1619. rdev->config.r600.max_simds = 2;
  1620. rdev->config.r600.max_backends = 1;
  1621. rdev->config.r600.max_gprs = 128;
  1622. rdev->config.r600.max_threads = 192;
  1623. rdev->config.r600.max_stack_entries = 128;
  1624. rdev->config.r600.max_hw_contexts = 4;
  1625. rdev->config.r600.max_gs_threads = 4;
  1626. rdev->config.r600.sx_max_export_size = 128;
  1627. rdev->config.r600.sx_max_export_pos_size = 16;
  1628. rdev->config.r600.sx_max_export_smx_size = 128;
  1629. rdev->config.r600.sq_num_cf_insts = 1;
  1630. break;
  1631. case CHIP_RV670:
  1632. rdev->config.r600.max_pipes = 4;
  1633. rdev->config.r600.max_tile_pipes = 4;
  1634. rdev->config.r600.max_simds = 4;
  1635. rdev->config.r600.max_backends = 4;
  1636. rdev->config.r600.max_gprs = 192;
  1637. rdev->config.r600.max_threads = 192;
  1638. rdev->config.r600.max_stack_entries = 256;
  1639. rdev->config.r600.max_hw_contexts = 8;
  1640. rdev->config.r600.max_gs_threads = 16;
  1641. rdev->config.r600.sx_max_export_size = 128;
  1642. rdev->config.r600.sx_max_export_pos_size = 16;
  1643. rdev->config.r600.sx_max_export_smx_size = 128;
  1644. rdev->config.r600.sq_num_cf_insts = 2;
  1645. break;
  1646. default:
  1647. break;
  1648. }
  1649. /* Initialize HDP */
  1650. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1651. WREG32((0x2c14 + j), 0x00000000);
  1652. WREG32((0x2c18 + j), 0x00000000);
  1653. WREG32((0x2c1c + j), 0x00000000);
  1654. WREG32((0x2c20 + j), 0x00000000);
  1655. WREG32((0x2c24 + j), 0x00000000);
  1656. }
  1657. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1658. /* Setup tiling */
  1659. tiling_config = 0;
  1660. ramcfg = RREG32(RAMCFG);
  1661. switch (rdev->config.r600.max_tile_pipes) {
  1662. case 1:
  1663. tiling_config |= PIPE_TILING(0);
  1664. break;
  1665. case 2:
  1666. tiling_config |= PIPE_TILING(1);
  1667. break;
  1668. case 4:
  1669. tiling_config |= PIPE_TILING(2);
  1670. break;
  1671. case 8:
  1672. tiling_config |= PIPE_TILING(3);
  1673. break;
  1674. default:
  1675. break;
  1676. }
  1677. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1678. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1679. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1680. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1681. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1682. if (tmp > 3) {
  1683. tiling_config |= ROW_TILING(3);
  1684. tiling_config |= SAMPLE_SPLIT(3);
  1685. } else {
  1686. tiling_config |= ROW_TILING(tmp);
  1687. tiling_config |= SAMPLE_SPLIT(tmp);
  1688. }
  1689. tiling_config |= BANK_SWAPS(1);
  1690. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1691. tmp = R6XX_MAX_BACKENDS -
  1692. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1693. if (tmp < rdev->config.r600.max_backends) {
  1694. rdev->config.r600.max_backends = tmp;
  1695. }
  1696. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1697. tmp = R6XX_MAX_PIPES -
  1698. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1699. if (tmp < rdev->config.r600.max_pipes) {
  1700. rdev->config.r600.max_pipes = tmp;
  1701. }
  1702. tmp = R6XX_MAX_SIMDS -
  1703. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1704. if (tmp < rdev->config.r600.max_simds) {
  1705. rdev->config.r600.max_simds = tmp;
  1706. }
  1707. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1708. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1709. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1710. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1711. tiling_config |= tmp << 16;
  1712. rdev->config.r600.backend_map = tmp;
  1713. rdev->config.r600.tile_config = tiling_config;
  1714. WREG32(GB_TILING_CONFIG, tiling_config);
  1715. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1716. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1717. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1718. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1719. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1720. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1721. /* Setup some CP states */
  1722. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1723. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1724. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1725. SYNC_WALKER | SYNC_ALIGNER));
  1726. /* Setup various GPU states */
  1727. if (rdev->family == CHIP_RV670)
  1728. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1729. tmp = RREG32(SX_DEBUG_1);
  1730. tmp |= SMX_EVENT_RELEASE;
  1731. if ((rdev->family > CHIP_R600))
  1732. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1733. WREG32(SX_DEBUG_1, tmp);
  1734. if (((rdev->family) == CHIP_R600) ||
  1735. ((rdev->family) == CHIP_RV630) ||
  1736. ((rdev->family) == CHIP_RV610) ||
  1737. ((rdev->family) == CHIP_RV620) ||
  1738. ((rdev->family) == CHIP_RS780) ||
  1739. ((rdev->family) == CHIP_RS880)) {
  1740. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1741. } else {
  1742. WREG32(DB_DEBUG, 0);
  1743. }
  1744. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1745. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1746. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1747. WREG32(VGT_NUM_INSTANCES, 0);
  1748. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1749. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1750. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1751. if (((rdev->family) == CHIP_RV610) ||
  1752. ((rdev->family) == CHIP_RV620) ||
  1753. ((rdev->family) == CHIP_RS780) ||
  1754. ((rdev->family) == CHIP_RS880)) {
  1755. tmp = (CACHE_FIFO_SIZE(0xa) |
  1756. FETCH_FIFO_HIWATER(0xa) |
  1757. DONE_FIFO_HIWATER(0xe0) |
  1758. ALU_UPDATE_FIFO_HIWATER(0x8));
  1759. } else if (((rdev->family) == CHIP_R600) ||
  1760. ((rdev->family) == CHIP_RV630)) {
  1761. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1762. tmp |= DONE_FIFO_HIWATER(0x4);
  1763. }
  1764. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1765. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1766. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1767. */
  1768. sq_config = RREG32(SQ_CONFIG);
  1769. sq_config &= ~(PS_PRIO(3) |
  1770. VS_PRIO(3) |
  1771. GS_PRIO(3) |
  1772. ES_PRIO(3));
  1773. sq_config |= (DX9_CONSTS |
  1774. VC_ENABLE |
  1775. PS_PRIO(0) |
  1776. VS_PRIO(1) |
  1777. GS_PRIO(2) |
  1778. ES_PRIO(3));
  1779. if ((rdev->family) == CHIP_R600) {
  1780. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1781. NUM_VS_GPRS(124) |
  1782. NUM_CLAUSE_TEMP_GPRS(4));
  1783. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1784. NUM_ES_GPRS(0));
  1785. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1786. NUM_VS_THREADS(48) |
  1787. NUM_GS_THREADS(4) |
  1788. NUM_ES_THREADS(4));
  1789. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1790. NUM_VS_STACK_ENTRIES(128));
  1791. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1792. NUM_ES_STACK_ENTRIES(0));
  1793. } else if (((rdev->family) == CHIP_RV610) ||
  1794. ((rdev->family) == CHIP_RV620) ||
  1795. ((rdev->family) == CHIP_RS780) ||
  1796. ((rdev->family) == CHIP_RS880)) {
  1797. /* no vertex cache */
  1798. sq_config &= ~VC_ENABLE;
  1799. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1800. NUM_VS_GPRS(44) |
  1801. NUM_CLAUSE_TEMP_GPRS(2));
  1802. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1803. NUM_ES_GPRS(17));
  1804. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1805. NUM_VS_THREADS(78) |
  1806. NUM_GS_THREADS(4) |
  1807. NUM_ES_THREADS(31));
  1808. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1809. NUM_VS_STACK_ENTRIES(40));
  1810. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1811. NUM_ES_STACK_ENTRIES(16));
  1812. } else if (((rdev->family) == CHIP_RV630) ||
  1813. ((rdev->family) == CHIP_RV635)) {
  1814. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1815. NUM_VS_GPRS(44) |
  1816. NUM_CLAUSE_TEMP_GPRS(2));
  1817. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1818. NUM_ES_GPRS(18));
  1819. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1820. NUM_VS_THREADS(78) |
  1821. NUM_GS_THREADS(4) |
  1822. NUM_ES_THREADS(31));
  1823. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1824. NUM_VS_STACK_ENTRIES(40));
  1825. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1826. NUM_ES_STACK_ENTRIES(16));
  1827. } else if ((rdev->family) == CHIP_RV670) {
  1828. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1829. NUM_VS_GPRS(44) |
  1830. NUM_CLAUSE_TEMP_GPRS(2));
  1831. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1832. NUM_ES_GPRS(17));
  1833. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1834. NUM_VS_THREADS(78) |
  1835. NUM_GS_THREADS(4) |
  1836. NUM_ES_THREADS(31));
  1837. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1838. NUM_VS_STACK_ENTRIES(64));
  1839. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1840. NUM_ES_STACK_ENTRIES(64));
  1841. }
  1842. WREG32(SQ_CONFIG, sq_config);
  1843. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1844. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1845. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1846. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1847. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1848. if (((rdev->family) == CHIP_RV610) ||
  1849. ((rdev->family) == CHIP_RV620) ||
  1850. ((rdev->family) == CHIP_RS780) ||
  1851. ((rdev->family) == CHIP_RS880)) {
  1852. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1853. } else {
  1854. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1855. }
  1856. /* More default values. 2D/3D driver should adjust as needed */
  1857. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1858. S1_X(0x4) | S1_Y(0xc)));
  1859. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1860. S1_X(0x2) | S1_Y(0x2) |
  1861. S2_X(0xa) | S2_Y(0x6) |
  1862. S3_X(0x6) | S3_Y(0xa)));
  1863. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1864. S1_X(0x4) | S1_Y(0xc) |
  1865. S2_X(0x1) | S2_Y(0x6) |
  1866. S3_X(0xa) | S3_Y(0xe)));
  1867. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1868. S5_X(0x0) | S5_Y(0x0) |
  1869. S6_X(0xb) | S6_Y(0x4) |
  1870. S7_X(0x7) | S7_Y(0x8)));
  1871. WREG32(VGT_STRMOUT_EN, 0);
  1872. tmp = rdev->config.r600.max_pipes * 16;
  1873. switch (rdev->family) {
  1874. case CHIP_RV610:
  1875. case CHIP_RV620:
  1876. case CHIP_RS780:
  1877. case CHIP_RS880:
  1878. tmp += 32;
  1879. break;
  1880. case CHIP_RV670:
  1881. tmp += 128;
  1882. break;
  1883. default:
  1884. break;
  1885. }
  1886. if (tmp > 256) {
  1887. tmp = 256;
  1888. }
  1889. WREG32(VGT_ES_PER_GS, 128);
  1890. WREG32(VGT_GS_PER_ES, tmp);
  1891. WREG32(VGT_GS_PER_VS, 2);
  1892. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1893. /* more default values. 2D/3D driver should adjust as needed */
  1894. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1895. WREG32(VGT_STRMOUT_EN, 0);
  1896. WREG32(SX_MISC, 0);
  1897. WREG32(PA_SC_MODE_CNTL, 0);
  1898. WREG32(PA_SC_AA_CONFIG, 0);
  1899. WREG32(PA_SC_LINE_STIPPLE, 0);
  1900. WREG32(SPI_INPUT_Z, 0);
  1901. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1902. WREG32(CB_COLOR7_FRAG, 0);
  1903. /* Clear render buffer base addresses */
  1904. WREG32(CB_COLOR0_BASE, 0);
  1905. WREG32(CB_COLOR1_BASE, 0);
  1906. WREG32(CB_COLOR2_BASE, 0);
  1907. WREG32(CB_COLOR3_BASE, 0);
  1908. WREG32(CB_COLOR4_BASE, 0);
  1909. WREG32(CB_COLOR5_BASE, 0);
  1910. WREG32(CB_COLOR6_BASE, 0);
  1911. WREG32(CB_COLOR7_BASE, 0);
  1912. WREG32(CB_COLOR7_FRAG, 0);
  1913. switch (rdev->family) {
  1914. case CHIP_RV610:
  1915. case CHIP_RV620:
  1916. case CHIP_RS780:
  1917. case CHIP_RS880:
  1918. tmp = TC_L2_SIZE(8);
  1919. break;
  1920. case CHIP_RV630:
  1921. case CHIP_RV635:
  1922. tmp = TC_L2_SIZE(4);
  1923. break;
  1924. case CHIP_R600:
  1925. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1926. break;
  1927. default:
  1928. tmp = TC_L2_SIZE(0);
  1929. break;
  1930. }
  1931. WREG32(TC_CNTL, tmp);
  1932. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1933. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1934. tmp = RREG32(ARB_POP);
  1935. tmp |= ENABLE_TC128;
  1936. WREG32(ARB_POP, tmp);
  1937. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1938. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1939. NUM_CLIP_SEQ(3)));
  1940. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1941. WREG32(VC_ENHANCE, 0);
  1942. }
  1943. /*
  1944. * Indirect registers accessor
  1945. */
  1946. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1947. {
  1948. u32 r;
  1949. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1950. (void)RREG32(PCIE_PORT_INDEX);
  1951. r = RREG32(PCIE_PORT_DATA);
  1952. return r;
  1953. }
  1954. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1955. {
  1956. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1957. (void)RREG32(PCIE_PORT_INDEX);
  1958. WREG32(PCIE_PORT_DATA, (v));
  1959. (void)RREG32(PCIE_PORT_DATA);
  1960. }
  1961. /*
  1962. * CP & Ring
  1963. */
  1964. void r600_cp_stop(struct radeon_device *rdev)
  1965. {
  1966. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1967. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1968. WREG32(SCRATCH_UMSK, 0);
  1969. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1970. }
  1971. int r600_init_microcode(struct radeon_device *rdev)
  1972. {
  1973. struct platform_device *pdev;
  1974. const char *chip_name;
  1975. const char *rlc_chip_name;
  1976. const char *smc_chip_name = "RV770";
  1977. size_t pfp_req_size, me_req_size, rlc_req_size, smc_req_size = 0;
  1978. char fw_name[30];
  1979. int err;
  1980. DRM_DEBUG("\n");
  1981. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1982. err = IS_ERR(pdev);
  1983. if (err) {
  1984. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1985. return -EINVAL;
  1986. }
  1987. switch (rdev->family) {
  1988. case CHIP_R600:
  1989. chip_name = "R600";
  1990. rlc_chip_name = "R600";
  1991. break;
  1992. case CHIP_RV610:
  1993. chip_name = "RV610";
  1994. rlc_chip_name = "R600";
  1995. break;
  1996. case CHIP_RV630:
  1997. chip_name = "RV630";
  1998. rlc_chip_name = "R600";
  1999. break;
  2000. case CHIP_RV620:
  2001. chip_name = "RV620";
  2002. rlc_chip_name = "R600";
  2003. break;
  2004. case CHIP_RV635:
  2005. chip_name = "RV635";
  2006. rlc_chip_name = "R600";
  2007. break;
  2008. case CHIP_RV670:
  2009. chip_name = "RV670";
  2010. rlc_chip_name = "R600";
  2011. break;
  2012. case CHIP_RS780:
  2013. case CHIP_RS880:
  2014. chip_name = "RS780";
  2015. rlc_chip_name = "R600";
  2016. break;
  2017. case CHIP_RV770:
  2018. chip_name = "RV770";
  2019. rlc_chip_name = "R700";
  2020. smc_chip_name = "RV770";
  2021. smc_req_size = ALIGN(RV770_SMC_UCODE_SIZE, 4);
  2022. break;
  2023. case CHIP_RV730:
  2024. chip_name = "RV730";
  2025. rlc_chip_name = "R700";
  2026. smc_chip_name = "RV730";
  2027. smc_req_size = ALIGN(RV730_SMC_UCODE_SIZE, 4);
  2028. break;
  2029. case CHIP_RV710:
  2030. chip_name = "RV710";
  2031. rlc_chip_name = "R700";
  2032. smc_chip_name = "RV710";
  2033. smc_req_size = ALIGN(RV710_SMC_UCODE_SIZE, 4);
  2034. break;
  2035. case CHIP_RV740:
  2036. chip_name = "RV730";
  2037. rlc_chip_name = "R700";
  2038. smc_chip_name = "RV740";
  2039. smc_req_size = ALIGN(RV740_SMC_UCODE_SIZE, 4);
  2040. break;
  2041. case CHIP_CEDAR:
  2042. chip_name = "CEDAR";
  2043. rlc_chip_name = "CEDAR";
  2044. smc_chip_name = "CEDAR";
  2045. smc_req_size = ALIGN(CEDAR_SMC_UCODE_SIZE, 4);
  2046. break;
  2047. case CHIP_REDWOOD:
  2048. chip_name = "REDWOOD";
  2049. rlc_chip_name = "REDWOOD";
  2050. smc_chip_name = "REDWOOD";
  2051. smc_req_size = ALIGN(REDWOOD_SMC_UCODE_SIZE, 4);
  2052. break;
  2053. case CHIP_JUNIPER:
  2054. chip_name = "JUNIPER";
  2055. rlc_chip_name = "JUNIPER";
  2056. smc_chip_name = "JUNIPER";
  2057. smc_req_size = ALIGN(JUNIPER_SMC_UCODE_SIZE, 4);
  2058. break;
  2059. case CHIP_CYPRESS:
  2060. case CHIP_HEMLOCK:
  2061. chip_name = "CYPRESS";
  2062. rlc_chip_name = "CYPRESS";
  2063. smc_chip_name = "CYPRESS";
  2064. smc_req_size = ALIGN(CYPRESS_SMC_UCODE_SIZE, 4);
  2065. break;
  2066. case CHIP_PALM:
  2067. chip_name = "PALM";
  2068. rlc_chip_name = "SUMO";
  2069. break;
  2070. case CHIP_SUMO:
  2071. chip_name = "SUMO";
  2072. rlc_chip_name = "SUMO";
  2073. break;
  2074. case CHIP_SUMO2:
  2075. chip_name = "SUMO2";
  2076. rlc_chip_name = "SUMO";
  2077. break;
  2078. default: BUG();
  2079. }
  2080. if (rdev->family >= CHIP_CEDAR) {
  2081. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2082. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2083. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2084. } else if (rdev->family >= CHIP_RV770) {
  2085. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2086. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2087. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2088. } else {
  2089. pfp_req_size = R600_PFP_UCODE_SIZE * 4;
  2090. me_req_size = R600_PM4_UCODE_SIZE * 12;
  2091. rlc_req_size = R600_RLC_UCODE_SIZE * 4;
  2092. }
  2093. DRM_INFO("Loading %s Microcode\n", chip_name);
  2094. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2095. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  2096. if (err)
  2097. goto out;
  2098. if (rdev->pfp_fw->size != pfp_req_size) {
  2099. printk(KERN_ERR
  2100. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2101. rdev->pfp_fw->size, fw_name);
  2102. err = -EINVAL;
  2103. goto out;
  2104. }
  2105. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2106. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2107. if (err)
  2108. goto out;
  2109. if (rdev->me_fw->size != me_req_size) {
  2110. printk(KERN_ERR
  2111. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2112. rdev->me_fw->size, fw_name);
  2113. err = -EINVAL;
  2114. }
  2115. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2116. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2117. if (err)
  2118. goto out;
  2119. if (rdev->rlc_fw->size != rlc_req_size) {
  2120. printk(KERN_ERR
  2121. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2122. rdev->rlc_fw->size, fw_name);
  2123. err = -EINVAL;
  2124. }
  2125. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_HEMLOCK)) {
  2126. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", smc_chip_name);
  2127. err = request_firmware(&rdev->smc_fw, fw_name, &pdev->dev);
  2128. if (err)
  2129. goto out;
  2130. if (rdev->smc_fw->size != smc_req_size) {
  2131. printk(KERN_ERR
  2132. "smc: Bogus length %zu in firmware \"%s\"\n",
  2133. rdev->smc_fw->size, fw_name);
  2134. err = -EINVAL;
  2135. }
  2136. }
  2137. out:
  2138. platform_device_unregister(pdev);
  2139. if (err) {
  2140. if (err != -EINVAL)
  2141. printk(KERN_ERR
  2142. "r600_cp: Failed to load firmware \"%s\"\n",
  2143. fw_name);
  2144. release_firmware(rdev->pfp_fw);
  2145. rdev->pfp_fw = NULL;
  2146. release_firmware(rdev->me_fw);
  2147. rdev->me_fw = NULL;
  2148. release_firmware(rdev->rlc_fw);
  2149. rdev->rlc_fw = NULL;
  2150. release_firmware(rdev->smc_fw);
  2151. rdev->smc_fw = NULL;
  2152. }
  2153. return err;
  2154. }
  2155. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2156. {
  2157. const __be32 *fw_data;
  2158. int i;
  2159. if (!rdev->me_fw || !rdev->pfp_fw)
  2160. return -EINVAL;
  2161. r600_cp_stop(rdev);
  2162. WREG32(CP_RB_CNTL,
  2163. #ifdef __BIG_ENDIAN
  2164. BUF_SWAP_32BIT |
  2165. #endif
  2166. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2167. /* Reset cp */
  2168. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2169. RREG32(GRBM_SOFT_RESET);
  2170. mdelay(15);
  2171. WREG32(GRBM_SOFT_RESET, 0);
  2172. WREG32(CP_ME_RAM_WADDR, 0);
  2173. fw_data = (const __be32 *)rdev->me_fw->data;
  2174. WREG32(CP_ME_RAM_WADDR, 0);
  2175. for (i = 0; i < R600_PM4_UCODE_SIZE * 3; i++)
  2176. WREG32(CP_ME_RAM_DATA,
  2177. be32_to_cpup(fw_data++));
  2178. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2179. WREG32(CP_PFP_UCODE_ADDR, 0);
  2180. for (i = 0; i < R600_PFP_UCODE_SIZE; i++)
  2181. WREG32(CP_PFP_UCODE_DATA,
  2182. be32_to_cpup(fw_data++));
  2183. WREG32(CP_PFP_UCODE_ADDR, 0);
  2184. WREG32(CP_ME_RAM_WADDR, 0);
  2185. WREG32(CP_ME_RAM_RADDR, 0);
  2186. return 0;
  2187. }
  2188. int r600_cp_start(struct radeon_device *rdev)
  2189. {
  2190. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2191. int r;
  2192. uint32_t cp_me;
  2193. r = radeon_ring_lock(rdev, ring, 7);
  2194. if (r) {
  2195. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2196. return r;
  2197. }
  2198. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2199. radeon_ring_write(ring, 0x1);
  2200. if (rdev->family >= CHIP_RV770) {
  2201. radeon_ring_write(ring, 0x0);
  2202. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2203. } else {
  2204. radeon_ring_write(ring, 0x3);
  2205. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2206. }
  2207. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2208. radeon_ring_write(ring, 0);
  2209. radeon_ring_write(ring, 0);
  2210. radeon_ring_unlock_commit(rdev, ring);
  2211. cp_me = 0xff;
  2212. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2213. return 0;
  2214. }
  2215. int r600_cp_resume(struct radeon_device *rdev)
  2216. {
  2217. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2218. u32 tmp;
  2219. u32 rb_bufsz;
  2220. int r;
  2221. /* Reset cp */
  2222. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2223. RREG32(GRBM_SOFT_RESET);
  2224. mdelay(15);
  2225. WREG32(GRBM_SOFT_RESET, 0);
  2226. /* Set ring buffer size */
  2227. rb_bufsz = drm_order(ring->ring_size / 8);
  2228. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2229. #ifdef __BIG_ENDIAN
  2230. tmp |= BUF_SWAP_32BIT;
  2231. #endif
  2232. WREG32(CP_RB_CNTL, tmp);
  2233. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2234. /* Set the write pointer delay */
  2235. WREG32(CP_RB_WPTR_DELAY, 0);
  2236. /* Initialize the ring buffer's read and write pointers */
  2237. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2238. WREG32(CP_RB_RPTR_WR, 0);
  2239. ring->wptr = 0;
  2240. WREG32(CP_RB_WPTR, ring->wptr);
  2241. /* set the wb address whether it's enabled or not */
  2242. WREG32(CP_RB_RPTR_ADDR,
  2243. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2244. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2245. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2246. if (rdev->wb.enabled)
  2247. WREG32(SCRATCH_UMSK, 0xff);
  2248. else {
  2249. tmp |= RB_NO_UPDATE;
  2250. WREG32(SCRATCH_UMSK, 0);
  2251. }
  2252. mdelay(1);
  2253. WREG32(CP_RB_CNTL, tmp);
  2254. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2255. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2256. ring->rptr = RREG32(CP_RB_RPTR);
  2257. r600_cp_start(rdev);
  2258. ring->ready = true;
  2259. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2260. if (r) {
  2261. ring->ready = false;
  2262. return r;
  2263. }
  2264. return 0;
  2265. }
  2266. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2267. {
  2268. u32 rb_bufsz;
  2269. int r;
  2270. /* Align ring size */
  2271. rb_bufsz = drm_order(ring_size / 8);
  2272. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2273. ring->ring_size = ring_size;
  2274. ring->align_mask = 16 - 1;
  2275. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2276. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2277. if (r) {
  2278. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2279. ring->rptr_save_reg = 0;
  2280. }
  2281. }
  2282. }
  2283. void r600_cp_fini(struct radeon_device *rdev)
  2284. {
  2285. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2286. r600_cp_stop(rdev);
  2287. radeon_ring_fini(rdev, ring);
  2288. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2289. }
  2290. /*
  2291. * DMA
  2292. * Starting with R600, the GPU has an asynchronous
  2293. * DMA engine. The programming model is very similar
  2294. * to the 3D engine (ring buffer, IBs, etc.), but the
  2295. * DMA controller has it's own packet format that is
  2296. * different form the PM4 format used by the 3D engine.
  2297. * It supports copying data, writing embedded data,
  2298. * solid fills, and a number of other things. It also
  2299. * has support for tiling/detiling of buffers.
  2300. */
  2301. /**
  2302. * r600_dma_stop - stop the async dma engine
  2303. *
  2304. * @rdev: radeon_device pointer
  2305. *
  2306. * Stop the async dma engine (r6xx-evergreen).
  2307. */
  2308. void r600_dma_stop(struct radeon_device *rdev)
  2309. {
  2310. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2311. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2312. rb_cntl &= ~DMA_RB_ENABLE;
  2313. WREG32(DMA_RB_CNTL, rb_cntl);
  2314. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2315. }
  2316. /**
  2317. * r600_dma_resume - setup and start the async dma engine
  2318. *
  2319. * @rdev: radeon_device pointer
  2320. *
  2321. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2322. * Returns 0 for success, error for failure.
  2323. */
  2324. int r600_dma_resume(struct radeon_device *rdev)
  2325. {
  2326. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2327. u32 rb_cntl, dma_cntl, ib_cntl;
  2328. u32 rb_bufsz;
  2329. int r;
  2330. /* Reset dma */
  2331. if (rdev->family >= CHIP_RV770)
  2332. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2333. else
  2334. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2335. RREG32(SRBM_SOFT_RESET);
  2336. udelay(50);
  2337. WREG32(SRBM_SOFT_RESET, 0);
  2338. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2339. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2340. /* Set ring buffer size in dwords */
  2341. rb_bufsz = drm_order(ring->ring_size / 4);
  2342. rb_cntl = rb_bufsz << 1;
  2343. #ifdef __BIG_ENDIAN
  2344. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2345. #endif
  2346. WREG32(DMA_RB_CNTL, rb_cntl);
  2347. /* Initialize the ring buffer's read and write pointers */
  2348. WREG32(DMA_RB_RPTR, 0);
  2349. WREG32(DMA_RB_WPTR, 0);
  2350. /* set the wb address whether it's enabled or not */
  2351. WREG32(DMA_RB_RPTR_ADDR_HI,
  2352. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2353. WREG32(DMA_RB_RPTR_ADDR_LO,
  2354. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2355. if (rdev->wb.enabled)
  2356. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2357. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2358. /* enable DMA IBs */
  2359. ib_cntl = DMA_IB_ENABLE;
  2360. #ifdef __BIG_ENDIAN
  2361. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2362. #endif
  2363. WREG32(DMA_IB_CNTL, ib_cntl);
  2364. dma_cntl = RREG32(DMA_CNTL);
  2365. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2366. WREG32(DMA_CNTL, dma_cntl);
  2367. if (rdev->family >= CHIP_RV770)
  2368. WREG32(DMA_MODE, 1);
  2369. ring->wptr = 0;
  2370. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2371. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2372. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2373. ring->ready = true;
  2374. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2375. if (r) {
  2376. ring->ready = false;
  2377. return r;
  2378. }
  2379. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2380. return 0;
  2381. }
  2382. /**
  2383. * r600_dma_fini - tear down the async dma engine
  2384. *
  2385. * @rdev: radeon_device pointer
  2386. *
  2387. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2388. */
  2389. void r600_dma_fini(struct radeon_device *rdev)
  2390. {
  2391. r600_dma_stop(rdev);
  2392. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2393. }
  2394. /*
  2395. * UVD
  2396. */
  2397. int r600_uvd_rbc_start(struct radeon_device *rdev)
  2398. {
  2399. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2400. uint64_t rptr_addr;
  2401. uint32_t rb_bufsz, tmp;
  2402. int r;
  2403. rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
  2404. if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
  2405. DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
  2406. return -EINVAL;
  2407. }
  2408. /* force RBC into idle state */
  2409. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2410. /* Set the write pointer delay */
  2411. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2412. /* set the wb address */
  2413. WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
  2414. /* programm the 4GB memory segment for rptr and ring buffer */
  2415. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
  2416. (0x7 << 16) | (0x1 << 31));
  2417. /* Initialize the ring buffer's read and write pointers */
  2418. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2419. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2420. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2421. /* set the ring address */
  2422. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2423. /* Set ring buffer size */
  2424. rb_bufsz = drm_order(ring->ring_size);
  2425. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2426. WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
  2427. ring->ready = true;
  2428. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2429. if (r) {
  2430. ring->ready = false;
  2431. return r;
  2432. }
  2433. r = radeon_ring_lock(rdev, ring, 10);
  2434. if (r) {
  2435. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2436. return r;
  2437. }
  2438. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2439. radeon_ring_write(ring, tmp);
  2440. radeon_ring_write(ring, 0xFFFFF);
  2441. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2442. radeon_ring_write(ring, tmp);
  2443. radeon_ring_write(ring, 0xFFFFF);
  2444. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2445. radeon_ring_write(ring, tmp);
  2446. radeon_ring_write(ring, 0xFFFFF);
  2447. /* Clear timeout status bits */
  2448. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2449. radeon_ring_write(ring, 0x8);
  2450. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2451. radeon_ring_write(ring, 3);
  2452. radeon_ring_unlock_commit(rdev, ring);
  2453. return 0;
  2454. }
  2455. void r600_uvd_rbc_stop(struct radeon_device *rdev)
  2456. {
  2457. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2458. /* force RBC into idle state */
  2459. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2460. ring->ready = false;
  2461. }
  2462. int r600_uvd_init(struct radeon_device *rdev)
  2463. {
  2464. int i, j, r;
  2465. /* disable byte swapping */
  2466. u32 lmi_swap_cntl = 0;
  2467. u32 mp_swap_cntl = 0;
  2468. /* raise clocks while booting up the VCPU */
  2469. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2470. /* disable clock gating */
  2471. WREG32(UVD_CGC_GATE, 0);
  2472. /* disable interupt */
  2473. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2474. /* put LMI, VCPU, RBC etc... into reset */
  2475. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2476. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2477. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2478. mdelay(5);
  2479. /* take UVD block out of reset */
  2480. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2481. mdelay(5);
  2482. /* initialize UVD memory controller */
  2483. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2484. (1 << 21) | (1 << 9) | (1 << 20));
  2485. #ifdef __BIG_ENDIAN
  2486. /* swap (8 in 32) RB and IB */
  2487. lmi_swap_cntl = 0xa;
  2488. mp_swap_cntl = 0;
  2489. #endif
  2490. WREG32(UVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  2491. WREG32(UVD_MP_SWAP_CNTL, mp_swap_cntl);
  2492. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2493. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2494. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2495. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2496. WREG32(UVD_MPC_SET_ALU, 0);
  2497. WREG32(UVD_MPC_SET_MUX, 0x88);
  2498. /* Stall UMC */
  2499. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2500. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2501. /* take all subblocks out of reset, except VCPU */
  2502. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2503. mdelay(5);
  2504. /* enable VCPU clock */
  2505. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2506. /* enable UMC */
  2507. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2508. /* boot up the VCPU */
  2509. WREG32(UVD_SOFT_RESET, 0);
  2510. mdelay(10);
  2511. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2512. for (i = 0; i < 10; ++i) {
  2513. uint32_t status;
  2514. for (j = 0; j < 100; ++j) {
  2515. status = RREG32(UVD_STATUS);
  2516. if (status & 2)
  2517. break;
  2518. mdelay(10);
  2519. }
  2520. r = 0;
  2521. if (status & 2)
  2522. break;
  2523. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2524. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2525. mdelay(10);
  2526. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2527. mdelay(10);
  2528. r = -1;
  2529. }
  2530. if (r) {
  2531. DRM_ERROR("UVD not responding, giving up!!!\n");
  2532. radeon_set_uvd_clocks(rdev, 0, 0);
  2533. return r;
  2534. }
  2535. /* enable interupt */
  2536. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2537. r = r600_uvd_rbc_start(rdev);
  2538. if (!r)
  2539. DRM_INFO("UVD initialized successfully.\n");
  2540. /* lower clocks again */
  2541. radeon_set_uvd_clocks(rdev, 0, 0);
  2542. return r;
  2543. }
  2544. /*
  2545. * GPU scratch registers helpers function.
  2546. */
  2547. void r600_scratch_init(struct radeon_device *rdev)
  2548. {
  2549. int i;
  2550. rdev->scratch.num_reg = 7;
  2551. rdev->scratch.reg_base = SCRATCH_REG0;
  2552. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2553. rdev->scratch.free[i] = true;
  2554. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2555. }
  2556. }
  2557. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2558. {
  2559. uint32_t scratch;
  2560. uint32_t tmp = 0;
  2561. unsigned i;
  2562. int r;
  2563. r = radeon_scratch_get(rdev, &scratch);
  2564. if (r) {
  2565. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2566. return r;
  2567. }
  2568. WREG32(scratch, 0xCAFEDEAD);
  2569. r = radeon_ring_lock(rdev, ring, 3);
  2570. if (r) {
  2571. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2572. radeon_scratch_free(rdev, scratch);
  2573. return r;
  2574. }
  2575. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2576. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2577. radeon_ring_write(ring, 0xDEADBEEF);
  2578. radeon_ring_unlock_commit(rdev, ring);
  2579. for (i = 0; i < rdev->usec_timeout; i++) {
  2580. tmp = RREG32(scratch);
  2581. if (tmp == 0xDEADBEEF)
  2582. break;
  2583. DRM_UDELAY(1);
  2584. }
  2585. if (i < rdev->usec_timeout) {
  2586. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2587. } else {
  2588. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2589. ring->idx, scratch, tmp);
  2590. r = -EINVAL;
  2591. }
  2592. radeon_scratch_free(rdev, scratch);
  2593. return r;
  2594. }
  2595. /**
  2596. * r600_dma_ring_test - simple async dma engine test
  2597. *
  2598. * @rdev: radeon_device pointer
  2599. * @ring: radeon_ring structure holding ring information
  2600. *
  2601. * Test the DMA engine by writing using it to write an
  2602. * value to memory. (r6xx-SI).
  2603. * Returns 0 for success, error for failure.
  2604. */
  2605. int r600_dma_ring_test(struct radeon_device *rdev,
  2606. struct radeon_ring *ring)
  2607. {
  2608. unsigned i;
  2609. int r;
  2610. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2611. u32 tmp;
  2612. if (!ptr) {
  2613. DRM_ERROR("invalid vram scratch pointer\n");
  2614. return -EINVAL;
  2615. }
  2616. tmp = 0xCAFEDEAD;
  2617. writel(tmp, ptr);
  2618. r = radeon_ring_lock(rdev, ring, 4);
  2619. if (r) {
  2620. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2621. return r;
  2622. }
  2623. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2624. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2625. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2626. radeon_ring_write(ring, 0xDEADBEEF);
  2627. radeon_ring_unlock_commit(rdev, ring);
  2628. for (i = 0; i < rdev->usec_timeout; i++) {
  2629. tmp = readl(ptr);
  2630. if (tmp == 0xDEADBEEF)
  2631. break;
  2632. DRM_UDELAY(1);
  2633. }
  2634. if (i < rdev->usec_timeout) {
  2635. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2636. } else {
  2637. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2638. ring->idx, tmp);
  2639. r = -EINVAL;
  2640. }
  2641. return r;
  2642. }
  2643. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2644. {
  2645. uint32_t tmp = 0;
  2646. unsigned i;
  2647. int r;
  2648. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2649. r = radeon_ring_lock(rdev, ring, 3);
  2650. if (r) {
  2651. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2652. ring->idx, r);
  2653. return r;
  2654. }
  2655. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2656. radeon_ring_write(ring, 0xDEADBEEF);
  2657. radeon_ring_unlock_commit(rdev, ring);
  2658. for (i = 0; i < rdev->usec_timeout; i++) {
  2659. tmp = RREG32(UVD_CONTEXT_ID);
  2660. if (tmp == 0xDEADBEEF)
  2661. break;
  2662. DRM_UDELAY(1);
  2663. }
  2664. if (i < rdev->usec_timeout) {
  2665. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2666. ring->idx, i);
  2667. } else {
  2668. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2669. ring->idx, tmp);
  2670. r = -EINVAL;
  2671. }
  2672. return r;
  2673. }
  2674. /*
  2675. * CP fences/semaphores
  2676. */
  2677. void r600_fence_ring_emit(struct radeon_device *rdev,
  2678. struct radeon_fence *fence)
  2679. {
  2680. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2681. if (rdev->wb.use_event) {
  2682. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2683. /* flush read cache over gart */
  2684. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2685. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2686. PACKET3_VC_ACTION_ENA |
  2687. PACKET3_SH_ACTION_ENA);
  2688. radeon_ring_write(ring, 0xFFFFFFFF);
  2689. radeon_ring_write(ring, 0);
  2690. radeon_ring_write(ring, 10); /* poll interval */
  2691. /* EVENT_WRITE_EOP - flush caches, send int */
  2692. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2693. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2694. radeon_ring_write(ring, addr & 0xffffffff);
  2695. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2696. radeon_ring_write(ring, fence->seq);
  2697. radeon_ring_write(ring, 0);
  2698. } else {
  2699. /* flush read cache over gart */
  2700. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2701. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2702. PACKET3_VC_ACTION_ENA |
  2703. PACKET3_SH_ACTION_ENA);
  2704. radeon_ring_write(ring, 0xFFFFFFFF);
  2705. radeon_ring_write(ring, 0);
  2706. radeon_ring_write(ring, 10); /* poll interval */
  2707. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2708. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2709. /* wait for 3D idle clean */
  2710. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2711. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2712. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2713. /* Emit fence sequence & fire IRQ */
  2714. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2715. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2716. radeon_ring_write(ring, fence->seq);
  2717. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2718. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2719. radeon_ring_write(ring, RB_INT_STAT);
  2720. }
  2721. }
  2722. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2723. struct radeon_fence *fence)
  2724. {
  2725. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2726. uint32_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2727. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2728. radeon_ring_write(ring, fence->seq);
  2729. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2730. radeon_ring_write(ring, addr & 0xffffffff);
  2731. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2732. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2733. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2734. radeon_ring_write(ring, 0);
  2735. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2736. radeon_ring_write(ring, 0);
  2737. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2738. radeon_ring_write(ring, 0);
  2739. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2740. radeon_ring_write(ring, 2);
  2741. return;
  2742. }
  2743. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2744. struct radeon_ring *ring,
  2745. struct radeon_semaphore *semaphore,
  2746. bool emit_wait)
  2747. {
  2748. uint64_t addr = semaphore->gpu_addr;
  2749. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2750. if (rdev->family < CHIP_CAYMAN)
  2751. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2752. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2753. radeon_ring_write(ring, addr & 0xffffffff);
  2754. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2755. }
  2756. /*
  2757. * DMA fences/semaphores
  2758. */
  2759. /**
  2760. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2761. *
  2762. * @rdev: radeon_device pointer
  2763. * @fence: radeon fence object
  2764. *
  2765. * Add a DMA fence packet to the ring to write
  2766. * the fence seq number and DMA trap packet to generate
  2767. * an interrupt if needed (r6xx-r7xx).
  2768. */
  2769. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2770. struct radeon_fence *fence)
  2771. {
  2772. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2773. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2774. /* write the fence */
  2775. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2776. radeon_ring_write(ring, addr & 0xfffffffc);
  2777. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2778. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2779. /* generate an interrupt */
  2780. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2781. }
  2782. /**
  2783. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2784. *
  2785. * @rdev: radeon_device pointer
  2786. * @ring: radeon_ring structure holding ring information
  2787. * @semaphore: radeon semaphore object
  2788. * @emit_wait: wait or signal semaphore
  2789. *
  2790. * Add a DMA semaphore packet to the ring wait on or signal
  2791. * other rings (r6xx-SI).
  2792. */
  2793. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2794. struct radeon_ring *ring,
  2795. struct radeon_semaphore *semaphore,
  2796. bool emit_wait)
  2797. {
  2798. u64 addr = semaphore->gpu_addr;
  2799. u32 s = emit_wait ? 0 : 1;
  2800. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2801. radeon_ring_write(ring, addr & 0xfffffffc);
  2802. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2803. }
  2804. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2805. struct radeon_ring *ring,
  2806. struct radeon_semaphore *semaphore,
  2807. bool emit_wait)
  2808. {
  2809. uint64_t addr = semaphore->gpu_addr;
  2810. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2811. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2812. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2813. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2814. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2815. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2816. }
  2817. int r600_copy_blit(struct radeon_device *rdev,
  2818. uint64_t src_offset,
  2819. uint64_t dst_offset,
  2820. unsigned num_gpu_pages,
  2821. struct radeon_fence **fence)
  2822. {
  2823. struct radeon_semaphore *sem = NULL;
  2824. struct radeon_sa_bo *vb = NULL;
  2825. int r;
  2826. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2827. if (r) {
  2828. return r;
  2829. }
  2830. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2831. r600_blit_done_copy(rdev, fence, vb, sem);
  2832. return 0;
  2833. }
  2834. /**
  2835. * r600_copy_dma - copy pages using the DMA engine
  2836. *
  2837. * @rdev: radeon_device pointer
  2838. * @src_offset: src GPU address
  2839. * @dst_offset: dst GPU address
  2840. * @num_gpu_pages: number of GPU pages to xfer
  2841. * @fence: radeon fence object
  2842. *
  2843. * Copy GPU paging using the DMA engine (r6xx).
  2844. * Used by the radeon ttm implementation to move pages if
  2845. * registered as the asic copy callback.
  2846. */
  2847. int r600_copy_dma(struct radeon_device *rdev,
  2848. uint64_t src_offset, uint64_t dst_offset,
  2849. unsigned num_gpu_pages,
  2850. struct radeon_fence **fence)
  2851. {
  2852. struct radeon_semaphore *sem = NULL;
  2853. int ring_index = rdev->asic->copy.dma_ring_index;
  2854. struct radeon_ring *ring = &rdev->ring[ring_index];
  2855. u32 size_in_dw, cur_size_in_dw;
  2856. int i, num_loops;
  2857. int r = 0;
  2858. r = radeon_semaphore_create(rdev, &sem);
  2859. if (r) {
  2860. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2861. return r;
  2862. }
  2863. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2864. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2865. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2866. if (r) {
  2867. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2868. radeon_semaphore_free(rdev, &sem, NULL);
  2869. return r;
  2870. }
  2871. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2872. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2873. ring->idx);
  2874. radeon_fence_note_sync(*fence, ring->idx);
  2875. } else {
  2876. radeon_semaphore_free(rdev, &sem, NULL);
  2877. }
  2878. for (i = 0; i < num_loops; i++) {
  2879. cur_size_in_dw = size_in_dw;
  2880. if (cur_size_in_dw > 0xFFFE)
  2881. cur_size_in_dw = 0xFFFE;
  2882. size_in_dw -= cur_size_in_dw;
  2883. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2884. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2885. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2886. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2887. (upper_32_bits(src_offset) & 0xff)));
  2888. src_offset += cur_size_in_dw * 4;
  2889. dst_offset += cur_size_in_dw * 4;
  2890. }
  2891. r = radeon_fence_emit(rdev, fence, ring->idx);
  2892. if (r) {
  2893. radeon_ring_unlock_undo(rdev, ring);
  2894. return r;
  2895. }
  2896. radeon_ring_unlock_commit(rdev, ring);
  2897. radeon_semaphore_free(rdev, &sem, *fence);
  2898. return r;
  2899. }
  2900. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2901. uint32_t tiling_flags, uint32_t pitch,
  2902. uint32_t offset, uint32_t obj_size)
  2903. {
  2904. /* FIXME: implement */
  2905. return 0;
  2906. }
  2907. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2908. {
  2909. /* FIXME: implement */
  2910. }
  2911. static int r600_startup(struct radeon_device *rdev)
  2912. {
  2913. struct radeon_ring *ring;
  2914. int r;
  2915. /* enable pcie gen2 link */
  2916. r600_pcie_gen2_enable(rdev);
  2917. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2918. r = r600_init_microcode(rdev);
  2919. if (r) {
  2920. DRM_ERROR("Failed to load firmware!\n");
  2921. return r;
  2922. }
  2923. }
  2924. r = r600_vram_scratch_init(rdev);
  2925. if (r)
  2926. return r;
  2927. r600_mc_program(rdev);
  2928. if (rdev->flags & RADEON_IS_AGP) {
  2929. r600_agp_enable(rdev);
  2930. } else {
  2931. r = r600_pcie_gart_enable(rdev);
  2932. if (r)
  2933. return r;
  2934. }
  2935. r600_gpu_init(rdev);
  2936. r = r600_blit_init(rdev);
  2937. if (r) {
  2938. r600_blit_fini(rdev);
  2939. rdev->asic->copy.copy = NULL;
  2940. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2941. }
  2942. /* allocate wb buffer */
  2943. r = radeon_wb_init(rdev);
  2944. if (r)
  2945. return r;
  2946. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2947. if (r) {
  2948. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2949. return r;
  2950. }
  2951. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2952. if (r) {
  2953. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2954. return r;
  2955. }
  2956. /* Enable IRQ */
  2957. if (!rdev->irq.installed) {
  2958. r = radeon_irq_kms_init(rdev);
  2959. if (r)
  2960. return r;
  2961. }
  2962. r = r600_irq_init(rdev);
  2963. if (r) {
  2964. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2965. radeon_irq_kms_fini(rdev);
  2966. return r;
  2967. }
  2968. r600_irq_set(rdev);
  2969. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2970. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2971. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2972. 0, 0xfffff, RADEON_CP_PACKET2);
  2973. if (r)
  2974. return r;
  2975. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2976. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2977. DMA_RB_RPTR, DMA_RB_WPTR,
  2978. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2979. if (r)
  2980. return r;
  2981. r = r600_cp_load_microcode(rdev);
  2982. if (r)
  2983. return r;
  2984. r = r600_cp_resume(rdev);
  2985. if (r)
  2986. return r;
  2987. r = r600_dma_resume(rdev);
  2988. if (r)
  2989. return r;
  2990. r = radeon_ib_pool_init(rdev);
  2991. if (r) {
  2992. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2993. return r;
  2994. }
  2995. r = r600_audio_init(rdev);
  2996. if (r) {
  2997. DRM_ERROR("radeon: audio init failed\n");
  2998. return r;
  2999. }
  3000. return 0;
  3001. }
  3002. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  3003. {
  3004. uint32_t temp;
  3005. temp = RREG32(CONFIG_CNTL);
  3006. if (state == false) {
  3007. temp &= ~(1<<0);
  3008. temp |= (1<<1);
  3009. } else {
  3010. temp &= ~(1<<1);
  3011. }
  3012. WREG32(CONFIG_CNTL, temp);
  3013. }
  3014. int r600_resume(struct radeon_device *rdev)
  3015. {
  3016. int r;
  3017. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  3018. * posting will perform necessary task to bring back GPU into good
  3019. * shape.
  3020. */
  3021. /* post card */
  3022. atom_asic_init(rdev->mode_info.atom_context);
  3023. rdev->accel_working = true;
  3024. r = r600_startup(rdev);
  3025. if (r) {
  3026. DRM_ERROR("r600 startup failed on resume\n");
  3027. rdev->accel_working = false;
  3028. return r;
  3029. }
  3030. return r;
  3031. }
  3032. int r600_suspend(struct radeon_device *rdev)
  3033. {
  3034. r600_audio_fini(rdev);
  3035. r600_cp_stop(rdev);
  3036. r600_dma_stop(rdev);
  3037. r600_irq_suspend(rdev);
  3038. radeon_wb_disable(rdev);
  3039. r600_pcie_gart_disable(rdev);
  3040. return 0;
  3041. }
  3042. /* Plan is to move initialization in that function and use
  3043. * helper function so that radeon_device_init pretty much
  3044. * do nothing more than calling asic specific function. This
  3045. * should also allow to remove a bunch of callback function
  3046. * like vram_info.
  3047. */
  3048. int r600_init(struct radeon_device *rdev)
  3049. {
  3050. int r;
  3051. if (r600_debugfs_mc_info_init(rdev)) {
  3052. DRM_ERROR("Failed to register debugfs file for mc !\n");
  3053. }
  3054. /* Read BIOS */
  3055. if (!radeon_get_bios(rdev)) {
  3056. if (ASIC_IS_AVIVO(rdev))
  3057. return -EINVAL;
  3058. }
  3059. /* Must be an ATOMBIOS */
  3060. if (!rdev->is_atom_bios) {
  3061. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  3062. return -EINVAL;
  3063. }
  3064. r = radeon_atombios_init(rdev);
  3065. if (r)
  3066. return r;
  3067. /* Post card if necessary */
  3068. if (!radeon_card_posted(rdev)) {
  3069. if (!rdev->bios) {
  3070. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3071. return -EINVAL;
  3072. }
  3073. DRM_INFO("GPU not posted. posting now...\n");
  3074. atom_asic_init(rdev->mode_info.atom_context);
  3075. }
  3076. /* Initialize scratch registers */
  3077. r600_scratch_init(rdev);
  3078. /* Initialize surface registers */
  3079. radeon_surface_init(rdev);
  3080. /* Initialize clocks */
  3081. radeon_get_clock_info(rdev->ddev);
  3082. /* Fence driver */
  3083. r = radeon_fence_driver_init(rdev);
  3084. if (r)
  3085. return r;
  3086. if (rdev->flags & RADEON_IS_AGP) {
  3087. r = radeon_agp_init(rdev);
  3088. if (r)
  3089. radeon_agp_disable(rdev);
  3090. }
  3091. r = r600_mc_init(rdev);
  3092. if (r)
  3093. return r;
  3094. /* Memory manager */
  3095. r = radeon_bo_init(rdev);
  3096. if (r)
  3097. return r;
  3098. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3099. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3100. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3101. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3102. rdev->ih.ring_obj = NULL;
  3103. r600_ih_ring_init(rdev, 64 * 1024);
  3104. r = r600_pcie_gart_init(rdev);
  3105. if (r)
  3106. return r;
  3107. rdev->accel_working = true;
  3108. r = r600_startup(rdev);
  3109. if (r) {
  3110. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3111. r600_cp_fini(rdev);
  3112. r600_dma_fini(rdev);
  3113. r600_irq_fini(rdev);
  3114. radeon_wb_fini(rdev);
  3115. radeon_ib_pool_fini(rdev);
  3116. radeon_irq_kms_fini(rdev);
  3117. r600_pcie_gart_fini(rdev);
  3118. rdev->accel_working = false;
  3119. }
  3120. return 0;
  3121. }
  3122. void r600_fini(struct radeon_device *rdev)
  3123. {
  3124. r600_audio_fini(rdev);
  3125. r600_blit_fini(rdev);
  3126. r600_cp_fini(rdev);
  3127. r600_dma_fini(rdev);
  3128. r600_irq_fini(rdev);
  3129. radeon_wb_fini(rdev);
  3130. radeon_ib_pool_fini(rdev);
  3131. radeon_irq_kms_fini(rdev);
  3132. r600_pcie_gart_fini(rdev);
  3133. r600_vram_scratch_fini(rdev);
  3134. radeon_agp_fini(rdev);
  3135. radeon_gem_fini(rdev);
  3136. radeon_fence_driver_fini(rdev);
  3137. radeon_bo_fini(rdev);
  3138. radeon_atombios_fini(rdev);
  3139. kfree(rdev->bios);
  3140. rdev->bios = NULL;
  3141. }
  3142. /*
  3143. * CS stuff
  3144. */
  3145. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3146. {
  3147. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3148. u32 next_rptr;
  3149. if (ring->rptr_save_reg) {
  3150. next_rptr = ring->wptr + 3 + 4;
  3151. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3152. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3153. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3154. radeon_ring_write(ring, next_rptr);
  3155. } else if (rdev->wb.enabled) {
  3156. next_rptr = ring->wptr + 5 + 4;
  3157. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3158. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3159. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3160. radeon_ring_write(ring, next_rptr);
  3161. radeon_ring_write(ring, 0);
  3162. }
  3163. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3164. radeon_ring_write(ring,
  3165. #ifdef __BIG_ENDIAN
  3166. (2 << 0) |
  3167. #endif
  3168. (ib->gpu_addr & 0xFFFFFFFC));
  3169. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3170. radeon_ring_write(ring, ib->length_dw);
  3171. }
  3172. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3173. {
  3174. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3175. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3176. radeon_ring_write(ring, ib->gpu_addr);
  3177. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3178. radeon_ring_write(ring, ib->length_dw);
  3179. }
  3180. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3181. {
  3182. struct radeon_ib ib;
  3183. uint32_t scratch;
  3184. uint32_t tmp = 0;
  3185. unsigned i;
  3186. int r;
  3187. r = radeon_scratch_get(rdev, &scratch);
  3188. if (r) {
  3189. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3190. return r;
  3191. }
  3192. WREG32(scratch, 0xCAFEDEAD);
  3193. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3194. if (r) {
  3195. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3196. goto free_scratch;
  3197. }
  3198. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3199. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3200. ib.ptr[2] = 0xDEADBEEF;
  3201. ib.length_dw = 3;
  3202. r = radeon_ib_schedule(rdev, &ib, NULL);
  3203. if (r) {
  3204. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3205. goto free_ib;
  3206. }
  3207. r = radeon_fence_wait(ib.fence, false);
  3208. if (r) {
  3209. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3210. goto free_ib;
  3211. }
  3212. for (i = 0; i < rdev->usec_timeout; i++) {
  3213. tmp = RREG32(scratch);
  3214. if (tmp == 0xDEADBEEF)
  3215. break;
  3216. DRM_UDELAY(1);
  3217. }
  3218. if (i < rdev->usec_timeout) {
  3219. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3220. } else {
  3221. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3222. scratch, tmp);
  3223. r = -EINVAL;
  3224. }
  3225. free_ib:
  3226. radeon_ib_free(rdev, &ib);
  3227. free_scratch:
  3228. radeon_scratch_free(rdev, scratch);
  3229. return r;
  3230. }
  3231. /**
  3232. * r600_dma_ib_test - test an IB on the DMA engine
  3233. *
  3234. * @rdev: radeon_device pointer
  3235. * @ring: radeon_ring structure holding ring information
  3236. *
  3237. * Test a simple IB in the DMA ring (r6xx-SI).
  3238. * Returns 0 on success, error on failure.
  3239. */
  3240. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3241. {
  3242. struct radeon_ib ib;
  3243. unsigned i;
  3244. int r;
  3245. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3246. u32 tmp = 0;
  3247. if (!ptr) {
  3248. DRM_ERROR("invalid vram scratch pointer\n");
  3249. return -EINVAL;
  3250. }
  3251. tmp = 0xCAFEDEAD;
  3252. writel(tmp, ptr);
  3253. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3254. if (r) {
  3255. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3256. return r;
  3257. }
  3258. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3259. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3260. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3261. ib.ptr[3] = 0xDEADBEEF;
  3262. ib.length_dw = 4;
  3263. r = radeon_ib_schedule(rdev, &ib, NULL);
  3264. if (r) {
  3265. radeon_ib_free(rdev, &ib);
  3266. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3267. return r;
  3268. }
  3269. r = radeon_fence_wait(ib.fence, false);
  3270. if (r) {
  3271. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3272. return r;
  3273. }
  3274. for (i = 0; i < rdev->usec_timeout; i++) {
  3275. tmp = readl(ptr);
  3276. if (tmp == 0xDEADBEEF)
  3277. break;
  3278. DRM_UDELAY(1);
  3279. }
  3280. if (i < rdev->usec_timeout) {
  3281. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3282. } else {
  3283. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3284. r = -EINVAL;
  3285. }
  3286. radeon_ib_free(rdev, &ib);
  3287. return r;
  3288. }
  3289. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3290. {
  3291. struct radeon_fence *fence = NULL;
  3292. int r;
  3293. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3294. if (r) {
  3295. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3296. return r;
  3297. }
  3298. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3299. if (r) {
  3300. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3301. goto error;
  3302. }
  3303. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3304. if (r) {
  3305. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3306. goto error;
  3307. }
  3308. r = radeon_fence_wait(fence, false);
  3309. if (r) {
  3310. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3311. goto error;
  3312. }
  3313. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3314. error:
  3315. radeon_fence_unref(&fence);
  3316. radeon_set_uvd_clocks(rdev, 0, 0);
  3317. return r;
  3318. }
  3319. /**
  3320. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3321. *
  3322. * @rdev: radeon_device pointer
  3323. * @ib: IB object to schedule
  3324. *
  3325. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3326. */
  3327. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3328. {
  3329. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3330. if (rdev->wb.enabled) {
  3331. u32 next_rptr = ring->wptr + 4;
  3332. while ((next_rptr & 7) != 5)
  3333. next_rptr++;
  3334. next_rptr += 3;
  3335. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3336. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3337. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3338. radeon_ring_write(ring, next_rptr);
  3339. }
  3340. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3341. * Pad as necessary with NOPs.
  3342. */
  3343. while ((ring->wptr & 7) != 5)
  3344. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3345. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3346. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3347. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3348. }
  3349. /*
  3350. * Interrupts
  3351. *
  3352. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3353. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3354. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3355. * and host consumes. As the host irq handler processes interrupts, it
  3356. * increments the rptr. When the rptr catches up with the wptr, all the
  3357. * current interrupts have been processed.
  3358. */
  3359. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3360. {
  3361. u32 rb_bufsz;
  3362. /* Align ring size */
  3363. rb_bufsz = drm_order(ring_size / 4);
  3364. ring_size = (1 << rb_bufsz) * 4;
  3365. rdev->ih.ring_size = ring_size;
  3366. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3367. rdev->ih.rptr = 0;
  3368. }
  3369. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3370. {
  3371. int r;
  3372. /* Allocate ring buffer */
  3373. if (rdev->ih.ring_obj == NULL) {
  3374. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3375. PAGE_SIZE, true,
  3376. RADEON_GEM_DOMAIN_GTT,
  3377. NULL, &rdev->ih.ring_obj);
  3378. if (r) {
  3379. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3380. return r;
  3381. }
  3382. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3383. if (unlikely(r != 0))
  3384. return r;
  3385. r = radeon_bo_pin(rdev->ih.ring_obj,
  3386. RADEON_GEM_DOMAIN_GTT,
  3387. &rdev->ih.gpu_addr);
  3388. if (r) {
  3389. radeon_bo_unreserve(rdev->ih.ring_obj);
  3390. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3391. return r;
  3392. }
  3393. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3394. (void **)&rdev->ih.ring);
  3395. radeon_bo_unreserve(rdev->ih.ring_obj);
  3396. if (r) {
  3397. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3398. return r;
  3399. }
  3400. }
  3401. return 0;
  3402. }
  3403. void r600_ih_ring_fini(struct radeon_device *rdev)
  3404. {
  3405. int r;
  3406. if (rdev->ih.ring_obj) {
  3407. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3408. if (likely(r == 0)) {
  3409. radeon_bo_kunmap(rdev->ih.ring_obj);
  3410. radeon_bo_unpin(rdev->ih.ring_obj);
  3411. radeon_bo_unreserve(rdev->ih.ring_obj);
  3412. }
  3413. radeon_bo_unref(&rdev->ih.ring_obj);
  3414. rdev->ih.ring = NULL;
  3415. rdev->ih.ring_obj = NULL;
  3416. }
  3417. }
  3418. void r600_rlc_stop(struct radeon_device *rdev)
  3419. {
  3420. if ((rdev->family >= CHIP_RV770) &&
  3421. (rdev->family <= CHIP_RV740)) {
  3422. /* r7xx asics need to soft reset RLC before halting */
  3423. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3424. RREG32(SRBM_SOFT_RESET);
  3425. mdelay(15);
  3426. WREG32(SRBM_SOFT_RESET, 0);
  3427. RREG32(SRBM_SOFT_RESET);
  3428. }
  3429. WREG32(RLC_CNTL, 0);
  3430. }
  3431. static void r600_rlc_start(struct radeon_device *rdev)
  3432. {
  3433. WREG32(RLC_CNTL, RLC_ENABLE);
  3434. }
  3435. static int r600_rlc_resume(struct radeon_device *rdev)
  3436. {
  3437. u32 i;
  3438. const __be32 *fw_data;
  3439. if (!rdev->rlc_fw)
  3440. return -EINVAL;
  3441. r600_rlc_stop(rdev);
  3442. WREG32(RLC_HB_CNTL, 0);
  3443. WREG32(RLC_HB_BASE, 0);
  3444. WREG32(RLC_HB_RPTR, 0);
  3445. WREG32(RLC_HB_WPTR, 0);
  3446. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3447. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3448. WREG32(RLC_MC_CNTL, 0);
  3449. WREG32(RLC_UCODE_CNTL, 0);
  3450. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3451. if (rdev->family >= CHIP_RV770) {
  3452. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3453. WREG32(RLC_UCODE_ADDR, i);
  3454. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3455. }
  3456. } else {
  3457. for (i = 0; i < R600_RLC_UCODE_SIZE; i++) {
  3458. WREG32(RLC_UCODE_ADDR, i);
  3459. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3460. }
  3461. }
  3462. WREG32(RLC_UCODE_ADDR, 0);
  3463. r600_rlc_start(rdev);
  3464. return 0;
  3465. }
  3466. static void r600_enable_interrupts(struct radeon_device *rdev)
  3467. {
  3468. u32 ih_cntl = RREG32(IH_CNTL);
  3469. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3470. ih_cntl |= ENABLE_INTR;
  3471. ih_rb_cntl |= IH_RB_ENABLE;
  3472. WREG32(IH_CNTL, ih_cntl);
  3473. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3474. rdev->ih.enabled = true;
  3475. }
  3476. void r600_disable_interrupts(struct radeon_device *rdev)
  3477. {
  3478. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3479. u32 ih_cntl = RREG32(IH_CNTL);
  3480. ih_rb_cntl &= ~IH_RB_ENABLE;
  3481. ih_cntl &= ~ENABLE_INTR;
  3482. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3483. WREG32(IH_CNTL, ih_cntl);
  3484. /* set rptr, wptr to 0 */
  3485. WREG32(IH_RB_RPTR, 0);
  3486. WREG32(IH_RB_WPTR, 0);
  3487. rdev->ih.enabled = false;
  3488. rdev->ih.rptr = 0;
  3489. }
  3490. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3491. {
  3492. u32 tmp;
  3493. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3494. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3495. WREG32(DMA_CNTL, tmp);
  3496. WREG32(GRBM_INT_CNTL, 0);
  3497. WREG32(DxMODE_INT_MASK, 0);
  3498. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3499. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3500. if (ASIC_IS_DCE3(rdev)) {
  3501. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3502. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3503. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3504. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3505. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3506. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3507. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3508. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3509. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3510. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3511. if (ASIC_IS_DCE32(rdev)) {
  3512. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3513. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3514. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3515. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3516. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3517. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3518. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3519. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3520. } else {
  3521. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3522. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3523. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3524. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3525. }
  3526. } else {
  3527. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3528. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3529. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3530. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3531. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3532. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3533. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3534. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3535. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3536. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3537. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3538. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3539. }
  3540. }
  3541. int r600_irq_init(struct radeon_device *rdev)
  3542. {
  3543. int ret = 0;
  3544. int rb_bufsz;
  3545. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3546. /* allocate ring */
  3547. ret = r600_ih_ring_alloc(rdev);
  3548. if (ret)
  3549. return ret;
  3550. /* disable irqs */
  3551. r600_disable_interrupts(rdev);
  3552. /* init rlc */
  3553. if (rdev->family >= CHIP_CEDAR)
  3554. ret = evergreen_rlc_resume(rdev);
  3555. else
  3556. ret = r600_rlc_resume(rdev);
  3557. if (ret) {
  3558. r600_ih_ring_fini(rdev);
  3559. return ret;
  3560. }
  3561. /* setup interrupt control */
  3562. /* set dummy read address to ring address */
  3563. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3564. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3565. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3566. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3567. */
  3568. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3569. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3570. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3571. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3572. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3573. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3574. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3575. IH_WPTR_OVERFLOW_CLEAR |
  3576. (rb_bufsz << 1));
  3577. if (rdev->wb.enabled)
  3578. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3579. /* set the writeback address whether it's enabled or not */
  3580. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3581. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3582. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3583. /* set rptr, wptr to 0 */
  3584. WREG32(IH_RB_RPTR, 0);
  3585. WREG32(IH_RB_WPTR, 0);
  3586. /* Default settings for IH_CNTL (disabled at first) */
  3587. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3588. /* RPTR_REARM only works if msi's are enabled */
  3589. if (rdev->msi_enabled)
  3590. ih_cntl |= RPTR_REARM;
  3591. WREG32(IH_CNTL, ih_cntl);
  3592. /* force the active interrupt state to all disabled */
  3593. if (rdev->family >= CHIP_CEDAR)
  3594. evergreen_disable_interrupt_state(rdev);
  3595. else
  3596. r600_disable_interrupt_state(rdev);
  3597. /* at this point everything should be setup correctly to enable master */
  3598. pci_set_master(rdev->pdev);
  3599. /* enable irqs */
  3600. r600_enable_interrupts(rdev);
  3601. return ret;
  3602. }
  3603. void r600_irq_suspend(struct radeon_device *rdev)
  3604. {
  3605. r600_irq_disable(rdev);
  3606. r600_rlc_stop(rdev);
  3607. }
  3608. void r600_irq_fini(struct radeon_device *rdev)
  3609. {
  3610. r600_irq_suspend(rdev);
  3611. r600_ih_ring_fini(rdev);
  3612. }
  3613. int r600_irq_set(struct radeon_device *rdev)
  3614. {
  3615. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3616. u32 mode_int = 0;
  3617. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3618. u32 grbm_int_cntl = 0;
  3619. u32 hdmi0, hdmi1;
  3620. u32 d1grph = 0, d2grph = 0;
  3621. u32 dma_cntl;
  3622. u32 thermal_int = 0;
  3623. if (!rdev->irq.installed) {
  3624. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3625. return -EINVAL;
  3626. }
  3627. /* don't enable anything if the ih is disabled */
  3628. if (!rdev->ih.enabled) {
  3629. r600_disable_interrupts(rdev);
  3630. /* force the active interrupt state to all disabled */
  3631. r600_disable_interrupt_state(rdev);
  3632. return 0;
  3633. }
  3634. if (ASIC_IS_DCE3(rdev)) {
  3635. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3636. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3637. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3638. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3639. if (ASIC_IS_DCE32(rdev)) {
  3640. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3641. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3642. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3643. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3644. } else {
  3645. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3646. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3647. }
  3648. } else {
  3649. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3650. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3651. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3652. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3653. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3654. }
  3655. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3656. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3657. thermal_int = RREG32(CG_THERMAL_INT) &
  3658. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3659. } else if (rdev->family >= CHIP_RV770) {
  3660. thermal_int = RREG32(RV770_CG_THERMAL_INT) &
  3661. ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  3662. }
  3663. if (rdev->irq.dpm_thermal) {
  3664. DRM_DEBUG("dpm thermal\n");
  3665. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  3666. }
  3667. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3668. DRM_DEBUG("r600_irq_set: sw int\n");
  3669. cp_int_cntl |= RB_INT_ENABLE;
  3670. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3671. }
  3672. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3673. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3674. dma_cntl |= TRAP_ENABLE;
  3675. }
  3676. if (rdev->irq.crtc_vblank_int[0] ||
  3677. atomic_read(&rdev->irq.pflip[0])) {
  3678. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3679. mode_int |= D1MODE_VBLANK_INT_MASK;
  3680. }
  3681. if (rdev->irq.crtc_vblank_int[1] ||
  3682. atomic_read(&rdev->irq.pflip[1])) {
  3683. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3684. mode_int |= D2MODE_VBLANK_INT_MASK;
  3685. }
  3686. if (rdev->irq.hpd[0]) {
  3687. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3688. hpd1 |= DC_HPDx_INT_EN;
  3689. }
  3690. if (rdev->irq.hpd[1]) {
  3691. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3692. hpd2 |= DC_HPDx_INT_EN;
  3693. }
  3694. if (rdev->irq.hpd[2]) {
  3695. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3696. hpd3 |= DC_HPDx_INT_EN;
  3697. }
  3698. if (rdev->irq.hpd[3]) {
  3699. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3700. hpd4 |= DC_HPDx_INT_EN;
  3701. }
  3702. if (rdev->irq.hpd[4]) {
  3703. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3704. hpd5 |= DC_HPDx_INT_EN;
  3705. }
  3706. if (rdev->irq.hpd[5]) {
  3707. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3708. hpd6 |= DC_HPDx_INT_EN;
  3709. }
  3710. if (rdev->irq.afmt[0]) {
  3711. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3712. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3713. }
  3714. if (rdev->irq.afmt[1]) {
  3715. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3716. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3717. }
  3718. WREG32(CP_INT_CNTL, cp_int_cntl);
  3719. WREG32(DMA_CNTL, dma_cntl);
  3720. WREG32(DxMODE_INT_MASK, mode_int);
  3721. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3722. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3723. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3724. if (ASIC_IS_DCE3(rdev)) {
  3725. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3726. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3727. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3728. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3729. if (ASIC_IS_DCE32(rdev)) {
  3730. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3731. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3732. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3733. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3734. } else {
  3735. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3736. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3737. }
  3738. } else {
  3739. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3740. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3741. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3742. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3743. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3744. }
  3745. if ((rdev->family > CHIP_R600) && (rdev->family < CHIP_RV770)) {
  3746. WREG32(CG_THERMAL_INT, thermal_int);
  3747. } else if (rdev->family >= CHIP_RV770) {
  3748. WREG32(RV770_CG_THERMAL_INT, thermal_int);
  3749. }
  3750. return 0;
  3751. }
  3752. static void r600_irq_ack(struct radeon_device *rdev)
  3753. {
  3754. u32 tmp;
  3755. if (ASIC_IS_DCE3(rdev)) {
  3756. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3757. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3758. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3759. if (ASIC_IS_DCE32(rdev)) {
  3760. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3761. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3762. } else {
  3763. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3764. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3765. }
  3766. } else {
  3767. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3768. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3769. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3770. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3771. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3772. }
  3773. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3774. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3775. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3776. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3777. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3778. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3779. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3780. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3781. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3782. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3783. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3784. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3785. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3786. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3787. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3788. if (ASIC_IS_DCE3(rdev)) {
  3789. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3790. tmp |= DC_HPDx_INT_ACK;
  3791. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3792. } else {
  3793. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3794. tmp |= DC_HPDx_INT_ACK;
  3795. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3796. }
  3797. }
  3798. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3799. if (ASIC_IS_DCE3(rdev)) {
  3800. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3801. tmp |= DC_HPDx_INT_ACK;
  3802. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3803. } else {
  3804. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3805. tmp |= DC_HPDx_INT_ACK;
  3806. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3807. }
  3808. }
  3809. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3810. if (ASIC_IS_DCE3(rdev)) {
  3811. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3812. tmp |= DC_HPDx_INT_ACK;
  3813. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3814. } else {
  3815. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3816. tmp |= DC_HPDx_INT_ACK;
  3817. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3818. }
  3819. }
  3820. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3821. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3822. tmp |= DC_HPDx_INT_ACK;
  3823. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3824. }
  3825. if (ASIC_IS_DCE32(rdev)) {
  3826. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3827. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3828. tmp |= DC_HPDx_INT_ACK;
  3829. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3830. }
  3831. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3832. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3833. tmp |= DC_HPDx_INT_ACK;
  3834. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3835. }
  3836. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3837. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3838. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3839. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3840. }
  3841. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3842. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3843. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3844. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3845. }
  3846. } else {
  3847. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3848. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3849. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3850. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3851. }
  3852. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3853. if (ASIC_IS_DCE3(rdev)) {
  3854. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3855. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3856. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3857. } else {
  3858. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3859. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3860. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3861. }
  3862. }
  3863. }
  3864. }
  3865. void r600_irq_disable(struct radeon_device *rdev)
  3866. {
  3867. r600_disable_interrupts(rdev);
  3868. /* Wait and acknowledge irq */
  3869. mdelay(1);
  3870. r600_irq_ack(rdev);
  3871. r600_disable_interrupt_state(rdev);
  3872. }
  3873. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3874. {
  3875. u32 wptr, tmp;
  3876. if (rdev->wb.enabled)
  3877. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3878. else
  3879. wptr = RREG32(IH_RB_WPTR);
  3880. if (wptr & RB_OVERFLOW) {
  3881. /* When a ring buffer overflow happen start parsing interrupt
  3882. * from the last not overwritten vector (wptr + 16). Hopefully
  3883. * this should allow us to catchup.
  3884. */
  3885. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3886. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3887. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3888. tmp = RREG32(IH_RB_CNTL);
  3889. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3890. WREG32(IH_RB_CNTL, tmp);
  3891. }
  3892. return (wptr & rdev->ih.ptr_mask);
  3893. }
  3894. /* r600 IV Ring
  3895. * Each IV ring entry is 128 bits:
  3896. * [7:0] - interrupt source id
  3897. * [31:8] - reserved
  3898. * [59:32] - interrupt source data
  3899. * [127:60] - reserved
  3900. *
  3901. * The basic interrupt vector entries
  3902. * are decoded as follows:
  3903. * src_id src_data description
  3904. * 1 0 D1 Vblank
  3905. * 1 1 D1 Vline
  3906. * 5 0 D2 Vblank
  3907. * 5 1 D2 Vline
  3908. * 19 0 FP Hot plug detection A
  3909. * 19 1 FP Hot plug detection B
  3910. * 19 2 DAC A auto-detection
  3911. * 19 3 DAC B auto-detection
  3912. * 21 4 HDMI block A
  3913. * 21 5 HDMI block B
  3914. * 176 - CP_INT RB
  3915. * 177 - CP_INT IB1
  3916. * 178 - CP_INT IB2
  3917. * 181 - EOP Interrupt
  3918. * 233 - GUI Idle
  3919. *
  3920. * Note, these are based on r600 and may need to be
  3921. * adjusted or added to on newer asics
  3922. */
  3923. int r600_irq_process(struct radeon_device *rdev)
  3924. {
  3925. u32 wptr;
  3926. u32 rptr;
  3927. u32 src_id, src_data;
  3928. u32 ring_index;
  3929. bool queue_hotplug = false;
  3930. bool queue_hdmi = false;
  3931. bool queue_thermal = false;
  3932. if (!rdev->ih.enabled || rdev->shutdown)
  3933. return IRQ_NONE;
  3934. /* No MSIs, need a dummy read to flush PCI DMAs */
  3935. if (!rdev->msi_enabled)
  3936. RREG32(IH_RB_WPTR);
  3937. wptr = r600_get_ih_wptr(rdev);
  3938. restart_ih:
  3939. /* is somebody else already processing irqs? */
  3940. if (atomic_xchg(&rdev->ih.lock, 1))
  3941. return IRQ_NONE;
  3942. rptr = rdev->ih.rptr;
  3943. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3944. /* Order reading of wptr vs. reading of IH ring data */
  3945. rmb();
  3946. /* display interrupts */
  3947. r600_irq_ack(rdev);
  3948. while (rptr != wptr) {
  3949. /* wptr/rptr are in bytes! */
  3950. ring_index = rptr / 4;
  3951. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3952. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3953. switch (src_id) {
  3954. case 1: /* D1 vblank/vline */
  3955. switch (src_data) {
  3956. case 0: /* D1 vblank */
  3957. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3958. if (rdev->irq.crtc_vblank_int[0]) {
  3959. drm_handle_vblank(rdev->ddev, 0);
  3960. rdev->pm.vblank_sync = true;
  3961. wake_up(&rdev->irq.vblank_queue);
  3962. }
  3963. if (atomic_read(&rdev->irq.pflip[0]))
  3964. radeon_crtc_handle_flip(rdev, 0);
  3965. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3966. DRM_DEBUG("IH: D1 vblank\n");
  3967. }
  3968. break;
  3969. case 1: /* D1 vline */
  3970. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3971. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3972. DRM_DEBUG("IH: D1 vline\n");
  3973. }
  3974. break;
  3975. default:
  3976. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3977. break;
  3978. }
  3979. break;
  3980. case 5: /* D2 vblank/vline */
  3981. switch (src_data) {
  3982. case 0: /* D2 vblank */
  3983. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3984. if (rdev->irq.crtc_vblank_int[1]) {
  3985. drm_handle_vblank(rdev->ddev, 1);
  3986. rdev->pm.vblank_sync = true;
  3987. wake_up(&rdev->irq.vblank_queue);
  3988. }
  3989. if (atomic_read(&rdev->irq.pflip[1]))
  3990. radeon_crtc_handle_flip(rdev, 1);
  3991. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3992. DRM_DEBUG("IH: D2 vblank\n");
  3993. }
  3994. break;
  3995. case 1: /* D1 vline */
  3996. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3997. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3998. DRM_DEBUG("IH: D2 vline\n");
  3999. }
  4000. break;
  4001. default:
  4002. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4003. break;
  4004. }
  4005. break;
  4006. case 19: /* HPD/DAC hotplug */
  4007. switch (src_data) {
  4008. case 0:
  4009. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  4010. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  4011. queue_hotplug = true;
  4012. DRM_DEBUG("IH: HPD1\n");
  4013. }
  4014. break;
  4015. case 1:
  4016. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  4017. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  4018. queue_hotplug = true;
  4019. DRM_DEBUG("IH: HPD2\n");
  4020. }
  4021. break;
  4022. case 4:
  4023. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  4024. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  4025. queue_hotplug = true;
  4026. DRM_DEBUG("IH: HPD3\n");
  4027. }
  4028. break;
  4029. case 5:
  4030. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  4031. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  4032. queue_hotplug = true;
  4033. DRM_DEBUG("IH: HPD4\n");
  4034. }
  4035. break;
  4036. case 10:
  4037. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  4038. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  4039. queue_hotplug = true;
  4040. DRM_DEBUG("IH: HPD5\n");
  4041. }
  4042. break;
  4043. case 12:
  4044. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  4045. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  4046. queue_hotplug = true;
  4047. DRM_DEBUG("IH: HPD6\n");
  4048. }
  4049. break;
  4050. default:
  4051. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4052. break;
  4053. }
  4054. break;
  4055. case 21: /* hdmi */
  4056. switch (src_data) {
  4057. case 4:
  4058. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  4059. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4060. queue_hdmi = true;
  4061. DRM_DEBUG("IH: HDMI0\n");
  4062. }
  4063. break;
  4064. case 5:
  4065. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  4066. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  4067. queue_hdmi = true;
  4068. DRM_DEBUG("IH: HDMI1\n");
  4069. }
  4070. break;
  4071. default:
  4072. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  4073. break;
  4074. }
  4075. break;
  4076. case 176: /* CP_INT in ring buffer */
  4077. case 177: /* CP_INT in IB1 */
  4078. case 178: /* CP_INT in IB2 */
  4079. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4080. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4081. break;
  4082. case 181: /* CP EOP event */
  4083. DRM_DEBUG("IH: CP EOP\n");
  4084. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4085. break;
  4086. case 224: /* DMA trap event */
  4087. DRM_DEBUG("IH: DMA trap\n");
  4088. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4089. break;
  4090. case 230: /* thermal low to high */
  4091. DRM_DEBUG("IH: thermal low to high\n");
  4092. rdev->pm.dpm.thermal.high_to_low = false;
  4093. queue_thermal = true;
  4094. break;
  4095. case 231: /* thermal high to low */
  4096. DRM_DEBUG("IH: thermal high to low\n");
  4097. rdev->pm.dpm.thermal.high_to_low = true;
  4098. queue_thermal = true;
  4099. break;
  4100. case 233: /* GUI IDLE */
  4101. DRM_DEBUG("IH: GUI idle\n");
  4102. break;
  4103. default:
  4104. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4105. break;
  4106. }
  4107. /* wptr/rptr are in bytes! */
  4108. rptr += 16;
  4109. rptr &= rdev->ih.ptr_mask;
  4110. }
  4111. if (queue_hotplug)
  4112. schedule_work(&rdev->hotplug_work);
  4113. if (queue_hdmi)
  4114. schedule_work(&rdev->audio_work);
  4115. if (queue_thermal && rdev->pm.dpm_enabled)
  4116. schedule_work(&rdev->pm.dpm.thermal.work);
  4117. rdev->ih.rptr = rptr;
  4118. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4119. atomic_set(&rdev->ih.lock, 0);
  4120. /* make sure wptr hasn't changed while processing */
  4121. wptr = r600_get_ih_wptr(rdev);
  4122. if (wptr != rptr)
  4123. goto restart_ih;
  4124. return IRQ_HANDLED;
  4125. }
  4126. /*
  4127. * Debugfs info
  4128. */
  4129. #if defined(CONFIG_DEBUG_FS)
  4130. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4131. {
  4132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4133. struct drm_device *dev = node->minor->dev;
  4134. struct radeon_device *rdev = dev->dev_private;
  4135. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4136. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4137. return 0;
  4138. }
  4139. static struct drm_info_list r600_mc_info_list[] = {
  4140. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4141. };
  4142. #endif
  4143. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4144. {
  4145. #if defined(CONFIG_DEBUG_FS)
  4146. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4147. #else
  4148. return 0;
  4149. #endif
  4150. }
  4151. /**
  4152. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4153. * rdev: radeon device structure
  4154. * bo: buffer object struct which userspace is waiting for idle
  4155. *
  4156. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4157. * through ring buffer, this leads to corruption in rendering, see
  4158. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4159. * directly perform HDP flush by writing register through MMIO.
  4160. */
  4161. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4162. {
  4163. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4164. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4165. * This seems to cause problems on some AGP cards. Just use the old
  4166. * method for them.
  4167. */
  4168. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4169. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4170. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4171. u32 tmp;
  4172. WREG32(HDP_DEBUG1, 0);
  4173. tmp = readl((void __iomem *)ptr);
  4174. } else
  4175. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4176. }
  4177. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4178. {
  4179. u32 link_width_cntl, mask;
  4180. if (rdev->flags & RADEON_IS_IGP)
  4181. return;
  4182. if (!(rdev->flags & RADEON_IS_PCIE))
  4183. return;
  4184. /* x2 cards have a special sequence */
  4185. if (ASIC_IS_X2(rdev))
  4186. return;
  4187. radeon_gui_idle(rdev);
  4188. switch (lanes) {
  4189. case 0:
  4190. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4191. break;
  4192. case 1:
  4193. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4194. break;
  4195. case 2:
  4196. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4197. break;
  4198. case 4:
  4199. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4200. break;
  4201. case 8:
  4202. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4203. break;
  4204. case 12:
  4205. /* not actually supported */
  4206. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4207. break;
  4208. case 16:
  4209. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4210. break;
  4211. default:
  4212. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4213. return;
  4214. }
  4215. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4216. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4217. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4218. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4219. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4220. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4221. }
  4222. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4223. {
  4224. u32 link_width_cntl;
  4225. if (rdev->flags & RADEON_IS_IGP)
  4226. return 0;
  4227. if (!(rdev->flags & RADEON_IS_PCIE))
  4228. return 0;
  4229. /* x2 cards have a special sequence */
  4230. if (ASIC_IS_X2(rdev))
  4231. return 0;
  4232. radeon_gui_idle(rdev);
  4233. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4234. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4235. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4236. return 1;
  4237. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4238. return 2;
  4239. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4240. return 4;
  4241. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4242. return 8;
  4243. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4244. /* not actually supported */
  4245. return 12;
  4246. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4247. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4248. default:
  4249. return 16;
  4250. }
  4251. }
  4252. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4253. {
  4254. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4255. u16 link_cntl2;
  4256. if (radeon_pcie_gen2 == 0)
  4257. return;
  4258. if (rdev->flags & RADEON_IS_IGP)
  4259. return;
  4260. if (!(rdev->flags & RADEON_IS_PCIE))
  4261. return;
  4262. /* x2 cards have a special sequence */
  4263. if (ASIC_IS_X2(rdev))
  4264. return;
  4265. /* only RV6xx+ chips are supported */
  4266. if (rdev->family <= CHIP_R600)
  4267. return;
  4268. if ((rdev->pdev->bus->max_bus_speed != PCIE_SPEED_5_0GT) &&
  4269. (rdev->pdev->bus->max_bus_speed != PCIE_SPEED_8_0GT))
  4270. return;
  4271. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4272. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4273. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4274. return;
  4275. }
  4276. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4277. /* 55 nm r6xx asics */
  4278. if ((rdev->family == CHIP_RV670) ||
  4279. (rdev->family == CHIP_RV620) ||
  4280. (rdev->family == CHIP_RV635)) {
  4281. /* advertise upconfig capability */
  4282. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4283. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4284. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4285. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4286. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4287. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4288. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4289. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4290. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4291. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4292. } else {
  4293. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4294. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4295. }
  4296. }
  4297. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4298. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4299. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4300. /* 55 nm r6xx asics */
  4301. if ((rdev->family == CHIP_RV670) ||
  4302. (rdev->family == CHIP_RV620) ||
  4303. (rdev->family == CHIP_RV635)) {
  4304. WREG32(MM_CFGREGS_CNTL, 0x8);
  4305. link_cntl2 = RREG32(0x4088);
  4306. WREG32(MM_CFGREGS_CNTL, 0);
  4307. /* not supported yet */
  4308. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4309. return;
  4310. }
  4311. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4312. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4313. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4314. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4315. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4316. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4317. tmp = RREG32(0x541c);
  4318. WREG32(0x541c, tmp | 0x8);
  4319. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4320. link_cntl2 = RREG16(0x4088);
  4321. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4322. link_cntl2 |= 0x2;
  4323. WREG16(0x4088, link_cntl2);
  4324. WREG32(MM_CFGREGS_CNTL, 0);
  4325. if ((rdev->family == CHIP_RV670) ||
  4326. (rdev->family == CHIP_RV620) ||
  4327. (rdev->family == CHIP_RV635)) {
  4328. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4329. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4330. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4331. } else {
  4332. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4333. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4334. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4335. }
  4336. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4337. speed_cntl |= LC_GEN2_EN_STRAP;
  4338. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4339. } else {
  4340. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4341. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4342. if (1)
  4343. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4344. else
  4345. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4346. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4347. }
  4348. }
  4349. /**
  4350. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4351. *
  4352. * @rdev: radeon_device pointer
  4353. *
  4354. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4355. * Returns the 64 bit clock counter snapshot.
  4356. */
  4357. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4358. {
  4359. uint64_t clock;
  4360. mutex_lock(&rdev->gpu_clock_mutex);
  4361. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4362. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4363. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4364. mutex_unlock(&rdev->gpu_clock_mutex);
  4365. return clock;
  4366. }