r100.c 116 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/radeon_drm.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "r100d.h"
  36. #include "rs100d.h"
  37. #include "rv200d.h"
  38. #include "rv250d.h"
  39. #include "atom.h"
  40. #include <linux/firmware.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/module.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. * and others in some cases.
  64. */
  65. static bool r100_is_in_vblank(struct radeon_device *rdev, int crtc)
  66. {
  67. if (crtc == 0) {
  68. if (RREG32(RADEON_CRTC_STATUS) & RADEON_CRTC_VBLANK_CUR)
  69. return true;
  70. else
  71. return false;
  72. } else {
  73. if (RREG32(RADEON_CRTC2_STATUS) & RADEON_CRTC2_VBLANK_CUR)
  74. return true;
  75. else
  76. return false;
  77. }
  78. }
  79. static bool r100_is_counter_moving(struct radeon_device *rdev, int crtc)
  80. {
  81. u32 vline1, vline2;
  82. if (crtc == 0) {
  83. vline1 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  84. vline2 = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  85. } else {
  86. vline1 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  87. vline2 = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
  88. }
  89. if (vline1 != vline2)
  90. return true;
  91. else
  92. return false;
  93. }
  94. /**
  95. * r100_wait_for_vblank - vblank wait asic callback.
  96. *
  97. * @rdev: radeon_device pointer
  98. * @crtc: crtc to wait for vblank on
  99. *
  100. * Wait for vblank on the requested crtc (r1xx-r4xx).
  101. */
  102. void r100_wait_for_vblank(struct radeon_device *rdev, int crtc)
  103. {
  104. unsigned i = 0;
  105. if (crtc >= rdev->num_crtc)
  106. return;
  107. if (crtc == 0) {
  108. if (!(RREG32(RADEON_CRTC_GEN_CNTL) & RADEON_CRTC_EN))
  109. return;
  110. } else {
  111. if (!(RREG32(RADEON_CRTC2_GEN_CNTL) & RADEON_CRTC2_EN))
  112. return;
  113. }
  114. /* depending on when we hit vblank, we may be close to active; if so,
  115. * wait for another frame.
  116. */
  117. while (r100_is_in_vblank(rdev, crtc)) {
  118. if (i++ % 100 == 0) {
  119. if (!r100_is_counter_moving(rdev, crtc))
  120. break;
  121. }
  122. }
  123. while (!r100_is_in_vblank(rdev, crtc)) {
  124. if (i++ % 100 == 0) {
  125. if (!r100_is_counter_moving(rdev, crtc))
  126. break;
  127. }
  128. }
  129. }
  130. /**
  131. * r100_pre_page_flip - pre-pageflip callback.
  132. *
  133. * @rdev: radeon_device pointer
  134. * @crtc: crtc to prepare for pageflip on
  135. *
  136. * Pre-pageflip callback (r1xx-r4xx).
  137. * Enables the pageflip irq (vblank irq).
  138. */
  139. void r100_pre_page_flip(struct radeon_device *rdev, int crtc)
  140. {
  141. /* enable the pflip int */
  142. radeon_irq_kms_pflip_irq_get(rdev, crtc);
  143. }
  144. /**
  145. * r100_post_page_flip - pos-pageflip callback.
  146. *
  147. * @rdev: radeon_device pointer
  148. * @crtc: crtc to cleanup pageflip on
  149. *
  150. * Post-pageflip callback (r1xx-r4xx).
  151. * Disables the pageflip irq (vblank irq).
  152. */
  153. void r100_post_page_flip(struct radeon_device *rdev, int crtc)
  154. {
  155. /* disable the pflip int */
  156. radeon_irq_kms_pflip_irq_put(rdev, crtc);
  157. }
  158. /**
  159. * r100_page_flip - pageflip callback.
  160. *
  161. * @rdev: radeon_device pointer
  162. * @crtc_id: crtc to cleanup pageflip on
  163. * @crtc_base: new address of the crtc (GPU MC address)
  164. *
  165. * Does the actual pageflip (r1xx-r4xx).
  166. * During vblank we take the crtc lock and wait for the update_pending
  167. * bit to go high, when it does, we release the lock, and allow the
  168. * double buffered update to take place.
  169. * Returns the current update pending status.
  170. */
  171. u32 r100_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  172. {
  173. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  174. u32 tmp = ((u32)crtc_base) | RADEON_CRTC_OFFSET__OFFSET_LOCK;
  175. int i;
  176. /* Lock the graphics update lock */
  177. /* update the scanout addresses */
  178. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  179. /* Wait for update_pending to go high. */
  180. for (i = 0; i < rdev->usec_timeout; i++) {
  181. if (RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET)
  182. break;
  183. udelay(1);
  184. }
  185. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  186. /* Unlock the lock, so double-buffering can take place inside vblank */
  187. tmp &= ~RADEON_CRTC_OFFSET__OFFSET_LOCK;
  188. WREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset, tmp);
  189. /* Return current update_pending status: */
  190. return RREG32(RADEON_CRTC_OFFSET + radeon_crtc->crtc_offset) & RADEON_CRTC_OFFSET__GUI_TRIG_OFFSET;
  191. }
  192. /**
  193. * r100_pm_get_dynpm_state - look up dynpm power state callback.
  194. *
  195. * @rdev: radeon_device pointer
  196. *
  197. * Look up the optimal power state based on the
  198. * current state of the GPU (r1xx-r5xx).
  199. * Used for dynpm only.
  200. */
  201. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  202. {
  203. int i;
  204. rdev->pm.dynpm_can_upclock = true;
  205. rdev->pm.dynpm_can_downclock = true;
  206. switch (rdev->pm.dynpm_planned_action) {
  207. case DYNPM_ACTION_MINIMUM:
  208. rdev->pm.requested_power_state_index = 0;
  209. rdev->pm.dynpm_can_downclock = false;
  210. break;
  211. case DYNPM_ACTION_DOWNCLOCK:
  212. if (rdev->pm.current_power_state_index == 0) {
  213. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  214. rdev->pm.dynpm_can_downclock = false;
  215. } else {
  216. if (rdev->pm.active_crtc_count > 1) {
  217. for (i = 0; i < rdev->pm.num_power_states; i++) {
  218. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  219. continue;
  220. else if (i >= rdev->pm.current_power_state_index) {
  221. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  222. break;
  223. } else {
  224. rdev->pm.requested_power_state_index = i;
  225. break;
  226. }
  227. }
  228. } else
  229. rdev->pm.requested_power_state_index =
  230. rdev->pm.current_power_state_index - 1;
  231. }
  232. /* don't use the power state if crtcs are active and no display flag is set */
  233. if ((rdev->pm.active_crtc_count > 0) &&
  234. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  235. RADEON_PM_MODE_NO_DISPLAY)) {
  236. rdev->pm.requested_power_state_index++;
  237. }
  238. break;
  239. case DYNPM_ACTION_UPCLOCK:
  240. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  241. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  242. rdev->pm.dynpm_can_upclock = false;
  243. } else {
  244. if (rdev->pm.active_crtc_count > 1) {
  245. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  246. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  247. continue;
  248. else if (i <= rdev->pm.current_power_state_index) {
  249. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  250. break;
  251. } else {
  252. rdev->pm.requested_power_state_index = i;
  253. break;
  254. }
  255. }
  256. } else
  257. rdev->pm.requested_power_state_index =
  258. rdev->pm.current_power_state_index + 1;
  259. }
  260. break;
  261. case DYNPM_ACTION_DEFAULT:
  262. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  263. rdev->pm.dynpm_can_upclock = false;
  264. break;
  265. case DYNPM_ACTION_NONE:
  266. default:
  267. DRM_ERROR("Requested mode for not defined action\n");
  268. return;
  269. }
  270. /* only one clock mode per power state */
  271. rdev->pm.requested_clock_mode_index = 0;
  272. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  273. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  274. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  275. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  276. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  277. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  278. pcie_lanes);
  279. }
  280. /**
  281. * r100_pm_init_profile - Initialize power profiles callback.
  282. *
  283. * @rdev: radeon_device pointer
  284. *
  285. * Initialize the power states used in profile mode
  286. * (r1xx-r3xx).
  287. * Used for profile mode only.
  288. */
  289. void r100_pm_init_profile(struct radeon_device *rdev)
  290. {
  291. /* default */
  292. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  293. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  294. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  295. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  296. /* low sh */
  297. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  298. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  299. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  300. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  301. /* mid sh */
  302. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  303. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  306. /* high sh */
  307. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  308. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  309. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  311. /* low mh */
  312. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  313. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  314. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  315. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  316. /* mid mh */
  317. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  318. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  319. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  321. /* high mh */
  322. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  323. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  324. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  326. }
  327. /**
  328. * r100_pm_misc - set additional pm hw parameters callback.
  329. *
  330. * @rdev: radeon_device pointer
  331. *
  332. * Set non-clock parameters associated with a power state
  333. * (voltage, pcie lanes, etc.) (r1xx-r4xx).
  334. */
  335. void r100_pm_misc(struct radeon_device *rdev)
  336. {
  337. int requested_index = rdev->pm.requested_power_state_index;
  338. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  339. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  340. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  341. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  342. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  343. tmp = RREG32(voltage->gpio.reg);
  344. if (voltage->active_high)
  345. tmp |= voltage->gpio.mask;
  346. else
  347. tmp &= ~(voltage->gpio.mask);
  348. WREG32(voltage->gpio.reg, tmp);
  349. if (voltage->delay)
  350. udelay(voltage->delay);
  351. } else {
  352. tmp = RREG32(voltage->gpio.reg);
  353. if (voltage->active_high)
  354. tmp &= ~voltage->gpio.mask;
  355. else
  356. tmp |= voltage->gpio.mask;
  357. WREG32(voltage->gpio.reg, tmp);
  358. if (voltage->delay)
  359. udelay(voltage->delay);
  360. }
  361. }
  362. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  363. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  364. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  365. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  366. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  367. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  368. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  369. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  370. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  371. else
  372. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  373. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  374. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  375. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  376. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  377. } else
  378. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  379. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  380. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  381. if (voltage->delay) {
  382. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  383. switch (voltage->delay) {
  384. case 33:
  385. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  386. break;
  387. case 66:
  388. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  389. break;
  390. case 99:
  391. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  392. break;
  393. case 132:
  394. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  395. break;
  396. }
  397. } else
  398. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  399. } else
  400. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  401. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  402. sclk_cntl &= ~FORCE_HDP;
  403. else
  404. sclk_cntl |= FORCE_HDP;
  405. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  406. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  407. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  408. /* set pcie lanes */
  409. if ((rdev->flags & RADEON_IS_PCIE) &&
  410. !(rdev->flags & RADEON_IS_IGP) &&
  411. rdev->asic->pm.set_pcie_lanes &&
  412. (ps->pcie_lanes !=
  413. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  414. radeon_set_pcie_lanes(rdev,
  415. ps->pcie_lanes);
  416. DRM_DEBUG_DRIVER("Setting: p: %d\n", ps->pcie_lanes);
  417. }
  418. }
  419. /**
  420. * r100_pm_prepare - pre-power state change callback.
  421. *
  422. * @rdev: radeon_device pointer
  423. *
  424. * Prepare for a power state change (r1xx-r4xx).
  425. */
  426. void r100_pm_prepare(struct radeon_device *rdev)
  427. {
  428. struct drm_device *ddev = rdev->ddev;
  429. struct drm_crtc *crtc;
  430. struct radeon_crtc *radeon_crtc;
  431. u32 tmp;
  432. /* disable any active CRTCs */
  433. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  434. radeon_crtc = to_radeon_crtc(crtc);
  435. if (radeon_crtc->enabled) {
  436. if (radeon_crtc->crtc_id) {
  437. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  438. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  439. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  440. } else {
  441. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  442. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  443. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  444. }
  445. }
  446. }
  447. }
  448. /**
  449. * r100_pm_finish - post-power state change callback.
  450. *
  451. * @rdev: radeon_device pointer
  452. *
  453. * Clean up after a power state change (r1xx-r4xx).
  454. */
  455. void r100_pm_finish(struct radeon_device *rdev)
  456. {
  457. struct drm_device *ddev = rdev->ddev;
  458. struct drm_crtc *crtc;
  459. struct radeon_crtc *radeon_crtc;
  460. u32 tmp;
  461. /* enable any active CRTCs */
  462. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  463. radeon_crtc = to_radeon_crtc(crtc);
  464. if (radeon_crtc->enabled) {
  465. if (radeon_crtc->crtc_id) {
  466. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  467. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  468. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  469. } else {
  470. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  471. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  472. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  473. }
  474. }
  475. }
  476. }
  477. /**
  478. * r100_gui_idle - gui idle callback.
  479. *
  480. * @rdev: radeon_device pointer
  481. *
  482. * Check of the GUI (2D/3D engines) are idle (r1xx-r5xx).
  483. * Returns true if idle, false if not.
  484. */
  485. bool r100_gui_idle(struct radeon_device *rdev)
  486. {
  487. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  488. return false;
  489. else
  490. return true;
  491. }
  492. /* hpd for digital panel detect/disconnect */
  493. /**
  494. * r100_hpd_sense - hpd sense callback.
  495. *
  496. * @rdev: radeon_device pointer
  497. * @hpd: hpd (hotplug detect) pin
  498. *
  499. * Checks if a digital monitor is connected (r1xx-r4xx).
  500. * Returns true if connected, false if not connected.
  501. */
  502. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  503. {
  504. bool connected = false;
  505. switch (hpd) {
  506. case RADEON_HPD_1:
  507. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  508. connected = true;
  509. break;
  510. case RADEON_HPD_2:
  511. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  512. connected = true;
  513. break;
  514. default:
  515. break;
  516. }
  517. return connected;
  518. }
  519. /**
  520. * r100_hpd_set_polarity - hpd set polarity callback.
  521. *
  522. * @rdev: radeon_device pointer
  523. * @hpd: hpd (hotplug detect) pin
  524. *
  525. * Set the polarity of the hpd pin (r1xx-r4xx).
  526. */
  527. void r100_hpd_set_polarity(struct radeon_device *rdev,
  528. enum radeon_hpd_id hpd)
  529. {
  530. u32 tmp;
  531. bool connected = r100_hpd_sense(rdev, hpd);
  532. switch (hpd) {
  533. case RADEON_HPD_1:
  534. tmp = RREG32(RADEON_FP_GEN_CNTL);
  535. if (connected)
  536. tmp &= ~RADEON_FP_DETECT_INT_POL;
  537. else
  538. tmp |= RADEON_FP_DETECT_INT_POL;
  539. WREG32(RADEON_FP_GEN_CNTL, tmp);
  540. break;
  541. case RADEON_HPD_2:
  542. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  543. if (connected)
  544. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  545. else
  546. tmp |= RADEON_FP2_DETECT_INT_POL;
  547. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  548. break;
  549. default:
  550. break;
  551. }
  552. }
  553. /**
  554. * r100_hpd_init - hpd setup callback.
  555. *
  556. * @rdev: radeon_device pointer
  557. *
  558. * Setup the hpd pins used by the card (r1xx-r4xx).
  559. * Set the polarity, and enable the hpd interrupts.
  560. */
  561. void r100_hpd_init(struct radeon_device *rdev)
  562. {
  563. struct drm_device *dev = rdev->ddev;
  564. struct drm_connector *connector;
  565. unsigned enable = 0;
  566. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  567. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  568. enable |= 1 << radeon_connector->hpd.hpd;
  569. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  570. }
  571. radeon_irq_kms_enable_hpd(rdev, enable);
  572. }
  573. /**
  574. * r100_hpd_fini - hpd tear down callback.
  575. *
  576. * @rdev: radeon_device pointer
  577. *
  578. * Tear down the hpd pins used by the card (r1xx-r4xx).
  579. * Disable the hpd interrupts.
  580. */
  581. void r100_hpd_fini(struct radeon_device *rdev)
  582. {
  583. struct drm_device *dev = rdev->ddev;
  584. struct drm_connector *connector;
  585. unsigned disable = 0;
  586. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  587. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  588. disable |= 1 << radeon_connector->hpd.hpd;
  589. }
  590. radeon_irq_kms_disable_hpd(rdev, disable);
  591. }
  592. /*
  593. * PCI GART
  594. */
  595. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  596. {
  597. /* TODO: can we do somethings here ? */
  598. /* It seems hw only cache one entry so we should discard this
  599. * entry otherwise if first GPU GART read hit this entry it
  600. * could end up in wrong address. */
  601. }
  602. int r100_pci_gart_init(struct radeon_device *rdev)
  603. {
  604. int r;
  605. if (rdev->gart.ptr) {
  606. WARN(1, "R100 PCI GART already initialized\n");
  607. return 0;
  608. }
  609. /* Initialize common gart structure */
  610. r = radeon_gart_init(rdev);
  611. if (r)
  612. return r;
  613. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  614. rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
  615. rdev->asic->gart.set_page = &r100_pci_gart_set_page;
  616. return radeon_gart_table_ram_alloc(rdev);
  617. }
  618. int r100_pci_gart_enable(struct radeon_device *rdev)
  619. {
  620. uint32_t tmp;
  621. radeon_gart_restore(rdev);
  622. /* discard memory request outside of configured range */
  623. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  624. WREG32(RADEON_AIC_CNTL, tmp);
  625. /* set address range for PCI address translate */
  626. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  627. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  628. /* set PCI GART page-table base address */
  629. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  630. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  631. WREG32(RADEON_AIC_CNTL, tmp);
  632. r100_pci_gart_tlb_flush(rdev);
  633. DRM_INFO("PCI GART of %uM enabled (table at 0x%016llX).\n",
  634. (unsigned)(rdev->mc.gtt_size >> 20),
  635. (unsigned long long)rdev->gart.table_addr);
  636. rdev->gart.ready = true;
  637. return 0;
  638. }
  639. void r100_pci_gart_disable(struct radeon_device *rdev)
  640. {
  641. uint32_t tmp;
  642. /* discard memory request outside of configured range */
  643. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  644. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  645. WREG32(RADEON_AIC_LO_ADDR, 0);
  646. WREG32(RADEON_AIC_HI_ADDR, 0);
  647. }
  648. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  649. {
  650. u32 *gtt = rdev->gart.ptr;
  651. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  652. return -EINVAL;
  653. }
  654. gtt[i] = cpu_to_le32(lower_32_bits(addr));
  655. return 0;
  656. }
  657. void r100_pci_gart_fini(struct radeon_device *rdev)
  658. {
  659. radeon_gart_fini(rdev);
  660. r100_pci_gart_disable(rdev);
  661. radeon_gart_table_ram_free(rdev);
  662. }
  663. int r100_irq_set(struct radeon_device *rdev)
  664. {
  665. uint32_t tmp = 0;
  666. if (!rdev->irq.installed) {
  667. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  668. WREG32(R_000040_GEN_INT_CNTL, 0);
  669. return -EINVAL;
  670. }
  671. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  672. tmp |= RADEON_SW_INT_ENABLE;
  673. }
  674. if (rdev->irq.crtc_vblank_int[0] ||
  675. atomic_read(&rdev->irq.pflip[0])) {
  676. tmp |= RADEON_CRTC_VBLANK_MASK;
  677. }
  678. if (rdev->irq.crtc_vblank_int[1] ||
  679. atomic_read(&rdev->irq.pflip[1])) {
  680. tmp |= RADEON_CRTC2_VBLANK_MASK;
  681. }
  682. if (rdev->irq.hpd[0]) {
  683. tmp |= RADEON_FP_DETECT_MASK;
  684. }
  685. if (rdev->irq.hpd[1]) {
  686. tmp |= RADEON_FP2_DETECT_MASK;
  687. }
  688. WREG32(RADEON_GEN_INT_CNTL, tmp);
  689. return 0;
  690. }
  691. void r100_irq_disable(struct radeon_device *rdev)
  692. {
  693. u32 tmp;
  694. WREG32(R_000040_GEN_INT_CNTL, 0);
  695. /* Wait and acknowledge irq */
  696. mdelay(1);
  697. tmp = RREG32(R_000044_GEN_INT_STATUS);
  698. WREG32(R_000044_GEN_INT_STATUS, tmp);
  699. }
  700. static uint32_t r100_irq_ack(struct radeon_device *rdev)
  701. {
  702. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  703. uint32_t irq_mask = RADEON_SW_INT_TEST |
  704. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  705. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  706. if (irqs) {
  707. WREG32(RADEON_GEN_INT_STATUS, irqs);
  708. }
  709. return irqs & irq_mask;
  710. }
  711. int r100_irq_process(struct radeon_device *rdev)
  712. {
  713. uint32_t status, msi_rearm;
  714. bool queue_hotplug = false;
  715. status = r100_irq_ack(rdev);
  716. if (!status) {
  717. return IRQ_NONE;
  718. }
  719. if (rdev->shutdown) {
  720. return IRQ_NONE;
  721. }
  722. while (status) {
  723. /* SW interrupt */
  724. if (status & RADEON_SW_INT_TEST) {
  725. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  726. }
  727. /* Vertical blank interrupts */
  728. if (status & RADEON_CRTC_VBLANK_STAT) {
  729. if (rdev->irq.crtc_vblank_int[0]) {
  730. drm_handle_vblank(rdev->ddev, 0);
  731. rdev->pm.vblank_sync = true;
  732. wake_up(&rdev->irq.vblank_queue);
  733. }
  734. if (atomic_read(&rdev->irq.pflip[0]))
  735. radeon_crtc_handle_flip(rdev, 0);
  736. }
  737. if (status & RADEON_CRTC2_VBLANK_STAT) {
  738. if (rdev->irq.crtc_vblank_int[1]) {
  739. drm_handle_vblank(rdev->ddev, 1);
  740. rdev->pm.vblank_sync = true;
  741. wake_up(&rdev->irq.vblank_queue);
  742. }
  743. if (atomic_read(&rdev->irq.pflip[1]))
  744. radeon_crtc_handle_flip(rdev, 1);
  745. }
  746. if (status & RADEON_FP_DETECT_STAT) {
  747. queue_hotplug = true;
  748. DRM_DEBUG("HPD1\n");
  749. }
  750. if (status & RADEON_FP2_DETECT_STAT) {
  751. queue_hotplug = true;
  752. DRM_DEBUG("HPD2\n");
  753. }
  754. status = r100_irq_ack(rdev);
  755. }
  756. if (queue_hotplug)
  757. schedule_work(&rdev->hotplug_work);
  758. if (rdev->msi_enabled) {
  759. switch (rdev->family) {
  760. case CHIP_RS400:
  761. case CHIP_RS480:
  762. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  763. WREG32(RADEON_AIC_CNTL, msi_rearm);
  764. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  765. break;
  766. default:
  767. WREG32(RADEON_MSI_REARM_EN, RV370_MSI_REARM_EN);
  768. break;
  769. }
  770. }
  771. return IRQ_HANDLED;
  772. }
  773. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  774. {
  775. if (crtc == 0)
  776. return RREG32(RADEON_CRTC_CRNT_FRAME);
  777. else
  778. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  779. }
  780. /* Who ever call radeon_fence_emit should call ring_lock and ask
  781. * for enough space (today caller are ib schedule and buffer move) */
  782. void r100_fence_ring_emit(struct radeon_device *rdev,
  783. struct radeon_fence *fence)
  784. {
  785. struct radeon_ring *ring = &rdev->ring[fence->ring];
  786. /* We have to make sure that caches are flushed before
  787. * CPU might read something from VRAM. */
  788. radeon_ring_write(ring, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  789. radeon_ring_write(ring, RADEON_RB3D_DC_FLUSH_ALL);
  790. radeon_ring_write(ring, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  791. radeon_ring_write(ring, RADEON_RB3D_ZC_FLUSH_ALL);
  792. /* Wait until IDLE & CLEAN */
  793. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  794. radeon_ring_write(ring, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  795. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  796. radeon_ring_write(ring, rdev->config.r100.hdp_cntl |
  797. RADEON_HDP_READ_BUFFER_INVALIDATE);
  798. radeon_ring_write(ring, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  799. radeon_ring_write(ring, rdev->config.r100.hdp_cntl);
  800. /* Emit fence sequence & fire IRQ */
  801. radeon_ring_write(ring, PACKET0(rdev->fence_drv[fence->ring].scratch_reg, 0));
  802. radeon_ring_write(ring, fence->seq);
  803. radeon_ring_write(ring, PACKET0(RADEON_GEN_INT_STATUS, 0));
  804. radeon_ring_write(ring, RADEON_SW_INT_FIRE);
  805. }
  806. void r100_semaphore_ring_emit(struct radeon_device *rdev,
  807. struct radeon_ring *ring,
  808. struct radeon_semaphore *semaphore,
  809. bool emit_wait)
  810. {
  811. /* Unused on older asics, since we don't have semaphores or multiple rings */
  812. BUG();
  813. }
  814. int r100_copy_blit(struct radeon_device *rdev,
  815. uint64_t src_offset,
  816. uint64_t dst_offset,
  817. unsigned num_gpu_pages,
  818. struct radeon_fence **fence)
  819. {
  820. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  821. uint32_t cur_pages;
  822. uint32_t stride_bytes = RADEON_GPU_PAGE_SIZE;
  823. uint32_t pitch;
  824. uint32_t stride_pixels;
  825. unsigned ndw;
  826. int num_loops;
  827. int r = 0;
  828. /* radeon limited to 16k stride */
  829. stride_bytes &= 0x3fff;
  830. /* radeon pitch is /64 */
  831. pitch = stride_bytes / 64;
  832. stride_pixels = stride_bytes / 4;
  833. num_loops = DIV_ROUND_UP(num_gpu_pages, 8191);
  834. /* Ask for enough room for blit + flush + fence */
  835. ndw = 64 + (10 * num_loops);
  836. r = radeon_ring_lock(rdev, ring, ndw);
  837. if (r) {
  838. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  839. return -EINVAL;
  840. }
  841. while (num_gpu_pages > 0) {
  842. cur_pages = num_gpu_pages;
  843. if (cur_pages > 8191) {
  844. cur_pages = 8191;
  845. }
  846. num_gpu_pages -= cur_pages;
  847. /* pages are in Y direction - height
  848. page width in X direction - width */
  849. radeon_ring_write(ring, PACKET3(PACKET3_BITBLT_MULTI, 8));
  850. radeon_ring_write(ring,
  851. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  852. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  853. RADEON_GMC_SRC_CLIPPING |
  854. RADEON_GMC_DST_CLIPPING |
  855. RADEON_GMC_BRUSH_NONE |
  856. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  857. RADEON_GMC_SRC_DATATYPE_COLOR |
  858. RADEON_ROP3_S |
  859. RADEON_DP_SRC_SOURCE_MEMORY |
  860. RADEON_GMC_CLR_CMP_CNTL_DIS |
  861. RADEON_GMC_WR_MSK_DIS);
  862. radeon_ring_write(ring, (pitch << 22) | (src_offset >> 10));
  863. radeon_ring_write(ring, (pitch << 22) | (dst_offset >> 10));
  864. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  865. radeon_ring_write(ring, 0);
  866. radeon_ring_write(ring, (0x1fff) | (0x1fff << 16));
  867. radeon_ring_write(ring, num_gpu_pages);
  868. radeon_ring_write(ring, num_gpu_pages);
  869. radeon_ring_write(ring, cur_pages | (stride_pixels << 16));
  870. }
  871. radeon_ring_write(ring, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  872. radeon_ring_write(ring, RADEON_RB2D_DC_FLUSH_ALL);
  873. radeon_ring_write(ring, PACKET0(RADEON_WAIT_UNTIL, 0));
  874. radeon_ring_write(ring,
  875. RADEON_WAIT_2D_IDLECLEAN |
  876. RADEON_WAIT_HOST_IDLECLEAN |
  877. RADEON_WAIT_DMA_GUI_IDLE);
  878. if (fence) {
  879. r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
  880. }
  881. radeon_ring_unlock_commit(rdev, ring);
  882. return r;
  883. }
  884. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  885. {
  886. unsigned i;
  887. u32 tmp;
  888. for (i = 0; i < rdev->usec_timeout; i++) {
  889. tmp = RREG32(R_000E40_RBBM_STATUS);
  890. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  891. return 0;
  892. }
  893. udelay(1);
  894. }
  895. return -1;
  896. }
  897. void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring)
  898. {
  899. int r;
  900. r = radeon_ring_lock(rdev, ring, 2);
  901. if (r) {
  902. return;
  903. }
  904. radeon_ring_write(ring, PACKET0(RADEON_ISYNC_CNTL, 0));
  905. radeon_ring_write(ring,
  906. RADEON_ISYNC_ANY2D_IDLE3D |
  907. RADEON_ISYNC_ANY3D_IDLE2D |
  908. RADEON_ISYNC_WAIT_IDLEGUI |
  909. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  910. radeon_ring_unlock_commit(rdev, ring);
  911. }
  912. /* Load the microcode for the CP */
  913. static int r100_cp_init_microcode(struct radeon_device *rdev)
  914. {
  915. struct platform_device *pdev;
  916. const char *fw_name = NULL;
  917. int err;
  918. DRM_DEBUG_KMS("\n");
  919. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  920. err = IS_ERR(pdev);
  921. if (err) {
  922. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  923. return -EINVAL;
  924. }
  925. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  926. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  927. (rdev->family == CHIP_RS200)) {
  928. DRM_INFO("Loading R100 Microcode\n");
  929. fw_name = FIRMWARE_R100;
  930. } else if ((rdev->family == CHIP_R200) ||
  931. (rdev->family == CHIP_RV250) ||
  932. (rdev->family == CHIP_RV280) ||
  933. (rdev->family == CHIP_RS300)) {
  934. DRM_INFO("Loading R200 Microcode\n");
  935. fw_name = FIRMWARE_R200;
  936. } else if ((rdev->family == CHIP_R300) ||
  937. (rdev->family == CHIP_R350) ||
  938. (rdev->family == CHIP_RV350) ||
  939. (rdev->family == CHIP_RV380) ||
  940. (rdev->family == CHIP_RS400) ||
  941. (rdev->family == CHIP_RS480)) {
  942. DRM_INFO("Loading R300 Microcode\n");
  943. fw_name = FIRMWARE_R300;
  944. } else if ((rdev->family == CHIP_R420) ||
  945. (rdev->family == CHIP_R423) ||
  946. (rdev->family == CHIP_RV410)) {
  947. DRM_INFO("Loading R400 Microcode\n");
  948. fw_name = FIRMWARE_R420;
  949. } else if ((rdev->family == CHIP_RS690) ||
  950. (rdev->family == CHIP_RS740)) {
  951. DRM_INFO("Loading RS690/RS740 Microcode\n");
  952. fw_name = FIRMWARE_RS690;
  953. } else if (rdev->family == CHIP_RS600) {
  954. DRM_INFO("Loading RS600 Microcode\n");
  955. fw_name = FIRMWARE_RS600;
  956. } else if ((rdev->family == CHIP_RV515) ||
  957. (rdev->family == CHIP_R520) ||
  958. (rdev->family == CHIP_RV530) ||
  959. (rdev->family == CHIP_R580) ||
  960. (rdev->family == CHIP_RV560) ||
  961. (rdev->family == CHIP_RV570)) {
  962. DRM_INFO("Loading R500 Microcode\n");
  963. fw_name = FIRMWARE_R520;
  964. }
  965. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  966. platform_device_unregister(pdev);
  967. if (err) {
  968. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  969. fw_name);
  970. } else if (rdev->me_fw->size % 8) {
  971. printk(KERN_ERR
  972. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  973. rdev->me_fw->size, fw_name);
  974. err = -EINVAL;
  975. release_firmware(rdev->me_fw);
  976. rdev->me_fw = NULL;
  977. }
  978. return err;
  979. }
  980. static void r100_cp_load_microcode(struct radeon_device *rdev)
  981. {
  982. const __be32 *fw_data;
  983. int i, size;
  984. if (r100_gui_wait_for_idle(rdev)) {
  985. printk(KERN_WARNING "Failed to wait GUI idle while "
  986. "programming pipes. Bad things might happen.\n");
  987. }
  988. if (rdev->me_fw) {
  989. size = rdev->me_fw->size / 4;
  990. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  991. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  992. for (i = 0; i < size; i += 2) {
  993. WREG32(RADEON_CP_ME_RAM_DATAH,
  994. be32_to_cpup(&fw_data[i]));
  995. WREG32(RADEON_CP_ME_RAM_DATAL,
  996. be32_to_cpup(&fw_data[i + 1]));
  997. }
  998. }
  999. }
  1000. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  1001. {
  1002. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1003. unsigned rb_bufsz;
  1004. unsigned rb_blksz;
  1005. unsigned max_fetch;
  1006. unsigned pre_write_timer;
  1007. unsigned pre_write_limit;
  1008. unsigned indirect2_start;
  1009. unsigned indirect1_start;
  1010. uint32_t tmp;
  1011. int r;
  1012. if (r100_debugfs_cp_init(rdev)) {
  1013. DRM_ERROR("Failed to register debugfs file for CP !\n");
  1014. }
  1015. if (!rdev->me_fw) {
  1016. r = r100_cp_init_microcode(rdev);
  1017. if (r) {
  1018. DRM_ERROR("Failed to load firmware!\n");
  1019. return r;
  1020. }
  1021. }
  1022. /* Align ring size */
  1023. rb_bufsz = drm_order(ring_size / 8);
  1024. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1025. r100_cp_load_microcode(rdev);
  1026. r = radeon_ring_init(rdev, ring, ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1027. RADEON_CP_RB_RPTR, RADEON_CP_RB_WPTR,
  1028. 0, 0x7fffff, RADEON_CP_PACKET2);
  1029. if (r) {
  1030. return r;
  1031. }
  1032. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  1033. * the rptr copy in system ram */
  1034. rb_blksz = 9;
  1035. /* cp will read 128bytes at a time (4 dwords) */
  1036. max_fetch = 1;
  1037. ring->align_mask = 16 - 1;
  1038. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  1039. pre_write_timer = 64;
  1040. /* Force CP_RB_WPTR write if written more than one time before the
  1041. * delay expire
  1042. */
  1043. pre_write_limit = 0;
  1044. /* Setup the cp cache like this (cache size is 96 dwords) :
  1045. * RING 0 to 15
  1046. * INDIRECT1 16 to 79
  1047. * INDIRECT2 80 to 95
  1048. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1049. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  1050. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  1051. * Idea being that most of the gpu cmd will be through indirect1 buffer
  1052. * so it gets the bigger cache.
  1053. */
  1054. indirect2_start = 80;
  1055. indirect1_start = 16;
  1056. /* cp setup */
  1057. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  1058. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  1059. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  1060. REG_SET(RADEON_MAX_FETCH, max_fetch));
  1061. #ifdef __BIG_ENDIAN
  1062. tmp |= RADEON_BUF_SWAP_32BIT;
  1063. #endif
  1064. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_NO_UPDATE);
  1065. /* Set ring address */
  1066. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)ring->gpu_addr);
  1067. WREG32(RADEON_CP_RB_BASE, ring->gpu_addr);
  1068. /* Force read & write ptr to 0 */
  1069. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA | RADEON_RB_NO_UPDATE);
  1070. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1071. ring->wptr = 0;
  1072. WREG32(RADEON_CP_RB_WPTR, ring->wptr);
  1073. /* set the wb address whether it's enabled or not */
  1074. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  1075. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) >> 2));
  1076. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET);
  1077. if (rdev->wb.enabled)
  1078. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  1079. else {
  1080. tmp |= RADEON_RB_NO_UPDATE;
  1081. WREG32(R_000770_SCRATCH_UMSK, 0);
  1082. }
  1083. WREG32(RADEON_CP_RB_CNTL, tmp);
  1084. udelay(10);
  1085. ring->rptr = RREG32(RADEON_CP_RB_RPTR);
  1086. /* Set cp mode to bus mastering & enable cp*/
  1087. WREG32(RADEON_CP_CSQ_MODE,
  1088. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  1089. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  1090. WREG32(RADEON_CP_RB_WPTR_DELAY, 0);
  1091. WREG32(RADEON_CP_CSQ_MODE, 0x00004D4D);
  1092. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  1093. /* at this point everything should be setup correctly to enable master */
  1094. pci_set_master(rdev->pdev);
  1095. radeon_ring_start(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1096. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  1097. if (r) {
  1098. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  1099. return r;
  1100. }
  1101. ring->ready = true;
  1102. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1103. if (!ring->rptr_save_reg /* not resuming from suspend */
  1104. && radeon_ring_supports_scratch_reg(rdev, ring)) {
  1105. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  1106. if (r) {
  1107. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  1108. ring->rptr_save_reg = 0;
  1109. }
  1110. }
  1111. return 0;
  1112. }
  1113. void r100_cp_fini(struct radeon_device *rdev)
  1114. {
  1115. if (r100_cp_wait_for_idle(rdev)) {
  1116. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  1117. }
  1118. /* Disable ring */
  1119. r100_cp_disable(rdev);
  1120. radeon_scratch_free(rdev, rdev->ring[RADEON_RING_TYPE_GFX_INDEX].rptr_save_reg);
  1121. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1122. DRM_INFO("radeon: cp finalized\n");
  1123. }
  1124. void r100_cp_disable(struct radeon_device *rdev)
  1125. {
  1126. /* Disable ring */
  1127. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1128. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1129. WREG32(RADEON_CP_CSQ_MODE, 0);
  1130. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1131. WREG32(R_000770_SCRATCH_UMSK, 0);
  1132. if (r100_gui_wait_for_idle(rdev)) {
  1133. printk(KERN_WARNING "Failed to wait GUI idle while "
  1134. "programming pipes. Bad things might happen.\n");
  1135. }
  1136. }
  1137. /*
  1138. * CS functions
  1139. */
  1140. int r100_reloc_pitch_offset(struct radeon_cs_parser *p,
  1141. struct radeon_cs_packet *pkt,
  1142. unsigned idx,
  1143. unsigned reg)
  1144. {
  1145. int r;
  1146. u32 tile_flags = 0;
  1147. u32 tmp;
  1148. struct radeon_cs_reloc *reloc;
  1149. u32 value;
  1150. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1151. if (r) {
  1152. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1153. idx, reg);
  1154. radeon_cs_dump_packet(p, pkt);
  1155. return r;
  1156. }
  1157. value = radeon_get_ib_value(p, idx);
  1158. tmp = value & 0x003fffff;
  1159. tmp += (((u32)reloc->lobj.gpu_offset) >> 10);
  1160. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1161. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1162. tile_flags |= RADEON_DST_TILE_MACRO;
  1163. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO) {
  1164. if (reg == RADEON_SRC_PITCH_OFFSET) {
  1165. DRM_ERROR("Cannot src blit from microtiled surface\n");
  1166. radeon_cs_dump_packet(p, pkt);
  1167. return -EINVAL;
  1168. }
  1169. tile_flags |= RADEON_DST_TILE_MICRO;
  1170. }
  1171. tmp |= tile_flags;
  1172. p->ib.ptr[idx] = (value & 0x3fc00000) | tmp;
  1173. } else
  1174. p->ib.ptr[idx] = (value & 0xffc00000) | tmp;
  1175. return 0;
  1176. }
  1177. int r100_packet3_load_vbpntr(struct radeon_cs_parser *p,
  1178. struct radeon_cs_packet *pkt,
  1179. int idx)
  1180. {
  1181. unsigned c, i;
  1182. struct radeon_cs_reloc *reloc;
  1183. struct r100_cs_track *track;
  1184. int r = 0;
  1185. volatile uint32_t *ib;
  1186. u32 idx_value;
  1187. ib = p->ib.ptr;
  1188. track = (struct r100_cs_track *)p->track;
  1189. c = radeon_get_ib_value(p, idx++) & 0x1F;
  1190. if (c > 16) {
  1191. DRM_ERROR("Only 16 vertex buffers are allowed %d\n",
  1192. pkt->opcode);
  1193. radeon_cs_dump_packet(p, pkt);
  1194. return -EINVAL;
  1195. }
  1196. track->num_arrays = c;
  1197. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1198. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1199. if (r) {
  1200. DRM_ERROR("No reloc for packet3 %d\n",
  1201. pkt->opcode);
  1202. radeon_cs_dump_packet(p, pkt);
  1203. return r;
  1204. }
  1205. idx_value = radeon_get_ib_value(p, idx);
  1206. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1207. track->arrays[i + 0].esize = idx_value >> 8;
  1208. track->arrays[i + 0].robj = reloc->robj;
  1209. track->arrays[i + 0].esize &= 0x7F;
  1210. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1211. if (r) {
  1212. DRM_ERROR("No reloc for packet3 %d\n",
  1213. pkt->opcode);
  1214. radeon_cs_dump_packet(p, pkt);
  1215. return r;
  1216. }
  1217. ib[idx+2] = radeon_get_ib_value(p, idx + 2) + ((u32)reloc->lobj.gpu_offset);
  1218. track->arrays[i + 1].robj = reloc->robj;
  1219. track->arrays[i + 1].esize = idx_value >> 24;
  1220. track->arrays[i + 1].esize &= 0x7F;
  1221. }
  1222. if (c & 1) {
  1223. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1224. if (r) {
  1225. DRM_ERROR("No reloc for packet3 %d\n",
  1226. pkt->opcode);
  1227. radeon_cs_dump_packet(p, pkt);
  1228. return r;
  1229. }
  1230. idx_value = radeon_get_ib_value(p, idx);
  1231. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1232. track->arrays[i + 0].robj = reloc->robj;
  1233. track->arrays[i + 0].esize = idx_value >> 8;
  1234. track->arrays[i + 0].esize &= 0x7F;
  1235. }
  1236. return r;
  1237. }
  1238. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  1239. struct radeon_cs_packet *pkt,
  1240. const unsigned *auth, unsigned n,
  1241. radeon_packet0_check_t check)
  1242. {
  1243. unsigned reg;
  1244. unsigned i, j, m;
  1245. unsigned idx;
  1246. int r;
  1247. idx = pkt->idx + 1;
  1248. reg = pkt->reg;
  1249. /* Check that register fall into register range
  1250. * determined by the number of entry (n) in the
  1251. * safe register bitmap.
  1252. */
  1253. if (pkt->one_reg_wr) {
  1254. if ((reg >> 7) > n) {
  1255. return -EINVAL;
  1256. }
  1257. } else {
  1258. if (((reg + (pkt->count << 2)) >> 7) > n) {
  1259. return -EINVAL;
  1260. }
  1261. }
  1262. for (i = 0; i <= pkt->count; i++, idx++) {
  1263. j = (reg >> 7);
  1264. m = 1 << ((reg >> 2) & 31);
  1265. if (auth[j] & m) {
  1266. r = check(p, pkt, idx, reg);
  1267. if (r) {
  1268. return r;
  1269. }
  1270. }
  1271. if (pkt->one_reg_wr) {
  1272. if (!(auth[j] & m)) {
  1273. break;
  1274. }
  1275. } else {
  1276. reg += 4;
  1277. }
  1278. }
  1279. return 0;
  1280. }
  1281. /**
  1282. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1283. * @parser: parser structure holding parsing context.
  1284. *
  1285. * Userspace sends a special sequence for VLINE waits.
  1286. * PACKET0 - VLINE_START_END + value
  1287. * PACKET0 - WAIT_UNTIL +_value
  1288. * RELOC (P3) - crtc_id in reloc.
  1289. *
  1290. * This function parses this and relocates the VLINE START END
  1291. * and WAIT UNTIL packets to the correct crtc.
  1292. * It also detects a switched off crtc and nulls out the
  1293. * wait in that case.
  1294. */
  1295. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1296. {
  1297. struct drm_mode_object *obj;
  1298. struct drm_crtc *crtc;
  1299. struct radeon_crtc *radeon_crtc;
  1300. struct radeon_cs_packet p3reloc, waitreloc;
  1301. int crtc_id;
  1302. int r;
  1303. uint32_t header, h_idx, reg;
  1304. volatile uint32_t *ib;
  1305. ib = p->ib.ptr;
  1306. /* parse the wait until */
  1307. r = radeon_cs_packet_parse(p, &waitreloc, p->idx);
  1308. if (r)
  1309. return r;
  1310. /* check its a wait until and only 1 count */
  1311. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1312. waitreloc.count != 0) {
  1313. DRM_ERROR("vline wait had illegal wait until segment\n");
  1314. return -EINVAL;
  1315. }
  1316. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1317. DRM_ERROR("vline wait had illegal wait until\n");
  1318. return -EINVAL;
  1319. }
  1320. /* jump over the NOP */
  1321. r = radeon_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1322. if (r)
  1323. return r;
  1324. h_idx = p->idx - 2;
  1325. p->idx += waitreloc.count + 2;
  1326. p->idx += p3reloc.count + 2;
  1327. header = radeon_get_ib_value(p, h_idx);
  1328. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1329. reg = R100_CP_PACKET0_GET_REG(header);
  1330. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1331. if (!obj) {
  1332. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1333. return -EINVAL;
  1334. }
  1335. crtc = obj_to_crtc(obj);
  1336. radeon_crtc = to_radeon_crtc(crtc);
  1337. crtc_id = radeon_crtc->crtc_id;
  1338. if (!crtc->enabled) {
  1339. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1340. ib[h_idx + 2] = PACKET2(0);
  1341. ib[h_idx + 3] = PACKET2(0);
  1342. } else if (crtc_id == 1) {
  1343. switch (reg) {
  1344. case AVIVO_D1MODE_VLINE_START_END:
  1345. header &= ~R300_CP_PACKET0_REG_MASK;
  1346. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1347. break;
  1348. case RADEON_CRTC_GUI_TRIG_VLINE:
  1349. header &= ~R300_CP_PACKET0_REG_MASK;
  1350. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1351. break;
  1352. default:
  1353. DRM_ERROR("unknown crtc reloc\n");
  1354. return -EINVAL;
  1355. }
  1356. ib[h_idx] = header;
  1357. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1358. }
  1359. return 0;
  1360. }
  1361. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1362. {
  1363. int vtx_size;
  1364. vtx_size = 2;
  1365. /* ordered according to bits in spec */
  1366. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1367. vtx_size++;
  1368. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1369. vtx_size += 3;
  1370. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1371. vtx_size++;
  1372. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1373. vtx_size++;
  1374. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1375. vtx_size += 3;
  1376. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1377. vtx_size++;
  1378. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1379. vtx_size++;
  1380. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1381. vtx_size += 2;
  1382. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1383. vtx_size += 2;
  1384. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1385. vtx_size++;
  1386. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1387. vtx_size += 2;
  1388. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1389. vtx_size++;
  1390. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1391. vtx_size += 2;
  1392. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1393. vtx_size++;
  1394. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1395. vtx_size++;
  1396. /* blend weight */
  1397. if (vtx_fmt & (0x7 << 15))
  1398. vtx_size += (vtx_fmt >> 15) & 0x7;
  1399. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1400. vtx_size += 3;
  1401. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1402. vtx_size += 2;
  1403. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1404. vtx_size++;
  1405. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1406. vtx_size++;
  1407. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1408. vtx_size++;
  1409. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1410. vtx_size++;
  1411. return vtx_size;
  1412. }
  1413. static int r100_packet0_check(struct radeon_cs_parser *p,
  1414. struct radeon_cs_packet *pkt,
  1415. unsigned idx, unsigned reg)
  1416. {
  1417. struct radeon_cs_reloc *reloc;
  1418. struct r100_cs_track *track;
  1419. volatile uint32_t *ib;
  1420. uint32_t tmp;
  1421. int r;
  1422. int i, face;
  1423. u32 tile_flags = 0;
  1424. u32 idx_value;
  1425. ib = p->ib.ptr;
  1426. track = (struct r100_cs_track *)p->track;
  1427. idx_value = radeon_get_ib_value(p, idx);
  1428. switch (reg) {
  1429. case RADEON_CRTC_GUI_TRIG_VLINE:
  1430. r = r100_cs_packet_parse_vline(p);
  1431. if (r) {
  1432. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1433. idx, reg);
  1434. radeon_cs_dump_packet(p, pkt);
  1435. return r;
  1436. }
  1437. break;
  1438. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1439. * range access */
  1440. case RADEON_DST_PITCH_OFFSET:
  1441. case RADEON_SRC_PITCH_OFFSET:
  1442. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1443. if (r)
  1444. return r;
  1445. break;
  1446. case RADEON_RB3D_DEPTHOFFSET:
  1447. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1448. if (r) {
  1449. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1450. idx, reg);
  1451. radeon_cs_dump_packet(p, pkt);
  1452. return r;
  1453. }
  1454. track->zb.robj = reloc->robj;
  1455. track->zb.offset = idx_value;
  1456. track->zb_dirty = true;
  1457. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1458. break;
  1459. case RADEON_RB3D_COLOROFFSET:
  1460. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1461. if (r) {
  1462. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1463. idx, reg);
  1464. radeon_cs_dump_packet(p, pkt);
  1465. return r;
  1466. }
  1467. track->cb[0].robj = reloc->robj;
  1468. track->cb[0].offset = idx_value;
  1469. track->cb_dirty = true;
  1470. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1471. break;
  1472. case RADEON_PP_TXOFFSET_0:
  1473. case RADEON_PP_TXOFFSET_1:
  1474. case RADEON_PP_TXOFFSET_2:
  1475. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1476. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1477. if (r) {
  1478. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1479. idx, reg);
  1480. radeon_cs_dump_packet(p, pkt);
  1481. return r;
  1482. }
  1483. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1484. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1485. tile_flags |= RADEON_TXO_MACRO_TILE;
  1486. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1487. tile_flags |= RADEON_TXO_MICRO_TILE_X2;
  1488. tmp = idx_value & ~(0x7 << 2);
  1489. tmp |= tile_flags;
  1490. ib[idx] = tmp + ((u32)reloc->lobj.gpu_offset);
  1491. } else
  1492. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1493. track->textures[i].robj = reloc->robj;
  1494. track->tex_dirty = true;
  1495. break;
  1496. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1497. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1498. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1499. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1500. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1501. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1502. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1503. if (r) {
  1504. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1505. idx, reg);
  1506. radeon_cs_dump_packet(p, pkt);
  1507. return r;
  1508. }
  1509. track->textures[0].cube_info[i].offset = idx_value;
  1510. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1511. track->textures[0].cube_info[i].robj = reloc->robj;
  1512. track->tex_dirty = true;
  1513. break;
  1514. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1515. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1516. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1517. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1518. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1519. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1520. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1521. if (r) {
  1522. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1523. idx, reg);
  1524. radeon_cs_dump_packet(p, pkt);
  1525. return r;
  1526. }
  1527. track->textures[1].cube_info[i].offset = idx_value;
  1528. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1529. track->textures[1].cube_info[i].robj = reloc->robj;
  1530. track->tex_dirty = true;
  1531. break;
  1532. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1533. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1534. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1535. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1536. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1537. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1538. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1539. if (r) {
  1540. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1541. idx, reg);
  1542. radeon_cs_dump_packet(p, pkt);
  1543. return r;
  1544. }
  1545. track->textures[2].cube_info[i].offset = idx_value;
  1546. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1547. track->textures[2].cube_info[i].robj = reloc->robj;
  1548. track->tex_dirty = true;
  1549. break;
  1550. case RADEON_RE_WIDTH_HEIGHT:
  1551. track->maxy = ((idx_value >> 16) & 0x7FF);
  1552. track->cb_dirty = true;
  1553. track->zb_dirty = true;
  1554. break;
  1555. case RADEON_RB3D_COLORPITCH:
  1556. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1557. if (r) {
  1558. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1559. idx, reg);
  1560. radeon_cs_dump_packet(p, pkt);
  1561. return r;
  1562. }
  1563. if (!(p->cs_flags & RADEON_CS_KEEP_TILING_FLAGS)) {
  1564. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1565. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1566. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1567. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1568. tmp = idx_value & ~(0x7 << 16);
  1569. tmp |= tile_flags;
  1570. ib[idx] = tmp;
  1571. } else
  1572. ib[idx] = idx_value;
  1573. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1574. track->cb_dirty = true;
  1575. break;
  1576. case RADEON_RB3D_DEPTHPITCH:
  1577. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1578. track->zb_dirty = true;
  1579. break;
  1580. case RADEON_RB3D_CNTL:
  1581. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1582. case 7:
  1583. case 8:
  1584. case 9:
  1585. case 11:
  1586. case 12:
  1587. track->cb[0].cpp = 1;
  1588. break;
  1589. case 3:
  1590. case 4:
  1591. case 15:
  1592. track->cb[0].cpp = 2;
  1593. break;
  1594. case 6:
  1595. track->cb[0].cpp = 4;
  1596. break;
  1597. default:
  1598. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1599. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1600. return -EINVAL;
  1601. }
  1602. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1603. track->cb_dirty = true;
  1604. track->zb_dirty = true;
  1605. break;
  1606. case RADEON_RB3D_ZSTENCILCNTL:
  1607. switch (idx_value & 0xf) {
  1608. case 0:
  1609. track->zb.cpp = 2;
  1610. break;
  1611. case 2:
  1612. case 3:
  1613. case 4:
  1614. case 5:
  1615. case 9:
  1616. case 11:
  1617. track->zb.cpp = 4;
  1618. break;
  1619. default:
  1620. break;
  1621. }
  1622. track->zb_dirty = true;
  1623. break;
  1624. case RADEON_RB3D_ZPASS_ADDR:
  1625. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1626. if (r) {
  1627. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1628. idx, reg);
  1629. radeon_cs_dump_packet(p, pkt);
  1630. return r;
  1631. }
  1632. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1633. break;
  1634. case RADEON_PP_CNTL:
  1635. {
  1636. uint32_t temp = idx_value >> 4;
  1637. for (i = 0; i < track->num_texture; i++)
  1638. track->textures[i].enabled = !!(temp & (1 << i));
  1639. track->tex_dirty = true;
  1640. }
  1641. break;
  1642. case RADEON_SE_VF_CNTL:
  1643. track->vap_vf_cntl = idx_value;
  1644. break;
  1645. case RADEON_SE_VTX_FMT:
  1646. track->vtx_size = r100_get_vtx_size(idx_value);
  1647. break;
  1648. case RADEON_PP_TEX_SIZE_0:
  1649. case RADEON_PP_TEX_SIZE_1:
  1650. case RADEON_PP_TEX_SIZE_2:
  1651. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1652. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1653. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1654. track->tex_dirty = true;
  1655. break;
  1656. case RADEON_PP_TEX_PITCH_0:
  1657. case RADEON_PP_TEX_PITCH_1:
  1658. case RADEON_PP_TEX_PITCH_2:
  1659. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1660. track->textures[i].pitch = idx_value + 32;
  1661. track->tex_dirty = true;
  1662. break;
  1663. case RADEON_PP_TXFILTER_0:
  1664. case RADEON_PP_TXFILTER_1:
  1665. case RADEON_PP_TXFILTER_2:
  1666. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1667. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1668. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1669. tmp = (idx_value >> 23) & 0x7;
  1670. if (tmp == 2 || tmp == 6)
  1671. track->textures[i].roundup_w = false;
  1672. tmp = (idx_value >> 27) & 0x7;
  1673. if (tmp == 2 || tmp == 6)
  1674. track->textures[i].roundup_h = false;
  1675. track->tex_dirty = true;
  1676. break;
  1677. case RADEON_PP_TXFORMAT_0:
  1678. case RADEON_PP_TXFORMAT_1:
  1679. case RADEON_PP_TXFORMAT_2:
  1680. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1681. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1682. track->textures[i].use_pitch = 1;
  1683. } else {
  1684. track->textures[i].use_pitch = 0;
  1685. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1686. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1687. }
  1688. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1689. track->textures[i].tex_coord_type = 2;
  1690. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1691. case RADEON_TXFORMAT_I8:
  1692. case RADEON_TXFORMAT_RGB332:
  1693. case RADEON_TXFORMAT_Y8:
  1694. track->textures[i].cpp = 1;
  1695. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1696. break;
  1697. case RADEON_TXFORMAT_AI88:
  1698. case RADEON_TXFORMAT_ARGB1555:
  1699. case RADEON_TXFORMAT_RGB565:
  1700. case RADEON_TXFORMAT_ARGB4444:
  1701. case RADEON_TXFORMAT_VYUY422:
  1702. case RADEON_TXFORMAT_YVYU422:
  1703. case RADEON_TXFORMAT_SHADOW16:
  1704. case RADEON_TXFORMAT_LDUDV655:
  1705. case RADEON_TXFORMAT_DUDV88:
  1706. track->textures[i].cpp = 2;
  1707. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1708. break;
  1709. case RADEON_TXFORMAT_ARGB8888:
  1710. case RADEON_TXFORMAT_RGBA8888:
  1711. case RADEON_TXFORMAT_SHADOW32:
  1712. case RADEON_TXFORMAT_LDUDUV8888:
  1713. track->textures[i].cpp = 4;
  1714. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  1715. break;
  1716. case RADEON_TXFORMAT_DXT1:
  1717. track->textures[i].cpp = 1;
  1718. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1719. break;
  1720. case RADEON_TXFORMAT_DXT23:
  1721. case RADEON_TXFORMAT_DXT45:
  1722. track->textures[i].cpp = 1;
  1723. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1724. break;
  1725. }
  1726. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1727. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1728. track->tex_dirty = true;
  1729. break;
  1730. case RADEON_PP_CUBIC_FACES_0:
  1731. case RADEON_PP_CUBIC_FACES_1:
  1732. case RADEON_PP_CUBIC_FACES_2:
  1733. tmp = idx_value;
  1734. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1735. for (face = 0; face < 4; face++) {
  1736. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1737. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1738. }
  1739. track->tex_dirty = true;
  1740. break;
  1741. default:
  1742. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1743. reg, idx);
  1744. return -EINVAL;
  1745. }
  1746. return 0;
  1747. }
  1748. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1749. struct radeon_cs_packet *pkt,
  1750. struct radeon_bo *robj)
  1751. {
  1752. unsigned idx;
  1753. u32 value;
  1754. idx = pkt->idx + 1;
  1755. value = radeon_get_ib_value(p, idx + 2);
  1756. if ((value + 1) > radeon_bo_size(robj)) {
  1757. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1758. "(need %u have %lu) !\n",
  1759. value + 1,
  1760. radeon_bo_size(robj));
  1761. return -EINVAL;
  1762. }
  1763. return 0;
  1764. }
  1765. static int r100_packet3_check(struct radeon_cs_parser *p,
  1766. struct radeon_cs_packet *pkt)
  1767. {
  1768. struct radeon_cs_reloc *reloc;
  1769. struct r100_cs_track *track;
  1770. unsigned idx;
  1771. volatile uint32_t *ib;
  1772. int r;
  1773. ib = p->ib.ptr;
  1774. idx = pkt->idx + 1;
  1775. track = (struct r100_cs_track *)p->track;
  1776. switch (pkt->opcode) {
  1777. case PACKET3_3D_LOAD_VBPNTR:
  1778. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1779. if (r)
  1780. return r;
  1781. break;
  1782. case PACKET3_INDX_BUFFER:
  1783. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1784. if (r) {
  1785. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1786. radeon_cs_dump_packet(p, pkt);
  1787. return r;
  1788. }
  1789. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1790. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1791. if (r) {
  1792. return r;
  1793. }
  1794. break;
  1795. case 0x23:
  1796. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1797. r = radeon_cs_packet_next_reloc(p, &reloc, 0);
  1798. if (r) {
  1799. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1800. radeon_cs_dump_packet(p, pkt);
  1801. return r;
  1802. }
  1803. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1804. track->num_arrays = 1;
  1805. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1806. track->arrays[0].robj = reloc->robj;
  1807. track->arrays[0].esize = track->vtx_size;
  1808. track->max_indx = radeon_get_ib_value(p, idx+1);
  1809. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1810. track->immd_dwords = pkt->count - 1;
  1811. r = r100_cs_track_check(p->rdev, track);
  1812. if (r)
  1813. return r;
  1814. break;
  1815. case PACKET3_3D_DRAW_IMMD:
  1816. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1817. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1818. return -EINVAL;
  1819. }
  1820. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1821. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1822. track->immd_dwords = pkt->count - 1;
  1823. r = r100_cs_track_check(p->rdev, track);
  1824. if (r)
  1825. return r;
  1826. break;
  1827. /* triggers drawing using in-packet vertex data */
  1828. case PACKET3_3D_DRAW_IMMD_2:
  1829. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1830. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1831. return -EINVAL;
  1832. }
  1833. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1834. track->immd_dwords = pkt->count;
  1835. r = r100_cs_track_check(p->rdev, track);
  1836. if (r)
  1837. return r;
  1838. break;
  1839. /* triggers drawing using in-packet vertex data */
  1840. case PACKET3_3D_DRAW_VBUF_2:
  1841. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1842. r = r100_cs_track_check(p->rdev, track);
  1843. if (r)
  1844. return r;
  1845. break;
  1846. /* triggers drawing of vertex buffers setup elsewhere */
  1847. case PACKET3_3D_DRAW_INDX_2:
  1848. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1849. r = r100_cs_track_check(p->rdev, track);
  1850. if (r)
  1851. return r;
  1852. break;
  1853. /* triggers drawing using indices to vertex buffer */
  1854. case PACKET3_3D_DRAW_VBUF:
  1855. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1856. r = r100_cs_track_check(p->rdev, track);
  1857. if (r)
  1858. return r;
  1859. break;
  1860. /* triggers drawing of vertex buffers setup elsewhere */
  1861. case PACKET3_3D_DRAW_INDX:
  1862. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1863. r = r100_cs_track_check(p->rdev, track);
  1864. if (r)
  1865. return r;
  1866. break;
  1867. /* triggers drawing using indices to vertex buffer */
  1868. case PACKET3_3D_CLEAR_HIZ:
  1869. case PACKET3_3D_CLEAR_ZMASK:
  1870. if (p->rdev->hyperz_filp != p->filp)
  1871. return -EINVAL;
  1872. break;
  1873. case PACKET3_NOP:
  1874. break;
  1875. default:
  1876. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1877. return -EINVAL;
  1878. }
  1879. return 0;
  1880. }
  1881. int r100_cs_parse(struct radeon_cs_parser *p)
  1882. {
  1883. struct radeon_cs_packet pkt;
  1884. struct r100_cs_track *track;
  1885. int r;
  1886. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1887. if (!track)
  1888. return -ENOMEM;
  1889. r100_cs_track_clear(p->rdev, track);
  1890. p->track = track;
  1891. do {
  1892. r = radeon_cs_packet_parse(p, &pkt, p->idx);
  1893. if (r) {
  1894. return r;
  1895. }
  1896. p->idx += pkt.count + 2;
  1897. switch (pkt.type) {
  1898. case RADEON_PACKET_TYPE0:
  1899. if (p->rdev->family >= CHIP_R200)
  1900. r = r100_cs_parse_packet0(p, &pkt,
  1901. p->rdev->config.r100.reg_safe_bm,
  1902. p->rdev->config.r100.reg_safe_bm_size,
  1903. &r200_packet0_check);
  1904. else
  1905. r = r100_cs_parse_packet0(p, &pkt,
  1906. p->rdev->config.r100.reg_safe_bm,
  1907. p->rdev->config.r100.reg_safe_bm_size,
  1908. &r100_packet0_check);
  1909. break;
  1910. case RADEON_PACKET_TYPE2:
  1911. break;
  1912. case RADEON_PACKET_TYPE3:
  1913. r = r100_packet3_check(p, &pkt);
  1914. break;
  1915. default:
  1916. DRM_ERROR("Unknown packet type %d !\n",
  1917. pkt.type);
  1918. return -EINVAL;
  1919. }
  1920. if (r)
  1921. return r;
  1922. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1923. return 0;
  1924. }
  1925. static void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  1926. {
  1927. DRM_ERROR("pitch %d\n", t->pitch);
  1928. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  1929. DRM_ERROR("width %d\n", t->width);
  1930. DRM_ERROR("width_11 %d\n", t->width_11);
  1931. DRM_ERROR("height %d\n", t->height);
  1932. DRM_ERROR("height_11 %d\n", t->height_11);
  1933. DRM_ERROR("num levels %d\n", t->num_levels);
  1934. DRM_ERROR("depth %d\n", t->txdepth);
  1935. DRM_ERROR("bpp %d\n", t->cpp);
  1936. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  1937. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  1938. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  1939. DRM_ERROR("compress format %d\n", t->compress_format);
  1940. }
  1941. static int r100_track_compress_size(int compress_format, int w, int h)
  1942. {
  1943. int block_width, block_height, block_bytes;
  1944. int wblocks, hblocks;
  1945. int min_wblocks;
  1946. int sz;
  1947. block_width = 4;
  1948. block_height = 4;
  1949. switch (compress_format) {
  1950. case R100_TRACK_COMP_DXT1:
  1951. block_bytes = 8;
  1952. min_wblocks = 4;
  1953. break;
  1954. default:
  1955. case R100_TRACK_COMP_DXT35:
  1956. block_bytes = 16;
  1957. min_wblocks = 2;
  1958. break;
  1959. }
  1960. hblocks = (h + block_height - 1) / block_height;
  1961. wblocks = (w + block_width - 1) / block_width;
  1962. if (wblocks < min_wblocks)
  1963. wblocks = min_wblocks;
  1964. sz = wblocks * hblocks * block_bytes;
  1965. return sz;
  1966. }
  1967. static int r100_cs_track_cube(struct radeon_device *rdev,
  1968. struct r100_cs_track *track, unsigned idx)
  1969. {
  1970. unsigned face, w, h;
  1971. struct radeon_bo *cube_robj;
  1972. unsigned long size;
  1973. unsigned compress_format = track->textures[idx].compress_format;
  1974. for (face = 0; face < 5; face++) {
  1975. cube_robj = track->textures[idx].cube_info[face].robj;
  1976. w = track->textures[idx].cube_info[face].width;
  1977. h = track->textures[idx].cube_info[face].height;
  1978. if (compress_format) {
  1979. size = r100_track_compress_size(compress_format, w, h);
  1980. } else
  1981. size = w * h;
  1982. size *= track->textures[idx].cpp;
  1983. size += track->textures[idx].cube_info[face].offset;
  1984. if (size > radeon_bo_size(cube_robj)) {
  1985. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  1986. size, radeon_bo_size(cube_robj));
  1987. r100_cs_track_texture_print(&track->textures[idx]);
  1988. return -1;
  1989. }
  1990. }
  1991. return 0;
  1992. }
  1993. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  1994. struct r100_cs_track *track)
  1995. {
  1996. struct radeon_bo *robj;
  1997. unsigned long size;
  1998. unsigned u, i, w, h, d;
  1999. int ret;
  2000. for (u = 0; u < track->num_texture; u++) {
  2001. if (!track->textures[u].enabled)
  2002. continue;
  2003. if (track->textures[u].lookup_disable)
  2004. continue;
  2005. robj = track->textures[u].robj;
  2006. if (robj == NULL) {
  2007. DRM_ERROR("No texture bound to unit %u\n", u);
  2008. return -EINVAL;
  2009. }
  2010. size = 0;
  2011. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2012. if (track->textures[u].use_pitch) {
  2013. if (rdev->family < CHIP_R300)
  2014. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2015. else
  2016. w = track->textures[u].pitch / (1 << i);
  2017. } else {
  2018. w = track->textures[u].width;
  2019. if (rdev->family >= CHIP_RV515)
  2020. w |= track->textures[u].width_11;
  2021. w = w / (1 << i);
  2022. if (track->textures[u].roundup_w)
  2023. w = roundup_pow_of_two(w);
  2024. }
  2025. h = track->textures[u].height;
  2026. if (rdev->family >= CHIP_RV515)
  2027. h |= track->textures[u].height_11;
  2028. h = h / (1 << i);
  2029. if (track->textures[u].roundup_h)
  2030. h = roundup_pow_of_two(h);
  2031. if (track->textures[u].tex_coord_type == 1) {
  2032. d = (1 << track->textures[u].txdepth) / (1 << i);
  2033. if (!d)
  2034. d = 1;
  2035. } else {
  2036. d = 1;
  2037. }
  2038. if (track->textures[u].compress_format) {
  2039. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2040. /* compressed textures are block based */
  2041. } else
  2042. size += w * h * d;
  2043. }
  2044. size *= track->textures[u].cpp;
  2045. switch (track->textures[u].tex_coord_type) {
  2046. case 0:
  2047. case 1:
  2048. break;
  2049. case 2:
  2050. if (track->separate_cube) {
  2051. ret = r100_cs_track_cube(rdev, track, u);
  2052. if (ret)
  2053. return ret;
  2054. } else
  2055. size *= 6;
  2056. break;
  2057. default:
  2058. DRM_ERROR("Invalid texture coordinate type %u for unit "
  2059. "%u\n", track->textures[u].tex_coord_type, u);
  2060. return -EINVAL;
  2061. }
  2062. if (size > radeon_bo_size(robj)) {
  2063. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  2064. "%lu\n", u, size, radeon_bo_size(robj));
  2065. r100_cs_track_texture_print(&track->textures[u]);
  2066. return -EINVAL;
  2067. }
  2068. }
  2069. return 0;
  2070. }
  2071. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  2072. {
  2073. unsigned i;
  2074. unsigned long size;
  2075. unsigned prim_walk;
  2076. unsigned nverts;
  2077. unsigned num_cb = track->cb_dirty ? track->num_cb : 0;
  2078. if (num_cb && !track->zb_cb_clear && !track->color_channel_mask &&
  2079. !track->blend_read_enable)
  2080. num_cb = 0;
  2081. for (i = 0; i < num_cb; i++) {
  2082. if (track->cb[i].robj == NULL) {
  2083. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  2084. return -EINVAL;
  2085. }
  2086. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  2087. size += track->cb[i].offset;
  2088. if (size > radeon_bo_size(track->cb[i].robj)) {
  2089. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  2090. "(need %lu have %lu) !\n", i, size,
  2091. radeon_bo_size(track->cb[i].robj));
  2092. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  2093. i, track->cb[i].pitch, track->cb[i].cpp,
  2094. track->cb[i].offset, track->maxy);
  2095. return -EINVAL;
  2096. }
  2097. }
  2098. track->cb_dirty = false;
  2099. if (track->zb_dirty && track->z_enabled) {
  2100. if (track->zb.robj == NULL) {
  2101. DRM_ERROR("[drm] No buffer for z buffer !\n");
  2102. return -EINVAL;
  2103. }
  2104. size = track->zb.pitch * track->zb.cpp * track->maxy;
  2105. size += track->zb.offset;
  2106. if (size > radeon_bo_size(track->zb.robj)) {
  2107. DRM_ERROR("[drm] Buffer too small for z buffer "
  2108. "(need %lu have %lu) !\n", size,
  2109. radeon_bo_size(track->zb.robj));
  2110. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  2111. track->zb.pitch, track->zb.cpp,
  2112. track->zb.offset, track->maxy);
  2113. return -EINVAL;
  2114. }
  2115. }
  2116. track->zb_dirty = false;
  2117. if (track->aa_dirty && track->aaresolve) {
  2118. if (track->aa.robj == NULL) {
  2119. DRM_ERROR("[drm] No buffer for AA resolve buffer %d !\n", i);
  2120. return -EINVAL;
  2121. }
  2122. /* I believe the format comes from colorbuffer0. */
  2123. size = track->aa.pitch * track->cb[0].cpp * track->maxy;
  2124. size += track->aa.offset;
  2125. if (size > radeon_bo_size(track->aa.robj)) {
  2126. DRM_ERROR("[drm] Buffer too small for AA resolve buffer %d "
  2127. "(need %lu have %lu) !\n", i, size,
  2128. radeon_bo_size(track->aa.robj));
  2129. DRM_ERROR("[drm] AA resolve buffer %d (%u %u %u %u)\n",
  2130. i, track->aa.pitch, track->cb[0].cpp,
  2131. track->aa.offset, track->maxy);
  2132. return -EINVAL;
  2133. }
  2134. }
  2135. track->aa_dirty = false;
  2136. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  2137. if (track->vap_vf_cntl & (1 << 14)) {
  2138. nverts = track->vap_alt_nverts;
  2139. } else {
  2140. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  2141. }
  2142. switch (prim_walk) {
  2143. case 1:
  2144. for (i = 0; i < track->num_arrays; i++) {
  2145. size = track->arrays[i].esize * track->max_indx * 4;
  2146. if (track->arrays[i].robj == NULL) {
  2147. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2148. "bound\n", prim_walk, i);
  2149. return -EINVAL;
  2150. }
  2151. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2152. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2153. "need %lu dwords have %lu dwords\n",
  2154. prim_walk, i, size >> 2,
  2155. radeon_bo_size(track->arrays[i].robj)
  2156. >> 2);
  2157. DRM_ERROR("Max indices %u\n", track->max_indx);
  2158. return -EINVAL;
  2159. }
  2160. }
  2161. break;
  2162. case 2:
  2163. for (i = 0; i < track->num_arrays; i++) {
  2164. size = track->arrays[i].esize * (nverts - 1) * 4;
  2165. if (track->arrays[i].robj == NULL) {
  2166. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  2167. "bound\n", prim_walk, i);
  2168. return -EINVAL;
  2169. }
  2170. if (size > radeon_bo_size(track->arrays[i].robj)) {
  2171. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  2172. "need %lu dwords have %lu dwords\n",
  2173. prim_walk, i, size >> 2,
  2174. radeon_bo_size(track->arrays[i].robj)
  2175. >> 2);
  2176. return -EINVAL;
  2177. }
  2178. }
  2179. break;
  2180. case 3:
  2181. size = track->vtx_size * nverts;
  2182. if (size != track->immd_dwords) {
  2183. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  2184. track->immd_dwords, size);
  2185. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  2186. nverts, track->vtx_size);
  2187. return -EINVAL;
  2188. }
  2189. break;
  2190. default:
  2191. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  2192. prim_walk);
  2193. return -EINVAL;
  2194. }
  2195. if (track->tex_dirty) {
  2196. track->tex_dirty = false;
  2197. return r100_cs_track_texture_check(rdev, track);
  2198. }
  2199. return 0;
  2200. }
  2201. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  2202. {
  2203. unsigned i, face;
  2204. track->cb_dirty = true;
  2205. track->zb_dirty = true;
  2206. track->tex_dirty = true;
  2207. track->aa_dirty = true;
  2208. if (rdev->family < CHIP_R300) {
  2209. track->num_cb = 1;
  2210. if (rdev->family <= CHIP_RS200)
  2211. track->num_texture = 3;
  2212. else
  2213. track->num_texture = 6;
  2214. track->maxy = 2048;
  2215. track->separate_cube = 1;
  2216. } else {
  2217. track->num_cb = 4;
  2218. track->num_texture = 16;
  2219. track->maxy = 4096;
  2220. track->separate_cube = 0;
  2221. track->aaresolve = false;
  2222. track->aa.robj = NULL;
  2223. }
  2224. for (i = 0; i < track->num_cb; i++) {
  2225. track->cb[i].robj = NULL;
  2226. track->cb[i].pitch = 8192;
  2227. track->cb[i].cpp = 16;
  2228. track->cb[i].offset = 0;
  2229. }
  2230. track->z_enabled = true;
  2231. track->zb.robj = NULL;
  2232. track->zb.pitch = 8192;
  2233. track->zb.cpp = 4;
  2234. track->zb.offset = 0;
  2235. track->vtx_size = 0x7F;
  2236. track->immd_dwords = 0xFFFFFFFFUL;
  2237. track->num_arrays = 11;
  2238. track->max_indx = 0x00FFFFFFUL;
  2239. for (i = 0; i < track->num_arrays; i++) {
  2240. track->arrays[i].robj = NULL;
  2241. track->arrays[i].esize = 0x7F;
  2242. }
  2243. for (i = 0; i < track->num_texture; i++) {
  2244. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  2245. track->textures[i].pitch = 16536;
  2246. track->textures[i].width = 16536;
  2247. track->textures[i].height = 16536;
  2248. track->textures[i].width_11 = 1 << 11;
  2249. track->textures[i].height_11 = 1 << 11;
  2250. track->textures[i].num_levels = 12;
  2251. if (rdev->family <= CHIP_RS200) {
  2252. track->textures[i].tex_coord_type = 0;
  2253. track->textures[i].txdepth = 0;
  2254. } else {
  2255. track->textures[i].txdepth = 16;
  2256. track->textures[i].tex_coord_type = 1;
  2257. }
  2258. track->textures[i].cpp = 64;
  2259. track->textures[i].robj = NULL;
  2260. /* CS IB emission code makes sure texture unit are disabled */
  2261. track->textures[i].enabled = false;
  2262. track->textures[i].lookup_disable = false;
  2263. track->textures[i].roundup_w = true;
  2264. track->textures[i].roundup_h = true;
  2265. if (track->separate_cube)
  2266. for (face = 0; face < 5; face++) {
  2267. track->textures[i].cube_info[face].robj = NULL;
  2268. track->textures[i].cube_info[face].width = 16536;
  2269. track->textures[i].cube_info[face].height = 16536;
  2270. track->textures[i].cube_info[face].offset = 0;
  2271. }
  2272. }
  2273. }
  2274. /*
  2275. * Global GPU functions
  2276. */
  2277. static void r100_errata(struct radeon_device *rdev)
  2278. {
  2279. rdev->pll_errata = 0;
  2280. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  2281. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  2282. }
  2283. if (rdev->family == CHIP_RV100 ||
  2284. rdev->family == CHIP_RS100 ||
  2285. rdev->family == CHIP_RS200) {
  2286. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  2287. }
  2288. }
  2289. static int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  2290. {
  2291. unsigned i;
  2292. uint32_t tmp;
  2293. for (i = 0; i < rdev->usec_timeout; i++) {
  2294. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  2295. if (tmp >= n) {
  2296. return 0;
  2297. }
  2298. DRM_UDELAY(1);
  2299. }
  2300. return -1;
  2301. }
  2302. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  2303. {
  2304. unsigned i;
  2305. uint32_t tmp;
  2306. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  2307. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  2308. " Bad things might happen.\n");
  2309. }
  2310. for (i = 0; i < rdev->usec_timeout; i++) {
  2311. tmp = RREG32(RADEON_RBBM_STATUS);
  2312. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  2313. return 0;
  2314. }
  2315. DRM_UDELAY(1);
  2316. }
  2317. return -1;
  2318. }
  2319. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  2320. {
  2321. unsigned i;
  2322. uint32_t tmp;
  2323. for (i = 0; i < rdev->usec_timeout; i++) {
  2324. /* read MC_STATUS */
  2325. tmp = RREG32(RADEON_MC_STATUS);
  2326. if (tmp & RADEON_MC_IDLE) {
  2327. return 0;
  2328. }
  2329. DRM_UDELAY(1);
  2330. }
  2331. return -1;
  2332. }
  2333. bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2334. {
  2335. u32 rbbm_status;
  2336. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  2337. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  2338. radeon_ring_lockup_update(ring);
  2339. return false;
  2340. }
  2341. /* force CP activities */
  2342. radeon_ring_force_activity(rdev, ring);
  2343. return radeon_ring_test_lockup(rdev, ring);
  2344. }
  2345. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  2346. void r100_enable_bm(struct radeon_device *rdev)
  2347. {
  2348. uint32_t tmp;
  2349. /* Enable bus mastering */
  2350. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  2351. WREG32(RADEON_BUS_CNTL, tmp);
  2352. }
  2353. void r100_bm_disable(struct radeon_device *rdev)
  2354. {
  2355. u32 tmp;
  2356. /* disable bus mastering */
  2357. tmp = RREG32(R_000030_BUS_CNTL);
  2358. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  2359. mdelay(1);
  2360. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  2361. mdelay(1);
  2362. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  2363. tmp = RREG32(RADEON_BUS_CNTL);
  2364. mdelay(1);
  2365. pci_clear_master(rdev->pdev);
  2366. mdelay(1);
  2367. }
  2368. int r100_asic_reset(struct radeon_device *rdev)
  2369. {
  2370. struct r100_mc_save save;
  2371. u32 status, tmp;
  2372. int ret = 0;
  2373. status = RREG32(R_000E40_RBBM_STATUS);
  2374. if (!G_000E40_GUI_ACTIVE(status)) {
  2375. return 0;
  2376. }
  2377. r100_mc_stop(rdev, &save);
  2378. status = RREG32(R_000E40_RBBM_STATUS);
  2379. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2380. /* stop CP */
  2381. WREG32(RADEON_CP_CSQ_CNTL, 0);
  2382. tmp = RREG32(RADEON_CP_RB_CNTL);
  2383. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  2384. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  2385. WREG32(RADEON_CP_RB_WPTR, 0);
  2386. WREG32(RADEON_CP_RB_CNTL, tmp);
  2387. /* save PCI state */
  2388. pci_save_state(rdev->pdev);
  2389. /* disable bus mastering */
  2390. r100_bm_disable(rdev);
  2391. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  2392. S_0000F0_SOFT_RESET_RE(1) |
  2393. S_0000F0_SOFT_RESET_PP(1) |
  2394. S_0000F0_SOFT_RESET_RB(1));
  2395. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2396. mdelay(500);
  2397. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2398. mdelay(1);
  2399. status = RREG32(R_000E40_RBBM_STATUS);
  2400. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2401. /* reset CP */
  2402. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  2403. RREG32(R_0000F0_RBBM_SOFT_RESET);
  2404. mdelay(500);
  2405. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  2406. mdelay(1);
  2407. status = RREG32(R_000E40_RBBM_STATUS);
  2408. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  2409. /* restore PCI & busmastering */
  2410. pci_restore_state(rdev->pdev);
  2411. r100_enable_bm(rdev);
  2412. /* Check if GPU is idle */
  2413. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  2414. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  2415. dev_err(rdev->dev, "failed to reset GPU\n");
  2416. ret = -1;
  2417. } else
  2418. dev_info(rdev->dev, "GPU reset succeed\n");
  2419. r100_mc_resume(rdev, &save);
  2420. return ret;
  2421. }
  2422. void r100_set_common_regs(struct radeon_device *rdev)
  2423. {
  2424. struct drm_device *dev = rdev->ddev;
  2425. bool force_dac2 = false;
  2426. u32 tmp;
  2427. /* set these so they don't interfere with anything */
  2428. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  2429. WREG32(RADEON_SUBPIC_CNTL, 0);
  2430. WREG32(RADEON_VIPH_CONTROL, 0);
  2431. WREG32(RADEON_I2C_CNTL_1, 0);
  2432. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  2433. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  2434. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  2435. /* always set up dac2 on rn50 and some rv100 as lots
  2436. * of servers seem to wire it up to a VGA port but
  2437. * don't report it in the bios connector
  2438. * table.
  2439. */
  2440. switch (dev->pdev->device) {
  2441. /* RN50 */
  2442. case 0x515e:
  2443. case 0x5969:
  2444. force_dac2 = true;
  2445. break;
  2446. /* RV100*/
  2447. case 0x5159:
  2448. case 0x515a:
  2449. /* DELL triple head servers */
  2450. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2451. ((dev->pdev->subsystem_device == 0x016c) ||
  2452. (dev->pdev->subsystem_device == 0x016d) ||
  2453. (dev->pdev->subsystem_device == 0x016e) ||
  2454. (dev->pdev->subsystem_device == 0x016f) ||
  2455. (dev->pdev->subsystem_device == 0x0170) ||
  2456. (dev->pdev->subsystem_device == 0x017d) ||
  2457. (dev->pdev->subsystem_device == 0x017e) ||
  2458. (dev->pdev->subsystem_device == 0x0183) ||
  2459. (dev->pdev->subsystem_device == 0x018a) ||
  2460. (dev->pdev->subsystem_device == 0x019a)))
  2461. force_dac2 = true;
  2462. break;
  2463. }
  2464. if (force_dac2) {
  2465. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2466. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2467. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2468. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2469. enable it, even it's detected.
  2470. */
  2471. /* force it to crtc0 */
  2472. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2473. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2474. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2475. /* set up the TV DAC */
  2476. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2477. RADEON_TV_DAC_STD_MASK |
  2478. RADEON_TV_DAC_RDACPD |
  2479. RADEON_TV_DAC_GDACPD |
  2480. RADEON_TV_DAC_BDACPD |
  2481. RADEON_TV_DAC_BGADJ_MASK |
  2482. RADEON_TV_DAC_DACADJ_MASK);
  2483. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2484. RADEON_TV_DAC_NHOLD |
  2485. RADEON_TV_DAC_STD_PS2 |
  2486. (0x58 << 16));
  2487. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2488. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2489. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2490. }
  2491. /* switch PM block to ACPI mode */
  2492. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2493. tmp &= ~RADEON_PM_MODE_SEL;
  2494. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2495. }
  2496. /*
  2497. * VRAM info
  2498. */
  2499. static void r100_vram_get_type(struct radeon_device *rdev)
  2500. {
  2501. uint32_t tmp;
  2502. rdev->mc.vram_is_ddr = false;
  2503. if (rdev->flags & RADEON_IS_IGP)
  2504. rdev->mc.vram_is_ddr = true;
  2505. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2506. rdev->mc.vram_is_ddr = true;
  2507. if ((rdev->family == CHIP_RV100) ||
  2508. (rdev->family == CHIP_RS100) ||
  2509. (rdev->family == CHIP_RS200)) {
  2510. tmp = RREG32(RADEON_MEM_CNTL);
  2511. if (tmp & RV100_HALF_MODE) {
  2512. rdev->mc.vram_width = 32;
  2513. } else {
  2514. rdev->mc.vram_width = 64;
  2515. }
  2516. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2517. rdev->mc.vram_width /= 4;
  2518. rdev->mc.vram_is_ddr = true;
  2519. }
  2520. } else if (rdev->family <= CHIP_RV280) {
  2521. tmp = RREG32(RADEON_MEM_CNTL);
  2522. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2523. rdev->mc.vram_width = 128;
  2524. } else {
  2525. rdev->mc.vram_width = 64;
  2526. }
  2527. } else {
  2528. /* newer IGPs */
  2529. rdev->mc.vram_width = 128;
  2530. }
  2531. }
  2532. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2533. {
  2534. u32 aper_size;
  2535. u8 byte;
  2536. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2537. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2538. * that is has the 2nd generation multifunction PCI interface
  2539. */
  2540. if (rdev->family == CHIP_RV280 ||
  2541. rdev->family >= CHIP_RV350) {
  2542. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2543. ~RADEON_HDP_APER_CNTL);
  2544. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2545. return aper_size * 2;
  2546. }
  2547. /* Older cards have all sorts of funny issues to deal with. First
  2548. * check if it's a multifunction card by reading the PCI config
  2549. * header type... Limit those to one aperture size
  2550. */
  2551. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2552. if (byte & 0x80) {
  2553. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2554. DRM_INFO("Limiting VRAM to one aperture\n");
  2555. return aper_size;
  2556. }
  2557. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2558. * have set it up. We don't write this as it's broken on some ASICs but
  2559. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2560. */
  2561. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2562. return aper_size * 2;
  2563. return aper_size;
  2564. }
  2565. void r100_vram_init_sizes(struct radeon_device *rdev)
  2566. {
  2567. u64 config_aper_size;
  2568. /* work out accessible VRAM */
  2569. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2570. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2571. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2572. /* FIXME we don't use the second aperture yet when we could use it */
  2573. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2574. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2575. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2576. if (rdev->flags & RADEON_IS_IGP) {
  2577. uint32_t tom;
  2578. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2579. tom = RREG32(RADEON_NB_TOM);
  2580. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2581. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2582. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2583. } else {
  2584. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2585. /* Some production boards of m6 will report 0
  2586. * if it's 8 MB
  2587. */
  2588. if (rdev->mc.real_vram_size == 0) {
  2589. rdev->mc.real_vram_size = 8192 * 1024;
  2590. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2591. }
  2592. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2593. * Novell bug 204882 + along with lots of ubuntu ones
  2594. */
  2595. if (rdev->mc.aper_size > config_aper_size)
  2596. config_aper_size = rdev->mc.aper_size;
  2597. if (config_aper_size > rdev->mc.real_vram_size)
  2598. rdev->mc.mc_vram_size = config_aper_size;
  2599. else
  2600. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2601. }
  2602. }
  2603. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2604. {
  2605. uint32_t temp;
  2606. temp = RREG32(RADEON_CONFIG_CNTL);
  2607. if (state == false) {
  2608. temp &= ~RADEON_CFG_VGA_RAM_EN;
  2609. temp |= RADEON_CFG_VGA_IO_DIS;
  2610. } else {
  2611. temp &= ~RADEON_CFG_VGA_IO_DIS;
  2612. }
  2613. WREG32(RADEON_CONFIG_CNTL, temp);
  2614. }
  2615. static void r100_mc_init(struct radeon_device *rdev)
  2616. {
  2617. u64 base;
  2618. r100_vram_get_type(rdev);
  2619. r100_vram_init_sizes(rdev);
  2620. base = rdev->mc.aper_base;
  2621. if (rdev->flags & RADEON_IS_IGP)
  2622. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2623. radeon_vram_location(rdev, &rdev->mc, base);
  2624. rdev->mc.gtt_base_align = 0;
  2625. if (!(rdev->flags & RADEON_IS_AGP))
  2626. radeon_gtt_location(rdev, &rdev->mc);
  2627. radeon_update_bandwidth_info(rdev);
  2628. }
  2629. /*
  2630. * Indirect registers accessor
  2631. */
  2632. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2633. {
  2634. if (rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS) {
  2635. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2636. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2637. }
  2638. }
  2639. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2640. {
  2641. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2642. * or the chip could hang on a subsequent access
  2643. */
  2644. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2645. mdelay(5);
  2646. }
  2647. /* This function is required to workaround a hardware bug in some (all?)
  2648. * revisions of the R300. This workaround should be called after every
  2649. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2650. * may not be correct.
  2651. */
  2652. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2653. uint32_t save, tmp;
  2654. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2655. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2656. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2657. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2658. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2659. }
  2660. }
  2661. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2662. {
  2663. uint32_t data;
  2664. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2665. r100_pll_errata_after_index(rdev);
  2666. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2667. r100_pll_errata_after_data(rdev);
  2668. return data;
  2669. }
  2670. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2671. {
  2672. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2673. r100_pll_errata_after_index(rdev);
  2674. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2675. r100_pll_errata_after_data(rdev);
  2676. }
  2677. static void r100_set_safe_registers(struct radeon_device *rdev)
  2678. {
  2679. if (ASIC_IS_RN50(rdev)) {
  2680. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2681. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2682. } else if (rdev->family < CHIP_R200) {
  2683. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2684. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2685. } else {
  2686. r200_set_safe_registers(rdev);
  2687. }
  2688. }
  2689. /*
  2690. * Debugfs info
  2691. */
  2692. #if defined(CONFIG_DEBUG_FS)
  2693. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2694. {
  2695. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2696. struct drm_device *dev = node->minor->dev;
  2697. struct radeon_device *rdev = dev->dev_private;
  2698. uint32_t reg, value;
  2699. unsigned i;
  2700. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2701. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2702. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2703. for (i = 0; i < 64; i++) {
  2704. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2705. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2706. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2707. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2708. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2709. }
  2710. return 0;
  2711. }
  2712. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2713. {
  2714. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2715. struct drm_device *dev = node->minor->dev;
  2716. struct radeon_device *rdev = dev->dev_private;
  2717. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2718. uint32_t rdp, wdp;
  2719. unsigned count, i, j;
  2720. radeon_ring_free_size(rdev, ring);
  2721. rdp = RREG32(RADEON_CP_RB_RPTR);
  2722. wdp = RREG32(RADEON_CP_RB_WPTR);
  2723. count = (rdp + ring->ring_size - wdp) & ring->ptr_mask;
  2724. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2725. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2726. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2727. seq_printf(m, "%u free dwords in ring\n", ring->ring_free_dw);
  2728. seq_printf(m, "%u dwords in ring\n", count);
  2729. for (j = 0; j <= count; j++) {
  2730. i = (rdp + j) & ring->ptr_mask;
  2731. seq_printf(m, "r[%04d]=0x%08x\n", i, ring->ring[i]);
  2732. }
  2733. return 0;
  2734. }
  2735. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2736. {
  2737. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2738. struct drm_device *dev = node->minor->dev;
  2739. struct radeon_device *rdev = dev->dev_private;
  2740. uint32_t csq_stat, csq2_stat, tmp;
  2741. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2742. unsigned i;
  2743. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2744. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2745. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2746. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2747. r_rptr = (csq_stat >> 0) & 0x3ff;
  2748. r_wptr = (csq_stat >> 10) & 0x3ff;
  2749. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2750. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2751. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2752. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2753. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2754. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2755. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2756. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2757. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2758. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2759. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2760. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2761. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2762. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2763. seq_printf(m, "Ring fifo:\n");
  2764. for (i = 0; i < 256; i++) {
  2765. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2766. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2767. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2768. }
  2769. seq_printf(m, "Indirect1 fifo:\n");
  2770. for (i = 256; i <= 512; i++) {
  2771. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2772. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2773. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2774. }
  2775. seq_printf(m, "Indirect2 fifo:\n");
  2776. for (i = 640; i < ib1_wptr; i++) {
  2777. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2778. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2779. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2780. }
  2781. return 0;
  2782. }
  2783. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2784. {
  2785. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2786. struct drm_device *dev = node->minor->dev;
  2787. struct radeon_device *rdev = dev->dev_private;
  2788. uint32_t tmp;
  2789. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2790. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2791. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2792. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2793. tmp = RREG32(RADEON_BUS_CNTL);
  2794. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2795. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2796. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2797. tmp = RREG32(RADEON_AGP_BASE);
  2798. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2799. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2800. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2801. tmp = RREG32(0x01D0);
  2802. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2803. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2804. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2805. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2806. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2807. tmp = RREG32(0x01E4);
  2808. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2809. return 0;
  2810. }
  2811. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2812. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2813. };
  2814. static struct drm_info_list r100_debugfs_cp_list[] = {
  2815. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2816. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2817. };
  2818. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2819. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2820. };
  2821. #endif
  2822. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2823. {
  2824. #if defined(CONFIG_DEBUG_FS)
  2825. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2826. #else
  2827. return 0;
  2828. #endif
  2829. }
  2830. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2831. {
  2832. #if defined(CONFIG_DEBUG_FS)
  2833. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2834. #else
  2835. return 0;
  2836. #endif
  2837. }
  2838. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2839. {
  2840. #if defined(CONFIG_DEBUG_FS)
  2841. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2842. #else
  2843. return 0;
  2844. #endif
  2845. }
  2846. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2847. uint32_t tiling_flags, uint32_t pitch,
  2848. uint32_t offset, uint32_t obj_size)
  2849. {
  2850. int surf_index = reg * 16;
  2851. int flags = 0;
  2852. if (rdev->family <= CHIP_RS200) {
  2853. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2854. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2855. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2856. if (tiling_flags & RADEON_TILING_MACRO)
  2857. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2858. } else if (rdev->family <= CHIP_RV280) {
  2859. if (tiling_flags & (RADEON_TILING_MACRO))
  2860. flags |= R200_SURF_TILE_COLOR_MACRO;
  2861. if (tiling_flags & RADEON_TILING_MICRO)
  2862. flags |= R200_SURF_TILE_COLOR_MICRO;
  2863. } else {
  2864. if (tiling_flags & RADEON_TILING_MACRO)
  2865. flags |= R300_SURF_TILE_MACRO;
  2866. if (tiling_flags & RADEON_TILING_MICRO)
  2867. flags |= R300_SURF_TILE_MICRO;
  2868. }
  2869. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2870. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2871. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2872. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2873. /* when we aren't tiling the pitch seems to needs to be furtherdivided down. - tested on power5 + rn50 server */
  2874. if (tiling_flags & (RADEON_TILING_SWAP_16BIT | RADEON_TILING_SWAP_32BIT)) {
  2875. if (!(tiling_flags & (RADEON_TILING_MACRO | RADEON_TILING_MICRO)))
  2876. if (ASIC_IS_RN50(rdev))
  2877. pitch /= 16;
  2878. }
  2879. /* r100/r200 divide by 16 */
  2880. if (rdev->family < CHIP_R300)
  2881. flags |= pitch / 16;
  2882. else
  2883. flags |= pitch / 8;
  2884. DRM_DEBUG_KMS("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2885. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2886. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2887. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2888. return 0;
  2889. }
  2890. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2891. {
  2892. int surf_index = reg * 16;
  2893. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2894. }
  2895. void r100_bandwidth_update(struct radeon_device *rdev)
  2896. {
  2897. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2898. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2899. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2900. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2901. fixed20_12 memtcas_ff[8] = {
  2902. dfixed_init(1),
  2903. dfixed_init(2),
  2904. dfixed_init(3),
  2905. dfixed_init(0),
  2906. dfixed_init_half(1),
  2907. dfixed_init_half(2),
  2908. dfixed_init(0),
  2909. };
  2910. fixed20_12 memtcas_rs480_ff[8] = {
  2911. dfixed_init(0),
  2912. dfixed_init(1),
  2913. dfixed_init(2),
  2914. dfixed_init(3),
  2915. dfixed_init(0),
  2916. dfixed_init_half(1),
  2917. dfixed_init_half(2),
  2918. dfixed_init_half(3),
  2919. };
  2920. fixed20_12 memtcas2_ff[8] = {
  2921. dfixed_init(0),
  2922. dfixed_init(1),
  2923. dfixed_init(2),
  2924. dfixed_init(3),
  2925. dfixed_init(4),
  2926. dfixed_init(5),
  2927. dfixed_init(6),
  2928. dfixed_init(7),
  2929. };
  2930. fixed20_12 memtrbs[8] = {
  2931. dfixed_init(1),
  2932. dfixed_init_half(1),
  2933. dfixed_init(2),
  2934. dfixed_init_half(2),
  2935. dfixed_init(3),
  2936. dfixed_init_half(3),
  2937. dfixed_init(4),
  2938. dfixed_init_half(4)
  2939. };
  2940. fixed20_12 memtrbs_r4xx[8] = {
  2941. dfixed_init(4),
  2942. dfixed_init(5),
  2943. dfixed_init(6),
  2944. dfixed_init(7),
  2945. dfixed_init(8),
  2946. dfixed_init(9),
  2947. dfixed_init(10),
  2948. dfixed_init(11)
  2949. };
  2950. fixed20_12 min_mem_eff;
  2951. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2952. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2953. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2954. disp_drain_rate2, read_return_rate;
  2955. fixed20_12 time_disp1_drop_priority;
  2956. int c;
  2957. int cur_size = 16; /* in octawords */
  2958. int critical_point = 0, critical_point2;
  2959. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2960. int stop_req, max_stop_req;
  2961. struct drm_display_mode *mode1 = NULL;
  2962. struct drm_display_mode *mode2 = NULL;
  2963. uint32_t pixel_bytes1 = 0;
  2964. uint32_t pixel_bytes2 = 0;
  2965. radeon_update_display_priority(rdev);
  2966. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2967. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2968. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2969. }
  2970. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2971. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2972. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2973. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2974. }
  2975. }
  2976. min_mem_eff.full = dfixed_const_8(0);
  2977. /* get modes */
  2978. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2979. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2980. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2981. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2982. /* check crtc enables */
  2983. if (mode2)
  2984. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2985. if (mode1)
  2986. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2987. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2988. }
  2989. /*
  2990. * determine is there is enough bw for current mode
  2991. */
  2992. sclk_ff = rdev->pm.sclk;
  2993. mclk_ff = rdev->pm.mclk;
  2994. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2995. temp_ff.full = dfixed_const(temp);
  2996. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2997. pix_clk.full = 0;
  2998. pix_clk2.full = 0;
  2999. peak_disp_bw.full = 0;
  3000. if (mode1) {
  3001. temp_ff.full = dfixed_const(1000);
  3002. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  3003. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  3004. temp_ff.full = dfixed_const(pixel_bytes1);
  3005. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  3006. }
  3007. if (mode2) {
  3008. temp_ff.full = dfixed_const(1000);
  3009. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  3010. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  3011. temp_ff.full = dfixed_const(pixel_bytes2);
  3012. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  3013. }
  3014. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  3015. if (peak_disp_bw.full >= mem_bw.full) {
  3016. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  3017. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  3018. }
  3019. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  3020. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  3021. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  3022. mem_trcd = ((temp >> 2) & 0x3) + 1;
  3023. mem_trp = ((temp & 0x3)) + 1;
  3024. mem_tras = ((temp & 0x70) >> 4) + 1;
  3025. } else if (rdev->family == CHIP_R300 ||
  3026. rdev->family == CHIP_R350) { /* r300, r350 */
  3027. mem_trcd = (temp & 0x7) + 1;
  3028. mem_trp = ((temp >> 8) & 0x7) + 1;
  3029. mem_tras = ((temp >> 11) & 0xf) + 4;
  3030. } else if (rdev->family == CHIP_RV350 ||
  3031. rdev->family <= CHIP_RV380) {
  3032. /* rv3x0 */
  3033. mem_trcd = (temp & 0x7) + 3;
  3034. mem_trp = ((temp >> 8) & 0x7) + 3;
  3035. mem_tras = ((temp >> 11) & 0xf) + 6;
  3036. } else if (rdev->family == CHIP_R420 ||
  3037. rdev->family == CHIP_R423 ||
  3038. rdev->family == CHIP_RV410) {
  3039. /* r4xx */
  3040. mem_trcd = (temp & 0xf) + 3;
  3041. if (mem_trcd > 15)
  3042. mem_trcd = 15;
  3043. mem_trp = ((temp >> 8) & 0xf) + 3;
  3044. if (mem_trp > 15)
  3045. mem_trp = 15;
  3046. mem_tras = ((temp >> 12) & 0x1f) + 6;
  3047. if (mem_tras > 31)
  3048. mem_tras = 31;
  3049. } else { /* RV200, R200 */
  3050. mem_trcd = (temp & 0x7) + 1;
  3051. mem_trp = ((temp >> 8) & 0x7) + 1;
  3052. mem_tras = ((temp >> 12) & 0xf) + 4;
  3053. }
  3054. /* convert to FF */
  3055. trcd_ff.full = dfixed_const(mem_trcd);
  3056. trp_ff.full = dfixed_const(mem_trp);
  3057. tras_ff.full = dfixed_const(mem_tras);
  3058. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  3059. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  3060. data = (temp & (7 << 20)) >> 20;
  3061. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  3062. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  3063. tcas_ff = memtcas_rs480_ff[data];
  3064. else
  3065. tcas_ff = memtcas_ff[data];
  3066. } else
  3067. tcas_ff = memtcas2_ff[data];
  3068. if (rdev->family == CHIP_RS400 ||
  3069. rdev->family == CHIP_RS480) {
  3070. /* extra cas latency stored in bits 23-25 0-4 clocks */
  3071. data = (temp >> 23) & 0x7;
  3072. if (data < 5)
  3073. tcas_ff.full += dfixed_const(data);
  3074. }
  3075. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  3076. /* on the R300, Tcas is included in Trbs.
  3077. */
  3078. temp = RREG32(RADEON_MEM_CNTL);
  3079. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  3080. if (data == 1) {
  3081. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  3082. temp = RREG32(R300_MC_IND_INDEX);
  3083. temp &= ~R300_MC_IND_ADDR_MASK;
  3084. temp |= R300_MC_READ_CNTL_CD_mcind;
  3085. WREG32(R300_MC_IND_INDEX, temp);
  3086. temp = RREG32(R300_MC_IND_DATA);
  3087. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  3088. } else {
  3089. temp = RREG32(R300_MC_READ_CNTL_AB);
  3090. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3091. }
  3092. } else {
  3093. temp = RREG32(R300_MC_READ_CNTL_AB);
  3094. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  3095. }
  3096. if (rdev->family == CHIP_RV410 ||
  3097. rdev->family == CHIP_R420 ||
  3098. rdev->family == CHIP_R423)
  3099. trbs_ff = memtrbs_r4xx[data];
  3100. else
  3101. trbs_ff = memtrbs[data];
  3102. tcas_ff.full += trbs_ff.full;
  3103. }
  3104. sclk_eff_ff.full = sclk_ff.full;
  3105. if (rdev->flags & RADEON_IS_AGP) {
  3106. fixed20_12 agpmode_ff;
  3107. agpmode_ff.full = dfixed_const(radeon_agpmode);
  3108. temp_ff.full = dfixed_const_666(16);
  3109. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  3110. }
  3111. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  3112. if (ASIC_IS_R300(rdev)) {
  3113. sclk_delay_ff.full = dfixed_const(250);
  3114. } else {
  3115. if ((rdev->family == CHIP_RV100) ||
  3116. rdev->flags & RADEON_IS_IGP) {
  3117. if (rdev->mc.vram_is_ddr)
  3118. sclk_delay_ff.full = dfixed_const(41);
  3119. else
  3120. sclk_delay_ff.full = dfixed_const(33);
  3121. } else {
  3122. if (rdev->mc.vram_width == 128)
  3123. sclk_delay_ff.full = dfixed_const(57);
  3124. else
  3125. sclk_delay_ff.full = dfixed_const(41);
  3126. }
  3127. }
  3128. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  3129. if (rdev->mc.vram_is_ddr) {
  3130. if (rdev->mc.vram_width == 32) {
  3131. k1.full = dfixed_const(40);
  3132. c = 3;
  3133. } else {
  3134. k1.full = dfixed_const(20);
  3135. c = 1;
  3136. }
  3137. } else {
  3138. k1.full = dfixed_const(40);
  3139. c = 3;
  3140. }
  3141. temp_ff.full = dfixed_const(2);
  3142. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  3143. temp_ff.full = dfixed_const(c);
  3144. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  3145. temp_ff.full = dfixed_const(4);
  3146. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  3147. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  3148. mc_latency_mclk.full += k1.full;
  3149. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  3150. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  3151. /*
  3152. HW cursor time assuming worst case of full size colour cursor.
  3153. */
  3154. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  3155. temp_ff.full += trcd_ff.full;
  3156. if (temp_ff.full < tras_ff.full)
  3157. temp_ff.full = tras_ff.full;
  3158. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  3159. temp_ff.full = dfixed_const(cur_size);
  3160. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  3161. /*
  3162. Find the total latency for the display data.
  3163. */
  3164. disp_latency_overhead.full = dfixed_const(8);
  3165. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  3166. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  3167. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  3168. if (mc_latency_mclk.full > mc_latency_sclk.full)
  3169. disp_latency.full = mc_latency_mclk.full;
  3170. else
  3171. disp_latency.full = mc_latency_sclk.full;
  3172. /* setup Max GRPH_STOP_REQ default value */
  3173. if (ASIC_IS_RV100(rdev))
  3174. max_stop_req = 0x5c;
  3175. else
  3176. max_stop_req = 0x7c;
  3177. if (mode1) {
  3178. /* CRTC1
  3179. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  3180. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  3181. */
  3182. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  3183. if (stop_req > max_stop_req)
  3184. stop_req = max_stop_req;
  3185. /*
  3186. Find the drain rate of the display buffer.
  3187. */
  3188. temp_ff.full = dfixed_const((16/pixel_bytes1));
  3189. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  3190. /*
  3191. Find the critical point of the display buffer.
  3192. */
  3193. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  3194. crit_point_ff.full += dfixed_const_half(0);
  3195. critical_point = dfixed_trunc(crit_point_ff);
  3196. if (rdev->disp_priority == 2) {
  3197. critical_point = 0;
  3198. }
  3199. /*
  3200. The critical point should never be above max_stop_req-4. Setting
  3201. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  3202. */
  3203. if (max_stop_req - critical_point < 4)
  3204. critical_point = 0;
  3205. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  3206. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  3207. critical_point = 0x10;
  3208. }
  3209. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  3210. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3211. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3212. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  3213. if ((rdev->family == CHIP_R350) &&
  3214. (stop_req > 0x15)) {
  3215. stop_req -= 0x10;
  3216. }
  3217. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3218. temp |= RADEON_GRPH_BUFFER_SIZE;
  3219. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3220. RADEON_GRPH_CRITICAL_AT_SOF |
  3221. RADEON_GRPH_STOP_CNTL);
  3222. /*
  3223. Write the result into the register.
  3224. */
  3225. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3226. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3227. #if 0
  3228. if ((rdev->family == CHIP_RS400) ||
  3229. (rdev->family == CHIP_RS480)) {
  3230. /* attempt to program RS400 disp regs correctly ??? */
  3231. temp = RREG32(RS400_DISP1_REG_CNTL);
  3232. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  3233. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  3234. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  3235. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3236. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3237. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  3238. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  3239. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  3240. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  3241. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  3242. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  3243. }
  3244. #endif
  3245. DRM_DEBUG_KMS("GRPH_BUFFER_CNTL from to %x\n",
  3246. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  3247. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  3248. }
  3249. if (mode2) {
  3250. u32 grph2_cntl;
  3251. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  3252. if (stop_req > max_stop_req)
  3253. stop_req = max_stop_req;
  3254. /*
  3255. Find the drain rate of the display buffer.
  3256. */
  3257. temp_ff.full = dfixed_const((16/pixel_bytes2));
  3258. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  3259. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  3260. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  3261. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  3262. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  3263. if ((rdev->family == CHIP_R350) &&
  3264. (stop_req > 0x15)) {
  3265. stop_req -= 0x10;
  3266. }
  3267. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  3268. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  3269. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  3270. RADEON_GRPH_CRITICAL_AT_SOF |
  3271. RADEON_GRPH_STOP_CNTL);
  3272. if ((rdev->family == CHIP_RS100) ||
  3273. (rdev->family == CHIP_RS200))
  3274. critical_point2 = 0;
  3275. else {
  3276. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  3277. temp_ff.full = dfixed_const(temp);
  3278. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  3279. if (sclk_ff.full < temp_ff.full)
  3280. temp_ff.full = sclk_ff.full;
  3281. read_return_rate.full = temp_ff.full;
  3282. if (mode1) {
  3283. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  3284. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  3285. } else {
  3286. time_disp1_drop_priority.full = 0;
  3287. }
  3288. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  3289. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  3290. crit_point_ff.full += dfixed_const_half(0);
  3291. critical_point2 = dfixed_trunc(crit_point_ff);
  3292. if (rdev->disp_priority == 2) {
  3293. critical_point2 = 0;
  3294. }
  3295. if (max_stop_req - critical_point2 < 4)
  3296. critical_point2 = 0;
  3297. }
  3298. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  3299. /* some R300 cards have problem with this set to 0 */
  3300. critical_point2 = 0x10;
  3301. }
  3302. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  3303. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  3304. if ((rdev->family == CHIP_RS400) ||
  3305. (rdev->family == CHIP_RS480)) {
  3306. #if 0
  3307. /* attempt to program RS400 disp2 regs correctly ??? */
  3308. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  3309. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  3310. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  3311. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  3312. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  3313. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  3314. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  3315. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  3316. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  3317. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  3318. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  3319. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  3320. #endif
  3321. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  3322. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  3323. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  3324. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  3325. }
  3326. DRM_DEBUG_KMS("GRPH2_BUFFER_CNTL from to %x\n",
  3327. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  3328. }
  3329. }
  3330. int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3331. {
  3332. uint32_t scratch;
  3333. uint32_t tmp = 0;
  3334. unsigned i;
  3335. int r;
  3336. r = radeon_scratch_get(rdev, &scratch);
  3337. if (r) {
  3338. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3339. return r;
  3340. }
  3341. WREG32(scratch, 0xCAFEDEAD);
  3342. r = radeon_ring_lock(rdev, ring, 2);
  3343. if (r) {
  3344. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3345. radeon_scratch_free(rdev, scratch);
  3346. return r;
  3347. }
  3348. radeon_ring_write(ring, PACKET0(scratch, 0));
  3349. radeon_ring_write(ring, 0xDEADBEEF);
  3350. radeon_ring_unlock_commit(rdev, ring);
  3351. for (i = 0; i < rdev->usec_timeout; i++) {
  3352. tmp = RREG32(scratch);
  3353. if (tmp == 0xDEADBEEF) {
  3354. break;
  3355. }
  3356. DRM_UDELAY(1);
  3357. }
  3358. if (i < rdev->usec_timeout) {
  3359. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3360. } else {
  3361. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  3362. scratch, tmp);
  3363. r = -EINVAL;
  3364. }
  3365. radeon_scratch_free(rdev, scratch);
  3366. return r;
  3367. }
  3368. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3369. {
  3370. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3371. if (ring->rptr_save_reg) {
  3372. u32 next_rptr = ring->wptr + 2 + 3;
  3373. radeon_ring_write(ring, PACKET0(ring->rptr_save_reg, 0));
  3374. radeon_ring_write(ring, next_rptr);
  3375. }
  3376. radeon_ring_write(ring, PACKET0(RADEON_CP_IB_BASE, 1));
  3377. radeon_ring_write(ring, ib->gpu_addr);
  3378. radeon_ring_write(ring, ib->length_dw);
  3379. }
  3380. int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3381. {
  3382. struct radeon_ib ib;
  3383. uint32_t scratch;
  3384. uint32_t tmp = 0;
  3385. unsigned i;
  3386. int r;
  3387. r = radeon_scratch_get(rdev, &scratch);
  3388. if (r) {
  3389. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3390. return r;
  3391. }
  3392. WREG32(scratch, 0xCAFEDEAD);
  3393. r = radeon_ib_get(rdev, RADEON_RING_TYPE_GFX_INDEX, &ib, NULL, 256);
  3394. if (r) {
  3395. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3396. goto free_scratch;
  3397. }
  3398. ib.ptr[0] = PACKET0(scratch, 0);
  3399. ib.ptr[1] = 0xDEADBEEF;
  3400. ib.ptr[2] = PACKET2(0);
  3401. ib.ptr[3] = PACKET2(0);
  3402. ib.ptr[4] = PACKET2(0);
  3403. ib.ptr[5] = PACKET2(0);
  3404. ib.ptr[6] = PACKET2(0);
  3405. ib.ptr[7] = PACKET2(0);
  3406. ib.length_dw = 8;
  3407. r = radeon_ib_schedule(rdev, &ib, NULL);
  3408. if (r) {
  3409. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3410. goto free_ib;
  3411. }
  3412. r = radeon_fence_wait(ib.fence, false);
  3413. if (r) {
  3414. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3415. goto free_ib;
  3416. }
  3417. for (i = 0; i < rdev->usec_timeout; i++) {
  3418. tmp = RREG32(scratch);
  3419. if (tmp == 0xDEADBEEF) {
  3420. break;
  3421. }
  3422. DRM_UDELAY(1);
  3423. }
  3424. if (i < rdev->usec_timeout) {
  3425. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3426. } else {
  3427. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3428. scratch, tmp);
  3429. r = -EINVAL;
  3430. }
  3431. free_ib:
  3432. radeon_ib_free(rdev, &ib);
  3433. free_scratch:
  3434. radeon_scratch_free(rdev, scratch);
  3435. return r;
  3436. }
  3437. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3438. {
  3439. /* Shutdown CP we shouldn't need to do that but better be safe than
  3440. * sorry
  3441. */
  3442. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3443. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3444. /* Save few CRTC registers */
  3445. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3446. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3447. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3448. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3449. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3450. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3451. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3452. }
  3453. /* Disable VGA aperture access */
  3454. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3455. /* Disable cursor, overlay, crtc */
  3456. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3457. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3458. S_000054_CRTC_DISPLAY_DIS(1));
  3459. WREG32(R_000050_CRTC_GEN_CNTL,
  3460. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3461. S_000050_CRTC_DISP_REQ_EN_B(1));
  3462. WREG32(R_000420_OV0_SCALE_CNTL,
  3463. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3464. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3465. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3466. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3467. S_000360_CUR2_LOCK(1));
  3468. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3469. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3470. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3471. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3472. WREG32(R_000360_CUR2_OFFSET,
  3473. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3474. }
  3475. }
  3476. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3477. {
  3478. /* Update base address for crtc */
  3479. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3480. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3481. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3482. }
  3483. /* Restore CRTC registers */
  3484. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3485. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3486. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3487. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3488. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3489. }
  3490. }
  3491. void r100_vga_render_disable(struct radeon_device *rdev)
  3492. {
  3493. u32 tmp;
  3494. tmp = RREG8(R_0003C2_GENMO_WT);
  3495. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3496. }
  3497. static void r100_debugfs(struct radeon_device *rdev)
  3498. {
  3499. int r;
  3500. r = r100_debugfs_mc_info_init(rdev);
  3501. if (r)
  3502. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3503. }
  3504. static void r100_mc_program(struct radeon_device *rdev)
  3505. {
  3506. struct r100_mc_save save;
  3507. /* Stops all mc clients */
  3508. r100_mc_stop(rdev, &save);
  3509. if (rdev->flags & RADEON_IS_AGP) {
  3510. WREG32(R_00014C_MC_AGP_LOCATION,
  3511. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3512. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3513. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3514. if (rdev->family > CHIP_RV200)
  3515. WREG32(R_00015C_AGP_BASE_2,
  3516. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3517. } else {
  3518. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3519. WREG32(R_000170_AGP_BASE, 0);
  3520. if (rdev->family > CHIP_RV200)
  3521. WREG32(R_00015C_AGP_BASE_2, 0);
  3522. }
  3523. /* Wait for mc idle */
  3524. if (r100_mc_wait_for_idle(rdev))
  3525. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3526. /* Program MC, should be a 32bits limited address space */
  3527. WREG32(R_000148_MC_FB_LOCATION,
  3528. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3529. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3530. r100_mc_resume(rdev, &save);
  3531. }
  3532. static void r100_clock_startup(struct radeon_device *rdev)
  3533. {
  3534. u32 tmp;
  3535. if (radeon_dynclks != -1 && radeon_dynclks)
  3536. radeon_legacy_set_clock_gating(rdev, 1);
  3537. /* We need to force on some of the block */
  3538. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3539. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3540. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3541. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3542. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3543. }
  3544. static int r100_startup(struct radeon_device *rdev)
  3545. {
  3546. int r;
  3547. /* set common regs */
  3548. r100_set_common_regs(rdev);
  3549. /* program mc */
  3550. r100_mc_program(rdev);
  3551. /* Resume clock */
  3552. r100_clock_startup(rdev);
  3553. /* Initialize GART (initialize after TTM so we can allocate
  3554. * memory through TTM but finalize after TTM) */
  3555. r100_enable_bm(rdev);
  3556. if (rdev->flags & RADEON_IS_PCI) {
  3557. r = r100_pci_gart_enable(rdev);
  3558. if (r)
  3559. return r;
  3560. }
  3561. /* allocate wb buffer */
  3562. r = radeon_wb_init(rdev);
  3563. if (r)
  3564. return r;
  3565. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3566. if (r) {
  3567. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3568. return r;
  3569. }
  3570. /* Enable IRQ */
  3571. if (!rdev->irq.installed) {
  3572. r = radeon_irq_kms_init(rdev);
  3573. if (r)
  3574. return r;
  3575. }
  3576. r100_irq_set(rdev);
  3577. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3578. /* 1M ring buffer */
  3579. r = r100_cp_init(rdev, 1024 * 1024);
  3580. if (r) {
  3581. dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
  3582. return r;
  3583. }
  3584. r = radeon_ib_pool_init(rdev);
  3585. if (r) {
  3586. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3587. return r;
  3588. }
  3589. return 0;
  3590. }
  3591. int r100_resume(struct radeon_device *rdev)
  3592. {
  3593. int r;
  3594. /* Make sur GART are not working */
  3595. if (rdev->flags & RADEON_IS_PCI)
  3596. r100_pci_gart_disable(rdev);
  3597. /* Resume clock before doing reset */
  3598. r100_clock_startup(rdev);
  3599. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3600. if (radeon_asic_reset(rdev)) {
  3601. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3602. RREG32(R_000E40_RBBM_STATUS),
  3603. RREG32(R_0007C0_CP_STAT));
  3604. }
  3605. /* post */
  3606. radeon_combios_asic_init(rdev->ddev);
  3607. /* Resume clock after posting */
  3608. r100_clock_startup(rdev);
  3609. /* Initialize surface registers */
  3610. radeon_surface_init(rdev);
  3611. rdev->accel_working = true;
  3612. r = r100_startup(rdev);
  3613. if (r) {
  3614. rdev->accel_working = false;
  3615. }
  3616. return r;
  3617. }
  3618. int r100_suspend(struct radeon_device *rdev)
  3619. {
  3620. r100_cp_disable(rdev);
  3621. radeon_wb_disable(rdev);
  3622. r100_irq_disable(rdev);
  3623. if (rdev->flags & RADEON_IS_PCI)
  3624. r100_pci_gart_disable(rdev);
  3625. return 0;
  3626. }
  3627. void r100_fini(struct radeon_device *rdev)
  3628. {
  3629. r100_cp_fini(rdev);
  3630. radeon_wb_fini(rdev);
  3631. radeon_ib_pool_fini(rdev);
  3632. radeon_gem_fini(rdev);
  3633. if (rdev->flags & RADEON_IS_PCI)
  3634. r100_pci_gart_fini(rdev);
  3635. radeon_agp_fini(rdev);
  3636. radeon_irq_kms_fini(rdev);
  3637. radeon_fence_driver_fini(rdev);
  3638. radeon_bo_fini(rdev);
  3639. radeon_atombios_fini(rdev);
  3640. kfree(rdev->bios);
  3641. rdev->bios = NULL;
  3642. }
  3643. /*
  3644. * Due to how kexec works, it can leave the hw fully initialised when it
  3645. * boots the new kernel. However doing our init sequence with the CP and
  3646. * WB stuff setup causes GPU hangs on the RN50 at least. So at startup
  3647. * do some quick sanity checks and restore sane values to avoid this
  3648. * problem.
  3649. */
  3650. void r100_restore_sanity(struct radeon_device *rdev)
  3651. {
  3652. u32 tmp;
  3653. tmp = RREG32(RADEON_CP_CSQ_CNTL);
  3654. if (tmp) {
  3655. WREG32(RADEON_CP_CSQ_CNTL, 0);
  3656. }
  3657. tmp = RREG32(RADEON_CP_RB_CNTL);
  3658. if (tmp) {
  3659. WREG32(RADEON_CP_RB_CNTL, 0);
  3660. }
  3661. tmp = RREG32(RADEON_SCRATCH_UMSK);
  3662. if (tmp) {
  3663. WREG32(RADEON_SCRATCH_UMSK, 0);
  3664. }
  3665. }
  3666. int r100_init(struct radeon_device *rdev)
  3667. {
  3668. int r;
  3669. /* Register debugfs file specific to this group of asics */
  3670. r100_debugfs(rdev);
  3671. /* Disable VGA */
  3672. r100_vga_render_disable(rdev);
  3673. /* Initialize scratch registers */
  3674. radeon_scratch_init(rdev);
  3675. /* Initialize surface registers */
  3676. radeon_surface_init(rdev);
  3677. /* sanity check some register to avoid hangs like after kexec */
  3678. r100_restore_sanity(rdev);
  3679. /* TODO: disable VGA need to use VGA request */
  3680. /* BIOS*/
  3681. if (!radeon_get_bios(rdev)) {
  3682. if (ASIC_IS_AVIVO(rdev))
  3683. return -EINVAL;
  3684. }
  3685. if (rdev->is_atom_bios) {
  3686. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3687. return -EINVAL;
  3688. } else {
  3689. r = radeon_combios_init(rdev);
  3690. if (r)
  3691. return r;
  3692. }
  3693. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3694. if (radeon_asic_reset(rdev)) {
  3695. dev_warn(rdev->dev,
  3696. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3697. RREG32(R_000E40_RBBM_STATUS),
  3698. RREG32(R_0007C0_CP_STAT));
  3699. }
  3700. /* check if cards are posted or not */
  3701. if (radeon_boot_test_post_card(rdev) == false)
  3702. return -EINVAL;
  3703. /* Set asic errata */
  3704. r100_errata(rdev);
  3705. /* Initialize clocks */
  3706. radeon_get_clock_info(rdev->ddev);
  3707. /* initialize AGP */
  3708. if (rdev->flags & RADEON_IS_AGP) {
  3709. r = radeon_agp_init(rdev);
  3710. if (r) {
  3711. radeon_agp_disable(rdev);
  3712. }
  3713. }
  3714. /* initialize VRAM */
  3715. r100_mc_init(rdev);
  3716. /* Fence driver */
  3717. r = radeon_fence_driver_init(rdev);
  3718. if (r)
  3719. return r;
  3720. /* Memory manager */
  3721. r = radeon_bo_init(rdev);
  3722. if (r)
  3723. return r;
  3724. if (rdev->flags & RADEON_IS_PCI) {
  3725. r = r100_pci_gart_init(rdev);
  3726. if (r)
  3727. return r;
  3728. }
  3729. r100_set_safe_registers(rdev);
  3730. rdev->accel_working = true;
  3731. r = r100_startup(rdev);
  3732. if (r) {
  3733. /* Somethings want wront with the accel init stop accel */
  3734. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3735. r100_cp_fini(rdev);
  3736. radeon_wb_fini(rdev);
  3737. radeon_ib_pool_fini(rdev);
  3738. radeon_irq_kms_fini(rdev);
  3739. if (rdev->flags & RADEON_IS_PCI)
  3740. r100_pci_gart_fini(rdev);
  3741. rdev->accel_working = false;
  3742. }
  3743. return 0;
  3744. }
  3745. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  3746. bool always_indirect)
  3747. {
  3748. if (reg < rdev->rmmio_size && !always_indirect)
  3749. return readl(((void __iomem *)rdev->rmmio) + reg);
  3750. else {
  3751. unsigned long flags;
  3752. uint32_t ret;
  3753. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3754. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3755. ret = readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3756. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3757. return ret;
  3758. }
  3759. }
  3760. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  3761. bool always_indirect)
  3762. {
  3763. if (reg < rdev->rmmio_size && !always_indirect)
  3764. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  3765. else {
  3766. unsigned long flags;
  3767. spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
  3768. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  3769. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  3770. spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
  3771. }
  3772. }
  3773. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
  3774. {
  3775. if (reg < rdev->rio_mem_size)
  3776. return ioread32(rdev->rio_mem + reg);
  3777. else {
  3778. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3779. return ioread32(rdev->rio_mem + RADEON_MM_DATA);
  3780. }
  3781. }
  3782. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  3783. {
  3784. if (reg < rdev->rio_mem_size)
  3785. iowrite32(v, rdev->rio_mem + reg);
  3786. else {
  3787. iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
  3788. iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
  3789. }
  3790. }