nid.h 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef NI_H
  25. #define NI_H
  26. #define CAYMAN_MAX_SH_GPRS 256
  27. #define CAYMAN_MAX_TEMP_GPRS 16
  28. #define CAYMAN_MAX_SH_THREADS 256
  29. #define CAYMAN_MAX_SH_STACK_ENTRIES 4096
  30. #define CAYMAN_MAX_FRC_EOV_CNT 16384
  31. #define CAYMAN_MAX_BACKENDS 8
  32. #define CAYMAN_MAX_BACKENDS_MASK 0xFF
  33. #define CAYMAN_MAX_BACKENDS_PER_SE_MASK 0xF
  34. #define CAYMAN_MAX_SIMDS 16
  35. #define CAYMAN_MAX_SIMDS_MASK 0xFFFF
  36. #define CAYMAN_MAX_SIMDS_PER_SE_MASK 0xFFF
  37. #define CAYMAN_MAX_PIPES 8
  38. #define CAYMAN_MAX_PIPES_MASK 0xFF
  39. #define CAYMAN_MAX_LDS_NUM 0xFFFF
  40. #define CAYMAN_MAX_TCC 16
  41. #define CAYMAN_MAX_TCC_MASK 0xFF
  42. #define CAYMAN_GB_ADDR_CONFIG_GOLDEN 0x02011003
  43. #define ARUBA_GB_ADDR_CONFIG_GOLDEN 0x12010001
  44. #define DMIF_ADDR_CONFIG 0xBD4
  45. /* DCE6 only */
  46. #define DMIF_ADDR_CALC 0xC00
  47. #define SRBM_GFX_CNTL 0x0E44
  48. #define RINGID(x) (((x) & 0x3) << 0)
  49. #define VMID(x) (((x) & 0x7) << 0)
  50. #define SRBM_STATUS 0x0E50
  51. #define RLC_RQ_PENDING (1 << 3)
  52. #define GRBM_RQ_PENDING (1 << 5)
  53. #define VMC_BUSY (1 << 8)
  54. #define MCB_BUSY (1 << 9)
  55. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  56. #define MCC_BUSY (1 << 11)
  57. #define MCD_BUSY (1 << 12)
  58. #define SEM_BUSY (1 << 14)
  59. #define RLC_BUSY (1 << 15)
  60. #define IH_BUSY (1 << 17)
  61. #define SRBM_SOFT_RESET 0x0E60
  62. #define SOFT_RESET_BIF (1 << 1)
  63. #define SOFT_RESET_CG (1 << 2)
  64. #define SOFT_RESET_DC (1 << 5)
  65. #define SOFT_RESET_DMA1 (1 << 6)
  66. #define SOFT_RESET_GRBM (1 << 8)
  67. #define SOFT_RESET_HDP (1 << 9)
  68. #define SOFT_RESET_IH (1 << 10)
  69. #define SOFT_RESET_MC (1 << 11)
  70. #define SOFT_RESET_RLC (1 << 13)
  71. #define SOFT_RESET_ROM (1 << 14)
  72. #define SOFT_RESET_SEM (1 << 15)
  73. #define SOFT_RESET_VMC (1 << 17)
  74. #define SOFT_RESET_DMA (1 << 20)
  75. #define SOFT_RESET_TST (1 << 21)
  76. #define SOFT_RESET_REGBB (1 << 22)
  77. #define SOFT_RESET_ORB (1 << 23)
  78. #define SRBM_STATUS2 0x0EC4
  79. #define DMA_BUSY (1 << 5)
  80. #define DMA1_BUSY (1 << 6)
  81. #define VM_CONTEXT0_REQUEST_RESPONSE 0x1470
  82. #define REQUEST_TYPE(x) (((x) & 0xf) << 0)
  83. #define RESPONSE_TYPE_MASK 0x000000F0
  84. #define RESPONSE_TYPE_SHIFT 4
  85. #define VM_L2_CNTL 0x1400
  86. #define ENABLE_L2_CACHE (1 << 0)
  87. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  88. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  89. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  90. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 14)
  91. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18)
  92. /* CONTEXT1_IDENTITY_ACCESS_MODE
  93. * 0 physical = logical
  94. * 1 logical via context1 page table
  95. * 2 inside identity aperture use translation, outside physical = logical
  96. * 3 inside identity aperture physical = logical, outside use translation
  97. */
  98. #define VM_L2_CNTL2 0x1404
  99. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  100. #define INVALIDATE_L2_CACHE (1 << 1)
  101. #define VM_L2_CNTL3 0x1408
  102. #define BANK_SELECT(x) ((x) << 0)
  103. #define CACHE_UPDATE_MODE(x) ((x) << 6)
  104. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  105. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  106. #define VM_L2_STATUS 0x140C
  107. #define L2_BUSY (1 << 0)
  108. #define VM_CONTEXT0_CNTL 0x1410
  109. #define ENABLE_CONTEXT (1 << 0)
  110. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  111. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  112. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  113. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  114. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  115. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  116. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  117. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  118. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  119. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  120. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  121. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  122. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  123. #define VM_CONTEXT1_CNTL 0x1414
  124. #define VM_CONTEXT0_CNTL2 0x1430
  125. #define VM_CONTEXT1_CNTL2 0x1434
  126. #define VM_INVALIDATE_REQUEST 0x1478
  127. #define VM_INVALIDATE_RESPONSE 0x147c
  128. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  129. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  130. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153C
  131. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155C
  132. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  133. #define MC_SHARED_CHMAP 0x2004
  134. #define NOOFCHAN_SHIFT 12
  135. #define NOOFCHAN_MASK 0x00003000
  136. #define MC_SHARED_CHREMAP 0x2008
  137. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  138. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  139. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  140. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  141. #define ENABLE_L1_TLB (1 << 0)
  142. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  143. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  144. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  145. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  146. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  147. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  148. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  149. #define FUS_MC_VM_FB_OFFSET 0x2068
  150. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  151. #define MC_ARB_RAMCFG 0x2760
  152. #define NOOFBANK_SHIFT 0
  153. #define NOOFBANK_MASK 0x00000003
  154. #define NOOFRANK_SHIFT 2
  155. #define NOOFRANK_MASK 0x00000004
  156. #define NOOFROWS_SHIFT 3
  157. #define NOOFROWS_MASK 0x00000038
  158. #define NOOFCOLS_SHIFT 6
  159. #define NOOFCOLS_MASK 0x000000C0
  160. #define CHANSIZE_SHIFT 8
  161. #define CHANSIZE_MASK 0x00000100
  162. #define BURSTLENGTH_SHIFT 9
  163. #define BURSTLENGTH_MASK 0x00000200
  164. #define CHANSIZE_OVERRIDE (1 << 11)
  165. #define MC_SEQ_SUP_CNTL 0x28c8
  166. #define RUN_MASK (1 << 0)
  167. #define MC_SEQ_SUP_PGM 0x28cc
  168. #define MC_IO_PAD_CNTL_D0 0x29d0
  169. #define MEM_FALL_OUT_CMD (1 << 8)
  170. #define MC_SEQ_MISC0 0x2a00
  171. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  172. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  173. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  174. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  175. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  176. #define HDP_HOST_PATH_CNTL 0x2C00
  177. #define HDP_NONSURFACE_BASE 0x2C04
  178. #define HDP_NONSURFACE_INFO 0x2C08
  179. #define HDP_NONSURFACE_SIZE 0x2C0C
  180. #define HDP_ADDR_CONFIG 0x2F48
  181. #define HDP_MISC_CNTL 0x2F4C
  182. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  183. #define CC_SYS_RB_BACKEND_DISABLE 0x3F88
  184. #define GC_USER_SYS_RB_BACKEND_DISABLE 0x3F8C
  185. #define CGTS_SYS_TCC_DISABLE 0x3F90
  186. #define CGTS_USER_SYS_TCC_DISABLE 0x3F94
  187. #define RLC_GFX_INDEX 0x3FC4
  188. #define CONFIG_MEMSIZE 0x5428
  189. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  190. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  191. #define GRBM_CNTL 0x8000
  192. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  193. #define GRBM_STATUS 0x8010
  194. #define CMDFIFO_AVAIL_MASK 0x0000000F
  195. #define RING2_RQ_PENDING (1 << 4)
  196. #define SRBM_RQ_PENDING (1 << 5)
  197. #define RING1_RQ_PENDING (1 << 6)
  198. #define CF_RQ_PENDING (1 << 7)
  199. #define PF_RQ_PENDING (1 << 8)
  200. #define GDS_DMA_RQ_PENDING (1 << 9)
  201. #define GRBM_EE_BUSY (1 << 10)
  202. #define SX_CLEAN (1 << 11)
  203. #define DB_CLEAN (1 << 12)
  204. #define CB_CLEAN (1 << 13)
  205. #define TA_BUSY (1 << 14)
  206. #define GDS_BUSY (1 << 15)
  207. #define VGT_BUSY_NO_DMA (1 << 16)
  208. #define VGT_BUSY (1 << 17)
  209. #define IA_BUSY_NO_DMA (1 << 18)
  210. #define IA_BUSY (1 << 19)
  211. #define SX_BUSY (1 << 20)
  212. #define SH_BUSY (1 << 21)
  213. #define SPI_BUSY (1 << 22)
  214. #define SC_BUSY (1 << 24)
  215. #define PA_BUSY (1 << 25)
  216. #define DB_BUSY (1 << 26)
  217. #define CP_COHERENCY_BUSY (1 << 28)
  218. #define CP_BUSY (1 << 29)
  219. #define CB_BUSY (1 << 30)
  220. #define GUI_ACTIVE (1 << 31)
  221. #define GRBM_STATUS_SE0 0x8014
  222. #define GRBM_STATUS_SE1 0x8018
  223. #define SE_SX_CLEAN (1 << 0)
  224. #define SE_DB_CLEAN (1 << 1)
  225. #define SE_CB_CLEAN (1 << 2)
  226. #define SE_VGT_BUSY (1 << 23)
  227. #define SE_PA_BUSY (1 << 24)
  228. #define SE_TA_BUSY (1 << 25)
  229. #define SE_SX_BUSY (1 << 26)
  230. #define SE_SPI_BUSY (1 << 27)
  231. #define SE_SH_BUSY (1 << 28)
  232. #define SE_SC_BUSY (1 << 29)
  233. #define SE_DB_BUSY (1 << 30)
  234. #define SE_CB_BUSY (1 << 31)
  235. #define GRBM_SOFT_RESET 0x8020
  236. #define SOFT_RESET_CP (1 << 0)
  237. #define SOFT_RESET_CB (1 << 1)
  238. #define SOFT_RESET_DB (1 << 3)
  239. #define SOFT_RESET_GDS (1 << 4)
  240. #define SOFT_RESET_PA (1 << 5)
  241. #define SOFT_RESET_SC (1 << 6)
  242. #define SOFT_RESET_SPI (1 << 8)
  243. #define SOFT_RESET_SH (1 << 9)
  244. #define SOFT_RESET_SX (1 << 10)
  245. #define SOFT_RESET_TC (1 << 11)
  246. #define SOFT_RESET_TA (1 << 12)
  247. #define SOFT_RESET_VGT (1 << 14)
  248. #define SOFT_RESET_IA (1 << 15)
  249. #define GRBM_GFX_INDEX 0x802C
  250. #define INSTANCE_INDEX(x) ((x) << 0)
  251. #define SE_INDEX(x) ((x) << 16)
  252. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  253. #define SE_BROADCAST_WRITES (1 << 31)
  254. #define SCRATCH_REG0 0x8500
  255. #define SCRATCH_REG1 0x8504
  256. #define SCRATCH_REG2 0x8508
  257. #define SCRATCH_REG3 0x850C
  258. #define SCRATCH_REG4 0x8510
  259. #define SCRATCH_REG5 0x8514
  260. #define SCRATCH_REG6 0x8518
  261. #define SCRATCH_REG7 0x851C
  262. #define SCRATCH_UMSK 0x8540
  263. #define SCRATCH_ADDR 0x8544
  264. #define CP_SEM_WAIT_TIMER 0x85BC
  265. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  266. #define CP_COHER_CNTL2 0x85E8
  267. #define CP_STALLED_STAT1 0x8674
  268. #define CP_STALLED_STAT2 0x8678
  269. #define CP_BUSY_STAT 0x867C
  270. #define CP_STAT 0x8680
  271. #define CP_ME_CNTL 0x86D8
  272. #define CP_ME_HALT (1 << 28)
  273. #define CP_PFP_HALT (1 << 26)
  274. #define CP_RB2_RPTR 0x86f8
  275. #define CP_RB1_RPTR 0x86fc
  276. #define CP_RB0_RPTR 0x8700
  277. #define CP_RB_WPTR_DELAY 0x8704
  278. #define CP_MEQ_THRESHOLDS 0x8764
  279. #define MEQ1_START(x) ((x) << 0)
  280. #define MEQ2_START(x) ((x) << 8)
  281. #define CP_PERFMON_CNTL 0x87FC
  282. #define VGT_CACHE_INVALIDATION 0x88C4
  283. #define CACHE_INVALIDATION(x) ((x) << 0)
  284. #define VC_ONLY 0
  285. #define TC_ONLY 1
  286. #define VC_AND_TC 2
  287. #define AUTO_INVLD_EN(x) ((x) << 6)
  288. #define NO_AUTO 0
  289. #define ES_AUTO 1
  290. #define GS_AUTO 2
  291. #define ES_AND_GS_AUTO 3
  292. #define VGT_GS_VERTEX_REUSE 0x88D4
  293. #define CC_GC_SHADER_PIPE_CONFIG 0x8950
  294. #define GC_USER_SHADER_PIPE_CONFIG 0x8954
  295. #define INACTIVE_QD_PIPES(x) ((x) << 8)
  296. #define INACTIVE_QD_PIPES_MASK 0x0000FF00
  297. #define INACTIVE_QD_PIPES_SHIFT 8
  298. #define INACTIVE_SIMDS(x) ((x) << 16)
  299. #define INACTIVE_SIMDS_MASK 0xFFFF0000
  300. #define INACTIVE_SIMDS_SHIFT 16
  301. #define VGT_PRIMITIVE_TYPE 0x8958
  302. #define VGT_NUM_INSTANCES 0x8974
  303. #define VGT_TF_RING_SIZE 0x8988
  304. #define VGT_OFFCHIP_LDS_BASE 0x89b4
  305. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  306. #define PA_CL_ENHANCE 0x8A14
  307. #define CLIP_VTX_REORDER_ENA (1 << 0)
  308. #define NUM_CLIP_SEQ(x) ((x) << 1)
  309. #define PA_SC_FIFO_SIZE 0x8BCC
  310. #define SC_PRIM_FIFO_SIZE(x) ((x) << 0)
  311. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 12)
  312. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 20)
  313. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  314. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  315. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  316. #define SQ_CONFIG 0x8C00
  317. #define VC_ENABLE (1 << 0)
  318. #define EXPORT_SRC_C (1 << 1)
  319. #define GFX_PRIO(x) ((x) << 2)
  320. #define CS1_PRIO(x) ((x) << 4)
  321. #define CS2_PRIO(x) ((x) << 6)
  322. #define SQ_GPR_RESOURCE_MGMT_1 0x8C04
  323. #define NUM_PS_GPRS(x) ((x) << 0)
  324. #define NUM_VS_GPRS(x) ((x) << 16)
  325. #define NUM_CLAUSE_TEMP_GPRS(x) ((x) << 28)
  326. #define SQ_ESGS_RING_SIZE 0x8c44
  327. #define SQ_GSVS_RING_SIZE 0x8c4c
  328. #define SQ_ESTMP_RING_BASE 0x8c50
  329. #define SQ_ESTMP_RING_SIZE 0x8c54
  330. #define SQ_GSTMP_RING_BASE 0x8c58
  331. #define SQ_GSTMP_RING_SIZE 0x8c5c
  332. #define SQ_VSTMP_RING_BASE 0x8c60
  333. #define SQ_VSTMP_RING_SIZE 0x8c64
  334. #define SQ_PSTMP_RING_BASE 0x8c68
  335. #define SQ_PSTMP_RING_SIZE 0x8c6c
  336. #define SQ_MS_FIFO_SIZES 0x8CF0
  337. #define CACHE_FIFO_SIZE(x) ((x) << 0)
  338. #define FETCH_FIFO_HIWATER(x) ((x) << 8)
  339. #define DONE_FIFO_HIWATER(x) ((x) << 16)
  340. #define ALU_UPDATE_FIFO_HIWATER(x) ((x) << 24)
  341. #define SQ_LSTMP_RING_BASE 0x8e10
  342. #define SQ_LSTMP_RING_SIZE 0x8e14
  343. #define SQ_HSTMP_RING_BASE 0x8e18
  344. #define SQ_HSTMP_RING_SIZE 0x8e1c
  345. #define SQ_DYN_GPR_CNTL_PS_FLUSH_REQ 0x8D8C
  346. #define DYN_GPR_ENABLE (1 << 8)
  347. #define SQ_CONST_MEM_BASE 0x8df8
  348. #define SX_EXPORT_BUFFER_SIZES 0x900C
  349. #define COLOR_BUFFER_SIZE(x) ((x) << 0)
  350. #define POSITION_BUFFER_SIZE(x) ((x) << 8)
  351. #define SMX_BUFFER_SIZE(x) ((x) << 16)
  352. #define SX_DEBUG_1 0x9058
  353. #define ENABLE_NEW_SMX_ADDRESS (1 << 16)
  354. #define SPI_CONFIG_CNTL 0x9100
  355. #define GPR_WRITE_PRIORITY(x) ((x) << 0)
  356. #define SPI_CONFIG_CNTL_1 0x913C
  357. #define VTX_DONE_DELAY(x) ((x) << 0)
  358. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  359. #define CRC_SIMD_ID_WADDR_DISABLE (1 << 8)
  360. #define CGTS_TCC_DISABLE 0x9148
  361. #define CGTS_USER_TCC_DISABLE 0x914C
  362. #define TCC_DISABLE_MASK 0xFFFF0000
  363. #define TCC_DISABLE_SHIFT 16
  364. #define CGTS_SM_CTRL_REG 0x9150
  365. #define OVERRIDE (1 << 21)
  366. #define TA_CNTL_AUX 0x9508
  367. #define DISABLE_CUBE_WRAP (1 << 0)
  368. #define DISABLE_CUBE_ANISO (1 << 1)
  369. #define TCP_CHAN_STEER_LO 0x960c
  370. #define TCP_CHAN_STEER_HI 0x9610
  371. #define CC_RB_BACKEND_DISABLE 0x98F4
  372. #define BACKEND_DISABLE(x) ((x) << 16)
  373. #define GB_ADDR_CONFIG 0x98F8
  374. #define NUM_PIPES(x) ((x) << 0)
  375. #define NUM_PIPES_MASK 0x00000007
  376. #define NUM_PIPES_SHIFT 0
  377. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  378. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  379. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  380. #define BANK_INTERLEAVE_SIZE(x) ((x) << 8)
  381. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  382. #define NUM_SHADER_ENGINES_MASK 0x00003000
  383. #define NUM_SHADER_ENGINES_SHIFT 12
  384. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  385. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  386. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  387. #define NUM_GPUS(x) ((x) << 20)
  388. #define NUM_GPUS_MASK 0x00700000
  389. #define NUM_GPUS_SHIFT 20
  390. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  391. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  392. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  393. #define ROW_SIZE(x) ((x) << 28)
  394. #define ROW_SIZE_MASK 0x30000000
  395. #define ROW_SIZE_SHIFT 28
  396. #define NUM_LOWER_PIPES(x) ((x) << 30)
  397. #define NUM_LOWER_PIPES_MASK 0x40000000
  398. #define NUM_LOWER_PIPES_SHIFT 30
  399. #define GB_BACKEND_MAP 0x98FC
  400. #define CB_PERF_CTR0_SEL_0 0x9A20
  401. #define CB_PERF_CTR0_SEL_1 0x9A24
  402. #define CB_PERF_CTR1_SEL_0 0x9A28
  403. #define CB_PERF_CTR1_SEL_1 0x9A2C
  404. #define CB_PERF_CTR2_SEL_0 0x9A30
  405. #define CB_PERF_CTR2_SEL_1 0x9A34
  406. #define CB_PERF_CTR3_SEL_0 0x9A38
  407. #define CB_PERF_CTR3_SEL_1 0x9A3C
  408. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  409. #define BACKEND_DISABLE_MASK 0x00FF0000
  410. #define BACKEND_DISABLE_SHIFT 16
  411. #define SMX_DC_CTL0 0xA020
  412. #define USE_HASH_FUNCTION (1 << 0)
  413. #define NUMBER_OF_SETS(x) ((x) << 1)
  414. #define FLUSH_ALL_ON_EVENT (1 << 10)
  415. #define STALL_ON_EVENT (1 << 11)
  416. #define SMX_EVENT_CTL 0xA02C
  417. #define ES_FLUSH_CTL(x) ((x) << 0)
  418. #define GS_FLUSH_CTL(x) ((x) << 3)
  419. #define ACK_FLUSH_CTL(x) ((x) << 6)
  420. #define SYNC_FLUSH_CTL (1 << 8)
  421. #define CP_RB0_BASE 0xC100
  422. #define CP_RB0_CNTL 0xC104
  423. #define RB_BUFSZ(x) ((x) << 0)
  424. #define RB_BLKSZ(x) ((x) << 8)
  425. #define RB_NO_UPDATE (1 << 27)
  426. #define RB_RPTR_WR_ENA (1 << 31)
  427. #define BUF_SWAP_32BIT (2 << 16)
  428. #define CP_RB0_RPTR_ADDR 0xC10C
  429. #define CP_RB0_RPTR_ADDR_HI 0xC110
  430. #define CP_RB0_WPTR 0xC114
  431. #define CP_INT_CNTL 0xC124
  432. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  433. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  434. # define TIME_STAMP_INT_ENABLE (1 << 26)
  435. #define CP_RB1_BASE 0xC180
  436. #define CP_RB1_CNTL 0xC184
  437. #define CP_RB1_RPTR_ADDR 0xC188
  438. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  439. #define CP_RB1_WPTR 0xC190
  440. #define CP_RB2_BASE 0xC194
  441. #define CP_RB2_CNTL 0xC198
  442. #define CP_RB2_RPTR_ADDR 0xC19C
  443. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  444. #define CP_RB2_WPTR 0xC1A4
  445. #define CP_PFP_UCODE_ADDR 0xC150
  446. #define CP_PFP_UCODE_DATA 0xC154
  447. #define CP_ME_RAM_RADDR 0xC158
  448. #define CP_ME_RAM_WADDR 0xC15C
  449. #define CP_ME_RAM_DATA 0xC160
  450. #define CP_DEBUG 0xC1FC
  451. #define VGT_EVENT_INITIATOR 0x28a90
  452. # define CACHE_FLUSH_AND_INV_EVENT_TS (0x14 << 0)
  453. # define CACHE_FLUSH_AND_INV_EVENT (0x16 << 0)
  454. /* TN SMU registers */
  455. #define TN_CURRENT_GNB_TEMP 0x1F390
  456. /* pm registers */
  457. #define SMC_MSG 0x20c
  458. #define HOST_SMC_MSG(x) ((x) << 0)
  459. #define HOST_SMC_MSG_MASK (0xff << 0)
  460. #define HOST_SMC_MSG_SHIFT 0
  461. #define HOST_SMC_RESP(x) ((x) << 8)
  462. #define HOST_SMC_RESP_MASK (0xff << 8)
  463. #define HOST_SMC_RESP_SHIFT 8
  464. #define SMC_HOST_MSG(x) ((x) << 16)
  465. #define SMC_HOST_MSG_MASK (0xff << 16)
  466. #define SMC_HOST_MSG_SHIFT 16
  467. #define SMC_HOST_RESP(x) ((x) << 24)
  468. #define SMC_HOST_RESP_MASK (0xff << 24)
  469. #define SMC_HOST_RESP_SHIFT 24
  470. #define CG_SPLL_FUNC_CNTL 0x600
  471. #define SPLL_RESET (1 << 0)
  472. #define SPLL_SLEEP (1 << 1)
  473. #define SPLL_BYPASS_EN (1 << 3)
  474. #define SPLL_REF_DIV(x) ((x) << 4)
  475. #define SPLL_REF_DIV_MASK (0x3f << 4)
  476. #define SPLL_PDIV_A(x) ((x) << 20)
  477. #define SPLL_PDIV_A_MASK (0x7f << 20)
  478. #define SPLL_PDIV_A_SHIFT 20
  479. #define CG_SPLL_FUNC_CNTL_2 0x604
  480. #define SCLK_MUX_SEL(x) ((x) << 0)
  481. #define SCLK_MUX_SEL_MASK (0x1ff << 0)
  482. #define CG_SPLL_FUNC_CNTL_3 0x608
  483. #define SPLL_FB_DIV(x) ((x) << 0)
  484. #define SPLL_FB_DIV_MASK (0x3ffffff << 0)
  485. #define SPLL_FB_DIV_SHIFT 0
  486. #define SPLL_DITHEN (1 << 28)
  487. #define MPLL_CNTL_MODE 0x61c
  488. # define SS_SSEN (1 << 24)
  489. # define SS_DSMODE_EN (1 << 25)
  490. #define MPLL_AD_FUNC_CNTL 0x624
  491. #define CLKF(x) ((x) << 0)
  492. #define CLKF_MASK (0x7f << 0)
  493. #define CLKR(x) ((x) << 7)
  494. #define CLKR_MASK (0x1f << 7)
  495. #define CLKFRAC(x) ((x) << 12)
  496. #define CLKFRAC_MASK (0x1f << 12)
  497. #define YCLK_POST_DIV(x) ((x) << 17)
  498. #define YCLK_POST_DIV_MASK (3 << 17)
  499. #define IBIAS(x) ((x) << 20)
  500. #define IBIAS_MASK (0x3ff << 20)
  501. #define RESET (1 << 30)
  502. #define PDNB (1 << 31)
  503. #define MPLL_AD_FUNC_CNTL_2 0x628
  504. #define BYPASS (1 << 19)
  505. #define BIAS_GEN_PDNB (1 << 24)
  506. #define RESET_EN (1 << 25)
  507. #define VCO_MODE (1 << 29)
  508. #define MPLL_DQ_FUNC_CNTL 0x62c
  509. #define MPLL_DQ_FUNC_CNTL_2 0x630
  510. #define GENERAL_PWRMGT 0x63c
  511. # define GLOBAL_PWRMGT_EN (1 << 0)
  512. # define STATIC_PM_EN (1 << 1)
  513. # define THERMAL_PROTECTION_DIS (1 << 2)
  514. # define THERMAL_PROTECTION_TYPE (1 << 3)
  515. # define ENABLE_GEN2PCIE (1 << 4)
  516. # define ENABLE_GEN2XSP (1 << 5)
  517. # define SW_SMIO_INDEX(x) ((x) << 6)
  518. # define SW_SMIO_INDEX_MASK (3 << 6)
  519. # define SW_SMIO_INDEX_SHIFT 6
  520. # define LOW_VOLT_D2_ACPI (1 << 8)
  521. # define LOW_VOLT_D3_ACPI (1 << 9)
  522. # define VOLT_PWRMGT_EN (1 << 10)
  523. # define BACKBIAS_PAD_EN (1 << 18)
  524. # define BACKBIAS_VALUE (1 << 19)
  525. # define DYN_SPREAD_SPECTRUM_EN (1 << 23)
  526. # define AC_DC_SW (1 << 24)
  527. #define SCLK_PWRMGT_CNTL 0x644
  528. # define SCLK_PWRMGT_OFF (1 << 0)
  529. # define SCLK_LOW_D1 (1 << 1)
  530. # define FIR_RESET (1 << 4)
  531. # define FIR_FORCE_TREND_SEL (1 << 5)
  532. # define FIR_TREND_MODE (1 << 6)
  533. # define DYN_GFX_CLK_OFF_EN (1 << 7)
  534. # define GFX_CLK_FORCE_ON (1 << 8)
  535. # define GFX_CLK_REQUEST_OFF (1 << 9)
  536. # define GFX_CLK_FORCE_OFF (1 << 10)
  537. # define GFX_CLK_OFF_ACPI_D1 (1 << 11)
  538. # define GFX_CLK_OFF_ACPI_D2 (1 << 12)
  539. # define GFX_CLK_OFF_ACPI_D3 (1 << 13)
  540. # define DYN_LIGHT_SLEEP_EN (1 << 14)
  541. #define MCLK_PWRMGT_CNTL 0x648
  542. # define DLL_SPEED(x) ((x) << 0)
  543. # define DLL_SPEED_MASK (0x1f << 0)
  544. # define MPLL_PWRMGT_OFF (1 << 5)
  545. # define DLL_READY (1 << 6)
  546. # define MC_INT_CNTL (1 << 7)
  547. # define MRDCKA0_PDNB (1 << 8)
  548. # define MRDCKA1_PDNB (1 << 9)
  549. # define MRDCKB0_PDNB (1 << 10)
  550. # define MRDCKB1_PDNB (1 << 11)
  551. # define MRDCKC0_PDNB (1 << 12)
  552. # define MRDCKC1_PDNB (1 << 13)
  553. # define MRDCKD0_PDNB (1 << 14)
  554. # define MRDCKD1_PDNB (1 << 15)
  555. # define MRDCKA0_RESET (1 << 16)
  556. # define MRDCKA1_RESET (1 << 17)
  557. # define MRDCKB0_RESET (1 << 18)
  558. # define MRDCKB1_RESET (1 << 19)
  559. # define MRDCKC0_RESET (1 << 20)
  560. # define MRDCKC1_RESET (1 << 21)
  561. # define MRDCKD0_RESET (1 << 22)
  562. # define MRDCKD1_RESET (1 << 23)
  563. # define DLL_READY_READ (1 << 24)
  564. # define USE_DISPLAY_GAP (1 << 25)
  565. # define USE_DISPLAY_URGENT_NORMAL (1 << 26)
  566. # define MPLL_TURNOFF_D2 (1 << 28)
  567. #define DLL_CNTL 0x64c
  568. # define MRDCKA0_BYPASS (1 << 24)
  569. # define MRDCKA1_BYPASS (1 << 25)
  570. # define MRDCKB0_BYPASS (1 << 26)
  571. # define MRDCKB1_BYPASS (1 << 27)
  572. # define MRDCKC0_BYPASS (1 << 28)
  573. # define MRDCKC1_BYPASS (1 << 29)
  574. # define MRDCKD0_BYPASS (1 << 30)
  575. # define MRDCKD1_BYPASS (1 << 31)
  576. #define TARGET_AND_CURRENT_PROFILE_INDEX 0x66c
  577. # define CURRENT_STATE_INDEX_MASK (0xf << 4)
  578. # define CURRENT_STATE_INDEX_SHIFT 4
  579. #define CG_AT 0x6d4
  580. # define CG_R(x) ((x) << 0)
  581. # define CG_R_MASK (0xffff << 0)
  582. # define CG_L(x) ((x) << 16)
  583. # define CG_L_MASK (0xffff << 16)
  584. #define CG_BIF_REQ_AND_RSP 0x7f4
  585. #define CG_CLIENT_REQ(x) ((x) << 0)
  586. #define CG_CLIENT_REQ_MASK (0xff << 0)
  587. #define CG_CLIENT_REQ_SHIFT 0
  588. #define CG_CLIENT_RESP(x) ((x) << 8)
  589. #define CG_CLIENT_RESP_MASK (0xff << 8)
  590. #define CG_CLIENT_RESP_SHIFT 8
  591. #define CLIENT_CG_REQ(x) ((x) << 16)
  592. #define CLIENT_CG_REQ_MASK (0xff << 16)
  593. #define CLIENT_CG_REQ_SHIFT 16
  594. #define CLIENT_CG_RESP(x) ((x) << 24)
  595. #define CLIENT_CG_RESP_MASK (0xff << 24)
  596. #define CLIENT_CG_RESP_SHIFT 24
  597. #define CG_SPLL_SPREAD_SPECTRUM 0x790
  598. #define SSEN (1 << 0)
  599. #define CLK_S(x) ((x) << 4)
  600. #define CLK_S_MASK (0xfff << 4)
  601. #define CLK_S_SHIFT 4
  602. #define CG_SPLL_SPREAD_SPECTRUM_2 0x794
  603. #define CLK_V(x) ((x) << 0)
  604. #define CLK_V_MASK (0x3ffffff << 0)
  605. #define CLK_V_SHIFT 0
  606. #define SMC_SCRATCH0 0x81c
  607. #define CG_SPLL_FUNC_CNTL_4 0x850
  608. #define MPLL_SS1 0x85c
  609. #define CLKV(x) ((x) << 0)
  610. #define CLKV_MASK (0x3ffffff << 0)
  611. #define MPLL_SS2 0x860
  612. #define CLKS(x) ((x) << 0)
  613. #define CLKS_MASK (0xfff << 0)
  614. #define CG_CAC_CTRL 0x88c
  615. #define TID_CNT(x) ((x) << 0)
  616. #define TID_CNT_MASK (0x3fff << 0)
  617. #define TID_UNIT(x) ((x) << 14)
  618. #define TID_UNIT_MASK (0xf << 14)
  619. #define CG_IND_ADDR 0x8f8
  620. #define CG_IND_DATA 0x8fc
  621. /* CGIND regs */
  622. #define CG_CGTT_LOCAL_0 0x00
  623. #define CG_CGTT_LOCAL_1 0x01
  624. #define MC_CG_CONFIG 0x25bc
  625. #define MCDW_WR_ENABLE (1 << 0)
  626. #define MCDX_WR_ENABLE (1 << 1)
  627. #define MCDY_WR_ENABLE (1 << 2)
  628. #define MCDZ_WR_ENABLE (1 << 3)
  629. #define MC_RD_ENABLE(x) ((x) << 4)
  630. #define MC_RD_ENABLE_MASK (3 << 4)
  631. #define INDEX(x) ((x) << 6)
  632. #define INDEX_MASK (0xfff << 6)
  633. #define INDEX_SHIFT 6
  634. #define MC_ARB_CAC_CNTL 0x2750
  635. #define ENABLE (1 << 0)
  636. #define READ_WEIGHT(x) ((x) << 1)
  637. #define READ_WEIGHT_MASK (0x3f << 1)
  638. #define READ_WEIGHT_SHIFT 1
  639. #define WRITE_WEIGHT(x) ((x) << 7)
  640. #define WRITE_WEIGHT_MASK (0x3f << 7)
  641. #define WRITE_WEIGHT_SHIFT 7
  642. #define ALLOW_OVERFLOW (1 << 13)
  643. #define MC_ARB_DRAM_TIMING 0x2774
  644. #define MC_ARB_DRAM_TIMING2 0x2778
  645. #define MC_ARB_RFSH_RATE 0x27b0
  646. #define POWERMODE0(x) ((x) << 0)
  647. #define POWERMODE0_MASK (0xff << 0)
  648. #define POWERMODE0_SHIFT 0
  649. #define POWERMODE1(x) ((x) << 8)
  650. #define POWERMODE1_MASK (0xff << 8)
  651. #define POWERMODE1_SHIFT 8
  652. #define POWERMODE2(x) ((x) << 16)
  653. #define POWERMODE2_MASK (0xff << 16)
  654. #define POWERMODE2_SHIFT 16
  655. #define POWERMODE3(x) ((x) << 24)
  656. #define POWERMODE3_MASK (0xff << 24)
  657. #define POWERMODE3_SHIFT 24
  658. #define MC_ARB_CG 0x27e8
  659. #define CG_ARB_REQ(x) ((x) << 0)
  660. #define CG_ARB_REQ_MASK (0xff << 0)
  661. #define CG_ARB_REQ_SHIFT 0
  662. #define CG_ARB_RESP(x) ((x) << 8)
  663. #define CG_ARB_RESP_MASK (0xff << 8)
  664. #define CG_ARB_RESP_SHIFT 8
  665. #define ARB_CG_REQ(x) ((x) << 16)
  666. #define ARB_CG_REQ_MASK (0xff << 16)
  667. #define ARB_CG_REQ_SHIFT 16
  668. #define ARB_CG_RESP(x) ((x) << 24)
  669. #define ARB_CG_RESP_MASK (0xff << 24)
  670. #define ARB_CG_RESP_SHIFT 24
  671. #define MC_ARB_DRAM_TIMING_1 0x27f0
  672. #define MC_ARB_DRAM_TIMING_2 0x27f4
  673. #define MC_ARB_DRAM_TIMING_3 0x27f8
  674. #define MC_ARB_DRAM_TIMING2_1 0x27fc
  675. #define MC_ARB_DRAM_TIMING2_2 0x2800
  676. #define MC_ARB_DRAM_TIMING2_3 0x2804
  677. #define MC_ARB_BURST_TIME 0x2808
  678. #define STATE0(x) ((x) << 0)
  679. #define STATE0_MASK (0x1f << 0)
  680. #define STATE0_SHIFT 0
  681. #define STATE1(x) ((x) << 5)
  682. #define STATE1_MASK (0x1f << 5)
  683. #define STATE1_SHIFT 5
  684. #define STATE2(x) ((x) << 10)
  685. #define STATE2_MASK (0x1f << 10)
  686. #define STATE2_SHIFT 10
  687. #define STATE3(x) ((x) << 15)
  688. #define STATE3_MASK (0x1f << 15)
  689. #define STATE3_SHIFT 15
  690. #define MC_CG_DATAPORT 0x2884
  691. #define MC_SEQ_RAS_TIMING 0x28a0
  692. #define MC_SEQ_CAS_TIMING 0x28a4
  693. #define MC_SEQ_MISC_TIMING 0x28a8
  694. #define MC_SEQ_MISC_TIMING2 0x28ac
  695. #define MC_SEQ_PMG_TIMING 0x28b0
  696. #define MC_SEQ_RD_CTL_D0 0x28b4
  697. #define MC_SEQ_RD_CTL_D1 0x28b8
  698. #define MC_SEQ_WR_CTL_D0 0x28bc
  699. #define MC_SEQ_WR_CTL_D1 0x28c0
  700. #define MC_SEQ_MISC0 0x2a00
  701. #define MC_SEQ_MISC0_GDDR5_SHIFT 28
  702. #define MC_SEQ_MISC0_GDDR5_MASK 0xf0000000
  703. #define MC_SEQ_MISC0_GDDR5_VALUE 5
  704. #define MC_SEQ_MISC1 0x2a04
  705. #define MC_SEQ_RESERVE_M 0x2a08
  706. #define MC_PMG_CMD_EMRS 0x2a0c
  707. #define MC_SEQ_MISC3 0x2a2c
  708. #define MC_SEQ_MISC5 0x2a54
  709. #define MC_SEQ_MISC6 0x2a58
  710. #define MC_SEQ_MISC7 0x2a64
  711. #define MC_SEQ_RAS_TIMING_LP 0x2a6c
  712. #define MC_SEQ_CAS_TIMING_LP 0x2a70
  713. #define MC_SEQ_MISC_TIMING_LP 0x2a74
  714. #define MC_SEQ_MISC_TIMING2_LP 0x2a78
  715. #define MC_SEQ_WR_CTL_D0_LP 0x2a7c
  716. #define MC_SEQ_WR_CTL_D1_LP 0x2a80
  717. #define MC_SEQ_PMG_CMD_EMRS_LP 0x2a84
  718. #define MC_SEQ_PMG_CMD_MRS_LP 0x2a88
  719. #define MC_PMG_CMD_MRS 0x2aac
  720. #define MC_SEQ_RD_CTL_D0_LP 0x2b1c
  721. #define MC_SEQ_RD_CTL_D1_LP 0x2b20
  722. #define MC_PMG_CMD_MRS1 0x2b44
  723. #define MC_SEQ_PMG_CMD_MRS1_LP 0x2b48
  724. #define MC_SEQ_PMG_TIMING_LP 0x2b4c
  725. #define MC_PMG_CMD_MRS2 0x2b5c
  726. #define MC_SEQ_PMG_CMD_MRS2_LP 0x2b60
  727. #define LB_SYNC_RESET_SEL 0x6b28
  728. #define LB_SYNC_RESET_SEL_MASK (3 << 0)
  729. #define LB_SYNC_RESET_SEL_SHIFT 0
  730. #define DC_STUTTER_CNTL 0x6b30
  731. #define DC_STUTTER_ENABLE_A (1 << 0)
  732. #define DC_STUTTER_ENABLE_B (1 << 1)
  733. #define SQ_CAC_THRESHOLD 0x8e4c
  734. #define VSP(x) ((x) << 0)
  735. #define VSP_MASK (0xff << 0)
  736. #define VSP_SHIFT 0
  737. #define VSP0(x) ((x) << 8)
  738. #define VSP0_MASK (0xff << 8)
  739. #define VSP0_SHIFT 8
  740. #define GPR(x) ((x) << 16)
  741. #define GPR_MASK (0xff << 16)
  742. #define GPR_SHIFT 16
  743. #define SQ_POWER_THROTTLE 0x8e58
  744. #define MIN_POWER(x) ((x) << 0)
  745. #define MIN_POWER_MASK (0x3fff << 0)
  746. #define MIN_POWER_SHIFT 0
  747. #define MAX_POWER(x) ((x) << 16)
  748. #define MAX_POWER_MASK (0x3fff << 16)
  749. #define MAX_POWER_SHIFT 0
  750. #define SQ_POWER_THROTTLE2 0x8e5c
  751. #define MAX_POWER_DELTA(x) ((x) << 0)
  752. #define MAX_POWER_DELTA_MASK (0x3fff << 0)
  753. #define MAX_POWER_DELTA_SHIFT 0
  754. #define STI_SIZE(x) ((x) << 16)
  755. #define STI_SIZE_MASK (0x3ff << 16)
  756. #define STI_SIZE_SHIFT 16
  757. #define LTI_RATIO(x) ((x) << 27)
  758. #define LTI_RATIO_MASK (0xf << 27)
  759. #define LTI_RATIO_SHIFT 27
  760. /* CG indirect registers */
  761. #define CG_CAC_REGION_1_WEIGHT_0 0x83
  762. #define WEIGHT_TCP_SIG0(x) ((x) << 0)
  763. #define WEIGHT_TCP_SIG0_MASK (0x3f << 0)
  764. #define WEIGHT_TCP_SIG0_SHIFT 0
  765. #define WEIGHT_TCP_SIG1(x) ((x) << 6)
  766. #define WEIGHT_TCP_SIG1_MASK (0x3f << 6)
  767. #define WEIGHT_TCP_SIG1_SHIFT 6
  768. #define WEIGHT_TA_SIG(x) ((x) << 12)
  769. #define WEIGHT_TA_SIG_MASK (0x3f << 12)
  770. #define WEIGHT_TA_SIG_SHIFT 12
  771. #define CG_CAC_REGION_1_WEIGHT_1 0x84
  772. #define WEIGHT_TCC_EN0(x) ((x) << 0)
  773. #define WEIGHT_TCC_EN0_MASK (0x3f << 0)
  774. #define WEIGHT_TCC_EN0_SHIFT 0
  775. #define WEIGHT_TCC_EN1(x) ((x) << 6)
  776. #define WEIGHT_TCC_EN1_MASK (0x3f << 6)
  777. #define WEIGHT_TCC_EN1_SHIFT 6
  778. #define WEIGHT_TCC_EN2(x) ((x) << 12)
  779. #define WEIGHT_TCC_EN2_MASK (0x3f << 12)
  780. #define WEIGHT_TCC_EN2_SHIFT 12
  781. #define WEIGHT_TCC_EN3(x) ((x) << 18)
  782. #define WEIGHT_TCC_EN3_MASK (0x3f << 18)
  783. #define WEIGHT_TCC_EN3_SHIFT 18
  784. #define CG_CAC_REGION_2_WEIGHT_0 0x85
  785. #define WEIGHT_CB_EN0(x) ((x) << 0)
  786. #define WEIGHT_CB_EN0_MASK (0x3f << 0)
  787. #define WEIGHT_CB_EN0_SHIFT 0
  788. #define WEIGHT_CB_EN1(x) ((x) << 6)
  789. #define WEIGHT_CB_EN1_MASK (0x3f << 6)
  790. #define WEIGHT_CB_EN1_SHIFT 6
  791. #define WEIGHT_CB_EN2(x) ((x) << 12)
  792. #define WEIGHT_CB_EN2_MASK (0x3f << 12)
  793. #define WEIGHT_CB_EN2_SHIFT 12
  794. #define WEIGHT_CB_EN3(x) ((x) << 18)
  795. #define WEIGHT_CB_EN3_MASK (0x3f << 18)
  796. #define WEIGHT_CB_EN3_SHIFT 18
  797. #define CG_CAC_REGION_2_WEIGHT_1 0x86
  798. #define WEIGHT_DB_SIG0(x) ((x) << 0)
  799. #define WEIGHT_DB_SIG0_MASK (0x3f << 0)
  800. #define WEIGHT_DB_SIG0_SHIFT 0
  801. #define WEIGHT_DB_SIG1(x) ((x) << 6)
  802. #define WEIGHT_DB_SIG1_MASK (0x3f << 6)
  803. #define WEIGHT_DB_SIG1_SHIFT 6
  804. #define WEIGHT_DB_SIG2(x) ((x) << 12)
  805. #define WEIGHT_DB_SIG2_MASK (0x3f << 12)
  806. #define WEIGHT_DB_SIG2_SHIFT 12
  807. #define WEIGHT_DB_SIG3(x) ((x) << 18)
  808. #define WEIGHT_DB_SIG3_MASK (0x3f << 18)
  809. #define WEIGHT_DB_SIG3_SHIFT 18
  810. #define CG_CAC_REGION_2_WEIGHT_2 0x87
  811. #define WEIGHT_SXM_SIG0(x) ((x) << 0)
  812. #define WEIGHT_SXM_SIG0_MASK (0x3f << 0)
  813. #define WEIGHT_SXM_SIG0_SHIFT 0
  814. #define WEIGHT_SXM_SIG1(x) ((x) << 6)
  815. #define WEIGHT_SXM_SIG1_MASK (0x3f << 6)
  816. #define WEIGHT_SXM_SIG1_SHIFT 6
  817. #define WEIGHT_SXM_SIG2(x) ((x) << 12)
  818. #define WEIGHT_SXM_SIG2_MASK (0x3f << 12)
  819. #define WEIGHT_SXM_SIG2_SHIFT 12
  820. #define WEIGHT_SXS_SIG0(x) ((x) << 18)
  821. #define WEIGHT_SXS_SIG0_MASK (0x3f << 18)
  822. #define WEIGHT_SXS_SIG0_SHIFT 18
  823. #define WEIGHT_SXS_SIG1(x) ((x) << 24)
  824. #define WEIGHT_SXS_SIG1_MASK (0x3f << 24)
  825. #define WEIGHT_SXS_SIG1_SHIFT 24
  826. #define CG_CAC_REGION_3_WEIGHT_0 0x88
  827. #define WEIGHT_XBR_0(x) ((x) << 0)
  828. #define WEIGHT_XBR_0_MASK (0x3f << 0)
  829. #define WEIGHT_XBR_0_SHIFT 0
  830. #define WEIGHT_XBR_1(x) ((x) << 6)
  831. #define WEIGHT_XBR_1_MASK (0x3f << 6)
  832. #define WEIGHT_XBR_1_SHIFT 6
  833. #define WEIGHT_XBR_2(x) ((x) << 12)
  834. #define WEIGHT_XBR_2_MASK (0x3f << 12)
  835. #define WEIGHT_XBR_2_SHIFT 12
  836. #define WEIGHT_SPI_SIG0(x) ((x) << 18)
  837. #define WEIGHT_SPI_SIG0_MASK (0x3f << 18)
  838. #define WEIGHT_SPI_SIG0_SHIFT 18
  839. #define CG_CAC_REGION_3_WEIGHT_1 0x89
  840. #define WEIGHT_SPI_SIG1(x) ((x) << 0)
  841. #define WEIGHT_SPI_SIG1_MASK (0x3f << 0)
  842. #define WEIGHT_SPI_SIG1_SHIFT 0
  843. #define WEIGHT_SPI_SIG2(x) ((x) << 6)
  844. #define WEIGHT_SPI_SIG2_MASK (0x3f << 6)
  845. #define WEIGHT_SPI_SIG2_SHIFT 6
  846. #define WEIGHT_SPI_SIG3(x) ((x) << 12)
  847. #define WEIGHT_SPI_SIG3_MASK (0x3f << 12)
  848. #define WEIGHT_SPI_SIG3_SHIFT 12
  849. #define WEIGHT_SPI_SIG4(x) ((x) << 18)
  850. #define WEIGHT_SPI_SIG4_MASK (0x3f << 18)
  851. #define WEIGHT_SPI_SIG4_SHIFT 18
  852. #define WEIGHT_SPI_SIG5(x) ((x) << 24)
  853. #define WEIGHT_SPI_SIG5_MASK (0x3f << 24)
  854. #define WEIGHT_SPI_SIG5_SHIFT 24
  855. #define CG_CAC_REGION_4_WEIGHT_0 0x8a
  856. #define WEIGHT_LDS_SIG0(x) ((x) << 0)
  857. #define WEIGHT_LDS_SIG0_MASK (0x3f << 0)
  858. #define WEIGHT_LDS_SIG0_SHIFT 0
  859. #define WEIGHT_LDS_SIG1(x) ((x) << 6)
  860. #define WEIGHT_LDS_SIG1_MASK (0x3f << 6)
  861. #define WEIGHT_LDS_SIG1_SHIFT 6
  862. #define WEIGHT_SC(x) ((x) << 24)
  863. #define WEIGHT_SC_MASK (0x3f << 24)
  864. #define WEIGHT_SC_SHIFT 24
  865. #define CG_CAC_REGION_4_WEIGHT_1 0x8b
  866. #define WEIGHT_BIF(x) ((x) << 0)
  867. #define WEIGHT_BIF_MASK (0x3f << 0)
  868. #define WEIGHT_BIF_SHIFT 0
  869. #define WEIGHT_CP(x) ((x) << 6)
  870. #define WEIGHT_CP_MASK (0x3f << 6)
  871. #define WEIGHT_CP_SHIFT 6
  872. #define WEIGHT_PA_SIG0(x) ((x) << 12)
  873. #define WEIGHT_PA_SIG0_MASK (0x3f << 12)
  874. #define WEIGHT_PA_SIG0_SHIFT 12
  875. #define WEIGHT_PA_SIG1(x) ((x) << 18)
  876. #define WEIGHT_PA_SIG1_MASK (0x3f << 18)
  877. #define WEIGHT_PA_SIG1_SHIFT 18
  878. #define WEIGHT_VGT_SIG0(x) ((x) << 24)
  879. #define WEIGHT_VGT_SIG0_MASK (0x3f << 24)
  880. #define WEIGHT_VGT_SIG0_SHIFT 24
  881. #define CG_CAC_REGION_4_WEIGHT_2 0x8c
  882. #define WEIGHT_VGT_SIG1(x) ((x) << 0)
  883. #define WEIGHT_VGT_SIG1_MASK (0x3f << 0)
  884. #define WEIGHT_VGT_SIG1_SHIFT 0
  885. #define WEIGHT_VGT_SIG2(x) ((x) << 6)
  886. #define WEIGHT_VGT_SIG2_MASK (0x3f << 6)
  887. #define WEIGHT_VGT_SIG2_SHIFT 6
  888. #define WEIGHT_DC_SIG0(x) ((x) << 12)
  889. #define WEIGHT_DC_SIG0_MASK (0x3f << 12)
  890. #define WEIGHT_DC_SIG0_SHIFT 12
  891. #define WEIGHT_DC_SIG1(x) ((x) << 18)
  892. #define WEIGHT_DC_SIG1_MASK (0x3f << 18)
  893. #define WEIGHT_DC_SIG1_SHIFT 18
  894. #define WEIGHT_DC_SIG2(x) ((x) << 24)
  895. #define WEIGHT_DC_SIG2_MASK (0x3f << 24)
  896. #define WEIGHT_DC_SIG2_SHIFT 24
  897. #define CG_CAC_REGION_4_WEIGHT_3 0x8d
  898. #define WEIGHT_DC_SIG3(x) ((x) << 0)
  899. #define WEIGHT_DC_SIG3_MASK (0x3f << 0)
  900. #define WEIGHT_DC_SIG3_SHIFT 0
  901. #define WEIGHT_UVD_SIG0(x) ((x) << 6)
  902. #define WEIGHT_UVD_SIG0_MASK (0x3f << 6)
  903. #define WEIGHT_UVD_SIG0_SHIFT 6
  904. #define WEIGHT_UVD_SIG1(x) ((x) << 12)
  905. #define WEIGHT_UVD_SIG1_MASK (0x3f << 12)
  906. #define WEIGHT_UVD_SIG1_SHIFT 12
  907. #define WEIGHT_SPARE0(x) ((x) << 18)
  908. #define WEIGHT_SPARE0_MASK (0x3f << 18)
  909. #define WEIGHT_SPARE0_SHIFT 18
  910. #define WEIGHT_SPARE1(x) ((x) << 24)
  911. #define WEIGHT_SPARE1_MASK (0x3f << 24)
  912. #define WEIGHT_SPARE1_SHIFT 24
  913. #define CG_CAC_REGION_5_WEIGHT_0 0x8e
  914. #define WEIGHT_SQ_VSP(x) ((x) << 0)
  915. #define WEIGHT_SQ_VSP_MASK (0x3fff << 0)
  916. #define WEIGHT_SQ_VSP_SHIFT 0
  917. #define WEIGHT_SQ_VSP0(x) ((x) << 14)
  918. #define WEIGHT_SQ_VSP0_MASK (0x3fff << 14)
  919. #define WEIGHT_SQ_VSP0_SHIFT 14
  920. #define CG_CAC_REGION_4_OVERRIDE_4 0xab
  921. #define OVR_MODE_SPARE_0(x) ((x) << 16)
  922. #define OVR_MODE_SPARE_0_MASK (0x1 << 16)
  923. #define OVR_MODE_SPARE_0_SHIFT 16
  924. #define OVR_VAL_SPARE_0(x) ((x) << 17)
  925. #define OVR_VAL_SPARE_0_MASK (0x1 << 17)
  926. #define OVR_VAL_SPARE_0_SHIFT 17
  927. #define OVR_MODE_SPARE_1(x) ((x) << 18)
  928. #define OVR_MODE_SPARE_1_MASK (0x3f << 18)
  929. #define OVR_MODE_SPARE_1_SHIFT 18
  930. #define OVR_VAL_SPARE_1(x) ((x) << 19)
  931. #define OVR_VAL_SPARE_1_MASK (0x3f << 19)
  932. #define OVR_VAL_SPARE_1_SHIFT 19
  933. #define CG_CAC_REGION_5_WEIGHT_1 0xb7
  934. #define WEIGHT_SQ_GPR(x) ((x) << 0)
  935. #define WEIGHT_SQ_GPR_MASK (0x3fff << 0)
  936. #define WEIGHT_SQ_GPR_SHIFT 0
  937. #define WEIGHT_SQ_LDS(x) ((x) << 14)
  938. #define WEIGHT_SQ_LDS_MASK (0x3fff << 14)
  939. #define WEIGHT_SQ_LDS_SHIFT 14
  940. /* PCIE link stuff */
  941. #define PCIE_LC_TRAINING_CNTL 0xa1 /* PCIE_P */
  942. #define PCIE_LC_LINK_WIDTH_CNTL 0xa2 /* PCIE_P */
  943. # define LC_LINK_WIDTH_SHIFT 0
  944. # define LC_LINK_WIDTH_MASK 0x7
  945. # define LC_LINK_WIDTH_X0 0
  946. # define LC_LINK_WIDTH_X1 1
  947. # define LC_LINK_WIDTH_X2 2
  948. # define LC_LINK_WIDTH_X4 3
  949. # define LC_LINK_WIDTH_X8 4
  950. # define LC_LINK_WIDTH_X16 6
  951. # define LC_LINK_WIDTH_RD_SHIFT 4
  952. # define LC_LINK_WIDTH_RD_MASK 0x70
  953. # define LC_RECONFIG_ARC_MISSING_ESCAPE (1 << 7)
  954. # define LC_RECONFIG_NOW (1 << 8)
  955. # define LC_RENEGOTIATION_SUPPORT (1 << 9)
  956. # define LC_RENEGOTIATE_EN (1 << 10)
  957. # define LC_SHORT_RECONFIG_EN (1 << 11)
  958. # define LC_UPCONFIGURE_SUPPORT (1 << 12)
  959. # define LC_UPCONFIGURE_DIS (1 << 13)
  960. #define PCIE_LC_SPEED_CNTL 0xa4 /* PCIE_P */
  961. # define LC_GEN2_EN_STRAP (1 << 0)
  962. # define LC_TARGET_LINK_SPEED_OVERRIDE_EN (1 << 1)
  963. # define LC_FORCE_EN_HW_SPEED_CHANGE (1 << 5)
  964. # define LC_FORCE_DIS_HW_SPEED_CHANGE (1 << 6)
  965. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK (0x3 << 8)
  966. # define LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT 3
  967. # define LC_CURRENT_DATA_RATE (1 << 11)
  968. # define LC_HW_VOLTAGE_IF_CONTROL(x) ((x) << 12)
  969. # define LC_HW_VOLTAGE_IF_CONTROL_MASK (3 << 12)
  970. # define LC_HW_VOLTAGE_IF_CONTROL_SHIFT 12
  971. # define LC_VOLTAGE_TIMER_SEL_MASK (0xf << 14)
  972. # define LC_CLR_FAILED_SPD_CHANGE_CNT (1 << 21)
  973. # define LC_OTHER_SIDE_EVER_SENT_GEN2 (1 << 23)
  974. # define LC_OTHER_SIDE_SUPPORTS_GEN2 (1 << 24)
  975. #define MM_CFGREGS_CNTL 0x544c
  976. # define MM_WR_TO_CFG_EN (1 << 3)
  977. #define LINK_CNTL2 0x88 /* F0 */
  978. # define TARGET_LINK_SPEED_MASK (0xf << 0)
  979. # define SELECTABLE_DEEMPHASIS (1 << 6)
  980. /*
  981. * UVD
  982. */
  983. #define UVD_SEMA_ADDR_LOW 0xEF00
  984. #define UVD_SEMA_ADDR_HIGH 0xEF04
  985. #define UVD_SEMA_CMD 0xEF08
  986. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  987. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  988. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  989. #define UVD_RBC_RB_RPTR 0xF690
  990. #define UVD_RBC_RB_WPTR 0xF694
  991. /*
  992. * PM4
  993. */
  994. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  995. (((reg) >> 2) & 0xFFFF) | \
  996. ((n) & 0x3FFF) << 16)
  997. #define CP_PACKET2 0x80000000
  998. #define PACKET2_PAD_SHIFT 0
  999. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  1000. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  1001. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  1002. (((op) & 0xFF) << 8) | \
  1003. ((n) & 0x3FFF) << 16)
  1004. /* Packet 3 types */
  1005. #define PACKET3_NOP 0x10
  1006. #define PACKET3_SET_BASE 0x11
  1007. #define PACKET3_CLEAR_STATE 0x12
  1008. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  1009. #define PACKET3_DEALLOC_STATE 0x14
  1010. #define PACKET3_DISPATCH_DIRECT 0x15
  1011. #define PACKET3_DISPATCH_INDIRECT 0x16
  1012. #define PACKET3_INDIRECT_BUFFER_END 0x17
  1013. #define PACKET3_MODE_CONTROL 0x18
  1014. #define PACKET3_SET_PREDICATION 0x20
  1015. #define PACKET3_REG_RMW 0x21
  1016. #define PACKET3_COND_EXEC 0x22
  1017. #define PACKET3_PRED_EXEC 0x23
  1018. #define PACKET3_DRAW_INDIRECT 0x24
  1019. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  1020. #define PACKET3_INDEX_BASE 0x26
  1021. #define PACKET3_DRAW_INDEX_2 0x27
  1022. #define PACKET3_CONTEXT_CONTROL 0x28
  1023. #define PACKET3_DRAW_INDEX_OFFSET 0x29
  1024. #define PACKET3_INDEX_TYPE 0x2A
  1025. #define PACKET3_DRAW_INDEX 0x2B
  1026. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  1027. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  1028. #define PACKET3_NUM_INSTANCES 0x2F
  1029. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  1030. #define PACKET3_INDIRECT_BUFFER 0x32
  1031. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  1032. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  1033. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  1034. #define PACKET3_WRITE_DATA 0x37
  1035. #define PACKET3_MEM_SEMAPHORE 0x39
  1036. #define PACKET3_MPEG_INDEX 0x3A
  1037. #define PACKET3_WAIT_REG_MEM 0x3C
  1038. #define PACKET3_MEM_WRITE 0x3D
  1039. #define PACKET3_PFP_SYNC_ME 0x42
  1040. #define PACKET3_SURFACE_SYNC 0x43
  1041. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  1042. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  1043. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  1044. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  1045. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  1046. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  1047. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  1048. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  1049. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  1050. # define PACKET3_CB8_DEST_BASE_ENA (1 << 15)
  1051. # define PACKET3_CB9_DEST_BASE_ENA (1 << 16)
  1052. # define PACKET3_CB10_DEST_BASE_ENA (1 << 17)
  1053. # define PACKET3_CB11_DEST_BASE_ENA (1 << 18)
  1054. # define PACKET3_FULL_CACHE_ENA (1 << 20)
  1055. # define PACKET3_TC_ACTION_ENA (1 << 23)
  1056. # define PACKET3_CB_ACTION_ENA (1 << 25)
  1057. # define PACKET3_DB_ACTION_ENA (1 << 26)
  1058. # define PACKET3_SH_ACTION_ENA (1 << 27)
  1059. # define PACKET3_SX_ACTION_ENA (1 << 28)
  1060. #define PACKET3_ME_INITIALIZE 0x44
  1061. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  1062. #define PACKET3_COND_WRITE 0x45
  1063. #define PACKET3_EVENT_WRITE 0x46
  1064. #define EVENT_TYPE(x) ((x) << 0)
  1065. #define EVENT_INDEX(x) ((x) << 8)
  1066. /* 0 - any non-TS event
  1067. * 1 - ZPASS_DONE
  1068. * 2 - SAMPLE_PIPELINESTAT
  1069. * 3 - SAMPLE_STREAMOUTSTAT*
  1070. * 4 - *S_PARTIAL_FLUSH
  1071. * 5 - TS events
  1072. */
  1073. #define PACKET3_EVENT_WRITE_EOP 0x47
  1074. #define DATA_SEL(x) ((x) << 29)
  1075. /* 0 - discard
  1076. * 1 - send low 32bit data
  1077. * 2 - send 64bit data
  1078. * 3 - send 64bit counter value
  1079. */
  1080. #define INT_SEL(x) ((x) << 24)
  1081. /* 0 - none
  1082. * 1 - interrupt only (DATA_SEL = 0)
  1083. * 2 - interrupt when data write is confirmed
  1084. */
  1085. #define PACKET3_EVENT_WRITE_EOS 0x48
  1086. #define PACKET3_PREAMBLE_CNTL 0x4A
  1087. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  1088. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  1089. #define PACKET3_ALU_PS_CONST_BUFFER_COPY 0x4C
  1090. #define PACKET3_ALU_VS_CONST_BUFFER_COPY 0x4D
  1091. #define PACKET3_ALU_PS_CONST_UPDATE 0x4E
  1092. #define PACKET3_ALU_VS_CONST_UPDATE 0x4F
  1093. #define PACKET3_ONE_REG_WRITE 0x57
  1094. #define PACKET3_SET_CONFIG_REG 0x68
  1095. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  1096. #define PACKET3_SET_CONFIG_REG_END 0x0000ac00
  1097. #define PACKET3_SET_CONTEXT_REG 0x69
  1098. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  1099. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  1100. #define PACKET3_SET_ALU_CONST 0x6A
  1101. /* alu const buffers only; no reg file */
  1102. #define PACKET3_SET_BOOL_CONST 0x6B
  1103. #define PACKET3_SET_BOOL_CONST_START 0x0003a500
  1104. #define PACKET3_SET_BOOL_CONST_END 0x0003a518
  1105. #define PACKET3_SET_LOOP_CONST 0x6C
  1106. #define PACKET3_SET_LOOP_CONST_START 0x0003a200
  1107. #define PACKET3_SET_LOOP_CONST_END 0x0003a500
  1108. #define PACKET3_SET_RESOURCE 0x6D
  1109. #define PACKET3_SET_RESOURCE_START 0x00030000
  1110. #define PACKET3_SET_RESOURCE_END 0x00038000
  1111. #define PACKET3_SET_SAMPLER 0x6E
  1112. #define PACKET3_SET_SAMPLER_START 0x0003c000
  1113. #define PACKET3_SET_SAMPLER_END 0x0003c600
  1114. #define PACKET3_SET_CTL_CONST 0x6F
  1115. #define PACKET3_SET_CTL_CONST_START 0x0003cff0
  1116. #define PACKET3_SET_CTL_CONST_END 0x0003ff0c
  1117. #define PACKET3_SET_RESOURCE_OFFSET 0x70
  1118. #define PACKET3_SET_ALU_CONST_VS 0x71
  1119. #define PACKET3_SET_ALU_CONST_DI 0x72
  1120. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  1121. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  1122. #define PACKET3_SET_APPEND_CNT 0x75
  1123. #define PACKET3_ME_WRITE 0x7A
  1124. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  1125. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  1126. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  1127. #define DMA_RB_CNTL 0xd000
  1128. # define DMA_RB_ENABLE (1 << 0)
  1129. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  1130. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  1131. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  1132. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  1133. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  1134. #define DMA_RB_BASE 0xd004
  1135. #define DMA_RB_RPTR 0xd008
  1136. #define DMA_RB_WPTR 0xd00c
  1137. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  1138. #define DMA_RB_RPTR_ADDR_LO 0xd020
  1139. #define DMA_IB_CNTL 0xd024
  1140. # define DMA_IB_ENABLE (1 << 0)
  1141. # define DMA_IB_SWAP_ENABLE (1 << 4)
  1142. # define CMD_VMID_FORCE (1 << 31)
  1143. #define DMA_IB_RPTR 0xd028
  1144. #define DMA_CNTL 0xd02c
  1145. # define TRAP_ENABLE (1 << 0)
  1146. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  1147. # define SEM_WAIT_INT_ENABLE (1 << 2)
  1148. # define DATA_SWAP_ENABLE (1 << 3)
  1149. # define FENCE_SWAP_ENABLE (1 << 4)
  1150. # define CTXEMPTY_INT_ENABLE (1 << 28)
  1151. #define DMA_STATUS_REG 0xd034
  1152. # define DMA_IDLE (1 << 0)
  1153. #define DMA_SEM_INCOMPLETE_TIMER_CNTL 0xd044
  1154. #define DMA_SEM_WAIT_FAIL_TIMER_CNTL 0xd048
  1155. #define DMA_TILING_CONFIG 0xd0b8
  1156. #define DMA_MODE 0xd0bc
  1157. #define DMA_PACKET(cmd, t, s, n) ((((cmd) & 0xF) << 28) | \
  1158. (((t) & 0x1) << 23) | \
  1159. (((s) & 0x1) << 22) | \
  1160. (((n) & 0xFFFFF) << 0))
  1161. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  1162. (((vmid) & 0xF) << 20) | \
  1163. (((n) & 0xFFFFF) << 0))
  1164. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  1165. (1 << 26) | \
  1166. (1 << 21) | \
  1167. (((n) & 0xFFFFF) << 0))
  1168. /* async DMA Packet types */
  1169. #define DMA_PACKET_WRITE 0x2
  1170. #define DMA_PACKET_COPY 0x3
  1171. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  1172. #define DMA_PACKET_SEMAPHORE 0x5
  1173. #define DMA_PACKET_FENCE 0x6
  1174. #define DMA_PACKET_TRAP 0x7
  1175. #define DMA_PACKET_SRBM_WRITE 0x9
  1176. #define DMA_PACKET_CONSTANT_FILL 0xd
  1177. #define DMA_PACKET_NOP 0xf
  1178. #endif