ni.c 73 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include <drm/radeon_drm.h>
  32. #include "nid.h"
  33. #include "atom.h"
  34. #include "ni_reg.h"
  35. #include "cayman_blit_shaders.h"
  36. #include "radeon_ucode.h"
  37. #include "clearstate_cayman.h"
  38. static u32 tn_rlc_save_restore_register_list[] =
  39. {
  40. 0x98fc,
  41. 0x98f0,
  42. 0x9834,
  43. 0x9838,
  44. 0x9870,
  45. 0x9874,
  46. 0x8a14,
  47. 0x8b24,
  48. 0x8bcc,
  49. 0x8b10,
  50. 0x8c30,
  51. 0x8d00,
  52. 0x8d04,
  53. 0x8c00,
  54. 0x8c04,
  55. 0x8c10,
  56. 0x8c14,
  57. 0x8d8c,
  58. 0x8cf0,
  59. 0x8e38,
  60. 0x9508,
  61. 0x9688,
  62. 0x9608,
  63. 0x960c,
  64. 0x9610,
  65. 0x9614,
  66. 0x88c4,
  67. 0x8978,
  68. 0x88d4,
  69. 0x900c,
  70. 0x9100,
  71. 0x913c,
  72. 0x90e8,
  73. 0x9354,
  74. 0xa008,
  75. 0x98f8,
  76. 0x9148,
  77. 0x914c,
  78. 0x3f94,
  79. 0x98f4,
  80. 0x9b7c,
  81. 0x3f8c,
  82. 0x8950,
  83. 0x8954,
  84. 0x8a18,
  85. 0x8b28,
  86. 0x9144,
  87. 0x3f90,
  88. 0x915c,
  89. 0x9160,
  90. 0x9178,
  91. 0x917c,
  92. 0x9180,
  93. 0x918c,
  94. 0x9190,
  95. 0x9194,
  96. 0x9198,
  97. 0x919c,
  98. 0x91a8,
  99. 0x91ac,
  100. 0x91b0,
  101. 0x91b4,
  102. 0x91b8,
  103. 0x91c4,
  104. 0x91c8,
  105. 0x91cc,
  106. 0x91d0,
  107. 0x91d4,
  108. 0x91e0,
  109. 0x91e4,
  110. 0x91ec,
  111. 0x91f0,
  112. 0x91f4,
  113. 0x9200,
  114. 0x9204,
  115. 0x929c,
  116. 0x8030,
  117. 0x9150,
  118. 0x9a60,
  119. 0x920c,
  120. 0x9210,
  121. 0x9228,
  122. 0x922c,
  123. 0x9244,
  124. 0x9248,
  125. 0x91e8,
  126. 0x9294,
  127. 0x9208,
  128. 0x9224,
  129. 0x9240,
  130. 0x9220,
  131. 0x923c,
  132. 0x9258,
  133. 0x9744,
  134. 0xa200,
  135. 0xa204,
  136. 0xa208,
  137. 0xa20c,
  138. 0x8d58,
  139. 0x9030,
  140. 0x9034,
  141. 0x9038,
  142. 0x903c,
  143. 0x9040,
  144. 0x9654,
  145. 0x897c,
  146. 0xa210,
  147. 0xa214,
  148. 0x9868,
  149. 0xa02c,
  150. 0x9664,
  151. 0x9698,
  152. 0x949c,
  153. 0x8e10,
  154. 0x8e18,
  155. 0x8c50,
  156. 0x8c58,
  157. 0x8c60,
  158. 0x8c68,
  159. 0x89b4,
  160. 0x9830,
  161. 0x802c,
  162. };
  163. static u32 tn_rlc_save_restore_register_list_size = ARRAY_SIZE(tn_rlc_save_restore_register_list);
  164. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  165. extern void evergreen_print_gpu_status_regs(struct radeon_device *rdev);
  166. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  167. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  168. extern int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
  169. extern void evergreen_mc_program(struct radeon_device *rdev);
  170. extern void evergreen_irq_suspend(struct radeon_device *rdev);
  171. extern int evergreen_mc_init(struct radeon_device *rdev);
  172. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  173. extern void evergreen_pcie_gen2_enable(struct radeon_device *rdev);
  174. extern void evergreen_program_aspm(struct radeon_device *rdev);
  175. extern void sumo_rlc_fini(struct radeon_device *rdev);
  176. extern int sumo_rlc_init(struct radeon_device *rdev);
  177. /* Firmware Names */
  178. MODULE_FIRMWARE("radeon/BARTS_pfp.bin");
  179. MODULE_FIRMWARE("radeon/BARTS_me.bin");
  180. MODULE_FIRMWARE("radeon/BARTS_mc.bin");
  181. MODULE_FIRMWARE("radeon/BARTS_smc.bin");
  182. MODULE_FIRMWARE("radeon/BTC_rlc.bin");
  183. MODULE_FIRMWARE("radeon/TURKS_pfp.bin");
  184. MODULE_FIRMWARE("radeon/TURKS_me.bin");
  185. MODULE_FIRMWARE("radeon/TURKS_mc.bin");
  186. MODULE_FIRMWARE("radeon/TURKS_smc.bin");
  187. MODULE_FIRMWARE("radeon/CAICOS_pfp.bin");
  188. MODULE_FIRMWARE("radeon/CAICOS_me.bin");
  189. MODULE_FIRMWARE("radeon/CAICOS_mc.bin");
  190. MODULE_FIRMWARE("radeon/CAICOS_smc.bin");
  191. MODULE_FIRMWARE("radeon/CAYMAN_pfp.bin");
  192. MODULE_FIRMWARE("radeon/CAYMAN_me.bin");
  193. MODULE_FIRMWARE("radeon/CAYMAN_mc.bin");
  194. MODULE_FIRMWARE("radeon/CAYMAN_rlc.bin");
  195. MODULE_FIRMWARE("radeon/CAYMAN_smc.bin");
  196. MODULE_FIRMWARE("radeon/ARUBA_pfp.bin");
  197. MODULE_FIRMWARE("radeon/ARUBA_me.bin");
  198. MODULE_FIRMWARE("radeon/ARUBA_rlc.bin");
  199. static const u32 cayman_golden_registers2[] =
  200. {
  201. 0x3e5c, 0xffffffff, 0x00000000,
  202. 0x3e48, 0xffffffff, 0x00000000,
  203. 0x3e4c, 0xffffffff, 0x00000000,
  204. 0x3e64, 0xffffffff, 0x00000000,
  205. 0x3e50, 0xffffffff, 0x00000000,
  206. 0x3e60, 0xffffffff, 0x00000000
  207. };
  208. static const u32 cayman_golden_registers[] =
  209. {
  210. 0x5eb4, 0xffffffff, 0x00000002,
  211. 0x5e78, 0x8f311ff1, 0x001000f0,
  212. 0x3f90, 0xffff0000, 0xff000000,
  213. 0x9148, 0xffff0000, 0xff000000,
  214. 0x3f94, 0xffff0000, 0xff000000,
  215. 0x914c, 0xffff0000, 0xff000000,
  216. 0xc78, 0x00000080, 0x00000080,
  217. 0xbd4, 0x70073777, 0x00011003,
  218. 0xd02c, 0xbfffff1f, 0x08421000,
  219. 0xd0b8, 0x73773777, 0x02011003,
  220. 0x5bc0, 0x00200000, 0x50100000,
  221. 0x98f8, 0x33773777, 0x02011003,
  222. 0x98fc, 0xffffffff, 0x76541032,
  223. 0x7030, 0x31000311, 0x00000011,
  224. 0x2f48, 0x33773777, 0x42010001,
  225. 0x6b28, 0x00000010, 0x00000012,
  226. 0x7728, 0x00000010, 0x00000012,
  227. 0x10328, 0x00000010, 0x00000012,
  228. 0x10f28, 0x00000010, 0x00000012,
  229. 0x11b28, 0x00000010, 0x00000012,
  230. 0x12728, 0x00000010, 0x00000012,
  231. 0x240c, 0x000007ff, 0x00000000,
  232. 0x8a14, 0xf000001f, 0x00000007,
  233. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  234. 0x8b10, 0x0000ff0f, 0x00000000,
  235. 0x28a4c, 0x07ffffff, 0x06000000,
  236. 0x10c, 0x00000001, 0x00010003,
  237. 0xa02c, 0xffffffff, 0x0000009b,
  238. 0x913c, 0x0000010f, 0x01000100,
  239. 0x8c04, 0xf8ff00ff, 0x40600060,
  240. 0x28350, 0x00000f01, 0x00000000,
  241. 0x9508, 0x3700001f, 0x00000002,
  242. 0x960c, 0xffffffff, 0x54763210,
  243. 0x88c4, 0x001f3ae3, 0x00000082,
  244. 0x88d0, 0xffffffff, 0x0f40df40,
  245. 0x88d4, 0x0000001f, 0x00000010,
  246. 0x8974, 0xffffffff, 0x00000000
  247. };
  248. static const u32 dvst_golden_registers2[] =
  249. {
  250. 0x8f8, 0xffffffff, 0,
  251. 0x8fc, 0x00380000, 0,
  252. 0x8f8, 0xffffffff, 1,
  253. 0x8fc, 0x0e000000, 0
  254. };
  255. static const u32 dvst_golden_registers[] =
  256. {
  257. 0x690, 0x3fff3fff, 0x20c00033,
  258. 0x918c, 0x0fff0fff, 0x00010006,
  259. 0x91a8, 0x0fff0fff, 0x00010006,
  260. 0x9150, 0xffffdfff, 0x6e944040,
  261. 0x917c, 0x0fff0fff, 0x00030002,
  262. 0x9198, 0x0fff0fff, 0x00030002,
  263. 0x915c, 0x0fff0fff, 0x00010000,
  264. 0x3f90, 0xffff0001, 0xff000000,
  265. 0x9178, 0x0fff0fff, 0x00070000,
  266. 0x9194, 0x0fff0fff, 0x00070000,
  267. 0x9148, 0xffff0001, 0xff000000,
  268. 0x9190, 0x0fff0fff, 0x00090008,
  269. 0x91ac, 0x0fff0fff, 0x00090008,
  270. 0x3f94, 0xffff0000, 0xff000000,
  271. 0x914c, 0xffff0000, 0xff000000,
  272. 0x929c, 0x00000fff, 0x00000001,
  273. 0x55e4, 0xff607fff, 0xfc000100,
  274. 0x8a18, 0xff000fff, 0x00000100,
  275. 0x8b28, 0xff000fff, 0x00000100,
  276. 0x9144, 0xfffc0fff, 0x00000100,
  277. 0x6ed8, 0x00010101, 0x00010000,
  278. 0x9830, 0xffffffff, 0x00000000,
  279. 0x9834, 0xf00fffff, 0x00000400,
  280. 0x9838, 0xfffffffe, 0x00000000,
  281. 0xd0c0, 0xff000fff, 0x00000100,
  282. 0xd02c, 0xbfffff1f, 0x08421000,
  283. 0xd0b8, 0x73773777, 0x12010001,
  284. 0x5bb0, 0x000000f0, 0x00000070,
  285. 0x98f8, 0x73773777, 0x12010001,
  286. 0x98fc, 0xffffffff, 0x00000010,
  287. 0x9b7c, 0x00ff0000, 0x00fc0000,
  288. 0x8030, 0x00001f0f, 0x0000100a,
  289. 0x2f48, 0x73773777, 0x12010001,
  290. 0x2408, 0x00030000, 0x000c007f,
  291. 0x8a14, 0xf000003f, 0x00000007,
  292. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  293. 0x8b10, 0x0000ff0f, 0x00000000,
  294. 0x28a4c, 0x07ffffff, 0x06000000,
  295. 0x4d8, 0x00000fff, 0x00000100,
  296. 0xa008, 0xffffffff, 0x00010000,
  297. 0x913c, 0xffff03ff, 0x01000100,
  298. 0x8c00, 0x000000ff, 0x00000003,
  299. 0x8c04, 0xf8ff00ff, 0x40600060,
  300. 0x8cf0, 0x1fff1fff, 0x08e00410,
  301. 0x28350, 0x00000f01, 0x00000000,
  302. 0x9508, 0xf700071f, 0x00000002,
  303. 0x960c, 0xffffffff, 0x54763210,
  304. 0x20ef8, 0x01ff01ff, 0x00000002,
  305. 0x20e98, 0xfffffbff, 0x00200000,
  306. 0x2015c, 0xffffffff, 0x00000f40,
  307. 0x88c4, 0x001f3ae3, 0x00000082,
  308. 0x8978, 0x3fffffff, 0x04050140,
  309. 0x88d4, 0x0000001f, 0x00000010,
  310. 0x8974, 0xffffffff, 0x00000000
  311. };
  312. static const u32 scrapper_golden_registers[] =
  313. {
  314. 0x690, 0x3fff3fff, 0x20c00033,
  315. 0x918c, 0x0fff0fff, 0x00010006,
  316. 0x918c, 0x0fff0fff, 0x00010006,
  317. 0x91a8, 0x0fff0fff, 0x00010006,
  318. 0x91a8, 0x0fff0fff, 0x00010006,
  319. 0x9150, 0xffffdfff, 0x6e944040,
  320. 0x9150, 0xffffdfff, 0x6e944040,
  321. 0x917c, 0x0fff0fff, 0x00030002,
  322. 0x917c, 0x0fff0fff, 0x00030002,
  323. 0x9198, 0x0fff0fff, 0x00030002,
  324. 0x9198, 0x0fff0fff, 0x00030002,
  325. 0x915c, 0x0fff0fff, 0x00010000,
  326. 0x915c, 0x0fff0fff, 0x00010000,
  327. 0x3f90, 0xffff0001, 0xff000000,
  328. 0x3f90, 0xffff0001, 0xff000000,
  329. 0x9178, 0x0fff0fff, 0x00070000,
  330. 0x9178, 0x0fff0fff, 0x00070000,
  331. 0x9194, 0x0fff0fff, 0x00070000,
  332. 0x9194, 0x0fff0fff, 0x00070000,
  333. 0x9148, 0xffff0001, 0xff000000,
  334. 0x9148, 0xffff0001, 0xff000000,
  335. 0x9190, 0x0fff0fff, 0x00090008,
  336. 0x9190, 0x0fff0fff, 0x00090008,
  337. 0x91ac, 0x0fff0fff, 0x00090008,
  338. 0x91ac, 0x0fff0fff, 0x00090008,
  339. 0x3f94, 0xffff0000, 0xff000000,
  340. 0x3f94, 0xffff0000, 0xff000000,
  341. 0x914c, 0xffff0000, 0xff000000,
  342. 0x914c, 0xffff0000, 0xff000000,
  343. 0x929c, 0x00000fff, 0x00000001,
  344. 0x929c, 0x00000fff, 0x00000001,
  345. 0x55e4, 0xff607fff, 0xfc000100,
  346. 0x8a18, 0xff000fff, 0x00000100,
  347. 0x8a18, 0xff000fff, 0x00000100,
  348. 0x8b28, 0xff000fff, 0x00000100,
  349. 0x8b28, 0xff000fff, 0x00000100,
  350. 0x9144, 0xfffc0fff, 0x00000100,
  351. 0x9144, 0xfffc0fff, 0x00000100,
  352. 0x6ed8, 0x00010101, 0x00010000,
  353. 0x9830, 0xffffffff, 0x00000000,
  354. 0x9830, 0xffffffff, 0x00000000,
  355. 0x9834, 0xf00fffff, 0x00000400,
  356. 0x9834, 0xf00fffff, 0x00000400,
  357. 0x9838, 0xfffffffe, 0x00000000,
  358. 0x9838, 0xfffffffe, 0x00000000,
  359. 0xd0c0, 0xff000fff, 0x00000100,
  360. 0xd02c, 0xbfffff1f, 0x08421000,
  361. 0xd02c, 0xbfffff1f, 0x08421000,
  362. 0xd0b8, 0x73773777, 0x12010001,
  363. 0xd0b8, 0x73773777, 0x12010001,
  364. 0x5bb0, 0x000000f0, 0x00000070,
  365. 0x98f8, 0x73773777, 0x12010001,
  366. 0x98f8, 0x73773777, 0x12010001,
  367. 0x98fc, 0xffffffff, 0x00000010,
  368. 0x98fc, 0xffffffff, 0x00000010,
  369. 0x9b7c, 0x00ff0000, 0x00fc0000,
  370. 0x9b7c, 0x00ff0000, 0x00fc0000,
  371. 0x8030, 0x00001f0f, 0x0000100a,
  372. 0x8030, 0x00001f0f, 0x0000100a,
  373. 0x2f48, 0x73773777, 0x12010001,
  374. 0x2f48, 0x73773777, 0x12010001,
  375. 0x2408, 0x00030000, 0x000c007f,
  376. 0x8a14, 0xf000003f, 0x00000007,
  377. 0x8a14, 0xf000003f, 0x00000007,
  378. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  379. 0x8b24, 0x3fff3fff, 0x00ff0fff,
  380. 0x8b10, 0x0000ff0f, 0x00000000,
  381. 0x8b10, 0x0000ff0f, 0x00000000,
  382. 0x28a4c, 0x07ffffff, 0x06000000,
  383. 0x28a4c, 0x07ffffff, 0x06000000,
  384. 0x4d8, 0x00000fff, 0x00000100,
  385. 0x4d8, 0x00000fff, 0x00000100,
  386. 0xa008, 0xffffffff, 0x00010000,
  387. 0xa008, 0xffffffff, 0x00010000,
  388. 0x913c, 0xffff03ff, 0x01000100,
  389. 0x913c, 0xffff03ff, 0x01000100,
  390. 0x90e8, 0x001fffff, 0x010400c0,
  391. 0x8c00, 0x000000ff, 0x00000003,
  392. 0x8c00, 0x000000ff, 0x00000003,
  393. 0x8c04, 0xf8ff00ff, 0x40600060,
  394. 0x8c04, 0xf8ff00ff, 0x40600060,
  395. 0x8c30, 0x0000000f, 0x00040005,
  396. 0x8cf0, 0x1fff1fff, 0x08e00410,
  397. 0x8cf0, 0x1fff1fff, 0x08e00410,
  398. 0x900c, 0x00ffffff, 0x0017071f,
  399. 0x28350, 0x00000f01, 0x00000000,
  400. 0x28350, 0x00000f01, 0x00000000,
  401. 0x9508, 0xf700071f, 0x00000002,
  402. 0x9508, 0xf700071f, 0x00000002,
  403. 0x9688, 0x00300000, 0x0017000f,
  404. 0x960c, 0xffffffff, 0x54763210,
  405. 0x960c, 0xffffffff, 0x54763210,
  406. 0x20ef8, 0x01ff01ff, 0x00000002,
  407. 0x20e98, 0xfffffbff, 0x00200000,
  408. 0x2015c, 0xffffffff, 0x00000f40,
  409. 0x88c4, 0x001f3ae3, 0x00000082,
  410. 0x88c4, 0x001f3ae3, 0x00000082,
  411. 0x8978, 0x3fffffff, 0x04050140,
  412. 0x8978, 0x3fffffff, 0x04050140,
  413. 0x88d4, 0x0000001f, 0x00000010,
  414. 0x88d4, 0x0000001f, 0x00000010,
  415. 0x8974, 0xffffffff, 0x00000000,
  416. 0x8974, 0xffffffff, 0x00000000
  417. };
  418. static void ni_init_golden_registers(struct radeon_device *rdev)
  419. {
  420. switch (rdev->family) {
  421. case CHIP_CAYMAN:
  422. radeon_program_register_sequence(rdev,
  423. cayman_golden_registers,
  424. (const u32)ARRAY_SIZE(cayman_golden_registers));
  425. radeon_program_register_sequence(rdev,
  426. cayman_golden_registers2,
  427. (const u32)ARRAY_SIZE(cayman_golden_registers2));
  428. break;
  429. case CHIP_ARUBA:
  430. if ((rdev->pdev->device == 0x9900) ||
  431. (rdev->pdev->device == 0x9901) ||
  432. (rdev->pdev->device == 0x9903) ||
  433. (rdev->pdev->device == 0x9904) ||
  434. (rdev->pdev->device == 0x9905) ||
  435. (rdev->pdev->device == 0x9906) ||
  436. (rdev->pdev->device == 0x9907) ||
  437. (rdev->pdev->device == 0x9908) ||
  438. (rdev->pdev->device == 0x9909) ||
  439. (rdev->pdev->device == 0x990A) ||
  440. (rdev->pdev->device == 0x990B) ||
  441. (rdev->pdev->device == 0x990C) ||
  442. (rdev->pdev->device == 0x990D) ||
  443. (rdev->pdev->device == 0x990E) ||
  444. (rdev->pdev->device == 0x990F) ||
  445. (rdev->pdev->device == 0x9910) ||
  446. (rdev->pdev->device == 0x9913) ||
  447. (rdev->pdev->device == 0x9917) ||
  448. (rdev->pdev->device == 0x9918)) {
  449. radeon_program_register_sequence(rdev,
  450. dvst_golden_registers,
  451. (const u32)ARRAY_SIZE(dvst_golden_registers));
  452. radeon_program_register_sequence(rdev,
  453. dvst_golden_registers2,
  454. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  455. } else {
  456. radeon_program_register_sequence(rdev,
  457. scrapper_golden_registers,
  458. (const u32)ARRAY_SIZE(scrapper_golden_registers));
  459. radeon_program_register_sequence(rdev,
  460. dvst_golden_registers2,
  461. (const u32)ARRAY_SIZE(dvst_golden_registers2));
  462. }
  463. break;
  464. default:
  465. break;
  466. }
  467. }
  468. #define BTC_IO_MC_REGS_SIZE 29
  469. static const u32 barts_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  470. {0x00000077, 0xff010100},
  471. {0x00000078, 0x00000000},
  472. {0x00000079, 0x00001434},
  473. {0x0000007a, 0xcc08ec08},
  474. {0x0000007b, 0x00040000},
  475. {0x0000007c, 0x000080c0},
  476. {0x0000007d, 0x09000000},
  477. {0x0000007e, 0x00210404},
  478. {0x00000081, 0x08a8e800},
  479. {0x00000082, 0x00030444},
  480. {0x00000083, 0x00000000},
  481. {0x00000085, 0x00000001},
  482. {0x00000086, 0x00000002},
  483. {0x00000087, 0x48490000},
  484. {0x00000088, 0x20244647},
  485. {0x00000089, 0x00000005},
  486. {0x0000008b, 0x66030000},
  487. {0x0000008c, 0x00006603},
  488. {0x0000008d, 0x00000100},
  489. {0x0000008f, 0x00001c0a},
  490. {0x00000090, 0xff000001},
  491. {0x00000094, 0x00101101},
  492. {0x00000095, 0x00000fff},
  493. {0x00000096, 0x00116fff},
  494. {0x00000097, 0x60010000},
  495. {0x00000098, 0x10010000},
  496. {0x00000099, 0x00006000},
  497. {0x0000009a, 0x00001000},
  498. {0x0000009f, 0x00946a00}
  499. };
  500. static const u32 turks_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  501. {0x00000077, 0xff010100},
  502. {0x00000078, 0x00000000},
  503. {0x00000079, 0x00001434},
  504. {0x0000007a, 0xcc08ec08},
  505. {0x0000007b, 0x00040000},
  506. {0x0000007c, 0x000080c0},
  507. {0x0000007d, 0x09000000},
  508. {0x0000007e, 0x00210404},
  509. {0x00000081, 0x08a8e800},
  510. {0x00000082, 0x00030444},
  511. {0x00000083, 0x00000000},
  512. {0x00000085, 0x00000001},
  513. {0x00000086, 0x00000002},
  514. {0x00000087, 0x48490000},
  515. {0x00000088, 0x20244647},
  516. {0x00000089, 0x00000005},
  517. {0x0000008b, 0x66030000},
  518. {0x0000008c, 0x00006603},
  519. {0x0000008d, 0x00000100},
  520. {0x0000008f, 0x00001c0a},
  521. {0x00000090, 0xff000001},
  522. {0x00000094, 0x00101101},
  523. {0x00000095, 0x00000fff},
  524. {0x00000096, 0x00116fff},
  525. {0x00000097, 0x60010000},
  526. {0x00000098, 0x10010000},
  527. {0x00000099, 0x00006000},
  528. {0x0000009a, 0x00001000},
  529. {0x0000009f, 0x00936a00}
  530. };
  531. static const u32 caicos_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  532. {0x00000077, 0xff010100},
  533. {0x00000078, 0x00000000},
  534. {0x00000079, 0x00001434},
  535. {0x0000007a, 0xcc08ec08},
  536. {0x0000007b, 0x00040000},
  537. {0x0000007c, 0x000080c0},
  538. {0x0000007d, 0x09000000},
  539. {0x0000007e, 0x00210404},
  540. {0x00000081, 0x08a8e800},
  541. {0x00000082, 0x00030444},
  542. {0x00000083, 0x00000000},
  543. {0x00000085, 0x00000001},
  544. {0x00000086, 0x00000002},
  545. {0x00000087, 0x48490000},
  546. {0x00000088, 0x20244647},
  547. {0x00000089, 0x00000005},
  548. {0x0000008b, 0x66030000},
  549. {0x0000008c, 0x00006603},
  550. {0x0000008d, 0x00000100},
  551. {0x0000008f, 0x00001c0a},
  552. {0x00000090, 0xff000001},
  553. {0x00000094, 0x00101101},
  554. {0x00000095, 0x00000fff},
  555. {0x00000096, 0x00116fff},
  556. {0x00000097, 0x60010000},
  557. {0x00000098, 0x10010000},
  558. {0x00000099, 0x00006000},
  559. {0x0000009a, 0x00001000},
  560. {0x0000009f, 0x00916a00}
  561. };
  562. static const u32 cayman_io_mc_regs[BTC_IO_MC_REGS_SIZE][2] = {
  563. {0x00000077, 0xff010100},
  564. {0x00000078, 0x00000000},
  565. {0x00000079, 0x00001434},
  566. {0x0000007a, 0xcc08ec08},
  567. {0x0000007b, 0x00040000},
  568. {0x0000007c, 0x000080c0},
  569. {0x0000007d, 0x09000000},
  570. {0x0000007e, 0x00210404},
  571. {0x00000081, 0x08a8e800},
  572. {0x00000082, 0x00030444},
  573. {0x00000083, 0x00000000},
  574. {0x00000085, 0x00000001},
  575. {0x00000086, 0x00000002},
  576. {0x00000087, 0x48490000},
  577. {0x00000088, 0x20244647},
  578. {0x00000089, 0x00000005},
  579. {0x0000008b, 0x66030000},
  580. {0x0000008c, 0x00006603},
  581. {0x0000008d, 0x00000100},
  582. {0x0000008f, 0x00001c0a},
  583. {0x00000090, 0xff000001},
  584. {0x00000094, 0x00101101},
  585. {0x00000095, 0x00000fff},
  586. {0x00000096, 0x00116fff},
  587. {0x00000097, 0x60010000},
  588. {0x00000098, 0x10010000},
  589. {0x00000099, 0x00006000},
  590. {0x0000009a, 0x00001000},
  591. {0x0000009f, 0x00976b00}
  592. };
  593. int ni_mc_load_microcode(struct radeon_device *rdev)
  594. {
  595. const __be32 *fw_data;
  596. u32 mem_type, running, blackout = 0;
  597. u32 *io_mc_regs;
  598. int i, ucode_size, regs_size;
  599. if (!rdev->mc_fw)
  600. return -EINVAL;
  601. switch (rdev->family) {
  602. case CHIP_BARTS:
  603. io_mc_regs = (u32 *)&barts_io_mc_regs;
  604. ucode_size = BTC_MC_UCODE_SIZE;
  605. regs_size = BTC_IO_MC_REGS_SIZE;
  606. break;
  607. case CHIP_TURKS:
  608. io_mc_regs = (u32 *)&turks_io_mc_regs;
  609. ucode_size = BTC_MC_UCODE_SIZE;
  610. regs_size = BTC_IO_MC_REGS_SIZE;
  611. break;
  612. case CHIP_CAICOS:
  613. default:
  614. io_mc_regs = (u32 *)&caicos_io_mc_regs;
  615. ucode_size = BTC_MC_UCODE_SIZE;
  616. regs_size = BTC_IO_MC_REGS_SIZE;
  617. break;
  618. case CHIP_CAYMAN:
  619. io_mc_regs = (u32 *)&cayman_io_mc_regs;
  620. ucode_size = CAYMAN_MC_UCODE_SIZE;
  621. regs_size = BTC_IO_MC_REGS_SIZE;
  622. break;
  623. }
  624. mem_type = (RREG32(MC_SEQ_MISC0) & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT;
  625. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  626. if ((mem_type == MC_SEQ_MISC0_GDDR5_VALUE) && (running == 0)) {
  627. if (running) {
  628. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  629. WREG32(MC_SHARED_BLACKOUT_CNTL, 1);
  630. }
  631. /* reset the engine and set to writable */
  632. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  633. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  634. /* load mc io regs */
  635. for (i = 0; i < regs_size; i++) {
  636. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  637. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  638. }
  639. /* load the MC ucode */
  640. fw_data = (const __be32 *)rdev->mc_fw->data;
  641. for (i = 0; i < ucode_size; i++)
  642. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  643. /* put the engine back into the active state */
  644. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  645. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  646. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  647. /* wait for training to complete */
  648. for (i = 0; i < rdev->usec_timeout; i++) {
  649. if (RREG32(MC_IO_PAD_CNTL_D0) & MEM_FALL_OUT_CMD)
  650. break;
  651. udelay(1);
  652. }
  653. if (running)
  654. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  655. }
  656. return 0;
  657. }
  658. int ni_init_microcode(struct radeon_device *rdev)
  659. {
  660. struct platform_device *pdev;
  661. const char *chip_name;
  662. const char *rlc_chip_name;
  663. size_t pfp_req_size, me_req_size, rlc_req_size, mc_req_size;
  664. size_t smc_req_size = 0;
  665. char fw_name[30];
  666. int err;
  667. DRM_DEBUG("\n");
  668. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  669. err = IS_ERR(pdev);
  670. if (err) {
  671. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  672. return -EINVAL;
  673. }
  674. switch (rdev->family) {
  675. case CHIP_BARTS:
  676. chip_name = "BARTS";
  677. rlc_chip_name = "BTC";
  678. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  679. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  680. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  681. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  682. smc_req_size = ALIGN(BARTS_SMC_UCODE_SIZE, 4);
  683. break;
  684. case CHIP_TURKS:
  685. chip_name = "TURKS";
  686. rlc_chip_name = "BTC";
  687. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  688. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  689. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  690. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  691. smc_req_size = ALIGN(TURKS_SMC_UCODE_SIZE, 4);
  692. break;
  693. case CHIP_CAICOS:
  694. chip_name = "CAICOS";
  695. rlc_chip_name = "BTC";
  696. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  697. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  698. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  699. mc_req_size = BTC_MC_UCODE_SIZE * 4;
  700. smc_req_size = ALIGN(CAICOS_SMC_UCODE_SIZE, 4);
  701. break;
  702. case CHIP_CAYMAN:
  703. chip_name = "CAYMAN";
  704. rlc_chip_name = "CAYMAN";
  705. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  706. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  707. rlc_req_size = CAYMAN_RLC_UCODE_SIZE * 4;
  708. mc_req_size = CAYMAN_MC_UCODE_SIZE * 4;
  709. smc_req_size = ALIGN(CAYMAN_SMC_UCODE_SIZE, 4);
  710. break;
  711. case CHIP_ARUBA:
  712. chip_name = "ARUBA";
  713. rlc_chip_name = "ARUBA";
  714. /* pfp/me same size as CAYMAN */
  715. pfp_req_size = CAYMAN_PFP_UCODE_SIZE * 4;
  716. me_req_size = CAYMAN_PM4_UCODE_SIZE * 4;
  717. rlc_req_size = ARUBA_RLC_UCODE_SIZE * 4;
  718. mc_req_size = 0;
  719. break;
  720. default: BUG();
  721. }
  722. DRM_INFO("Loading %s Microcode\n", chip_name);
  723. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  724. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  725. if (err)
  726. goto out;
  727. if (rdev->pfp_fw->size != pfp_req_size) {
  728. printk(KERN_ERR
  729. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  730. rdev->pfp_fw->size, fw_name);
  731. err = -EINVAL;
  732. goto out;
  733. }
  734. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  735. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  736. if (err)
  737. goto out;
  738. if (rdev->me_fw->size != me_req_size) {
  739. printk(KERN_ERR
  740. "ni_cp: Bogus length %zu in firmware \"%s\"\n",
  741. rdev->me_fw->size, fw_name);
  742. err = -EINVAL;
  743. }
  744. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  745. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  746. if (err)
  747. goto out;
  748. if (rdev->rlc_fw->size != rlc_req_size) {
  749. printk(KERN_ERR
  750. "ni_rlc: Bogus length %zu in firmware \"%s\"\n",
  751. rdev->rlc_fw->size, fw_name);
  752. err = -EINVAL;
  753. }
  754. /* no MC ucode on TN */
  755. if (!(rdev->flags & RADEON_IS_IGP)) {
  756. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  757. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  758. if (err)
  759. goto out;
  760. if (rdev->mc_fw->size != mc_req_size) {
  761. printk(KERN_ERR
  762. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  763. rdev->mc_fw->size, fw_name);
  764. err = -EINVAL;
  765. }
  766. }
  767. if ((rdev->family >= CHIP_BARTS) && (rdev->family <= CHIP_CAYMAN)) {
  768. snprintf(fw_name, sizeof(fw_name), "radeon/%s_smc.bin", chip_name);
  769. err = request_firmware(&rdev->smc_fw, fw_name, &pdev->dev);
  770. if (err)
  771. goto out;
  772. if (rdev->smc_fw->size != smc_req_size) {
  773. printk(KERN_ERR
  774. "ni_mc: Bogus length %zu in firmware \"%s\"\n",
  775. rdev->mc_fw->size, fw_name);
  776. err = -EINVAL;
  777. }
  778. }
  779. out:
  780. platform_device_unregister(pdev);
  781. if (err) {
  782. if (err != -EINVAL)
  783. printk(KERN_ERR
  784. "ni_cp: Failed to load firmware \"%s\"\n",
  785. fw_name);
  786. release_firmware(rdev->pfp_fw);
  787. rdev->pfp_fw = NULL;
  788. release_firmware(rdev->me_fw);
  789. rdev->me_fw = NULL;
  790. release_firmware(rdev->rlc_fw);
  791. rdev->rlc_fw = NULL;
  792. release_firmware(rdev->mc_fw);
  793. rdev->mc_fw = NULL;
  794. }
  795. return err;
  796. }
  797. int tn_get_temp(struct radeon_device *rdev)
  798. {
  799. u32 temp = RREG32_SMC(TN_CURRENT_GNB_TEMP) & 0x7ff;
  800. int actual_temp = (temp / 8) - 49;
  801. return actual_temp * 1000;
  802. }
  803. /*
  804. * Core functions
  805. */
  806. static void cayman_gpu_init(struct radeon_device *rdev)
  807. {
  808. u32 gb_addr_config = 0;
  809. u32 mc_shared_chmap, mc_arb_ramcfg;
  810. u32 cgts_tcc_disable;
  811. u32 sx_debug_1;
  812. u32 smx_dc_ctl0;
  813. u32 cgts_sm_ctrl_reg;
  814. u32 hdp_host_path_cntl;
  815. u32 tmp;
  816. u32 disabled_rb_mask;
  817. int i, j;
  818. switch (rdev->family) {
  819. case CHIP_CAYMAN:
  820. rdev->config.cayman.max_shader_engines = 2;
  821. rdev->config.cayman.max_pipes_per_simd = 4;
  822. rdev->config.cayman.max_tile_pipes = 8;
  823. rdev->config.cayman.max_simds_per_se = 12;
  824. rdev->config.cayman.max_backends_per_se = 4;
  825. rdev->config.cayman.max_texture_channel_caches = 8;
  826. rdev->config.cayman.max_gprs = 256;
  827. rdev->config.cayman.max_threads = 256;
  828. rdev->config.cayman.max_gs_threads = 32;
  829. rdev->config.cayman.max_stack_entries = 512;
  830. rdev->config.cayman.sx_num_of_sets = 8;
  831. rdev->config.cayman.sx_max_export_size = 256;
  832. rdev->config.cayman.sx_max_export_pos_size = 64;
  833. rdev->config.cayman.sx_max_export_smx_size = 192;
  834. rdev->config.cayman.max_hw_contexts = 8;
  835. rdev->config.cayman.sq_num_cf_insts = 2;
  836. rdev->config.cayman.sc_prim_fifo_size = 0x100;
  837. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  838. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  839. gb_addr_config = CAYMAN_GB_ADDR_CONFIG_GOLDEN;
  840. break;
  841. case CHIP_ARUBA:
  842. default:
  843. rdev->config.cayman.max_shader_engines = 1;
  844. rdev->config.cayman.max_pipes_per_simd = 4;
  845. rdev->config.cayman.max_tile_pipes = 2;
  846. if ((rdev->pdev->device == 0x9900) ||
  847. (rdev->pdev->device == 0x9901) ||
  848. (rdev->pdev->device == 0x9905) ||
  849. (rdev->pdev->device == 0x9906) ||
  850. (rdev->pdev->device == 0x9907) ||
  851. (rdev->pdev->device == 0x9908) ||
  852. (rdev->pdev->device == 0x9909) ||
  853. (rdev->pdev->device == 0x990B) ||
  854. (rdev->pdev->device == 0x990C) ||
  855. (rdev->pdev->device == 0x990F) ||
  856. (rdev->pdev->device == 0x9910) ||
  857. (rdev->pdev->device == 0x9917) ||
  858. (rdev->pdev->device == 0x9999) ||
  859. (rdev->pdev->device == 0x999C)) {
  860. rdev->config.cayman.max_simds_per_se = 6;
  861. rdev->config.cayman.max_backends_per_se = 2;
  862. } else if ((rdev->pdev->device == 0x9903) ||
  863. (rdev->pdev->device == 0x9904) ||
  864. (rdev->pdev->device == 0x990A) ||
  865. (rdev->pdev->device == 0x990D) ||
  866. (rdev->pdev->device == 0x990E) ||
  867. (rdev->pdev->device == 0x9913) ||
  868. (rdev->pdev->device == 0x9918) ||
  869. (rdev->pdev->device == 0x999D)) {
  870. rdev->config.cayman.max_simds_per_se = 4;
  871. rdev->config.cayman.max_backends_per_se = 2;
  872. } else if ((rdev->pdev->device == 0x9919) ||
  873. (rdev->pdev->device == 0x9990) ||
  874. (rdev->pdev->device == 0x9991) ||
  875. (rdev->pdev->device == 0x9994) ||
  876. (rdev->pdev->device == 0x9995) ||
  877. (rdev->pdev->device == 0x9996) ||
  878. (rdev->pdev->device == 0x999A) ||
  879. (rdev->pdev->device == 0x99A0)) {
  880. rdev->config.cayman.max_simds_per_se = 3;
  881. rdev->config.cayman.max_backends_per_se = 1;
  882. } else {
  883. rdev->config.cayman.max_simds_per_se = 2;
  884. rdev->config.cayman.max_backends_per_se = 1;
  885. }
  886. rdev->config.cayman.max_texture_channel_caches = 2;
  887. rdev->config.cayman.max_gprs = 256;
  888. rdev->config.cayman.max_threads = 256;
  889. rdev->config.cayman.max_gs_threads = 32;
  890. rdev->config.cayman.max_stack_entries = 512;
  891. rdev->config.cayman.sx_num_of_sets = 8;
  892. rdev->config.cayman.sx_max_export_size = 256;
  893. rdev->config.cayman.sx_max_export_pos_size = 64;
  894. rdev->config.cayman.sx_max_export_smx_size = 192;
  895. rdev->config.cayman.max_hw_contexts = 8;
  896. rdev->config.cayman.sq_num_cf_insts = 2;
  897. rdev->config.cayman.sc_prim_fifo_size = 0x40;
  898. rdev->config.cayman.sc_hiz_tile_fifo_size = 0x30;
  899. rdev->config.cayman.sc_earlyz_tile_fifo_size = 0x130;
  900. gb_addr_config = ARUBA_GB_ADDR_CONFIG_GOLDEN;
  901. break;
  902. }
  903. /* Initialize HDP */
  904. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  905. WREG32((0x2c14 + j), 0x00000000);
  906. WREG32((0x2c18 + j), 0x00000000);
  907. WREG32((0x2c1c + j), 0x00000000);
  908. WREG32((0x2c20 + j), 0x00000000);
  909. WREG32((0x2c24 + j), 0x00000000);
  910. }
  911. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  912. evergreen_fix_pci_max_read_req_size(rdev);
  913. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  914. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  915. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  916. rdev->config.cayman.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  917. if (rdev->config.cayman.mem_row_size_in_kb > 4)
  918. rdev->config.cayman.mem_row_size_in_kb = 4;
  919. /* XXX use MC settings? */
  920. rdev->config.cayman.shader_engine_tile_size = 32;
  921. rdev->config.cayman.num_gpus = 1;
  922. rdev->config.cayman.multi_gpu_tile_size = 64;
  923. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  924. rdev->config.cayman.num_tile_pipes = (1 << tmp);
  925. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  926. rdev->config.cayman.mem_max_burst_length_bytes = (tmp + 1) * 256;
  927. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  928. rdev->config.cayman.num_shader_engines = tmp + 1;
  929. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  930. rdev->config.cayman.num_gpus = tmp + 1;
  931. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  932. rdev->config.cayman.multi_gpu_tile_size = 1 << tmp;
  933. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  934. rdev->config.cayman.mem_row_size_in_kb = 1 << tmp;
  935. /* setup tiling info dword. gb_addr_config is not adequate since it does
  936. * not have bank info, so create a custom tiling dword.
  937. * bits 3:0 num_pipes
  938. * bits 7:4 num_banks
  939. * bits 11:8 group_size
  940. * bits 15:12 row_size
  941. */
  942. rdev->config.cayman.tile_config = 0;
  943. switch (rdev->config.cayman.num_tile_pipes) {
  944. case 1:
  945. default:
  946. rdev->config.cayman.tile_config |= (0 << 0);
  947. break;
  948. case 2:
  949. rdev->config.cayman.tile_config |= (1 << 0);
  950. break;
  951. case 4:
  952. rdev->config.cayman.tile_config |= (2 << 0);
  953. break;
  954. case 8:
  955. rdev->config.cayman.tile_config |= (3 << 0);
  956. break;
  957. }
  958. /* num banks is 8 on all fusion asics. 0 = 4, 1 = 8, 2 = 16 */
  959. if (rdev->flags & RADEON_IS_IGP)
  960. rdev->config.cayman.tile_config |= 1 << 4;
  961. else {
  962. switch ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) {
  963. case 0: /* four banks */
  964. rdev->config.cayman.tile_config |= 0 << 4;
  965. break;
  966. case 1: /* eight banks */
  967. rdev->config.cayman.tile_config |= 1 << 4;
  968. break;
  969. case 2: /* sixteen banks */
  970. default:
  971. rdev->config.cayman.tile_config |= 2 << 4;
  972. break;
  973. }
  974. }
  975. rdev->config.cayman.tile_config |=
  976. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  977. rdev->config.cayman.tile_config |=
  978. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  979. tmp = 0;
  980. for (i = (rdev->config.cayman.max_shader_engines - 1); i >= 0; i--) {
  981. u32 rb_disable_bitmap;
  982. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  983. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_INDEX(i));
  984. rb_disable_bitmap = (RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000) >> 16;
  985. tmp <<= 4;
  986. tmp |= rb_disable_bitmap;
  987. }
  988. /* enabled rb are just the one not disabled :) */
  989. disabled_rb_mask = tmp;
  990. tmp = 0;
  991. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  992. tmp |= (1 << i);
  993. /* if all the backends are disabled, fix it up here */
  994. if ((disabled_rb_mask & tmp) == tmp) {
  995. for (i = 0; i < (rdev->config.cayman.max_backends_per_se * rdev->config.cayman.max_shader_engines); i++)
  996. disabled_rb_mask &= ~(1 << i);
  997. }
  998. WREG32(GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  999. WREG32(RLC_GFX_INDEX, INSTANCE_BROADCAST_WRITES | SE_BROADCAST_WRITES);
  1000. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1001. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1002. if (ASIC_IS_DCE6(rdev))
  1003. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1004. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1005. WREG32(DMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1006. WREG32(DMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1007. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1008. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1009. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1010. if ((rdev->config.cayman.max_backends_per_se == 1) &&
  1011. (rdev->flags & RADEON_IS_IGP)) {
  1012. if ((disabled_rb_mask & 3) == 1) {
  1013. /* RB0 disabled, RB1 enabled */
  1014. tmp = 0x11111111;
  1015. } else {
  1016. /* RB1 disabled, RB0 enabled */
  1017. tmp = 0x00000000;
  1018. }
  1019. } else {
  1020. tmp = gb_addr_config & NUM_PIPES_MASK;
  1021. tmp = r6xx_remap_render_backend(rdev, tmp,
  1022. rdev->config.cayman.max_backends_per_se *
  1023. rdev->config.cayman.max_shader_engines,
  1024. CAYMAN_MAX_BACKENDS, disabled_rb_mask);
  1025. }
  1026. WREG32(GB_BACKEND_MAP, tmp);
  1027. cgts_tcc_disable = 0xffff0000;
  1028. for (i = 0; i < rdev->config.cayman.max_texture_channel_caches; i++)
  1029. cgts_tcc_disable &= ~(1 << (16 + i));
  1030. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1031. WREG32(CGTS_SYS_TCC_DISABLE, cgts_tcc_disable);
  1032. WREG32(CGTS_USER_SYS_TCC_DISABLE, cgts_tcc_disable);
  1033. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1034. /* reprogram the shader complex */
  1035. cgts_sm_ctrl_reg = RREG32(CGTS_SM_CTRL_REG);
  1036. for (i = 0; i < 16; i++)
  1037. WREG32(CGTS_SM_CTRL_REG, OVERRIDE);
  1038. WREG32(CGTS_SM_CTRL_REG, cgts_sm_ctrl_reg);
  1039. /* set HW defaults for 3D engine */
  1040. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1041. sx_debug_1 = RREG32(SX_DEBUG_1);
  1042. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1043. WREG32(SX_DEBUG_1, sx_debug_1);
  1044. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1045. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1046. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.cayman.sx_num_of_sets);
  1047. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1048. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4) | CRC_SIMD_ID_WADDR_DISABLE);
  1049. /* need to be explicitly zero-ed */
  1050. WREG32(VGT_OFFCHIP_LDS_BASE, 0);
  1051. WREG32(SQ_LSTMP_RING_BASE, 0);
  1052. WREG32(SQ_HSTMP_RING_BASE, 0);
  1053. WREG32(SQ_ESTMP_RING_BASE, 0);
  1054. WREG32(SQ_GSTMP_RING_BASE, 0);
  1055. WREG32(SQ_VSTMP_RING_BASE, 0);
  1056. WREG32(SQ_PSTMP_RING_BASE, 0);
  1057. WREG32(TA_CNTL_AUX, DISABLE_CUBE_ANISO);
  1058. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.cayman.sx_max_export_size / 4) - 1) |
  1059. POSITION_BUFFER_SIZE((rdev->config.cayman.sx_max_export_pos_size / 4) - 1) |
  1060. SMX_BUFFER_SIZE((rdev->config.cayman.sx_max_export_smx_size / 4) - 1)));
  1061. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.cayman.sc_prim_fifo_size) |
  1062. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_hiz_tile_fifo_size) |
  1063. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cayman.sc_earlyz_tile_fifo_size)));
  1064. WREG32(VGT_NUM_INSTANCES, 1);
  1065. WREG32(CP_PERFMON_CNTL, 0);
  1066. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.cayman.sq_num_cf_insts) |
  1067. FETCH_FIFO_HIWATER(0x4) |
  1068. DONE_FIFO_HIWATER(0xe0) |
  1069. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1070. WREG32(SQ_GPR_RESOURCE_MGMT_1, NUM_CLAUSE_TEMP_GPRS(4));
  1071. WREG32(SQ_CONFIG, (VC_ENABLE |
  1072. EXPORT_SRC_C |
  1073. GFX_PRIO(0) |
  1074. CS1_PRIO(0) |
  1075. CS2_PRIO(1)));
  1076. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, DYN_GPR_ENABLE);
  1077. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1078. FORCE_EOV_MAX_REZ_CNT(255)));
  1079. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1080. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1081. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1082. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1083. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1084. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1085. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1086. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1087. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1088. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1089. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1090. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1091. tmp = RREG32(HDP_MISC_CNTL);
  1092. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1093. WREG32(HDP_MISC_CNTL, tmp);
  1094. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1095. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1096. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1097. udelay(50);
  1098. /* set clockgating golden values on TN */
  1099. if (rdev->family == CHIP_ARUBA) {
  1100. tmp = RREG32_CG(CG_CGTT_LOCAL_0);
  1101. tmp &= ~0x00380000;
  1102. WREG32_CG(CG_CGTT_LOCAL_0, tmp);
  1103. tmp = RREG32_CG(CG_CGTT_LOCAL_1);
  1104. tmp &= ~0x0e000000;
  1105. WREG32_CG(CG_CGTT_LOCAL_1, tmp);
  1106. }
  1107. }
  1108. /*
  1109. * GART
  1110. */
  1111. void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev)
  1112. {
  1113. /* flush hdp cache */
  1114. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  1115. /* bits 0-7 are the VM contexts0-7 */
  1116. WREG32(VM_INVALIDATE_REQUEST, 1);
  1117. }
  1118. static int cayman_pcie_gart_enable(struct radeon_device *rdev)
  1119. {
  1120. int i, r;
  1121. if (rdev->gart.robj == NULL) {
  1122. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  1123. return -EINVAL;
  1124. }
  1125. r = radeon_gart_table_vram_pin(rdev);
  1126. if (r)
  1127. return r;
  1128. radeon_gart_restore(rdev);
  1129. /* Setup TLB control */
  1130. WREG32(MC_VM_MX_L1_TLB_CNTL,
  1131. (0xA << 7) |
  1132. ENABLE_L1_TLB |
  1133. ENABLE_L1_FRAGMENT_PROCESSING |
  1134. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1135. ENABLE_ADVANCED_DRIVER_MODEL |
  1136. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1137. /* Setup L2 cache */
  1138. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  1139. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1140. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1141. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1142. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1143. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  1144. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1145. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1146. /* setup context0 */
  1147. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  1148. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  1149. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  1150. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  1151. (u32)(rdev->dummy_page.addr >> 12));
  1152. WREG32(VM_CONTEXT0_CNTL2, 0);
  1153. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  1154. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1155. WREG32(0x15D4, 0);
  1156. WREG32(0x15D8, 0);
  1157. WREG32(0x15DC, 0);
  1158. /* empty context1-7 */
  1159. /* Assign the pt base to something valid for now; the pts used for
  1160. * the VMs are determined by the application and setup and assigned
  1161. * on the fly in the vm part of radeon_gart.c
  1162. */
  1163. for (i = 1; i < 8; i++) {
  1164. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR + (i << 2), 0);
  1165. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR + (i << 2), rdev->vm_manager.max_pfn);
  1166. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  1167. rdev->gart.table_addr >> 12);
  1168. }
  1169. /* enable context1-7 */
  1170. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  1171. (u32)(rdev->dummy_page.addr >> 12));
  1172. WREG32(VM_CONTEXT1_CNTL2, 4);
  1173. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  1174. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1175. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1176. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1177. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  1178. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1179. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  1180. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1181. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  1182. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1183. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  1184. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  1185. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  1186. cayman_pcie_gart_tlb_flush(rdev);
  1187. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  1188. (unsigned)(rdev->mc.gtt_size >> 20),
  1189. (unsigned long long)rdev->gart.table_addr);
  1190. rdev->gart.ready = true;
  1191. return 0;
  1192. }
  1193. static void cayman_pcie_gart_disable(struct radeon_device *rdev)
  1194. {
  1195. /* Disable all tables */
  1196. WREG32(VM_CONTEXT0_CNTL, 0);
  1197. WREG32(VM_CONTEXT1_CNTL, 0);
  1198. /* Setup TLB control */
  1199. WREG32(MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING |
  1200. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  1201. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  1202. /* Setup L2 cache */
  1203. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  1204. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  1205. EFFECTIVE_L2_QUEUE_SIZE(7) |
  1206. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  1207. WREG32(VM_L2_CNTL2, 0);
  1208. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  1209. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  1210. radeon_gart_table_vram_unpin(rdev);
  1211. }
  1212. static void cayman_pcie_gart_fini(struct radeon_device *rdev)
  1213. {
  1214. cayman_pcie_gart_disable(rdev);
  1215. radeon_gart_table_vram_free(rdev);
  1216. radeon_gart_fini(rdev);
  1217. }
  1218. void cayman_cp_int_cntl_setup(struct radeon_device *rdev,
  1219. int ring, u32 cp_int_cntl)
  1220. {
  1221. u32 srbm_gfx_cntl = RREG32(SRBM_GFX_CNTL) & ~3;
  1222. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl | (ring & 3));
  1223. WREG32(CP_INT_CNTL, cp_int_cntl);
  1224. }
  1225. /*
  1226. * CP.
  1227. */
  1228. void cayman_fence_ring_emit(struct radeon_device *rdev,
  1229. struct radeon_fence *fence)
  1230. {
  1231. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1232. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1233. /* flush read cache over gart for this vmid */
  1234. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1235. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1236. radeon_ring_write(ring, 0);
  1237. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1238. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1239. radeon_ring_write(ring, 0xFFFFFFFF);
  1240. radeon_ring_write(ring, 0);
  1241. radeon_ring_write(ring, 10); /* poll interval */
  1242. /* EVENT_WRITE_EOP - flush caches, send int */
  1243. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1244. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  1245. radeon_ring_write(ring, addr & 0xffffffff);
  1246. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1247. radeon_ring_write(ring, fence->seq);
  1248. radeon_ring_write(ring, 0);
  1249. }
  1250. void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1251. {
  1252. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1253. /* set to DX10/11 mode */
  1254. radeon_ring_write(ring, PACKET3(PACKET3_MODE_CONTROL, 0));
  1255. radeon_ring_write(ring, 1);
  1256. if (ring->rptr_save_reg) {
  1257. uint32_t next_rptr = ring->wptr + 3 + 4 + 8;
  1258. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1259. radeon_ring_write(ring, ((ring->rptr_save_reg -
  1260. PACKET3_SET_CONFIG_REG_START) >> 2));
  1261. radeon_ring_write(ring, next_rptr);
  1262. }
  1263. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1264. radeon_ring_write(ring,
  1265. #ifdef __BIG_ENDIAN
  1266. (2 << 0) |
  1267. #endif
  1268. (ib->gpu_addr & 0xFFFFFFFC));
  1269. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  1270. radeon_ring_write(ring, ib->length_dw |
  1271. (ib->vm ? (ib->vm->id << 24) : 0));
  1272. /* flush read cache over gart for this vmid */
  1273. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1274. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1275. radeon_ring_write(ring, ib->vm ? ib->vm->id : 0);
  1276. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1277. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA | PACKET3_SH_ACTION_ENA);
  1278. radeon_ring_write(ring, 0xFFFFFFFF);
  1279. radeon_ring_write(ring, 0);
  1280. radeon_ring_write(ring, 10); /* poll interval */
  1281. }
  1282. void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
  1283. struct radeon_ring *ring,
  1284. struct radeon_semaphore *semaphore,
  1285. bool emit_wait)
  1286. {
  1287. uint64_t addr = semaphore->gpu_addr;
  1288. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  1289. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  1290. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  1291. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  1292. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  1293. radeon_ring_write(ring, 0x80 | (emit_wait ? 1 : 0));
  1294. }
  1295. static void cayman_cp_enable(struct radeon_device *rdev, bool enable)
  1296. {
  1297. if (enable)
  1298. WREG32(CP_ME_CNTL, 0);
  1299. else {
  1300. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1301. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  1302. WREG32(SCRATCH_UMSK, 0);
  1303. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1304. }
  1305. }
  1306. static int cayman_cp_load_microcode(struct radeon_device *rdev)
  1307. {
  1308. const __be32 *fw_data;
  1309. int i;
  1310. if (!rdev->me_fw || !rdev->pfp_fw)
  1311. return -EINVAL;
  1312. cayman_cp_enable(rdev, false);
  1313. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1314. WREG32(CP_PFP_UCODE_ADDR, 0);
  1315. for (i = 0; i < CAYMAN_PFP_UCODE_SIZE; i++)
  1316. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1317. WREG32(CP_PFP_UCODE_ADDR, 0);
  1318. fw_data = (const __be32 *)rdev->me_fw->data;
  1319. WREG32(CP_ME_RAM_WADDR, 0);
  1320. for (i = 0; i < CAYMAN_PM4_UCODE_SIZE; i++)
  1321. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1322. WREG32(CP_PFP_UCODE_ADDR, 0);
  1323. WREG32(CP_ME_RAM_WADDR, 0);
  1324. WREG32(CP_ME_RAM_RADDR, 0);
  1325. return 0;
  1326. }
  1327. static int cayman_cp_start(struct radeon_device *rdev)
  1328. {
  1329. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1330. int r, i;
  1331. r = radeon_ring_lock(rdev, ring, 7);
  1332. if (r) {
  1333. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1334. return r;
  1335. }
  1336. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1337. radeon_ring_write(ring, 0x1);
  1338. radeon_ring_write(ring, 0x0);
  1339. radeon_ring_write(ring, rdev->config.cayman.max_hw_contexts - 1);
  1340. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1341. radeon_ring_write(ring, 0);
  1342. radeon_ring_write(ring, 0);
  1343. radeon_ring_unlock_commit(rdev, ring);
  1344. cayman_cp_enable(rdev, true);
  1345. r = radeon_ring_lock(rdev, ring, cayman_default_size + 19);
  1346. if (r) {
  1347. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1348. return r;
  1349. }
  1350. /* setup clear context state */
  1351. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1352. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1353. for (i = 0; i < cayman_default_size; i++)
  1354. radeon_ring_write(ring, cayman_default_state[i]);
  1355. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1356. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1357. /* set clear context state */
  1358. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1359. radeon_ring_write(ring, 0);
  1360. /* SQ_VTX_BASE_VTX_LOC */
  1361. radeon_ring_write(ring, 0xc0026f00);
  1362. radeon_ring_write(ring, 0x00000000);
  1363. radeon_ring_write(ring, 0x00000000);
  1364. radeon_ring_write(ring, 0x00000000);
  1365. /* Clear consts */
  1366. radeon_ring_write(ring, 0xc0036f00);
  1367. radeon_ring_write(ring, 0x00000bc4);
  1368. radeon_ring_write(ring, 0xffffffff);
  1369. radeon_ring_write(ring, 0xffffffff);
  1370. radeon_ring_write(ring, 0xffffffff);
  1371. radeon_ring_write(ring, 0xc0026900);
  1372. radeon_ring_write(ring, 0x00000316);
  1373. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1374. radeon_ring_write(ring, 0x00000010); /* */
  1375. radeon_ring_unlock_commit(rdev, ring);
  1376. /* XXX init other rings */
  1377. return 0;
  1378. }
  1379. static void cayman_cp_fini(struct radeon_device *rdev)
  1380. {
  1381. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1382. cayman_cp_enable(rdev, false);
  1383. radeon_ring_fini(rdev, ring);
  1384. radeon_scratch_free(rdev, ring->rptr_save_reg);
  1385. }
  1386. static int cayman_cp_resume(struct radeon_device *rdev)
  1387. {
  1388. static const int ridx[] = {
  1389. RADEON_RING_TYPE_GFX_INDEX,
  1390. CAYMAN_RING_TYPE_CP1_INDEX,
  1391. CAYMAN_RING_TYPE_CP2_INDEX
  1392. };
  1393. static const unsigned cp_rb_cntl[] = {
  1394. CP_RB0_CNTL,
  1395. CP_RB1_CNTL,
  1396. CP_RB2_CNTL,
  1397. };
  1398. static const unsigned cp_rb_rptr_addr[] = {
  1399. CP_RB0_RPTR_ADDR,
  1400. CP_RB1_RPTR_ADDR,
  1401. CP_RB2_RPTR_ADDR
  1402. };
  1403. static const unsigned cp_rb_rptr_addr_hi[] = {
  1404. CP_RB0_RPTR_ADDR_HI,
  1405. CP_RB1_RPTR_ADDR_HI,
  1406. CP_RB2_RPTR_ADDR_HI
  1407. };
  1408. static const unsigned cp_rb_base[] = {
  1409. CP_RB0_BASE,
  1410. CP_RB1_BASE,
  1411. CP_RB2_BASE
  1412. };
  1413. struct radeon_ring *ring;
  1414. int i, r;
  1415. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1416. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1417. SOFT_RESET_PA |
  1418. SOFT_RESET_SH |
  1419. SOFT_RESET_VGT |
  1420. SOFT_RESET_SPI |
  1421. SOFT_RESET_SX));
  1422. RREG32(GRBM_SOFT_RESET);
  1423. mdelay(15);
  1424. WREG32(GRBM_SOFT_RESET, 0);
  1425. RREG32(GRBM_SOFT_RESET);
  1426. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1427. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1428. /* Set the write pointer delay */
  1429. WREG32(CP_RB_WPTR_DELAY, 0);
  1430. WREG32(CP_DEBUG, (1 << 27));
  1431. /* set the wb address whether it's enabled or not */
  1432. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1433. WREG32(SCRATCH_UMSK, 0xff);
  1434. for (i = 0; i < 3; ++i) {
  1435. uint32_t rb_cntl;
  1436. uint64_t addr;
  1437. /* Set ring buffer size */
  1438. ring = &rdev->ring[ridx[i]];
  1439. rb_cntl = drm_order(ring->ring_size / 8);
  1440. rb_cntl |= drm_order(RADEON_GPU_PAGE_SIZE/8) << 8;
  1441. #ifdef __BIG_ENDIAN
  1442. rb_cntl |= BUF_SWAP_32BIT;
  1443. #endif
  1444. WREG32(cp_rb_cntl[i], rb_cntl);
  1445. /* set the wb address whether it's enabled or not */
  1446. addr = rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET;
  1447. WREG32(cp_rb_rptr_addr[i], addr & 0xFFFFFFFC);
  1448. WREG32(cp_rb_rptr_addr_hi[i], upper_32_bits(addr) & 0xFF);
  1449. }
  1450. /* set the rb base addr, this causes an internal reset of ALL rings */
  1451. for (i = 0; i < 3; ++i) {
  1452. ring = &rdev->ring[ridx[i]];
  1453. WREG32(cp_rb_base[i], ring->gpu_addr >> 8);
  1454. }
  1455. for (i = 0; i < 3; ++i) {
  1456. /* Initialize the ring buffer's read and write pointers */
  1457. ring = &rdev->ring[ridx[i]];
  1458. WREG32_P(cp_rb_cntl[i], RB_RPTR_WR_ENA, ~RB_RPTR_WR_ENA);
  1459. ring->rptr = ring->wptr = 0;
  1460. WREG32(ring->rptr_reg, ring->rptr);
  1461. WREG32(ring->wptr_reg, ring->wptr);
  1462. mdelay(1);
  1463. WREG32_P(cp_rb_cntl[i], 0, ~RB_RPTR_WR_ENA);
  1464. }
  1465. /* start the rings */
  1466. cayman_cp_start(rdev);
  1467. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1468. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1469. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1470. /* this only test cp0 */
  1471. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1472. if (r) {
  1473. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1474. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1475. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1476. return r;
  1477. }
  1478. return 0;
  1479. }
  1480. /*
  1481. * DMA
  1482. * Starting with R600, the GPU has an asynchronous
  1483. * DMA engine. The programming model is very similar
  1484. * to the 3D engine (ring buffer, IBs, etc.), but the
  1485. * DMA controller has it's own packet format that is
  1486. * different form the PM4 format used by the 3D engine.
  1487. * It supports copying data, writing embedded data,
  1488. * solid fills, and a number of other things. It also
  1489. * has support for tiling/detiling of buffers.
  1490. * Cayman and newer support two asynchronous DMA engines.
  1491. */
  1492. /**
  1493. * cayman_dma_ring_ib_execute - Schedule an IB on the DMA engine
  1494. *
  1495. * @rdev: radeon_device pointer
  1496. * @ib: IB object to schedule
  1497. *
  1498. * Schedule an IB in the DMA ring (cayman-SI).
  1499. */
  1500. void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
  1501. struct radeon_ib *ib)
  1502. {
  1503. struct radeon_ring *ring = &rdev->ring[ib->ring];
  1504. if (rdev->wb.enabled) {
  1505. u32 next_rptr = ring->wptr + 4;
  1506. while ((next_rptr & 7) != 5)
  1507. next_rptr++;
  1508. next_rptr += 3;
  1509. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  1510. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1511. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  1512. radeon_ring_write(ring, next_rptr);
  1513. }
  1514. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  1515. * Pad as necessary with NOPs.
  1516. */
  1517. while ((ring->wptr & 7) != 5)
  1518. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1519. radeon_ring_write(ring, DMA_IB_PACKET(DMA_PACKET_INDIRECT_BUFFER, ib->vm ? ib->vm->id : 0, 0));
  1520. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  1521. radeon_ring_write(ring, (ib->length_dw << 12) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  1522. }
  1523. /**
  1524. * cayman_dma_stop - stop the async dma engines
  1525. *
  1526. * @rdev: radeon_device pointer
  1527. *
  1528. * Stop the async dma engines (cayman-SI).
  1529. */
  1530. void cayman_dma_stop(struct radeon_device *rdev)
  1531. {
  1532. u32 rb_cntl;
  1533. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1534. /* dma0 */
  1535. rb_cntl = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1536. rb_cntl &= ~DMA_RB_ENABLE;
  1537. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, rb_cntl);
  1538. /* dma1 */
  1539. rb_cntl = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1540. rb_cntl &= ~DMA_RB_ENABLE;
  1541. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, rb_cntl);
  1542. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  1543. rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready = false;
  1544. }
  1545. /**
  1546. * cayman_dma_resume - setup and start the async dma engines
  1547. *
  1548. * @rdev: radeon_device pointer
  1549. *
  1550. * Set up the DMA ring buffers and enable them. (cayman-SI).
  1551. * Returns 0 for success, error for failure.
  1552. */
  1553. int cayman_dma_resume(struct radeon_device *rdev)
  1554. {
  1555. struct radeon_ring *ring;
  1556. u32 rb_cntl, dma_cntl, ib_cntl;
  1557. u32 rb_bufsz;
  1558. u32 reg_offset, wb_offset;
  1559. int i, r;
  1560. /* Reset dma */
  1561. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA | SOFT_RESET_DMA1);
  1562. RREG32(SRBM_SOFT_RESET);
  1563. udelay(50);
  1564. WREG32(SRBM_SOFT_RESET, 0);
  1565. for (i = 0; i < 2; i++) {
  1566. if (i == 0) {
  1567. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1568. reg_offset = DMA0_REGISTER_OFFSET;
  1569. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  1570. } else {
  1571. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1572. reg_offset = DMA1_REGISTER_OFFSET;
  1573. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  1574. }
  1575. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  1576. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  1577. /* Set ring buffer size in dwords */
  1578. rb_bufsz = drm_order(ring->ring_size / 4);
  1579. rb_cntl = rb_bufsz << 1;
  1580. #ifdef __BIG_ENDIAN
  1581. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  1582. #endif
  1583. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl);
  1584. /* Initialize the ring buffer's read and write pointers */
  1585. WREG32(DMA_RB_RPTR + reg_offset, 0);
  1586. WREG32(DMA_RB_WPTR + reg_offset, 0);
  1587. /* set the wb address whether it's enabled or not */
  1588. WREG32(DMA_RB_RPTR_ADDR_HI + reg_offset,
  1589. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFF);
  1590. WREG32(DMA_RB_RPTR_ADDR_LO + reg_offset,
  1591. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  1592. if (rdev->wb.enabled)
  1593. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  1594. WREG32(DMA_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  1595. /* enable DMA IBs */
  1596. ib_cntl = DMA_IB_ENABLE | CMD_VMID_FORCE;
  1597. #ifdef __BIG_ENDIAN
  1598. ib_cntl |= DMA_IB_SWAP_ENABLE;
  1599. #endif
  1600. WREG32(DMA_IB_CNTL + reg_offset, ib_cntl);
  1601. dma_cntl = RREG32(DMA_CNTL + reg_offset);
  1602. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  1603. WREG32(DMA_CNTL + reg_offset, dma_cntl);
  1604. ring->wptr = 0;
  1605. WREG32(DMA_RB_WPTR + reg_offset, ring->wptr << 2);
  1606. ring->rptr = RREG32(DMA_RB_RPTR + reg_offset) >> 2;
  1607. WREG32(DMA_RB_CNTL + reg_offset, rb_cntl | DMA_RB_ENABLE);
  1608. ring->ready = true;
  1609. r = radeon_ring_test(rdev, ring->idx, ring);
  1610. if (r) {
  1611. ring->ready = false;
  1612. return r;
  1613. }
  1614. }
  1615. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  1616. return 0;
  1617. }
  1618. /**
  1619. * cayman_dma_fini - tear down the async dma engines
  1620. *
  1621. * @rdev: radeon_device pointer
  1622. *
  1623. * Stop the async dma engines and free the rings (cayman-SI).
  1624. */
  1625. void cayman_dma_fini(struct radeon_device *rdev)
  1626. {
  1627. cayman_dma_stop(rdev);
  1628. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  1629. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  1630. }
  1631. static u32 cayman_gpu_check_soft_reset(struct radeon_device *rdev)
  1632. {
  1633. u32 reset_mask = 0;
  1634. u32 tmp;
  1635. /* GRBM_STATUS */
  1636. tmp = RREG32(GRBM_STATUS);
  1637. if (tmp & (PA_BUSY | SC_BUSY |
  1638. SH_BUSY | SX_BUSY |
  1639. TA_BUSY | VGT_BUSY |
  1640. DB_BUSY | CB_BUSY |
  1641. GDS_BUSY | SPI_BUSY |
  1642. IA_BUSY | IA_BUSY_NO_DMA))
  1643. reset_mask |= RADEON_RESET_GFX;
  1644. if (tmp & (CF_RQ_PENDING | PF_RQ_PENDING |
  1645. CP_BUSY | CP_COHERENCY_BUSY))
  1646. reset_mask |= RADEON_RESET_CP;
  1647. if (tmp & GRBM_EE_BUSY)
  1648. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1649. /* DMA_STATUS_REG 0 */
  1650. tmp = RREG32(DMA_STATUS_REG + DMA0_REGISTER_OFFSET);
  1651. if (!(tmp & DMA_IDLE))
  1652. reset_mask |= RADEON_RESET_DMA;
  1653. /* DMA_STATUS_REG 1 */
  1654. tmp = RREG32(DMA_STATUS_REG + DMA1_REGISTER_OFFSET);
  1655. if (!(tmp & DMA_IDLE))
  1656. reset_mask |= RADEON_RESET_DMA1;
  1657. /* SRBM_STATUS2 */
  1658. tmp = RREG32(SRBM_STATUS2);
  1659. if (tmp & DMA_BUSY)
  1660. reset_mask |= RADEON_RESET_DMA;
  1661. if (tmp & DMA1_BUSY)
  1662. reset_mask |= RADEON_RESET_DMA1;
  1663. /* SRBM_STATUS */
  1664. tmp = RREG32(SRBM_STATUS);
  1665. if (tmp & (RLC_RQ_PENDING | RLC_BUSY))
  1666. reset_mask |= RADEON_RESET_RLC;
  1667. if (tmp & IH_BUSY)
  1668. reset_mask |= RADEON_RESET_IH;
  1669. if (tmp & SEM_BUSY)
  1670. reset_mask |= RADEON_RESET_SEM;
  1671. if (tmp & GRBM_RQ_PENDING)
  1672. reset_mask |= RADEON_RESET_GRBM;
  1673. if (tmp & VMC_BUSY)
  1674. reset_mask |= RADEON_RESET_VMC;
  1675. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  1676. MCC_BUSY | MCD_BUSY))
  1677. reset_mask |= RADEON_RESET_MC;
  1678. if (evergreen_is_display_hung(rdev))
  1679. reset_mask |= RADEON_RESET_DISPLAY;
  1680. /* VM_L2_STATUS */
  1681. tmp = RREG32(VM_L2_STATUS);
  1682. if (tmp & L2_BUSY)
  1683. reset_mask |= RADEON_RESET_VMC;
  1684. /* Skip MC reset as it's mostly likely not hung, just busy */
  1685. if (reset_mask & RADEON_RESET_MC) {
  1686. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1687. reset_mask &= ~RADEON_RESET_MC;
  1688. }
  1689. return reset_mask;
  1690. }
  1691. static void cayman_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1692. {
  1693. struct evergreen_mc_save save;
  1694. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1695. u32 tmp;
  1696. if (reset_mask == 0)
  1697. return;
  1698. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1699. evergreen_print_gpu_status_regs(rdev);
  1700. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_ADDR 0x%08X\n",
  1701. RREG32(0x14F8));
  1702. dev_info(rdev->dev, " VM_CONTEXT0_PROTECTION_FAULT_STATUS 0x%08X\n",
  1703. RREG32(0x14D8));
  1704. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1705. RREG32(0x14FC));
  1706. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1707. RREG32(0x14DC));
  1708. /* Disable CP parsing/prefetching */
  1709. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1710. if (reset_mask & RADEON_RESET_DMA) {
  1711. /* dma0 */
  1712. tmp = RREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET);
  1713. tmp &= ~DMA_RB_ENABLE;
  1714. WREG32(DMA_RB_CNTL + DMA0_REGISTER_OFFSET, tmp);
  1715. }
  1716. if (reset_mask & RADEON_RESET_DMA1) {
  1717. /* dma1 */
  1718. tmp = RREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET);
  1719. tmp &= ~DMA_RB_ENABLE;
  1720. WREG32(DMA_RB_CNTL + DMA1_REGISTER_OFFSET, tmp);
  1721. }
  1722. udelay(50);
  1723. evergreen_mc_stop(rdev, &save);
  1724. if (evergreen_mc_wait_for_idle(rdev)) {
  1725. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1726. }
  1727. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1728. grbm_soft_reset = SOFT_RESET_CB |
  1729. SOFT_RESET_DB |
  1730. SOFT_RESET_GDS |
  1731. SOFT_RESET_PA |
  1732. SOFT_RESET_SC |
  1733. SOFT_RESET_SPI |
  1734. SOFT_RESET_SH |
  1735. SOFT_RESET_SX |
  1736. SOFT_RESET_TC |
  1737. SOFT_RESET_TA |
  1738. SOFT_RESET_VGT |
  1739. SOFT_RESET_IA;
  1740. }
  1741. if (reset_mask & RADEON_RESET_CP) {
  1742. grbm_soft_reset |= SOFT_RESET_CP | SOFT_RESET_VGT;
  1743. srbm_soft_reset |= SOFT_RESET_GRBM;
  1744. }
  1745. if (reset_mask & RADEON_RESET_DMA)
  1746. srbm_soft_reset |= SOFT_RESET_DMA;
  1747. if (reset_mask & RADEON_RESET_DMA1)
  1748. srbm_soft_reset |= SOFT_RESET_DMA1;
  1749. if (reset_mask & RADEON_RESET_DISPLAY)
  1750. srbm_soft_reset |= SOFT_RESET_DC;
  1751. if (reset_mask & RADEON_RESET_RLC)
  1752. srbm_soft_reset |= SOFT_RESET_RLC;
  1753. if (reset_mask & RADEON_RESET_SEM)
  1754. srbm_soft_reset |= SOFT_RESET_SEM;
  1755. if (reset_mask & RADEON_RESET_IH)
  1756. srbm_soft_reset |= SOFT_RESET_IH;
  1757. if (reset_mask & RADEON_RESET_GRBM)
  1758. srbm_soft_reset |= SOFT_RESET_GRBM;
  1759. if (reset_mask & RADEON_RESET_VMC)
  1760. srbm_soft_reset |= SOFT_RESET_VMC;
  1761. if (!(rdev->flags & RADEON_IS_IGP)) {
  1762. if (reset_mask & RADEON_RESET_MC)
  1763. srbm_soft_reset |= SOFT_RESET_MC;
  1764. }
  1765. if (grbm_soft_reset) {
  1766. tmp = RREG32(GRBM_SOFT_RESET);
  1767. tmp |= grbm_soft_reset;
  1768. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  1769. WREG32(GRBM_SOFT_RESET, tmp);
  1770. tmp = RREG32(GRBM_SOFT_RESET);
  1771. udelay(50);
  1772. tmp &= ~grbm_soft_reset;
  1773. WREG32(GRBM_SOFT_RESET, tmp);
  1774. tmp = RREG32(GRBM_SOFT_RESET);
  1775. }
  1776. if (srbm_soft_reset) {
  1777. tmp = RREG32(SRBM_SOFT_RESET);
  1778. tmp |= srbm_soft_reset;
  1779. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1780. WREG32(SRBM_SOFT_RESET, tmp);
  1781. tmp = RREG32(SRBM_SOFT_RESET);
  1782. udelay(50);
  1783. tmp &= ~srbm_soft_reset;
  1784. WREG32(SRBM_SOFT_RESET, tmp);
  1785. tmp = RREG32(SRBM_SOFT_RESET);
  1786. }
  1787. /* Wait a little for things to settle down */
  1788. udelay(50);
  1789. evergreen_mc_resume(rdev, &save);
  1790. udelay(50);
  1791. evergreen_print_gpu_status_regs(rdev);
  1792. }
  1793. int cayman_asic_reset(struct radeon_device *rdev)
  1794. {
  1795. u32 reset_mask;
  1796. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1797. if (reset_mask)
  1798. r600_set_bios_scratch_engine_hung(rdev, true);
  1799. cayman_gpu_soft_reset(rdev, reset_mask);
  1800. reset_mask = cayman_gpu_check_soft_reset(rdev);
  1801. if (!reset_mask)
  1802. r600_set_bios_scratch_engine_hung(rdev, false);
  1803. return 0;
  1804. }
  1805. /**
  1806. * cayman_gfx_is_lockup - Check if the GFX engine is locked up
  1807. *
  1808. * @rdev: radeon_device pointer
  1809. * @ring: radeon_ring structure holding ring information
  1810. *
  1811. * Check if the GFX engine is locked up.
  1812. * Returns true if the engine appears to be locked up, false if not.
  1813. */
  1814. bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1815. {
  1816. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1817. if (!(reset_mask & (RADEON_RESET_GFX |
  1818. RADEON_RESET_COMPUTE |
  1819. RADEON_RESET_CP))) {
  1820. radeon_ring_lockup_update(ring);
  1821. return false;
  1822. }
  1823. /* force CP activities */
  1824. radeon_ring_force_activity(rdev, ring);
  1825. return radeon_ring_test_lockup(rdev, ring);
  1826. }
  1827. /**
  1828. * cayman_dma_is_lockup - Check if the DMA engine is locked up
  1829. *
  1830. * @rdev: radeon_device pointer
  1831. * @ring: radeon_ring structure holding ring information
  1832. *
  1833. * Check if the async DMA engine is locked up.
  1834. * Returns true if the engine appears to be locked up, false if not.
  1835. */
  1836. bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1837. {
  1838. u32 reset_mask = cayman_gpu_check_soft_reset(rdev);
  1839. u32 mask;
  1840. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  1841. mask = RADEON_RESET_DMA;
  1842. else
  1843. mask = RADEON_RESET_DMA1;
  1844. if (!(reset_mask & mask)) {
  1845. radeon_ring_lockup_update(ring);
  1846. return false;
  1847. }
  1848. /* force ring activities */
  1849. radeon_ring_force_activity(rdev, ring);
  1850. return radeon_ring_test_lockup(rdev, ring);
  1851. }
  1852. static int cayman_startup(struct radeon_device *rdev)
  1853. {
  1854. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1855. int r;
  1856. /* enable pcie gen2 link */
  1857. evergreen_pcie_gen2_enable(rdev);
  1858. /* enable aspm */
  1859. evergreen_program_aspm(rdev);
  1860. if (rdev->flags & RADEON_IS_IGP) {
  1861. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1862. r = ni_init_microcode(rdev);
  1863. if (r) {
  1864. DRM_ERROR("Failed to load firmware!\n");
  1865. return r;
  1866. }
  1867. }
  1868. } else {
  1869. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw || !rdev->mc_fw) {
  1870. r = ni_init_microcode(rdev);
  1871. if (r) {
  1872. DRM_ERROR("Failed to load firmware!\n");
  1873. return r;
  1874. }
  1875. }
  1876. r = ni_mc_load_microcode(rdev);
  1877. if (r) {
  1878. DRM_ERROR("Failed to load MC firmware!\n");
  1879. return r;
  1880. }
  1881. }
  1882. r = r600_vram_scratch_init(rdev);
  1883. if (r)
  1884. return r;
  1885. evergreen_mc_program(rdev);
  1886. r = cayman_pcie_gart_enable(rdev);
  1887. if (r)
  1888. return r;
  1889. cayman_gpu_init(rdev);
  1890. r = evergreen_blit_init(rdev);
  1891. if (r) {
  1892. r600_blit_fini(rdev);
  1893. rdev->asic->copy.copy = NULL;
  1894. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1895. }
  1896. /* allocate rlc buffers */
  1897. if (rdev->flags & RADEON_IS_IGP) {
  1898. rdev->rlc.reg_list = tn_rlc_save_restore_register_list;
  1899. rdev->rlc.reg_list_size = tn_rlc_save_restore_register_list_size;
  1900. rdev->rlc.cs_data = cayman_cs_data;
  1901. r = sumo_rlc_init(rdev);
  1902. if (r) {
  1903. DRM_ERROR("Failed to init rlc BOs!\n");
  1904. return r;
  1905. }
  1906. }
  1907. /* allocate wb buffer */
  1908. r = radeon_wb_init(rdev);
  1909. if (r)
  1910. return r;
  1911. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  1912. if (r) {
  1913. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1914. return r;
  1915. }
  1916. r = rv770_uvd_resume(rdev);
  1917. if (!r) {
  1918. r = radeon_fence_driver_start_ring(rdev,
  1919. R600_RING_TYPE_UVD_INDEX);
  1920. if (r)
  1921. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  1922. }
  1923. if (r)
  1924. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  1925. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  1926. if (r) {
  1927. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1928. return r;
  1929. }
  1930. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  1931. if (r) {
  1932. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  1933. return r;
  1934. }
  1935. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  1936. if (r) {
  1937. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1938. return r;
  1939. }
  1940. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  1941. if (r) {
  1942. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  1943. return r;
  1944. }
  1945. /* Enable IRQ */
  1946. if (!rdev->irq.installed) {
  1947. r = radeon_irq_kms_init(rdev);
  1948. if (r)
  1949. return r;
  1950. }
  1951. r = r600_irq_init(rdev);
  1952. if (r) {
  1953. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1954. radeon_irq_kms_fini(rdev);
  1955. return r;
  1956. }
  1957. evergreen_irq_set(rdev);
  1958. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  1959. CP_RB0_RPTR, CP_RB0_WPTR,
  1960. 0, 0xfffff, RADEON_CP_PACKET2);
  1961. if (r)
  1962. return r;
  1963. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  1964. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  1965. DMA_RB_RPTR + DMA0_REGISTER_OFFSET,
  1966. DMA_RB_WPTR + DMA0_REGISTER_OFFSET,
  1967. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1968. if (r)
  1969. return r;
  1970. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  1971. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  1972. DMA_RB_RPTR + DMA1_REGISTER_OFFSET,
  1973. DMA_RB_WPTR + DMA1_REGISTER_OFFSET,
  1974. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  1975. if (r)
  1976. return r;
  1977. r = cayman_cp_load_microcode(rdev);
  1978. if (r)
  1979. return r;
  1980. r = cayman_cp_resume(rdev);
  1981. if (r)
  1982. return r;
  1983. r = cayman_dma_resume(rdev);
  1984. if (r)
  1985. return r;
  1986. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  1987. if (ring->ring_size) {
  1988. r = radeon_ring_init(rdev, ring, ring->ring_size,
  1989. R600_WB_UVD_RPTR_OFFSET,
  1990. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  1991. 0, 0xfffff, RADEON_CP_PACKET2);
  1992. if (!r)
  1993. r = r600_uvd_init(rdev);
  1994. if (r)
  1995. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  1996. }
  1997. r = radeon_ib_pool_init(rdev);
  1998. if (r) {
  1999. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2000. return r;
  2001. }
  2002. r = radeon_vm_manager_init(rdev);
  2003. if (r) {
  2004. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  2005. return r;
  2006. }
  2007. r = r600_audio_init(rdev);
  2008. if (r)
  2009. return r;
  2010. return 0;
  2011. }
  2012. int cayman_resume(struct radeon_device *rdev)
  2013. {
  2014. int r;
  2015. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  2016. * posting will perform necessary task to bring back GPU into good
  2017. * shape.
  2018. */
  2019. /* post card */
  2020. atom_asic_init(rdev->mode_info.atom_context);
  2021. /* init golden registers */
  2022. ni_init_golden_registers(rdev);
  2023. rdev->accel_working = true;
  2024. r = cayman_startup(rdev);
  2025. if (r) {
  2026. DRM_ERROR("cayman startup failed on resume\n");
  2027. rdev->accel_working = false;
  2028. return r;
  2029. }
  2030. return r;
  2031. }
  2032. int cayman_suspend(struct radeon_device *rdev)
  2033. {
  2034. r600_audio_fini(rdev);
  2035. radeon_vm_manager_fini(rdev);
  2036. cayman_cp_enable(rdev, false);
  2037. cayman_dma_stop(rdev);
  2038. r600_uvd_rbc_stop(rdev);
  2039. radeon_uvd_suspend(rdev);
  2040. evergreen_irq_suspend(rdev);
  2041. radeon_wb_disable(rdev);
  2042. cayman_pcie_gart_disable(rdev);
  2043. return 0;
  2044. }
  2045. /* Plan is to move initialization in that function and use
  2046. * helper function so that radeon_device_init pretty much
  2047. * do nothing more than calling asic specific function. This
  2048. * should also allow to remove a bunch of callback function
  2049. * like vram_info.
  2050. */
  2051. int cayman_init(struct radeon_device *rdev)
  2052. {
  2053. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2054. int r;
  2055. /* Read BIOS */
  2056. if (!radeon_get_bios(rdev)) {
  2057. if (ASIC_IS_AVIVO(rdev))
  2058. return -EINVAL;
  2059. }
  2060. /* Must be an ATOMBIOS */
  2061. if (!rdev->is_atom_bios) {
  2062. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  2063. return -EINVAL;
  2064. }
  2065. r = radeon_atombios_init(rdev);
  2066. if (r)
  2067. return r;
  2068. /* Post card if necessary */
  2069. if (!radeon_card_posted(rdev)) {
  2070. if (!rdev->bios) {
  2071. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2072. return -EINVAL;
  2073. }
  2074. DRM_INFO("GPU not posted. posting now...\n");
  2075. atom_asic_init(rdev->mode_info.atom_context);
  2076. }
  2077. /* init golden registers */
  2078. ni_init_golden_registers(rdev);
  2079. /* Initialize scratch registers */
  2080. r600_scratch_init(rdev);
  2081. /* Initialize surface registers */
  2082. radeon_surface_init(rdev);
  2083. /* Initialize clocks */
  2084. radeon_get_clock_info(rdev->ddev);
  2085. /* Fence driver */
  2086. r = radeon_fence_driver_init(rdev);
  2087. if (r)
  2088. return r;
  2089. /* initialize memory controller */
  2090. r = evergreen_mc_init(rdev);
  2091. if (r)
  2092. return r;
  2093. /* Memory manager */
  2094. r = radeon_bo_init(rdev);
  2095. if (r)
  2096. return r;
  2097. ring->ring_obj = NULL;
  2098. r600_ring_init(rdev, ring, 1024 * 1024);
  2099. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2100. ring->ring_obj = NULL;
  2101. r600_ring_init(rdev, ring, 64 * 1024);
  2102. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  2103. ring->ring_obj = NULL;
  2104. r600_ring_init(rdev, ring, 64 * 1024);
  2105. r = radeon_uvd_init(rdev);
  2106. if (!r) {
  2107. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2108. ring->ring_obj = NULL;
  2109. r600_ring_init(rdev, ring, 4096);
  2110. }
  2111. rdev->ih.ring_obj = NULL;
  2112. r600_ih_ring_init(rdev, 64 * 1024);
  2113. r = r600_pcie_gart_init(rdev);
  2114. if (r)
  2115. return r;
  2116. rdev->accel_working = true;
  2117. r = cayman_startup(rdev);
  2118. if (r) {
  2119. dev_err(rdev->dev, "disabling GPU acceleration\n");
  2120. cayman_cp_fini(rdev);
  2121. cayman_dma_fini(rdev);
  2122. r600_irq_fini(rdev);
  2123. if (rdev->flags & RADEON_IS_IGP)
  2124. sumo_rlc_fini(rdev);
  2125. radeon_wb_fini(rdev);
  2126. radeon_ib_pool_fini(rdev);
  2127. radeon_vm_manager_fini(rdev);
  2128. radeon_irq_kms_fini(rdev);
  2129. cayman_pcie_gart_fini(rdev);
  2130. rdev->accel_working = false;
  2131. }
  2132. /* Don't start up if the MC ucode is missing.
  2133. * The default clocks and voltages before the MC ucode
  2134. * is loaded are not suffient for advanced operations.
  2135. *
  2136. * We can skip this check for TN, because there is no MC
  2137. * ucode.
  2138. */
  2139. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  2140. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  2141. return -EINVAL;
  2142. }
  2143. return 0;
  2144. }
  2145. void cayman_fini(struct radeon_device *rdev)
  2146. {
  2147. r600_blit_fini(rdev);
  2148. cayman_cp_fini(rdev);
  2149. cayman_dma_fini(rdev);
  2150. r600_irq_fini(rdev);
  2151. if (rdev->flags & RADEON_IS_IGP)
  2152. sumo_rlc_fini(rdev);
  2153. radeon_wb_fini(rdev);
  2154. radeon_vm_manager_fini(rdev);
  2155. radeon_ib_pool_fini(rdev);
  2156. radeon_irq_kms_fini(rdev);
  2157. radeon_uvd_fini(rdev);
  2158. cayman_pcie_gart_fini(rdev);
  2159. r600_vram_scratch_fini(rdev);
  2160. radeon_gem_fini(rdev);
  2161. radeon_fence_driver_fini(rdev);
  2162. radeon_bo_fini(rdev);
  2163. radeon_atombios_fini(rdev);
  2164. kfree(rdev->bios);
  2165. rdev->bios = NULL;
  2166. }
  2167. /*
  2168. * vm
  2169. */
  2170. int cayman_vm_init(struct radeon_device *rdev)
  2171. {
  2172. /* number of VMs */
  2173. rdev->vm_manager.nvm = 8;
  2174. /* base offset of vram pages */
  2175. if (rdev->flags & RADEON_IS_IGP) {
  2176. u64 tmp = RREG32(FUS_MC_VM_FB_OFFSET);
  2177. tmp <<= 22;
  2178. rdev->vm_manager.vram_base_offset = tmp;
  2179. } else
  2180. rdev->vm_manager.vram_base_offset = 0;
  2181. return 0;
  2182. }
  2183. void cayman_vm_fini(struct radeon_device *rdev)
  2184. {
  2185. }
  2186. #define R600_ENTRY_VALID (1 << 0)
  2187. #define R600_PTE_SYSTEM (1 << 1)
  2188. #define R600_PTE_SNOOPED (1 << 2)
  2189. #define R600_PTE_READABLE (1 << 5)
  2190. #define R600_PTE_WRITEABLE (1 << 6)
  2191. uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags)
  2192. {
  2193. uint32_t r600_flags = 0;
  2194. r600_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_ENTRY_VALID : 0;
  2195. r600_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
  2196. r600_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
  2197. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2198. r600_flags |= R600_PTE_SYSTEM;
  2199. r600_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
  2200. }
  2201. return r600_flags;
  2202. }
  2203. /**
  2204. * cayman_vm_set_page - update the page tables using the CP
  2205. *
  2206. * @rdev: radeon_device pointer
  2207. * @ib: indirect buffer to fill with commands
  2208. * @pe: addr of the page entry
  2209. * @addr: dst addr to write into pe
  2210. * @count: number of page entries to update
  2211. * @incr: increase next addr by incr bytes
  2212. * @flags: access flags
  2213. *
  2214. * Update the page tables using the CP (cayman/TN).
  2215. */
  2216. void cayman_vm_set_page(struct radeon_device *rdev,
  2217. struct radeon_ib *ib,
  2218. uint64_t pe,
  2219. uint64_t addr, unsigned count,
  2220. uint32_t incr, uint32_t flags)
  2221. {
  2222. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  2223. uint64_t value;
  2224. unsigned ndw;
  2225. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  2226. while (count) {
  2227. ndw = 1 + count * 2;
  2228. if (ndw > 0x3FFF)
  2229. ndw = 0x3FFF;
  2230. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_ME_WRITE, ndw);
  2231. ib->ptr[ib->length_dw++] = pe;
  2232. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2233. for (; ndw > 1; ndw -= 2, --count, pe += 8) {
  2234. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2235. value = radeon_vm_map_gart(rdev, addr);
  2236. value &= 0xFFFFFFFFFFFFF000ULL;
  2237. } else if (flags & RADEON_VM_PAGE_VALID) {
  2238. value = addr;
  2239. } else {
  2240. value = 0;
  2241. }
  2242. addr += incr;
  2243. value |= r600_flags;
  2244. ib->ptr[ib->length_dw++] = value;
  2245. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2246. }
  2247. }
  2248. } else {
  2249. if ((flags & RADEON_VM_PAGE_SYSTEM) ||
  2250. (count == 1)) {
  2251. while (count) {
  2252. ndw = count * 2;
  2253. if (ndw > 0xFFFFE)
  2254. ndw = 0xFFFFE;
  2255. /* for non-physically contiguous pages (system) */
  2256. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, ndw);
  2257. ib->ptr[ib->length_dw++] = pe;
  2258. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2259. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  2260. if (flags & RADEON_VM_PAGE_SYSTEM) {
  2261. value = radeon_vm_map_gart(rdev, addr);
  2262. value &= 0xFFFFFFFFFFFFF000ULL;
  2263. } else if (flags & RADEON_VM_PAGE_VALID) {
  2264. value = addr;
  2265. } else {
  2266. value = 0;
  2267. }
  2268. addr += incr;
  2269. value |= r600_flags;
  2270. ib->ptr[ib->length_dw++] = value;
  2271. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2272. }
  2273. }
  2274. while (ib->length_dw & 0x7)
  2275. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2276. } else {
  2277. while (count) {
  2278. ndw = count * 2;
  2279. if (ndw > 0xFFFFE)
  2280. ndw = 0xFFFFE;
  2281. if (flags & RADEON_VM_PAGE_VALID)
  2282. value = addr;
  2283. else
  2284. value = 0;
  2285. /* for physically contiguous pages (vram) */
  2286. ib->ptr[ib->length_dw++] = DMA_PTE_PDE_PACKET(ndw);
  2287. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  2288. ib->ptr[ib->length_dw++] = upper_32_bits(pe) & 0xff;
  2289. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  2290. ib->ptr[ib->length_dw++] = 0;
  2291. ib->ptr[ib->length_dw++] = value; /* value */
  2292. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  2293. ib->ptr[ib->length_dw++] = incr; /* increment size */
  2294. ib->ptr[ib->length_dw++] = 0;
  2295. pe += ndw * 4;
  2296. addr += (ndw / 2) * incr;
  2297. count -= ndw / 2;
  2298. }
  2299. }
  2300. while (ib->length_dw & 0x7)
  2301. ib->ptr[ib->length_dw++] = DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0);
  2302. }
  2303. }
  2304. /**
  2305. * cayman_vm_flush - vm flush using the CP
  2306. *
  2307. * @rdev: radeon_device pointer
  2308. *
  2309. * Update the page table base and flush the VM TLB
  2310. * using the CP (cayman-si).
  2311. */
  2312. void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2313. {
  2314. struct radeon_ring *ring = &rdev->ring[ridx];
  2315. if (vm == NULL)
  2316. return;
  2317. radeon_ring_write(ring, PACKET0(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0));
  2318. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2319. /* flush hdp cache */
  2320. radeon_ring_write(ring, PACKET0(HDP_MEM_COHERENCY_FLUSH_CNTL, 0));
  2321. radeon_ring_write(ring, 0x1);
  2322. /* bits 0-7 are the VM contexts0-7 */
  2323. radeon_ring_write(ring, PACKET0(VM_INVALIDATE_REQUEST, 0));
  2324. radeon_ring_write(ring, 1 << vm->id);
  2325. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2326. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2327. radeon_ring_write(ring, 0x0);
  2328. }
  2329. void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  2330. {
  2331. struct radeon_ring *ring = &rdev->ring[ridx];
  2332. if (vm == NULL)
  2333. return;
  2334. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2335. radeon_ring_write(ring, (0xf << 16) | ((VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2));
  2336. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  2337. /* flush hdp cache */
  2338. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2339. radeon_ring_write(ring, (0xf << 16) | (HDP_MEM_COHERENCY_FLUSH_CNTL >> 2));
  2340. radeon_ring_write(ring, 1);
  2341. /* bits 0-7 are the VM contexts0-7 */
  2342. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SRBM_WRITE, 0, 0, 0));
  2343. radeon_ring_write(ring, (0xf << 16) | (VM_INVALIDATE_REQUEST >> 2));
  2344. radeon_ring_write(ring, 1 << vm->id);
  2345. }