cik.c 199 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987
  1. /*
  2. * Copyright 2012 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "cikd.h"
  32. #include "atom.h"
  33. #include "cik_blit_shaders.h"
  34. /* GFX */
  35. #define CIK_PFP_UCODE_SIZE 2144
  36. #define CIK_ME_UCODE_SIZE 2144
  37. #define CIK_CE_UCODE_SIZE 2144
  38. /* compute */
  39. #define CIK_MEC_UCODE_SIZE 4192
  40. /* interrupts */
  41. #define BONAIRE_RLC_UCODE_SIZE 2048
  42. #define KB_RLC_UCODE_SIZE 2560
  43. #define KV_RLC_UCODE_SIZE 2560
  44. /* gddr controller */
  45. #define CIK_MC_UCODE_SIZE 7866
  46. /* sdma */
  47. #define CIK_SDMA_UCODE_SIZE 1050
  48. #define CIK_SDMA_UCODE_VERSION 64
  49. MODULE_FIRMWARE("radeon/BONAIRE_pfp.bin");
  50. MODULE_FIRMWARE("radeon/BONAIRE_me.bin");
  51. MODULE_FIRMWARE("radeon/BONAIRE_ce.bin");
  52. MODULE_FIRMWARE("radeon/BONAIRE_mec.bin");
  53. MODULE_FIRMWARE("radeon/BONAIRE_mc.bin");
  54. MODULE_FIRMWARE("radeon/BONAIRE_rlc.bin");
  55. MODULE_FIRMWARE("radeon/BONAIRE_sdma.bin");
  56. MODULE_FIRMWARE("radeon/KAVERI_pfp.bin");
  57. MODULE_FIRMWARE("radeon/KAVERI_me.bin");
  58. MODULE_FIRMWARE("radeon/KAVERI_ce.bin");
  59. MODULE_FIRMWARE("radeon/KAVERI_mec.bin");
  60. MODULE_FIRMWARE("radeon/KAVERI_rlc.bin");
  61. MODULE_FIRMWARE("radeon/KAVERI_sdma.bin");
  62. MODULE_FIRMWARE("radeon/KABINI_pfp.bin");
  63. MODULE_FIRMWARE("radeon/KABINI_me.bin");
  64. MODULE_FIRMWARE("radeon/KABINI_ce.bin");
  65. MODULE_FIRMWARE("radeon/KABINI_mec.bin");
  66. MODULE_FIRMWARE("radeon/KABINI_rlc.bin");
  67. MODULE_FIRMWARE("radeon/KABINI_sdma.bin");
  68. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  69. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  70. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  71. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  72. extern bool evergreen_is_display_hung(struct radeon_device *rdev);
  73. extern void si_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  74. extern void si_rlc_fini(struct radeon_device *rdev);
  75. extern int si_rlc_init(struct radeon_device *rdev);
  76. static void cik_rlc_stop(struct radeon_device *rdev);
  77. /*
  78. * Indirect registers accessor
  79. */
  80. u32 cik_pciep_rreg(struct radeon_device *rdev, u32 reg)
  81. {
  82. u32 r;
  83. WREG32(PCIE_INDEX, reg);
  84. (void)RREG32(PCIE_INDEX);
  85. r = RREG32(PCIE_DATA);
  86. return r;
  87. }
  88. void cik_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  89. {
  90. WREG32(PCIE_INDEX, reg);
  91. (void)RREG32(PCIE_INDEX);
  92. WREG32(PCIE_DATA, v);
  93. (void)RREG32(PCIE_DATA);
  94. }
  95. static const u32 bonaire_golden_spm_registers[] =
  96. {
  97. 0x30800, 0xe0ffffff, 0xe0000000
  98. };
  99. static const u32 bonaire_golden_common_registers[] =
  100. {
  101. 0xc770, 0xffffffff, 0x00000800,
  102. 0xc774, 0xffffffff, 0x00000800,
  103. 0xc798, 0xffffffff, 0x00007fbf,
  104. 0xc79c, 0xffffffff, 0x00007faf
  105. };
  106. static const u32 bonaire_golden_registers[] =
  107. {
  108. 0x3354, 0x00000333, 0x00000333,
  109. 0x3350, 0x000c0fc0, 0x00040200,
  110. 0x9a10, 0x00010000, 0x00058208,
  111. 0x3c000, 0xffff1fff, 0x00140000,
  112. 0x3c200, 0xfdfc0fff, 0x00000100,
  113. 0x3c234, 0x40000000, 0x40000200,
  114. 0x9830, 0xffffffff, 0x00000000,
  115. 0x9834, 0xf00fffff, 0x00000400,
  116. 0x9838, 0x0002021c, 0x00020200,
  117. 0xc78, 0x00000080, 0x00000000,
  118. 0x5bb0, 0x000000f0, 0x00000070,
  119. 0x5bc0, 0xf0311fff, 0x80300000,
  120. 0x98f8, 0x73773777, 0x12010001,
  121. 0x350c, 0x00810000, 0x408af000,
  122. 0x7030, 0x31000111, 0x00000011,
  123. 0x2f48, 0x73773777, 0x12010001,
  124. 0x220c, 0x00007fb6, 0x0021a1b1,
  125. 0x2210, 0x00007fb6, 0x002021b1,
  126. 0x2180, 0x00007fb6, 0x00002191,
  127. 0x2218, 0x00007fb6, 0x002121b1,
  128. 0x221c, 0x00007fb6, 0x002021b1,
  129. 0x21dc, 0x00007fb6, 0x00002191,
  130. 0x21e0, 0x00007fb6, 0x00002191,
  131. 0x3628, 0x0000003f, 0x0000000a,
  132. 0x362c, 0x0000003f, 0x0000000a,
  133. 0x2ae4, 0x00073ffe, 0x000022a2,
  134. 0x240c, 0x000007ff, 0x00000000,
  135. 0x8a14, 0xf000003f, 0x00000007,
  136. 0x8bf0, 0x00002001, 0x00000001,
  137. 0x8b24, 0xffffffff, 0x00ffffff,
  138. 0x30a04, 0x0000ff0f, 0x00000000,
  139. 0x28a4c, 0x07ffffff, 0x06000000,
  140. 0x4d8, 0x00000fff, 0x00000100,
  141. 0x3e78, 0x00000001, 0x00000002,
  142. 0x9100, 0x03000000, 0x0362c688,
  143. 0x8c00, 0x000000ff, 0x00000001,
  144. 0xe40, 0x00001fff, 0x00001fff,
  145. 0x9060, 0x0000007f, 0x00000020,
  146. 0x9508, 0x00010000, 0x00010000,
  147. 0xac14, 0x000003ff, 0x000000f3,
  148. 0xac0c, 0xffffffff, 0x00001032
  149. };
  150. static const u32 bonaire_mgcg_cgcg_init[] =
  151. {
  152. 0xc420, 0xffffffff, 0xfffffffc,
  153. 0x30800, 0xffffffff, 0xe0000000,
  154. 0x3c2a0, 0xffffffff, 0x00000100,
  155. 0x3c208, 0xffffffff, 0x00000100,
  156. 0x3c2c0, 0xffffffff, 0xc0000100,
  157. 0x3c2c8, 0xffffffff, 0xc0000100,
  158. 0x3c2c4, 0xffffffff, 0xc0000100,
  159. 0x55e4, 0xffffffff, 0x00600100,
  160. 0x3c280, 0xffffffff, 0x00000100,
  161. 0x3c214, 0xffffffff, 0x06000100,
  162. 0x3c220, 0xffffffff, 0x00000100,
  163. 0x3c218, 0xffffffff, 0x06000100,
  164. 0x3c204, 0xffffffff, 0x00000100,
  165. 0x3c2e0, 0xffffffff, 0x00000100,
  166. 0x3c224, 0xffffffff, 0x00000100,
  167. 0x3c200, 0xffffffff, 0x00000100,
  168. 0x3c230, 0xffffffff, 0x00000100,
  169. 0x3c234, 0xffffffff, 0x00000100,
  170. 0x3c250, 0xffffffff, 0x00000100,
  171. 0x3c254, 0xffffffff, 0x00000100,
  172. 0x3c258, 0xffffffff, 0x00000100,
  173. 0x3c25c, 0xffffffff, 0x00000100,
  174. 0x3c260, 0xffffffff, 0x00000100,
  175. 0x3c27c, 0xffffffff, 0x00000100,
  176. 0x3c278, 0xffffffff, 0x00000100,
  177. 0x3c210, 0xffffffff, 0x06000100,
  178. 0x3c290, 0xffffffff, 0x00000100,
  179. 0x3c274, 0xffffffff, 0x00000100,
  180. 0x3c2b4, 0xffffffff, 0x00000100,
  181. 0x3c2b0, 0xffffffff, 0x00000100,
  182. 0x3c270, 0xffffffff, 0x00000100,
  183. 0x30800, 0xffffffff, 0xe0000000,
  184. 0x3c020, 0xffffffff, 0x00010000,
  185. 0x3c024, 0xffffffff, 0x00030002,
  186. 0x3c028, 0xffffffff, 0x00040007,
  187. 0x3c02c, 0xffffffff, 0x00060005,
  188. 0x3c030, 0xffffffff, 0x00090008,
  189. 0x3c034, 0xffffffff, 0x00010000,
  190. 0x3c038, 0xffffffff, 0x00030002,
  191. 0x3c03c, 0xffffffff, 0x00040007,
  192. 0x3c040, 0xffffffff, 0x00060005,
  193. 0x3c044, 0xffffffff, 0x00090008,
  194. 0x3c048, 0xffffffff, 0x00010000,
  195. 0x3c04c, 0xffffffff, 0x00030002,
  196. 0x3c050, 0xffffffff, 0x00040007,
  197. 0x3c054, 0xffffffff, 0x00060005,
  198. 0x3c058, 0xffffffff, 0x00090008,
  199. 0x3c05c, 0xffffffff, 0x00010000,
  200. 0x3c060, 0xffffffff, 0x00030002,
  201. 0x3c064, 0xffffffff, 0x00040007,
  202. 0x3c068, 0xffffffff, 0x00060005,
  203. 0x3c06c, 0xffffffff, 0x00090008,
  204. 0x3c070, 0xffffffff, 0x00010000,
  205. 0x3c074, 0xffffffff, 0x00030002,
  206. 0x3c078, 0xffffffff, 0x00040007,
  207. 0x3c07c, 0xffffffff, 0x00060005,
  208. 0x3c080, 0xffffffff, 0x00090008,
  209. 0x3c084, 0xffffffff, 0x00010000,
  210. 0x3c088, 0xffffffff, 0x00030002,
  211. 0x3c08c, 0xffffffff, 0x00040007,
  212. 0x3c090, 0xffffffff, 0x00060005,
  213. 0x3c094, 0xffffffff, 0x00090008,
  214. 0x3c098, 0xffffffff, 0x00010000,
  215. 0x3c09c, 0xffffffff, 0x00030002,
  216. 0x3c0a0, 0xffffffff, 0x00040007,
  217. 0x3c0a4, 0xffffffff, 0x00060005,
  218. 0x3c0a8, 0xffffffff, 0x00090008,
  219. 0x3c000, 0xffffffff, 0x96e00200,
  220. 0x8708, 0xffffffff, 0x00900100,
  221. 0xc424, 0xffffffff, 0x0020003f,
  222. 0x38, 0xffffffff, 0x0140001c,
  223. 0x3c, 0x000f0000, 0x000f0000,
  224. 0x220, 0xffffffff, 0xC060000C,
  225. 0x224, 0xc0000fff, 0x00000100,
  226. 0xf90, 0xffffffff, 0x00000100,
  227. 0xf98, 0x00000101, 0x00000000,
  228. 0x20a8, 0xffffffff, 0x00000104,
  229. 0x55e4, 0xff000fff, 0x00000100,
  230. 0x30cc, 0xc0000fff, 0x00000104,
  231. 0xc1e4, 0x00000001, 0x00000001,
  232. 0xd00c, 0xff000ff0, 0x00000100,
  233. 0xd80c, 0xff000ff0, 0x00000100
  234. };
  235. static const u32 spectre_golden_spm_registers[] =
  236. {
  237. 0x30800, 0xe0ffffff, 0xe0000000
  238. };
  239. static const u32 spectre_golden_common_registers[] =
  240. {
  241. 0xc770, 0xffffffff, 0x00000800,
  242. 0xc774, 0xffffffff, 0x00000800,
  243. 0xc798, 0xffffffff, 0x00007fbf,
  244. 0xc79c, 0xffffffff, 0x00007faf
  245. };
  246. static const u32 spectre_golden_registers[] =
  247. {
  248. 0x3c000, 0xffff1fff, 0x96940200,
  249. 0x3c00c, 0xffff0001, 0xff000000,
  250. 0x3c200, 0xfffc0fff, 0x00000100,
  251. 0x6ed8, 0x00010101, 0x00010000,
  252. 0x9834, 0xf00fffff, 0x00000400,
  253. 0x9838, 0xfffffffc, 0x00020200,
  254. 0x5bb0, 0x000000f0, 0x00000070,
  255. 0x5bc0, 0xf0311fff, 0x80300000,
  256. 0x98f8, 0x73773777, 0x12010001,
  257. 0x9b7c, 0x00ff0000, 0x00fc0000,
  258. 0x2f48, 0x73773777, 0x12010001,
  259. 0x8a14, 0xf000003f, 0x00000007,
  260. 0x8b24, 0xffffffff, 0x00ffffff,
  261. 0x28350, 0x3f3f3fff, 0x00000082,
  262. 0x28355, 0x0000003f, 0x00000000,
  263. 0x3e78, 0x00000001, 0x00000002,
  264. 0x913c, 0xffff03df, 0x00000004,
  265. 0xc768, 0x00000008, 0x00000008,
  266. 0x8c00, 0x000008ff, 0x00000800,
  267. 0x9508, 0x00010000, 0x00010000,
  268. 0xac0c, 0xffffffff, 0x54763210,
  269. 0x214f8, 0x01ff01ff, 0x00000002,
  270. 0x21498, 0x007ff800, 0x00200000,
  271. 0x2015c, 0xffffffff, 0x00000f40,
  272. 0x30934, 0xffffffff, 0x00000001
  273. };
  274. static const u32 spectre_mgcg_cgcg_init[] =
  275. {
  276. 0xc420, 0xffffffff, 0xfffffffc,
  277. 0x30800, 0xffffffff, 0xe0000000,
  278. 0x3c2a0, 0xffffffff, 0x00000100,
  279. 0x3c208, 0xffffffff, 0x00000100,
  280. 0x3c2c0, 0xffffffff, 0x00000100,
  281. 0x3c2c8, 0xffffffff, 0x00000100,
  282. 0x3c2c4, 0xffffffff, 0x00000100,
  283. 0x55e4, 0xffffffff, 0x00600100,
  284. 0x3c280, 0xffffffff, 0x00000100,
  285. 0x3c214, 0xffffffff, 0x06000100,
  286. 0x3c220, 0xffffffff, 0x00000100,
  287. 0x3c218, 0xffffffff, 0x06000100,
  288. 0x3c204, 0xffffffff, 0x00000100,
  289. 0x3c2e0, 0xffffffff, 0x00000100,
  290. 0x3c224, 0xffffffff, 0x00000100,
  291. 0x3c200, 0xffffffff, 0x00000100,
  292. 0x3c230, 0xffffffff, 0x00000100,
  293. 0x3c234, 0xffffffff, 0x00000100,
  294. 0x3c250, 0xffffffff, 0x00000100,
  295. 0x3c254, 0xffffffff, 0x00000100,
  296. 0x3c258, 0xffffffff, 0x00000100,
  297. 0x3c25c, 0xffffffff, 0x00000100,
  298. 0x3c260, 0xffffffff, 0x00000100,
  299. 0x3c27c, 0xffffffff, 0x00000100,
  300. 0x3c278, 0xffffffff, 0x00000100,
  301. 0x3c210, 0xffffffff, 0x06000100,
  302. 0x3c290, 0xffffffff, 0x00000100,
  303. 0x3c274, 0xffffffff, 0x00000100,
  304. 0x3c2b4, 0xffffffff, 0x00000100,
  305. 0x3c2b0, 0xffffffff, 0x00000100,
  306. 0x3c270, 0xffffffff, 0x00000100,
  307. 0x30800, 0xffffffff, 0xe0000000,
  308. 0x3c020, 0xffffffff, 0x00010000,
  309. 0x3c024, 0xffffffff, 0x00030002,
  310. 0x3c028, 0xffffffff, 0x00040007,
  311. 0x3c02c, 0xffffffff, 0x00060005,
  312. 0x3c030, 0xffffffff, 0x00090008,
  313. 0x3c034, 0xffffffff, 0x00010000,
  314. 0x3c038, 0xffffffff, 0x00030002,
  315. 0x3c03c, 0xffffffff, 0x00040007,
  316. 0x3c040, 0xffffffff, 0x00060005,
  317. 0x3c044, 0xffffffff, 0x00090008,
  318. 0x3c048, 0xffffffff, 0x00010000,
  319. 0x3c04c, 0xffffffff, 0x00030002,
  320. 0x3c050, 0xffffffff, 0x00040007,
  321. 0x3c054, 0xffffffff, 0x00060005,
  322. 0x3c058, 0xffffffff, 0x00090008,
  323. 0x3c05c, 0xffffffff, 0x00010000,
  324. 0x3c060, 0xffffffff, 0x00030002,
  325. 0x3c064, 0xffffffff, 0x00040007,
  326. 0x3c068, 0xffffffff, 0x00060005,
  327. 0x3c06c, 0xffffffff, 0x00090008,
  328. 0x3c070, 0xffffffff, 0x00010000,
  329. 0x3c074, 0xffffffff, 0x00030002,
  330. 0x3c078, 0xffffffff, 0x00040007,
  331. 0x3c07c, 0xffffffff, 0x00060005,
  332. 0x3c080, 0xffffffff, 0x00090008,
  333. 0x3c084, 0xffffffff, 0x00010000,
  334. 0x3c088, 0xffffffff, 0x00030002,
  335. 0x3c08c, 0xffffffff, 0x00040007,
  336. 0x3c090, 0xffffffff, 0x00060005,
  337. 0x3c094, 0xffffffff, 0x00090008,
  338. 0x3c098, 0xffffffff, 0x00010000,
  339. 0x3c09c, 0xffffffff, 0x00030002,
  340. 0x3c0a0, 0xffffffff, 0x00040007,
  341. 0x3c0a4, 0xffffffff, 0x00060005,
  342. 0x3c0a8, 0xffffffff, 0x00090008,
  343. 0x3c0ac, 0xffffffff, 0x00010000,
  344. 0x3c0b0, 0xffffffff, 0x00030002,
  345. 0x3c0b4, 0xffffffff, 0x00040007,
  346. 0x3c0b8, 0xffffffff, 0x00060005,
  347. 0x3c0bc, 0xffffffff, 0x00090008,
  348. 0x3c000, 0xffffffff, 0x96e00200,
  349. 0x8708, 0xffffffff, 0x00900100,
  350. 0xc424, 0xffffffff, 0x0020003f,
  351. 0x38, 0xffffffff, 0x0140001c,
  352. 0x3c, 0x000f0000, 0x000f0000,
  353. 0x220, 0xffffffff, 0xC060000C,
  354. 0x224, 0xc0000fff, 0x00000100,
  355. 0xf90, 0xffffffff, 0x00000100,
  356. 0xf98, 0x00000101, 0x00000000,
  357. 0x20a8, 0xffffffff, 0x00000104,
  358. 0x55e4, 0xff000fff, 0x00000100,
  359. 0x30cc, 0xc0000fff, 0x00000104,
  360. 0xc1e4, 0x00000001, 0x00000001,
  361. 0xd00c, 0xff000ff0, 0x00000100,
  362. 0xd80c, 0xff000ff0, 0x00000100
  363. };
  364. static const u32 kalindi_golden_spm_registers[] =
  365. {
  366. 0x30800, 0xe0ffffff, 0xe0000000
  367. };
  368. static const u32 kalindi_golden_common_registers[] =
  369. {
  370. 0xc770, 0xffffffff, 0x00000800,
  371. 0xc774, 0xffffffff, 0x00000800,
  372. 0xc798, 0xffffffff, 0x00007fbf,
  373. 0xc79c, 0xffffffff, 0x00007faf
  374. };
  375. static const u32 kalindi_golden_registers[] =
  376. {
  377. 0x3c000, 0xffffdfff, 0x6e944040,
  378. 0x55e4, 0xff607fff, 0xfc000100,
  379. 0x3c220, 0xff000fff, 0x00000100,
  380. 0x3c224, 0xff000fff, 0x00000100,
  381. 0x3c200, 0xfffc0fff, 0x00000100,
  382. 0x6ed8, 0x00010101, 0x00010000,
  383. 0x9830, 0xffffffff, 0x00000000,
  384. 0x9834, 0xf00fffff, 0x00000400,
  385. 0x5bb0, 0x000000f0, 0x00000070,
  386. 0x5bc0, 0xf0311fff, 0x80300000,
  387. 0x98f8, 0x73773777, 0x12010001,
  388. 0x98fc, 0xffffffff, 0x00000010,
  389. 0x9b7c, 0x00ff0000, 0x00fc0000,
  390. 0x8030, 0x00001f0f, 0x0000100a,
  391. 0x2f48, 0x73773777, 0x12010001,
  392. 0x2408, 0x000fffff, 0x000c007f,
  393. 0x8a14, 0xf000003f, 0x00000007,
  394. 0x8b24, 0x3fff3fff, 0x00ffcfff,
  395. 0x30a04, 0x0000ff0f, 0x00000000,
  396. 0x28a4c, 0x07ffffff, 0x06000000,
  397. 0x4d8, 0x00000fff, 0x00000100,
  398. 0x3e78, 0x00000001, 0x00000002,
  399. 0xc768, 0x00000008, 0x00000008,
  400. 0x8c00, 0x000000ff, 0x00000003,
  401. 0x214f8, 0x01ff01ff, 0x00000002,
  402. 0x21498, 0x007ff800, 0x00200000,
  403. 0x2015c, 0xffffffff, 0x00000f40,
  404. 0x88c4, 0x001f3ae3, 0x00000082,
  405. 0x88d4, 0x0000001f, 0x00000010,
  406. 0x30934, 0xffffffff, 0x00000000
  407. };
  408. static const u32 kalindi_mgcg_cgcg_init[] =
  409. {
  410. 0xc420, 0xffffffff, 0xfffffffc,
  411. 0x30800, 0xffffffff, 0xe0000000,
  412. 0x3c2a0, 0xffffffff, 0x00000100,
  413. 0x3c208, 0xffffffff, 0x00000100,
  414. 0x3c2c0, 0xffffffff, 0x00000100,
  415. 0x3c2c8, 0xffffffff, 0x00000100,
  416. 0x3c2c4, 0xffffffff, 0x00000100,
  417. 0x55e4, 0xffffffff, 0x00600100,
  418. 0x3c280, 0xffffffff, 0x00000100,
  419. 0x3c214, 0xffffffff, 0x06000100,
  420. 0x3c220, 0xffffffff, 0x00000100,
  421. 0x3c218, 0xffffffff, 0x06000100,
  422. 0x3c204, 0xffffffff, 0x00000100,
  423. 0x3c2e0, 0xffffffff, 0x00000100,
  424. 0x3c224, 0xffffffff, 0x00000100,
  425. 0x3c200, 0xffffffff, 0x00000100,
  426. 0x3c230, 0xffffffff, 0x00000100,
  427. 0x3c234, 0xffffffff, 0x00000100,
  428. 0x3c250, 0xffffffff, 0x00000100,
  429. 0x3c254, 0xffffffff, 0x00000100,
  430. 0x3c258, 0xffffffff, 0x00000100,
  431. 0x3c25c, 0xffffffff, 0x00000100,
  432. 0x3c260, 0xffffffff, 0x00000100,
  433. 0x3c27c, 0xffffffff, 0x00000100,
  434. 0x3c278, 0xffffffff, 0x00000100,
  435. 0x3c210, 0xffffffff, 0x06000100,
  436. 0x3c290, 0xffffffff, 0x00000100,
  437. 0x3c274, 0xffffffff, 0x00000100,
  438. 0x3c2b4, 0xffffffff, 0x00000100,
  439. 0x3c2b0, 0xffffffff, 0x00000100,
  440. 0x3c270, 0xffffffff, 0x00000100,
  441. 0x30800, 0xffffffff, 0xe0000000,
  442. 0x3c020, 0xffffffff, 0x00010000,
  443. 0x3c024, 0xffffffff, 0x00030002,
  444. 0x3c028, 0xffffffff, 0x00040007,
  445. 0x3c02c, 0xffffffff, 0x00060005,
  446. 0x3c030, 0xffffffff, 0x00090008,
  447. 0x3c034, 0xffffffff, 0x00010000,
  448. 0x3c038, 0xffffffff, 0x00030002,
  449. 0x3c03c, 0xffffffff, 0x00040007,
  450. 0x3c040, 0xffffffff, 0x00060005,
  451. 0x3c044, 0xffffffff, 0x00090008,
  452. 0x3c000, 0xffffffff, 0x96e00200,
  453. 0x8708, 0xffffffff, 0x00900100,
  454. 0xc424, 0xffffffff, 0x0020003f,
  455. 0x38, 0xffffffff, 0x0140001c,
  456. 0x3c, 0x000f0000, 0x000f0000,
  457. 0x220, 0xffffffff, 0xC060000C,
  458. 0x224, 0xc0000fff, 0x00000100,
  459. 0x20a8, 0xffffffff, 0x00000104,
  460. 0x55e4, 0xff000fff, 0x00000100,
  461. 0x30cc, 0xc0000fff, 0x00000104,
  462. 0xc1e4, 0x00000001, 0x00000001,
  463. 0xd00c, 0xff000ff0, 0x00000100,
  464. 0xd80c, 0xff000ff0, 0x00000100
  465. };
  466. static void cik_init_golden_registers(struct radeon_device *rdev)
  467. {
  468. switch (rdev->family) {
  469. case CHIP_BONAIRE:
  470. radeon_program_register_sequence(rdev,
  471. bonaire_mgcg_cgcg_init,
  472. (const u32)ARRAY_SIZE(bonaire_mgcg_cgcg_init));
  473. radeon_program_register_sequence(rdev,
  474. bonaire_golden_registers,
  475. (const u32)ARRAY_SIZE(bonaire_golden_registers));
  476. radeon_program_register_sequence(rdev,
  477. bonaire_golden_common_registers,
  478. (const u32)ARRAY_SIZE(bonaire_golden_common_registers));
  479. radeon_program_register_sequence(rdev,
  480. bonaire_golden_spm_registers,
  481. (const u32)ARRAY_SIZE(bonaire_golden_spm_registers));
  482. break;
  483. case CHIP_KABINI:
  484. radeon_program_register_sequence(rdev,
  485. kalindi_mgcg_cgcg_init,
  486. (const u32)ARRAY_SIZE(kalindi_mgcg_cgcg_init));
  487. radeon_program_register_sequence(rdev,
  488. kalindi_golden_registers,
  489. (const u32)ARRAY_SIZE(kalindi_golden_registers));
  490. radeon_program_register_sequence(rdev,
  491. kalindi_golden_common_registers,
  492. (const u32)ARRAY_SIZE(kalindi_golden_common_registers));
  493. radeon_program_register_sequence(rdev,
  494. kalindi_golden_spm_registers,
  495. (const u32)ARRAY_SIZE(kalindi_golden_spm_registers));
  496. break;
  497. case CHIP_KAVERI:
  498. radeon_program_register_sequence(rdev,
  499. spectre_mgcg_cgcg_init,
  500. (const u32)ARRAY_SIZE(spectre_mgcg_cgcg_init));
  501. radeon_program_register_sequence(rdev,
  502. spectre_golden_registers,
  503. (const u32)ARRAY_SIZE(spectre_golden_registers));
  504. radeon_program_register_sequence(rdev,
  505. spectre_golden_common_registers,
  506. (const u32)ARRAY_SIZE(spectre_golden_common_registers));
  507. radeon_program_register_sequence(rdev,
  508. spectre_golden_spm_registers,
  509. (const u32)ARRAY_SIZE(spectre_golden_spm_registers));
  510. break;
  511. default:
  512. break;
  513. }
  514. }
  515. /**
  516. * cik_get_xclk - get the xclk
  517. *
  518. * @rdev: radeon_device pointer
  519. *
  520. * Returns the reference clock used by the gfx engine
  521. * (CIK).
  522. */
  523. u32 cik_get_xclk(struct radeon_device *rdev)
  524. {
  525. u32 reference_clock = rdev->clock.spll.reference_freq;
  526. if (rdev->flags & RADEON_IS_IGP) {
  527. if (RREG32_SMC(GENERAL_PWRMGT) & GPU_COUNTER_CLK)
  528. return reference_clock / 2;
  529. } else {
  530. if (RREG32_SMC(CG_CLKPIN_CNTL) & XTALIN_DIVIDE)
  531. return reference_clock / 4;
  532. }
  533. return reference_clock;
  534. }
  535. /**
  536. * cik_mm_rdoorbell - read a doorbell dword
  537. *
  538. * @rdev: radeon_device pointer
  539. * @offset: byte offset into the aperture
  540. *
  541. * Returns the value in the doorbell aperture at the
  542. * requested offset (CIK).
  543. */
  544. u32 cik_mm_rdoorbell(struct radeon_device *rdev, u32 offset)
  545. {
  546. if (offset < rdev->doorbell.size) {
  547. return readl(((void __iomem *)rdev->doorbell.ptr) + offset);
  548. } else {
  549. DRM_ERROR("reading beyond doorbell aperture: 0x%08x!\n", offset);
  550. return 0;
  551. }
  552. }
  553. /**
  554. * cik_mm_wdoorbell - write a doorbell dword
  555. *
  556. * @rdev: radeon_device pointer
  557. * @offset: byte offset into the aperture
  558. * @v: value to write
  559. *
  560. * Writes @v to the doorbell aperture at the
  561. * requested offset (CIK).
  562. */
  563. void cik_mm_wdoorbell(struct radeon_device *rdev, u32 offset, u32 v)
  564. {
  565. if (offset < rdev->doorbell.size) {
  566. writel(v, ((void __iomem *)rdev->doorbell.ptr) + offset);
  567. } else {
  568. DRM_ERROR("writing beyond doorbell aperture: 0x%08x!\n", offset);
  569. }
  570. }
  571. #define BONAIRE_IO_MC_REGS_SIZE 36
  572. static const u32 bonaire_io_mc_regs[BONAIRE_IO_MC_REGS_SIZE][2] =
  573. {
  574. {0x00000070, 0x04400000},
  575. {0x00000071, 0x80c01803},
  576. {0x00000072, 0x00004004},
  577. {0x00000073, 0x00000100},
  578. {0x00000074, 0x00ff0000},
  579. {0x00000075, 0x34000000},
  580. {0x00000076, 0x08000014},
  581. {0x00000077, 0x00cc08ec},
  582. {0x00000078, 0x00000400},
  583. {0x00000079, 0x00000000},
  584. {0x0000007a, 0x04090000},
  585. {0x0000007c, 0x00000000},
  586. {0x0000007e, 0x4408a8e8},
  587. {0x0000007f, 0x00000304},
  588. {0x00000080, 0x00000000},
  589. {0x00000082, 0x00000001},
  590. {0x00000083, 0x00000002},
  591. {0x00000084, 0xf3e4f400},
  592. {0x00000085, 0x052024e3},
  593. {0x00000087, 0x00000000},
  594. {0x00000088, 0x01000000},
  595. {0x0000008a, 0x1c0a0000},
  596. {0x0000008b, 0xff010000},
  597. {0x0000008d, 0xffffefff},
  598. {0x0000008e, 0xfff3efff},
  599. {0x0000008f, 0xfff3efbf},
  600. {0x00000092, 0xf7ffffff},
  601. {0x00000093, 0xffffff7f},
  602. {0x00000095, 0x00101101},
  603. {0x00000096, 0x00000fff},
  604. {0x00000097, 0x00116fff},
  605. {0x00000098, 0x60010000},
  606. {0x00000099, 0x10010000},
  607. {0x0000009a, 0x00006000},
  608. {0x0000009b, 0x00001000},
  609. {0x0000009f, 0x00b48000}
  610. };
  611. /**
  612. * cik_srbm_select - select specific register instances
  613. *
  614. * @rdev: radeon_device pointer
  615. * @me: selected ME (micro engine)
  616. * @pipe: pipe
  617. * @queue: queue
  618. * @vmid: VMID
  619. *
  620. * Switches the currently active registers instances. Some
  621. * registers are instanced per VMID, others are instanced per
  622. * me/pipe/queue combination.
  623. */
  624. static void cik_srbm_select(struct radeon_device *rdev,
  625. u32 me, u32 pipe, u32 queue, u32 vmid)
  626. {
  627. u32 srbm_gfx_cntl = (PIPEID(pipe & 0x3) |
  628. MEID(me & 0x3) |
  629. VMID(vmid & 0xf) |
  630. QUEUEID(queue & 0x7));
  631. WREG32(SRBM_GFX_CNTL, srbm_gfx_cntl);
  632. }
  633. /* ucode loading */
  634. /**
  635. * ci_mc_load_microcode - load MC ucode into the hw
  636. *
  637. * @rdev: radeon_device pointer
  638. *
  639. * Load the GDDR MC ucode into the hw (CIK).
  640. * Returns 0 on success, error on failure.
  641. */
  642. static int ci_mc_load_microcode(struct radeon_device *rdev)
  643. {
  644. const __be32 *fw_data;
  645. u32 running, blackout = 0;
  646. u32 *io_mc_regs;
  647. int i, ucode_size, regs_size;
  648. if (!rdev->mc_fw)
  649. return -EINVAL;
  650. switch (rdev->family) {
  651. case CHIP_BONAIRE:
  652. default:
  653. io_mc_regs = (u32 *)&bonaire_io_mc_regs;
  654. ucode_size = CIK_MC_UCODE_SIZE;
  655. regs_size = BONAIRE_IO_MC_REGS_SIZE;
  656. break;
  657. }
  658. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  659. if (running == 0) {
  660. if (running) {
  661. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  662. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  663. }
  664. /* reset the engine and set to writable */
  665. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  666. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  667. /* load mc io regs */
  668. for (i = 0; i < regs_size; i++) {
  669. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  670. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  671. }
  672. /* load the MC ucode */
  673. fw_data = (const __be32 *)rdev->mc_fw->data;
  674. for (i = 0; i < ucode_size; i++)
  675. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  676. /* put the engine back into the active state */
  677. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  678. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  679. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  680. /* wait for training to complete */
  681. for (i = 0; i < rdev->usec_timeout; i++) {
  682. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  683. break;
  684. udelay(1);
  685. }
  686. for (i = 0; i < rdev->usec_timeout; i++) {
  687. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  688. break;
  689. udelay(1);
  690. }
  691. if (running)
  692. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  693. }
  694. return 0;
  695. }
  696. /**
  697. * cik_init_microcode - load ucode images from disk
  698. *
  699. * @rdev: radeon_device pointer
  700. *
  701. * Use the firmware interface to load the ucode images into
  702. * the driver (not loaded into hw).
  703. * Returns 0 on success, error on failure.
  704. */
  705. static int cik_init_microcode(struct radeon_device *rdev)
  706. {
  707. struct platform_device *pdev;
  708. const char *chip_name;
  709. size_t pfp_req_size, me_req_size, ce_req_size,
  710. mec_req_size, rlc_req_size, mc_req_size,
  711. sdma_req_size;
  712. char fw_name[30];
  713. int err;
  714. DRM_DEBUG("\n");
  715. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  716. err = IS_ERR(pdev);
  717. if (err) {
  718. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  719. return -EINVAL;
  720. }
  721. switch (rdev->family) {
  722. case CHIP_BONAIRE:
  723. chip_name = "BONAIRE";
  724. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  725. me_req_size = CIK_ME_UCODE_SIZE * 4;
  726. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  727. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  728. rlc_req_size = BONAIRE_RLC_UCODE_SIZE * 4;
  729. mc_req_size = CIK_MC_UCODE_SIZE * 4;
  730. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  731. break;
  732. case CHIP_KAVERI:
  733. chip_name = "KAVERI";
  734. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  735. me_req_size = CIK_ME_UCODE_SIZE * 4;
  736. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  737. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  738. rlc_req_size = KV_RLC_UCODE_SIZE * 4;
  739. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  740. break;
  741. case CHIP_KABINI:
  742. chip_name = "KABINI";
  743. pfp_req_size = CIK_PFP_UCODE_SIZE * 4;
  744. me_req_size = CIK_ME_UCODE_SIZE * 4;
  745. ce_req_size = CIK_CE_UCODE_SIZE * 4;
  746. mec_req_size = CIK_MEC_UCODE_SIZE * 4;
  747. rlc_req_size = KB_RLC_UCODE_SIZE * 4;
  748. sdma_req_size = CIK_SDMA_UCODE_SIZE * 4;
  749. break;
  750. default: BUG();
  751. }
  752. DRM_INFO("Loading %s Microcode\n", chip_name);
  753. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  754. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  755. if (err)
  756. goto out;
  757. if (rdev->pfp_fw->size != pfp_req_size) {
  758. printk(KERN_ERR
  759. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  760. rdev->pfp_fw->size, fw_name);
  761. err = -EINVAL;
  762. goto out;
  763. }
  764. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  765. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  766. if (err)
  767. goto out;
  768. if (rdev->me_fw->size != me_req_size) {
  769. printk(KERN_ERR
  770. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  771. rdev->me_fw->size, fw_name);
  772. err = -EINVAL;
  773. }
  774. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  775. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  776. if (err)
  777. goto out;
  778. if (rdev->ce_fw->size != ce_req_size) {
  779. printk(KERN_ERR
  780. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  781. rdev->ce_fw->size, fw_name);
  782. err = -EINVAL;
  783. }
  784. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  785. err = request_firmware(&rdev->mec_fw, fw_name, &pdev->dev);
  786. if (err)
  787. goto out;
  788. if (rdev->mec_fw->size != mec_req_size) {
  789. printk(KERN_ERR
  790. "cik_cp: Bogus length %zu in firmware \"%s\"\n",
  791. rdev->mec_fw->size, fw_name);
  792. err = -EINVAL;
  793. }
  794. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  795. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  796. if (err)
  797. goto out;
  798. if (rdev->rlc_fw->size != rlc_req_size) {
  799. printk(KERN_ERR
  800. "cik_rlc: Bogus length %zu in firmware \"%s\"\n",
  801. rdev->rlc_fw->size, fw_name);
  802. err = -EINVAL;
  803. }
  804. snprintf(fw_name, sizeof(fw_name), "radeon/%s_sdma.bin", chip_name);
  805. err = request_firmware(&rdev->sdma_fw, fw_name, &pdev->dev);
  806. if (err)
  807. goto out;
  808. if (rdev->sdma_fw->size != sdma_req_size) {
  809. printk(KERN_ERR
  810. "cik_sdma: Bogus length %zu in firmware \"%s\"\n",
  811. rdev->sdma_fw->size, fw_name);
  812. err = -EINVAL;
  813. }
  814. /* No MC ucode on APUs */
  815. if (!(rdev->flags & RADEON_IS_IGP)) {
  816. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  817. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  818. if (err)
  819. goto out;
  820. if (rdev->mc_fw->size != mc_req_size) {
  821. printk(KERN_ERR
  822. "cik_mc: Bogus length %zu in firmware \"%s\"\n",
  823. rdev->mc_fw->size, fw_name);
  824. err = -EINVAL;
  825. }
  826. }
  827. out:
  828. platform_device_unregister(pdev);
  829. if (err) {
  830. if (err != -EINVAL)
  831. printk(KERN_ERR
  832. "cik_cp: Failed to load firmware \"%s\"\n",
  833. fw_name);
  834. release_firmware(rdev->pfp_fw);
  835. rdev->pfp_fw = NULL;
  836. release_firmware(rdev->me_fw);
  837. rdev->me_fw = NULL;
  838. release_firmware(rdev->ce_fw);
  839. rdev->ce_fw = NULL;
  840. release_firmware(rdev->rlc_fw);
  841. rdev->rlc_fw = NULL;
  842. release_firmware(rdev->mc_fw);
  843. rdev->mc_fw = NULL;
  844. }
  845. return err;
  846. }
  847. /*
  848. * Core functions
  849. */
  850. /**
  851. * cik_tiling_mode_table_init - init the hw tiling table
  852. *
  853. * @rdev: radeon_device pointer
  854. *
  855. * Starting with SI, the tiling setup is done globally in a
  856. * set of 32 tiling modes. Rather than selecting each set of
  857. * parameters per surface as on older asics, we just select
  858. * which index in the tiling table we want to use, and the
  859. * surface uses those parameters (CIK).
  860. */
  861. static void cik_tiling_mode_table_init(struct radeon_device *rdev)
  862. {
  863. const u32 num_tile_mode_states = 32;
  864. const u32 num_secondary_tile_mode_states = 16;
  865. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  866. u32 num_pipe_configs;
  867. u32 num_rbs = rdev->config.cik.max_backends_per_se *
  868. rdev->config.cik.max_shader_engines;
  869. switch (rdev->config.cik.mem_row_size_in_kb) {
  870. case 1:
  871. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  872. break;
  873. case 2:
  874. default:
  875. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  876. break;
  877. case 4:
  878. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  879. break;
  880. }
  881. num_pipe_configs = rdev->config.cik.max_tile_pipes;
  882. if (num_pipe_configs > 8)
  883. num_pipe_configs = 8; /* ??? */
  884. if (num_pipe_configs == 8) {
  885. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  886. switch (reg_offset) {
  887. case 0:
  888. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  889. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  890. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  891. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  892. break;
  893. case 1:
  894. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  895. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  896. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  897. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  898. break;
  899. case 2:
  900. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  901. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  902. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  903. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  904. break;
  905. case 3:
  906. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  907. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  908. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  909. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  910. break;
  911. case 4:
  912. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  913. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  914. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  915. TILE_SPLIT(split_equal_to_row_size));
  916. break;
  917. case 5:
  918. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  919. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  920. break;
  921. case 6:
  922. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  923. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  924. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  925. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  926. break;
  927. case 7:
  928. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  929. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  930. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  931. TILE_SPLIT(split_equal_to_row_size));
  932. break;
  933. case 8:
  934. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  935. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  936. break;
  937. case 9:
  938. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  939. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  940. break;
  941. case 10:
  942. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  943. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  944. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  945. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  946. break;
  947. case 11:
  948. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  949. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  950. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  951. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  952. break;
  953. case 12:
  954. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  955. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  956. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  957. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  958. break;
  959. case 13:
  960. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  961. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  962. break;
  963. case 14:
  964. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  965. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  966. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  967. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  968. break;
  969. case 16:
  970. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  971. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  972. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  974. break;
  975. case 17:
  976. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  978. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  979. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  980. break;
  981. case 27:
  982. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  983. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  984. break;
  985. case 28:
  986. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  987. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  988. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  990. break;
  991. case 29:
  992. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  993. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  994. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  995. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  996. break;
  997. case 30:
  998. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  999. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1000. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  1001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1002. break;
  1003. default:
  1004. gb_tile_moden = 0;
  1005. break;
  1006. }
  1007. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1008. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1009. }
  1010. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1011. switch (reg_offset) {
  1012. case 0:
  1013. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1014. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1015. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1016. NUM_BANKS(ADDR_SURF_16_BANK));
  1017. break;
  1018. case 1:
  1019. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1020. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1021. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1022. NUM_BANKS(ADDR_SURF_16_BANK));
  1023. break;
  1024. case 2:
  1025. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1026. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1027. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1028. NUM_BANKS(ADDR_SURF_16_BANK));
  1029. break;
  1030. case 3:
  1031. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1034. NUM_BANKS(ADDR_SURF_16_BANK));
  1035. break;
  1036. case 4:
  1037. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1038. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1039. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1040. NUM_BANKS(ADDR_SURF_8_BANK));
  1041. break;
  1042. case 5:
  1043. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1046. NUM_BANKS(ADDR_SURF_4_BANK));
  1047. break;
  1048. case 6:
  1049. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1050. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1051. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1052. NUM_BANKS(ADDR_SURF_2_BANK));
  1053. break;
  1054. case 8:
  1055. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1058. NUM_BANKS(ADDR_SURF_16_BANK));
  1059. break;
  1060. case 9:
  1061. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1062. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1063. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1064. NUM_BANKS(ADDR_SURF_16_BANK));
  1065. break;
  1066. case 10:
  1067. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1070. NUM_BANKS(ADDR_SURF_16_BANK));
  1071. break;
  1072. case 11:
  1073. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1074. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1075. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1076. NUM_BANKS(ADDR_SURF_16_BANK));
  1077. break;
  1078. case 12:
  1079. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1082. NUM_BANKS(ADDR_SURF_8_BANK));
  1083. break;
  1084. case 13:
  1085. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1088. NUM_BANKS(ADDR_SURF_4_BANK));
  1089. break;
  1090. case 14:
  1091. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1094. NUM_BANKS(ADDR_SURF_2_BANK));
  1095. break;
  1096. default:
  1097. gb_tile_moden = 0;
  1098. break;
  1099. }
  1100. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1101. }
  1102. } else if (num_pipe_configs == 4) {
  1103. if (num_rbs == 4) {
  1104. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1105. switch (reg_offset) {
  1106. case 0:
  1107. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1108. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1109. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1110. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1111. break;
  1112. case 1:
  1113. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1114. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1115. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1117. break;
  1118. case 2:
  1119. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1120. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1121. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1123. break;
  1124. case 3:
  1125. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1127. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1128. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1129. break;
  1130. case 4:
  1131. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1132. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1133. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1134. TILE_SPLIT(split_equal_to_row_size));
  1135. break;
  1136. case 5:
  1137. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1138. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1139. break;
  1140. case 6:
  1141. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1142. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1143. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1144. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1145. break;
  1146. case 7:
  1147. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1148. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1149. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1150. TILE_SPLIT(split_equal_to_row_size));
  1151. break;
  1152. case 8:
  1153. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1154. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1155. break;
  1156. case 9:
  1157. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1158. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1159. break;
  1160. case 10:
  1161. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1162. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1163. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1165. break;
  1166. case 11:
  1167. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1168. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1169. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1170. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1171. break;
  1172. case 12:
  1173. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1174. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1175. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1177. break;
  1178. case 13:
  1179. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1180. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1181. break;
  1182. case 14:
  1183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1185. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1186. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1187. break;
  1188. case 16:
  1189. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1190. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1191. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1193. break;
  1194. case 17:
  1195. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1196. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1197. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1198. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1199. break;
  1200. case 27:
  1201. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1202. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1203. break;
  1204. case 28:
  1205. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1206. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1207. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1209. break;
  1210. case 29:
  1211. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1212. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1213. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1214. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1215. break;
  1216. case 30:
  1217. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1218. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1219. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1221. break;
  1222. default:
  1223. gb_tile_moden = 0;
  1224. break;
  1225. }
  1226. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1227. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1228. }
  1229. } else if (num_rbs < 4) {
  1230. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1231. switch (reg_offset) {
  1232. case 0:
  1233. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1234. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1235. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1236. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1237. break;
  1238. case 1:
  1239. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1240. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1241. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1242. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1243. break;
  1244. case 2:
  1245. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1246. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1247. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1248. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1249. break;
  1250. case 3:
  1251. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1253. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1254. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1255. break;
  1256. case 4:
  1257. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1258. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1259. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1260. TILE_SPLIT(split_equal_to_row_size));
  1261. break;
  1262. case 5:
  1263. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1264. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1265. break;
  1266. case 6:
  1267. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1268. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1269. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1270. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1271. break;
  1272. case 7:
  1273. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1274. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1275. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1276. TILE_SPLIT(split_equal_to_row_size));
  1277. break;
  1278. case 8:
  1279. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1280. PIPE_CONFIG(ADDR_SURF_P4_8x16));
  1281. break;
  1282. case 9:
  1283. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1284. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1285. break;
  1286. case 10:
  1287. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1288. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1289. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1290. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1291. break;
  1292. case 11:
  1293. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1294. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1295. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1296. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1297. break;
  1298. case 12:
  1299. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1300. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1301. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1302. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1303. break;
  1304. case 13:
  1305. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1306. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1307. break;
  1308. case 14:
  1309. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1310. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1311. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1312. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1313. break;
  1314. case 16:
  1315. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1316. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1317. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1318. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1319. break;
  1320. case 17:
  1321. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1322. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1323. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1324. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1325. break;
  1326. case 27:
  1327. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1328. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1329. break;
  1330. case 28:
  1331. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1332. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1333. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1335. break;
  1336. case 29:
  1337. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1338. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1339. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1340. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1341. break;
  1342. case 30:
  1343. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1344. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1345. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1347. break;
  1348. default:
  1349. gb_tile_moden = 0;
  1350. break;
  1351. }
  1352. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1353. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1354. }
  1355. }
  1356. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1357. switch (reg_offset) {
  1358. case 0:
  1359. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1360. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1361. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1362. NUM_BANKS(ADDR_SURF_16_BANK));
  1363. break;
  1364. case 1:
  1365. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1366. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1367. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1368. NUM_BANKS(ADDR_SURF_16_BANK));
  1369. break;
  1370. case 2:
  1371. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1372. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1373. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1374. NUM_BANKS(ADDR_SURF_16_BANK));
  1375. break;
  1376. case 3:
  1377. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1380. NUM_BANKS(ADDR_SURF_16_BANK));
  1381. break;
  1382. case 4:
  1383. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1384. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1385. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1386. NUM_BANKS(ADDR_SURF_16_BANK));
  1387. break;
  1388. case 5:
  1389. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1390. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1391. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1392. NUM_BANKS(ADDR_SURF_8_BANK));
  1393. break;
  1394. case 6:
  1395. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1396. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1397. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1398. NUM_BANKS(ADDR_SURF_4_BANK));
  1399. break;
  1400. case 8:
  1401. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1402. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1403. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1404. NUM_BANKS(ADDR_SURF_16_BANK));
  1405. break;
  1406. case 9:
  1407. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1410. NUM_BANKS(ADDR_SURF_16_BANK));
  1411. break;
  1412. case 10:
  1413. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1414. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1415. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1416. NUM_BANKS(ADDR_SURF_16_BANK));
  1417. break;
  1418. case 11:
  1419. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1422. NUM_BANKS(ADDR_SURF_16_BANK));
  1423. break;
  1424. case 12:
  1425. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1428. NUM_BANKS(ADDR_SURF_16_BANK));
  1429. break;
  1430. case 13:
  1431. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1434. NUM_BANKS(ADDR_SURF_8_BANK));
  1435. break;
  1436. case 14:
  1437. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1440. NUM_BANKS(ADDR_SURF_4_BANK));
  1441. break;
  1442. default:
  1443. gb_tile_moden = 0;
  1444. break;
  1445. }
  1446. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1447. }
  1448. } else if (num_pipe_configs == 2) {
  1449. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1450. switch (reg_offset) {
  1451. case 0:
  1452. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1453. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1454. PIPE_CONFIG(ADDR_SURF_P2) |
  1455. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B));
  1456. break;
  1457. case 1:
  1458. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1459. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1460. PIPE_CONFIG(ADDR_SURF_P2) |
  1461. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B));
  1462. break;
  1463. case 2:
  1464. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1465. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1466. PIPE_CONFIG(ADDR_SURF_P2) |
  1467. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1468. break;
  1469. case 3:
  1470. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1471. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1472. PIPE_CONFIG(ADDR_SURF_P2) |
  1473. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B));
  1474. break;
  1475. case 4:
  1476. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1477. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1478. PIPE_CONFIG(ADDR_SURF_P2) |
  1479. TILE_SPLIT(split_equal_to_row_size));
  1480. break;
  1481. case 5:
  1482. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1483. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1484. break;
  1485. case 6:
  1486. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1487. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1488. PIPE_CONFIG(ADDR_SURF_P2) |
  1489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B));
  1490. break;
  1491. case 7:
  1492. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1493. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1494. PIPE_CONFIG(ADDR_SURF_P2) |
  1495. TILE_SPLIT(split_equal_to_row_size));
  1496. break;
  1497. case 8:
  1498. gb_tile_moden = ARRAY_MODE(ARRAY_LINEAR_ALIGNED);
  1499. break;
  1500. case 9:
  1501. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1502. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1503. break;
  1504. case 10:
  1505. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1506. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1507. PIPE_CONFIG(ADDR_SURF_P2) |
  1508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1509. break;
  1510. case 11:
  1511. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1512. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1513. PIPE_CONFIG(ADDR_SURF_P2) |
  1514. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1515. break;
  1516. case 12:
  1517. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1518. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1519. PIPE_CONFIG(ADDR_SURF_P2) |
  1520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1521. break;
  1522. case 13:
  1523. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1524. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1525. break;
  1526. case 14:
  1527. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1528. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1529. PIPE_CONFIG(ADDR_SURF_P2) |
  1530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1531. break;
  1532. case 16:
  1533. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1534. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1535. PIPE_CONFIG(ADDR_SURF_P2) |
  1536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1537. break;
  1538. case 17:
  1539. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1540. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1541. PIPE_CONFIG(ADDR_SURF_P2) |
  1542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1543. break;
  1544. case 27:
  1545. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1546. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1547. break;
  1548. case 28:
  1549. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1550. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1551. PIPE_CONFIG(ADDR_SURF_P2) |
  1552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1553. break;
  1554. case 29:
  1555. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1556. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1557. PIPE_CONFIG(ADDR_SURF_P2) |
  1558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1559. break;
  1560. case 30:
  1561. gb_tile_moden = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1562. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1563. PIPE_CONFIG(ADDR_SURF_P2) |
  1564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1565. break;
  1566. default:
  1567. gb_tile_moden = 0;
  1568. break;
  1569. }
  1570. rdev->config.cik.tile_mode_array[reg_offset] = gb_tile_moden;
  1571. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1572. }
  1573. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++) {
  1574. switch (reg_offset) {
  1575. case 0:
  1576. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1577. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1578. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1579. NUM_BANKS(ADDR_SURF_16_BANK));
  1580. break;
  1581. case 1:
  1582. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1583. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1584. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1585. NUM_BANKS(ADDR_SURF_16_BANK));
  1586. break;
  1587. case 2:
  1588. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1589. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1590. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1591. NUM_BANKS(ADDR_SURF_16_BANK));
  1592. break;
  1593. case 3:
  1594. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1595. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1596. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1597. NUM_BANKS(ADDR_SURF_16_BANK));
  1598. break;
  1599. case 4:
  1600. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1601. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1602. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1603. NUM_BANKS(ADDR_SURF_16_BANK));
  1604. break;
  1605. case 5:
  1606. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1607. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1608. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1609. NUM_BANKS(ADDR_SURF_16_BANK));
  1610. break;
  1611. case 6:
  1612. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1613. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1614. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1615. NUM_BANKS(ADDR_SURF_8_BANK));
  1616. break;
  1617. case 8:
  1618. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1619. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1620. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1621. NUM_BANKS(ADDR_SURF_16_BANK));
  1622. break;
  1623. case 9:
  1624. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1625. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1626. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1627. NUM_BANKS(ADDR_SURF_16_BANK));
  1628. break;
  1629. case 10:
  1630. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1631. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1632. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1633. NUM_BANKS(ADDR_SURF_16_BANK));
  1634. break;
  1635. case 11:
  1636. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1637. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1638. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1639. NUM_BANKS(ADDR_SURF_16_BANK));
  1640. break;
  1641. case 12:
  1642. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1643. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1644. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1645. NUM_BANKS(ADDR_SURF_16_BANK));
  1646. break;
  1647. case 13:
  1648. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1649. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1650. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1651. NUM_BANKS(ADDR_SURF_16_BANK));
  1652. break;
  1653. case 14:
  1654. gb_tile_moden = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1655. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1656. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1657. NUM_BANKS(ADDR_SURF_8_BANK));
  1658. break;
  1659. default:
  1660. gb_tile_moden = 0;
  1661. break;
  1662. }
  1663. WREG32(GB_MACROTILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1664. }
  1665. } else
  1666. DRM_ERROR("unknown num pipe config: 0x%x\n", num_pipe_configs);
  1667. }
  1668. /**
  1669. * cik_select_se_sh - select which SE, SH to address
  1670. *
  1671. * @rdev: radeon_device pointer
  1672. * @se_num: shader engine to address
  1673. * @sh_num: sh block to address
  1674. *
  1675. * Select which SE, SH combinations to address. Certain
  1676. * registers are instanced per SE or SH. 0xffffffff means
  1677. * broadcast to all SEs or SHs (CIK).
  1678. */
  1679. static void cik_select_se_sh(struct radeon_device *rdev,
  1680. u32 se_num, u32 sh_num)
  1681. {
  1682. u32 data = INSTANCE_BROADCAST_WRITES;
  1683. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1684. data |= SH_BROADCAST_WRITES | SE_BROADCAST_WRITES;
  1685. else if (se_num == 0xffffffff)
  1686. data |= SE_BROADCAST_WRITES | SH_INDEX(sh_num);
  1687. else if (sh_num == 0xffffffff)
  1688. data |= SH_BROADCAST_WRITES | SE_INDEX(se_num);
  1689. else
  1690. data |= SH_INDEX(sh_num) | SE_INDEX(se_num);
  1691. WREG32(GRBM_GFX_INDEX, data);
  1692. }
  1693. /**
  1694. * cik_create_bitmask - create a bitmask
  1695. *
  1696. * @bit_width: length of the mask
  1697. *
  1698. * create a variable length bit mask (CIK).
  1699. * Returns the bitmask.
  1700. */
  1701. static u32 cik_create_bitmask(u32 bit_width)
  1702. {
  1703. u32 i, mask = 0;
  1704. for (i = 0; i < bit_width; i++) {
  1705. mask <<= 1;
  1706. mask |= 1;
  1707. }
  1708. return mask;
  1709. }
  1710. /**
  1711. * cik_select_se_sh - select which SE, SH to address
  1712. *
  1713. * @rdev: radeon_device pointer
  1714. * @max_rb_num: max RBs (render backends) for the asic
  1715. * @se_num: number of SEs (shader engines) for the asic
  1716. * @sh_per_se: number of SH blocks per SE for the asic
  1717. *
  1718. * Calculates the bitmask of disabled RBs (CIK).
  1719. * Returns the disabled RB bitmask.
  1720. */
  1721. static u32 cik_get_rb_disabled(struct radeon_device *rdev,
  1722. u32 max_rb_num, u32 se_num,
  1723. u32 sh_per_se)
  1724. {
  1725. u32 data, mask;
  1726. data = RREG32(CC_RB_BACKEND_DISABLE);
  1727. if (data & 1)
  1728. data &= BACKEND_DISABLE_MASK;
  1729. else
  1730. data = 0;
  1731. data |= RREG32(GC_USER_RB_BACKEND_DISABLE);
  1732. data >>= BACKEND_DISABLE_SHIFT;
  1733. mask = cik_create_bitmask(max_rb_num / se_num / sh_per_se);
  1734. return data & mask;
  1735. }
  1736. /**
  1737. * cik_setup_rb - setup the RBs on the asic
  1738. *
  1739. * @rdev: radeon_device pointer
  1740. * @se_num: number of SEs (shader engines) for the asic
  1741. * @sh_per_se: number of SH blocks per SE for the asic
  1742. * @max_rb_num: max RBs (render backends) for the asic
  1743. *
  1744. * Configures per-SE/SH RB registers (CIK).
  1745. */
  1746. static void cik_setup_rb(struct radeon_device *rdev,
  1747. u32 se_num, u32 sh_per_se,
  1748. u32 max_rb_num)
  1749. {
  1750. int i, j;
  1751. u32 data, mask;
  1752. u32 disabled_rbs = 0;
  1753. u32 enabled_rbs = 0;
  1754. for (i = 0; i < se_num; i++) {
  1755. for (j = 0; j < sh_per_se; j++) {
  1756. cik_select_se_sh(rdev, i, j);
  1757. data = cik_get_rb_disabled(rdev, max_rb_num, se_num, sh_per_se);
  1758. disabled_rbs |= data << ((i * sh_per_se + j) * CIK_RB_BITMAP_WIDTH_PER_SH);
  1759. }
  1760. }
  1761. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1762. mask = 1;
  1763. for (i = 0; i < max_rb_num; i++) {
  1764. if (!(disabled_rbs & mask))
  1765. enabled_rbs |= mask;
  1766. mask <<= 1;
  1767. }
  1768. for (i = 0; i < se_num; i++) {
  1769. cik_select_se_sh(rdev, i, 0xffffffff);
  1770. data = 0;
  1771. for (j = 0; j < sh_per_se; j++) {
  1772. switch (enabled_rbs & 3) {
  1773. case 1:
  1774. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1775. break;
  1776. case 2:
  1777. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1778. break;
  1779. case 3:
  1780. default:
  1781. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1782. break;
  1783. }
  1784. enabled_rbs >>= 2;
  1785. }
  1786. WREG32(PA_SC_RASTER_CONFIG, data);
  1787. }
  1788. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  1789. }
  1790. /**
  1791. * cik_gpu_init - setup the 3D engine
  1792. *
  1793. * @rdev: radeon_device pointer
  1794. *
  1795. * Configures the 3D engine and tiling configuration
  1796. * registers so that the 3D engine is usable.
  1797. */
  1798. static void cik_gpu_init(struct radeon_device *rdev)
  1799. {
  1800. u32 gb_addr_config = RREG32(GB_ADDR_CONFIG);
  1801. u32 mc_shared_chmap, mc_arb_ramcfg;
  1802. u32 hdp_host_path_cntl;
  1803. u32 tmp;
  1804. int i, j;
  1805. switch (rdev->family) {
  1806. case CHIP_BONAIRE:
  1807. rdev->config.cik.max_shader_engines = 2;
  1808. rdev->config.cik.max_tile_pipes = 4;
  1809. rdev->config.cik.max_cu_per_sh = 7;
  1810. rdev->config.cik.max_sh_per_se = 1;
  1811. rdev->config.cik.max_backends_per_se = 2;
  1812. rdev->config.cik.max_texture_channel_caches = 4;
  1813. rdev->config.cik.max_gprs = 256;
  1814. rdev->config.cik.max_gs_threads = 32;
  1815. rdev->config.cik.max_hw_contexts = 8;
  1816. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1817. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1818. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1819. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1820. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1821. break;
  1822. case CHIP_KAVERI:
  1823. /* TODO */
  1824. break;
  1825. case CHIP_KABINI:
  1826. default:
  1827. rdev->config.cik.max_shader_engines = 1;
  1828. rdev->config.cik.max_tile_pipes = 2;
  1829. rdev->config.cik.max_cu_per_sh = 2;
  1830. rdev->config.cik.max_sh_per_se = 1;
  1831. rdev->config.cik.max_backends_per_se = 1;
  1832. rdev->config.cik.max_texture_channel_caches = 2;
  1833. rdev->config.cik.max_gprs = 256;
  1834. rdev->config.cik.max_gs_threads = 16;
  1835. rdev->config.cik.max_hw_contexts = 8;
  1836. rdev->config.cik.sc_prim_fifo_size_frontend = 0x20;
  1837. rdev->config.cik.sc_prim_fifo_size_backend = 0x100;
  1838. rdev->config.cik.sc_hiz_tile_fifo_size = 0x30;
  1839. rdev->config.cik.sc_earlyz_tile_fifo_size = 0x130;
  1840. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  1841. break;
  1842. }
  1843. /* Initialize HDP */
  1844. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1845. WREG32((0x2c14 + j), 0x00000000);
  1846. WREG32((0x2c18 + j), 0x00000000);
  1847. WREG32((0x2c1c + j), 0x00000000);
  1848. WREG32((0x2c20 + j), 0x00000000);
  1849. WREG32((0x2c24 + j), 0x00000000);
  1850. }
  1851. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1852. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1853. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1854. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1855. rdev->config.cik.num_tile_pipes = rdev->config.cik.max_tile_pipes;
  1856. rdev->config.cik.mem_max_burst_length_bytes = 256;
  1857. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1858. rdev->config.cik.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1859. if (rdev->config.cik.mem_row_size_in_kb > 4)
  1860. rdev->config.cik.mem_row_size_in_kb = 4;
  1861. /* XXX use MC settings? */
  1862. rdev->config.cik.shader_engine_tile_size = 32;
  1863. rdev->config.cik.num_gpus = 1;
  1864. rdev->config.cik.multi_gpu_tile_size = 64;
  1865. /* fix up row size */
  1866. gb_addr_config &= ~ROW_SIZE_MASK;
  1867. switch (rdev->config.cik.mem_row_size_in_kb) {
  1868. case 1:
  1869. default:
  1870. gb_addr_config |= ROW_SIZE(0);
  1871. break;
  1872. case 2:
  1873. gb_addr_config |= ROW_SIZE(1);
  1874. break;
  1875. case 4:
  1876. gb_addr_config |= ROW_SIZE(2);
  1877. break;
  1878. }
  1879. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1880. * not have bank info, so create a custom tiling dword.
  1881. * bits 3:0 num_pipes
  1882. * bits 7:4 num_banks
  1883. * bits 11:8 group_size
  1884. * bits 15:12 row_size
  1885. */
  1886. rdev->config.cik.tile_config = 0;
  1887. switch (rdev->config.cik.num_tile_pipes) {
  1888. case 1:
  1889. rdev->config.cik.tile_config |= (0 << 0);
  1890. break;
  1891. case 2:
  1892. rdev->config.cik.tile_config |= (1 << 0);
  1893. break;
  1894. case 4:
  1895. rdev->config.cik.tile_config |= (2 << 0);
  1896. break;
  1897. case 8:
  1898. default:
  1899. /* XXX what about 12? */
  1900. rdev->config.cik.tile_config |= (3 << 0);
  1901. break;
  1902. }
  1903. if ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT)
  1904. rdev->config.cik.tile_config |= 1 << 4;
  1905. else
  1906. rdev->config.cik.tile_config |= 0 << 4;
  1907. rdev->config.cik.tile_config |=
  1908. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1909. rdev->config.cik.tile_config |=
  1910. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1911. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1912. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1913. WREG32(DMIF_ADDR_CALC, gb_addr_config);
  1914. WREG32(SDMA0_TILING_CONFIG + SDMA0_REGISTER_OFFSET, gb_addr_config & 0x70);
  1915. WREG32(SDMA0_TILING_CONFIG + SDMA1_REGISTER_OFFSET, gb_addr_config & 0x70);
  1916. WREG32(UVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1917. WREG32(UVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1918. WREG32(UVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1919. cik_tiling_mode_table_init(rdev);
  1920. cik_setup_rb(rdev, rdev->config.cik.max_shader_engines,
  1921. rdev->config.cik.max_sh_per_se,
  1922. rdev->config.cik.max_backends_per_se);
  1923. /* set HW defaults for 3D engine */
  1924. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1925. WREG32(SX_DEBUG_1, 0x20);
  1926. WREG32(TA_CNTL_AUX, 0x00010000);
  1927. tmp = RREG32(SPI_CONFIG_CNTL);
  1928. tmp |= 0x03000000;
  1929. WREG32(SPI_CONFIG_CNTL, tmp);
  1930. WREG32(SQ_CONFIG, 1);
  1931. WREG32(DB_DEBUG, 0);
  1932. tmp = RREG32(DB_DEBUG2) & ~0xf00fffff;
  1933. tmp |= 0x00000400;
  1934. WREG32(DB_DEBUG2, tmp);
  1935. tmp = RREG32(DB_DEBUG3) & ~0x0002021c;
  1936. tmp |= 0x00020200;
  1937. WREG32(DB_DEBUG3, tmp);
  1938. tmp = RREG32(CB_HW_CONTROL) & ~0x00010000;
  1939. tmp |= 0x00018208;
  1940. WREG32(CB_HW_CONTROL, tmp);
  1941. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1942. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_frontend) |
  1943. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.cik.sc_prim_fifo_size_backend) |
  1944. SC_HIZ_TILE_FIFO_SIZE(rdev->config.cik.sc_hiz_tile_fifo_size) |
  1945. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.cik.sc_earlyz_tile_fifo_size)));
  1946. WREG32(VGT_NUM_INSTANCES, 1);
  1947. WREG32(CP_PERFMON_CNTL, 0);
  1948. WREG32(SQ_CONFIG, 0);
  1949. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1950. FORCE_EOV_MAX_REZ_CNT(255)));
  1951. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1952. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1953. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1954. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1955. tmp = RREG32(HDP_MISC_CNTL);
  1956. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1957. WREG32(HDP_MISC_CNTL, tmp);
  1958. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1959. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1960. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1961. WREG32(PA_SC_ENHANCE, ENABLE_PA_SC_OUT_OF_ORDER);
  1962. udelay(50);
  1963. }
  1964. /*
  1965. * GPU scratch registers helpers function.
  1966. */
  1967. /**
  1968. * cik_scratch_init - setup driver info for CP scratch regs
  1969. *
  1970. * @rdev: radeon_device pointer
  1971. *
  1972. * Set up the number and offset of the CP scratch registers.
  1973. * NOTE: use of CP scratch registers is a legacy inferface and
  1974. * is not used by default on newer asics (r6xx+). On newer asics,
  1975. * memory buffers are used for fences rather than scratch regs.
  1976. */
  1977. static void cik_scratch_init(struct radeon_device *rdev)
  1978. {
  1979. int i;
  1980. rdev->scratch.num_reg = 7;
  1981. rdev->scratch.reg_base = SCRATCH_REG0;
  1982. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1983. rdev->scratch.free[i] = true;
  1984. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1985. }
  1986. }
  1987. /**
  1988. * cik_ring_test - basic gfx ring test
  1989. *
  1990. * @rdev: radeon_device pointer
  1991. * @ring: radeon_ring structure holding ring information
  1992. *
  1993. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1994. * Provides a basic gfx ring test to verify that the ring is working.
  1995. * Used by cik_cp_gfx_resume();
  1996. * Returns 0 on success, error on failure.
  1997. */
  1998. int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  1999. {
  2000. uint32_t scratch;
  2001. uint32_t tmp = 0;
  2002. unsigned i;
  2003. int r;
  2004. r = radeon_scratch_get(rdev, &scratch);
  2005. if (r) {
  2006. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2007. return r;
  2008. }
  2009. WREG32(scratch, 0xCAFEDEAD);
  2010. r = radeon_ring_lock(rdev, ring, 3);
  2011. if (r) {
  2012. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2013. radeon_scratch_free(rdev, scratch);
  2014. return r;
  2015. }
  2016. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2017. radeon_ring_write(ring, ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2));
  2018. radeon_ring_write(ring, 0xDEADBEEF);
  2019. radeon_ring_unlock_commit(rdev, ring);
  2020. for (i = 0; i < rdev->usec_timeout; i++) {
  2021. tmp = RREG32(scratch);
  2022. if (tmp == 0xDEADBEEF)
  2023. break;
  2024. DRM_UDELAY(1);
  2025. }
  2026. if (i < rdev->usec_timeout) {
  2027. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2028. } else {
  2029. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2030. ring->idx, scratch, tmp);
  2031. r = -EINVAL;
  2032. }
  2033. radeon_scratch_free(rdev, scratch);
  2034. return r;
  2035. }
  2036. /**
  2037. * cik_fence_gfx_ring_emit - emit a fence on the gfx ring
  2038. *
  2039. * @rdev: radeon_device pointer
  2040. * @fence: radeon fence object
  2041. *
  2042. * Emits a fence sequnce number on the gfx ring and flushes
  2043. * GPU caches.
  2044. */
  2045. void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
  2046. struct radeon_fence *fence)
  2047. {
  2048. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2049. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2050. /* EVENT_WRITE_EOP - flush caches, send int */
  2051. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2052. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2053. EOP_TC_ACTION_EN |
  2054. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2055. EVENT_INDEX(5)));
  2056. radeon_ring_write(ring, addr & 0xfffffffc);
  2057. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | DATA_SEL(1) | INT_SEL(2));
  2058. radeon_ring_write(ring, fence->seq);
  2059. radeon_ring_write(ring, 0);
  2060. /* HDP flush */
  2061. /* We should be using the new WAIT_REG_MEM special op packet here
  2062. * but it causes the CP to hang
  2063. */
  2064. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2065. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2066. WRITE_DATA_DST_SEL(0)));
  2067. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2068. radeon_ring_write(ring, 0);
  2069. radeon_ring_write(ring, 0);
  2070. }
  2071. /**
  2072. * cik_fence_compute_ring_emit - emit a fence on the compute ring
  2073. *
  2074. * @rdev: radeon_device pointer
  2075. * @fence: radeon fence object
  2076. *
  2077. * Emits a fence sequnce number on the compute ring and flushes
  2078. * GPU caches.
  2079. */
  2080. void cik_fence_compute_ring_emit(struct radeon_device *rdev,
  2081. struct radeon_fence *fence)
  2082. {
  2083. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2084. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2085. /* RELEASE_MEM - flush caches, send int */
  2086. radeon_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  2087. radeon_ring_write(ring, (EOP_TCL1_ACTION_EN |
  2088. EOP_TC_ACTION_EN |
  2089. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  2090. EVENT_INDEX(5)));
  2091. radeon_ring_write(ring, DATA_SEL(1) | INT_SEL(2));
  2092. radeon_ring_write(ring, addr & 0xfffffffc);
  2093. radeon_ring_write(ring, upper_32_bits(addr));
  2094. radeon_ring_write(ring, fence->seq);
  2095. radeon_ring_write(ring, 0);
  2096. /* HDP flush */
  2097. /* We should be using the new WAIT_REG_MEM special op packet here
  2098. * but it causes the CP to hang
  2099. */
  2100. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2101. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2102. WRITE_DATA_DST_SEL(0)));
  2103. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  2104. radeon_ring_write(ring, 0);
  2105. radeon_ring_write(ring, 0);
  2106. }
  2107. void cik_semaphore_ring_emit(struct radeon_device *rdev,
  2108. struct radeon_ring *ring,
  2109. struct radeon_semaphore *semaphore,
  2110. bool emit_wait)
  2111. {
  2112. uint64_t addr = semaphore->gpu_addr;
  2113. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2114. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2115. radeon_ring_write(ring, addr & 0xffffffff);
  2116. radeon_ring_write(ring, (upper_32_bits(addr) & 0xffff) | sel);
  2117. }
  2118. /*
  2119. * IB stuff
  2120. */
  2121. /**
  2122. * cik_ring_ib_execute - emit an IB (Indirect Buffer) on the gfx ring
  2123. *
  2124. * @rdev: radeon_device pointer
  2125. * @ib: radeon indirect buffer object
  2126. *
  2127. * Emits an DE (drawing engine) or CE (constant engine) IB
  2128. * on the gfx ring. IBs are usually generated by userspace
  2129. * acceleration drivers and submitted to the kernel for
  2130. * sheduling on the ring. This function schedules the IB
  2131. * on the gfx ring for execution by the GPU.
  2132. */
  2133. void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  2134. {
  2135. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2136. u32 header, control = INDIRECT_BUFFER_VALID;
  2137. if (ib->is_const_ib) {
  2138. /* set switch buffer packet before const IB */
  2139. radeon_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2140. radeon_ring_write(ring, 0);
  2141. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  2142. } else {
  2143. u32 next_rptr;
  2144. if (ring->rptr_save_reg) {
  2145. next_rptr = ring->wptr + 3 + 4;
  2146. radeon_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2147. radeon_ring_write(ring, ((ring->rptr_save_reg -
  2148. PACKET3_SET_UCONFIG_REG_START) >> 2));
  2149. radeon_ring_write(ring, next_rptr);
  2150. } else if (rdev->wb.enabled) {
  2151. next_rptr = ring->wptr + 5 + 4;
  2152. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2153. radeon_ring_write(ring, WRITE_DATA_DST_SEL(1));
  2154. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2155. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2156. radeon_ring_write(ring, next_rptr);
  2157. }
  2158. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  2159. }
  2160. control |= ib->length_dw |
  2161. (ib->vm ? (ib->vm->id << 24) : 0);
  2162. radeon_ring_write(ring, header);
  2163. radeon_ring_write(ring,
  2164. #ifdef __BIG_ENDIAN
  2165. (2 << 0) |
  2166. #endif
  2167. (ib->gpu_addr & 0xFFFFFFFC));
  2168. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  2169. radeon_ring_write(ring, control);
  2170. }
  2171. /**
  2172. * cik_ib_test - basic gfx ring IB test
  2173. *
  2174. * @rdev: radeon_device pointer
  2175. * @ring: radeon_ring structure holding ring information
  2176. *
  2177. * Allocate an IB and execute it on the gfx ring (CIK).
  2178. * Provides a basic gfx ring test to verify that IBs are working.
  2179. * Returns 0 on success, error on failure.
  2180. */
  2181. int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2182. {
  2183. struct radeon_ib ib;
  2184. uint32_t scratch;
  2185. uint32_t tmp = 0;
  2186. unsigned i;
  2187. int r;
  2188. r = radeon_scratch_get(rdev, &scratch);
  2189. if (r) {
  2190. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  2191. return r;
  2192. }
  2193. WREG32(scratch, 0xCAFEDEAD);
  2194. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  2195. if (r) {
  2196. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  2197. return r;
  2198. }
  2199. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2200. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START) >> 2);
  2201. ib.ptr[2] = 0xDEADBEEF;
  2202. ib.length_dw = 3;
  2203. r = radeon_ib_schedule(rdev, &ib, NULL);
  2204. if (r) {
  2205. radeon_scratch_free(rdev, scratch);
  2206. radeon_ib_free(rdev, &ib);
  2207. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2208. return r;
  2209. }
  2210. r = radeon_fence_wait(ib.fence, false);
  2211. if (r) {
  2212. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2213. return r;
  2214. }
  2215. for (i = 0; i < rdev->usec_timeout; i++) {
  2216. tmp = RREG32(scratch);
  2217. if (tmp == 0xDEADBEEF)
  2218. break;
  2219. DRM_UDELAY(1);
  2220. }
  2221. if (i < rdev->usec_timeout) {
  2222. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  2223. } else {
  2224. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2225. scratch, tmp);
  2226. r = -EINVAL;
  2227. }
  2228. radeon_scratch_free(rdev, scratch);
  2229. radeon_ib_free(rdev, &ib);
  2230. return r;
  2231. }
  2232. /*
  2233. * CP.
  2234. * On CIK, gfx and compute now have independant command processors.
  2235. *
  2236. * GFX
  2237. * Gfx consists of a single ring and can process both gfx jobs and
  2238. * compute jobs. The gfx CP consists of three microengines (ME):
  2239. * PFP - Pre-Fetch Parser
  2240. * ME - Micro Engine
  2241. * CE - Constant Engine
  2242. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2243. * The CE is an asynchronous engine used for updating buffer desciptors
  2244. * used by the DE so that they can be loaded into cache in parallel
  2245. * while the DE is processing state update packets.
  2246. *
  2247. * Compute
  2248. * The compute CP consists of two microengines (ME):
  2249. * MEC1 - Compute MicroEngine 1
  2250. * MEC2 - Compute MicroEngine 2
  2251. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2252. * The queues are exposed to userspace and are programmed directly
  2253. * by the compute runtime.
  2254. */
  2255. /**
  2256. * cik_cp_gfx_enable - enable/disable the gfx CP MEs
  2257. *
  2258. * @rdev: radeon_device pointer
  2259. * @enable: enable or disable the MEs
  2260. *
  2261. * Halts or unhalts the gfx MEs.
  2262. */
  2263. static void cik_cp_gfx_enable(struct radeon_device *rdev, bool enable)
  2264. {
  2265. if (enable)
  2266. WREG32(CP_ME_CNTL, 0);
  2267. else {
  2268. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  2269. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2270. }
  2271. udelay(50);
  2272. }
  2273. /**
  2274. * cik_cp_gfx_load_microcode - load the gfx CP ME ucode
  2275. *
  2276. * @rdev: radeon_device pointer
  2277. *
  2278. * Loads the gfx PFP, ME, and CE ucode.
  2279. * Returns 0 for success, -EINVAL if the ucode is not available.
  2280. */
  2281. static int cik_cp_gfx_load_microcode(struct radeon_device *rdev)
  2282. {
  2283. const __be32 *fw_data;
  2284. int i;
  2285. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw)
  2286. return -EINVAL;
  2287. cik_cp_gfx_enable(rdev, false);
  2288. /* PFP */
  2289. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2290. WREG32(CP_PFP_UCODE_ADDR, 0);
  2291. for (i = 0; i < CIK_PFP_UCODE_SIZE; i++)
  2292. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  2293. WREG32(CP_PFP_UCODE_ADDR, 0);
  2294. /* CE */
  2295. fw_data = (const __be32 *)rdev->ce_fw->data;
  2296. WREG32(CP_CE_UCODE_ADDR, 0);
  2297. for (i = 0; i < CIK_CE_UCODE_SIZE; i++)
  2298. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  2299. WREG32(CP_CE_UCODE_ADDR, 0);
  2300. /* ME */
  2301. fw_data = (const __be32 *)rdev->me_fw->data;
  2302. WREG32(CP_ME_RAM_WADDR, 0);
  2303. for (i = 0; i < CIK_ME_UCODE_SIZE; i++)
  2304. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  2305. WREG32(CP_ME_RAM_WADDR, 0);
  2306. WREG32(CP_PFP_UCODE_ADDR, 0);
  2307. WREG32(CP_CE_UCODE_ADDR, 0);
  2308. WREG32(CP_ME_RAM_WADDR, 0);
  2309. WREG32(CP_ME_RAM_RADDR, 0);
  2310. return 0;
  2311. }
  2312. /**
  2313. * cik_cp_gfx_start - start the gfx ring
  2314. *
  2315. * @rdev: radeon_device pointer
  2316. *
  2317. * Enables the ring and loads the clear state context and other
  2318. * packets required to init the ring.
  2319. * Returns 0 for success, error for failure.
  2320. */
  2321. static int cik_cp_gfx_start(struct radeon_device *rdev)
  2322. {
  2323. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2324. int r, i;
  2325. /* init the CP */
  2326. WREG32(CP_MAX_CONTEXT, rdev->config.cik.max_hw_contexts - 1);
  2327. WREG32(CP_ENDIAN_SWAP, 0);
  2328. WREG32(CP_DEVICE_ID, 1);
  2329. cik_cp_gfx_enable(rdev, true);
  2330. r = radeon_ring_lock(rdev, ring, cik_default_size + 17);
  2331. if (r) {
  2332. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2333. return r;
  2334. }
  2335. /* init the CE partitions. CE only used for gfx on CIK */
  2336. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2337. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2338. radeon_ring_write(ring, 0xc000);
  2339. radeon_ring_write(ring, 0xc000);
  2340. /* setup clear context state */
  2341. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2342. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2343. radeon_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2344. radeon_ring_write(ring, 0x80000000);
  2345. radeon_ring_write(ring, 0x80000000);
  2346. for (i = 0; i < cik_default_size; i++)
  2347. radeon_ring_write(ring, cik_default_state[i]);
  2348. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2349. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2350. /* set clear context state */
  2351. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2352. radeon_ring_write(ring, 0);
  2353. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2354. radeon_ring_write(ring, 0x00000316);
  2355. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2356. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2357. radeon_ring_unlock_commit(rdev, ring);
  2358. return 0;
  2359. }
  2360. /**
  2361. * cik_cp_gfx_fini - stop the gfx ring
  2362. *
  2363. * @rdev: radeon_device pointer
  2364. *
  2365. * Stop the gfx ring and tear down the driver ring
  2366. * info.
  2367. */
  2368. static void cik_cp_gfx_fini(struct radeon_device *rdev)
  2369. {
  2370. cik_cp_gfx_enable(rdev, false);
  2371. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2372. }
  2373. /**
  2374. * cik_cp_gfx_resume - setup the gfx ring buffer registers
  2375. *
  2376. * @rdev: radeon_device pointer
  2377. *
  2378. * Program the location and size of the gfx ring buffer
  2379. * and test it to make sure it's working.
  2380. * Returns 0 for success, error for failure.
  2381. */
  2382. static int cik_cp_gfx_resume(struct radeon_device *rdev)
  2383. {
  2384. struct radeon_ring *ring;
  2385. u32 tmp;
  2386. u32 rb_bufsz;
  2387. u64 rb_addr;
  2388. int r;
  2389. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2390. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2391. /* Set the write pointer delay */
  2392. WREG32(CP_RB_WPTR_DELAY, 0);
  2393. /* set the RB to use vmid 0 */
  2394. WREG32(CP_RB_VMID, 0);
  2395. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2396. /* ring 0 - compute and gfx */
  2397. /* Set ring buffer size */
  2398. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2399. rb_bufsz = drm_order(ring->ring_size / 8);
  2400. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2401. #ifdef __BIG_ENDIAN
  2402. tmp |= BUF_SWAP_32BIT;
  2403. #endif
  2404. WREG32(CP_RB0_CNTL, tmp);
  2405. /* Initialize the ring buffer's read and write pointers */
  2406. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  2407. ring->wptr = 0;
  2408. WREG32(CP_RB0_WPTR, ring->wptr);
  2409. /* set the wb address wether it's enabled or not */
  2410. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  2411. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2412. /* scratch register shadowing is no longer supported */
  2413. WREG32(SCRATCH_UMSK, 0);
  2414. if (!rdev->wb.enabled)
  2415. tmp |= RB_NO_UPDATE;
  2416. mdelay(1);
  2417. WREG32(CP_RB0_CNTL, tmp);
  2418. rb_addr = ring->gpu_addr >> 8;
  2419. WREG32(CP_RB0_BASE, rb_addr);
  2420. WREG32(CP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2421. ring->rptr = RREG32(CP_RB0_RPTR);
  2422. /* start the ring */
  2423. cik_cp_gfx_start(rdev);
  2424. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  2425. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  2426. if (r) {
  2427. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  2428. return r;
  2429. }
  2430. return 0;
  2431. }
  2432. u32 cik_compute_ring_get_rptr(struct radeon_device *rdev,
  2433. struct radeon_ring *ring)
  2434. {
  2435. u32 rptr;
  2436. if (rdev->wb.enabled) {
  2437. rptr = le32_to_cpu(rdev->wb.wb[ring->rptr_offs/4]);
  2438. } else {
  2439. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2440. rptr = RREG32(CP_HQD_PQ_RPTR);
  2441. cik_srbm_select(rdev, 0, 0, 0, 0);
  2442. }
  2443. rptr = (rptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2444. return rptr;
  2445. }
  2446. u32 cik_compute_ring_get_wptr(struct radeon_device *rdev,
  2447. struct radeon_ring *ring)
  2448. {
  2449. u32 wptr;
  2450. if (rdev->wb.enabled) {
  2451. wptr = le32_to_cpu(rdev->wb.wb[ring->wptr_offs/4]);
  2452. } else {
  2453. cik_srbm_select(rdev, ring->me, ring->pipe, ring->queue, 0);
  2454. wptr = RREG32(CP_HQD_PQ_WPTR);
  2455. cik_srbm_select(rdev, 0, 0, 0, 0);
  2456. }
  2457. wptr = (wptr & ring->ptr_reg_mask) >> ring->ptr_reg_shift;
  2458. return wptr;
  2459. }
  2460. void cik_compute_ring_set_wptr(struct radeon_device *rdev,
  2461. struct radeon_ring *ring)
  2462. {
  2463. u32 wptr = (ring->wptr << ring->ptr_reg_shift) & ring->ptr_reg_mask;
  2464. rdev->wb.wb[ring->wptr_offs/4] = cpu_to_le32(wptr);
  2465. WDOORBELL32(ring->doorbell_offset, wptr);
  2466. }
  2467. /**
  2468. * cik_cp_compute_enable - enable/disable the compute CP MEs
  2469. *
  2470. * @rdev: radeon_device pointer
  2471. * @enable: enable or disable the MEs
  2472. *
  2473. * Halts or unhalts the compute MEs.
  2474. */
  2475. static void cik_cp_compute_enable(struct radeon_device *rdev, bool enable)
  2476. {
  2477. if (enable)
  2478. WREG32(CP_MEC_CNTL, 0);
  2479. else
  2480. WREG32(CP_MEC_CNTL, (MEC_ME1_HALT | MEC_ME2_HALT));
  2481. udelay(50);
  2482. }
  2483. /**
  2484. * cik_cp_compute_load_microcode - load the compute CP ME ucode
  2485. *
  2486. * @rdev: radeon_device pointer
  2487. *
  2488. * Loads the compute MEC1&2 ucode.
  2489. * Returns 0 for success, -EINVAL if the ucode is not available.
  2490. */
  2491. static int cik_cp_compute_load_microcode(struct radeon_device *rdev)
  2492. {
  2493. const __be32 *fw_data;
  2494. int i;
  2495. if (!rdev->mec_fw)
  2496. return -EINVAL;
  2497. cik_cp_compute_enable(rdev, false);
  2498. /* MEC1 */
  2499. fw_data = (const __be32 *)rdev->mec_fw->data;
  2500. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2501. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2502. WREG32(CP_MEC_ME1_UCODE_DATA, be32_to_cpup(fw_data++));
  2503. WREG32(CP_MEC_ME1_UCODE_ADDR, 0);
  2504. if (rdev->family == CHIP_KAVERI) {
  2505. /* MEC2 */
  2506. fw_data = (const __be32 *)rdev->mec_fw->data;
  2507. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2508. for (i = 0; i < CIK_MEC_UCODE_SIZE; i++)
  2509. WREG32(CP_MEC_ME2_UCODE_DATA, be32_to_cpup(fw_data++));
  2510. WREG32(CP_MEC_ME2_UCODE_ADDR, 0);
  2511. }
  2512. return 0;
  2513. }
  2514. /**
  2515. * cik_cp_compute_start - start the compute queues
  2516. *
  2517. * @rdev: radeon_device pointer
  2518. *
  2519. * Enable the compute queues.
  2520. * Returns 0 for success, error for failure.
  2521. */
  2522. static int cik_cp_compute_start(struct radeon_device *rdev)
  2523. {
  2524. cik_cp_compute_enable(rdev, true);
  2525. return 0;
  2526. }
  2527. /**
  2528. * cik_cp_compute_fini - stop the compute queues
  2529. *
  2530. * @rdev: radeon_device pointer
  2531. *
  2532. * Stop the compute queues and tear down the driver queue
  2533. * info.
  2534. */
  2535. static void cik_cp_compute_fini(struct radeon_device *rdev)
  2536. {
  2537. int i, idx, r;
  2538. cik_cp_compute_enable(rdev, false);
  2539. for (i = 0; i < 2; i++) {
  2540. if (i == 0)
  2541. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2542. else
  2543. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2544. if (rdev->ring[idx].mqd_obj) {
  2545. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2546. if (unlikely(r != 0))
  2547. dev_warn(rdev->dev, "(%d) reserve MQD bo failed\n", r);
  2548. radeon_bo_unpin(rdev->ring[idx].mqd_obj);
  2549. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2550. radeon_bo_unref(&rdev->ring[idx].mqd_obj);
  2551. rdev->ring[idx].mqd_obj = NULL;
  2552. }
  2553. }
  2554. }
  2555. static void cik_mec_fini(struct radeon_device *rdev)
  2556. {
  2557. int r;
  2558. if (rdev->mec.hpd_eop_obj) {
  2559. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2560. if (unlikely(r != 0))
  2561. dev_warn(rdev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2562. radeon_bo_unpin(rdev->mec.hpd_eop_obj);
  2563. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2564. radeon_bo_unref(&rdev->mec.hpd_eop_obj);
  2565. rdev->mec.hpd_eop_obj = NULL;
  2566. }
  2567. }
  2568. #define MEC_HPD_SIZE 2048
  2569. static int cik_mec_init(struct radeon_device *rdev)
  2570. {
  2571. int r;
  2572. u32 *hpd;
  2573. /*
  2574. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2575. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2576. */
  2577. if (rdev->family == CHIP_KAVERI)
  2578. rdev->mec.num_mec = 2;
  2579. else
  2580. rdev->mec.num_mec = 1;
  2581. rdev->mec.num_pipe = 4;
  2582. rdev->mec.num_queue = rdev->mec.num_mec * rdev->mec.num_pipe * 8;
  2583. if (rdev->mec.hpd_eop_obj == NULL) {
  2584. r = radeon_bo_create(rdev,
  2585. rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2,
  2586. PAGE_SIZE, true,
  2587. RADEON_GEM_DOMAIN_GTT, NULL,
  2588. &rdev->mec.hpd_eop_obj);
  2589. if (r) {
  2590. dev_warn(rdev->dev, "(%d) create HDP EOP bo failed\n", r);
  2591. return r;
  2592. }
  2593. }
  2594. r = radeon_bo_reserve(rdev->mec.hpd_eop_obj, false);
  2595. if (unlikely(r != 0)) {
  2596. cik_mec_fini(rdev);
  2597. return r;
  2598. }
  2599. r = radeon_bo_pin(rdev->mec.hpd_eop_obj, RADEON_GEM_DOMAIN_GTT,
  2600. &rdev->mec.hpd_eop_gpu_addr);
  2601. if (r) {
  2602. dev_warn(rdev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2603. cik_mec_fini(rdev);
  2604. return r;
  2605. }
  2606. r = radeon_bo_kmap(rdev->mec.hpd_eop_obj, (void **)&hpd);
  2607. if (r) {
  2608. dev_warn(rdev->dev, "(%d) map HDP EOP bo failed\n", r);
  2609. cik_mec_fini(rdev);
  2610. return r;
  2611. }
  2612. /* clear memory. Not sure if this is required or not */
  2613. memset(hpd, 0, rdev->mec.num_mec *rdev->mec.num_pipe * MEC_HPD_SIZE * 2);
  2614. radeon_bo_kunmap(rdev->mec.hpd_eop_obj);
  2615. radeon_bo_unreserve(rdev->mec.hpd_eop_obj);
  2616. return 0;
  2617. }
  2618. struct hqd_registers
  2619. {
  2620. u32 cp_mqd_base_addr;
  2621. u32 cp_mqd_base_addr_hi;
  2622. u32 cp_hqd_active;
  2623. u32 cp_hqd_vmid;
  2624. u32 cp_hqd_persistent_state;
  2625. u32 cp_hqd_pipe_priority;
  2626. u32 cp_hqd_queue_priority;
  2627. u32 cp_hqd_quantum;
  2628. u32 cp_hqd_pq_base;
  2629. u32 cp_hqd_pq_base_hi;
  2630. u32 cp_hqd_pq_rptr;
  2631. u32 cp_hqd_pq_rptr_report_addr;
  2632. u32 cp_hqd_pq_rptr_report_addr_hi;
  2633. u32 cp_hqd_pq_wptr_poll_addr;
  2634. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2635. u32 cp_hqd_pq_doorbell_control;
  2636. u32 cp_hqd_pq_wptr;
  2637. u32 cp_hqd_pq_control;
  2638. u32 cp_hqd_ib_base_addr;
  2639. u32 cp_hqd_ib_base_addr_hi;
  2640. u32 cp_hqd_ib_rptr;
  2641. u32 cp_hqd_ib_control;
  2642. u32 cp_hqd_iq_timer;
  2643. u32 cp_hqd_iq_rptr;
  2644. u32 cp_hqd_dequeue_request;
  2645. u32 cp_hqd_dma_offload;
  2646. u32 cp_hqd_sema_cmd;
  2647. u32 cp_hqd_msg_type;
  2648. u32 cp_hqd_atomic0_preop_lo;
  2649. u32 cp_hqd_atomic0_preop_hi;
  2650. u32 cp_hqd_atomic1_preop_lo;
  2651. u32 cp_hqd_atomic1_preop_hi;
  2652. u32 cp_hqd_hq_scheduler0;
  2653. u32 cp_hqd_hq_scheduler1;
  2654. u32 cp_mqd_control;
  2655. };
  2656. struct bonaire_mqd
  2657. {
  2658. u32 header;
  2659. u32 dispatch_initiator;
  2660. u32 dimensions[3];
  2661. u32 start_idx[3];
  2662. u32 num_threads[3];
  2663. u32 pipeline_stat_enable;
  2664. u32 perf_counter_enable;
  2665. u32 pgm[2];
  2666. u32 tba[2];
  2667. u32 tma[2];
  2668. u32 pgm_rsrc[2];
  2669. u32 vmid;
  2670. u32 resource_limits;
  2671. u32 static_thread_mgmt01[2];
  2672. u32 tmp_ring_size;
  2673. u32 static_thread_mgmt23[2];
  2674. u32 restart[3];
  2675. u32 thread_trace_enable;
  2676. u32 reserved1;
  2677. u32 user_data[16];
  2678. u32 vgtcs_invoke_count[2];
  2679. struct hqd_registers queue_state;
  2680. u32 dequeue_cntr;
  2681. u32 interrupt_queue[64];
  2682. };
  2683. /**
  2684. * cik_cp_compute_resume - setup the compute queue registers
  2685. *
  2686. * @rdev: radeon_device pointer
  2687. *
  2688. * Program the compute queues and test them to make sure they
  2689. * are working.
  2690. * Returns 0 for success, error for failure.
  2691. */
  2692. static int cik_cp_compute_resume(struct radeon_device *rdev)
  2693. {
  2694. int r, i, idx;
  2695. u32 tmp;
  2696. bool use_doorbell = true;
  2697. u64 hqd_gpu_addr;
  2698. u64 mqd_gpu_addr;
  2699. u64 eop_gpu_addr;
  2700. u64 wb_gpu_addr;
  2701. u32 *buf;
  2702. struct bonaire_mqd *mqd;
  2703. r = cik_cp_compute_start(rdev);
  2704. if (r)
  2705. return r;
  2706. /* fix up chicken bits */
  2707. tmp = RREG32(CP_CPF_DEBUG);
  2708. tmp |= (1 << 23);
  2709. WREG32(CP_CPF_DEBUG, tmp);
  2710. /* init the pipes */
  2711. for (i = 0; i < (rdev->mec.num_pipe * rdev->mec.num_mec); i++) {
  2712. int me = (i < 4) ? 1 : 2;
  2713. int pipe = (i < 4) ? i : (i - 4);
  2714. eop_gpu_addr = rdev->mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2715. cik_srbm_select(rdev, me, pipe, 0, 0);
  2716. /* write the EOP addr */
  2717. WREG32(CP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2718. WREG32(CP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2719. /* set the VMID assigned */
  2720. WREG32(CP_HPD_EOP_VMID, 0);
  2721. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2722. tmp = RREG32(CP_HPD_EOP_CONTROL);
  2723. tmp &= ~EOP_SIZE_MASK;
  2724. tmp |= drm_order(MEC_HPD_SIZE / 8);
  2725. WREG32(CP_HPD_EOP_CONTROL, tmp);
  2726. }
  2727. cik_srbm_select(rdev, 0, 0, 0, 0);
  2728. /* init the queues. Just two for now. */
  2729. for (i = 0; i < 2; i++) {
  2730. if (i == 0)
  2731. idx = CAYMAN_RING_TYPE_CP1_INDEX;
  2732. else
  2733. idx = CAYMAN_RING_TYPE_CP2_INDEX;
  2734. if (rdev->ring[idx].mqd_obj == NULL) {
  2735. r = radeon_bo_create(rdev,
  2736. sizeof(struct bonaire_mqd),
  2737. PAGE_SIZE, true,
  2738. RADEON_GEM_DOMAIN_GTT, NULL,
  2739. &rdev->ring[idx].mqd_obj);
  2740. if (r) {
  2741. dev_warn(rdev->dev, "(%d) create MQD bo failed\n", r);
  2742. return r;
  2743. }
  2744. }
  2745. r = radeon_bo_reserve(rdev->ring[idx].mqd_obj, false);
  2746. if (unlikely(r != 0)) {
  2747. cik_cp_compute_fini(rdev);
  2748. return r;
  2749. }
  2750. r = radeon_bo_pin(rdev->ring[idx].mqd_obj, RADEON_GEM_DOMAIN_GTT,
  2751. &mqd_gpu_addr);
  2752. if (r) {
  2753. dev_warn(rdev->dev, "(%d) pin MQD bo failed\n", r);
  2754. cik_cp_compute_fini(rdev);
  2755. return r;
  2756. }
  2757. r = radeon_bo_kmap(rdev->ring[idx].mqd_obj, (void **)&buf);
  2758. if (r) {
  2759. dev_warn(rdev->dev, "(%d) map MQD bo failed\n", r);
  2760. cik_cp_compute_fini(rdev);
  2761. return r;
  2762. }
  2763. /* doorbell offset */
  2764. rdev->ring[idx].doorbell_offset =
  2765. (rdev->ring[idx].doorbell_page_num * PAGE_SIZE) + 0;
  2766. /* init the mqd struct */
  2767. memset(buf, 0, sizeof(struct bonaire_mqd));
  2768. mqd = (struct bonaire_mqd *)buf;
  2769. mqd->header = 0xC0310800;
  2770. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2771. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2772. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2773. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2774. cik_srbm_select(rdev, rdev->ring[idx].me,
  2775. rdev->ring[idx].pipe,
  2776. rdev->ring[idx].queue, 0);
  2777. /* disable wptr polling */
  2778. tmp = RREG32(CP_PQ_WPTR_POLL_CNTL);
  2779. tmp &= ~WPTR_POLL_EN;
  2780. WREG32(CP_PQ_WPTR_POLL_CNTL, tmp);
  2781. /* enable doorbell? */
  2782. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2783. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2784. if (use_doorbell)
  2785. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2786. else
  2787. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_EN;
  2788. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2789. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2790. /* disable the queue if it's active */
  2791. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2792. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2793. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2794. if (RREG32(CP_HQD_ACTIVE) & 1) {
  2795. WREG32(CP_HQD_DEQUEUE_REQUEST, 1);
  2796. for (i = 0; i < rdev->usec_timeout; i++) {
  2797. if (!(RREG32(CP_HQD_ACTIVE) & 1))
  2798. break;
  2799. udelay(1);
  2800. }
  2801. WREG32(CP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2802. WREG32(CP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2803. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2804. }
  2805. /* set the pointer to the MQD */
  2806. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2807. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2808. WREG32(CP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2809. WREG32(CP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2810. /* set MQD vmid to 0 */
  2811. mqd->queue_state.cp_mqd_control = RREG32(CP_MQD_CONTROL);
  2812. mqd->queue_state.cp_mqd_control &= ~MQD_VMID_MASK;
  2813. WREG32(CP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2814. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2815. hqd_gpu_addr = rdev->ring[idx].gpu_addr >> 8;
  2816. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2817. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2818. WREG32(CP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2819. WREG32(CP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2820. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2821. mqd->queue_state.cp_hqd_pq_control = RREG32(CP_HQD_PQ_CONTROL);
  2822. mqd->queue_state.cp_hqd_pq_control &=
  2823. ~(QUEUE_SIZE_MASK | RPTR_BLOCK_SIZE_MASK);
  2824. mqd->queue_state.cp_hqd_pq_control |=
  2825. drm_order(rdev->ring[idx].ring_size / 8);
  2826. mqd->queue_state.cp_hqd_pq_control |=
  2827. (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8);
  2828. #ifdef __BIG_ENDIAN
  2829. mqd->queue_state.cp_hqd_pq_control |= BUF_SWAP_32BIT;
  2830. #endif
  2831. mqd->queue_state.cp_hqd_pq_control &=
  2832. ~(UNORD_DISPATCH | ROQ_PQ_IB_FLIP | PQ_VOLATILE);
  2833. mqd->queue_state.cp_hqd_pq_control |=
  2834. PRIV_STATE | KMD_QUEUE; /* assuming kernel queue control */
  2835. WREG32(CP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2836. /* only used if CP_PQ_WPTR_POLL_CNTL.WPTR_POLL_EN=1 */
  2837. if (i == 0)
  2838. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP1_WPTR_OFFSET;
  2839. else
  2840. wb_gpu_addr = rdev->wb.gpu_addr + CIK_WB_CP2_WPTR_OFFSET;
  2841. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2842. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2843. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2844. WREG32(CP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2845. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2846. /* set the wb address wether it's enabled or not */
  2847. if (i == 0)
  2848. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET;
  2849. else
  2850. wb_gpu_addr = rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET;
  2851. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2852. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2853. upper_32_bits(wb_gpu_addr) & 0xffff;
  2854. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR,
  2855. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2856. WREG32(CP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2857. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2858. /* enable the doorbell if requested */
  2859. if (use_doorbell) {
  2860. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2861. RREG32(CP_HQD_PQ_DOORBELL_CONTROL);
  2862. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~DOORBELL_OFFSET_MASK;
  2863. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2864. DOORBELL_OFFSET(rdev->ring[idx].doorbell_offset / 4);
  2865. mqd->queue_state.cp_hqd_pq_doorbell_control |= DOORBELL_EN;
  2866. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2867. ~(DOORBELL_SOURCE | DOORBELL_HIT);
  2868. } else {
  2869. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2870. }
  2871. WREG32(CP_HQD_PQ_DOORBELL_CONTROL,
  2872. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2873. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2874. rdev->ring[idx].wptr = 0;
  2875. mqd->queue_state.cp_hqd_pq_wptr = rdev->ring[idx].wptr;
  2876. WREG32(CP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2877. rdev->ring[idx].rptr = RREG32(CP_HQD_PQ_RPTR);
  2878. mqd->queue_state.cp_hqd_pq_rptr = rdev->ring[idx].rptr;
  2879. /* set the vmid for the queue */
  2880. mqd->queue_state.cp_hqd_vmid = 0;
  2881. WREG32(CP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2882. /* activate the queue */
  2883. mqd->queue_state.cp_hqd_active = 1;
  2884. WREG32(CP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2885. cik_srbm_select(rdev, 0, 0, 0, 0);
  2886. radeon_bo_kunmap(rdev->ring[idx].mqd_obj);
  2887. radeon_bo_unreserve(rdev->ring[idx].mqd_obj);
  2888. rdev->ring[idx].ready = true;
  2889. r = radeon_ring_test(rdev, idx, &rdev->ring[idx]);
  2890. if (r)
  2891. rdev->ring[idx].ready = false;
  2892. }
  2893. return 0;
  2894. }
  2895. static void cik_cp_enable(struct radeon_device *rdev, bool enable)
  2896. {
  2897. cik_cp_gfx_enable(rdev, enable);
  2898. cik_cp_compute_enable(rdev, enable);
  2899. }
  2900. static int cik_cp_load_microcode(struct radeon_device *rdev)
  2901. {
  2902. int r;
  2903. r = cik_cp_gfx_load_microcode(rdev);
  2904. if (r)
  2905. return r;
  2906. r = cik_cp_compute_load_microcode(rdev);
  2907. if (r)
  2908. return r;
  2909. return 0;
  2910. }
  2911. static void cik_cp_fini(struct radeon_device *rdev)
  2912. {
  2913. cik_cp_gfx_fini(rdev);
  2914. cik_cp_compute_fini(rdev);
  2915. }
  2916. static int cik_cp_resume(struct radeon_device *rdev)
  2917. {
  2918. int r;
  2919. /* Reset all cp blocks */
  2920. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2921. RREG32(GRBM_SOFT_RESET);
  2922. mdelay(15);
  2923. WREG32(GRBM_SOFT_RESET, 0);
  2924. RREG32(GRBM_SOFT_RESET);
  2925. r = cik_cp_load_microcode(rdev);
  2926. if (r)
  2927. return r;
  2928. r = cik_cp_gfx_resume(rdev);
  2929. if (r)
  2930. return r;
  2931. r = cik_cp_compute_resume(rdev);
  2932. if (r)
  2933. return r;
  2934. return 0;
  2935. }
  2936. /*
  2937. * sDMA - System DMA
  2938. * Starting with CIK, the GPU has new asynchronous
  2939. * DMA engines. These engines are used for compute
  2940. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  2941. * and each one supports 1 ring buffer used for gfx
  2942. * and 2 queues used for compute.
  2943. *
  2944. * The programming model is very similar to the CP
  2945. * (ring buffer, IBs, etc.), but sDMA has it's own
  2946. * packet format that is different from the PM4 format
  2947. * used by the CP. sDMA supports copying data, writing
  2948. * embedded data, solid fills, and a number of other
  2949. * things. It also has support for tiling/detiling of
  2950. * buffers.
  2951. */
  2952. /**
  2953. * cik_sdma_ring_ib_execute - Schedule an IB on the DMA engine
  2954. *
  2955. * @rdev: radeon_device pointer
  2956. * @ib: IB object to schedule
  2957. *
  2958. * Schedule an IB in the DMA ring (CIK).
  2959. */
  2960. void cik_sdma_ring_ib_execute(struct radeon_device *rdev,
  2961. struct radeon_ib *ib)
  2962. {
  2963. struct radeon_ring *ring = &rdev->ring[ib->ring];
  2964. u32 extra_bits = (ib->vm ? ib->vm->id : 0) & 0xf;
  2965. if (rdev->wb.enabled) {
  2966. u32 next_rptr = ring->wptr + 5;
  2967. while ((next_rptr & 7) != 4)
  2968. next_rptr++;
  2969. next_rptr += 4;
  2970. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  2971. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  2972. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  2973. radeon_ring_write(ring, 1); /* number of DWs to follow */
  2974. radeon_ring_write(ring, next_rptr);
  2975. }
  2976. /* IB packet must end on a 8 DW boundary */
  2977. while ((ring->wptr & 7) != 4)
  2978. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  2979. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  2980. radeon_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  2981. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  2982. radeon_ring_write(ring, ib->length_dw);
  2983. }
  2984. /**
  2985. * cik_sdma_fence_ring_emit - emit a fence on the DMA ring
  2986. *
  2987. * @rdev: radeon_device pointer
  2988. * @fence: radeon fence object
  2989. *
  2990. * Add a DMA fence packet to the ring to write
  2991. * the fence seq number and DMA trap packet to generate
  2992. * an interrupt if needed (CIK).
  2993. */
  2994. void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
  2995. struct radeon_fence *fence)
  2996. {
  2997. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2998. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2999. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  3000. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  3001. u32 ref_and_mask;
  3002. if (fence->ring == R600_RING_TYPE_DMA_INDEX)
  3003. ref_and_mask = SDMA0;
  3004. else
  3005. ref_and_mask = SDMA1;
  3006. /* write the fence */
  3007. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  3008. radeon_ring_write(ring, addr & 0xffffffff);
  3009. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3010. radeon_ring_write(ring, fence->seq);
  3011. /* generate an interrupt */
  3012. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  3013. /* flush HDP */
  3014. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  3015. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  3016. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  3017. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  3018. radeon_ring_write(ring, ref_and_mask); /* MASK */
  3019. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  3020. }
  3021. /**
  3022. * cik_sdma_semaphore_ring_emit - emit a semaphore on the dma ring
  3023. *
  3024. * @rdev: radeon_device pointer
  3025. * @ring: radeon_ring structure holding ring information
  3026. * @semaphore: radeon semaphore object
  3027. * @emit_wait: wait or signal semaphore
  3028. *
  3029. * Add a DMA semaphore packet to the ring wait on or signal
  3030. * other rings (CIK).
  3031. */
  3032. void cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
  3033. struct radeon_ring *ring,
  3034. struct radeon_semaphore *semaphore,
  3035. bool emit_wait)
  3036. {
  3037. u64 addr = semaphore->gpu_addr;
  3038. u32 extra_bits = emit_wait ? 0 : SDMA_SEMAPHORE_EXTRA_S;
  3039. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SEMAPHORE, 0, extra_bits));
  3040. radeon_ring_write(ring, addr & 0xfffffff8);
  3041. radeon_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  3042. }
  3043. /**
  3044. * cik_sdma_gfx_stop - stop the gfx async dma engines
  3045. *
  3046. * @rdev: radeon_device pointer
  3047. *
  3048. * Stop the gfx async dma ring buffers (CIK).
  3049. */
  3050. static void cik_sdma_gfx_stop(struct radeon_device *rdev)
  3051. {
  3052. u32 rb_cntl, reg_offset;
  3053. int i;
  3054. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  3055. for (i = 0; i < 2; i++) {
  3056. if (i == 0)
  3057. reg_offset = SDMA0_REGISTER_OFFSET;
  3058. else
  3059. reg_offset = SDMA1_REGISTER_OFFSET;
  3060. rb_cntl = RREG32(SDMA0_GFX_RB_CNTL + reg_offset);
  3061. rb_cntl &= ~SDMA_RB_ENABLE;
  3062. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3063. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, 0);
  3064. }
  3065. }
  3066. /**
  3067. * cik_sdma_rlc_stop - stop the compute async dma engines
  3068. *
  3069. * @rdev: radeon_device pointer
  3070. *
  3071. * Stop the compute async dma queues (CIK).
  3072. */
  3073. static void cik_sdma_rlc_stop(struct radeon_device *rdev)
  3074. {
  3075. /* XXX todo */
  3076. }
  3077. /**
  3078. * cik_sdma_enable - stop the async dma engines
  3079. *
  3080. * @rdev: radeon_device pointer
  3081. * @enable: enable/disable the DMA MEs.
  3082. *
  3083. * Halt or unhalt the async dma engines (CIK).
  3084. */
  3085. static void cik_sdma_enable(struct radeon_device *rdev, bool enable)
  3086. {
  3087. u32 me_cntl, reg_offset;
  3088. int i;
  3089. for (i = 0; i < 2; i++) {
  3090. if (i == 0)
  3091. reg_offset = SDMA0_REGISTER_OFFSET;
  3092. else
  3093. reg_offset = SDMA1_REGISTER_OFFSET;
  3094. me_cntl = RREG32(SDMA0_ME_CNTL + reg_offset);
  3095. if (enable)
  3096. me_cntl &= ~SDMA_HALT;
  3097. else
  3098. me_cntl |= SDMA_HALT;
  3099. WREG32(SDMA0_ME_CNTL + reg_offset, me_cntl);
  3100. }
  3101. }
  3102. /**
  3103. * cik_sdma_gfx_resume - setup and start the async dma engines
  3104. *
  3105. * @rdev: radeon_device pointer
  3106. *
  3107. * Set up the gfx DMA ring buffers and enable them (CIK).
  3108. * Returns 0 for success, error for failure.
  3109. */
  3110. static int cik_sdma_gfx_resume(struct radeon_device *rdev)
  3111. {
  3112. struct radeon_ring *ring;
  3113. u32 rb_cntl, ib_cntl;
  3114. u32 rb_bufsz;
  3115. u32 reg_offset, wb_offset;
  3116. int i, r;
  3117. for (i = 0; i < 2; i++) {
  3118. if (i == 0) {
  3119. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  3120. reg_offset = SDMA0_REGISTER_OFFSET;
  3121. wb_offset = R600_WB_DMA_RPTR_OFFSET;
  3122. } else {
  3123. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  3124. reg_offset = SDMA1_REGISTER_OFFSET;
  3125. wb_offset = CAYMAN_WB_DMA1_RPTR_OFFSET;
  3126. }
  3127. WREG32(SDMA0_SEM_INCOMPLETE_TIMER_CNTL + reg_offset, 0);
  3128. WREG32(SDMA0_SEM_WAIT_FAIL_TIMER_CNTL + reg_offset, 0);
  3129. /* Set ring buffer size in dwords */
  3130. rb_bufsz = drm_order(ring->ring_size / 4);
  3131. rb_cntl = rb_bufsz << 1;
  3132. #ifdef __BIG_ENDIAN
  3133. rb_cntl |= SDMA_RB_SWAP_ENABLE | SDMA_RPTR_WRITEBACK_SWAP_ENABLE;
  3134. #endif
  3135. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl);
  3136. /* Initialize the ring buffer's read and write pointers */
  3137. WREG32(SDMA0_GFX_RB_RPTR + reg_offset, 0);
  3138. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, 0);
  3139. /* set the wb address whether it's enabled or not */
  3140. WREG32(SDMA0_GFX_RB_RPTR_ADDR_HI + reg_offset,
  3141. upper_32_bits(rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  3142. WREG32(SDMA0_GFX_RB_RPTR_ADDR_LO + reg_offset,
  3143. ((rdev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  3144. if (rdev->wb.enabled)
  3145. rb_cntl |= SDMA_RPTR_WRITEBACK_ENABLE;
  3146. WREG32(SDMA0_GFX_RB_BASE + reg_offset, ring->gpu_addr >> 8);
  3147. WREG32(SDMA0_GFX_RB_BASE_HI + reg_offset, ring->gpu_addr >> 40);
  3148. ring->wptr = 0;
  3149. WREG32(SDMA0_GFX_RB_WPTR + reg_offset, ring->wptr << 2);
  3150. ring->rptr = RREG32(SDMA0_GFX_RB_RPTR + reg_offset) >> 2;
  3151. /* enable DMA RB */
  3152. WREG32(SDMA0_GFX_RB_CNTL + reg_offset, rb_cntl | SDMA_RB_ENABLE);
  3153. ib_cntl = SDMA_IB_ENABLE;
  3154. #ifdef __BIG_ENDIAN
  3155. ib_cntl |= SDMA_IB_SWAP_ENABLE;
  3156. #endif
  3157. /* enable DMA IBs */
  3158. WREG32(SDMA0_GFX_IB_CNTL + reg_offset, ib_cntl);
  3159. ring->ready = true;
  3160. r = radeon_ring_test(rdev, ring->idx, ring);
  3161. if (r) {
  3162. ring->ready = false;
  3163. return r;
  3164. }
  3165. }
  3166. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  3167. return 0;
  3168. }
  3169. /**
  3170. * cik_sdma_rlc_resume - setup and start the async dma engines
  3171. *
  3172. * @rdev: radeon_device pointer
  3173. *
  3174. * Set up the compute DMA queues and enable them (CIK).
  3175. * Returns 0 for success, error for failure.
  3176. */
  3177. static int cik_sdma_rlc_resume(struct radeon_device *rdev)
  3178. {
  3179. /* XXX todo */
  3180. return 0;
  3181. }
  3182. /**
  3183. * cik_sdma_load_microcode - load the sDMA ME ucode
  3184. *
  3185. * @rdev: radeon_device pointer
  3186. *
  3187. * Loads the sDMA0/1 ucode.
  3188. * Returns 0 for success, -EINVAL if the ucode is not available.
  3189. */
  3190. static int cik_sdma_load_microcode(struct radeon_device *rdev)
  3191. {
  3192. const __be32 *fw_data;
  3193. int i;
  3194. if (!rdev->sdma_fw)
  3195. return -EINVAL;
  3196. /* stop the gfx rings and rlc compute queues */
  3197. cik_sdma_gfx_stop(rdev);
  3198. cik_sdma_rlc_stop(rdev);
  3199. /* halt the MEs */
  3200. cik_sdma_enable(rdev, false);
  3201. /* sdma0 */
  3202. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3203. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3204. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3205. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3206. WREG32(SDMA0_UCODE_DATA + SDMA0_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3207. /* sdma1 */
  3208. fw_data = (const __be32 *)rdev->sdma_fw->data;
  3209. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3210. for (i = 0; i < CIK_SDMA_UCODE_SIZE; i++)
  3211. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, be32_to_cpup(fw_data++));
  3212. WREG32(SDMA0_UCODE_DATA + SDMA1_REGISTER_OFFSET, CIK_SDMA_UCODE_VERSION);
  3213. WREG32(SDMA0_UCODE_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3214. WREG32(SDMA0_UCODE_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3215. return 0;
  3216. }
  3217. /**
  3218. * cik_sdma_resume - setup and start the async dma engines
  3219. *
  3220. * @rdev: radeon_device pointer
  3221. *
  3222. * Set up the DMA engines and enable them (CIK).
  3223. * Returns 0 for success, error for failure.
  3224. */
  3225. static int cik_sdma_resume(struct radeon_device *rdev)
  3226. {
  3227. int r;
  3228. /* Reset dma */
  3229. WREG32(SRBM_SOFT_RESET, SOFT_RESET_SDMA | SOFT_RESET_SDMA1);
  3230. RREG32(SRBM_SOFT_RESET);
  3231. udelay(50);
  3232. WREG32(SRBM_SOFT_RESET, 0);
  3233. RREG32(SRBM_SOFT_RESET);
  3234. r = cik_sdma_load_microcode(rdev);
  3235. if (r)
  3236. return r;
  3237. /* unhalt the MEs */
  3238. cik_sdma_enable(rdev, true);
  3239. /* start the gfx rings and rlc compute queues */
  3240. r = cik_sdma_gfx_resume(rdev);
  3241. if (r)
  3242. return r;
  3243. r = cik_sdma_rlc_resume(rdev);
  3244. if (r)
  3245. return r;
  3246. return 0;
  3247. }
  3248. /**
  3249. * cik_sdma_fini - tear down the async dma engines
  3250. *
  3251. * @rdev: radeon_device pointer
  3252. *
  3253. * Stop the async dma engines and free the rings (CIK).
  3254. */
  3255. static void cik_sdma_fini(struct radeon_device *rdev)
  3256. {
  3257. /* stop the gfx rings and rlc compute queues */
  3258. cik_sdma_gfx_stop(rdev);
  3259. cik_sdma_rlc_stop(rdev);
  3260. /* halt the MEs */
  3261. cik_sdma_enable(rdev, false);
  3262. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  3263. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX]);
  3264. /* XXX - compute dma queue tear down */
  3265. }
  3266. /**
  3267. * cik_copy_dma - copy pages using the DMA engine
  3268. *
  3269. * @rdev: radeon_device pointer
  3270. * @src_offset: src GPU address
  3271. * @dst_offset: dst GPU address
  3272. * @num_gpu_pages: number of GPU pages to xfer
  3273. * @fence: radeon fence object
  3274. *
  3275. * Copy GPU paging using the DMA engine (CIK).
  3276. * Used by the radeon ttm implementation to move pages if
  3277. * registered as the asic copy callback.
  3278. */
  3279. int cik_copy_dma(struct radeon_device *rdev,
  3280. uint64_t src_offset, uint64_t dst_offset,
  3281. unsigned num_gpu_pages,
  3282. struct radeon_fence **fence)
  3283. {
  3284. struct radeon_semaphore *sem = NULL;
  3285. int ring_index = rdev->asic->copy.dma_ring_index;
  3286. struct radeon_ring *ring = &rdev->ring[ring_index];
  3287. u32 size_in_bytes, cur_size_in_bytes;
  3288. int i, num_loops;
  3289. int r = 0;
  3290. r = radeon_semaphore_create(rdev, &sem);
  3291. if (r) {
  3292. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3293. return r;
  3294. }
  3295. size_in_bytes = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT);
  3296. num_loops = DIV_ROUND_UP(size_in_bytes, 0x1fffff);
  3297. r = radeon_ring_lock(rdev, ring, num_loops * 7 + 14);
  3298. if (r) {
  3299. DRM_ERROR("radeon: moving bo (%d).\n", r);
  3300. radeon_semaphore_free(rdev, &sem, NULL);
  3301. return r;
  3302. }
  3303. if (radeon_fence_need_sync(*fence, ring->idx)) {
  3304. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  3305. ring->idx);
  3306. radeon_fence_note_sync(*fence, ring->idx);
  3307. } else {
  3308. radeon_semaphore_free(rdev, &sem, NULL);
  3309. }
  3310. for (i = 0; i < num_loops; i++) {
  3311. cur_size_in_bytes = size_in_bytes;
  3312. if (cur_size_in_bytes > 0x1fffff)
  3313. cur_size_in_bytes = 0x1fffff;
  3314. size_in_bytes -= cur_size_in_bytes;
  3315. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0));
  3316. radeon_ring_write(ring, cur_size_in_bytes);
  3317. radeon_ring_write(ring, 0); /* src/dst endian swap */
  3318. radeon_ring_write(ring, src_offset & 0xffffffff);
  3319. radeon_ring_write(ring, upper_32_bits(src_offset) & 0xffffffff);
  3320. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  3321. radeon_ring_write(ring, upper_32_bits(dst_offset) & 0xffffffff);
  3322. src_offset += cur_size_in_bytes;
  3323. dst_offset += cur_size_in_bytes;
  3324. }
  3325. r = radeon_fence_emit(rdev, fence, ring->idx);
  3326. if (r) {
  3327. radeon_ring_unlock_undo(rdev, ring);
  3328. return r;
  3329. }
  3330. radeon_ring_unlock_commit(rdev, ring);
  3331. radeon_semaphore_free(rdev, &sem, *fence);
  3332. return r;
  3333. }
  3334. /**
  3335. * cik_sdma_ring_test - simple async dma engine test
  3336. *
  3337. * @rdev: radeon_device pointer
  3338. * @ring: radeon_ring structure holding ring information
  3339. *
  3340. * Test the DMA engine by writing using it to write an
  3341. * value to memory. (CIK).
  3342. * Returns 0 for success, error for failure.
  3343. */
  3344. int cik_sdma_ring_test(struct radeon_device *rdev,
  3345. struct radeon_ring *ring)
  3346. {
  3347. unsigned i;
  3348. int r;
  3349. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3350. u32 tmp;
  3351. if (!ptr) {
  3352. DRM_ERROR("invalid vram scratch pointer\n");
  3353. return -EINVAL;
  3354. }
  3355. tmp = 0xCAFEDEAD;
  3356. writel(tmp, ptr);
  3357. r = radeon_ring_lock(rdev, ring, 4);
  3358. if (r) {
  3359. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  3360. return r;
  3361. }
  3362. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  3363. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  3364. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff);
  3365. radeon_ring_write(ring, 1); /* number of DWs to follow */
  3366. radeon_ring_write(ring, 0xDEADBEEF);
  3367. radeon_ring_unlock_commit(rdev, ring);
  3368. for (i = 0; i < rdev->usec_timeout; i++) {
  3369. tmp = readl(ptr);
  3370. if (tmp == 0xDEADBEEF)
  3371. break;
  3372. DRM_UDELAY(1);
  3373. }
  3374. if (i < rdev->usec_timeout) {
  3375. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  3376. } else {
  3377. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  3378. ring->idx, tmp);
  3379. r = -EINVAL;
  3380. }
  3381. return r;
  3382. }
  3383. /**
  3384. * cik_sdma_ib_test - test an IB on the DMA engine
  3385. *
  3386. * @rdev: radeon_device pointer
  3387. * @ring: radeon_ring structure holding ring information
  3388. *
  3389. * Test a simple IB in the DMA ring (CIK).
  3390. * Returns 0 on success, error on failure.
  3391. */
  3392. int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3393. {
  3394. struct radeon_ib ib;
  3395. unsigned i;
  3396. int r;
  3397. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3398. u32 tmp = 0;
  3399. if (!ptr) {
  3400. DRM_ERROR("invalid vram scratch pointer\n");
  3401. return -EINVAL;
  3402. }
  3403. tmp = 0xCAFEDEAD;
  3404. writel(tmp, ptr);
  3405. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3406. if (r) {
  3407. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3408. return r;
  3409. }
  3410. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  3411. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3412. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xffffffff;
  3413. ib.ptr[3] = 1;
  3414. ib.ptr[4] = 0xDEADBEEF;
  3415. ib.length_dw = 5;
  3416. r = radeon_ib_schedule(rdev, &ib, NULL);
  3417. if (r) {
  3418. radeon_ib_free(rdev, &ib);
  3419. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3420. return r;
  3421. }
  3422. r = radeon_fence_wait(ib.fence, false);
  3423. if (r) {
  3424. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3425. return r;
  3426. }
  3427. for (i = 0; i < rdev->usec_timeout; i++) {
  3428. tmp = readl(ptr);
  3429. if (tmp == 0xDEADBEEF)
  3430. break;
  3431. DRM_UDELAY(1);
  3432. }
  3433. if (i < rdev->usec_timeout) {
  3434. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3435. } else {
  3436. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3437. r = -EINVAL;
  3438. }
  3439. radeon_ib_free(rdev, &ib);
  3440. return r;
  3441. }
  3442. static void cik_print_gpu_status_regs(struct radeon_device *rdev)
  3443. {
  3444. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  3445. RREG32(GRBM_STATUS));
  3446. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  3447. RREG32(GRBM_STATUS2));
  3448. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  3449. RREG32(GRBM_STATUS_SE0));
  3450. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  3451. RREG32(GRBM_STATUS_SE1));
  3452. dev_info(rdev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  3453. RREG32(GRBM_STATUS_SE2));
  3454. dev_info(rdev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  3455. RREG32(GRBM_STATUS_SE3));
  3456. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  3457. RREG32(SRBM_STATUS));
  3458. dev_info(rdev->dev, " SRBM_STATUS2=0x%08X\n",
  3459. RREG32(SRBM_STATUS2));
  3460. dev_info(rdev->dev, " SDMA0_STATUS_REG = 0x%08X\n",
  3461. RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET));
  3462. dev_info(rdev->dev, " SDMA1_STATUS_REG = 0x%08X\n",
  3463. RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET));
  3464. dev_info(rdev->dev, " CP_STAT = 0x%08x\n", RREG32(CP_STAT));
  3465. dev_info(rdev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  3466. RREG32(CP_STALLED_STAT1));
  3467. dev_info(rdev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  3468. RREG32(CP_STALLED_STAT2));
  3469. dev_info(rdev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  3470. RREG32(CP_STALLED_STAT3));
  3471. dev_info(rdev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  3472. RREG32(CP_CPF_BUSY_STAT));
  3473. dev_info(rdev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  3474. RREG32(CP_CPF_STALLED_STAT1));
  3475. dev_info(rdev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(CP_CPF_STATUS));
  3476. dev_info(rdev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(CP_CPC_BUSY_STAT));
  3477. dev_info(rdev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  3478. RREG32(CP_CPC_STALLED_STAT1));
  3479. dev_info(rdev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(CP_CPC_STATUS));
  3480. }
  3481. /**
  3482. * cik_gpu_check_soft_reset - check which blocks are busy
  3483. *
  3484. * @rdev: radeon_device pointer
  3485. *
  3486. * Check which blocks are busy and return the relevant reset
  3487. * mask to be used by cik_gpu_soft_reset().
  3488. * Returns a mask of the blocks to be reset.
  3489. */
  3490. static u32 cik_gpu_check_soft_reset(struct radeon_device *rdev)
  3491. {
  3492. u32 reset_mask = 0;
  3493. u32 tmp;
  3494. /* GRBM_STATUS */
  3495. tmp = RREG32(GRBM_STATUS);
  3496. if (tmp & (PA_BUSY | SC_BUSY |
  3497. BCI_BUSY | SX_BUSY |
  3498. TA_BUSY | VGT_BUSY |
  3499. DB_BUSY | CB_BUSY |
  3500. GDS_BUSY | SPI_BUSY |
  3501. IA_BUSY | IA_BUSY_NO_DMA))
  3502. reset_mask |= RADEON_RESET_GFX;
  3503. if (tmp & (CP_BUSY | CP_COHERENCY_BUSY))
  3504. reset_mask |= RADEON_RESET_CP;
  3505. /* GRBM_STATUS2 */
  3506. tmp = RREG32(GRBM_STATUS2);
  3507. if (tmp & RLC_BUSY)
  3508. reset_mask |= RADEON_RESET_RLC;
  3509. /* SDMA0_STATUS_REG */
  3510. tmp = RREG32(SDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET);
  3511. if (!(tmp & SDMA_IDLE))
  3512. reset_mask |= RADEON_RESET_DMA;
  3513. /* SDMA1_STATUS_REG */
  3514. tmp = RREG32(SDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET);
  3515. if (!(tmp & SDMA_IDLE))
  3516. reset_mask |= RADEON_RESET_DMA1;
  3517. /* SRBM_STATUS2 */
  3518. tmp = RREG32(SRBM_STATUS2);
  3519. if (tmp & SDMA_BUSY)
  3520. reset_mask |= RADEON_RESET_DMA;
  3521. if (tmp & SDMA1_BUSY)
  3522. reset_mask |= RADEON_RESET_DMA1;
  3523. /* SRBM_STATUS */
  3524. tmp = RREG32(SRBM_STATUS);
  3525. if (tmp & IH_BUSY)
  3526. reset_mask |= RADEON_RESET_IH;
  3527. if (tmp & SEM_BUSY)
  3528. reset_mask |= RADEON_RESET_SEM;
  3529. if (tmp & GRBM_RQ_PENDING)
  3530. reset_mask |= RADEON_RESET_GRBM;
  3531. if (tmp & VMC_BUSY)
  3532. reset_mask |= RADEON_RESET_VMC;
  3533. if (tmp & (MCB_BUSY | MCB_NON_DISPLAY_BUSY |
  3534. MCC_BUSY | MCD_BUSY))
  3535. reset_mask |= RADEON_RESET_MC;
  3536. if (evergreen_is_display_hung(rdev))
  3537. reset_mask |= RADEON_RESET_DISPLAY;
  3538. /* Skip MC reset as it's mostly likely not hung, just busy */
  3539. if (reset_mask & RADEON_RESET_MC) {
  3540. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  3541. reset_mask &= ~RADEON_RESET_MC;
  3542. }
  3543. return reset_mask;
  3544. }
  3545. /**
  3546. * cik_gpu_soft_reset - soft reset GPU
  3547. *
  3548. * @rdev: radeon_device pointer
  3549. * @reset_mask: mask of which blocks to reset
  3550. *
  3551. * Soft reset the blocks specified in @reset_mask.
  3552. */
  3553. static void cik_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  3554. {
  3555. struct evergreen_mc_save save;
  3556. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  3557. u32 tmp;
  3558. if (reset_mask == 0)
  3559. return;
  3560. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  3561. cik_print_gpu_status_regs(rdev);
  3562. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  3563. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  3564. dev_info(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  3565. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  3566. /* stop the rlc */
  3567. cik_rlc_stop(rdev);
  3568. /* Disable GFX parsing/prefetching */
  3569. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  3570. /* Disable MEC parsing/prefetching */
  3571. WREG32(CP_MEC_CNTL, MEC_ME1_HALT | MEC_ME2_HALT);
  3572. if (reset_mask & RADEON_RESET_DMA) {
  3573. /* sdma0 */
  3574. tmp = RREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET);
  3575. tmp |= SDMA_HALT;
  3576. WREG32(SDMA0_ME_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  3577. }
  3578. if (reset_mask & RADEON_RESET_DMA1) {
  3579. /* sdma1 */
  3580. tmp = RREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET);
  3581. tmp |= SDMA_HALT;
  3582. WREG32(SDMA0_ME_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  3583. }
  3584. evergreen_mc_stop(rdev, &save);
  3585. if (evergreen_mc_wait_for_idle(rdev)) {
  3586. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3587. }
  3588. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE | RADEON_RESET_CP))
  3589. grbm_soft_reset = SOFT_RESET_CP | SOFT_RESET_GFX;
  3590. if (reset_mask & RADEON_RESET_CP) {
  3591. grbm_soft_reset |= SOFT_RESET_CP;
  3592. srbm_soft_reset |= SOFT_RESET_GRBM;
  3593. }
  3594. if (reset_mask & RADEON_RESET_DMA)
  3595. srbm_soft_reset |= SOFT_RESET_SDMA;
  3596. if (reset_mask & RADEON_RESET_DMA1)
  3597. srbm_soft_reset |= SOFT_RESET_SDMA1;
  3598. if (reset_mask & RADEON_RESET_DISPLAY)
  3599. srbm_soft_reset |= SOFT_RESET_DC;
  3600. if (reset_mask & RADEON_RESET_RLC)
  3601. grbm_soft_reset |= SOFT_RESET_RLC;
  3602. if (reset_mask & RADEON_RESET_SEM)
  3603. srbm_soft_reset |= SOFT_RESET_SEM;
  3604. if (reset_mask & RADEON_RESET_IH)
  3605. srbm_soft_reset |= SOFT_RESET_IH;
  3606. if (reset_mask & RADEON_RESET_GRBM)
  3607. srbm_soft_reset |= SOFT_RESET_GRBM;
  3608. if (reset_mask & RADEON_RESET_VMC)
  3609. srbm_soft_reset |= SOFT_RESET_VMC;
  3610. if (!(rdev->flags & RADEON_IS_IGP)) {
  3611. if (reset_mask & RADEON_RESET_MC)
  3612. srbm_soft_reset |= SOFT_RESET_MC;
  3613. }
  3614. if (grbm_soft_reset) {
  3615. tmp = RREG32(GRBM_SOFT_RESET);
  3616. tmp |= grbm_soft_reset;
  3617. dev_info(rdev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  3618. WREG32(GRBM_SOFT_RESET, tmp);
  3619. tmp = RREG32(GRBM_SOFT_RESET);
  3620. udelay(50);
  3621. tmp &= ~grbm_soft_reset;
  3622. WREG32(GRBM_SOFT_RESET, tmp);
  3623. tmp = RREG32(GRBM_SOFT_RESET);
  3624. }
  3625. if (srbm_soft_reset) {
  3626. tmp = RREG32(SRBM_SOFT_RESET);
  3627. tmp |= srbm_soft_reset;
  3628. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  3629. WREG32(SRBM_SOFT_RESET, tmp);
  3630. tmp = RREG32(SRBM_SOFT_RESET);
  3631. udelay(50);
  3632. tmp &= ~srbm_soft_reset;
  3633. WREG32(SRBM_SOFT_RESET, tmp);
  3634. tmp = RREG32(SRBM_SOFT_RESET);
  3635. }
  3636. /* Wait a little for things to settle down */
  3637. udelay(50);
  3638. evergreen_mc_resume(rdev, &save);
  3639. udelay(50);
  3640. cik_print_gpu_status_regs(rdev);
  3641. }
  3642. /**
  3643. * cik_asic_reset - soft reset GPU
  3644. *
  3645. * @rdev: radeon_device pointer
  3646. *
  3647. * Look up which blocks are hung and attempt
  3648. * to reset them.
  3649. * Returns 0 for success.
  3650. */
  3651. int cik_asic_reset(struct radeon_device *rdev)
  3652. {
  3653. u32 reset_mask;
  3654. reset_mask = cik_gpu_check_soft_reset(rdev);
  3655. if (reset_mask)
  3656. r600_set_bios_scratch_engine_hung(rdev, true);
  3657. cik_gpu_soft_reset(rdev, reset_mask);
  3658. reset_mask = cik_gpu_check_soft_reset(rdev);
  3659. if (!reset_mask)
  3660. r600_set_bios_scratch_engine_hung(rdev, false);
  3661. return 0;
  3662. }
  3663. /**
  3664. * cik_gfx_is_lockup - check if the 3D engine is locked up
  3665. *
  3666. * @rdev: radeon_device pointer
  3667. * @ring: radeon_ring structure holding ring information
  3668. *
  3669. * Check if the 3D engine is locked up (CIK).
  3670. * Returns true if the engine is locked, false if not.
  3671. */
  3672. bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3673. {
  3674. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3675. if (!(reset_mask & (RADEON_RESET_GFX |
  3676. RADEON_RESET_COMPUTE |
  3677. RADEON_RESET_CP))) {
  3678. radeon_ring_lockup_update(ring);
  3679. return false;
  3680. }
  3681. /* force CP activities */
  3682. radeon_ring_force_activity(rdev, ring);
  3683. return radeon_ring_test_lockup(rdev, ring);
  3684. }
  3685. /**
  3686. * cik_sdma_is_lockup - Check if the DMA engine is locked up
  3687. *
  3688. * @rdev: radeon_device pointer
  3689. * @ring: radeon_ring structure holding ring information
  3690. *
  3691. * Check if the async DMA engine is locked up (CIK).
  3692. * Returns true if the engine appears to be locked up, false if not.
  3693. */
  3694. bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  3695. {
  3696. u32 reset_mask = cik_gpu_check_soft_reset(rdev);
  3697. u32 mask;
  3698. if (ring->idx == R600_RING_TYPE_DMA_INDEX)
  3699. mask = RADEON_RESET_DMA;
  3700. else
  3701. mask = RADEON_RESET_DMA1;
  3702. if (!(reset_mask & mask)) {
  3703. radeon_ring_lockup_update(ring);
  3704. return false;
  3705. }
  3706. /* force ring activities */
  3707. radeon_ring_force_activity(rdev, ring);
  3708. return radeon_ring_test_lockup(rdev, ring);
  3709. }
  3710. /* MC */
  3711. /**
  3712. * cik_mc_program - program the GPU memory controller
  3713. *
  3714. * @rdev: radeon_device pointer
  3715. *
  3716. * Set the location of vram, gart, and AGP in the GPU's
  3717. * physical address space (CIK).
  3718. */
  3719. static void cik_mc_program(struct radeon_device *rdev)
  3720. {
  3721. struct evergreen_mc_save save;
  3722. u32 tmp;
  3723. int i, j;
  3724. /* Initialize HDP */
  3725. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  3726. WREG32((0x2c14 + j), 0x00000000);
  3727. WREG32((0x2c18 + j), 0x00000000);
  3728. WREG32((0x2c1c + j), 0x00000000);
  3729. WREG32((0x2c20 + j), 0x00000000);
  3730. WREG32((0x2c24 + j), 0x00000000);
  3731. }
  3732. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  3733. evergreen_mc_stop(rdev, &save);
  3734. if (radeon_mc_wait_for_idle(rdev)) {
  3735. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3736. }
  3737. /* Lockout access through VGA aperture*/
  3738. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  3739. /* Update configuration */
  3740. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  3741. rdev->mc.vram_start >> 12);
  3742. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  3743. rdev->mc.vram_end >> 12);
  3744. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  3745. rdev->vram_scratch.gpu_addr >> 12);
  3746. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  3747. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  3748. WREG32(MC_VM_FB_LOCATION, tmp);
  3749. /* XXX double check these! */
  3750. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  3751. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  3752. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  3753. WREG32(MC_VM_AGP_BASE, 0);
  3754. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  3755. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  3756. if (radeon_mc_wait_for_idle(rdev)) {
  3757. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  3758. }
  3759. evergreen_mc_resume(rdev, &save);
  3760. /* we need to own VRAM, so turn off the VGA renderer here
  3761. * to stop it overwriting our objects */
  3762. rv515_vga_render_disable(rdev);
  3763. }
  3764. /**
  3765. * cik_mc_init - initialize the memory controller driver params
  3766. *
  3767. * @rdev: radeon_device pointer
  3768. *
  3769. * Look up the amount of vram, vram width, and decide how to place
  3770. * vram and gart within the GPU's physical address space (CIK).
  3771. * Returns 0 for success.
  3772. */
  3773. static int cik_mc_init(struct radeon_device *rdev)
  3774. {
  3775. u32 tmp;
  3776. int chansize, numchan;
  3777. /* Get VRAM informations */
  3778. rdev->mc.vram_is_ddr = true;
  3779. tmp = RREG32(MC_ARB_RAMCFG);
  3780. if (tmp & CHANSIZE_MASK) {
  3781. chansize = 64;
  3782. } else {
  3783. chansize = 32;
  3784. }
  3785. tmp = RREG32(MC_SHARED_CHMAP);
  3786. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  3787. case 0:
  3788. default:
  3789. numchan = 1;
  3790. break;
  3791. case 1:
  3792. numchan = 2;
  3793. break;
  3794. case 2:
  3795. numchan = 4;
  3796. break;
  3797. case 3:
  3798. numchan = 8;
  3799. break;
  3800. case 4:
  3801. numchan = 3;
  3802. break;
  3803. case 5:
  3804. numchan = 6;
  3805. break;
  3806. case 6:
  3807. numchan = 10;
  3808. break;
  3809. case 7:
  3810. numchan = 12;
  3811. break;
  3812. case 8:
  3813. numchan = 16;
  3814. break;
  3815. }
  3816. rdev->mc.vram_width = numchan * chansize;
  3817. /* Could aper size report 0 ? */
  3818. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  3819. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  3820. /* size in MB on si */
  3821. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3822. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  3823. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  3824. si_vram_gtt_location(rdev, &rdev->mc);
  3825. radeon_update_bandwidth_info(rdev);
  3826. return 0;
  3827. }
  3828. /*
  3829. * GART
  3830. * VMID 0 is the physical GPU addresses as used by the kernel.
  3831. * VMIDs 1-15 are used for userspace clients and are handled
  3832. * by the radeon vm/hsa code.
  3833. */
  3834. /**
  3835. * cik_pcie_gart_tlb_flush - gart tlb flush callback
  3836. *
  3837. * @rdev: radeon_device pointer
  3838. *
  3839. * Flush the TLB for the VMID 0 page table (CIK).
  3840. */
  3841. void cik_pcie_gart_tlb_flush(struct radeon_device *rdev)
  3842. {
  3843. /* flush hdp cache */
  3844. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0);
  3845. /* bits 0-15 are the VM contexts0-15 */
  3846. WREG32(VM_INVALIDATE_REQUEST, 0x1);
  3847. }
  3848. /**
  3849. * cik_pcie_gart_enable - gart enable
  3850. *
  3851. * @rdev: radeon_device pointer
  3852. *
  3853. * This sets up the TLBs, programs the page tables for VMID0,
  3854. * sets up the hw for VMIDs 1-15 which are allocated on
  3855. * demand, and sets up the global locations for the LDS, GDS,
  3856. * and GPUVM for FSA64 clients (CIK).
  3857. * Returns 0 for success, errors for failure.
  3858. */
  3859. static int cik_pcie_gart_enable(struct radeon_device *rdev)
  3860. {
  3861. int r, i;
  3862. if (rdev->gart.robj == NULL) {
  3863. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  3864. return -EINVAL;
  3865. }
  3866. r = radeon_gart_table_vram_pin(rdev);
  3867. if (r)
  3868. return r;
  3869. radeon_gart_restore(rdev);
  3870. /* Setup TLB control */
  3871. WREG32(MC_VM_MX_L1_TLB_CNTL,
  3872. (0xA << 7) |
  3873. ENABLE_L1_TLB |
  3874. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3875. ENABLE_ADVANCED_DRIVER_MODEL |
  3876. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3877. /* Setup L2 cache */
  3878. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  3879. ENABLE_L2_FRAGMENT_PROCESSING |
  3880. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3881. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3882. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3883. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3884. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  3885. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3886. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3887. /* setup context0 */
  3888. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  3889. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  3890. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  3891. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  3892. (u32)(rdev->dummy_page.addr >> 12));
  3893. WREG32(VM_CONTEXT0_CNTL2, 0);
  3894. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  3895. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  3896. WREG32(0x15D4, 0);
  3897. WREG32(0x15D8, 0);
  3898. WREG32(0x15DC, 0);
  3899. /* empty context1-15 */
  3900. /* FIXME start with 4G, once using 2 level pt switch to full
  3901. * vm size space
  3902. */
  3903. /* set vm size, must be a multiple of 4 */
  3904. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  3905. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, rdev->vm_manager.max_pfn);
  3906. for (i = 1; i < 16; i++) {
  3907. if (i < 8)
  3908. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  3909. rdev->gart.table_addr >> 12);
  3910. else
  3911. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  3912. rdev->gart.table_addr >> 12);
  3913. }
  3914. /* enable context1-15 */
  3915. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  3916. (u32)(rdev->dummy_page.addr >> 12));
  3917. WREG32(VM_CONTEXT1_CNTL2, 4);
  3918. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(1) |
  3919. RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3920. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3921. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3922. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT |
  3923. PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3924. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT |
  3925. VALID_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3926. VALID_PROTECTION_FAULT_ENABLE_DEFAULT |
  3927. READ_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3928. READ_PROTECTION_FAULT_ENABLE_DEFAULT |
  3929. WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT |
  3930. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT);
  3931. /* TC cache setup ??? */
  3932. WREG32(TC_CFG_L1_LOAD_POLICY0, 0);
  3933. WREG32(TC_CFG_L1_LOAD_POLICY1, 0);
  3934. WREG32(TC_CFG_L1_STORE_POLICY, 0);
  3935. WREG32(TC_CFG_L2_LOAD_POLICY0, 0);
  3936. WREG32(TC_CFG_L2_LOAD_POLICY1, 0);
  3937. WREG32(TC_CFG_L2_STORE_POLICY0, 0);
  3938. WREG32(TC_CFG_L2_STORE_POLICY1, 0);
  3939. WREG32(TC_CFG_L2_ATOMIC_POLICY, 0);
  3940. WREG32(TC_CFG_L1_VOLATILE, 0);
  3941. WREG32(TC_CFG_L2_VOLATILE, 0);
  3942. if (rdev->family == CHIP_KAVERI) {
  3943. u32 tmp = RREG32(CHUB_CONTROL);
  3944. tmp &= ~BYPASS_VM;
  3945. WREG32(CHUB_CONTROL, tmp);
  3946. }
  3947. /* XXX SH_MEM regs */
  3948. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3949. for (i = 0; i < 16; i++) {
  3950. cik_srbm_select(rdev, 0, 0, 0, i);
  3951. /* CP and shaders */
  3952. WREG32(SH_MEM_CONFIG, 0);
  3953. WREG32(SH_MEM_APE1_BASE, 1);
  3954. WREG32(SH_MEM_APE1_LIMIT, 0);
  3955. WREG32(SH_MEM_BASES, 0);
  3956. /* SDMA GFX */
  3957. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA0_REGISTER_OFFSET, 0);
  3958. WREG32(SDMA0_GFX_APE1_CNTL + SDMA0_REGISTER_OFFSET, 0);
  3959. WREG32(SDMA0_GFX_VIRTUAL_ADDR + SDMA1_REGISTER_OFFSET, 0);
  3960. WREG32(SDMA0_GFX_APE1_CNTL + SDMA1_REGISTER_OFFSET, 0);
  3961. /* XXX SDMA RLC - todo */
  3962. }
  3963. cik_srbm_select(rdev, 0, 0, 0, 0);
  3964. cik_pcie_gart_tlb_flush(rdev);
  3965. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  3966. (unsigned)(rdev->mc.gtt_size >> 20),
  3967. (unsigned long long)rdev->gart.table_addr);
  3968. rdev->gart.ready = true;
  3969. return 0;
  3970. }
  3971. /**
  3972. * cik_pcie_gart_disable - gart disable
  3973. *
  3974. * @rdev: radeon_device pointer
  3975. *
  3976. * This disables all VM page table (CIK).
  3977. */
  3978. static void cik_pcie_gart_disable(struct radeon_device *rdev)
  3979. {
  3980. /* Disable all tables */
  3981. WREG32(VM_CONTEXT0_CNTL, 0);
  3982. WREG32(VM_CONTEXT1_CNTL, 0);
  3983. /* Setup TLB control */
  3984. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  3985. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  3986. /* Setup L2 cache */
  3987. WREG32(VM_L2_CNTL,
  3988. ENABLE_L2_FRAGMENT_PROCESSING |
  3989. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  3990. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  3991. EFFECTIVE_L2_QUEUE_SIZE(7) |
  3992. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  3993. WREG32(VM_L2_CNTL2, 0);
  3994. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  3995. L2_CACHE_BIGK_FRAGMENT_SIZE(6));
  3996. radeon_gart_table_vram_unpin(rdev);
  3997. }
  3998. /**
  3999. * cik_pcie_gart_fini - vm fini callback
  4000. *
  4001. * @rdev: radeon_device pointer
  4002. *
  4003. * Tears down the driver GART/VM setup (CIK).
  4004. */
  4005. static void cik_pcie_gart_fini(struct radeon_device *rdev)
  4006. {
  4007. cik_pcie_gart_disable(rdev);
  4008. radeon_gart_table_vram_free(rdev);
  4009. radeon_gart_fini(rdev);
  4010. }
  4011. /* vm parser */
  4012. /**
  4013. * cik_ib_parse - vm ib_parse callback
  4014. *
  4015. * @rdev: radeon_device pointer
  4016. * @ib: indirect buffer pointer
  4017. *
  4018. * CIK uses hw IB checking so this is a nop (CIK).
  4019. */
  4020. int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  4021. {
  4022. return 0;
  4023. }
  4024. /*
  4025. * vm
  4026. * VMID 0 is the physical GPU addresses as used by the kernel.
  4027. * VMIDs 1-15 are used for userspace clients and are handled
  4028. * by the radeon vm/hsa code.
  4029. */
  4030. /**
  4031. * cik_vm_init - cik vm init callback
  4032. *
  4033. * @rdev: radeon_device pointer
  4034. *
  4035. * Inits cik specific vm parameters (number of VMs, base of vram for
  4036. * VMIDs 1-15) (CIK).
  4037. * Returns 0 for success.
  4038. */
  4039. int cik_vm_init(struct radeon_device *rdev)
  4040. {
  4041. /* number of VMs */
  4042. rdev->vm_manager.nvm = 16;
  4043. /* base offset of vram pages */
  4044. if (rdev->flags & RADEON_IS_IGP) {
  4045. u64 tmp = RREG32(MC_VM_FB_OFFSET);
  4046. tmp <<= 22;
  4047. rdev->vm_manager.vram_base_offset = tmp;
  4048. } else
  4049. rdev->vm_manager.vram_base_offset = 0;
  4050. return 0;
  4051. }
  4052. /**
  4053. * cik_vm_fini - cik vm fini callback
  4054. *
  4055. * @rdev: radeon_device pointer
  4056. *
  4057. * Tear down any asic specific VM setup (CIK).
  4058. */
  4059. void cik_vm_fini(struct radeon_device *rdev)
  4060. {
  4061. }
  4062. /**
  4063. * cik_vm_flush - cik vm flush using the CP
  4064. *
  4065. * @rdev: radeon_device pointer
  4066. *
  4067. * Update the page table base and flush the VM TLB
  4068. * using the CP (CIK).
  4069. */
  4070. void cik_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4071. {
  4072. struct radeon_ring *ring = &rdev->ring[ridx];
  4073. if (vm == NULL)
  4074. return;
  4075. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4076. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4077. WRITE_DATA_DST_SEL(0)));
  4078. if (vm->id < 8) {
  4079. radeon_ring_write(ring,
  4080. (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4081. } else {
  4082. radeon_ring_write(ring,
  4083. (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4084. }
  4085. radeon_ring_write(ring, 0);
  4086. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4087. /* update SH_MEM_* regs */
  4088. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4089. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4090. WRITE_DATA_DST_SEL(0)));
  4091. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4092. radeon_ring_write(ring, 0);
  4093. radeon_ring_write(ring, VMID(vm->id));
  4094. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 6));
  4095. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4096. WRITE_DATA_DST_SEL(0)));
  4097. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4098. radeon_ring_write(ring, 0);
  4099. radeon_ring_write(ring, 0); /* SH_MEM_BASES */
  4100. radeon_ring_write(ring, 0); /* SH_MEM_CONFIG */
  4101. radeon_ring_write(ring, 1); /* SH_MEM_APE1_BASE */
  4102. radeon_ring_write(ring, 0); /* SH_MEM_APE1_LIMIT */
  4103. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4104. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4105. WRITE_DATA_DST_SEL(0)));
  4106. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4107. radeon_ring_write(ring, 0);
  4108. radeon_ring_write(ring, VMID(0));
  4109. /* HDP flush */
  4110. /* We should be using the WAIT_REG_MEM packet here like in
  4111. * cik_fence_ring_emit(), but it causes the CP to hang in this
  4112. * context...
  4113. */
  4114. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4115. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4116. WRITE_DATA_DST_SEL(0)));
  4117. radeon_ring_write(ring, HDP_MEM_COHERENCY_FLUSH_CNTL >> 2);
  4118. radeon_ring_write(ring, 0);
  4119. radeon_ring_write(ring, 0);
  4120. /* bits 0-15 are the VM contexts0-15 */
  4121. radeon_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4122. radeon_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4123. WRITE_DATA_DST_SEL(0)));
  4124. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4125. radeon_ring_write(ring, 0);
  4126. radeon_ring_write(ring, 1 << vm->id);
  4127. /* compute doesn't have PFP */
  4128. if (ridx == RADEON_RING_TYPE_GFX_INDEX) {
  4129. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  4130. radeon_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  4131. radeon_ring_write(ring, 0x0);
  4132. }
  4133. }
  4134. /**
  4135. * cik_vm_set_page - update the page tables using sDMA
  4136. *
  4137. * @rdev: radeon_device pointer
  4138. * @ib: indirect buffer to fill with commands
  4139. * @pe: addr of the page entry
  4140. * @addr: dst addr to write into pe
  4141. * @count: number of page entries to update
  4142. * @incr: increase next addr by incr bytes
  4143. * @flags: access flags
  4144. *
  4145. * Update the page tables using CP or sDMA (CIK).
  4146. */
  4147. void cik_vm_set_page(struct radeon_device *rdev,
  4148. struct radeon_ib *ib,
  4149. uint64_t pe,
  4150. uint64_t addr, unsigned count,
  4151. uint32_t incr, uint32_t flags)
  4152. {
  4153. uint32_t r600_flags = cayman_vm_page_flags(rdev, flags);
  4154. uint64_t value;
  4155. unsigned ndw;
  4156. if (rdev->asic->vm.pt_ring_index == RADEON_RING_TYPE_GFX_INDEX) {
  4157. /* CP */
  4158. while (count) {
  4159. ndw = 2 + count * 2;
  4160. if (ndw > 0x3FFE)
  4161. ndw = 0x3FFE;
  4162. ib->ptr[ib->length_dw++] = PACKET3(PACKET3_WRITE_DATA, ndw);
  4163. ib->ptr[ib->length_dw++] = (WRITE_DATA_ENGINE_SEL(0) |
  4164. WRITE_DATA_DST_SEL(1));
  4165. ib->ptr[ib->length_dw++] = pe;
  4166. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4167. for (; ndw > 2; ndw -= 2, --count, pe += 8) {
  4168. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4169. value = radeon_vm_map_gart(rdev, addr);
  4170. value &= 0xFFFFFFFFFFFFF000ULL;
  4171. } else if (flags & RADEON_VM_PAGE_VALID) {
  4172. value = addr;
  4173. } else {
  4174. value = 0;
  4175. }
  4176. addr += incr;
  4177. value |= r600_flags;
  4178. ib->ptr[ib->length_dw++] = value;
  4179. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4180. }
  4181. }
  4182. } else {
  4183. /* DMA */
  4184. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4185. while (count) {
  4186. ndw = count * 2;
  4187. if (ndw > 0xFFFFE)
  4188. ndw = 0xFFFFE;
  4189. /* for non-physically contiguous pages (system) */
  4190. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  4191. ib->ptr[ib->length_dw++] = pe;
  4192. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4193. ib->ptr[ib->length_dw++] = ndw;
  4194. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  4195. if (flags & RADEON_VM_PAGE_SYSTEM) {
  4196. value = radeon_vm_map_gart(rdev, addr);
  4197. value &= 0xFFFFFFFFFFFFF000ULL;
  4198. } else if (flags & RADEON_VM_PAGE_VALID) {
  4199. value = addr;
  4200. } else {
  4201. value = 0;
  4202. }
  4203. addr += incr;
  4204. value |= r600_flags;
  4205. ib->ptr[ib->length_dw++] = value;
  4206. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4207. }
  4208. }
  4209. } else {
  4210. while (count) {
  4211. ndw = count;
  4212. if (ndw > 0x7FFFF)
  4213. ndw = 0x7FFFF;
  4214. if (flags & RADEON_VM_PAGE_VALID)
  4215. value = addr;
  4216. else
  4217. value = 0;
  4218. /* for physically contiguous pages (vram) */
  4219. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  4220. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  4221. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  4222. ib->ptr[ib->length_dw++] = r600_flags; /* mask */
  4223. ib->ptr[ib->length_dw++] = 0;
  4224. ib->ptr[ib->length_dw++] = value; /* value */
  4225. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  4226. ib->ptr[ib->length_dw++] = incr; /* increment size */
  4227. ib->ptr[ib->length_dw++] = 0;
  4228. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  4229. pe += ndw * 8;
  4230. addr += ndw * incr;
  4231. count -= ndw;
  4232. }
  4233. }
  4234. while (ib->length_dw & 0x7)
  4235. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  4236. }
  4237. }
  4238. /**
  4239. * cik_dma_vm_flush - cik vm flush using sDMA
  4240. *
  4241. * @rdev: radeon_device pointer
  4242. *
  4243. * Update the page table base and flush the VM TLB
  4244. * using sDMA (CIK).
  4245. */
  4246. void cik_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm)
  4247. {
  4248. struct radeon_ring *ring = &rdev->ring[ridx];
  4249. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  4250. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  4251. u32 ref_and_mask;
  4252. if (vm == NULL)
  4253. return;
  4254. if (ridx == R600_RING_TYPE_DMA_INDEX)
  4255. ref_and_mask = SDMA0;
  4256. else
  4257. ref_and_mask = SDMA1;
  4258. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4259. if (vm->id < 8) {
  4260. radeon_ring_write(ring, (VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2)) >> 2);
  4261. } else {
  4262. radeon_ring_write(ring, (VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2)) >> 2);
  4263. }
  4264. radeon_ring_write(ring, vm->pd_gpu_addr >> 12);
  4265. /* update SH_MEM_* regs */
  4266. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4267. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4268. radeon_ring_write(ring, VMID(vm->id));
  4269. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4270. radeon_ring_write(ring, SH_MEM_BASES >> 2);
  4271. radeon_ring_write(ring, 0);
  4272. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4273. radeon_ring_write(ring, SH_MEM_CONFIG >> 2);
  4274. radeon_ring_write(ring, 0);
  4275. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4276. radeon_ring_write(ring, SH_MEM_APE1_BASE >> 2);
  4277. radeon_ring_write(ring, 1);
  4278. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4279. radeon_ring_write(ring, SH_MEM_APE1_LIMIT >> 2);
  4280. radeon_ring_write(ring, 0);
  4281. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4282. radeon_ring_write(ring, SRBM_GFX_CNTL >> 2);
  4283. radeon_ring_write(ring, VMID(0));
  4284. /* flush HDP */
  4285. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  4286. radeon_ring_write(ring, GPU_HDP_FLUSH_DONE);
  4287. radeon_ring_write(ring, GPU_HDP_FLUSH_REQ);
  4288. radeon_ring_write(ring, ref_and_mask); /* REFERENCE */
  4289. radeon_ring_write(ring, ref_and_mask); /* MASK */
  4290. radeon_ring_write(ring, (4 << 16) | 10); /* RETRY_COUNT, POLL_INTERVAL */
  4291. /* flush TLB */
  4292. radeon_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  4293. radeon_ring_write(ring, VM_INVALIDATE_REQUEST >> 2);
  4294. radeon_ring_write(ring, 1 << vm->id);
  4295. }
  4296. /*
  4297. * RLC
  4298. * The RLC is a multi-purpose microengine that handles a
  4299. * variety of functions, the most important of which is
  4300. * the interrupt controller.
  4301. */
  4302. /**
  4303. * cik_rlc_stop - stop the RLC ME
  4304. *
  4305. * @rdev: radeon_device pointer
  4306. *
  4307. * Halt the RLC ME (MicroEngine) (CIK).
  4308. */
  4309. static void cik_rlc_stop(struct radeon_device *rdev)
  4310. {
  4311. int i, j, k;
  4312. u32 mask, tmp;
  4313. tmp = RREG32(CP_INT_CNTL_RING0);
  4314. tmp &= ~(CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4315. WREG32(CP_INT_CNTL_RING0, tmp);
  4316. RREG32(CB_CGTT_SCLK_CTRL);
  4317. RREG32(CB_CGTT_SCLK_CTRL);
  4318. RREG32(CB_CGTT_SCLK_CTRL);
  4319. RREG32(CB_CGTT_SCLK_CTRL);
  4320. tmp = RREG32(RLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  4321. WREG32(RLC_CGCG_CGLS_CTRL, tmp);
  4322. WREG32(RLC_CNTL, 0);
  4323. for (i = 0; i < rdev->config.cik.max_shader_engines; i++) {
  4324. for (j = 0; j < rdev->config.cik.max_sh_per_se; j++) {
  4325. cik_select_se_sh(rdev, i, j);
  4326. for (k = 0; k < rdev->usec_timeout; k++) {
  4327. if (RREG32(RLC_SERDES_CU_MASTER_BUSY) == 0)
  4328. break;
  4329. udelay(1);
  4330. }
  4331. }
  4332. }
  4333. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4334. mask = SE_MASTER_BUSY_MASK | GC_MASTER_BUSY | TC0_MASTER_BUSY | TC1_MASTER_BUSY;
  4335. for (k = 0; k < rdev->usec_timeout; k++) {
  4336. if ((RREG32(RLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  4337. break;
  4338. udelay(1);
  4339. }
  4340. }
  4341. /**
  4342. * cik_rlc_start - start the RLC ME
  4343. *
  4344. * @rdev: radeon_device pointer
  4345. *
  4346. * Unhalt the RLC ME (MicroEngine) (CIK).
  4347. */
  4348. static void cik_rlc_start(struct radeon_device *rdev)
  4349. {
  4350. u32 tmp;
  4351. WREG32(RLC_CNTL, RLC_ENABLE);
  4352. tmp = RREG32(CP_INT_CNTL_RING0);
  4353. tmp |= (CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4354. WREG32(CP_INT_CNTL_RING0, tmp);
  4355. udelay(50);
  4356. }
  4357. /**
  4358. * cik_rlc_resume - setup the RLC hw
  4359. *
  4360. * @rdev: radeon_device pointer
  4361. *
  4362. * Initialize the RLC registers, load the ucode,
  4363. * and start the RLC (CIK).
  4364. * Returns 0 for success, -EINVAL if the ucode is not available.
  4365. */
  4366. static int cik_rlc_resume(struct radeon_device *rdev)
  4367. {
  4368. u32 i, size;
  4369. u32 clear_state_info[3];
  4370. const __be32 *fw_data;
  4371. if (!rdev->rlc_fw)
  4372. return -EINVAL;
  4373. switch (rdev->family) {
  4374. case CHIP_BONAIRE:
  4375. default:
  4376. size = BONAIRE_RLC_UCODE_SIZE;
  4377. break;
  4378. case CHIP_KAVERI:
  4379. size = KV_RLC_UCODE_SIZE;
  4380. break;
  4381. case CHIP_KABINI:
  4382. size = KB_RLC_UCODE_SIZE;
  4383. break;
  4384. }
  4385. cik_rlc_stop(rdev);
  4386. WREG32(GRBM_SOFT_RESET, SOFT_RESET_RLC);
  4387. RREG32(GRBM_SOFT_RESET);
  4388. udelay(50);
  4389. WREG32(GRBM_SOFT_RESET, 0);
  4390. RREG32(GRBM_SOFT_RESET);
  4391. udelay(50);
  4392. WREG32(RLC_LB_CNTR_INIT, 0);
  4393. WREG32(RLC_LB_CNTR_MAX, 0x00008000);
  4394. cik_select_se_sh(rdev, 0xffffffff, 0xffffffff);
  4395. WREG32(RLC_LB_INIT_CU_MASK, 0xffffffff);
  4396. WREG32(RLC_LB_PARAMS, 0x00600408);
  4397. WREG32(RLC_LB_CNTL, 0x80000004);
  4398. WREG32(RLC_MC_CNTL, 0);
  4399. WREG32(RLC_UCODE_CNTL, 0);
  4400. fw_data = (const __be32 *)rdev->rlc_fw->data;
  4401. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4402. for (i = 0; i < size; i++)
  4403. WREG32(RLC_GPM_UCODE_DATA, be32_to_cpup(fw_data++));
  4404. WREG32(RLC_GPM_UCODE_ADDR, 0);
  4405. /* XXX */
  4406. clear_state_info[0] = 0;//upper_32_bits(rdev->rlc.save_restore_gpu_addr);
  4407. clear_state_info[1] = 0;//rdev->rlc.save_restore_gpu_addr;
  4408. clear_state_info[2] = 0;//cik_default_size;
  4409. WREG32(RLC_GPM_SCRATCH_ADDR, 0x3d);
  4410. for (i = 0; i < 3; i++)
  4411. WREG32(RLC_GPM_SCRATCH_DATA, clear_state_info[i]);
  4412. WREG32(RLC_DRIVER_DMA_STATUS, 0);
  4413. cik_rlc_start(rdev);
  4414. return 0;
  4415. }
  4416. /*
  4417. * Interrupts
  4418. * Starting with r6xx, interrupts are handled via a ring buffer.
  4419. * Ring buffers are areas of GPU accessible memory that the GPU
  4420. * writes interrupt vectors into and the host reads vectors out of.
  4421. * There is a rptr (read pointer) that determines where the
  4422. * host is currently reading, and a wptr (write pointer)
  4423. * which determines where the GPU has written. When the
  4424. * pointers are equal, the ring is idle. When the GPU
  4425. * writes vectors to the ring buffer, it increments the
  4426. * wptr. When there is an interrupt, the host then starts
  4427. * fetching commands and processing them until the pointers are
  4428. * equal again at which point it updates the rptr.
  4429. */
  4430. /**
  4431. * cik_enable_interrupts - Enable the interrupt ring buffer
  4432. *
  4433. * @rdev: radeon_device pointer
  4434. *
  4435. * Enable the interrupt ring buffer (CIK).
  4436. */
  4437. static void cik_enable_interrupts(struct radeon_device *rdev)
  4438. {
  4439. u32 ih_cntl = RREG32(IH_CNTL);
  4440. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4441. ih_cntl |= ENABLE_INTR;
  4442. ih_rb_cntl |= IH_RB_ENABLE;
  4443. WREG32(IH_CNTL, ih_cntl);
  4444. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4445. rdev->ih.enabled = true;
  4446. }
  4447. /**
  4448. * cik_disable_interrupts - Disable the interrupt ring buffer
  4449. *
  4450. * @rdev: radeon_device pointer
  4451. *
  4452. * Disable the interrupt ring buffer (CIK).
  4453. */
  4454. static void cik_disable_interrupts(struct radeon_device *rdev)
  4455. {
  4456. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  4457. u32 ih_cntl = RREG32(IH_CNTL);
  4458. ih_rb_cntl &= ~IH_RB_ENABLE;
  4459. ih_cntl &= ~ENABLE_INTR;
  4460. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4461. WREG32(IH_CNTL, ih_cntl);
  4462. /* set rptr, wptr to 0 */
  4463. WREG32(IH_RB_RPTR, 0);
  4464. WREG32(IH_RB_WPTR, 0);
  4465. rdev->ih.enabled = false;
  4466. rdev->ih.rptr = 0;
  4467. }
  4468. /**
  4469. * cik_disable_interrupt_state - Disable all interrupt sources
  4470. *
  4471. * @rdev: radeon_device pointer
  4472. *
  4473. * Clear all interrupt enable bits used by the driver (CIK).
  4474. */
  4475. static void cik_disable_interrupt_state(struct radeon_device *rdev)
  4476. {
  4477. u32 tmp;
  4478. /* gfx ring */
  4479. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  4480. /* sdma */
  4481. tmp = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4482. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  4483. tmp = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4484. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  4485. /* compute queues */
  4486. WREG32(CP_ME1_PIPE0_INT_CNTL, 0);
  4487. WREG32(CP_ME1_PIPE1_INT_CNTL, 0);
  4488. WREG32(CP_ME1_PIPE2_INT_CNTL, 0);
  4489. WREG32(CP_ME1_PIPE3_INT_CNTL, 0);
  4490. WREG32(CP_ME2_PIPE0_INT_CNTL, 0);
  4491. WREG32(CP_ME2_PIPE1_INT_CNTL, 0);
  4492. WREG32(CP_ME2_PIPE2_INT_CNTL, 0);
  4493. WREG32(CP_ME2_PIPE3_INT_CNTL, 0);
  4494. /* grbm */
  4495. WREG32(GRBM_INT_CNTL, 0);
  4496. /* vline/vblank, etc. */
  4497. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  4498. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  4499. if (rdev->num_crtc >= 4) {
  4500. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  4501. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  4502. }
  4503. if (rdev->num_crtc >= 6) {
  4504. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  4505. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  4506. }
  4507. /* dac hotplug */
  4508. WREG32(DAC_AUTODETECT_INT_CONTROL, 0);
  4509. /* digital hotplug */
  4510. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4511. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4512. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4513. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4514. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4515. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4516. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4517. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4518. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4519. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4520. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  4521. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4522. }
  4523. /**
  4524. * cik_irq_init - init and enable the interrupt ring
  4525. *
  4526. * @rdev: radeon_device pointer
  4527. *
  4528. * Allocate a ring buffer for the interrupt controller,
  4529. * enable the RLC, disable interrupts, enable the IH
  4530. * ring buffer and enable it (CIK).
  4531. * Called at device load and reume.
  4532. * Returns 0 for success, errors for failure.
  4533. */
  4534. static int cik_irq_init(struct radeon_device *rdev)
  4535. {
  4536. int ret = 0;
  4537. int rb_bufsz;
  4538. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  4539. /* allocate ring */
  4540. ret = r600_ih_ring_alloc(rdev);
  4541. if (ret)
  4542. return ret;
  4543. /* disable irqs */
  4544. cik_disable_interrupts(rdev);
  4545. /* init rlc */
  4546. ret = cik_rlc_resume(rdev);
  4547. if (ret) {
  4548. r600_ih_ring_fini(rdev);
  4549. return ret;
  4550. }
  4551. /* setup interrupt control */
  4552. /* XXX this should actually be a bus address, not an MC address. same on older asics */
  4553. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  4554. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  4555. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  4556. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  4557. */
  4558. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  4559. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  4560. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  4561. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  4562. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  4563. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  4564. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  4565. IH_WPTR_OVERFLOW_CLEAR |
  4566. (rb_bufsz << 1));
  4567. if (rdev->wb.enabled)
  4568. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  4569. /* set the writeback address whether it's enabled or not */
  4570. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  4571. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  4572. WREG32(IH_RB_CNTL, ih_rb_cntl);
  4573. /* set rptr, wptr to 0 */
  4574. WREG32(IH_RB_RPTR, 0);
  4575. WREG32(IH_RB_WPTR, 0);
  4576. /* Default settings for IH_CNTL (disabled at first) */
  4577. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  4578. /* RPTR_REARM only works if msi's are enabled */
  4579. if (rdev->msi_enabled)
  4580. ih_cntl |= RPTR_REARM;
  4581. WREG32(IH_CNTL, ih_cntl);
  4582. /* force the active interrupt state to all disabled */
  4583. cik_disable_interrupt_state(rdev);
  4584. pci_set_master(rdev->pdev);
  4585. /* enable irqs */
  4586. cik_enable_interrupts(rdev);
  4587. return ret;
  4588. }
  4589. /**
  4590. * cik_irq_set - enable/disable interrupt sources
  4591. *
  4592. * @rdev: radeon_device pointer
  4593. *
  4594. * Enable interrupt sources on the GPU (vblanks, hpd,
  4595. * etc.) (CIK).
  4596. * Returns 0 for success, errors for failure.
  4597. */
  4598. int cik_irq_set(struct radeon_device *rdev)
  4599. {
  4600. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE |
  4601. PRIV_INSTR_INT_ENABLE | PRIV_REG_INT_ENABLE;
  4602. u32 cp_m1p0, cp_m1p1, cp_m1p2, cp_m1p3;
  4603. u32 cp_m2p0, cp_m2p1, cp_m2p2, cp_m2p3;
  4604. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  4605. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  4606. u32 grbm_int_cntl = 0;
  4607. u32 dma_cntl, dma_cntl1;
  4608. if (!rdev->irq.installed) {
  4609. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  4610. return -EINVAL;
  4611. }
  4612. /* don't enable anything if the ih is disabled */
  4613. if (!rdev->ih.enabled) {
  4614. cik_disable_interrupts(rdev);
  4615. /* force the active interrupt state to all disabled */
  4616. cik_disable_interrupt_state(rdev);
  4617. return 0;
  4618. }
  4619. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4620. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4621. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4622. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4623. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4624. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  4625. dma_cntl = RREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4626. dma_cntl1 = RREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET) & ~TRAP_ENABLE;
  4627. cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4628. cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4629. cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4630. cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4631. cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4632. cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4633. cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4634. cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE;
  4635. /* enable CP interrupts on all rings */
  4636. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  4637. DRM_DEBUG("cik_irq_set: sw int gfx\n");
  4638. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  4639. }
  4640. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP1_INDEX])) {
  4641. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  4642. DRM_DEBUG("si_irq_set: sw int cp1\n");
  4643. if (ring->me == 1) {
  4644. switch (ring->pipe) {
  4645. case 0:
  4646. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4647. break;
  4648. case 1:
  4649. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4650. break;
  4651. case 2:
  4652. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4653. break;
  4654. case 3:
  4655. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4656. break;
  4657. default:
  4658. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4659. break;
  4660. }
  4661. } else if (ring->me == 2) {
  4662. switch (ring->pipe) {
  4663. case 0:
  4664. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4665. break;
  4666. case 1:
  4667. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4668. break;
  4669. case 2:
  4670. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4671. break;
  4672. case 3:
  4673. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4674. break;
  4675. default:
  4676. DRM_DEBUG("si_irq_set: sw int cp1 invalid pipe %d\n", ring->pipe);
  4677. break;
  4678. }
  4679. } else {
  4680. DRM_DEBUG("si_irq_set: sw int cp1 invalid me %d\n", ring->me);
  4681. }
  4682. }
  4683. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_CP2_INDEX])) {
  4684. struct radeon_ring *ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  4685. DRM_DEBUG("si_irq_set: sw int cp2\n");
  4686. if (ring->me == 1) {
  4687. switch (ring->pipe) {
  4688. case 0:
  4689. cp_m1p0 |= TIME_STAMP_INT_ENABLE;
  4690. break;
  4691. case 1:
  4692. cp_m1p1 |= TIME_STAMP_INT_ENABLE;
  4693. break;
  4694. case 2:
  4695. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4696. break;
  4697. case 3:
  4698. cp_m1p2 |= TIME_STAMP_INT_ENABLE;
  4699. break;
  4700. default:
  4701. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4702. break;
  4703. }
  4704. } else if (ring->me == 2) {
  4705. switch (ring->pipe) {
  4706. case 0:
  4707. cp_m2p0 |= TIME_STAMP_INT_ENABLE;
  4708. break;
  4709. case 1:
  4710. cp_m2p1 |= TIME_STAMP_INT_ENABLE;
  4711. break;
  4712. case 2:
  4713. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4714. break;
  4715. case 3:
  4716. cp_m2p2 |= TIME_STAMP_INT_ENABLE;
  4717. break;
  4718. default:
  4719. DRM_DEBUG("si_irq_set: sw int cp2 invalid pipe %d\n", ring->pipe);
  4720. break;
  4721. }
  4722. } else {
  4723. DRM_DEBUG("si_irq_set: sw int cp2 invalid me %d\n", ring->me);
  4724. }
  4725. }
  4726. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  4727. DRM_DEBUG("cik_irq_set: sw int dma\n");
  4728. dma_cntl |= TRAP_ENABLE;
  4729. }
  4730. if (atomic_read(&rdev->irq.ring_int[CAYMAN_RING_TYPE_DMA1_INDEX])) {
  4731. DRM_DEBUG("cik_irq_set: sw int dma1\n");
  4732. dma_cntl1 |= TRAP_ENABLE;
  4733. }
  4734. if (rdev->irq.crtc_vblank_int[0] ||
  4735. atomic_read(&rdev->irq.pflip[0])) {
  4736. DRM_DEBUG("cik_irq_set: vblank 0\n");
  4737. crtc1 |= VBLANK_INTERRUPT_MASK;
  4738. }
  4739. if (rdev->irq.crtc_vblank_int[1] ||
  4740. atomic_read(&rdev->irq.pflip[1])) {
  4741. DRM_DEBUG("cik_irq_set: vblank 1\n");
  4742. crtc2 |= VBLANK_INTERRUPT_MASK;
  4743. }
  4744. if (rdev->irq.crtc_vblank_int[2] ||
  4745. atomic_read(&rdev->irq.pflip[2])) {
  4746. DRM_DEBUG("cik_irq_set: vblank 2\n");
  4747. crtc3 |= VBLANK_INTERRUPT_MASK;
  4748. }
  4749. if (rdev->irq.crtc_vblank_int[3] ||
  4750. atomic_read(&rdev->irq.pflip[3])) {
  4751. DRM_DEBUG("cik_irq_set: vblank 3\n");
  4752. crtc4 |= VBLANK_INTERRUPT_MASK;
  4753. }
  4754. if (rdev->irq.crtc_vblank_int[4] ||
  4755. atomic_read(&rdev->irq.pflip[4])) {
  4756. DRM_DEBUG("cik_irq_set: vblank 4\n");
  4757. crtc5 |= VBLANK_INTERRUPT_MASK;
  4758. }
  4759. if (rdev->irq.crtc_vblank_int[5] ||
  4760. atomic_read(&rdev->irq.pflip[5])) {
  4761. DRM_DEBUG("cik_irq_set: vblank 5\n");
  4762. crtc6 |= VBLANK_INTERRUPT_MASK;
  4763. }
  4764. if (rdev->irq.hpd[0]) {
  4765. DRM_DEBUG("cik_irq_set: hpd 1\n");
  4766. hpd1 |= DC_HPDx_INT_EN;
  4767. }
  4768. if (rdev->irq.hpd[1]) {
  4769. DRM_DEBUG("cik_irq_set: hpd 2\n");
  4770. hpd2 |= DC_HPDx_INT_EN;
  4771. }
  4772. if (rdev->irq.hpd[2]) {
  4773. DRM_DEBUG("cik_irq_set: hpd 3\n");
  4774. hpd3 |= DC_HPDx_INT_EN;
  4775. }
  4776. if (rdev->irq.hpd[3]) {
  4777. DRM_DEBUG("cik_irq_set: hpd 4\n");
  4778. hpd4 |= DC_HPDx_INT_EN;
  4779. }
  4780. if (rdev->irq.hpd[4]) {
  4781. DRM_DEBUG("cik_irq_set: hpd 5\n");
  4782. hpd5 |= DC_HPDx_INT_EN;
  4783. }
  4784. if (rdev->irq.hpd[5]) {
  4785. DRM_DEBUG("cik_irq_set: hpd 6\n");
  4786. hpd6 |= DC_HPDx_INT_EN;
  4787. }
  4788. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  4789. WREG32(SDMA0_CNTL + SDMA0_REGISTER_OFFSET, dma_cntl);
  4790. WREG32(SDMA0_CNTL + SDMA1_REGISTER_OFFSET, dma_cntl1);
  4791. WREG32(CP_ME1_PIPE0_INT_CNTL, cp_m1p0);
  4792. WREG32(CP_ME1_PIPE1_INT_CNTL, cp_m1p1);
  4793. WREG32(CP_ME1_PIPE2_INT_CNTL, cp_m1p2);
  4794. WREG32(CP_ME1_PIPE3_INT_CNTL, cp_m1p3);
  4795. WREG32(CP_ME2_PIPE0_INT_CNTL, cp_m2p0);
  4796. WREG32(CP_ME2_PIPE1_INT_CNTL, cp_m2p1);
  4797. WREG32(CP_ME2_PIPE2_INT_CNTL, cp_m2p2);
  4798. WREG32(CP_ME2_PIPE3_INT_CNTL, cp_m2p3);
  4799. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  4800. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  4801. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  4802. if (rdev->num_crtc >= 4) {
  4803. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  4804. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  4805. }
  4806. if (rdev->num_crtc >= 6) {
  4807. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  4808. WREG32(LB_INTERRUPT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  4809. }
  4810. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  4811. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  4812. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  4813. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  4814. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  4815. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  4816. return 0;
  4817. }
  4818. /**
  4819. * cik_irq_ack - ack interrupt sources
  4820. *
  4821. * @rdev: radeon_device pointer
  4822. *
  4823. * Ack interrupt sources on the GPU (vblanks, hpd,
  4824. * etc.) (CIK). Certain interrupts sources are sw
  4825. * generated and do not require an explicit ack.
  4826. */
  4827. static inline void cik_irq_ack(struct radeon_device *rdev)
  4828. {
  4829. u32 tmp;
  4830. rdev->irq.stat_regs.cik.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  4831. rdev->irq.stat_regs.cik.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  4832. rdev->irq.stat_regs.cik.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  4833. rdev->irq.stat_regs.cik.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  4834. rdev->irq.stat_regs.cik.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  4835. rdev->irq.stat_regs.cik.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  4836. rdev->irq.stat_regs.cik.disp_int_cont6 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE6);
  4837. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT)
  4838. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  4839. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT)
  4840. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  4841. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  4842. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  4843. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  4844. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  4845. if (rdev->num_crtc >= 4) {
  4846. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  4847. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  4848. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  4849. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  4850. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  4851. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  4852. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  4853. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  4854. }
  4855. if (rdev->num_crtc >= 6) {
  4856. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  4857. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  4858. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  4859. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  4860. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  4861. WREG32(LB_VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  4862. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  4863. WREG32(LB_VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  4864. }
  4865. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  4866. tmp = RREG32(DC_HPD1_INT_CONTROL);
  4867. tmp |= DC_HPDx_INT_ACK;
  4868. WREG32(DC_HPD1_INT_CONTROL, tmp);
  4869. }
  4870. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  4871. tmp = RREG32(DC_HPD2_INT_CONTROL);
  4872. tmp |= DC_HPDx_INT_ACK;
  4873. WREG32(DC_HPD2_INT_CONTROL, tmp);
  4874. }
  4875. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  4876. tmp = RREG32(DC_HPD3_INT_CONTROL);
  4877. tmp |= DC_HPDx_INT_ACK;
  4878. WREG32(DC_HPD3_INT_CONTROL, tmp);
  4879. }
  4880. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  4881. tmp = RREG32(DC_HPD4_INT_CONTROL);
  4882. tmp |= DC_HPDx_INT_ACK;
  4883. WREG32(DC_HPD4_INT_CONTROL, tmp);
  4884. }
  4885. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  4886. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4887. tmp |= DC_HPDx_INT_ACK;
  4888. WREG32(DC_HPD5_INT_CONTROL, tmp);
  4889. }
  4890. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  4891. tmp = RREG32(DC_HPD5_INT_CONTROL);
  4892. tmp |= DC_HPDx_INT_ACK;
  4893. WREG32(DC_HPD6_INT_CONTROL, tmp);
  4894. }
  4895. }
  4896. /**
  4897. * cik_irq_disable - disable interrupts
  4898. *
  4899. * @rdev: radeon_device pointer
  4900. *
  4901. * Disable interrupts on the hw (CIK).
  4902. */
  4903. static void cik_irq_disable(struct radeon_device *rdev)
  4904. {
  4905. cik_disable_interrupts(rdev);
  4906. /* Wait and acknowledge irq */
  4907. mdelay(1);
  4908. cik_irq_ack(rdev);
  4909. cik_disable_interrupt_state(rdev);
  4910. }
  4911. /**
  4912. * cik_irq_disable - disable interrupts for suspend
  4913. *
  4914. * @rdev: radeon_device pointer
  4915. *
  4916. * Disable interrupts and stop the RLC (CIK).
  4917. * Used for suspend.
  4918. */
  4919. static void cik_irq_suspend(struct radeon_device *rdev)
  4920. {
  4921. cik_irq_disable(rdev);
  4922. cik_rlc_stop(rdev);
  4923. }
  4924. /**
  4925. * cik_irq_fini - tear down interrupt support
  4926. *
  4927. * @rdev: radeon_device pointer
  4928. *
  4929. * Disable interrupts on the hw and free the IH ring
  4930. * buffer (CIK).
  4931. * Used for driver unload.
  4932. */
  4933. static void cik_irq_fini(struct radeon_device *rdev)
  4934. {
  4935. cik_irq_suspend(rdev);
  4936. r600_ih_ring_fini(rdev);
  4937. }
  4938. /**
  4939. * cik_get_ih_wptr - get the IH ring buffer wptr
  4940. *
  4941. * @rdev: radeon_device pointer
  4942. *
  4943. * Get the IH ring buffer wptr from either the register
  4944. * or the writeback memory buffer (CIK). Also check for
  4945. * ring buffer overflow and deal with it.
  4946. * Used by cik_irq_process().
  4947. * Returns the value of the wptr.
  4948. */
  4949. static inline u32 cik_get_ih_wptr(struct radeon_device *rdev)
  4950. {
  4951. u32 wptr, tmp;
  4952. if (rdev->wb.enabled)
  4953. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  4954. else
  4955. wptr = RREG32(IH_RB_WPTR);
  4956. if (wptr & RB_OVERFLOW) {
  4957. /* When a ring buffer overflow happen start parsing interrupt
  4958. * from the last not overwritten vector (wptr + 16). Hopefully
  4959. * this should allow us to catchup.
  4960. */
  4961. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  4962. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  4963. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  4964. tmp = RREG32(IH_RB_CNTL);
  4965. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  4966. WREG32(IH_RB_CNTL, tmp);
  4967. }
  4968. return (wptr & rdev->ih.ptr_mask);
  4969. }
  4970. /* CIK IV Ring
  4971. * Each IV ring entry is 128 bits:
  4972. * [7:0] - interrupt source id
  4973. * [31:8] - reserved
  4974. * [59:32] - interrupt source data
  4975. * [63:60] - reserved
  4976. * [71:64] - RINGID
  4977. * CP:
  4978. * ME_ID [1:0], PIPE_ID[1:0], QUEUE_ID[2:0]
  4979. * QUEUE_ID - for compute, which of the 8 queues owned by the dispatcher
  4980. * - for gfx, hw shader state (0=PS...5=LS, 6=CS)
  4981. * ME_ID - 0 = gfx, 1 = first 4 CS pipes, 2 = second 4 CS pipes
  4982. * PIPE_ID - ME0 0=3D
  4983. * - ME1&2 compute dispatcher (4 pipes each)
  4984. * SDMA:
  4985. * INSTANCE_ID [1:0], QUEUE_ID[1:0]
  4986. * INSTANCE_ID - 0 = sdma0, 1 = sdma1
  4987. * QUEUE_ID - 0 = gfx, 1 = rlc0, 2 = rlc1
  4988. * [79:72] - VMID
  4989. * [95:80] - PASID
  4990. * [127:96] - reserved
  4991. */
  4992. /**
  4993. * cik_irq_process - interrupt handler
  4994. *
  4995. * @rdev: radeon_device pointer
  4996. *
  4997. * Interrupt hander (CIK). Walk the IH ring,
  4998. * ack interrupts and schedule work to handle
  4999. * interrupt events.
  5000. * Returns irq process return code.
  5001. */
  5002. int cik_irq_process(struct radeon_device *rdev)
  5003. {
  5004. struct radeon_ring *cp1_ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5005. struct radeon_ring *cp2_ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5006. u32 wptr;
  5007. u32 rptr;
  5008. u32 src_id, src_data, ring_id;
  5009. u8 me_id, pipe_id, queue_id;
  5010. u32 ring_index;
  5011. bool queue_hotplug = false;
  5012. bool queue_reset = false;
  5013. if (!rdev->ih.enabled || rdev->shutdown)
  5014. return IRQ_NONE;
  5015. wptr = cik_get_ih_wptr(rdev);
  5016. restart_ih:
  5017. /* is somebody else already processing irqs? */
  5018. if (atomic_xchg(&rdev->ih.lock, 1))
  5019. return IRQ_NONE;
  5020. rptr = rdev->ih.rptr;
  5021. DRM_DEBUG("cik_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  5022. /* Order reading of wptr vs. reading of IH ring data */
  5023. rmb();
  5024. /* display interrupts */
  5025. cik_irq_ack(rdev);
  5026. while (rptr != wptr) {
  5027. /* wptr/rptr are in bytes! */
  5028. ring_index = rptr / 4;
  5029. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  5030. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  5031. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  5032. switch (src_id) {
  5033. case 1: /* D1 vblank/vline */
  5034. switch (src_data) {
  5035. case 0: /* D1 vblank */
  5036. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VBLANK_INTERRUPT) {
  5037. if (rdev->irq.crtc_vblank_int[0]) {
  5038. drm_handle_vblank(rdev->ddev, 0);
  5039. rdev->pm.vblank_sync = true;
  5040. wake_up(&rdev->irq.vblank_queue);
  5041. }
  5042. if (atomic_read(&rdev->irq.pflip[0]))
  5043. radeon_crtc_handle_flip(rdev, 0);
  5044. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  5045. DRM_DEBUG("IH: D1 vblank\n");
  5046. }
  5047. break;
  5048. case 1: /* D1 vline */
  5049. if (rdev->irq.stat_regs.cik.disp_int & LB_D1_VLINE_INTERRUPT) {
  5050. rdev->irq.stat_regs.cik.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  5051. DRM_DEBUG("IH: D1 vline\n");
  5052. }
  5053. break;
  5054. default:
  5055. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5056. break;
  5057. }
  5058. break;
  5059. case 2: /* D2 vblank/vline */
  5060. switch (src_data) {
  5061. case 0: /* D2 vblank */
  5062. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  5063. if (rdev->irq.crtc_vblank_int[1]) {
  5064. drm_handle_vblank(rdev->ddev, 1);
  5065. rdev->pm.vblank_sync = true;
  5066. wake_up(&rdev->irq.vblank_queue);
  5067. }
  5068. if (atomic_read(&rdev->irq.pflip[1]))
  5069. radeon_crtc_handle_flip(rdev, 1);
  5070. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  5071. DRM_DEBUG("IH: D2 vblank\n");
  5072. }
  5073. break;
  5074. case 1: /* D2 vline */
  5075. if (rdev->irq.stat_regs.cik.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  5076. rdev->irq.stat_regs.cik.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  5077. DRM_DEBUG("IH: D2 vline\n");
  5078. }
  5079. break;
  5080. default:
  5081. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5082. break;
  5083. }
  5084. break;
  5085. case 3: /* D3 vblank/vline */
  5086. switch (src_data) {
  5087. case 0: /* D3 vblank */
  5088. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  5089. if (rdev->irq.crtc_vblank_int[2]) {
  5090. drm_handle_vblank(rdev->ddev, 2);
  5091. rdev->pm.vblank_sync = true;
  5092. wake_up(&rdev->irq.vblank_queue);
  5093. }
  5094. if (atomic_read(&rdev->irq.pflip[2]))
  5095. radeon_crtc_handle_flip(rdev, 2);
  5096. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  5097. DRM_DEBUG("IH: D3 vblank\n");
  5098. }
  5099. break;
  5100. case 1: /* D3 vline */
  5101. if (rdev->irq.stat_regs.cik.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  5102. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  5103. DRM_DEBUG("IH: D3 vline\n");
  5104. }
  5105. break;
  5106. default:
  5107. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5108. break;
  5109. }
  5110. break;
  5111. case 4: /* D4 vblank/vline */
  5112. switch (src_data) {
  5113. case 0: /* D4 vblank */
  5114. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  5115. if (rdev->irq.crtc_vblank_int[3]) {
  5116. drm_handle_vblank(rdev->ddev, 3);
  5117. rdev->pm.vblank_sync = true;
  5118. wake_up(&rdev->irq.vblank_queue);
  5119. }
  5120. if (atomic_read(&rdev->irq.pflip[3]))
  5121. radeon_crtc_handle_flip(rdev, 3);
  5122. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  5123. DRM_DEBUG("IH: D4 vblank\n");
  5124. }
  5125. break;
  5126. case 1: /* D4 vline */
  5127. if (rdev->irq.stat_regs.cik.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  5128. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  5129. DRM_DEBUG("IH: D4 vline\n");
  5130. }
  5131. break;
  5132. default:
  5133. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5134. break;
  5135. }
  5136. break;
  5137. case 5: /* D5 vblank/vline */
  5138. switch (src_data) {
  5139. case 0: /* D5 vblank */
  5140. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  5141. if (rdev->irq.crtc_vblank_int[4]) {
  5142. drm_handle_vblank(rdev->ddev, 4);
  5143. rdev->pm.vblank_sync = true;
  5144. wake_up(&rdev->irq.vblank_queue);
  5145. }
  5146. if (atomic_read(&rdev->irq.pflip[4]))
  5147. radeon_crtc_handle_flip(rdev, 4);
  5148. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  5149. DRM_DEBUG("IH: D5 vblank\n");
  5150. }
  5151. break;
  5152. case 1: /* D5 vline */
  5153. if (rdev->irq.stat_regs.cik.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  5154. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  5155. DRM_DEBUG("IH: D5 vline\n");
  5156. }
  5157. break;
  5158. default:
  5159. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5160. break;
  5161. }
  5162. break;
  5163. case 6: /* D6 vblank/vline */
  5164. switch (src_data) {
  5165. case 0: /* D6 vblank */
  5166. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  5167. if (rdev->irq.crtc_vblank_int[5]) {
  5168. drm_handle_vblank(rdev->ddev, 5);
  5169. rdev->pm.vblank_sync = true;
  5170. wake_up(&rdev->irq.vblank_queue);
  5171. }
  5172. if (atomic_read(&rdev->irq.pflip[5]))
  5173. radeon_crtc_handle_flip(rdev, 5);
  5174. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  5175. DRM_DEBUG("IH: D6 vblank\n");
  5176. }
  5177. break;
  5178. case 1: /* D6 vline */
  5179. if (rdev->irq.stat_regs.cik.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  5180. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  5181. DRM_DEBUG("IH: D6 vline\n");
  5182. }
  5183. break;
  5184. default:
  5185. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5186. break;
  5187. }
  5188. break;
  5189. case 42: /* HPD hotplug */
  5190. switch (src_data) {
  5191. case 0:
  5192. if (rdev->irq.stat_regs.cik.disp_int & DC_HPD1_INTERRUPT) {
  5193. rdev->irq.stat_regs.cik.disp_int &= ~DC_HPD1_INTERRUPT;
  5194. queue_hotplug = true;
  5195. DRM_DEBUG("IH: HPD1\n");
  5196. }
  5197. break;
  5198. case 1:
  5199. if (rdev->irq.stat_regs.cik.disp_int_cont & DC_HPD2_INTERRUPT) {
  5200. rdev->irq.stat_regs.cik.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  5201. queue_hotplug = true;
  5202. DRM_DEBUG("IH: HPD2\n");
  5203. }
  5204. break;
  5205. case 2:
  5206. if (rdev->irq.stat_regs.cik.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  5207. rdev->irq.stat_regs.cik.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  5208. queue_hotplug = true;
  5209. DRM_DEBUG("IH: HPD3\n");
  5210. }
  5211. break;
  5212. case 3:
  5213. if (rdev->irq.stat_regs.cik.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  5214. rdev->irq.stat_regs.cik.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  5215. queue_hotplug = true;
  5216. DRM_DEBUG("IH: HPD4\n");
  5217. }
  5218. break;
  5219. case 4:
  5220. if (rdev->irq.stat_regs.cik.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  5221. rdev->irq.stat_regs.cik.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  5222. queue_hotplug = true;
  5223. DRM_DEBUG("IH: HPD5\n");
  5224. }
  5225. break;
  5226. case 5:
  5227. if (rdev->irq.stat_regs.cik.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  5228. rdev->irq.stat_regs.cik.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  5229. queue_hotplug = true;
  5230. DRM_DEBUG("IH: HPD6\n");
  5231. }
  5232. break;
  5233. default:
  5234. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5235. break;
  5236. }
  5237. break;
  5238. case 146:
  5239. case 147:
  5240. dev_err(rdev->dev, "GPU fault detected: %d 0x%08x\n", src_id, src_data);
  5241. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  5242. RREG32(VM_CONTEXT1_PROTECTION_FAULT_ADDR));
  5243. dev_err(rdev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  5244. RREG32(VM_CONTEXT1_PROTECTION_FAULT_STATUS));
  5245. /* reset addr and status */
  5246. WREG32_P(VM_CONTEXT1_CNTL2, 1, ~1);
  5247. break;
  5248. case 176: /* GFX RB CP_INT */
  5249. case 177: /* GFX IB CP_INT */
  5250. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5251. break;
  5252. case 181: /* CP EOP event */
  5253. DRM_DEBUG("IH: CP EOP\n");
  5254. /* XXX check the bitfield order! */
  5255. me_id = (ring_id & 0x60) >> 5;
  5256. pipe_id = (ring_id & 0x18) >> 3;
  5257. queue_id = (ring_id & 0x7) >> 0;
  5258. switch (me_id) {
  5259. case 0:
  5260. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5261. break;
  5262. case 1:
  5263. case 2:
  5264. if ((cp1_ring->me == me_id) & (cp1_ring->pipe == pipe_id))
  5265. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5266. if ((cp2_ring->me == me_id) & (cp2_ring->pipe == pipe_id))
  5267. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5268. break;
  5269. }
  5270. break;
  5271. case 184: /* CP Privileged reg access */
  5272. DRM_ERROR("Illegal register access in command stream\n");
  5273. /* XXX check the bitfield order! */
  5274. me_id = (ring_id & 0x60) >> 5;
  5275. pipe_id = (ring_id & 0x18) >> 3;
  5276. queue_id = (ring_id & 0x7) >> 0;
  5277. switch (me_id) {
  5278. case 0:
  5279. /* This results in a full GPU reset, but all we need to do is soft
  5280. * reset the CP for gfx
  5281. */
  5282. queue_reset = true;
  5283. break;
  5284. case 1:
  5285. /* XXX compute */
  5286. queue_reset = true;
  5287. break;
  5288. case 2:
  5289. /* XXX compute */
  5290. queue_reset = true;
  5291. break;
  5292. }
  5293. break;
  5294. case 185: /* CP Privileged inst */
  5295. DRM_ERROR("Illegal instruction in command stream\n");
  5296. /* XXX check the bitfield order! */
  5297. me_id = (ring_id & 0x60) >> 5;
  5298. pipe_id = (ring_id & 0x18) >> 3;
  5299. queue_id = (ring_id & 0x7) >> 0;
  5300. switch (me_id) {
  5301. case 0:
  5302. /* This results in a full GPU reset, but all we need to do is soft
  5303. * reset the CP for gfx
  5304. */
  5305. queue_reset = true;
  5306. break;
  5307. case 1:
  5308. /* XXX compute */
  5309. queue_reset = true;
  5310. break;
  5311. case 2:
  5312. /* XXX compute */
  5313. queue_reset = true;
  5314. break;
  5315. }
  5316. break;
  5317. case 224: /* SDMA trap event */
  5318. /* XXX check the bitfield order! */
  5319. me_id = (ring_id & 0x3) >> 0;
  5320. queue_id = (ring_id & 0xc) >> 2;
  5321. DRM_DEBUG("IH: SDMA trap\n");
  5322. switch (me_id) {
  5323. case 0:
  5324. switch (queue_id) {
  5325. case 0:
  5326. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  5327. break;
  5328. case 1:
  5329. /* XXX compute */
  5330. break;
  5331. case 2:
  5332. /* XXX compute */
  5333. break;
  5334. }
  5335. break;
  5336. case 1:
  5337. switch (queue_id) {
  5338. case 0:
  5339. radeon_fence_process(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5340. break;
  5341. case 1:
  5342. /* XXX compute */
  5343. break;
  5344. case 2:
  5345. /* XXX compute */
  5346. break;
  5347. }
  5348. break;
  5349. }
  5350. break;
  5351. case 241: /* SDMA Privileged inst */
  5352. case 247: /* SDMA Privileged inst */
  5353. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  5354. /* XXX check the bitfield order! */
  5355. me_id = (ring_id & 0x3) >> 0;
  5356. queue_id = (ring_id & 0xc) >> 2;
  5357. switch (me_id) {
  5358. case 0:
  5359. switch (queue_id) {
  5360. case 0:
  5361. queue_reset = true;
  5362. break;
  5363. case 1:
  5364. /* XXX compute */
  5365. queue_reset = true;
  5366. break;
  5367. case 2:
  5368. /* XXX compute */
  5369. queue_reset = true;
  5370. break;
  5371. }
  5372. break;
  5373. case 1:
  5374. switch (queue_id) {
  5375. case 0:
  5376. queue_reset = true;
  5377. break;
  5378. case 1:
  5379. /* XXX compute */
  5380. queue_reset = true;
  5381. break;
  5382. case 2:
  5383. /* XXX compute */
  5384. queue_reset = true;
  5385. break;
  5386. }
  5387. break;
  5388. }
  5389. break;
  5390. case 233: /* GUI IDLE */
  5391. DRM_DEBUG("IH: GUI idle\n");
  5392. break;
  5393. default:
  5394. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  5395. break;
  5396. }
  5397. /* wptr/rptr are in bytes! */
  5398. rptr += 16;
  5399. rptr &= rdev->ih.ptr_mask;
  5400. }
  5401. if (queue_hotplug)
  5402. schedule_work(&rdev->hotplug_work);
  5403. if (queue_reset)
  5404. schedule_work(&rdev->reset_work);
  5405. rdev->ih.rptr = rptr;
  5406. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  5407. atomic_set(&rdev->ih.lock, 0);
  5408. /* make sure wptr hasn't changed while processing */
  5409. wptr = cik_get_ih_wptr(rdev);
  5410. if (wptr != rptr)
  5411. goto restart_ih;
  5412. return IRQ_HANDLED;
  5413. }
  5414. /*
  5415. * startup/shutdown callbacks
  5416. */
  5417. /**
  5418. * cik_startup - program the asic to a functional state
  5419. *
  5420. * @rdev: radeon_device pointer
  5421. *
  5422. * Programs the asic to a functional state (CIK).
  5423. * Called by cik_init() and cik_resume().
  5424. * Returns 0 for success, error for failure.
  5425. */
  5426. static int cik_startup(struct radeon_device *rdev)
  5427. {
  5428. struct radeon_ring *ring;
  5429. int r;
  5430. if (rdev->flags & RADEON_IS_IGP) {
  5431. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5432. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw) {
  5433. r = cik_init_microcode(rdev);
  5434. if (r) {
  5435. DRM_ERROR("Failed to load firmware!\n");
  5436. return r;
  5437. }
  5438. }
  5439. } else {
  5440. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  5441. !rdev->mec_fw || !rdev->sdma_fw || !rdev->rlc_fw ||
  5442. !rdev->mc_fw) {
  5443. r = cik_init_microcode(rdev);
  5444. if (r) {
  5445. DRM_ERROR("Failed to load firmware!\n");
  5446. return r;
  5447. }
  5448. }
  5449. r = ci_mc_load_microcode(rdev);
  5450. if (r) {
  5451. DRM_ERROR("Failed to load MC firmware!\n");
  5452. return r;
  5453. }
  5454. }
  5455. r = r600_vram_scratch_init(rdev);
  5456. if (r)
  5457. return r;
  5458. cik_mc_program(rdev);
  5459. r = cik_pcie_gart_enable(rdev);
  5460. if (r)
  5461. return r;
  5462. cik_gpu_init(rdev);
  5463. /* allocate rlc buffers */
  5464. r = si_rlc_init(rdev);
  5465. if (r) {
  5466. DRM_ERROR("Failed to init rlc BOs!\n");
  5467. return r;
  5468. }
  5469. /* allocate wb buffer */
  5470. r = radeon_wb_init(rdev);
  5471. if (r)
  5472. return r;
  5473. /* allocate mec buffers */
  5474. r = cik_mec_init(rdev);
  5475. if (r) {
  5476. DRM_ERROR("Failed to init MEC BOs!\n");
  5477. return r;
  5478. }
  5479. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  5480. if (r) {
  5481. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5482. return r;
  5483. }
  5484. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  5485. if (r) {
  5486. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5487. return r;
  5488. }
  5489. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  5490. if (r) {
  5491. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  5492. return r;
  5493. }
  5494. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  5495. if (r) {
  5496. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5497. return r;
  5498. }
  5499. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_DMA1_INDEX);
  5500. if (r) {
  5501. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  5502. return r;
  5503. }
  5504. r = cik_uvd_resume(rdev);
  5505. if (!r) {
  5506. r = radeon_fence_driver_start_ring(rdev,
  5507. R600_RING_TYPE_UVD_INDEX);
  5508. if (r)
  5509. dev_err(rdev->dev, "UVD fences init error (%d).\n", r);
  5510. }
  5511. if (r)
  5512. rdev->ring[R600_RING_TYPE_UVD_INDEX].ring_size = 0;
  5513. /* Enable IRQ */
  5514. if (!rdev->irq.installed) {
  5515. r = radeon_irq_kms_init(rdev);
  5516. if (r)
  5517. return r;
  5518. }
  5519. r = cik_irq_init(rdev);
  5520. if (r) {
  5521. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  5522. radeon_irq_kms_fini(rdev);
  5523. return r;
  5524. }
  5525. cik_irq_set(rdev);
  5526. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5527. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  5528. CP_RB0_RPTR, CP_RB0_WPTR,
  5529. 0, 0xfffff, RADEON_CP_PACKET2);
  5530. if (r)
  5531. return r;
  5532. /* set up the compute queues */
  5533. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5534. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5535. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  5536. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5537. 0, 0xfffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5538. if (r)
  5539. return r;
  5540. ring->me = 1; /* first MEC */
  5541. ring->pipe = 0; /* first pipe */
  5542. ring->queue = 0; /* first queue */
  5543. ring->wptr_offs = CIK_WB_CP1_WPTR_OFFSET;
  5544. /* type-2 packets are deprecated on MEC, use type-3 instead */
  5545. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5546. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  5547. CP_HQD_PQ_RPTR, CP_HQD_PQ_WPTR,
  5548. 0, 0xffffffff, PACKET3(PACKET3_NOP, 0x3FFF));
  5549. if (r)
  5550. return r;
  5551. /* dGPU only have 1 MEC */
  5552. ring->me = 1; /* first MEC */
  5553. ring->pipe = 0; /* first pipe */
  5554. ring->queue = 1; /* second queue */
  5555. ring->wptr_offs = CIK_WB_CP2_WPTR_OFFSET;
  5556. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5557. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  5558. SDMA0_GFX_RB_RPTR + SDMA0_REGISTER_OFFSET,
  5559. SDMA0_GFX_RB_WPTR + SDMA0_REGISTER_OFFSET,
  5560. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5561. if (r)
  5562. return r;
  5563. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5564. r = radeon_ring_init(rdev, ring, ring->ring_size, CAYMAN_WB_DMA1_RPTR_OFFSET,
  5565. SDMA0_GFX_RB_RPTR + SDMA1_REGISTER_OFFSET,
  5566. SDMA0_GFX_RB_WPTR + SDMA1_REGISTER_OFFSET,
  5567. 2, 0xfffffffc, SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0));
  5568. if (r)
  5569. return r;
  5570. r = cik_cp_resume(rdev);
  5571. if (r)
  5572. return r;
  5573. r = cik_sdma_resume(rdev);
  5574. if (r)
  5575. return r;
  5576. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5577. if (ring->ring_size) {
  5578. r = radeon_ring_init(rdev, ring, ring->ring_size,
  5579. R600_WB_UVD_RPTR_OFFSET,
  5580. UVD_RBC_RB_RPTR, UVD_RBC_RB_WPTR,
  5581. 0, 0xfffff, RADEON_CP_PACKET2);
  5582. if (!r)
  5583. r = r600_uvd_init(rdev);
  5584. if (r)
  5585. DRM_ERROR("radeon: failed initializing UVD (%d).\n", r);
  5586. }
  5587. r = radeon_ib_pool_init(rdev);
  5588. if (r) {
  5589. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  5590. return r;
  5591. }
  5592. r = radeon_vm_manager_init(rdev);
  5593. if (r) {
  5594. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  5595. return r;
  5596. }
  5597. return 0;
  5598. }
  5599. /**
  5600. * cik_resume - resume the asic to a functional state
  5601. *
  5602. * @rdev: radeon_device pointer
  5603. *
  5604. * Programs the asic to a functional state (CIK).
  5605. * Called at resume.
  5606. * Returns 0 for success, error for failure.
  5607. */
  5608. int cik_resume(struct radeon_device *rdev)
  5609. {
  5610. int r;
  5611. /* post card */
  5612. atom_asic_init(rdev->mode_info.atom_context);
  5613. /* init golden registers */
  5614. cik_init_golden_registers(rdev);
  5615. rdev->accel_working = true;
  5616. r = cik_startup(rdev);
  5617. if (r) {
  5618. DRM_ERROR("cik startup failed on resume\n");
  5619. rdev->accel_working = false;
  5620. return r;
  5621. }
  5622. return r;
  5623. }
  5624. /**
  5625. * cik_suspend - suspend the asic
  5626. *
  5627. * @rdev: radeon_device pointer
  5628. *
  5629. * Bring the chip into a state suitable for suspend (CIK).
  5630. * Called at suspend.
  5631. * Returns 0 for success.
  5632. */
  5633. int cik_suspend(struct radeon_device *rdev)
  5634. {
  5635. radeon_vm_manager_fini(rdev);
  5636. cik_cp_enable(rdev, false);
  5637. cik_sdma_enable(rdev, false);
  5638. r600_uvd_rbc_stop(rdev);
  5639. radeon_uvd_suspend(rdev);
  5640. cik_irq_suspend(rdev);
  5641. radeon_wb_disable(rdev);
  5642. cik_pcie_gart_disable(rdev);
  5643. return 0;
  5644. }
  5645. /* Plan is to move initialization in that function and use
  5646. * helper function so that radeon_device_init pretty much
  5647. * do nothing more than calling asic specific function. This
  5648. * should also allow to remove a bunch of callback function
  5649. * like vram_info.
  5650. */
  5651. /**
  5652. * cik_init - asic specific driver and hw init
  5653. *
  5654. * @rdev: radeon_device pointer
  5655. *
  5656. * Setup asic specific driver variables and program the hw
  5657. * to a functional state (CIK).
  5658. * Called at driver startup.
  5659. * Returns 0 for success, errors for failure.
  5660. */
  5661. int cik_init(struct radeon_device *rdev)
  5662. {
  5663. struct radeon_ring *ring;
  5664. int r;
  5665. /* Read BIOS */
  5666. if (!radeon_get_bios(rdev)) {
  5667. if (ASIC_IS_AVIVO(rdev))
  5668. return -EINVAL;
  5669. }
  5670. /* Must be an ATOMBIOS */
  5671. if (!rdev->is_atom_bios) {
  5672. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  5673. return -EINVAL;
  5674. }
  5675. r = radeon_atombios_init(rdev);
  5676. if (r)
  5677. return r;
  5678. /* Post card if necessary */
  5679. if (!radeon_card_posted(rdev)) {
  5680. if (!rdev->bios) {
  5681. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  5682. return -EINVAL;
  5683. }
  5684. DRM_INFO("GPU not posted. posting now...\n");
  5685. atom_asic_init(rdev->mode_info.atom_context);
  5686. }
  5687. /* init golden registers */
  5688. cik_init_golden_registers(rdev);
  5689. /* Initialize scratch registers */
  5690. cik_scratch_init(rdev);
  5691. /* Initialize surface registers */
  5692. radeon_surface_init(rdev);
  5693. /* Initialize clocks */
  5694. radeon_get_clock_info(rdev->ddev);
  5695. /* Fence driver */
  5696. r = radeon_fence_driver_init(rdev);
  5697. if (r)
  5698. return r;
  5699. /* initialize memory controller */
  5700. r = cik_mc_init(rdev);
  5701. if (r)
  5702. return r;
  5703. /* Memory manager */
  5704. r = radeon_bo_init(rdev);
  5705. if (r)
  5706. return r;
  5707. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  5708. ring->ring_obj = NULL;
  5709. r600_ring_init(rdev, ring, 1024 * 1024);
  5710. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  5711. ring->ring_obj = NULL;
  5712. r600_ring_init(rdev, ring, 1024 * 1024);
  5713. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5714. if (r)
  5715. return r;
  5716. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  5717. ring->ring_obj = NULL;
  5718. r600_ring_init(rdev, ring, 1024 * 1024);
  5719. r = radeon_doorbell_get(rdev, &ring->doorbell_page_num);
  5720. if (r)
  5721. return r;
  5722. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  5723. ring->ring_obj = NULL;
  5724. r600_ring_init(rdev, ring, 256 * 1024);
  5725. ring = &rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX];
  5726. ring->ring_obj = NULL;
  5727. r600_ring_init(rdev, ring, 256 * 1024);
  5728. r = radeon_uvd_init(rdev);
  5729. if (!r) {
  5730. ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  5731. ring->ring_obj = NULL;
  5732. r600_ring_init(rdev, ring, 4096);
  5733. }
  5734. rdev->ih.ring_obj = NULL;
  5735. r600_ih_ring_init(rdev, 64 * 1024);
  5736. r = r600_pcie_gart_init(rdev);
  5737. if (r)
  5738. return r;
  5739. rdev->accel_working = true;
  5740. r = cik_startup(rdev);
  5741. if (r) {
  5742. dev_err(rdev->dev, "disabling GPU acceleration\n");
  5743. cik_cp_fini(rdev);
  5744. cik_sdma_fini(rdev);
  5745. cik_irq_fini(rdev);
  5746. si_rlc_fini(rdev);
  5747. cik_mec_fini(rdev);
  5748. radeon_wb_fini(rdev);
  5749. radeon_ib_pool_fini(rdev);
  5750. radeon_vm_manager_fini(rdev);
  5751. radeon_irq_kms_fini(rdev);
  5752. cik_pcie_gart_fini(rdev);
  5753. rdev->accel_working = false;
  5754. }
  5755. /* Don't start up if the MC ucode is missing.
  5756. * The default clocks and voltages before the MC ucode
  5757. * is loaded are not suffient for advanced operations.
  5758. */
  5759. if (!rdev->mc_fw && !(rdev->flags & RADEON_IS_IGP)) {
  5760. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  5761. return -EINVAL;
  5762. }
  5763. return 0;
  5764. }
  5765. /**
  5766. * cik_fini - asic specific driver and hw fini
  5767. *
  5768. * @rdev: radeon_device pointer
  5769. *
  5770. * Tear down the asic specific driver variables and program the hw
  5771. * to an idle state (CIK).
  5772. * Called at driver unload.
  5773. */
  5774. void cik_fini(struct radeon_device *rdev)
  5775. {
  5776. cik_cp_fini(rdev);
  5777. cik_sdma_fini(rdev);
  5778. cik_irq_fini(rdev);
  5779. si_rlc_fini(rdev);
  5780. cik_mec_fini(rdev);
  5781. radeon_wb_fini(rdev);
  5782. radeon_vm_manager_fini(rdev);
  5783. radeon_ib_pool_fini(rdev);
  5784. radeon_irq_kms_fini(rdev);
  5785. radeon_uvd_fini(rdev);
  5786. cik_pcie_gart_fini(rdev);
  5787. r600_vram_scratch_fini(rdev);
  5788. radeon_gem_fini(rdev);
  5789. radeon_fence_driver_fini(rdev);
  5790. radeon_bo_fini(rdev);
  5791. radeon_atombios_fini(rdev);
  5792. kfree(rdev->bios);
  5793. rdev->bios = NULL;
  5794. }
  5795. /* display watermark setup */
  5796. /**
  5797. * dce8_line_buffer_adjust - Set up the line buffer
  5798. *
  5799. * @rdev: radeon_device pointer
  5800. * @radeon_crtc: the selected display controller
  5801. * @mode: the current display mode on the selected display
  5802. * controller
  5803. *
  5804. * Setup up the line buffer allocation for
  5805. * the selected display controller (CIK).
  5806. * Returns the line buffer size in pixels.
  5807. */
  5808. static u32 dce8_line_buffer_adjust(struct radeon_device *rdev,
  5809. struct radeon_crtc *radeon_crtc,
  5810. struct drm_display_mode *mode)
  5811. {
  5812. u32 tmp;
  5813. /*
  5814. * Line Buffer Setup
  5815. * There are 6 line buffers, one for each display controllers.
  5816. * There are 3 partitions per LB. Select the number of partitions
  5817. * to enable based on the display width. For display widths larger
  5818. * than 4096, you need use to use 2 display controllers and combine
  5819. * them using the stereo blender.
  5820. */
  5821. if (radeon_crtc->base.enabled && mode) {
  5822. if (mode->crtc_hdisplay < 1920)
  5823. tmp = 1;
  5824. else if (mode->crtc_hdisplay < 2560)
  5825. tmp = 2;
  5826. else if (mode->crtc_hdisplay < 4096)
  5827. tmp = 0;
  5828. else {
  5829. DRM_DEBUG_KMS("Mode too big for LB!\n");
  5830. tmp = 0;
  5831. }
  5832. } else
  5833. tmp = 1;
  5834. WREG32(LB_MEMORY_CTRL + radeon_crtc->crtc_offset,
  5835. LB_MEMORY_CONFIG(tmp) | LB_MEMORY_SIZE(0x6B0));
  5836. if (radeon_crtc->base.enabled && mode) {
  5837. switch (tmp) {
  5838. case 0:
  5839. default:
  5840. return 4096 * 2;
  5841. case 1:
  5842. return 1920 * 2;
  5843. case 2:
  5844. return 2560 * 2;
  5845. }
  5846. }
  5847. /* controller not enabled, so no lb used */
  5848. return 0;
  5849. }
  5850. /**
  5851. * cik_get_number_of_dram_channels - get the number of dram channels
  5852. *
  5853. * @rdev: radeon_device pointer
  5854. *
  5855. * Look up the number of video ram channels (CIK).
  5856. * Used for display watermark bandwidth calculations
  5857. * Returns the number of dram channels
  5858. */
  5859. static u32 cik_get_number_of_dram_channels(struct radeon_device *rdev)
  5860. {
  5861. u32 tmp = RREG32(MC_SHARED_CHMAP);
  5862. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  5863. case 0:
  5864. default:
  5865. return 1;
  5866. case 1:
  5867. return 2;
  5868. case 2:
  5869. return 4;
  5870. case 3:
  5871. return 8;
  5872. case 4:
  5873. return 3;
  5874. case 5:
  5875. return 6;
  5876. case 6:
  5877. return 10;
  5878. case 7:
  5879. return 12;
  5880. case 8:
  5881. return 16;
  5882. }
  5883. }
  5884. struct dce8_wm_params {
  5885. u32 dram_channels; /* number of dram channels */
  5886. u32 yclk; /* bandwidth per dram data pin in kHz */
  5887. u32 sclk; /* engine clock in kHz */
  5888. u32 disp_clk; /* display clock in kHz */
  5889. u32 src_width; /* viewport width */
  5890. u32 active_time; /* active display time in ns */
  5891. u32 blank_time; /* blank time in ns */
  5892. bool interlaced; /* mode is interlaced */
  5893. fixed20_12 vsc; /* vertical scale ratio */
  5894. u32 num_heads; /* number of active crtcs */
  5895. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  5896. u32 lb_size; /* line buffer allocated to pipe */
  5897. u32 vtaps; /* vertical scaler taps */
  5898. };
  5899. /**
  5900. * dce8_dram_bandwidth - get the dram bandwidth
  5901. *
  5902. * @wm: watermark calculation data
  5903. *
  5904. * Calculate the raw dram bandwidth (CIK).
  5905. * Used for display watermark bandwidth calculations
  5906. * Returns the dram bandwidth in MBytes/s
  5907. */
  5908. static u32 dce8_dram_bandwidth(struct dce8_wm_params *wm)
  5909. {
  5910. /* Calculate raw DRAM Bandwidth */
  5911. fixed20_12 dram_efficiency; /* 0.7 */
  5912. fixed20_12 yclk, dram_channels, bandwidth;
  5913. fixed20_12 a;
  5914. a.full = dfixed_const(1000);
  5915. yclk.full = dfixed_const(wm->yclk);
  5916. yclk.full = dfixed_div(yclk, a);
  5917. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5918. a.full = dfixed_const(10);
  5919. dram_efficiency.full = dfixed_const(7);
  5920. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  5921. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5922. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  5923. return dfixed_trunc(bandwidth);
  5924. }
  5925. /**
  5926. * dce8_dram_bandwidth_for_display - get the dram bandwidth for display
  5927. *
  5928. * @wm: watermark calculation data
  5929. *
  5930. * Calculate the dram bandwidth used for display (CIK).
  5931. * Used for display watermark bandwidth calculations
  5932. * Returns the dram bandwidth for display in MBytes/s
  5933. */
  5934. static u32 dce8_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  5935. {
  5936. /* Calculate DRAM Bandwidth and the part allocated to display. */
  5937. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  5938. fixed20_12 yclk, dram_channels, bandwidth;
  5939. fixed20_12 a;
  5940. a.full = dfixed_const(1000);
  5941. yclk.full = dfixed_const(wm->yclk);
  5942. yclk.full = dfixed_div(yclk, a);
  5943. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  5944. a.full = dfixed_const(10);
  5945. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  5946. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  5947. bandwidth.full = dfixed_mul(dram_channels, yclk);
  5948. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  5949. return dfixed_trunc(bandwidth);
  5950. }
  5951. /**
  5952. * dce8_data_return_bandwidth - get the data return bandwidth
  5953. *
  5954. * @wm: watermark calculation data
  5955. *
  5956. * Calculate the data return bandwidth used for display (CIK).
  5957. * Used for display watermark bandwidth calculations
  5958. * Returns the data return bandwidth in MBytes/s
  5959. */
  5960. static u32 dce8_data_return_bandwidth(struct dce8_wm_params *wm)
  5961. {
  5962. /* Calculate the display Data return Bandwidth */
  5963. fixed20_12 return_efficiency; /* 0.8 */
  5964. fixed20_12 sclk, bandwidth;
  5965. fixed20_12 a;
  5966. a.full = dfixed_const(1000);
  5967. sclk.full = dfixed_const(wm->sclk);
  5968. sclk.full = dfixed_div(sclk, a);
  5969. a.full = dfixed_const(10);
  5970. return_efficiency.full = dfixed_const(8);
  5971. return_efficiency.full = dfixed_div(return_efficiency, a);
  5972. a.full = dfixed_const(32);
  5973. bandwidth.full = dfixed_mul(a, sclk);
  5974. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  5975. return dfixed_trunc(bandwidth);
  5976. }
  5977. /**
  5978. * dce8_dmif_request_bandwidth - get the dmif bandwidth
  5979. *
  5980. * @wm: watermark calculation data
  5981. *
  5982. * Calculate the dmif bandwidth used for display (CIK).
  5983. * Used for display watermark bandwidth calculations
  5984. * Returns the dmif bandwidth in MBytes/s
  5985. */
  5986. static u32 dce8_dmif_request_bandwidth(struct dce8_wm_params *wm)
  5987. {
  5988. /* Calculate the DMIF Request Bandwidth */
  5989. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  5990. fixed20_12 disp_clk, bandwidth;
  5991. fixed20_12 a, b;
  5992. a.full = dfixed_const(1000);
  5993. disp_clk.full = dfixed_const(wm->disp_clk);
  5994. disp_clk.full = dfixed_div(disp_clk, a);
  5995. a.full = dfixed_const(32);
  5996. b.full = dfixed_mul(a, disp_clk);
  5997. a.full = dfixed_const(10);
  5998. disp_clk_request_efficiency.full = dfixed_const(8);
  5999. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  6000. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  6001. return dfixed_trunc(bandwidth);
  6002. }
  6003. /**
  6004. * dce8_available_bandwidth - get the min available bandwidth
  6005. *
  6006. * @wm: watermark calculation data
  6007. *
  6008. * Calculate the min available bandwidth used for display (CIK).
  6009. * Used for display watermark bandwidth calculations
  6010. * Returns the min available bandwidth in MBytes/s
  6011. */
  6012. static u32 dce8_available_bandwidth(struct dce8_wm_params *wm)
  6013. {
  6014. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  6015. u32 dram_bandwidth = dce8_dram_bandwidth(wm);
  6016. u32 data_return_bandwidth = dce8_data_return_bandwidth(wm);
  6017. u32 dmif_req_bandwidth = dce8_dmif_request_bandwidth(wm);
  6018. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  6019. }
  6020. /**
  6021. * dce8_average_bandwidth - get the average available bandwidth
  6022. *
  6023. * @wm: watermark calculation data
  6024. *
  6025. * Calculate the average available bandwidth used for display (CIK).
  6026. * Used for display watermark bandwidth calculations
  6027. * Returns the average available bandwidth in MBytes/s
  6028. */
  6029. static u32 dce8_average_bandwidth(struct dce8_wm_params *wm)
  6030. {
  6031. /* Calculate the display mode Average Bandwidth
  6032. * DisplayMode should contain the source and destination dimensions,
  6033. * timing, etc.
  6034. */
  6035. fixed20_12 bpp;
  6036. fixed20_12 line_time;
  6037. fixed20_12 src_width;
  6038. fixed20_12 bandwidth;
  6039. fixed20_12 a;
  6040. a.full = dfixed_const(1000);
  6041. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  6042. line_time.full = dfixed_div(line_time, a);
  6043. bpp.full = dfixed_const(wm->bytes_per_pixel);
  6044. src_width.full = dfixed_const(wm->src_width);
  6045. bandwidth.full = dfixed_mul(src_width, bpp);
  6046. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  6047. bandwidth.full = dfixed_div(bandwidth, line_time);
  6048. return dfixed_trunc(bandwidth);
  6049. }
  6050. /**
  6051. * dce8_latency_watermark - get the latency watermark
  6052. *
  6053. * @wm: watermark calculation data
  6054. *
  6055. * Calculate the latency watermark (CIK).
  6056. * Used for display watermark bandwidth calculations
  6057. * Returns the latency watermark in ns
  6058. */
  6059. static u32 dce8_latency_watermark(struct dce8_wm_params *wm)
  6060. {
  6061. /* First calculate the latency in ns */
  6062. u32 mc_latency = 2000; /* 2000 ns. */
  6063. u32 available_bandwidth = dce8_available_bandwidth(wm);
  6064. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  6065. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  6066. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  6067. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  6068. (wm->num_heads * cursor_line_pair_return_time);
  6069. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  6070. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  6071. u32 tmp, dmif_size = 12288;
  6072. fixed20_12 a, b, c;
  6073. if (wm->num_heads == 0)
  6074. return 0;
  6075. a.full = dfixed_const(2);
  6076. b.full = dfixed_const(1);
  6077. if ((wm->vsc.full > a.full) ||
  6078. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  6079. (wm->vtaps >= 5) ||
  6080. ((wm->vsc.full >= a.full) && wm->interlaced))
  6081. max_src_lines_per_dst_line = 4;
  6082. else
  6083. max_src_lines_per_dst_line = 2;
  6084. a.full = dfixed_const(available_bandwidth);
  6085. b.full = dfixed_const(wm->num_heads);
  6086. a.full = dfixed_div(a, b);
  6087. b.full = dfixed_const(mc_latency + 512);
  6088. c.full = dfixed_const(wm->disp_clk);
  6089. b.full = dfixed_div(b, c);
  6090. c.full = dfixed_const(dmif_size);
  6091. b.full = dfixed_div(c, b);
  6092. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  6093. b.full = dfixed_const(1000);
  6094. c.full = dfixed_const(wm->disp_clk);
  6095. b.full = dfixed_div(c, b);
  6096. c.full = dfixed_const(wm->bytes_per_pixel);
  6097. b.full = dfixed_mul(b, c);
  6098. lb_fill_bw = min(tmp, dfixed_trunc(b));
  6099. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  6100. b.full = dfixed_const(1000);
  6101. c.full = dfixed_const(lb_fill_bw);
  6102. b.full = dfixed_div(c, b);
  6103. a.full = dfixed_div(a, b);
  6104. line_fill_time = dfixed_trunc(a);
  6105. if (line_fill_time < wm->active_time)
  6106. return latency;
  6107. else
  6108. return latency + (line_fill_time - wm->active_time);
  6109. }
  6110. /**
  6111. * dce8_average_bandwidth_vs_dram_bandwidth_for_display - check
  6112. * average and available dram bandwidth
  6113. *
  6114. * @wm: watermark calculation data
  6115. *
  6116. * Check if the display average bandwidth fits in the display
  6117. * dram bandwidth (CIK).
  6118. * Used for display watermark bandwidth calculations
  6119. * Returns true if the display fits, false if not.
  6120. */
  6121. static bool dce8_average_bandwidth_vs_dram_bandwidth_for_display(struct dce8_wm_params *wm)
  6122. {
  6123. if (dce8_average_bandwidth(wm) <=
  6124. (dce8_dram_bandwidth_for_display(wm) / wm->num_heads))
  6125. return true;
  6126. else
  6127. return false;
  6128. }
  6129. /**
  6130. * dce8_average_bandwidth_vs_available_bandwidth - check
  6131. * average and available bandwidth
  6132. *
  6133. * @wm: watermark calculation data
  6134. *
  6135. * Check if the display average bandwidth fits in the display
  6136. * available bandwidth (CIK).
  6137. * Used for display watermark bandwidth calculations
  6138. * Returns true if the display fits, false if not.
  6139. */
  6140. static bool dce8_average_bandwidth_vs_available_bandwidth(struct dce8_wm_params *wm)
  6141. {
  6142. if (dce8_average_bandwidth(wm) <=
  6143. (dce8_available_bandwidth(wm) / wm->num_heads))
  6144. return true;
  6145. else
  6146. return false;
  6147. }
  6148. /**
  6149. * dce8_check_latency_hiding - check latency hiding
  6150. *
  6151. * @wm: watermark calculation data
  6152. *
  6153. * Check latency hiding (CIK).
  6154. * Used for display watermark bandwidth calculations
  6155. * Returns true if the display fits, false if not.
  6156. */
  6157. static bool dce8_check_latency_hiding(struct dce8_wm_params *wm)
  6158. {
  6159. u32 lb_partitions = wm->lb_size / wm->src_width;
  6160. u32 line_time = wm->active_time + wm->blank_time;
  6161. u32 latency_tolerant_lines;
  6162. u32 latency_hiding;
  6163. fixed20_12 a;
  6164. a.full = dfixed_const(1);
  6165. if (wm->vsc.full > a.full)
  6166. latency_tolerant_lines = 1;
  6167. else {
  6168. if (lb_partitions <= (wm->vtaps + 1))
  6169. latency_tolerant_lines = 1;
  6170. else
  6171. latency_tolerant_lines = 2;
  6172. }
  6173. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  6174. if (dce8_latency_watermark(wm) <= latency_hiding)
  6175. return true;
  6176. else
  6177. return false;
  6178. }
  6179. /**
  6180. * dce8_program_watermarks - program display watermarks
  6181. *
  6182. * @rdev: radeon_device pointer
  6183. * @radeon_crtc: the selected display controller
  6184. * @lb_size: line buffer size
  6185. * @num_heads: number of display controllers in use
  6186. *
  6187. * Calculate and program the display watermarks for the
  6188. * selected display controller (CIK).
  6189. */
  6190. static void dce8_program_watermarks(struct radeon_device *rdev,
  6191. struct radeon_crtc *radeon_crtc,
  6192. u32 lb_size, u32 num_heads)
  6193. {
  6194. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  6195. struct dce8_wm_params wm;
  6196. u32 pixel_period;
  6197. u32 line_time = 0;
  6198. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  6199. u32 tmp, wm_mask;
  6200. if (radeon_crtc->base.enabled && num_heads && mode) {
  6201. pixel_period = 1000000 / (u32)mode->clock;
  6202. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  6203. wm.yclk = rdev->pm.current_mclk * 10;
  6204. wm.sclk = rdev->pm.current_sclk * 10;
  6205. wm.disp_clk = mode->clock;
  6206. wm.src_width = mode->crtc_hdisplay;
  6207. wm.active_time = mode->crtc_hdisplay * pixel_period;
  6208. wm.blank_time = line_time - wm.active_time;
  6209. wm.interlaced = false;
  6210. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  6211. wm.interlaced = true;
  6212. wm.vsc = radeon_crtc->vsc;
  6213. wm.vtaps = 1;
  6214. if (radeon_crtc->rmx_type != RMX_OFF)
  6215. wm.vtaps = 2;
  6216. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  6217. wm.lb_size = lb_size;
  6218. wm.dram_channels = cik_get_number_of_dram_channels(rdev);
  6219. wm.num_heads = num_heads;
  6220. /* set for high clocks */
  6221. latency_watermark_a = min(dce8_latency_watermark(&wm), (u32)65535);
  6222. /* set for low clocks */
  6223. /* wm.yclk = low clk; wm.sclk = low clk */
  6224. latency_watermark_b = min(dce8_latency_watermark(&wm), (u32)65535);
  6225. /* possibly force display priority to high */
  6226. /* should really do this at mode validation time... */
  6227. if (!dce8_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  6228. !dce8_average_bandwidth_vs_available_bandwidth(&wm) ||
  6229. !dce8_check_latency_hiding(&wm) ||
  6230. (rdev->disp_priority == 2)) {
  6231. DRM_DEBUG_KMS("force priority to high\n");
  6232. }
  6233. }
  6234. /* select wm A */
  6235. wm_mask = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6236. tmp = wm_mask;
  6237. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6238. tmp |= LATENCY_WATERMARK_MASK(1);
  6239. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6240. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6241. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  6242. LATENCY_HIGH_WATERMARK(line_time)));
  6243. /* select wm B */
  6244. tmp = RREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset);
  6245. tmp &= ~LATENCY_WATERMARK_MASK(3);
  6246. tmp |= LATENCY_WATERMARK_MASK(2);
  6247. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, tmp);
  6248. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  6249. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  6250. LATENCY_HIGH_WATERMARK(line_time)));
  6251. /* restore original selection */
  6252. WREG32(DPG_WATERMARK_MASK_CONTROL + radeon_crtc->crtc_offset, wm_mask);
  6253. }
  6254. /**
  6255. * dce8_bandwidth_update - program display watermarks
  6256. *
  6257. * @rdev: radeon_device pointer
  6258. *
  6259. * Calculate and program the display watermarks and line
  6260. * buffer allocation (CIK).
  6261. */
  6262. void dce8_bandwidth_update(struct radeon_device *rdev)
  6263. {
  6264. struct drm_display_mode *mode = NULL;
  6265. u32 num_heads = 0, lb_size;
  6266. int i;
  6267. radeon_update_display_priority(rdev);
  6268. for (i = 0; i < rdev->num_crtc; i++) {
  6269. if (rdev->mode_info.crtcs[i]->base.enabled)
  6270. num_heads++;
  6271. }
  6272. for (i = 0; i < rdev->num_crtc; i++) {
  6273. mode = &rdev->mode_info.crtcs[i]->base.mode;
  6274. lb_size = dce8_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode);
  6275. dce8_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  6276. }
  6277. }
  6278. /**
  6279. * cik_get_gpu_clock_counter - return GPU clock counter snapshot
  6280. *
  6281. * @rdev: radeon_device pointer
  6282. *
  6283. * Fetches a GPU clock counter snapshot (SI).
  6284. * Returns the 64 bit clock counter snapshot.
  6285. */
  6286. uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev)
  6287. {
  6288. uint64_t clock;
  6289. mutex_lock(&rdev->gpu_clock_mutex);
  6290. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  6291. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  6292. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  6293. mutex_unlock(&rdev->gpu_clock_mutex);
  6294. return clock;
  6295. }
  6296. static int cik_set_uvd_clock(struct radeon_device *rdev, u32 clock,
  6297. u32 cntl_reg, u32 status_reg)
  6298. {
  6299. int r, i;
  6300. struct atom_clock_dividers dividers;
  6301. uint32_t tmp;
  6302. r = radeon_atom_get_clock_dividers(rdev, COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  6303. clock, false, &dividers);
  6304. if (r)
  6305. return r;
  6306. tmp = RREG32_SMC(cntl_reg);
  6307. tmp &= ~(DCLK_DIR_CNTL_EN|DCLK_DIVIDER_MASK);
  6308. tmp |= dividers.post_divider;
  6309. WREG32_SMC(cntl_reg, tmp);
  6310. for (i = 0; i < 100; i++) {
  6311. if (RREG32_SMC(status_reg) & DCLK_STATUS)
  6312. break;
  6313. mdelay(10);
  6314. }
  6315. if (i == 100)
  6316. return -ETIMEDOUT;
  6317. return 0;
  6318. }
  6319. int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk)
  6320. {
  6321. int r = 0;
  6322. r = cik_set_uvd_clock(rdev, vclk, CG_VCLK_CNTL, CG_VCLK_STATUS);
  6323. if (r)
  6324. return r;
  6325. r = cik_set_uvd_clock(rdev, dclk, CG_DCLK_CNTL, CG_DCLK_STATUS);
  6326. return r;
  6327. }
  6328. int cik_uvd_resume(struct radeon_device *rdev)
  6329. {
  6330. uint64_t addr;
  6331. uint32_t size;
  6332. int r;
  6333. r = radeon_uvd_resume(rdev);
  6334. if (r)
  6335. return r;
  6336. /* programm the VCPU memory controller bits 0-27 */
  6337. addr = rdev->uvd.gpu_addr >> 3;
  6338. size = RADEON_GPU_PAGE_ALIGN(rdev->uvd_fw->size + 4) >> 3;
  6339. WREG32(UVD_VCPU_CACHE_OFFSET0, addr);
  6340. WREG32(UVD_VCPU_CACHE_SIZE0, size);
  6341. addr += size;
  6342. size = RADEON_UVD_STACK_SIZE >> 3;
  6343. WREG32(UVD_VCPU_CACHE_OFFSET1, addr);
  6344. WREG32(UVD_VCPU_CACHE_SIZE1, size);
  6345. addr += size;
  6346. size = RADEON_UVD_HEAP_SIZE >> 3;
  6347. WREG32(UVD_VCPU_CACHE_OFFSET2, addr);
  6348. WREG32(UVD_VCPU_CACHE_SIZE2, size);
  6349. /* bits 28-31 */
  6350. addr = (rdev->uvd.gpu_addr >> 28) & 0xF;
  6351. WREG32(UVD_LMI_ADDR_EXT, (addr << 12) | (addr << 0));
  6352. /* bits 32-39 */
  6353. addr = (rdev->uvd.gpu_addr >> 32) & 0xFF;
  6354. WREG32(UVD_LMI_EXT40_ADDR, addr | (0x9 << 16) | (0x1 << 31));
  6355. return 0;
  6356. }