btc_dpm.c 84 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include "drmP.h"
  25. #include "radeon.h"
  26. #include "btcd.h"
  27. #include "r600_dpm.h"
  28. #include "cypress_dpm.h"
  29. #include "btc_dpm.h"
  30. #include "atom.h"
  31. #define MC_CG_ARB_FREQ_F0 0x0a
  32. #define MC_CG_ARB_FREQ_F1 0x0b
  33. #define MC_CG_ARB_FREQ_F2 0x0c
  34. #define MC_CG_ARB_FREQ_F3 0x0d
  35. #define MC_CG_SEQ_DRAMCONF_S0 0x05
  36. #define MC_CG_SEQ_DRAMCONF_S1 0x06
  37. #define MC_CG_SEQ_YCLK_SUSPEND 0x04
  38. #define MC_CG_SEQ_YCLK_RESUME 0x0a
  39. #define SMC_RAM_END 0x8000
  40. #ifndef BTC_MGCG_SEQUENCE
  41. #define BTC_MGCG_SEQUENCE 300
  42. struct rv7xx_ps *rv770_get_ps(struct radeon_ps *rps);
  43. struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
  44. struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
  45. //********* BARTS **************//
  46. static const u32 barts_cgcg_cgls_default[] =
  47. {
  48. /* Register, Value, Mask bits */
  49. 0x000008f8, 0x00000010, 0xffffffff,
  50. 0x000008fc, 0x00000000, 0xffffffff,
  51. 0x000008f8, 0x00000011, 0xffffffff,
  52. 0x000008fc, 0x00000000, 0xffffffff,
  53. 0x000008f8, 0x00000012, 0xffffffff,
  54. 0x000008fc, 0x00000000, 0xffffffff,
  55. 0x000008f8, 0x00000013, 0xffffffff,
  56. 0x000008fc, 0x00000000, 0xffffffff,
  57. 0x000008f8, 0x00000014, 0xffffffff,
  58. 0x000008fc, 0x00000000, 0xffffffff,
  59. 0x000008f8, 0x00000015, 0xffffffff,
  60. 0x000008fc, 0x00000000, 0xffffffff,
  61. 0x000008f8, 0x00000016, 0xffffffff,
  62. 0x000008fc, 0x00000000, 0xffffffff,
  63. 0x000008f8, 0x00000017, 0xffffffff,
  64. 0x000008fc, 0x00000000, 0xffffffff,
  65. 0x000008f8, 0x00000018, 0xffffffff,
  66. 0x000008fc, 0x00000000, 0xffffffff,
  67. 0x000008f8, 0x00000019, 0xffffffff,
  68. 0x000008fc, 0x00000000, 0xffffffff,
  69. 0x000008f8, 0x0000001a, 0xffffffff,
  70. 0x000008fc, 0x00000000, 0xffffffff,
  71. 0x000008f8, 0x0000001b, 0xffffffff,
  72. 0x000008fc, 0x00000000, 0xffffffff,
  73. 0x000008f8, 0x00000020, 0xffffffff,
  74. 0x000008fc, 0x00000000, 0xffffffff,
  75. 0x000008f8, 0x00000021, 0xffffffff,
  76. 0x000008fc, 0x00000000, 0xffffffff,
  77. 0x000008f8, 0x00000022, 0xffffffff,
  78. 0x000008fc, 0x00000000, 0xffffffff,
  79. 0x000008f8, 0x00000023, 0xffffffff,
  80. 0x000008fc, 0x00000000, 0xffffffff,
  81. 0x000008f8, 0x00000024, 0xffffffff,
  82. 0x000008fc, 0x00000000, 0xffffffff,
  83. 0x000008f8, 0x00000025, 0xffffffff,
  84. 0x000008fc, 0x00000000, 0xffffffff,
  85. 0x000008f8, 0x00000026, 0xffffffff,
  86. 0x000008fc, 0x00000000, 0xffffffff,
  87. 0x000008f8, 0x00000027, 0xffffffff,
  88. 0x000008fc, 0x00000000, 0xffffffff,
  89. 0x000008f8, 0x00000028, 0xffffffff,
  90. 0x000008fc, 0x00000000, 0xffffffff,
  91. 0x000008f8, 0x00000029, 0xffffffff,
  92. 0x000008fc, 0x00000000, 0xffffffff,
  93. 0x000008f8, 0x0000002a, 0xffffffff,
  94. 0x000008fc, 0x00000000, 0xffffffff,
  95. 0x000008f8, 0x0000002b, 0xffffffff,
  96. 0x000008fc, 0x00000000, 0xffffffff
  97. };
  98. #define BARTS_CGCG_CGLS_DEFAULT_LENGTH sizeof(barts_cgcg_cgls_default) / (3 * sizeof(u32))
  99. static const u32 barts_cgcg_cgls_disable[] =
  100. {
  101. 0x000008f8, 0x00000010, 0xffffffff,
  102. 0x000008fc, 0xffffffff, 0xffffffff,
  103. 0x000008f8, 0x00000011, 0xffffffff,
  104. 0x000008fc, 0xffffffff, 0xffffffff,
  105. 0x000008f8, 0x00000012, 0xffffffff,
  106. 0x000008fc, 0xffffffff, 0xffffffff,
  107. 0x000008f8, 0x00000013, 0xffffffff,
  108. 0x000008fc, 0xffffffff, 0xffffffff,
  109. 0x000008f8, 0x00000014, 0xffffffff,
  110. 0x000008fc, 0xffffffff, 0xffffffff,
  111. 0x000008f8, 0x00000015, 0xffffffff,
  112. 0x000008fc, 0xffffffff, 0xffffffff,
  113. 0x000008f8, 0x00000016, 0xffffffff,
  114. 0x000008fc, 0xffffffff, 0xffffffff,
  115. 0x000008f8, 0x00000017, 0xffffffff,
  116. 0x000008fc, 0xffffffff, 0xffffffff,
  117. 0x000008f8, 0x00000018, 0xffffffff,
  118. 0x000008fc, 0xffffffff, 0xffffffff,
  119. 0x000008f8, 0x00000019, 0xffffffff,
  120. 0x000008fc, 0xffffffff, 0xffffffff,
  121. 0x000008f8, 0x0000001a, 0xffffffff,
  122. 0x000008fc, 0xffffffff, 0xffffffff,
  123. 0x000008f8, 0x0000001b, 0xffffffff,
  124. 0x000008fc, 0xffffffff, 0xffffffff,
  125. 0x000008f8, 0x00000020, 0xffffffff,
  126. 0x000008fc, 0x00000000, 0xffffffff,
  127. 0x000008f8, 0x00000021, 0xffffffff,
  128. 0x000008fc, 0x00000000, 0xffffffff,
  129. 0x000008f8, 0x00000022, 0xffffffff,
  130. 0x000008fc, 0x00000000, 0xffffffff,
  131. 0x000008f8, 0x00000023, 0xffffffff,
  132. 0x000008fc, 0x00000000, 0xffffffff,
  133. 0x000008f8, 0x00000024, 0xffffffff,
  134. 0x000008fc, 0x00000000, 0xffffffff,
  135. 0x000008f8, 0x00000025, 0xffffffff,
  136. 0x000008fc, 0x00000000, 0xffffffff,
  137. 0x000008f8, 0x00000026, 0xffffffff,
  138. 0x000008fc, 0x00000000, 0xffffffff,
  139. 0x000008f8, 0x00000027, 0xffffffff,
  140. 0x000008fc, 0x00000000, 0xffffffff,
  141. 0x000008f8, 0x00000028, 0xffffffff,
  142. 0x000008fc, 0x00000000, 0xffffffff,
  143. 0x000008f8, 0x00000029, 0xffffffff,
  144. 0x000008fc, 0x00000000, 0xffffffff,
  145. 0x000008f8, 0x0000002a, 0xffffffff,
  146. 0x000008fc, 0x00000000, 0xffffffff,
  147. 0x000008f8, 0x0000002b, 0xffffffff,
  148. 0x000008fc, 0x00000000, 0xffffffff,
  149. 0x00000644, 0x000f7912, 0x001f4180,
  150. 0x00000644, 0x000f3812, 0x001f4180
  151. };
  152. #define BARTS_CGCG_CGLS_DISABLE_LENGTH sizeof(barts_cgcg_cgls_disable) / (3 * sizeof(u32))
  153. static const u32 barts_cgcg_cgls_enable[] =
  154. {
  155. /* 0x0000c124, 0x84180000, 0x00180000, */
  156. 0x00000644, 0x000f7892, 0x001f4080,
  157. 0x000008f8, 0x00000010, 0xffffffff,
  158. 0x000008fc, 0x00000000, 0xffffffff,
  159. 0x000008f8, 0x00000011, 0xffffffff,
  160. 0x000008fc, 0x00000000, 0xffffffff,
  161. 0x000008f8, 0x00000012, 0xffffffff,
  162. 0x000008fc, 0x00000000, 0xffffffff,
  163. 0x000008f8, 0x00000013, 0xffffffff,
  164. 0x000008fc, 0x00000000, 0xffffffff,
  165. 0x000008f8, 0x00000014, 0xffffffff,
  166. 0x000008fc, 0x00000000, 0xffffffff,
  167. 0x000008f8, 0x00000015, 0xffffffff,
  168. 0x000008fc, 0x00000000, 0xffffffff,
  169. 0x000008f8, 0x00000016, 0xffffffff,
  170. 0x000008fc, 0x00000000, 0xffffffff,
  171. 0x000008f8, 0x00000017, 0xffffffff,
  172. 0x000008fc, 0x00000000, 0xffffffff,
  173. 0x000008f8, 0x00000018, 0xffffffff,
  174. 0x000008fc, 0x00000000, 0xffffffff,
  175. 0x000008f8, 0x00000019, 0xffffffff,
  176. 0x000008fc, 0x00000000, 0xffffffff,
  177. 0x000008f8, 0x0000001a, 0xffffffff,
  178. 0x000008fc, 0x00000000, 0xffffffff,
  179. 0x000008f8, 0x0000001b, 0xffffffff,
  180. 0x000008fc, 0x00000000, 0xffffffff,
  181. 0x000008f8, 0x00000020, 0xffffffff,
  182. 0x000008fc, 0xffffffff, 0xffffffff,
  183. 0x000008f8, 0x00000021, 0xffffffff,
  184. 0x000008fc, 0xffffffff, 0xffffffff,
  185. 0x000008f8, 0x00000022, 0xffffffff,
  186. 0x000008fc, 0xffffffff, 0xffffffff,
  187. 0x000008f8, 0x00000023, 0xffffffff,
  188. 0x000008fc, 0xffffffff, 0xffffffff,
  189. 0x000008f8, 0x00000024, 0xffffffff,
  190. 0x000008fc, 0xffffffff, 0xffffffff,
  191. 0x000008f8, 0x00000025, 0xffffffff,
  192. 0x000008fc, 0xffffffff, 0xffffffff,
  193. 0x000008f8, 0x00000026, 0xffffffff,
  194. 0x000008fc, 0xffffffff, 0xffffffff,
  195. 0x000008f8, 0x00000027, 0xffffffff,
  196. 0x000008fc, 0xffffffff, 0xffffffff,
  197. 0x000008f8, 0x00000028, 0xffffffff,
  198. 0x000008fc, 0xffffffff, 0xffffffff,
  199. 0x000008f8, 0x00000029, 0xffffffff,
  200. 0x000008fc, 0xffffffff, 0xffffffff,
  201. 0x000008f8, 0x0000002a, 0xffffffff,
  202. 0x000008fc, 0xffffffff, 0xffffffff,
  203. 0x000008f8, 0x0000002b, 0xffffffff,
  204. 0x000008fc, 0xffffffff, 0xffffffff
  205. };
  206. #define BARTS_CGCG_CGLS_ENABLE_LENGTH sizeof(barts_cgcg_cgls_enable) / (3 * sizeof(u32))
  207. static const u32 barts_mgcg_default[] =
  208. {
  209. 0x0000802c, 0xc0000000, 0xffffffff,
  210. 0x00005448, 0x00000100, 0xffffffff,
  211. 0x000055e4, 0x00600100, 0xffffffff,
  212. 0x0000160c, 0x00000100, 0xffffffff,
  213. 0x0000c164, 0x00000100, 0xffffffff,
  214. 0x00008a18, 0x00000100, 0xffffffff,
  215. 0x0000897c, 0x06000100, 0xffffffff,
  216. 0x00008b28, 0x00000100, 0xffffffff,
  217. 0x00009144, 0x00000100, 0xffffffff,
  218. 0x00009a60, 0x00000100, 0xffffffff,
  219. 0x00009868, 0x00000100, 0xffffffff,
  220. 0x00008d58, 0x00000100, 0xffffffff,
  221. 0x00009510, 0x00000100, 0xffffffff,
  222. 0x0000949c, 0x00000100, 0xffffffff,
  223. 0x00009654, 0x00000100, 0xffffffff,
  224. 0x00009030, 0x00000100, 0xffffffff,
  225. 0x00009034, 0x00000100, 0xffffffff,
  226. 0x00009038, 0x00000100, 0xffffffff,
  227. 0x0000903c, 0x00000100, 0xffffffff,
  228. 0x00009040, 0x00000100, 0xffffffff,
  229. 0x0000a200, 0x00000100, 0xffffffff,
  230. 0x0000a204, 0x00000100, 0xffffffff,
  231. 0x0000a208, 0x00000100, 0xffffffff,
  232. 0x0000a20c, 0x00000100, 0xffffffff,
  233. 0x0000977c, 0x00000100, 0xffffffff,
  234. 0x00003f80, 0x00000100, 0xffffffff,
  235. 0x0000a210, 0x00000100, 0xffffffff,
  236. 0x0000a214, 0x00000100, 0xffffffff,
  237. 0x000004d8, 0x00000100, 0xffffffff,
  238. 0x00009784, 0x00000100, 0xffffffff,
  239. 0x00009698, 0x00000100, 0xffffffff,
  240. 0x000004d4, 0x00000200, 0xffffffff,
  241. 0x000004d0, 0x00000000, 0xffffffff,
  242. 0x000030cc, 0x00000100, 0xffffffff,
  243. 0x0000d0c0, 0xff000100, 0xffffffff,
  244. 0x0000802c, 0x40000000, 0xffffffff,
  245. 0x0000915c, 0x00010000, 0xffffffff,
  246. 0x00009160, 0x00030002, 0xffffffff,
  247. 0x00009164, 0x00050004, 0xffffffff,
  248. 0x00009168, 0x00070006, 0xffffffff,
  249. 0x00009178, 0x00070000, 0xffffffff,
  250. 0x0000917c, 0x00030002, 0xffffffff,
  251. 0x00009180, 0x00050004, 0xffffffff,
  252. 0x0000918c, 0x00010006, 0xffffffff,
  253. 0x00009190, 0x00090008, 0xffffffff,
  254. 0x00009194, 0x00070000, 0xffffffff,
  255. 0x00009198, 0x00030002, 0xffffffff,
  256. 0x0000919c, 0x00050004, 0xffffffff,
  257. 0x000091a8, 0x00010006, 0xffffffff,
  258. 0x000091ac, 0x00090008, 0xffffffff,
  259. 0x000091b0, 0x00070000, 0xffffffff,
  260. 0x000091b4, 0x00030002, 0xffffffff,
  261. 0x000091b8, 0x00050004, 0xffffffff,
  262. 0x000091c4, 0x00010006, 0xffffffff,
  263. 0x000091c8, 0x00090008, 0xffffffff,
  264. 0x000091cc, 0x00070000, 0xffffffff,
  265. 0x000091d0, 0x00030002, 0xffffffff,
  266. 0x000091d4, 0x00050004, 0xffffffff,
  267. 0x000091e0, 0x00010006, 0xffffffff,
  268. 0x000091e4, 0x00090008, 0xffffffff,
  269. 0x000091e8, 0x00000000, 0xffffffff,
  270. 0x000091ec, 0x00070000, 0xffffffff,
  271. 0x000091f0, 0x00030002, 0xffffffff,
  272. 0x000091f4, 0x00050004, 0xffffffff,
  273. 0x00009200, 0x00010006, 0xffffffff,
  274. 0x00009204, 0x00090008, 0xffffffff,
  275. 0x00009208, 0x00070000, 0xffffffff,
  276. 0x0000920c, 0x00030002, 0xffffffff,
  277. 0x00009210, 0x00050004, 0xffffffff,
  278. 0x0000921c, 0x00010006, 0xffffffff,
  279. 0x00009220, 0x00090008, 0xffffffff,
  280. 0x00009224, 0x00070000, 0xffffffff,
  281. 0x00009228, 0x00030002, 0xffffffff,
  282. 0x0000922c, 0x00050004, 0xffffffff,
  283. 0x00009238, 0x00010006, 0xffffffff,
  284. 0x0000923c, 0x00090008, 0xffffffff,
  285. 0x00009294, 0x00000000, 0xffffffff,
  286. 0x0000802c, 0x40010000, 0xffffffff,
  287. 0x0000915c, 0x00010000, 0xffffffff,
  288. 0x00009160, 0x00030002, 0xffffffff,
  289. 0x00009164, 0x00050004, 0xffffffff,
  290. 0x00009168, 0x00070006, 0xffffffff,
  291. 0x00009178, 0x00070000, 0xffffffff,
  292. 0x0000917c, 0x00030002, 0xffffffff,
  293. 0x00009180, 0x00050004, 0xffffffff,
  294. 0x0000918c, 0x00010006, 0xffffffff,
  295. 0x00009190, 0x00090008, 0xffffffff,
  296. 0x00009194, 0x00070000, 0xffffffff,
  297. 0x00009198, 0x00030002, 0xffffffff,
  298. 0x0000919c, 0x00050004, 0xffffffff,
  299. 0x000091a8, 0x00010006, 0xffffffff,
  300. 0x000091ac, 0x00090008, 0xffffffff,
  301. 0x000091b0, 0x00070000, 0xffffffff,
  302. 0x000091b4, 0x00030002, 0xffffffff,
  303. 0x000091b8, 0x00050004, 0xffffffff,
  304. 0x000091c4, 0x00010006, 0xffffffff,
  305. 0x000091c8, 0x00090008, 0xffffffff,
  306. 0x000091cc, 0x00070000, 0xffffffff,
  307. 0x000091d0, 0x00030002, 0xffffffff,
  308. 0x000091d4, 0x00050004, 0xffffffff,
  309. 0x000091e0, 0x00010006, 0xffffffff,
  310. 0x000091e4, 0x00090008, 0xffffffff,
  311. 0x000091e8, 0x00000000, 0xffffffff,
  312. 0x000091ec, 0x00070000, 0xffffffff,
  313. 0x000091f0, 0x00030002, 0xffffffff,
  314. 0x000091f4, 0x00050004, 0xffffffff,
  315. 0x00009200, 0x00010006, 0xffffffff,
  316. 0x00009204, 0x00090008, 0xffffffff,
  317. 0x00009208, 0x00070000, 0xffffffff,
  318. 0x0000920c, 0x00030002, 0xffffffff,
  319. 0x00009210, 0x00050004, 0xffffffff,
  320. 0x0000921c, 0x00010006, 0xffffffff,
  321. 0x00009220, 0x00090008, 0xffffffff,
  322. 0x00009224, 0x00070000, 0xffffffff,
  323. 0x00009228, 0x00030002, 0xffffffff,
  324. 0x0000922c, 0x00050004, 0xffffffff,
  325. 0x00009238, 0x00010006, 0xffffffff,
  326. 0x0000923c, 0x00090008, 0xffffffff,
  327. 0x00009294, 0x00000000, 0xffffffff,
  328. 0x0000802c, 0xc0000000, 0xffffffff,
  329. 0x000008f8, 0x00000010, 0xffffffff,
  330. 0x000008fc, 0x00000000, 0xffffffff,
  331. 0x000008f8, 0x00000011, 0xffffffff,
  332. 0x000008fc, 0x00000000, 0xffffffff,
  333. 0x000008f8, 0x00000012, 0xffffffff,
  334. 0x000008fc, 0x00000000, 0xffffffff,
  335. 0x000008f8, 0x00000013, 0xffffffff,
  336. 0x000008fc, 0x00000000, 0xffffffff,
  337. 0x000008f8, 0x00000014, 0xffffffff,
  338. 0x000008fc, 0x00000000, 0xffffffff,
  339. 0x000008f8, 0x00000015, 0xffffffff,
  340. 0x000008fc, 0x00000000, 0xffffffff,
  341. 0x000008f8, 0x00000016, 0xffffffff,
  342. 0x000008fc, 0x00000000, 0xffffffff,
  343. 0x000008f8, 0x00000017, 0xffffffff,
  344. 0x000008fc, 0x00000000, 0xffffffff,
  345. 0x000008f8, 0x00000018, 0xffffffff,
  346. 0x000008fc, 0x00000000, 0xffffffff,
  347. 0x000008f8, 0x00000019, 0xffffffff,
  348. 0x000008fc, 0x00000000, 0xffffffff,
  349. 0x000008f8, 0x0000001a, 0xffffffff,
  350. 0x000008fc, 0x00000000, 0xffffffff,
  351. 0x000008f8, 0x0000001b, 0xffffffff,
  352. 0x000008fc, 0x00000000, 0xffffffff
  353. };
  354. #define BARTS_MGCG_DEFAULT_LENGTH sizeof(barts_mgcg_default) / (3 * sizeof(u32))
  355. static const u32 barts_mgcg_disable[] =
  356. {
  357. 0x0000802c, 0xc0000000, 0xffffffff,
  358. 0x000008f8, 0x00000000, 0xffffffff,
  359. 0x000008fc, 0xffffffff, 0xffffffff,
  360. 0x000008f8, 0x00000001, 0xffffffff,
  361. 0x000008fc, 0xffffffff, 0xffffffff,
  362. 0x000008f8, 0x00000002, 0xffffffff,
  363. 0x000008fc, 0xffffffff, 0xffffffff,
  364. 0x000008f8, 0x00000003, 0xffffffff,
  365. 0x000008fc, 0xffffffff, 0xffffffff,
  366. 0x00009150, 0x00600000, 0xffffffff
  367. };
  368. #define BARTS_MGCG_DISABLE_LENGTH sizeof(barts_mgcg_disable) / (3 * sizeof(u32))
  369. static const u32 barts_mgcg_enable[] =
  370. {
  371. 0x0000802c, 0xc0000000, 0xffffffff,
  372. 0x000008f8, 0x00000000, 0xffffffff,
  373. 0x000008fc, 0x00000000, 0xffffffff,
  374. 0x000008f8, 0x00000001, 0xffffffff,
  375. 0x000008fc, 0x00000000, 0xffffffff,
  376. 0x000008f8, 0x00000002, 0xffffffff,
  377. 0x000008fc, 0x00000000, 0xffffffff,
  378. 0x000008f8, 0x00000003, 0xffffffff,
  379. 0x000008fc, 0x00000000, 0xffffffff,
  380. 0x00009150, 0x81944000, 0xffffffff
  381. };
  382. #define BARTS_MGCG_ENABLE_LENGTH sizeof(barts_mgcg_enable) / (3 * sizeof(u32))
  383. //********* CAICOS **************//
  384. static const u32 caicos_cgcg_cgls_default[] =
  385. {
  386. 0x000008f8, 0x00000010, 0xffffffff,
  387. 0x000008fc, 0x00000000, 0xffffffff,
  388. 0x000008f8, 0x00000011, 0xffffffff,
  389. 0x000008fc, 0x00000000, 0xffffffff,
  390. 0x000008f8, 0x00000012, 0xffffffff,
  391. 0x000008fc, 0x00000000, 0xffffffff,
  392. 0x000008f8, 0x00000013, 0xffffffff,
  393. 0x000008fc, 0x00000000, 0xffffffff,
  394. 0x000008f8, 0x00000014, 0xffffffff,
  395. 0x000008fc, 0x00000000, 0xffffffff,
  396. 0x000008f8, 0x00000015, 0xffffffff,
  397. 0x000008fc, 0x00000000, 0xffffffff,
  398. 0x000008f8, 0x00000016, 0xffffffff,
  399. 0x000008fc, 0x00000000, 0xffffffff,
  400. 0x000008f8, 0x00000017, 0xffffffff,
  401. 0x000008fc, 0x00000000, 0xffffffff,
  402. 0x000008f8, 0x00000018, 0xffffffff,
  403. 0x000008fc, 0x00000000, 0xffffffff,
  404. 0x000008f8, 0x00000019, 0xffffffff,
  405. 0x000008fc, 0x00000000, 0xffffffff,
  406. 0x000008f8, 0x0000001a, 0xffffffff,
  407. 0x000008fc, 0x00000000, 0xffffffff,
  408. 0x000008f8, 0x0000001b, 0xffffffff,
  409. 0x000008fc, 0x00000000, 0xffffffff,
  410. 0x000008f8, 0x00000020, 0xffffffff,
  411. 0x000008fc, 0x00000000, 0xffffffff,
  412. 0x000008f8, 0x00000021, 0xffffffff,
  413. 0x000008fc, 0x00000000, 0xffffffff,
  414. 0x000008f8, 0x00000022, 0xffffffff,
  415. 0x000008fc, 0x00000000, 0xffffffff,
  416. 0x000008f8, 0x00000023, 0xffffffff,
  417. 0x000008fc, 0x00000000, 0xffffffff,
  418. 0x000008f8, 0x00000024, 0xffffffff,
  419. 0x000008fc, 0x00000000, 0xffffffff,
  420. 0x000008f8, 0x00000025, 0xffffffff,
  421. 0x000008fc, 0x00000000, 0xffffffff,
  422. 0x000008f8, 0x00000026, 0xffffffff,
  423. 0x000008fc, 0x00000000, 0xffffffff,
  424. 0x000008f8, 0x00000027, 0xffffffff,
  425. 0x000008fc, 0x00000000, 0xffffffff,
  426. 0x000008f8, 0x00000028, 0xffffffff,
  427. 0x000008fc, 0x00000000, 0xffffffff,
  428. 0x000008f8, 0x00000029, 0xffffffff,
  429. 0x000008fc, 0x00000000, 0xffffffff,
  430. 0x000008f8, 0x0000002a, 0xffffffff,
  431. 0x000008fc, 0x00000000, 0xffffffff,
  432. 0x000008f8, 0x0000002b, 0xffffffff,
  433. 0x000008fc, 0x00000000, 0xffffffff
  434. };
  435. #define CAICOS_CGCG_CGLS_DEFAULT_LENGTH sizeof(caicos_cgcg_cgls_default) / (3 * sizeof(u32))
  436. static const u32 caicos_cgcg_cgls_disable[] =
  437. {
  438. 0x000008f8, 0x00000010, 0xffffffff,
  439. 0x000008fc, 0xffffffff, 0xffffffff,
  440. 0x000008f8, 0x00000011, 0xffffffff,
  441. 0x000008fc, 0xffffffff, 0xffffffff,
  442. 0x000008f8, 0x00000012, 0xffffffff,
  443. 0x000008fc, 0xffffffff, 0xffffffff,
  444. 0x000008f8, 0x00000013, 0xffffffff,
  445. 0x000008fc, 0xffffffff, 0xffffffff,
  446. 0x000008f8, 0x00000014, 0xffffffff,
  447. 0x000008fc, 0xffffffff, 0xffffffff,
  448. 0x000008f8, 0x00000015, 0xffffffff,
  449. 0x000008fc, 0xffffffff, 0xffffffff,
  450. 0x000008f8, 0x00000016, 0xffffffff,
  451. 0x000008fc, 0xffffffff, 0xffffffff,
  452. 0x000008f8, 0x00000017, 0xffffffff,
  453. 0x000008fc, 0xffffffff, 0xffffffff,
  454. 0x000008f8, 0x00000018, 0xffffffff,
  455. 0x000008fc, 0xffffffff, 0xffffffff,
  456. 0x000008f8, 0x00000019, 0xffffffff,
  457. 0x000008fc, 0xffffffff, 0xffffffff,
  458. 0x000008f8, 0x0000001a, 0xffffffff,
  459. 0x000008fc, 0xffffffff, 0xffffffff,
  460. 0x000008f8, 0x0000001b, 0xffffffff,
  461. 0x000008fc, 0xffffffff, 0xffffffff,
  462. 0x000008f8, 0x00000020, 0xffffffff,
  463. 0x000008fc, 0x00000000, 0xffffffff,
  464. 0x000008f8, 0x00000021, 0xffffffff,
  465. 0x000008fc, 0x00000000, 0xffffffff,
  466. 0x000008f8, 0x00000022, 0xffffffff,
  467. 0x000008fc, 0x00000000, 0xffffffff,
  468. 0x000008f8, 0x00000023, 0xffffffff,
  469. 0x000008fc, 0x00000000, 0xffffffff,
  470. 0x000008f8, 0x00000024, 0xffffffff,
  471. 0x000008fc, 0x00000000, 0xffffffff,
  472. 0x000008f8, 0x00000025, 0xffffffff,
  473. 0x000008fc, 0x00000000, 0xffffffff,
  474. 0x000008f8, 0x00000026, 0xffffffff,
  475. 0x000008fc, 0x00000000, 0xffffffff,
  476. 0x000008f8, 0x00000027, 0xffffffff,
  477. 0x000008fc, 0x00000000, 0xffffffff,
  478. 0x000008f8, 0x00000028, 0xffffffff,
  479. 0x000008fc, 0x00000000, 0xffffffff,
  480. 0x000008f8, 0x00000029, 0xffffffff,
  481. 0x000008fc, 0x00000000, 0xffffffff,
  482. 0x000008f8, 0x0000002a, 0xffffffff,
  483. 0x000008fc, 0x00000000, 0xffffffff,
  484. 0x000008f8, 0x0000002b, 0xffffffff,
  485. 0x000008fc, 0x00000000, 0xffffffff,
  486. 0x00000644, 0x000f7912, 0x001f4180,
  487. 0x00000644, 0x000f3812, 0x001f4180
  488. };
  489. #define CAICOS_CGCG_CGLS_DISABLE_LENGTH sizeof(caicos_cgcg_cgls_disable) / (3 * sizeof(u32))
  490. static const u32 caicos_cgcg_cgls_enable[] =
  491. {
  492. /* 0x0000c124, 0x84180000, 0x00180000, */
  493. 0x00000644, 0x000f7892, 0x001f4080,
  494. 0x000008f8, 0x00000010, 0xffffffff,
  495. 0x000008fc, 0x00000000, 0xffffffff,
  496. 0x000008f8, 0x00000011, 0xffffffff,
  497. 0x000008fc, 0x00000000, 0xffffffff,
  498. 0x000008f8, 0x00000012, 0xffffffff,
  499. 0x000008fc, 0x00000000, 0xffffffff,
  500. 0x000008f8, 0x00000013, 0xffffffff,
  501. 0x000008fc, 0x00000000, 0xffffffff,
  502. 0x000008f8, 0x00000014, 0xffffffff,
  503. 0x000008fc, 0x00000000, 0xffffffff,
  504. 0x000008f8, 0x00000015, 0xffffffff,
  505. 0x000008fc, 0x00000000, 0xffffffff,
  506. 0x000008f8, 0x00000016, 0xffffffff,
  507. 0x000008fc, 0x00000000, 0xffffffff,
  508. 0x000008f8, 0x00000017, 0xffffffff,
  509. 0x000008fc, 0x00000000, 0xffffffff,
  510. 0x000008f8, 0x00000018, 0xffffffff,
  511. 0x000008fc, 0x00000000, 0xffffffff,
  512. 0x000008f8, 0x00000019, 0xffffffff,
  513. 0x000008fc, 0x00000000, 0xffffffff,
  514. 0x000008f8, 0x0000001a, 0xffffffff,
  515. 0x000008fc, 0x00000000, 0xffffffff,
  516. 0x000008f8, 0x0000001b, 0xffffffff,
  517. 0x000008fc, 0x00000000, 0xffffffff,
  518. 0x000008f8, 0x00000020, 0xffffffff,
  519. 0x000008fc, 0xffffffff, 0xffffffff,
  520. 0x000008f8, 0x00000021, 0xffffffff,
  521. 0x000008fc, 0xffffffff, 0xffffffff,
  522. 0x000008f8, 0x00000022, 0xffffffff,
  523. 0x000008fc, 0xffffffff, 0xffffffff,
  524. 0x000008f8, 0x00000023, 0xffffffff,
  525. 0x000008fc, 0xffffffff, 0xffffffff,
  526. 0x000008f8, 0x00000024, 0xffffffff,
  527. 0x000008fc, 0xffffffff, 0xffffffff,
  528. 0x000008f8, 0x00000025, 0xffffffff,
  529. 0x000008fc, 0xffffffff, 0xffffffff,
  530. 0x000008f8, 0x00000026, 0xffffffff,
  531. 0x000008fc, 0xffffffff, 0xffffffff,
  532. 0x000008f8, 0x00000027, 0xffffffff,
  533. 0x000008fc, 0xffffffff, 0xffffffff,
  534. 0x000008f8, 0x00000028, 0xffffffff,
  535. 0x000008fc, 0xffffffff, 0xffffffff,
  536. 0x000008f8, 0x00000029, 0xffffffff,
  537. 0x000008fc, 0xffffffff, 0xffffffff,
  538. 0x000008f8, 0x0000002a, 0xffffffff,
  539. 0x000008fc, 0xffffffff, 0xffffffff,
  540. 0x000008f8, 0x0000002b, 0xffffffff,
  541. 0x000008fc, 0xffffffff, 0xffffffff
  542. };
  543. #define CAICOS_CGCG_CGLS_ENABLE_LENGTH sizeof(caicos_cgcg_cgls_enable) / (3 * sizeof(u32))
  544. static const u32 caicos_mgcg_default[] =
  545. {
  546. 0x0000802c, 0xc0000000, 0xffffffff,
  547. 0x00005448, 0x00000100, 0xffffffff,
  548. 0x000055e4, 0x00600100, 0xffffffff,
  549. 0x0000160c, 0x00000100, 0xffffffff,
  550. 0x0000c164, 0x00000100, 0xffffffff,
  551. 0x00008a18, 0x00000100, 0xffffffff,
  552. 0x0000897c, 0x06000100, 0xffffffff,
  553. 0x00008b28, 0x00000100, 0xffffffff,
  554. 0x00009144, 0x00000100, 0xffffffff,
  555. 0x00009a60, 0x00000100, 0xffffffff,
  556. 0x00009868, 0x00000100, 0xffffffff,
  557. 0x00008d58, 0x00000100, 0xffffffff,
  558. 0x00009510, 0x00000100, 0xffffffff,
  559. 0x0000949c, 0x00000100, 0xffffffff,
  560. 0x00009654, 0x00000100, 0xffffffff,
  561. 0x00009030, 0x00000100, 0xffffffff,
  562. 0x00009034, 0x00000100, 0xffffffff,
  563. 0x00009038, 0x00000100, 0xffffffff,
  564. 0x0000903c, 0x00000100, 0xffffffff,
  565. 0x00009040, 0x00000100, 0xffffffff,
  566. 0x0000a200, 0x00000100, 0xffffffff,
  567. 0x0000a204, 0x00000100, 0xffffffff,
  568. 0x0000a208, 0x00000100, 0xffffffff,
  569. 0x0000a20c, 0x00000100, 0xffffffff,
  570. 0x0000977c, 0x00000100, 0xffffffff,
  571. 0x00003f80, 0x00000100, 0xffffffff,
  572. 0x0000a210, 0x00000100, 0xffffffff,
  573. 0x0000a214, 0x00000100, 0xffffffff,
  574. 0x000004d8, 0x00000100, 0xffffffff,
  575. 0x00009784, 0x00000100, 0xffffffff,
  576. 0x00009698, 0x00000100, 0xffffffff,
  577. 0x000004d4, 0x00000200, 0xffffffff,
  578. 0x000004d0, 0x00000000, 0xffffffff,
  579. 0x000030cc, 0x00000100, 0xffffffff,
  580. 0x0000d0c0, 0xff000100, 0xffffffff,
  581. 0x0000915c, 0x00010000, 0xffffffff,
  582. 0x00009160, 0x00030002, 0xffffffff,
  583. 0x00009164, 0x00050004, 0xffffffff,
  584. 0x00009168, 0x00070006, 0xffffffff,
  585. 0x00009178, 0x00070000, 0xffffffff,
  586. 0x0000917c, 0x00030002, 0xffffffff,
  587. 0x00009180, 0x00050004, 0xffffffff,
  588. 0x0000918c, 0x00010006, 0xffffffff,
  589. 0x00009190, 0x00090008, 0xffffffff,
  590. 0x00009194, 0x00070000, 0xffffffff,
  591. 0x00009198, 0x00030002, 0xffffffff,
  592. 0x0000919c, 0x00050004, 0xffffffff,
  593. 0x000091a8, 0x00010006, 0xffffffff,
  594. 0x000091ac, 0x00090008, 0xffffffff,
  595. 0x000091e8, 0x00000000, 0xffffffff,
  596. 0x00009294, 0x00000000, 0xffffffff,
  597. 0x000008f8, 0x00000010, 0xffffffff,
  598. 0x000008fc, 0x00000000, 0xffffffff,
  599. 0x000008f8, 0x00000011, 0xffffffff,
  600. 0x000008fc, 0x00000000, 0xffffffff,
  601. 0x000008f8, 0x00000012, 0xffffffff,
  602. 0x000008fc, 0x00000000, 0xffffffff,
  603. 0x000008f8, 0x00000013, 0xffffffff,
  604. 0x000008fc, 0x00000000, 0xffffffff,
  605. 0x000008f8, 0x00000014, 0xffffffff,
  606. 0x000008fc, 0x00000000, 0xffffffff,
  607. 0x000008f8, 0x00000015, 0xffffffff,
  608. 0x000008fc, 0x00000000, 0xffffffff,
  609. 0x000008f8, 0x00000016, 0xffffffff,
  610. 0x000008fc, 0x00000000, 0xffffffff,
  611. 0x000008f8, 0x00000017, 0xffffffff,
  612. 0x000008fc, 0x00000000, 0xffffffff,
  613. 0x000008f8, 0x00000018, 0xffffffff,
  614. 0x000008fc, 0x00000000, 0xffffffff,
  615. 0x000008f8, 0x00000019, 0xffffffff,
  616. 0x000008fc, 0x00000000, 0xffffffff,
  617. 0x000008f8, 0x0000001a, 0xffffffff,
  618. 0x000008fc, 0x00000000, 0xffffffff,
  619. 0x000008f8, 0x0000001b, 0xffffffff,
  620. 0x000008fc, 0x00000000, 0xffffffff
  621. };
  622. #define CAICOS_MGCG_DEFAULT_LENGTH sizeof(caicos_mgcg_default) / (3 * sizeof(u32))
  623. static const u32 caicos_mgcg_disable[] =
  624. {
  625. 0x0000802c, 0xc0000000, 0xffffffff,
  626. 0x000008f8, 0x00000000, 0xffffffff,
  627. 0x000008fc, 0xffffffff, 0xffffffff,
  628. 0x000008f8, 0x00000001, 0xffffffff,
  629. 0x000008fc, 0xffffffff, 0xffffffff,
  630. 0x000008f8, 0x00000002, 0xffffffff,
  631. 0x000008fc, 0xffffffff, 0xffffffff,
  632. 0x000008f8, 0x00000003, 0xffffffff,
  633. 0x000008fc, 0xffffffff, 0xffffffff,
  634. 0x00009150, 0x00600000, 0xffffffff
  635. };
  636. #define CAICOS_MGCG_DISABLE_LENGTH sizeof(caicos_mgcg_disable) / (3 * sizeof(u32))
  637. static const u32 caicos_mgcg_enable[] =
  638. {
  639. 0x0000802c, 0xc0000000, 0xffffffff,
  640. 0x000008f8, 0x00000000, 0xffffffff,
  641. 0x000008fc, 0x00000000, 0xffffffff,
  642. 0x000008f8, 0x00000001, 0xffffffff,
  643. 0x000008fc, 0x00000000, 0xffffffff,
  644. 0x000008f8, 0x00000002, 0xffffffff,
  645. 0x000008fc, 0x00000000, 0xffffffff,
  646. 0x000008f8, 0x00000003, 0xffffffff,
  647. 0x000008fc, 0x00000000, 0xffffffff,
  648. 0x00009150, 0x46944040, 0xffffffff
  649. };
  650. #define CAICOS_MGCG_ENABLE_LENGTH sizeof(caicos_mgcg_enable) / (3 * sizeof(u32))
  651. //********* TURKS **************//
  652. static const u32 turks_cgcg_cgls_default[] =
  653. {
  654. 0x000008f8, 0x00000010, 0xffffffff,
  655. 0x000008fc, 0x00000000, 0xffffffff,
  656. 0x000008f8, 0x00000011, 0xffffffff,
  657. 0x000008fc, 0x00000000, 0xffffffff,
  658. 0x000008f8, 0x00000012, 0xffffffff,
  659. 0x000008fc, 0x00000000, 0xffffffff,
  660. 0x000008f8, 0x00000013, 0xffffffff,
  661. 0x000008fc, 0x00000000, 0xffffffff,
  662. 0x000008f8, 0x00000014, 0xffffffff,
  663. 0x000008fc, 0x00000000, 0xffffffff,
  664. 0x000008f8, 0x00000015, 0xffffffff,
  665. 0x000008fc, 0x00000000, 0xffffffff,
  666. 0x000008f8, 0x00000016, 0xffffffff,
  667. 0x000008fc, 0x00000000, 0xffffffff,
  668. 0x000008f8, 0x00000017, 0xffffffff,
  669. 0x000008fc, 0x00000000, 0xffffffff,
  670. 0x000008f8, 0x00000018, 0xffffffff,
  671. 0x000008fc, 0x00000000, 0xffffffff,
  672. 0x000008f8, 0x00000019, 0xffffffff,
  673. 0x000008fc, 0x00000000, 0xffffffff,
  674. 0x000008f8, 0x0000001a, 0xffffffff,
  675. 0x000008fc, 0x00000000, 0xffffffff,
  676. 0x000008f8, 0x0000001b, 0xffffffff,
  677. 0x000008fc, 0x00000000, 0xffffffff,
  678. 0x000008f8, 0x00000020, 0xffffffff,
  679. 0x000008fc, 0x00000000, 0xffffffff,
  680. 0x000008f8, 0x00000021, 0xffffffff,
  681. 0x000008fc, 0x00000000, 0xffffffff,
  682. 0x000008f8, 0x00000022, 0xffffffff,
  683. 0x000008fc, 0x00000000, 0xffffffff,
  684. 0x000008f8, 0x00000023, 0xffffffff,
  685. 0x000008fc, 0x00000000, 0xffffffff,
  686. 0x000008f8, 0x00000024, 0xffffffff,
  687. 0x000008fc, 0x00000000, 0xffffffff,
  688. 0x000008f8, 0x00000025, 0xffffffff,
  689. 0x000008fc, 0x00000000, 0xffffffff,
  690. 0x000008f8, 0x00000026, 0xffffffff,
  691. 0x000008fc, 0x00000000, 0xffffffff,
  692. 0x000008f8, 0x00000027, 0xffffffff,
  693. 0x000008fc, 0x00000000, 0xffffffff,
  694. 0x000008f8, 0x00000028, 0xffffffff,
  695. 0x000008fc, 0x00000000, 0xffffffff,
  696. 0x000008f8, 0x00000029, 0xffffffff,
  697. 0x000008fc, 0x00000000, 0xffffffff,
  698. 0x000008f8, 0x0000002a, 0xffffffff,
  699. 0x000008fc, 0x00000000, 0xffffffff,
  700. 0x000008f8, 0x0000002b, 0xffffffff,
  701. 0x000008fc, 0x00000000, 0xffffffff
  702. };
  703. #define TURKS_CGCG_CGLS_DEFAULT_LENGTH sizeof(turks_cgcg_cgls_default) / (3 * sizeof(u32))
  704. static const u32 turks_cgcg_cgls_disable[] =
  705. {
  706. 0x000008f8, 0x00000010, 0xffffffff,
  707. 0x000008fc, 0xffffffff, 0xffffffff,
  708. 0x000008f8, 0x00000011, 0xffffffff,
  709. 0x000008fc, 0xffffffff, 0xffffffff,
  710. 0x000008f8, 0x00000012, 0xffffffff,
  711. 0x000008fc, 0xffffffff, 0xffffffff,
  712. 0x000008f8, 0x00000013, 0xffffffff,
  713. 0x000008fc, 0xffffffff, 0xffffffff,
  714. 0x000008f8, 0x00000014, 0xffffffff,
  715. 0x000008fc, 0xffffffff, 0xffffffff,
  716. 0x000008f8, 0x00000015, 0xffffffff,
  717. 0x000008fc, 0xffffffff, 0xffffffff,
  718. 0x000008f8, 0x00000016, 0xffffffff,
  719. 0x000008fc, 0xffffffff, 0xffffffff,
  720. 0x000008f8, 0x00000017, 0xffffffff,
  721. 0x000008fc, 0xffffffff, 0xffffffff,
  722. 0x000008f8, 0x00000018, 0xffffffff,
  723. 0x000008fc, 0xffffffff, 0xffffffff,
  724. 0x000008f8, 0x00000019, 0xffffffff,
  725. 0x000008fc, 0xffffffff, 0xffffffff,
  726. 0x000008f8, 0x0000001a, 0xffffffff,
  727. 0x000008fc, 0xffffffff, 0xffffffff,
  728. 0x000008f8, 0x0000001b, 0xffffffff,
  729. 0x000008fc, 0xffffffff, 0xffffffff,
  730. 0x000008f8, 0x00000020, 0xffffffff,
  731. 0x000008fc, 0x00000000, 0xffffffff,
  732. 0x000008f8, 0x00000021, 0xffffffff,
  733. 0x000008fc, 0x00000000, 0xffffffff,
  734. 0x000008f8, 0x00000022, 0xffffffff,
  735. 0x000008fc, 0x00000000, 0xffffffff,
  736. 0x000008f8, 0x00000023, 0xffffffff,
  737. 0x000008fc, 0x00000000, 0xffffffff,
  738. 0x000008f8, 0x00000024, 0xffffffff,
  739. 0x000008fc, 0x00000000, 0xffffffff,
  740. 0x000008f8, 0x00000025, 0xffffffff,
  741. 0x000008fc, 0x00000000, 0xffffffff,
  742. 0x000008f8, 0x00000026, 0xffffffff,
  743. 0x000008fc, 0x00000000, 0xffffffff,
  744. 0x000008f8, 0x00000027, 0xffffffff,
  745. 0x000008fc, 0x00000000, 0xffffffff,
  746. 0x000008f8, 0x00000028, 0xffffffff,
  747. 0x000008fc, 0x00000000, 0xffffffff,
  748. 0x000008f8, 0x00000029, 0xffffffff,
  749. 0x000008fc, 0x00000000, 0xffffffff,
  750. 0x000008f8, 0x0000002a, 0xffffffff,
  751. 0x000008fc, 0x00000000, 0xffffffff,
  752. 0x000008f8, 0x0000002b, 0xffffffff,
  753. 0x000008fc, 0x00000000, 0xffffffff,
  754. 0x00000644, 0x000f7912, 0x001f4180,
  755. 0x00000644, 0x000f3812, 0x001f4180
  756. };
  757. #define TURKS_CGCG_CGLS_DISABLE_LENGTH sizeof(turks_cgcg_cgls_disable) / (3 * sizeof(u32))
  758. static const u32 turks_cgcg_cgls_enable[] =
  759. {
  760. /* 0x0000c124, 0x84180000, 0x00180000, */
  761. 0x00000644, 0x000f7892, 0x001f4080,
  762. 0x000008f8, 0x00000010, 0xffffffff,
  763. 0x000008fc, 0x00000000, 0xffffffff,
  764. 0x000008f8, 0x00000011, 0xffffffff,
  765. 0x000008fc, 0x00000000, 0xffffffff,
  766. 0x000008f8, 0x00000012, 0xffffffff,
  767. 0x000008fc, 0x00000000, 0xffffffff,
  768. 0x000008f8, 0x00000013, 0xffffffff,
  769. 0x000008fc, 0x00000000, 0xffffffff,
  770. 0x000008f8, 0x00000014, 0xffffffff,
  771. 0x000008fc, 0x00000000, 0xffffffff,
  772. 0x000008f8, 0x00000015, 0xffffffff,
  773. 0x000008fc, 0x00000000, 0xffffffff,
  774. 0x000008f8, 0x00000016, 0xffffffff,
  775. 0x000008fc, 0x00000000, 0xffffffff,
  776. 0x000008f8, 0x00000017, 0xffffffff,
  777. 0x000008fc, 0x00000000, 0xffffffff,
  778. 0x000008f8, 0x00000018, 0xffffffff,
  779. 0x000008fc, 0x00000000, 0xffffffff,
  780. 0x000008f8, 0x00000019, 0xffffffff,
  781. 0x000008fc, 0x00000000, 0xffffffff,
  782. 0x000008f8, 0x0000001a, 0xffffffff,
  783. 0x000008fc, 0x00000000, 0xffffffff,
  784. 0x000008f8, 0x0000001b, 0xffffffff,
  785. 0x000008fc, 0x00000000, 0xffffffff,
  786. 0x000008f8, 0x00000020, 0xffffffff,
  787. 0x000008fc, 0xffffffff, 0xffffffff,
  788. 0x000008f8, 0x00000021, 0xffffffff,
  789. 0x000008fc, 0xffffffff, 0xffffffff,
  790. 0x000008f8, 0x00000022, 0xffffffff,
  791. 0x000008fc, 0xffffffff, 0xffffffff,
  792. 0x000008f8, 0x00000023, 0xffffffff,
  793. 0x000008fc, 0xffffffff, 0xffffffff,
  794. 0x000008f8, 0x00000024, 0xffffffff,
  795. 0x000008fc, 0xffffffff, 0xffffffff,
  796. 0x000008f8, 0x00000025, 0xffffffff,
  797. 0x000008fc, 0xffffffff, 0xffffffff,
  798. 0x000008f8, 0x00000026, 0xffffffff,
  799. 0x000008fc, 0xffffffff, 0xffffffff,
  800. 0x000008f8, 0x00000027, 0xffffffff,
  801. 0x000008fc, 0xffffffff, 0xffffffff,
  802. 0x000008f8, 0x00000028, 0xffffffff,
  803. 0x000008fc, 0xffffffff, 0xffffffff,
  804. 0x000008f8, 0x00000029, 0xffffffff,
  805. 0x000008fc, 0xffffffff, 0xffffffff,
  806. 0x000008f8, 0x0000002a, 0xffffffff,
  807. 0x000008fc, 0xffffffff, 0xffffffff,
  808. 0x000008f8, 0x0000002b, 0xffffffff,
  809. 0x000008fc, 0xffffffff, 0xffffffff
  810. };
  811. #define TURKS_CGCG_CGLS_ENABLE_LENGTH sizeof(turks_cgcg_cgls_enable) / (3 * sizeof(u32))
  812. // These are the sequences for turks_mgcg_shls
  813. static const u32 turks_mgcg_default[] =
  814. {
  815. 0x0000802c, 0xc0000000, 0xffffffff,
  816. 0x00005448, 0x00000100, 0xffffffff,
  817. 0x000055e4, 0x00600100, 0xffffffff,
  818. 0x0000160c, 0x00000100, 0xffffffff,
  819. 0x0000c164, 0x00000100, 0xffffffff,
  820. 0x00008a18, 0x00000100, 0xffffffff,
  821. 0x0000897c, 0x06000100, 0xffffffff,
  822. 0x00008b28, 0x00000100, 0xffffffff,
  823. 0x00009144, 0x00000100, 0xffffffff,
  824. 0x00009a60, 0x00000100, 0xffffffff,
  825. 0x00009868, 0x00000100, 0xffffffff,
  826. 0x00008d58, 0x00000100, 0xffffffff,
  827. 0x00009510, 0x00000100, 0xffffffff,
  828. 0x0000949c, 0x00000100, 0xffffffff,
  829. 0x00009654, 0x00000100, 0xffffffff,
  830. 0x00009030, 0x00000100, 0xffffffff,
  831. 0x00009034, 0x00000100, 0xffffffff,
  832. 0x00009038, 0x00000100, 0xffffffff,
  833. 0x0000903c, 0x00000100, 0xffffffff,
  834. 0x00009040, 0x00000100, 0xffffffff,
  835. 0x0000a200, 0x00000100, 0xffffffff,
  836. 0x0000a204, 0x00000100, 0xffffffff,
  837. 0x0000a208, 0x00000100, 0xffffffff,
  838. 0x0000a20c, 0x00000100, 0xffffffff,
  839. 0x0000977c, 0x00000100, 0xffffffff,
  840. 0x00003f80, 0x00000100, 0xffffffff,
  841. 0x0000a210, 0x00000100, 0xffffffff,
  842. 0x0000a214, 0x00000100, 0xffffffff,
  843. 0x000004d8, 0x00000100, 0xffffffff,
  844. 0x00009784, 0x00000100, 0xffffffff,
  845. 0x00009698, 0x00000100, 0xffffffff,
  846. 0x000004d4, 0x00000200, 0xffffffff,
  847. 0x000004d0, 0x00000000, 0xffffffff,
  848. 0x000030cc, 0x00000100, 0xffffffff,
  849. 0x0000d0c0, 0x00000100, 0xffffffff,
  850. 0x0000915c, 0x00010000, 0xffffffff,
  851. 0x00009160, 0x00030002, 0xffffffff,
  852. 0x00009164, 0x00050004, 0xffffffff,
  853. 0x00009168, 0x00070006, 0xffffffff,
  854. 0x00009178, 0x00070000, 0xffffffff,
  855. 0x0000917c, 0x00030002, 0xffffffff,
  856. 0x00009180, 0x00050004, 0xffffffff,
  857. 0x0000918c, 0x00010006, 0xffffffff,
  858. 0x00009190, 0x00090008, 0xffffffff,
  859. 0x00009194, 0x00070000, 0xffffffff,
  860. 0x00009198, 0x00030002, 0xffffffff,
  861. 0x0000919c, 0x00050004, 0xffffffff,
  862. 0x000091a8, 0x00010006, 0xffffffff,
  863. 0x000091ac, 0x00090008, 0xffffffff,
  864. 0x000091b0, 0x00070000, 0xffffffff,
  865. 0x000091b4, 0x00030002, 0xffffffff,
  866. 0x000091b8, 0x00050004, 0xffffffff,
  867. 0x000091c4, 0x00010006, 0xffffffff,
  868. 0x000091c8, 0x00090008, 0xffffffff,
  869. 0x000091cc, 0x00070000, 0xffffffff,
  870. 0x000091d0, 0x00030002, 0xffffffff,
  871. 0x000091d4, 0x00050004, 0xffffffff,
  872. 0x000091e0, 0x00010006, 0xffffffff,
  873. 0x000091e4, 0x00090008, 0xffffffff,
  874. 0x000091e8, 0x00000000, 0xffffffff,
  875. 0x000091ec, 0x00070000, 0xffffffff,
  876. 0x000091f0, 0x00030002, 0xffffffff,
  877. 0x000091f4, 0x00050004, 0xffffffff,
  878. 0x00009200, 0x00010006, 0xffffffff,
  879. 0x00009204, 0x00090008, 0xffffffff,
  880. 0x00009208, 0x00070000, 0xffffffff,
  881. 0x0000920c, 0x00030002, 0xffffffff,
  882. 0x00009210, 0x00050004, 0xffffffff,
  883. 0x0000921c, 0x00010006, 0xffffffff,
  884. 0x00009220, 0x00090008, 0xffffffff,
  885. 0x00009294, 0x00000000, 0xffffffff,
  886. 0x000008f8, 0x00000010, 0xffffffff,
  887. 0x000008fc, 0x00000000, 0xffffffff,
  888. 0x000008f8, 0x00000011, 0xffffffff,
  889. 0x000008fc, 0x00000000, 0xffffffff,
  890. 0x000008f8, 0x00000012, 0xffffffff,
  891. 0x000008fc, 0x00000000, 0xffffffff,
  892. 0x000008f8, 0x00000013, 0xffffffff,
  893. 0x000008fc, 0x00000000, 0xffffffff,
  894. 0x000008f8, 0x00000014, 0xffffffff,
  895. 0x000008fc, 0x00000000, 0xffffffff,
  896. 0x000008f8, 0x00000015, 0xffffffff,
  897. 0x000008fc, 0x00000000, 0xffffffff,
  898. 0x000008f8, 0x00000016, 0xffffffff,
  899. 0x000008fc, 0x00000000, 0xffffffff,
  900. 0x000008f8, 0x00000017, 0xffffffff,
  901. 0x000008fc, 0x00000000, 0xffffffff,
  902. 0x000008f8, 0x00000018, 0xffffffff,
  903. 0x000008fc, 0x00000000, 0xffffffff,
  904. 0x000008f8, 0x00000019, 0xffffffff,
  905. 0x000008fc, 0x00000000, 0xffffffff,
  906. 0x000008f8, 0x0000001a, 0xffffffff,
  907. 0x000008fc, 0x00000000, 0xffffffff,
  908. 0x000008f8, 0x0000001b, 0xffffffff,
  909. 0x000008fc, 0x00000000, 0xffffffff
  910. };
  911. #define TURKS_MGCG_DEFAULT_LENGTH sizeof(turks_mgcg_default) / (3 * sizeof(u32))
  912. static const u32 turks_mgcg_disable[] =
  913. {
  914. 0x0000802c, 0xc0000000, 0xffffffff,
  915. 0x000008f8, 0x00000000, 0xffffffff,
  916. 0x000008fc, 0xffffffff, 0xffffffff,
  917. 0x000008f8, 0x00000001, 0xffffffff,
  918. 0x000008fc, 0xffffffff, 0xffffffff,
  919. 0x000008f8, 0x00000002, 0xffffffff,
  920. 0x000008fc, 0xffffffff, 0xffffffff,
  921. 0x000008f8, 0x00000003, 0xffffffff,
  922. 0x000008fc, 0xffffffff, 0xffffffff,
  923. 0x00009150, 0x00600000, 0xffffffff
  924. };
  925. #define TURKS_MGCG_DISABLE_LENGTH sizeof(turks_mgcg_disable) / (3 * sizeof(u32))
  926. static const u32 turks_mgcg_enable[] =
  927. {
  928. 0x0000802c, 0xc0000000, 0xffffffff,
  929. 0x000008f8, 0x00000000, 0xffffffff,
  930. 0x000008fc, 0x00000000, 0xffffffff,
  931. 0x000008f8, 0x00000001, 0xffffffff,
  932. 0x000008fc, 0x00000000, 0xffffffff,
  933. 0x000008f8, 0x00000002, 0xffffffff,
  934. 0x000008fc, 0x00000000, 0xffffffff,
  935. 0x000008f8, 0x00000003, 0xffffffff,
  936. 0x000008fc, 0x00000000, 0xffffffff,
  937. 0x00009150, 0x6e944000, 0xffffffff
  938. };
  939. #define TURKS_MGCG_ENABLE_LENGTH sizeof(turks_mgcg_enable) / (3 * sizeof(u32))
  940. #endif
  941. #ifndef BTC_SYSLS_SEQUENCE
  942. #define BTC_SYSLS_SEQUENCE 100
  943. //********* BARTS **************//
  944. static const u32 barts_sysls_default[] =
  945. {
  946. /* Register, Value, Mask bits */
  947. 0x000055e8, 0x00000000, 0xffffffff,
  948. 0x0000d0bc, 0x00000000, 0xffffffff,
  949. 0x000015c0, 0x000c1401, 0xffffffff,
  950. 0x0000264c, 0x000c0400, 0xffffffff,
  951. 0x00002648, 0x000c0400, 0xffffffff,
  952. 0x00002650, 0x000c0400, 0xffffffff,
  953. 0x000020b8, 0x000c0400, 0xffffffff,
  954. 0x000020bc, 0x000c0400, 0xffffffff,
  955. 0x000020c0, 0x000c0c80, 0xffffffff,
  956. 0x0000f4a0, 0x000000c0, 0xffffffff,
  957. 0x0000f4a4, 0x00680fff, 0xffffffff,
  958. 0x000004c8, 0x00000001, 0xffffffff,
  959. 0x000064ec, 0x00000000, 0xffffffff,
  960. 0x00000c7c, 0x00000000, 0xffffffff,
  961. 0x00006dfc, 0x00000000, 0xffffffff
  962. };
  963. #define BARTS_SYSLS_DEFAULT_LENGTH sizeof(barts_sysls_default) / (3 * sizeof(u32))
  964. static const u32 barts_sysls_disable[] =
  965. {
  966. 0x000055e8, 0x00000000, 0xffffffff,
  967. 0x0000d0bc, 0x00000000, 0xffffffff,
  968. 0x000015c0, 0x00041401, 0xffffffff,
  969. 0x0000264c, 0x00040400, 0xffffffff,
  970. 0x00002648, 0x00040400, 0xffffffff,
  971. 0x00002650, 0x00040400, 0xffffffff,
  972. 0x000020b8, 0x00040400, 0xffffffff,
  973. 0x000020bc, 0x00040400, 0xffffffff,
  974. 0x000020c0, 0x00040c80, 0xffffffff,
  975. 0x0000f4a0, 0x000000c0, 0xffffffff,
  976. 0x0000f4a4, 0x00680000, 0xffffffff,
  977. 0x000004c8, 0x00000001, 0xffffffff,
  978. 0x000064ec, 0x00007ffd, 0xffffffff,
  979. 0x00000c7c, 0x0000ff00, 0xffffffff,
  980. 0x00006dfc, 0x0000007f, 0xffffffff
  981. };
  982. #define BARTS_SYSLS_DISABLE_LENGTH sizeof(barts_sysls_disable) / (3 * sizeof(u32))
  983. static const u32 barts_sysls_enable[] =
  984. {
  985. 0x000055e8, 0x00000001, 0xffffffff,
  986. 0x0000d0bc, 0x00000100, 0xffffffff,
  987. 0x000015c0, 0x000c1401, 0xffffffff,
  988. 0x0000264c, 0x000c0400, 0xffffffff,
  989. 0x00002648, 0x000c0400, 0xffffffff,
  990. 0x00002650, 0x000c0400, 0xffffffff,
  991. 0x000020b8, 0x000c0400, 0xffffffff,
  992. 0x000020bc, 0x000c0400, 0xffffffff,
  993. 0x000020c0, 0x000c0c80, 0xffffffff,
  994. 0x0000f4a0, 0x000000c0, 0xffffffff,
  995. 0x0000f4a4, 0x00680fff, 0xffffffff,
  996. 0x000004c8, 0x00000000, 0xffffffff,
  997. 0x000064ec, 0x00000000, 0xffffffff,
  998. 0x00000c7c, 0x00000000, 0xffffffff,
  999. 0x00006dfc, 0x00000000, 0xffffffff
  1000. };
  1001. #define BARTS_SYSLS_ENABLE_LENGTH sizeof(barts_sysls_enable) / (3 * sizeof(u32))
  1002. //********* CAICOS **************//
  1003. static const u32 caicos_sysls_default[] =
  1004. {
  1005. 0x000055e8, 0x00000000, 0xffffffff,
  1006. 0x0000d0bc, 0x00000000, 0xffffffff,
  1007. 0x000015c0, 0x000c1401, 0xffffffff,
  1008. 0x0000264c, 0x000c0400, 0xffffffff,
  1009. 0x00002648, 0x000c0400, 0xffffffff,
  1010. 0x00002650, 0x000c0400, 0xffffffff,
  1011. 0x000020b8, 0x000c0400, 0xffffffff,
  1012. 0x000020bc, 0x000c0400, 0xffffffff,
  1013. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1014. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1015. 0x000004c8, 0x00000001, 0xffffffff,
  1016. 0x000064ec, 0x00000000, 0xffffffff,
  1017. 0x00000c7c, 0x00000000, 0xffffffff,
  1018. 0x00006dfc, 0x00000000, 0xffffffff
  1019. };
  1020. #define CAICOS_SYSLS_DEFAULT_LENGTH sizeof(caicos_sysls_default) / (3 * sizeof(u32))
  1021. static const u32 caicos_sysls_disable[] =
  1022. {
  1023. 0x000055e8, 0x00000000, 0xffffffff,
  1024. 0x0000d0bc, 0x00000000, 0xffffffff,
  1025. 0x000015c0, 0x00041401, 0xffffffff,
  1026. 0x0000264c, 0x00040400, 0xffffffff,
  1027. 0x00002648, 0x00040400, 0xffffffff,
  1028. 0x00002650, 0x00040400, 0xffffffff,
  1029. 0x000020b8, 0x00040400, 0xffffffff,
  1030. 0x000020bc, 0x00040400, 0xffffffff,
  1031. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1032. 0x0000f4a4, 0x00680000, 0xffffffff,
  1033. 0x000004c8, 0x00000001, 0xffffffff,
  1034. 0x000064ec, 0x00007ffd, 0xffffffff,
  1035. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1036. 0x00006dfc, 0x0000007f, 0xffffffff
  1037. };
  1038. #define CAICOS_SYSLS_DISABLE_LENGTH sizeof(caicos_sysls_disable) / (3 * sizeof(u32))
  1039. static const u32 caicos_sysls_enable[] =
  1040. {
  1041. 0x000055e8, 0x00000001, 0xffffffff,
  1042. 0x0000d0bc, 0x00000100, 0xffffffff,
  1043. 0x000015c0, 0x000c1401, 0xffffffff,
  1044. 0x0000264c, 0x000c0400, 0xffffffff,
  1045. 0x00002648, 0x000c0400, 0xffffffff,
  1046. 0x00002650, 0x000c0400, 0xffffffff,
  1047. 0x000020b8, 0x000c0400, 0xffffffff,
  1048. 0x000020bc, 0x000c0400, 0xffffffff,
  1049. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1050. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1051. 0x000064ec, 0x00000000, 0xffffffff,
  1052. 0x00000c7c, 0x00000000, 0xffffffff,
  1053. 0x00006dfc, 0x00000000, 0xffffffff,
  1054. 0x000004c8, 0x00000000, 0xffffffff
  1055. };
  1056. #define CAICOS_SYSLS_ENABLE_LENGTH sizeof(caicos_sysls_enable) / (3 * sizeof(u32))
  1057. //********* TURKS **************//
  1058. static const u32 turks_sysls_default[] =
  1059. {
  1060. 0x000055e8, 0x00000000, 0xffffffff,
  1061. 0x0000d0bc, 0x00000000, 0xffffffff,
  1062. 0x000015c0, 0x000c1401, 0xffffffff,
  1063. 0x0000264c, 0x000c0400, 0xffffffff,
  1064. 0x00002648, 0x000c0400, 0xffffffff,
  1065. 0x00002650, 0x000c0400, 0xffffffff,
  1066. 0x000020b8, 0x000c0400, 0xffffffff,
  1067. 0x000020bc, 0x000c0400, 0xffffffff,
  1068. 0x000020c0, 0x000c0c80, 0xffffffff,
  1069. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1070. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1071. 0x000004c8, 0x00000001, 0xffffffff,
  1072. 0x000064ec, 0x00000000, 0xffffffff,
  1073. 0x00000c7c, 0x00000000, 0xffffffff,
  1074. 0x00006dfc, 0x00000000, 0xffffffff
  1075. };
  1076. #define TURKS_SYSLS_DEFAULT_LENGTH sizeof(turks_sysls_default) / (3 * sizeof(u32))
  1077. static const u32 turks_sysls_disable[] =
  1078. {
  1079. 0x000055e8, 0x00000000, 0xffffffff,
  1080. 0x0000d0bc, 0x00000000, 0xffffffff,
  1081. 0x000015c0, 0x00041401, 0xffffffff,
  1082. 0x0000264c, 0x00040400, 0xffffffff,
  1083. 0x00002648, 0x00040400, 0xffffffff,
  1084. 0x00002650, 0x00040400, 0xffffffff,
  1085. 0x000020b8, 0x00040400, 0xffffffff,
  1086. 0x000020bc, 0x00040400, 0xffffffff,
  1087. 0x000020c0, 0x00040c80, 0xffffffff,
  1088. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1089. 0x0000f4a4, 0x00680000, 0xffffffff,
  1090. 0x000004c8, 0x00000001, 0xffffffff,
  1091. 0x000064ec, 0x00007ffd, 0xffffffff,
  1092. 0x00000c7c, 0x0000ff00, 0xffffffff,
  1093. 0x00006dfc, 0x0000007f, 0xffffffff
  1094. };
  1095. #define TURKS_SYSLS_DISABLE_LENGTH sizeof(turks_sysls_disable) / (3 * sizeof(u32))
  1096. static const u32 turks_sysls_enable[] =
  1097. {
  1098. 0x000055e8, 0x00000001, 0xffffffff,
  1099. 0x0000d0bc, 0x00000100, 0xffffffff,
  1100. 0x000015c0, 0x000c1401, 0xffffffff,
  1101. 0x0000264c, 0x000c0400, 0xffffffff,
  1102. 0x00002648, 0x000c0400, 0xffffffff,
  1103. 0x00002650, 0x000c0400, 0xffffffff,
  1104. 0x000020b8, 0x000c0400, 0xffffffff,
  1105. 0x000020bc, 0x000c0400, 0xffffffff,
  1106. 0x000020c0, 0x000c0c80, 0xffffffff,
  1107. 0x0000f4a0, 0x000000c0, 0xffffffff,
  1108. 0x0000f4a4, 0x00680fff, 0xffffffff,
  1109. 0x000004c8, 0x00000000, 0xffffffff,
  1110. 0x000064ec, 0x00000000, 0xffffffff,
  1111. 0x00000c7c, 0x00000000, 0xffffffff,
  1112. 0x00006dfc, 0x00000000, 0xffffffff
  1113. };
  1114. #define TURKS_SYSLS_ENABLE_LENGTH sizeof(turks_sysls_enable) / (3 * sizeof(u32))
  1115. #endif
  1116. u32 btc_valid_sclk[40] =
  1117. {
  1118. 5000, 10000, 15000, 20000, 25000, 30000, 35000, 40000, 45000, 50000,
  1119. 55000, 60000, 65000, 70000, 75000, 80000, 85000, 90000, 95000, 100000,
  1120. 105000, 110000, 11500, 120000, 125000, 130000, 135000, 140000, 145000, 150000,
  1121. 155000, 160000, 165000, 170000, 175000, 180000, 185000, 190000, 195000, 200000
  1122. };
  1123. static const struct radeon_blacklist_clocks btc_blacklist_clocks[] =
  1124. {
  1125. { 10000, 30000, RADEON_SCLK_UP },
  1126. { 15000, 30000, RADEON_SCLK_UP },
  1127. { 20000, 30000, RADEON_SCLK_UP },
  1128. { 25000, 30000, RADEON_SCLK_UP }
  1129. };
  1130. void btc_apply_voltage_dependency_rules(struct radeon_clock_voltage_dependency_table *table,
  1131. u32 clock, u16 max_voltage, u16 *voltage)
  1132. {
  1133. u32 i;
  1134. if ((table == NULL) || (table->count == 0))
  1135. return;
  1136. for (i= 0; i < table->count; i++) {
  1137. if (clock <= table->entries[i].clk) {
  1138. if (*voltage < table->entries[i].v)
  1139. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  1140. table->entries[i].v : max_voltage);
  1141. return;
  1142. }
  1143. }
  1144. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  1145. }
  1146. static u32 btc_find_valid_clock(struct radeon_clock_array *clocks,
  1147. u32 max_clock, u32 requested_clock)
  1148. {
  1149. unsigned int i;
  1150. if ((clocks == NULL) || (clocks->count == 0))
  1151. return (requested_clock < max_clock) ? requested_clock : max_clock;
  1152. for (i = 0; i < clocks->count; i++) {
  1153. if (clocks->values[i] >= requested_clock)
  1154. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  1155. }
  1156. return (clocks->values[clocks->count - 1] < max_clock) ?
  1157. clocks->values[clocks->count - 1] : max_clock;
  1158. }
  1159. static u32 btc_get_valid_mclk(struct radeon_device *rdev,
  1160. u32 max_mclk, u32 requested_mclk)
  1161. {
  1162. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_mclk_values,
  1163. max_mclk, requested_mclk);
  1164. }
  1165. static u32 btc_get_valid_sclk(struct radeon_device *rdev,
  1166. u32 max_sclk, u32 requested_sclk)
  1167. {
  1168. return btc_find_valid_clock(&rdev->pm.dpm.dyn_state.valid_sclk_values,
  1169. max_sclk, requested_sclk);
  1170. }
  1171. void btc_skip_blacklist_clocks(struct radeon_device *rdev,
  1172. const u32 max_sclk, const u32 max_mclk,
  1173. u32 *sclk, u32 *mclk)
  1174. {
  1175. int i, num_blacklist_clocks;
  1176. if ((sclk == NULL) || (mclk == NULL))
  1177. return;
  1178. num_blacklist_clocks = ARRAY_SIZE(btc_blacklist_clocks);
  1179. for (i = 0; i < num_blacklist_clocks; i++) {
  1180. if ((btc_blacklist_clocks[i].sclk == *sclk) &&
  1181. (btc_blacklist_clocks[i].mclk == *mclk))
  1182. break;
  1183. }
  1184. if (i < num_blacklist_clocks) {
  1185. if (btc_blacklist_clocks[i].action == RADEON_SCLK_UP) {
  1186. *sclk = btc_get_valid_sclk(rdev, max_sclk, *sclk + 1);
  1187. if (*sclk < max_sclk)
  1188. btc_skip_blacklist_clocks(rdev, max_sclk, max_mclk, sclk, mclk);
  1189. }
  1190. }
  1191. }
  1192. void btc_adjust_clock_combinations(struct radeon_device *rdev,
  1193. const struct radeon_clock_and_voltage_limits *max_limits,
  1194. struct rv7xx_pl *pl)
  1195. {
  1196. if ((pl->mclk == 0) || (pl->sclk == 0))
  1197. return;
  1198. if (pl->mclk == pl->sclk)
  1199. return;
  1200. if (pl->mclk > pl->sclk) {
  1201. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > rdev->pm.dpm.dyn_state.mclk_sclk_ratio)
  1202. pl->sclk = btc_get_valid_sclk(rdev,
  1203. max_limits->sclk,
  1204. (pl->mclk +
  1205. (rdev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  1206. rdev->pm.dpm.dyn_state.mclk_sclk_ratio);
  1207. } else {
  1208. if ((pl->sclk - pl->mclk) > rdev->pm.dpm.dyn_state.sclk_mclk_delta)
  1209. pl->mclk = btc_get_valid_mclk(rdev,
  1210. max_limits->mclk,
  1211. pl->sclk -
  1212. rdev->pm.dpm.dyn_state.sclk_mclk_delta);
  1213. }
  1214. }
  1215. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  1216. {
  1217. unsigned int i;
  1218. for (i = 0; i < table->count; i++) {
  1219. if (voltage <= table->entries[i].value)
  1220. return table->entries[i].value;
  1221. }
  1222. return table->entries[table->count - 1].value;
  1223. }
  1224. void btc_apply_voltage_delta_rules(struct radeon_device *rdev,
  1225. u16 max_vddc, u16 max_vddci,
  1226. u16 *vddc, u16 *vddci)
  1227. {
  1228. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1229. u16 new_voltage;
  1230. if ((0 == *vddc) || (0 == *vddci))
  1231. return;
  1232. if (*vddc > *vddci) {
  1233. if ((*vddc - *vddci) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1234. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  1235. (*vddc - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1236. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  1237. }
  1238. } else {
  1239. if ((*vddci - *vddc) > rdev->pm.dpm.dyn_state.vddc_vddci_delta) {
  1240. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  1241. (*vddci - rdev->pm.dpm.dyn_state.vddc_vddci_delta));
  1242. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  1243. }
  1244. }
  1245. }
  1246. static void btc_enable_bif_dynamic_pcie_gen2(struct radeon_device *rdev,
  1247. bool enable)
  1248. {
  1249. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1250. u32 tmp, bif;
  1251. tmp = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  1252. if (enable) {
  1253. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1254. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1255. if (!pi->boot_in_gen2) {
  1256. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1257. bif |= CG_CLIENT_REQ(0xd);
  1258. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1259. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1260. tmp |= LC_HW_VOLTAGE_IF_CONTROL(1);
  1261. tmp |= LC_GEN2_EN_STRAP;
  1262. tmp |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1263. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1264. udelay(10);
  1265. tmp &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1266. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1267. }
  1268. }
  1269. } else {
  1270. if ((tmp & LC_OTHER_SIDE_EVER_SENT_GEN2) ||
  1271. (tmp & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1272. if (!pi->boot_in_gen2) {
  1273. bif = RREG32(CG_BIF_REQ_AND_RSP) & ~CG_CLIENT_REQ_MASK;
  1274. bif |= CG_CLIENT_REQ(0xd);
  1275. WREG32(CG_BIF_REQ_AND_RSP, bif);
  1276. tmp &= ~LC_HW_VOLTAGE_IF_CONTROL_MASK;
  1277. tmp &= ~LC_GEN2_EN_STRAP;
  1278. }
  1279. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, tmp);
  1280. }
  1281. }
  1282. }
  1283. static void btc_enable_dynamic_pcie_gen2(struct radeon_device *rdev,
  1284. bool enable)
  1285. {
  1286. btc_enable_bif_dynamic_pcie_gen2(rdev, enable);
  1287. if (enable)
  1288. WREG32_P(GENERAL_PWRMGT, ENABLE_GEN2PCIE, ~ENABLE_GEN2PCIE);
  1289. else
  1290. WREG32_P(GENERAL_PWRMGT, 0, ~ENABLE_GEN2PCIE);
  1291. }
  1292. static int btc_disable_ulv(struct radeon_device *rdev)
  1293. {
  1294. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1295. if (eg_pi->ulv.supported) {
  1296. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) != PPSMC_Result_OK)
  1297. return -EINVAL;
  1298. }
  1299. return 0;
  1300. }
  1301. static int btc_populate_ulv_state(struct radeon_device *rdev,
  1302. RV770_SMC_STATETABLE *table)
  1303. {
  1304. int ret = -EINVAL;
  1305. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1306. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1307. if (ulv_pl->vddc) {
  1308. ret = cypress_convert_power_level_to_smc(rdev,
  1309. ulv_pl,
  1310. &table->ULVState.levels[0],
  1311. PPSMC_DISPLAY_WATERMARK_LOW);
  1312. if (ret == 0) {
  1313. table->ULVState.levels[0].arbValue = MC_CG_ARB_FREQ_F0;
  1314. table->ULVState.levels[0].ACIndex = 1;
  1315. table->ULVState.levels[1] = table->ULVState.levels[0];
  1316. table->ULVState.levels[2] = table->ULVState.levels[0];
  1317. table->ULVState.flags |= PPSMC_SWSTATE_FLAG_DC;
  1318. WREG32(CG_ULV_CONTROL, BTC_CGULVCONTROL_DFLT);
  1319. WREG32(CG_ULV_PARAMETER, BTC_CGULVPARAMETER_DFLT);
  1320. }
  1321. }
  1322. return ret;
  1323. }
  1324. static int btc_populate_smc_acpi_state(struct radeon_device *rdev,
  1325. RV770_SMC_STATETABLE *table)
  1326. {
  1327. int ret = cypress_populate_smc_acpi_state(rdev, table);
  1328. if (ret == 0) {
  1329. table->ACPIState.levels[0].ACIndex = 0;
  1330. table->ACPIState.levels[1].ACIndex = 0;
  1331. table->ACPIState.levels[2].ACIndex = 0;
  1332. }
  1333. return ret;
  1334. }
  1335. void btc_program_mgcg_hw_sequence(struct radeon_device *rdev,
  1336. const u32 *sequence, u32 count)
  1337. {
  1338. u32 i, length = count * 3;
  1339. u32 tmp;
  1340. for (i = 0; i < length; i+=3) {
  1341. tmp = RREG32(sequence[i]);
  1342. tmp &= ~sequence[i+2];
  1343. tmp |= sequence[i+1] & sequence[i+2];
  1344. WREG32(sequence[i], tmp);
  1345. }
  1346. }
  1347. static void btc_cg_clock_gating_default(struct radeon_device *rdev)
  1348. {
  1349. u32 count;
  1350. const u32 *p = NULL;
  1351. if (rdev->family == CHIP_BARTS) {
  1352. p = (const u32 *)&barts_cgcg_cgls_default;
  1353. count = BARTS_CGCG_CGLS_DEFAULT_LENGTH;
  1354. } else if (rdev->family == CHIP_TURKS) {
  1355. p = (const u32 *)&turks_cgcg_cgls_default;
  1356. count = TURKS_CGCG_CGLS_DEFAULT_LENGTH;
  1357. } else if (rdev->family == CHIP_CAICOS) {
  1358. p = (const u32 *)&caicos_cgcg_cgls_default;
  1359. count = CAICOS_CGCG_CGLS_DEFAULT_LENGTH;
  1360. } else
  1361. return;
  1362. btc_program_mgcg_hw_sequence(rdev, p, count);
  1363. }
  1364. static void btc_cg_clock_gating_enable(struct radeon_device *rdev,
  1365. bool enable)
  1366. {
  1367. u32 count;
  1368. const u32 *p = NULL;
  1369. if (enable) {
  1370. if (rdev->family == CHIP_BARTS) {
  1371. p = (const u32 *)&barts_cgcg_cgls_enable;
  1372. count = BARTS_CGCG_CGLS_ENABLE_LENGTH;
  1373. } else if (rdev->family == CHIP_TURKS) {
  1374. p = (const u32 *)&turks_cgcg_cgls_enable;
  1375. count = TURKS_CGCG_CGLS_ENABLE_LENGTH;
  1376. } else if (rdev->family == CHIP_CAICOS) {
  1377. p = (const u32 *)&caicos_cgcg_cgls_enable;
  1378. count = CAICOS_CGCG_CGLS_ENABLE_LENGTH;
  1379. } else
  1380. return;
  1381. } else {
  1382. if (rdev->family == CHIP_BARTS) {
  1383. p = (const u32 *)&barts_cgcg_cgls_disable;
  1384. count = BARTS_CGCG_CGLS_DISABLE_LENGTH;
  1385. } else if (rdev->family == CHIP_TURKS) {
  1386. p = (const u32 *)&turks_cgcg_cgls_disable;
  1387. count = TURKS_CGCG_CGLS_DISABLE_LENGTH;
  1388. } else if (rdev->family == CHIP_CAICOS) {
  1389. p = (const u32 *)&caicos_cgcg_cgls_disable;
  1390. count = CAICOS_CGCG_CGLS_DISABLE_LENGTH;
  1391. } else
  1392. return;
  1393. }
  1394. btc_program_mgcg_hw_sequence(rdev, p, count);
  1395. }
  1396. static void btc_mg_clock_gating_default(struct radeon_device *rdev)
  1397. {
  1398. u32 count;
  1399. const u32 *p = NULL;
  1400. if (rdev->family == CHIP_BARTS) {
  1401. p = (const u32 *)&barts_mgcg_default;
  1402. count = BARTS_MGCG_DEFAULT_LENGTH;
  1403. } else if (rdev->family == CHIP_TURKS) {
  1404. p = (const u32 *)&turks_mgcg_default;
  1405. count = TURKS_MGCG_DEFAULT_LENGTH;
  1406. } else if (rdev->family == CHIP_CAICOS) {
  1407. p = (const u32 *)&caicos_mgcg_default;
  1408. count = CAICOS_MGCG_DEFAULT_LENGTH;
  1409. } else
  1410. return;
  1411. btc_program_mgcg_hw_sequence(rdev, p, count);
  1412. }
  1413. static void btc_mg_clock_gating_enable(struct radeon_device *rdev,
  1414. bool enable)
  1415. {
  1416. u32 count;
  1417. const u32 *p = NULL;
  1418. if (enable) {
  1419. if (rdev->family == CHIP_BARTS) {
  1420. p = (const u32 *)&barts_mgcg_enable;
  1421. count = BARTS_MGCG_ENABLE_LENGTH;
  1422. } else if (rdev->family == CHIP_TURKS) {
  1423. p = (const u32 *)&turks_mgcg_enable;
  1424. count = TURKS_MGCG_ENABLE_LENGTH;
  1425. } else if (rdev->family == CHIP_CAICOS) {
  1426. p = (const u32 *)&caicos_mgcg_enable;
  1427. count = CAICOS_MGCG_ENABLE_LENGTH;
  1428. } else
  1429. return;
  1430. } else {
  1431. if (rdev->family == CHIP_BARTS) {
  1432. p = (const u32 *)&barts_mgcg_disable[0];
  1433. count = BARTS_MGCG_DISABLE_LENGTH;
  1434. } else if (rdev->family == CHIP_TURKS) {
  1435. p = (const u32 *)&turks_mgcg_disable[0];
  1436. count = TURKS_MGCG_DISABLE_LENGTH;
  1437. } else if (rdev->family == CHIP_CAICOS) {
  1438. p = (const u32 *)&caicos_mgcg_disable[0];
  1439. count = CAICOS_MGCG_DISABLE_LENGTH;
  1440. } else
  1441. return;
  1442. }
  1443. btc_program_mgcg_hw_sequence(rdev, p, count);
  1444. }
  1445. static void btc_ls_clock_gating_default(struct radeon_device *rdev)
  1446. {
  1447. u32 count;
  1448. const u32 *p = NULL;
  1449. if (rdev->family == CHIP_BARTS) {
  1450. p = (const u32 *)&barts_sysls_default;
  1451. count = BARTS_SYSLS_DEFAULT_LENGTH;
  1452. } else if (rdev->family == CHIP_TURKS) {
  1453. p = (const u32 *)&turks_sysls_default;
  1454. count = TURKS_SYSLS_DEFAULT_LENGTH;
  1455. } else if (rdev->family == CHIP_CAICOS) {
  1456. p = (const u32 *)&caicos_sysls_default;
  1457. count = CAICOS_SYSLS_DEFAULT_LENGTH;
  1458. } else
  1459. return;
  1460. btc_program_mgcg_hw_sequence(rdev, p, count);
  1461. }
  1462. static void btc_ls_clock_gating_enable(struct radeon_device *rdev,
  1463. bool enable)
  1464. {
  1465. u32 count;
  1466. const u32 *p = NULL;
  1467. if (enable) {
  1468. if (rdev->family == CHIP_BARTS) {
  1469. p = (const u32 *)&barts_sysls_enable;
  1470. count = BARTS_SYSLS_ENABLE_LENGTH;
  1471. } else if (rdev->family == CHIP_TURKS) {
  1472. p = (const u32 *)&turks_sysls_enable;
  1473. count = TURKS_SYSLS_ENABLE_LENGTH;
  1474. } else if (rdev->family == CHIP_CAICOS) {
  1475. p = (const u32 *)&caicos_sysls_enable;
  1476. count = CAICOS_SYSLS_ENABLE_LENGTH;
  1477. } else
  1478. return;
  1479. } else {
  1480. if (rdev->family == CHIP_BARTS) {
  1481. p = (const u32 *)&barts_sysls_disable;
  1482. count = BARTS_SYSLS_DISABLE_LENGTH;
  1483. } else if (rdev->family == CHIP_TURKS) {
  1484. p = (const u32 *)&turks_sysls_disable;
  1485. count = TURKS_SYSLS_DISABLE_LENGTH;
  1486. } else if (rdev->family == CHIP_CAICOS) {
  1487. p = (const u32 *)&caicos_sysls_disable;
  1488. count = CAICOS_SYSLS_DISABLE_LENGTH;
  1489. } else
  1490. return;
  1491. }
  1492. btc_program_mgcg_hw_sequence(rdev, p, count);
  1493. }
  1494. bool btc_dpm_enabled(struct radeon_device *rdev)
  1495. {
  1496. if (rv770_is_smc_running(rdev))
  1497. return true;
  1498. else
  1499. return false;
  1500. }
  1501. static int btc_init_smc_table(struct radeon_device *rdev,
  1502. struct radeon_ps *radeon_boot_state)
  1503. {
  1504. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1505. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1506. RV770_SMC_STATETABLE *table = &pi->smc_statetable;
  1507. int ret;
  1508. memset(table, 0, sizeof(RV770_SMC_STATETABLE));
  1509. cypress_populate_smc_voltage_tables(rdev, table);
  1510. switch (rdev->pm.int_thermal_type) {
  1511. case THERMAL_TYPE_EVERGREEN:
  1512. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  1513. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  1514. break;
  1515. case THERMAL_TYPE_NONE:
  1516. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  1517. break;
  1518. default:
  1519. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  1520. break;
  1521. }
  1522. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  1523. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  1524. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT)
  1525. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  1526. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  1527. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  1528. if (pi->mem_gddr5)
  1529. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  1530. ret = cypress_populate_smc_initial_state(rdev, radeon_boot_state, table);
  1531. if (ret)
  1532. return ret;
  1533. if (eg_pi->sclk_deep_sleep)
  1534. WREG32_P(SCLK_PSKIP_CNTL, PSKIP_ON_ALLOW_STOP_HI(32),
  1535. ~PSKIP_ON_ALLOW_STOP_HI_MASK);
  1536. ret = btc_populate_smc_acpi_state(rdev, table);
  1537. if (ret)
  1538. return ret;
  1539. if (eg_pi->ulv.supported) {
  1540. ret = btc_populate_ulv_state(rdev, table);
  1541. if (ret)
  1542. eg_pi->ulv.supported = false;
  1543. }
  1544. table->driverState = table->initialState;
  1545. return rv770_copy_bytes_to_smc(rdev,
  1546. pi->state_table_start,
  1547. (u8 *)table,
  1548. sizeof(RV770_SMC_STATETABLE),
  1549. pi->sram_end);
  1550. }
  1551. static void btc_set_at_for_uvd(struct radeon_device *rdev,
  1552. struct radeon_ps *radeon_new_state)
  1553. {
  1554. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1555. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1556. int idx = 0;
  1557. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2))
  1558. idx = 1;
  1559. if ((idx == 1) && !eg_pi->smu_uvd_hs) {
  1560. pi->rlp = 10;
  1561. pi->rmp = 100;
  1562. pi->lhp = 100;
  1563. pi->lmp = 10;
  1564. } else {
  1565. pi->rlp = eg_pi->ats[idx].rlp;
  1566. pi->rmp = eg_pi->ats[idx].rmp;
  1567. pi->lhp = eg_pi->ats[idx].lhp;
  1568. pi->lmp = eg_pi->ats[idx].lmp;
  1569. }
  1570. }
  1571. void btc_notify_uvd_to_smc(struct radeon_device *rdev,
  1572. struct radeon_ps *radeon_new_state)
  1573. {
  1574. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1575. if (r600_is_uvd_state(radeon_new_state->class, radeon_new_state->class2)) {
  1576. rv770_write_smc_soft_register(rdev,
  1577. RV770_SMC_SOFT_REGISTER_uvd_enabled, 1);
  1578. eg_pi->uvd_enabled = true;
  1579. } else {
  1580. rv770_write_smc_soft_register(rdev,
  1581. RV770_SMC_SOFT_REGISTER_uvd_enabled, 0);
  1582. eg_pi->uvd_enabled = false;
  1583. }
  1584. }
  1585. int btc_reset_to_default(struct radeon_device *rdev)
  1586. {
  1587. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) != PPSMC_Result_OK)
  1588. return -EINVAL;
  1589. return 0;
  1590. }
  1591. static void btc_stop_smc(struct radeon_device *rdev)
  1592. {
  1593. int i;
  1594. for (i = 0; i < rdev->usec_timeout; i++) {
  1595. if (((RREG32(LB_SYNC_RESET_SEL) & LB_SYNC_RESET_SEL_MASK) >> LB_SYNC_RESET_SEL_SHIFT) != 1)
  1596. break;
  1597. udelay(1);
  1598. }
  1599. udelay(100);
  1600. r7xx_stop_smc(rdev);
  1601. }
  1602. void btc_read_arb_registers(struct radeon_device *rdev)
  1603. {
  1604. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1605. struct evergreen_arb_registers *arb_registers =
  1606. &eg_pi->bootup_arb_registers;
  1607. arb_registers->mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  1608. arb_registers->mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  1609. arb_registers->mc_arb_rfsh_rate = RREG32(MC_ARB_RFSH_RATE);
  1610. arb_registers->mc_arb_burst_time = RREG32(MC_ARB_BURST_TIME);
  1611. }
  1612. static void btc_set_arb0_registers(struct radeon_device *rdev,
  1613. struct evergreen_arb_registers *arb_registers)
  1614. {
  1615. u32 val;
  1616. WREG32(MC_ARB_DRAM_TIMING, arb_registers->mc_arb_dram_timing);
  1617. WREG32(MC_ARB_DRAM_TIMING2, arb_registers->mc_arb_dram_timing2);
  1618. val = (arb_registers->mc_arb_rfsh_rate & POWERMODE0_MASK) >>
  1619. POWERMODE0_SHIFT;
  1620. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1621. val = (arb_registers->mc_arb_burst_time & STATE0_MASK) >>
  1622. STATE0_SHIFT;
  1623. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1624. }
  1625. static void btc_set_boot_state_timing(struct radeon_device *rdev)
  1626. {
  1627. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1628. if (eg_pi->ulv.supported)
  1629. btc_set_arb0_registers(rdev, &eg_pi->bootup_arb_registers);
  1630. }
  1631. static bool btc_is_state_ulv_compatible(struct radeon_device *rdev,
  1632. struct radeon_ps *radeon_state)
  1633. {
  1634. struct rv7xx_ps *state = rv770_get_ps(radeon_state);
  1635. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1636. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1637. if (state->low.mclk != ulv_pl->mclk)
  1638. return false;
  1639. if (state->low.vddci != ulv_pl->vddci)
  1640. return false;
  1641. /* XXX check minclocks, etc. */
  1642. return true;
  1643. }
  1644. static int btc_set_ulv_dram_timing(struct radeon_device *rdev)
  1645. {
  1646. u32 val;
  1647. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1648. struct rv7xx_pl *ulv_pl = eg_pi->ulv.pl;
  1649. radeon_atom_set_engine_dram_timings(rdev,
  1650. ulv_pl->sclk,
  1651. ulv_pl->mclk);
  1652. val = rv770_calculate_memory_refresh_rate(rdev, ulv_pl->sclk);
  1653. WREG32_P(MC_ARB_RFSH_RATE, POWERMODE0(val), ~POWERMODE0_MASK);
  1654. val = cypress_calculate_burst_time(rdev, ulv_pl->sclk, ulv_pl->mclk);
  1655. WREG32_P(MC_ARB_BURST_TIME, STATE0(val), ~STATE0_MASK);
  1656. return 0;
  1657. }
  1658. static int btc_enable_ulv(struct radeon_device *rdev)
  1659. {
  1660. if (rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) != PPSMC_Result_OK)
  1661. return -EINVAL;
  1662. return 0;
  1663. }
  1664. static int btc_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
  1665. struct radeon_ps *radeon_new_state)
  1666. {
  1667. int ret = 0;
  1668. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1669. if (eg_pi->ulv.supported) {
  1670. if (btc_is_state_ulv_compatible(rdev, radeon_new_state)) {
  1671. // Set ARB[0] to reflect the DRAM timing needed for ULV.
  1672. ret = btc_set_ulv_dram_timing(rdev);
  1673. if (ret == 0)
  1674. ret = btc_enable_ulv(rdev);
  1675. }
  1676. }
  1677. return ret;
  1678. }
  1679. static bool btc_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  1680. {
  1681. bool result = true;
  1682. switch (in_reg) {
  1683. case MC_SEQ_RAS_TIMING >> 2:
  1684. *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
  1685. break;
  1686. case MC_SEQ_CAS_TIMING >> 2:
  1687. *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
  1688. break;
  1689. case MC_SEQ_MISC_TIMING >> 2:
  1690. *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
  1691. break;
  1692. case MC_SEQ_MISC_TIMING2 >> 2:
  1693. *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
  1694. break;
  1695. case MC_SEQ_RD_CTL_D0 >> 2:
  1696. *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
  1697. break;
  1698. case MC_SEQ_RD_CTL_D1 >> 2:
  1699. *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
  1700. break;
  1701. case MC_SEQ_WR_CTL_D0 >> 2:
  1702. *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
  1703. break;
  1704. case MC_SEQ_WR_CTL_D1 >> 2:
  1705. *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
  1706. break;
  1707. case MC_PMG_CMD_EMRS >> 2:
  1708. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1709. break;
  1710. case MC_PMG_CMD_MRS >> 2:
  1711. *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1712. break;
  1713. case MC_PMG_CMD_MRS1 >> 2:
  1714. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1715. break;
  1716. default:
  1717. result = false;
  1718. break;
  1719. }
  1720. return result;
  1721. }
  1722. static void btc_set_valid_flag(struct evergreen_mc_reg_table *table)
  1723. {
  1724. u8 i, j;
  1725. for (i = 0; i < table->last; i++) {
  1726. for (j = 1; j < table->num_entries; j++) {
  1727. if (table->mc_reg_table_entry[j-1].mc_data[i] !=
  1728. table->mc_reg_table_entry[j].mc_data[i]) {
  1729. table->valid_flag |= (1 << i);
  1730. break;
  1731. }
  1732. }
  1733. }
  1734. }
  1735. static int btc_set_mc_special_registers(struct radeon_device *rdev,
  1736. struct evergreen_mc_reg_table *table)
  1737. {
  1738. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1739. u8 i, j, k;
  1740. u32 tmp;
  1741. for (i = 0, j = table->last; i < table->last; i++) {
  1742. switch (table->mc_reg_address[i].s1) {
  1743. case MC_SEQ_MISC1 >> 2:
  1744. tmp = RREG32(MC_PMG_CMD_EMRS);
  1745. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
  1746. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
  1747. for (k = 0; k < table->num_entries; k++) {
  1748. table->mc_reg_table_entry[k].mc_data[j] =
  1749. ((tmp & 0xffff0000)) |
  1750. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  1751. }
  1752. j++;
  1753. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1754. return -EINVAL;
  1755. tmp = RREG32(MC_PMG_CMD_MRS);
  1756. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
  1757. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
  1758. for (k = 0; k < table->num_entries; k++) {
  1759. table->mc_reg_table_entry[k].mc_data[j] =
  1760. (tmp & 0xffff0000) |
  1761. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1762. if (!pi->mem_gddr5)
  1763. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  1764. }
  1765. j++;
  1766. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1767. return -EINVAL;
  1768. break;
  1769. case MC_SEQ_RESERVE_M >> 2:
  1770. tmp = RREG32(MC_PMG_CMD_MRS1);
  1771. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
  1772. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
  1773. for (k = 0; k < table->num_entries; k++) {
  1774. table->mc_reg_table_entry[k].mc_data[j] =
  1775. (tmp & 0xffff0000) |
  1776. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  1777. }
  1778. j++;
  1779. if (j > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1780. return -EINVAL;
  1781. break;
  1782. default:
  1783. break;
  1784. }
  1785. }
  1786. table->last = j;
  1787. return 0;
  1788. }
  1789. static void btc_set_s0_mc_reg_index(struct evergreen_mc_reg_table *table)
  1790. {
  1791. u32 i;
  1792. u16 address;
  1793. for (i = 0; i < table->last; i++) {
  1794. table->mc_reg_address[i].s0 =
  1795. btc_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  1796. address : table->mc_reg_address[i].s1;
  1797. }
  1798. }
  1799. static int btc_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  1800. struct evergreen_mc_reg_table *eg_table)
  1801. {
  1802. u8 i, j;
  1803. if (table->last > SMC_EVERGREEN_MC_REGISTER_ARRAY_SIZE)
  1804. return -EINVAL;
  1805. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  1806. return -EINVAL;
  1807. for (i = 0; i < table->last; i++)
  1808. eg_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  1809. eg_table->last = table->last;
  1810. for (i = 0; i < table->num_entries; i++) {
  1811. eg_table->mc_reg_table_entry[i].mclk_max =
  1812. table->mc_reg_table_entry[i].mclk_max;
  1813. for(j = 0; j < table->last; j++)
  1814. eg_table->mc_reg_table_entry[i].mc_data[j] =
  1815. table->mc_reg_table_entry[i].mc_data[j];
  1816. }
  1817. eg_table->num_entries = table->num_entries;
  1818. return 0;
  1819. }
  1820. static int btc_initialize_mc_reg_table(struct radeon_device *rdev)
  1821. {
  1822. int ret;
  1823. struct atom_mc_reg_table *table;
  1824. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  1825. struct evergreen_mc_reg_table *eg_table = &eg_pi->mc_reg_table;
  1826. u8 module_index = rv770_get_memory_module_index(rdev);
  1827. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  1828. if (!table)
  1829. return -ENOMEM;
  1830. /* Program additional LP registers that are no longer programmed by VBIOS */
  1831. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  1832. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  1833. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  1834. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  1835. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  1836. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  1837. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  1838. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  1839. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  1840. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  1841. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  1842. ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
  1843. if (ret)
  1844. goto init_mc_done;
  1845. ret = btc_copy_vbios_mc_reg_table(table, eg_table);
  1846. if (ret)
  1847. goto init_mc_done;
  1848. btc_set_s0_mc_reg_index(eg_table);
  1849. ret = btc_set_mc_special_registers(rdev, eg_table);
  1850. if (ret)
  1851. goto init_mc_done;
  1852. btc_set_valid_flag(eg_table);
  1853. init_mc_done:
  1854. kfree(table);
  1855. return ret;
  1856. }
  1857. static void btc_init_stutter_mode(struct radeon_device *rdev)
  1858. {
  1859. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  1860. u32 tmp;
  1861. if (pi->mclk_stutter_mode_threshold) {
  1862. if (pi->mem_gddr5) {
  1863. tmp = RREG32(MC_PMG_AUTO_CFG);
  1864. if ((0x200 & tmp) == 0) {
  1865. tmp = (tmp & 0xfffffc0b) | 0x204;
  1866. WREG32(MC_PMG_AUTO_CFG, tmp);
  1867. }
  1868. }
  1869. }
  1870. }
  1871. static void btc_apply_state_adjust_rules(struct radeon_device *rdev,
  1872. struct radeon_ps *rps)
  1873. {
  1874. struct rv7xx_ps *ps = rv770_get_ps(rps);
  1875. struct radeon_clock_and_voltage_limits *max_limits;
  1876. bool disable_mclk_switching;
  1877. u32 mclk, sclk;
  1878. u16 vddc, vddci;
  1879. if (rdev->pm.dpm.new_active_crtc_count > 1)
  1880. disable_mclk_switching = true;
  1881. else
  1882. disable_mclk_switching = false;
  1883. if (rdev->pm.dpm.ac_power)
  1884. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  1885. else
  1886. max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  1887. if (rdev->pm.dpm.ac_power == false) {
  1888. if (ps->high.mclk > max_limits->mclk)
  1889. ps->high.mclk = max_limits->mclk;
  1890. if (ps->high.sclk > max_limits->sclk)
  1891. ps->high.sclk = max_limits->sclk;
  1892. if (ps->high.vddc > max_limits->vddc)
  1893. ps->high.vddc = max_limits->vddc;
  1894. if (ps->high.vddci > max_limits->vddci)
  1895. ps->high.vddci = max_limits->vddci;
  1896. if (ps->medium.mclk > max_limits->mclk)
  1897. ps->medium.mclk = max_limits->mclk;
  1898. if (ps->medium.sclk > max_limits->sclk)
  1899. ps->medium.sclk = max_limits->sclk;
  1900. if (ps->medium.vddc > max_limits->vddc)
  1901. ps->medium.vddc = max_limits->vddc;
  1902. if (ps->medium.vddci > max_limits->vddci)
  1903. ps->medium.vddci = max_limits->vddci;
  1904. if (ps->low.mclk > max_limits->mclk)
  1905. ps->low.mclk = max_limits->mclk;
  1906. if (ps->low.sclk > max_limits->sclk)
  1907. ps->low.sclk = max_limits->sclk;
  1908. if (ps->low.vddc > max_limits->vddc)
  1909. ps->low.vddc = max_limits->vddc;
  1910. if (ps->low.vddci > max_limits->vddci)
  1911. ps->low.vddci = max_limits->vddci;
  1912. }
  1913. /* XXX validate the min clocks required for display */
  1914. if (disable_mclk_switching) {
  1915. sclk = ps->low.sclk;
  1916. mclk = ps->high.mclk;
  1917. vddc = ps->low.vddc;
  1918. vddci = ps->high.vddci;
  1919. } else {
  1920. sclk = ps->low.sclk;
  1921. mclk = ps->low.mclk;
  1922. vddc = ps->low.vddc;
  1923. vddci = ps->low.vddci;
  1924. }
  1925. /* adjusted low state */
  1926. ps->low.sclk = sclk;
  1927. ps->low.mclk = mclk;
  1928. ps->low.vddc = vddc;
  1929. ps->low.vddci = vddci;
  1930. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1931. &ps->low.sclk, &ps->low.mclk);
  1932. /* adjusted medium, high states */
  1933. if (ps->medium.sclk < ps->low.sclk)
  1934. ps->medium.sclk = ps->low.sclk;
  1935. if (ps->medium.vddc < ps->low.vddc)
  1936. ps->medium.vddc = ps->low.vddc;
  1937. if (ps->high.sclk < ps->medium.sclk)
  1938. ps->high.sclk = ps->medium.sclk;
  1939. if (ps->high.vddc < ps->medium.vddc)
  1940. ps->high.vddc = ps->medium.vddc;
  1941. if (disable_mclk_switching) {
  1942. mclk = ps->low.mclk;
  1943. if (mclk < ps->medium.mclk)
  1944. mclk = ps->medium.mclk;
  1945. if (mclk < ps->high.mclk)
  1946. mclk = ps->high.mclk;
  1947. ps->low.mclk = mclk;
  1948. ps->low.vddci = vddci;
  1949. ps->medium.mclk = mclk;
  1950. ps->medium.vddci = vddci;
  1951. ps->high.mclk = mclk;
  1952. ps->high.vddci = vddci;
  1953. } else {
  1954. if (ps->medium.mclk < ps->low.mclk)
  1955. ps->medium.mclk = ps->low.mclk;
  1956. if (ps->medium.vddci < ps->low.vddci)
  1957. ps->medium.vddci = ps->low.vddci;
  1958. if (ps->high.mclk < ps->medium.mclk)
  1959. ps->high.mclk = ps->medium.mclk;
  1960. if (ps->high.vddci < ps->medium.vddci)
  1961. ps->high.vddci = ps->medium.vddci;
  1962. }
  1963. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1964. &ps->medium.sclk, &ps->medium.mclk);
  1965. btc_skip_blacklist_clocks(rdev, max_limits->sclk, max_limits->mclk,
  1966. &ps->high.sclk, &ps->high.mclk);
  1967. btc_adjust_clock_combinations(rdev, max_limits, &ps->low);
  1968. btc_adjust_clock_combinations(rdev, max_limits, &ps->medium);
  1969. btc_adjust_clock_combinations(rdev, max_limits, &ps->high);
  1970. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  1971. ps->low.sclk, max_limits->vddc, &ps->low.vddc);
  1972. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1973. ps->low.mclk, max_limits->vddci, &ps->low.vddci);
  1974. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1975. ps->low.mclk, max_limits->vddc, &ps->low.vddc);
  1976. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  1977. rdev->clock.current_dispclk, max_limits->vddc, &ps->low.vddc);
  1978. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  1979. ps->medium.sclk, max_limits->vddc, &ps->medium.vddc);
  1980. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1981. ps->medium.mclk, max_limits->vddci, &ps->medium.vddci);
  1982. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1983. ps->medium.mclk, max_limits->vddc, &ps->medium.vddc);
  1984. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  1985. rdev->clock.current_dispclk, max_limits->vddc, &ps->medium.vddc);
  1986. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  1987. ps->high.sclk, max_limits->vddc, &ps->high.vddc);
  1988. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  1989. ps->high.mclk, max_limits->vddci, &ps->high.vddci);
  1990. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  1991. ps->high.mclk, max_limits->vddc, &ps->high.vddc);
  1992. btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  1993. rdev->clock.current_dispclk, max_limits->vddc, &ps->high.vddc);
  1994. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  1995. &ps->low.vddc, &ps->low.vddci);
  1996. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  1997. &ps->medium.vddc, &ps->medium.vddci);
  1998. btc_apply_voltage_delta_rules(rdev, max_limits->vddc, max_limits->vddci,
  1999. &ps->high.vddc, &ps->high.vddci);
  2000. if ((ps->high.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2001. (ps->medium.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc) &&
  2002. (ps->low.vddc <= rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc))
  2003. ps->dc_compatible = true;
  2004. else
  2005. ps->dc_compatible = false;
  2006. if (ps->low.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2007. ps->low.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2008. if (ps->medium.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2009. ps->medium.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2010. if (ps->high.vddc < rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2)
  2011. ps->high.flags &= ~ATOM_PPLIB_R600_FLAGS_PCIEGEN2;
  2012. }
  2013. static void btc_update_current_ps(struct radeon_device *rdev,
  2014. struct radeon_ps *rps)
  2015. {
  2016. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2017. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2018. eg_pi->current_rps = *rps;
  2019. eg_pi->current_ps = *new_ps;
  2020. eg_pi->current_rps.ps_priv = &eg_pi->current_ps;
  2021. }
  2022. static void btc_update_requested_ps(struct radeon_device *rdev,
  2023. struct radeon_ps *rps)
  2024. {
  2025. struct rv7xx_ps *new_ps = rv770_get_ps(rps);
  2026. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2027. eg_pi->requested_rps = *rps;
  2028. eg_pi->requested_ps = *new_ps;
  2029. eg_pi->requested_rps.ps_priv = &eg_pi->requested_ps;
  2030. }
  2031. void btc_dpm_reset_asic(struct radeon_device *rdev)
  2032. {
  2033. rv770_restrict_performance_levels_before_switch(rdev);
  2034. btc_disable_ulv(rdev);
  2035. btc_set_boot_state_timing(rdev);
  2036. rv770_set_boot_state(rdev);
  2037. }
  2038. int btc_dpm_pre_set_power_state(struct radeon_device *rdev)
  2039. {
  2040. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2041. struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
  2042. struct radeon_ps *new_ps = &requested_ps;
  2043. btc_update_requested_ps(rdev, new_ps);
  2044. btc_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
  2045. return 0;
  2046. }
  2047. int btc_dpm_set_power_state(struct radeon_device *rdev)
  2048. {
  2049. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2050. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2051. struct radeon_ps *old_ps = &eg_pi->current_rps;
  2052. int ret;
  2053. ret = btc_disable_ulv(rdev);
  2054. btc_set_boot_state_timing(rdev);
  2055. ret = rv770_restrict_performance_levels_before_switch(rdev);
  2056. if (ret) {
  2057. DRM_ERROR("rv770_restrict_performance_levels_before_switch failed\n");
  2058. return ret;
  2059. }
  2060. if (eg_pi->pcie_performance_request)
  2061. cypress_notify_link_speed_change_before_state_change(rdev, new_ps, old_ps);
  2062. rv770_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
  2063. ret = rv770_halt_smc(rdev);
  2064. if (ret) {
  2065. DRM_ERROR("rv770_halt_smc failed\n");
  2066. return ret;
  2067. }
  2068. btc_set_at_for_uvd(rdev, new_ps);
  2069. if (eg_pi->smu_uvd_hs)
  2070. btc_notify_uvd_to_smc(rdev, new_ps);
  2071. ret = cypress_upload_sw_state(rdev, new_ps);
  2072. if (ret) {
  2073. DRM_ERROR("cypress_upload_sw_state failed\n");
  2074. return ret;
  2075. }
  2076. if (eg_pi->dynamic_ac_timing) {
  2077. ret = cypress_upload_mc_reg_table(rdev, new_ps);
  2078. if (ret) {
  2079. DRM_ERROR("cypress_upload_mc_reg_table failed\n");
  2080. return ret;
  2081. }
  2082. }
  2083. cypress_program_memory_timing_parameters(rdev, new_ps);
  2084. ret = rv770_resume_smc(rdev);
  2085. if (ret) {
  2086. DRM_ERROR("rv770_resume_smc failed\n");
  2087. return ret;
  2088. }
  2089. ret = rv770_set_sw_state(rdev);
  2090. if (ret) {
  2091. DRM_ERROR("rv770_set_sw_state failed\n");
  2092. return ret;
  2093. }
  2094. rv770_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
  2095. if (eg_pi->pcie_performance_request)
  2096. cypress_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
  2097. ret = btc_set_power_state_conditionally_enable_ulv(rdev, new_ps);
  2098. if (ret) {
  2099. DRM_ERROR("btc_set_power_state_conditionally_enable_ulv failed\n");
  2100. return ret;
  2101. }
  2102. ret = rv770_unrestrict_performance_levels_after_switch(rdev);
  2103. if (ret) {
  2104. DRM_ERROR("rv770_unrestrict_performance_levels_after_switch failed\n");
  2105. return ret;
  2106. }
  2107. return 0;
  2108. }
  2109. void btc_dpm_post_set_power_state(struct radeon_device *rdev)
  2110. {
  2111. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2112. struct radeon_ps *new_ps = &eg_pi->requested_rps;
  2113. btc_update_current_ps(rdev, new_ps);
  2114. }
  2115. int btc_dpm_enable(struct radeon_device *rdev)
  2116. {
  2117. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2118. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2119. struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
  2120. int ret;
  2121. if (pi->gfx_clock_gating)
  2122. btc_cg_clock_gating_default(rdev);
  2123. if (btc_dpm_enabled(rdev))
  2124. return -EINVAL;
  2125. if (pi->mg_clock_gating)
  2126. btc_mg_clock_gating_default(rdev);
  2127. if (eg_pi->ls_clock_gating)
  2128. btc_ls_clock_gating_default(rdev);
  2129. if (pi->voltage_control) {
  2130. rv770_enable_voltage_control(rdev, true);
  2131. ret = cypress_construct_voltage_tables(rdev);
  2132. if (ret) {
  2133. DRM_ERROR("cypress_construct_voltage_tables failed\n");
  2134. return ret;
  2135. }
  2136. }
  2137. if (pi->mvdd_control) {
  2138. ret = cypress_get_mvdd_configuration(rdev);
  2139. if (ret) {
  2140. DRM_ERROR("cypress_get_mvdd_configuration failed\n");
  2141. return ret;
  2142. }
  2143. }
  2144. if (eg_pi->dynamic_ac_timing) {
  2145. ret = btc_initialize_mc_reg_table(rdev);
  2146. if (ret)
  2147. eg_pi->dynamic_ac_timing = false;
  2148. }
  2149. if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_BACKBIAS)
  2150. rv770_enable_backbias(rdev, true);
  2151. if (pi->dynamic_ss)
  2152. cypress_enable_spread_spectrum(rdev, true);
  2153. if (pi->thermal_protection)
  2154. rv770_enable_thermal_protection(rdev, true);
  2155. rv770_setup_bsp(rdev);
  2156. rv770_program_git(rdev);
  2157. rv770_program_tp(rdev);
  2158. rv770_program_tpp(rdev);
  2159. rv770_program_sstp(rdev);
  2160. rv770_program_engine_speed_parameters(rdev);
  2161. cypress_enable_display_gap(rdev);
  2162. rv770_program_vc(rdev);
  2163. if (pi->dynamic_pcie_gen2)
  2164. btc_enable_dynamic_pcie_gen2(rdev, true);
  2165. ret = rv770_upload_firmware(rdev);
  2166. if (ret) {
  2167. DRM_ERROR("rv770_upload_firmware failed\n");
  2168. return ret;
  2169. }
  2170. ret = cypress_get_table_locations(rdev);
  2171. if (ret) {
  2172. DRM_ERROR("cypress_get_table_locations failed\n");
  2173. return ret;
  2174. }
  2175. ret = btc_init_smc_table(rdev, boot_ps);
  2176. if (ret)
  2177. return ret;
  2178. if (eg_pi->dynamic_ac_timing) {
  2179. ret = cypress_populate_mc_reg_table(rdev, boot_ps);
  2180. if (ret) {
  2181. DRM_ERROR("cypress_populate_mc_reg_table failed\n");
  2182. return ret;
  2183. }
  2184. }
  2185. cypress_program_response_times(rdev);
  2186. r7xx_start_smc(rdev);
  2187. ret = cypress_notify_smc_display_change(rdev, false);
  2188. if (ret) {
  2189. DRM_ERROR("cypress_notify_smc_display_change failed\n");
  2190. return ret;
  2191. }
  2192. cypress_enable_sclk_control(rdev, true);
  2193. if (eg_pi->memory_transition)
  2194. cypress_enable_mclk_control(rdev, true);
  2195. cypress_start_dpm(rdev);
  2196. if (pi->gfx_clock_gating)
  2197. btc_cg_clock_gating_enable(rdev, true);
  2198. if (pi->mg_clock_gating)
  2199. btc_mg_clock_gating_enable(rdev, true);
  2200. if (eg_pi->ls_clock_gating)
  2201. btc_ls_clock_gating_enable(rdev, true);
  2202. if (rdev->irq.installed &&
  2203. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  2204. PPSMC_Result result;
  2205. ret = rv770_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  2206. if (ret)
  2207. return ret;
  2208. rdev->irq.dpm_thermal = true;
  2209. radeon_irq_set(rdev);
  2210. result = rv770_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
  2211. if (result != PPSMC_Result_OK)
  2212. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  2213. }
  2214. rv770_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  2215. btc_init_stutter_mode(rdev);
  2216. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2217. return 0;
  2218. };
  2219. void btc_dpm_disable(struct radeon_device *rdev)
  2220. {
  2221. struct rv7xx_power_info *pi = rv770_get_pi(rdev);
  2222. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2223. if (!btc_dpm_enabled(rdev))
  2224. return;
  2225. rv770_clear_vc(rdev);
  2226. if (pi->thermal_protection)
  2227. rv770_enable_thermal_protection(rdev, false);
  2228. if (pi->dynamic_pcie_gen2)
  2229. btc_enable_dynamic_pcie_gen2(rdev, false);
  2230. if (rdev->irq.installed &&
  2231. r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
  2232. rdev->irq.dpm_thermal = false;
  2233. radeon_irq_set(rdev);
  2234. }
  2235. if (pi->gfx_clock_gating)
  2236. btc_cg_clock_gating_enable(rdev, false);
  2237. if (pi->mg_clock_gating)
  2238. btc_mg_clock_gating_enable(rdev, false);
  2239. if (eg_pi->ls_clock_gating)
  2240. btc_ls_clock_gating_enable(rdev, false);
  2241. rv770_stop_dpm(rdev);
  2242. btc_reset_to_default(rdev);
  2243. btc_stop_smc(rdev);
  2244. cypress_enable_spread_spectrum(rdev, false);
  2245. btc_update_current_ps(rdev, rdev->pm.dpm.boot_ps);
  2246. }
  2247. void btc_dpm_setup_asic(struct radeon_device *rdev)
  2248. {
  2249. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2250. rv770_get_memory_type(rdev);
  2251. rv740_read_clock_registers(rdev);
  2252. btc_read_arb_registers(rdev);
  2253. rv770_read_voltage_smio_registers(rdev);
  2254. if (eg_pi->pcie_performance_request)
  2255. cypress_advertise_gen2_capability(rdev);
  2256. rv770_get_pcie_gen2_status(rdev);
  2257. rv770_enable_acpi_pm(rdev);
  2258. }
  2259. int btc_dpm_init(struct radeon_device *rdev)
  2260. {
  2261. struct rv7xx_power_info *pi;
  2262. struct evergreen_power_info *eg_pi;
  2263. int index = GetIndexIntoMasterTable(DATA, ASIC_InternalSS_Info);
  2264. u16 data_offset, size;
  2265. u8 frev, crev;
  2266. struct atom_clock_dividers dividers;
  2267. int ret;
  2268. eg_pi = kzalloc(sizeof(struct evergreen_power_info), GFP_KERNEL);
  2269. if (eg_pi == NULL)
  2270. return -ENOMEM;
  2271. rdev->pm.dpm.priv = eg_pi;
  2272. pi = &eg_pi->rv7xx;
  2273. rv770_get_max_vddc(rdev);
  2274. eg_pi->ulv.supported = false;
  2275. pi->acpi_vddc = 0;
  2276. eg_pi->acpi_vddci = 0;
  2277. pi->min_vddc_in_table = 0;
  2278. pi->max_vddc_in_table = 0;
  2279. ret = rv7xx_parse_power_table(rdev);
  2280. if (ret)
  2281. return ret;
  2282. ret = r600_parse_extended_power_table(rdev);
  2283. if (ret)
  2284. return ret;
  2285. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  2286. kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
  2287. if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  2288. r600_free_extended_power_table(rdev);
  2289. return -ENOMEM;
  2290. }
  2291. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  2292. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  2293. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  2294. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  2295. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 800;
  2296. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  2297. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 800;
  2298. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  2299. rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 800;
  2300. if (rdev->pm.dpm.voltage_response_time == 0)
  2301. rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  2302. if (rdev->pm.dpm.backbias_response_time == 0)
  2303. rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  2304. ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
  2305. 0, false, &dividers);
  2306. if (ret)
  2307. pi->ref_div = dividers.ref_div + 1;
  2308. else
  2309. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  2310. pi->mclk_strobe_mode_threshold = 40000;
  2311. pi->mclk_edc_enable_threshold = 40000;
  2312. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  2313. pi->rlp = RV770_RLP_DFLT;
  2314. pi->rmp = RV770_RMP_DFLT;
  2315. pi->lhp = RV770_LHP_DFLT;
  2316. pi->lmp = RV770_LMP_DFLT;
  2317. eg_pi->ats[0].rlp = RV770_RLP_DFLT;
  2318. eg_pi->ats[0].rmp = RV770_RMP_DFLT;
  2319. eg_pi->ats[0].lhp = RV770_LHP_DFLT;
  2320. eg_pi->ats[0].lmp = RV770_LMP_DFLT;
  2321. eg_pi->ats[1].rlp = BTC_RLP_UVD_DFLT;
  2322. eg_pi->ats[1].rmp = BTC_RMP_UVD_DFLT;
  2323. eg_pi->ats[1].lhp = BTC_LHP_UVD_DFLT;
  2324. eg_pi->ats[1].lmp = BTC_LMP_UVD_DFLT;
  2325. eg_pi->smu_uvd_hs = true;
  2326. pi->voltage_control =
  2327. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, 0);
  2328. pi->mvdd_control =
  2329. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, 0);
  2330. eg_pi->vddci_control =
  2331. radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, 0);
  2332. if (atom_parse_data_header(rdev->mode_info.atom_context, index, &size,
  2333. &frev, &crev, &data_offset)) {
  2334. pi->sclk_ss = true;
  2335. pi->mclk_ss = true;
  2336. pi->dynamic_ss = true;
  2337. } else {
  2338. pi->sclk_ss = false;
  2339. pi->mclk_ss = false;
  2340. pi->dynamic_ss = true;
  2341. }
  2342. pi->asi = RV770_ASI_DFLT;
  2343. pi->pasi = CYPRESS_HASI_DFLT;
  2344. pi->vrc = CYPRESS_VRC_DFLT;
  2345. pi->power_gating = false;
  2346. pi->gfx_clock_gating = true;
  2347. pi->mg_clock_gating = true;
  2348. pi->mgcgtssm = true;
  2349. eg_pi->ls_clock_gating = false;
  2350. eg_pi->sclk_deep_sleep = false;
  2351. pi->dynamic_pcie_gen2 = true;
  2352. if (pi->gfx_clock_gating &&
  2353. (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE))
  2354. pi->thermal_protection = true;
  2355. else
  2356. pi->thermal_protection = false;
  2357. pi->display_gap = true;
  2358. if (rdev->flags & RADEON_IS_MOBILITY)
  2359. pi->dcodt = true;
  2360. else
  2361. pi->dcodt = false;
  2362. pi->ulps = true;
  2363. eg_pi->dynamic_ac_timing = true;
  2364. eg_pi->abm = true;
  2365. eg_pi->mcls = true;
  2366. eg_pi->light_sleep = true;
  2367. eg_pi->memory_transition = true;
  2368. #if defined(CONFIG_ACPI)
  2369. eg_pi->pcie_performance_request =
  2370. radeon_acpi_is_pcie_performance_request_supported(rdev);
  2371. #else
  2372. eg_pi->pcie_performance_request = false;
  2373. #endif
  2374. if (rdev->family == CHIP_BARTS)
  2375. eg_pi->dll_default_on = true;
  2376. else
  2377. eg_pi->dll_default_on = false;
  2378. eg_pi->sclk_deep_sleep = false;
  2379. if (ASIC_IS_LOMBOK(rdev))
  2380. pi->mclk_stutter_mode_threshold = 30000;
  2381. else
  2382. pi->mclk_stutter_mode_threshold = 0;
  2383. pi->sram_end = SMC_RAM_END;
  2384. rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  2385. rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  2386. rdev->pm.dpm.dyn_state.min_vddc_for_pcie_gen2 = 900;
  2387. rdev->pm.dpm.dyn_state.valid_sclk_values.count = ARRAY_SIZE(btc_valid_sclk);
  2388. rdev->pm.dpm.dyn_state.valid_sclk_values.values = btc_valid_sclk;
  2389. rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  2390. rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  2391. if (rdev->family == CHIP_TURKS)
  2392. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  2393. else
  2394. rdev->pm.dpm.dyn_state.sclk_mclk_delta = 10000;
  2395. return 0;
  2396. }
  2397. void btc_dpm_fini(struct radeon_device *rdev)
  2398. {
  2399. int i;
  2400. for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
  2401. kfree(rdev->pm.dpm.ps[i].ps_priv);
  2402. }
  2403. kfree(rdev->pm.dpm.ps);
  2404. kfree(rdev->pm.dpm.priv);
  2405. kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  2406. r600_free_extended_power_table(rdev);
  2407. }
  2408. u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low)
  2409. {
  2410. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2411. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2412. if (low)
  2413. return requested_state->low.sclk;
  2414. else
  2415. return requested_state->high.sclk;
  2416. }
  2417. u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low)
  2418. {
  2419. struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
  2420. struct rv7xx_ps *requested_state = rv770_get_ps(&eg_pi->requested_rps);
  2421. if (low)
  2422. return requested_state->low.mclk;
  2423. else
  2424. return requested_state->high.mclk;
  2425. }