intel_hdmi.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <drm/drmP.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_edid.h>
  34. #include "intel_drv.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  38. {
  39. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  40. }
  41. static void
  42. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  43. {
  44. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  45. struct drm_i915_private *dev_priv = dev->dev_private;
  46. uint32_t enabled_bits;
  47. enabled_bits = HAS_DDI(dev) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  48. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  49. "HDMI port enabled, expecting disabled\n");
  50. }
  51. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  52. {
  53. struct intel_digital_port *intel_dig_port =
  54. container_of(encoder, struct intel_digital_port, base.base);
  55. return &intel_dig_port->hdmi;
  56. }
  57. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  58. {
  59. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  60. }
  61. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  62. {
  63. uint8_t *data = (uint8_t *)frame;
  64. uint8_t sum = 0;
  65. unsigned i;
  66. frame->checksum = 0;
  67. frame->ecc = 0;
  68. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  69. sum += data[i];
  70. frame->checksum = 0x100 - sum;
  71. }
  72. static u32 g4x_infoframe_index(struct dip_infoframe *frame)
  73. {
  74. switch (frame->type) {
  75. case DIP_TYPE_AVI:
  76. return VIDEO_DIP_SELECT_AVI;
  77. case DIP_TYPE_SPD:
  78. return VIDEO_DIP_SELECT_SPD;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. return 0;
  82. }
  83. }
  84. static u32 g4x_infoframe_enable(struct dip_infoframe *frame)
  85. {
  86. switch (frame->type) {
  87. case DIP_TYPE_AVI:
  88. return VIDEO_DIP_ENABLE_AVI;
  89. case DIP_TYPE_SPD:
  90. return VIDEO_DIP_ENABLE_SPD;
  91. default:
  92. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  93. return 0;
  94. }
  95. }
  96. static u32 hsw_infoframe_enable(struct dip_infoframe *frame)
  97. {
  98. switch (frame->type) {
  99. case DIP_TYPE_AVI:
  100. return VIDEO_DIP_ENABLE_AVI_HSW;
  101. case DIP_TYPE_SPD:
  102. return VIDEO_DIP_ENABLE_SPD_HSW;
  103. default:
  104. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  105. return 0;
  106. }
  107. }
  108. static u32 hsw_infoframe_data_reg(struct dip_infoframe *frame,
  109. enum transcoder cpu_transcoder)
  110. {
  111. switch (frame->type) {
  112. case DIP_TYPE_AVI:
  113. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder);
  114. case DIP_TYPE_SPD:
  115. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder);
  116. default:
  117. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  118. return 0;
  119. }
  120. }
  121. static void g4x_write_infoframe(struct drm_encoder *encoder,
  122. struct dip_infoframe *frame)
  123. {
  124. uint32_t *data = (uint32_t *)frame;
  125. struct drm_device *dev = encoder->dev;
  126. struct drm_i915_private *dev_priv = dev->dev_private;
  127. u32 val = I915_READ(VIDEO_DIP_CTL);
  128. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  129. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  130. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  131. val |= g4x_infoframe_index(frame);
  132. val &= ~g4x_infoframe_enable(frame);
  133. I915_WRITE(VIDEO_DIP_CTL, val);
  134. mmiowb();
  135. for (i = 0; i < len; i += 4) {
  136. I915_WRITE(VIDEO_DIP_DATA, *data);
  137. data++;
  138. }
  139. /* Write every possible data byte to force correct ECC calculation. */
  140. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  141. I915_WRITE(VIDEO_DIP_DATA, 0);
  142. mmiowb();
  143. val |= g4x_infoframe_enable(frame);
  144. val &= ~VIDEO_DIP_FREQ_MASK;
  145. val |= VIDEO_DIP_FREQ_VSYNC;
  146. I915_WRITE(VIDEO_DIP_CTL, val);
  147. POSTING_READ(VIDEO_DIP_CTL);
  148. }
  149. static void ibx_write_infoframe(struct drm_encoder *encoder,
  150. struct dip_infoframe *frame)
  151. {
  152. uint32_t *data = (uint32_t *)frame;
  153. struct drm_device *dev = encoder->dev;
  154. struct drm_i915_private *dev_priv = dev->dev_private;
  155. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  156. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  157. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  158. u32 val = I915_READ(reg);
  159. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  160. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  161. val |= g4x_infoframe_index(frame);
  162. val &= ~g4x_infoframe_enable(frame);
  163. I915_WRITE(reg, val);
  164. mmiowb();
  165. for (i = 0; i < len; i += 4) {
  166. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  167. data++;
  168. }
  169. /* Write every possible data byte to force correct ECC calculation. */
  170. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  171. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  172. mmiowb();
  173. val |= g4x_infoframe_enable(frame);
  174. val &= ~VIDEO_DIP_FREQ_MASK;
  175. val |= VIDEO_DIP_FREQ_VSYNC;
  176. I915_WRITE(reg, val);
  177. POSTING_READ(reg);
  178. }
  179. static void cpt_write_infoframe(struct drm_encoder *encoder,
  180. struct dip_infoframe *frame)
  181. {
  182. uint32_t *data = (uint32_t *)frame;
  183. struct drm_device *dev = encoder->dev;
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  186. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  187. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  188. u32 val = I915_READ(reg);
  189. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  190. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  191. val |= g4x_infoframe_index(frame);
  192. /* The DIP control register spec says that we need to update the AVI
  193. * infoframe without clearing its enable bit */
  194. if (frame->type != DIP_TYPE_AVI)
  195. val &= ~g4x_infoframe_enable(frame);
  196. I915_WRITE(reg, val);
  197. mmiowb();
  198. for (i = 0; i < len; i += 4) {
  199. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  200. data++;
  201. }
  202. /* Write every possible data byte to force correct ECC calculation. */
  203. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  204. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  205. mmiowb();
  206. val |= g4x_infoframe_enable(frame);
  207. val &= ~VIDEO_DIP_FREQ_MASK;
  208. val |= VIDEO_DIP_FREQ_VSYNC;
  209. I915_WRITE(reg, val);
  210. POSTING_READ(reg);
  211. }
  212. static void vlv_write_infoframe(struct drm_encoder *encoder,
  213. struct dip_infoframe *frame)
  214. {
  215. uint32_t *data = (uint32_t *)frame;
  216. struct drm_device *dev = encoder->dev;
  217. struct drm_i915_private *dev_priv = dev->dev_private;
  218. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  219. int reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  220. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  221. u32 val = I915_READ(reg);
  222. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  223. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  224. val |= g4x_infoframe_index(frame);
  225. val &= ~g4x_infoframe_enable(frame);
  226. I915_WRITE(reg, val);
  227. mmiowb();
  228. for (i = 0; i < len; i += 4) {
  229. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  230. data++;
  231. }
  232. /* Write every possible data byte to force correct ECC calculation. */
  233. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  234. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  235. mmiowb();
  236. val |= g4x_infoframe_enable(frame);
  237. val &= ~VIDEO_DIP_FREQ_MASK;
  238. val |= VIDEO_DIP_FREQ_VSYNC;
  239. I915_WRITE(reg, val);
  240. POSTING_READ(reg);
  241. }
  242. static void hsw_write_infoframe(struct drm_encoder *encoder,
  243. struct dip_infoframe *frame)
  244. {
  245. uint32_t *data = (uint32_t *)frame;
  246. struct drm_device *dev = encoder->dev;
  247. struct drm_i915_private *dev_priv = dev->dev_private;
  248. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  249. u32 ctl_reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  250. u32 data_reg = hsw_infoframe_data_reg(frame, intel_crtc->config.cpu_transcoder);
  251. unsigned int i, len = DIP_HEADER_SIZE + frame->len;
  252. u32 val = I915_READ(ctl_reg);
  253. if (data_reg == 0)
  254. return;
  255. val &= ~hsw_infoframe_enable(frame);
  256. I915_WRITE(ctl_reg, val);
  257. mmiowb();
  258. for (i = 0; i < len; i += 4) {
  259. I915_WRITE(data_reg + i, *data);
  260. data++;
  261. }
  262. /* Write every possible data byte to force correct ECC calculation. */
  263. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  264. I915_WRITE(data_reg + i, 0);
  265. mmiowb();
  266. val |= hsw_infoframe_enable(frame);
  267. I915_WRITE(ctl_reg, val);
  268. POSTING_READ(ctl_reg);
  269. }
  270. static void intel_set_infoframe(struct drm_encoder *encoder,
  271. struct dip_infoframe *frame)
  272. {
  273. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  274. intel_dip_infoframe_csum(frame);
  275. intel_hdmi->write_infoframe(encoder, frame);
  276. }
  277. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  278. struct drm_display_mode *adjusted_mode)
  279. {
  280. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  281. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  282. struct dip_infoframe avi_if = {
  283. .type = DIP_TYPE_AVI,
  284. .ver = DIP_VERSION_AVI,
  285. .len = DIP_LEN_AVI,
  286. };
  287. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
  288. avi_if.body.avi.YQ_CN_PR |= DIP_AVI_PR_2;
  289. if (intel_hdmi->rgb_quant_range_selectable) {
  290. if (intel_crtc->config.limited_color_range)
  291. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
  292. else
  293. avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
  294. }
  295. avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
  296. intel_set_infoframe(encoder, &avi_if);
  297. }
  298. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  299. {
  300. struct dip_infoframe spd_if;
  301. memset(&spd_if, 0, sizeof(spd_if));
  302. spd_if.type = DIP_TYPE_SPD;
  303. spd_if.ver = DIP_VERSION_SPD;
  304. spd_if.len = DIP_LEN_SPD;
  305. strcpy(spd_if.body.spd.vn, "Intel");
  306. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  307. spd_if.body.spd.sdi = DIP_SPD_PC;
  308. intel_set_infoframe(encoder, &spd_if);
  309. }
  310. static void g4x_set_infoframes(struct drm_encoder *encoder,
  311. struct drm_display_mode *adjusted_mode)
  312. {
  313. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  314. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  315. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  316. u32 reg = VIDEO_DIP_CTL;
  317. u32 val = I915_READ(reg);
  318. u32 port;
  319. assert_hdmi_port_disabled(intel_hdmi);
  320. /* If the registers were not initialized yet, they might be zeroes,
  321. * which means we're selecting the AVI DIP and we're setting its
  322. * frequency to once. This seems to really confuse the HW and make
  323. * things stop working (the register spec says the AVI always needs to
  324. * be sent every VSync). So here we avoid writing to the register more
  325. * than we need and also explicitly select the AVI DIP and explicitly
  326. * set its frequency to every VSync. Avoiding to write it twice seems to
  327. * be enough to solve the problem, but being defensive shouldn't hurt us
  328. * either. */
  329. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  330. if (!intel_hdmi->has_hdmi_sink) {
  331. if (!(val & VIDEO_DIP_ENABLE))
  332. return;
  333. val &= ~VIDEO_DIP_ENABLE;
  334. I915_WRITE(reg, val);
  335. POSTING_READ(reg);
  336. return;
  337. }
  338. switch (intel_dig_port->port) {
  339. case PORT_B:
  340. port = VIDEO_DIP_PORT_B;
  341. break;
  342. case PORT_C:
  343. port = VIDEO_DIP_PORT_C;
  344. break;
  345. default:
  346. BUG();
  347. return;
  348. }
  349. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  350. if (val & VIDEO_DIP_ENABLE) {
  351. val &= ~VIDEO_DIP_ENABLE;
  352. I915_WRITE(reg, val);
  353. POSTING_READ(reg);
  354. }
  355. val &= ~VIDEO_DIP_PORT_MASK;
  356. val |= port;
  357. }
  358. val |= VIDEO_DIP_ENABLE;
  359. val &= ~VIDEO_DIP_ENABLE_VENDOR;
  360. I915_WRITE(reg, val);
  361. POSTING_READ(reg);
  362. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  363. intel_hdmi_set_spd_infoframe(encoder);
  364. }
  365. static void ibx_set_infoframes(struct drm_encoder *encoder,
  366. struct drm_display_mode *adjusted_mode)
  367. {
  368. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  369. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  370. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  371. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  372. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  373. u32 val = I915_READ(reg);
  374. u32 port;
  375. assert_hdmi_port_disabled(intel_hdmi);
  376. /* See the big comment in g4x_set_infoframes() */
  377. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  378. if (!intel_hdmi->has_hdmi_sink) {
  379. if (!(val & VIDEO_DIP_ENABLE))
  380. return;
  381. val &= ~VIDEO_DIP_ENABLE;
  382. I915_WRITE(reg, val);
  383. POSTING_READ(reg);
  384. return;
  385. }
  386. switch (intel_dig_port->port) {
  387. case PORT_B:
  388. port = VIDEO_DIP_PORT_B;
  389. break;
  390. case PORT_C:
  391. port = VIDEO_DIP_PORT_C;
  392. break;
  393. case PORT_D:
  394. port = VIDEO_DIP_PORT_D;
  395. break;
  396. default:
  397. BUG();
  398. return;
  399. }
  400. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  401. if (val & VIDEO_DIP_ENABLE) {
  402. val &= ~VIDEO_DIP_ENABLE;
  403. I915_WRITE(reg, val);
  404. POSTING_READ(reg);
  405. }
  406. val &= ~VIDEO_DIP_PORT_MASK;
  407. val |= port;
  408. }
  409. val |= VIDEO_DIP_ENABLE;
  410. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  411. VIDEO_DIP_ENABLE_GCP);
  412. I915_WRITE(reg, val);
  413. POSTING_READ(reg);
  414. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  415. intel_hdmi_set_spd_infoframe(encoder);
  416. }
  417. static void cpt_set_infoframes(struct drm_encoder *encoder,
  418. struct drm_display_mode *adjusted_mode)
  419. {
  420. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  421. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  422. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  423. u32 reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  424. u32 val = I915_READ(reg);
  425. assert_hdmi_port_disabled(intel_hdmi);
  426. /* See the big comment in g4x_set_infoframes() */
  427. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  428. if (!intel_hdmi->has_hdmi_sink) {
  429. if (!(val & VIDEO_DIP_ENABLE))
  430. return;
  431. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI);
  432. I915_WRITE(reg, val);
  433. POSTING_READ(reg);
  434. return;
  435. }
  436. /* Set both together, unset both together: see the spec. */
  437. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  438. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  439. VIDEO_DIP_ENABLE_GCP);
  440. I915_WRITE(reg, val);
  441. POSTING_READ(reg);
  442. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  443. intel_hdmi_set_spd_infoframe(encoder);
  444. }
  445. static void vlv_set_infoframes(struct drm_encoder *encoder,
  446. struct drm_display_mode *adjusted_mode)
  447. {
  448. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  449. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  450. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  451. u32 reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  452. u32 val = I915_READ(reg);
  453. assert_hdmi_port_disabled(intel_hdmi);
  454. /* See the big comment in g4x_set_infoframes() */
  455. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  456. if (!intel_hdmi->has_hdmi_sink) {
  457. if (!(val & VIDEO_DIP_ENABLE))
  458. return;
  459. val &= ~VIDEO_DIP_ENABLE;
  460. I915_WRITE(reg, val);
  461. POSTING_READ(reg);
  462. return;
  463. }
  464. val |= VIDEO_DIP_ENABLE;
  465. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  466. VIDEO_DIP_ENABLE_GCP);
  467. I915_WRITE(reg, val);
  468. POSTING_READ(reg);
  469. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  470. intel_hdmi_set_spd_infoframe(encoder);
  471. }
  472. static void hsw_set_infoframes(struct drm_encoder *encoder,
  473. struct drm_display_mode *adjusted_mode)
  474. {
  475. struct drm_i915_private *dev_priv = encoder->dev->dev_private;
  476. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  477. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  478. u32 reg = HSW_TVIDEO_DIP_CTL(intel_crtc->config.cpu_transcoder);
  479. u32 val = I915_READ(reg);
  480. assert_hdmi_port_disabled(intel_hdmi);
  481. if (!intel_hdmi->has_hdmi_sink) {
  482. I915_WRITE(reg, 0);
  483. POSTING_READ(reg);
  484. return;
  485. }
  486. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_GCP_HSW |
  487. VIDEO_DIP_ENABLE_VS_HSW | VIDEO_DIP_ENABLE_GMP_HSW);
  488. I915_WRITE(reg, val);
  489. POSTING_READ(reg);
  490. intel_hdmi_set_avi_infoframe(encoder, adjusted_mode);
  491. intel_hdmi_set_spd_infoframe(encoder);
  492. }
  493. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  494. struct drm_display_mode *mode,
  495. struct drm_display_mode *adjusted_mode)
  496. {
  497. struct drm_device *dev = encoder->dev;
  498. struct drm_i915_private *dev_priv = dev->dev_private;
  499. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->crtc);
  500. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  501. u32 hdmi_val;
  502. hdmi_val = SDVO_ENCODING_HDMI;
  503. if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
  504. hdmi_val |= intel_hdmi->color_range;
  505. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  506. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  507. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  508. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  509. if (intel_crtc->config.pipe_bpp > 24)
  510. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  511. else
  512. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  513. /* Required on CPT */
  514. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  515. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  516. if (intel_hdmi->has_audio) {
  517. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  518. pipe_name(intel_crtc->pipe));
  519. hdmi_val |= SDVO_AUDIO_ENABLE;
  520. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  521. intel_write_eld(encoder, adjusted_mode);
  522. }
  523. if (HAS_PCH_CPT(dev))
  524. hdmi_val |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
  525. else
  526. hdmi_val |= SDVO_PIPE_SEL(intel_crtc->pipe);
  527. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  528. POSTING_READ(intel_hdmi->hdmi_reg);
  529. intel_hdmi->set_infoframes(encoder, adjusted_mode);
  530. }
  531. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  532. enum pipe *pipe)
  533. {
  534. struct drm_device *dev = encoder->base.dev;
  535. struct drm_i915_private *dev_priv = dev->dev_private;
  536. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  537. u32 tmp;
  538. tmp = I915_READ(intel_hdmi->hdmi_reg);
  539. if (!(tmp & SDVO_ENABLE))
  540. return false;
  541. if (HAS_PCH_CPT(dev))
  542. *pipe = PORT_TO_PIPE_CPT(tmp);
  543. else
  544. *pipe = PORT_TO_PIPE(tmp);
  545. return true;
  546. }
  547. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  548. struct intel_crtc_config *pipe_config)
  549. {
  550. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  551. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  552. u32 tmp, flags = 0;
  553. tmp = I915_READ(intel_hdmi->hdmi_reg);
  554. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  555. flags |= DRM_MODE_FLAG_PHSYNC;
  556. else
  557. flags |= DRM_MODE_FLAG_NHSYNC;
  558. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  559. flags |= DRM_MODE_FLAG_PVSYNC;
  560. else
  561. flags |= DRM_MODE_FLAG_NVSYNC;
  562. pipe_config->adjusted_mode.flags |= flags;
  563. }
  564. static void intel_enable_hdmi(struct intel_encoder *encoder)
  565. {
  566. struct drm_device *dev = encoder->base.dev;
  567. struct drm_i915_private *dev_priv = dev->dev_private;
  568. struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
  569. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  570. u32 temp;
  571. u32 enable_bits = SDVO_ENABLE;
  572. if (intel_hdmi->has_audio)
  573. enable_bits |= SDVO_AUDIO_ENABLE;
  574. temp = I915_READ(intel_hdmi->hdmi_reg);
  575. /* HW workaround for IBX, we need to move the port to transcoder A
  576. * before disabling it, so restore the transcoder select bit here. */
  577. if (HAS_PCH_IBX(dev))
  578. enable_bits |= SDVO_PIPE_SEL(intel_crtc->pipe);
  579. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  580. * we do this anyway which shows more stable in testing.
  581. */
  582. if (HAS_PCH_SPLIT(dev)) {
  583. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  584. POSTING_READ(intel_hdmi->hdmi_reg);
  585. }
  586. temp |= enable_bits;
  587. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  588. POSTING_READ(intel_hdmi->hdmi_reg);
  589. /* HW workaround, need to write this twice for issue that may result
  590. * in first write getting masked.
  591. */
  592. if (HAS_PCH_SPLIT(dev)) {
  593. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  594. POSTING_READ(intel_hdmi->hdmi_reg);
  595. }
  596. if (IS_VALLEYVIEW(dev)) {
  597. struct intel_digital_port *dport =
  598. enc_to_dig_port(&encoder->base);
  599. int channel = vlv_dport_to_channel(dport);
  600. vlv_wait_port_ready(dev_priv, channel);
  601. }
  602. }
  603. static void intel_disable_hdmi(struct intel_encoder *encoder)
  604. {
  605. struct drm_device *dev = encoder->base.dev;
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  608. u32 temp;
  609. u32 enable_bits = SDVO_ENABLE | SDVO_AUDIO_ENABLE;
  610. temp = I915_READ(intel_hdmi->hdmi_reg);
  611. /* HW workaround for IBX, we need to move the port to transcoder A
  612. * before disabling it. */
  613. if (HAS_PCH_IBX(dev)) {
  614. struct drm_crtc *crtc = encoder->base.crtc;
  615. int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
  616. if (temp & SDVO_PIPE_B_SELECT) {
  617. temp &= ~SDVO_PIPE_B_SELECT;
  618. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  619. POSTING_READ(intel_hdmi->hdmi_reg);
  620. /* Again we need to write this twice. */
  621. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  622. POSTING_READ(intel_hdmi->hdmi_reg);
  623. /* Transcoder selection bits only update
  624. * effectively on vblank. */
  625. if (crtc)
  626. intel_wait_for_vblank(dev, pipe);
  627. else
  628. msleep(50);
  629. }
  630. }
  631. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  632. * we do this anyway which shows more stable in testing.
  633. */
  634. if (HAS_PCH_SPLIT(dev)) {
  635. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  636. POSTING_READ(intel_hdmi->hdmi_reg);
  637. }
  638. temp &= ~enable_bits;
  639. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  640. POSTING_READ(intel_hdmi->hdmi_reg);
  641. /* HW workaround, need to write this twice for issue that may result
  642. * in first write getting masked.
  643. */
  644. if (HAS_PCH_SPLIT(dev)) {
  645. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  646. POSTING_READ(intel_hdmi->hdmi_reg);
  647. }
  648. }
  649. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  650. struct drm_display_mode *mode)
  651. {
  652. if (mode->clock > 165000)
  653. return MODE_CLOCK_HIGH;
  654. if (mode->clock < 20000)
  655. return MODE_CLOCK_LOW;
  656. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  657. return MODE_NO_DBLESCAN;
  658. return MODE_OK;
  659. }
  660. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  661. struct intel_crtc_config *pipe_config)
  662. {
  663. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  664. struct drm_device *dev = encoder->base.dev;
  665. struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
  666. int clock_12bpc = pipe_config->requested_mode.clock * 3 / 2;
  667. int desired_bpp;
  668. if (intel_hdmi->color_range_auto) {
  669. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  670. if (intel_hdmi->has_hdmi_sink &&
  671. drm_match_cea_mode(adjusted_mode) > 1)
  672. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  673. else
  674. intel_hdmi->color_range = 0;
  675. }
  676. if (intel_hdmi->color_range)
  677. pipe_config->limited_color_range = true;
  678. if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev))
  679. pipe_config->has_pch_encoder = true;
  680. /*
  681. * HDMI is either 12 or 8, so if the display lets 10bpc sneak
  682. * through, clamp it down. Note that g4x/vlv don't support 12bpc hdmi
  683. * outputs. We also need to check that the higher clock still fits
  684. * within limits.
  685. */
  686. if (pipe_config->pipe_bpp > 8*3 && clock_12bpc <= 225000
  687. && HAS_PCH_SPLIT(dev)) {
  688. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  689. desired_bpp = 12*3;
  690. /* Need to adjust the port link by 1.5x for 12bpc. */
  691. pipe_config->port_clock = clock_12bpc;
  692. } else {
  693. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  694. desired_bpp = 8*3;
  695. }
  696. if (!pipe_config->bw_constrained) {
  697. DRM_DEBUG_KMS("forcing pipe bpc to %i for HDMI\n", desired_bpp);
  698. pipe_config->pipe_bpp = desired_bpp;
  699. }
  700. if (adjusted_mode->clock > 225000) {
  701. DRM_DEBUG_KMS("too high HDMI clock, rejecting mode\n");
  702. return false;
  703. }
  704. return true;
  705. }
  706. static enum drm_connector_status
  707. intel_hdmi_detect(struct drm_connector *connector, bool force)
  708. {
  709. struct drm_device *dev = connector->dev;
  710. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  711. struct intel_digital_port *intel_dig_port =
  712. hdmi_to_dig_port(intel_hdmi);
  713. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  714. struct drm_i915_private *dev_priv = dev->dev_private;
  715. struct edid *edid;
  716. enum drm_connector_status status = connector_status_disconnected;
  717. intel_hdmi->has_hdmi_sink = false;
  718. intel_hdmi->has_audio = false;
  719. intel_hdmi->rgb_quant_range_selectable = false;
  720. edid = drm_get_edid(connector,
  721. intel_gmbus_get_adapter(dev_priv,
  722. intel_hdmi->ddc_bus));
  723. if (edid) {
  724. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  725. status = connector_status_connected;
  726. if (intel_hdmi->force_audio != HDMI_AUDIO_OFF_DVI)
  727. intel_hdmi->has_hdmi_sink =
  728. drm_detect_hdmi_monitor(edid);
  729. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  730. intel_hdmi->rgb_quant_range_selectable =
  731. drm_rgb_quant_range_selectable(edid);
  732. }
  733. kfree(edid);
  734. }
  735. if (status == connector_status_connected) {
  736. if (intel_hdmi->force_audio != HDMI_AUDIO_AUTO)
  737. intel_hdmi->has_audio =
  738. (intel_hdmi->force_audio == HDMI_AUDIO_ON);
  739. intel_encoder->type = INTEL_OUTPUT_HDMI;
  740. }
  741. return status;
  742. }
  743. static int intel_hdmi_get_modes(struct drm_connector *connector)
  744. {
  745. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  746. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  747. /* We should parse the EDID data and find out if it's an HDMI sink so
  748. * we can send audio to it.
  749. */
  750. return intel_ddc_get_modes(connector,
  751. intel_gmbus_get_adapter(dev_priv,
  752. intel_hdmi->ddc_bus));
  753. }
  754. static bool
  755. intel_hdmi_detect_audio(struct drm_connector *connector)
  756. {
  757. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  758. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  759. struct edid *edid;
  760. bool has_audio = false;
  761. edid = drm_get_edid(connector,
  762. intel_gmbus_get_adapter(dev_priv,
  763. intel_hdmi->ddc_bus));
  764. if (edid) {
  765. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  766. has_audio = drm_detect_monitor_audio(edid);
  767. kfree(edid);
  768. }
  769. return has_audio;
  770. }
  771. static int
  772. intel_hdmi_set_property(struct drm_connector *connector,
  773. struct drm_property *property,
  774. uint64_t val)
  775. {
  776. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  777. struct intel_digital_port *intel_dig_port =
  778. hdmi_to_dig_port(intel_hdmi);
  779. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  780. int ret;
  781. ret = drm_object_property_set_value(&connector->base, property, val);
  782. if (ret)
  783. return ret;
  784. if (property == dev_priv->force_audio_property) {
  785. enum hdmi_force_audio i = val;
  786. bool has_audio;
  787. if (i == intel_hdmi->force_audio)
  788. return 0;
  789. intel_hdmi->force_audio = i;
  790. if (i == HDMI_AUDIO_AUTO)
  791. has_audio = intel_hdmi_detect_audio(connector);
  792. else
  793. has_audio = (i == HDMI_AUDIO_ON);
  794. if (i == HDMI_AUDIO_OFF_DVI)
  795. intel_hdmi->has_hdmi_sink = 0;
  796. intel_hdmi->has_audio = has_audio;
  797. goto done;
  798. }
  799. if (property == dev_priv->broadcast_rgb_property) {
  800. bool old_auto = intel_hdmi->color_range_auto;
  801. uint32_t old_range = intel_hdmi->color_range;
  802. switch (val) {
  803. case INTEL_BROADCAST_RGB_AUTO:
  804. intel_hdmi->color_range_auto = true;
  805. break;
  806. case INTEL_BROADCAST_RGB_FULL:
  807. intel_hdmi->color_range_auto = false;
  808. intel_hdmi->color_range = 0;
  809. break;
  810. case INTEL_BROADCAST_RGB_LIMITED:
  811. intel_hdmi->color_range_auto = false;
  812. intel_hdmi->color_range = HDMI_COLOR_RANGE_16_235;
  813. break;
  814. default:
  815. return -EINVAL;
  816. }
  817. if (old_auto == intel_hdmi->color_range_auto &&
  818. old_range == intel_hdmi->color_range)
  819. return 0;
  820. goto done;
  821. }
  822. return -EINVAL;
  823. done:
  824. if (intel_dig_port->base.base.crtc)
  825. intel_crtc_restore_mode(intel_dig_port->base.base.crtc);
  826. return 0;
  827. }
  828. static void intel_hdmi_pre_enable(struct intel_encoder *encoder)
  829. {
  830. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  831. struct drm_device *dev = encoder->base.dev;
  832. struct drm_i915_private *dev_priv = dev->dev_private;
  833. struct intel_crtc *intel_crtc =
  834. to_intel_crtc(encoder->base.crtc);
  835. int port = vlv_dport_to_channel(dport);
  836. int pipe = intel_crtc->pipe;
  837. u32 val;
  838. if (!IS_VALLEYVIEW(dev))
  839. return;
  840. /* Enable clock channels for this port */
  841. val = vlv_dpio_read(dev_priv, DPIO_DATA_LANE_A(port));
  842. val = 0;
  843. if (pipe)
  844. val |= (1<<21);
  845. else
  846. val &= ~(1<<21);
  847. val |= 0x001000c4;
  848. vlv_dpio_write(dev_priv, DPIO_DATA_CHANNEL(port), val);
  849. /* HDMI 1.0V-2dB */
  850. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port), 0);
  851. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL4(port),
  852. 0x2b245f5f);
  853. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL2(port),
  854. 0x5578b83a);
  855. vlv_dpio_write(dev_priv, DPIO_TX_SWING_CTL3(port),
  856. 0x0c782040);
  857. vlv_dpio_write(dev_priv, DPIO_TX3_SWING_CTL4(port),
  858. 0x2b247878);
  859. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER0(port), 0x00030000);
  860. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  861. 0x00002000);
  862. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  863. DPIO_TX_OCALINIT_EN);
  864. /* Program lane clock */
  865. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF0(port),
  866. 0x00760018);
  867. vlv_dpio_write(dev_priv, DPIO_PCS_CLOCKBUF8(port),
  868. 0x00400888);
  869. }
  870. static void intel_hdmi_pre_pll_enable(struct intel_encoder *encoder)
  871. {
  872. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  873. struct drm_device *dev = encoder->base.dev;
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. int port = vlv_dport_to_channel(dport);
  876. if (!IS_VALLEYVIEW(dev))
  877. return;
  878. /* Program Tx lane resets to default */
  879. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port),
  880. DPIO_PCS_TX_LANE2_RESET |
  881. DPIO_PCS_TX_LANE1_RESET);
  882. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port),
  883. DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
  884. DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
  885. (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
  886. DPIO_PCS_CLK_SOFT_RESET);
  887. /* Fix up inter-pair skew failure */
  888. vlv_dpio_write(dev_priv, DPIO_PCS_STAGGER1(port), 0x00750f00);
  889. vlv_dpio_write(dev_priv, DPIO_TX_CTL(port), 0x00001500);
  890. vlv_dpio_write(dev_priv, DPIO_TX_LANE(port), 0x40400000);
  891. vlv_dpio_write(dev_priv, DPIO_PCS_CTL_OVER1(port),
  892. 0x00002000);
  893. vlv_dpio_write(dev_priv, DPIO_TX_OCALINIT(port),
  894. DPIO_TX_OCALINIT_EN);
  895. }
  896. static void intel_hdmi_post_disable(struct intel_encoder *encoder)
  897. {
  898. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  899. struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
  900. int port = vlv_dport_to_channel(dport);
  901. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  902. mutex_lock(&dev_priv->dpio_lock);
  903. vlv_dpio_write(dev_priv, DPIO_PCS_TX(port), 0x00000000);
  904. vlv_dpio_write(dev_priv, DPIO_PCS_CLK(port), 0x00e00060);
  905. mutex_unlock(&dev_priv->dpio_lock);
  906. }
  907. static void intel_hdmi_destroy(struct drm_connector *connector)
  908. {
  909. drm_sysfs_connector_remove(connector);
  910. drm_connector_cleanup(connector);
  911. kfree(connector);
  912. }
  913. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  914. .mode_set = intel_hdmi_mode_set,
  915. };
  916. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  917. .dpms = intel_connector_dpms,
  918. .detect = intel_hdmi_detect,
  919. .fill_modes = drm_helper_probe_single_connector_modes,
  920. .set_property = intel_hdmi_set_property,
  921. .destroy = intel_hdmi_destroy,
  922. };
  923. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  924. .get_modes = intel_hdmi_get_modes,
  925. .mode_valid = intel_hdmi_mode_valid,
  926. .best_encoder = intel_best_encoder,
  927. };
  928. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  929. .destroy = intel_encoder_destroy,
  930. };
  931. static void
  932. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  933. {
  934. intel_attach_force_audio_property(connector);
  935. intel_attach_broadcast_rgb_property(connector);
  936. intel_hdmi->color_range_auto = true;
  937. }
  938. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  939. struct intel_connector *intel_connector)
  940. {
  941. struct drm_connector *connector = &intel_connector->base;
  942. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  943. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  944. struct drm_device *dev = intel_encoder->base.dev;
  945. struct drm_i915_private *dev_priv = dev->dev_private;
  946. enum port port = intel_dig_port->port;
  947. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  948. DRM_MODE_CONNECTOR_HDMIA);
  949. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  950. connector->interlace_allowed = 1;
  951. connector->doublescan_allowed = 0;
  952. switch (port) {
  953. case PORT_B:
  954. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  955. intel_encoder->hpd_pin = HPD_PORT_B;
  956. break;
  957. case PORT_C:
  958. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  959. intel_encoder->hpd_pin = HPD_PORT_C;
  960. break;
  961. case PORT_D:
  962. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  963. intel_encoder->hpd_pin = HPD_PORT_D;
  964. break;
  965. case PORT_A:
  966. intel_encoder->hpd_pin = HPD_PORT_A;
  967. /* Internal port only for eDP. */
  968. default:
  969. BUG();
  970. }
  971. if (IS_VALLEYVIEW(dev)) {
  972. intel_hdmi->write_infoframe = vlv_write_infoframe;
  973. intel_hdmi->set_infoframes = vlv_set_infoframes;
  974. } else if (!HAS_PCH_SPLIT(dev)) {
  975. intel_hdmi->write_infoframe = g4x_write_infoframe;
  976. intel_hdmi->set_infoframes = g4x_set_infoframes;
  977. } else if (HAS_DDI(dev)) {
  978. intel_hdmi->write_infoframe = hsw_write_infoframe;
  979. intel_hdmi->set_infoframes = hsw_set_infoframes;
  980. } else if (HAS_PCH_IBX(dev)) {
  981. intel_hdmi->write_infoframe = ibx_write_infoframe;
  982. intel_hdmi->set_infoframes = ibx_set_infoframes;
  983. } else {
  984. intel_hdmi->write_infoframe = cpt_write_infoframe;
  985. intel_hdmi->set_infoframes = cpt_set_infoframes;
  986. }
  987. if (HAS_DDI(dev))
  988. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  989. else
  990. intel_connector->get_hw_state = intel_connector_get_hw_state;
  991. intel_hdmi_add_properties(intel_hdmi, connector);
  992. intel_connector_attach_encoder(intel_connector, intel_encoder);
  993. drm_sysfs_connector_add(connector);
  994. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  995. * 0xd. Failure to do so will result in spurious interrupts being
  996. * generated on the port when a cable is not attached.
  997. */
  998. if (IS_G4X(dev) && !IS_GM45(dev)) {
  999. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1000. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1001. }
  1002. }
  1003. void intel_hdmi_init(struct drm_device *dev, int hdmi_reg, enum port port)
  1004. {
  1005. struct intel_digital_port *intel_dig_port;
  1006. struct intel_encoder *intel_encoder;
  1007. struct drm_encoder *encoder;
  1008. struct intel_connector *intel_connector;
  1009. intel_dig_port = kzalloc(sizeof(struct intel_digital_port), GFP_KERNEL);
  1010. if (!intel_dig_port)
  1011. return;
  1012. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1013. if (!intel_connector) {
  1014. kfree(intel_dig_port);
  1015. return;
  1016. }
  1017. intel_encoder = &intel_dig_port->base;
  1018. encoder = &intel_encoder->base;
  1019. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  1020. DRM_MODE_ENCODER_TMDS);
  1021. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  1022. intel_encoder->compute_config = intel_hdmi_compute_config;
  1023. intel_encoder->enable = intel_enable_hdmi;
  1024. intel_encoder->disable = intel_disable_hdmi;
  1025. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  1026. intel_encoder->get_config = intel_hdmi_get_config;
  1027. if (IS_VALLEYVIEW(dev)) {
  1028. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  1029. intel_encoder->pre_pll_enable = intel_hdmi_pre_pll_enable;
  1030. intel_encoder->post_disable = intel_hdmi_post_disable;
  1031. }
  1032. intel_encoder->type = INTEL_OUTPUT_HDMI;
  1033. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  1034. intel_encoder->cloneable = false;
  1035. intel_dig_port->port = port;
  1036. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  1037. intel_dig_port->dp.output_reg = 0;
  1038. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  1039. }