i915_gem_gtt.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. /* PPGTT stuff */
  30. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  31. #define GEN6_PDE_VALID (1 << 0)
  32. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  33. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  34. #define GEN6_PTE_VALID (1 << 0)
  35. #define GEN6_PTE_UNCACHED (1 << 1)
  36. #define HSW_PTE_UNCACHED (0)
  37. #define GEN6_PTE_CACHE_LLC (2 << 1)
  38. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  39. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  40. static gen6_gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  41. dma_addr_t addr,
  42. enum i915_cache_level level)
  43. {
  44. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  45. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  46. switch (level) {
  47. case I915_CACHE_LLC_MLC:
  48. pte |= GEN6_PTE_CACHE_LLC_MLC;
  49. break;
  50. case I915_CACHE_LLC:
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. break;
  53. case I915_CACHE_NONE:
  54. pte |= GEN6_PTE_UNCACHED;
  55. break;
  56. default:
  57. BUG();
  58. }
  59. return pte;
  60. }
  61. #define BYT_PTE_WRITEABLE (1 << 1)
  62. #define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
  63. static gen6_gtt_pte_t byt_pte_encode(struct drm_device *dev,
  64. dma_addr_t addr,
  65. enum i915_cache_level level)
  66. {
  67. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  68. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  69. /* Mark the page as writeable. Other platforms don't have a
  70. * setting for read-only/writable, so this matches that behavior.
  71. */
  72. pte |= BYT_PTE_WRITEABLE;
  73. if (level != I915_CACHE_NONE)
  74. pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
  75. return pte;
  76. }
  77. static gen6_gtt_pte_t hsw_pte_encode(struct drm_device *dev,
  78. dma_addr_t addr,
  79. enum i915_cache_level level)
  80. {
  81. gen6_gtt_pte_t pte = GEN6_PTE_VALID;
  82. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  83. if (level != I915_CACHE_NONE)
  84. pte |= GEN6_PTE_CACHE_LLC;
  85. return pte;
  86. }
  87. static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
  88. {
  89. struct drm_i915_private *dev_priv = ppgtt->dev->dev_private;
  90. gen6_gtt_pte_t __iomem *pd_addr;
  91. uint32_t pd_entry;
  92. int i;
  93. WARN_ON(ppgtt->pd_offset & 0x3f);
  94. pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
  95. ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
  96. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  97. dma_addr_t pt_addr;
  98. pt_addr = ppgtt->pt_dma_addr[i];
  99. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  100. pd_entry |= GEN6_PDE_VALID;
  101. writel(pd_entry, pd_addr + i);
  102. }
  103. readl(pd_addr);
  104. }
  105. static int gen6_ppgtt_enable(struct drm_device *dev)
  106. {
  107. drm_i915_private_t *dev_priv = dev->dev_private;
  108. uint32_t pd_offset;
  109. struct intel_ring_buffer *ring;
  110. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  111. int i;
  112. BUG_ON(ppgtt->pd_offset & 0x3f);
  113. gen6_write_pdes(ppgtt);
  114. pd_offset = ppgtt->pd_offset;
  115. pd_offset /= 64; /* in cachelines, */
  116. pd_offset <<= 16;
  117. if (INTEL_INFO(dev)->gen == 6) {
  118. uint32_t ecochk, gab_ctl, ecobits;
  119. ecobits = I915_READ(GAC_ECO_BITS);
  120. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
  121. ECOBITS_PPGTT_CACHE64B);
  122. gab_ctl = I915_READ(GAB_CTL);
  123. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  124. ecochk = I915_READ(GAM_ECOCHK);
  125. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  126. ECOCHK_PPGTT_CACHE64B);
  127. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  128. } else if (INTEL_INFO(dev)->gen >= 7) {
  129. uint32_t ecochk, ecobits;
  130. ecobits = I915_READ(GAC_ECO_BITS);
  131. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  132. ecochk = I915_READ(GAM_ECOCHK);
  133. if (IS_HASWELL(dev)) {
  134. ecochk |= ECOCHK_PPGTT_WB_HSW;
  135. } else {
  136. ecochk |= ECOCHK_PPGTT_LLC_IVB;
  137. ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
  138. }
  139. I915_WRITE(GAM_ECOCHK, ecochk);
  140. /* GFX_MODE is per-ring on gen7+ */
  141. }
  142. for_each_ring(ring, dev_priv, i) {
  143. if (INTEL_INFO(dev)->gen >= 7)
  144. I915_WRITE(RING_MODE_GEN7(ring),
  145. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  146. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  147. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  148. }
  149. return 0;
  150. }
  151. /* PPGTT support for Sandybdrige/Gen6 and later */
  152. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  153. unsigned first_entry,
  154. unsigned num_entries)
  155. {
  156. gen6_gtt_pte_t *pt_vaddr, scratch_pte;
  157. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  158. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  159. unsigned last_pte, i;
  160. scratch_pte = ppgtt->pte_encode(ppgtt->dev,
  161. ppgtt->scratch_page_dma_addr,
  162. I915_CACHE_LLC);
  163. while (num_entries) {
  164. last_pte = first_pte + num_entries;
  165. if (last_pte > I915_PPGTT_PT_ENTRIES)
  166. last_pte = I915_PPGTT_PT_ENTRIES;
  167. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  168. for (i = first_pte; i < last_pte; i++)
  169. pt_vaddr[i] = scratch_pte;
  170. kunmap_atomic(pt_vaddr);
  171. num_entries -= last_pte - first_pte;
  172. first_pte = 0;
  173. act_pt++;
  174. }
  175. }
  176. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  177. struct sg_table *pages,
  178. unsigned first_entry,
  179. enum i915_cache_level cache_level)
  180. {
  181. gen6_gtt_pte_t *pt_vaddr;
  182. unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
  183. unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  184. struct sg_page_iter sg_iter;
  185. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  186. for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
  187. dma_addr_t page_addr;
  188. page_addr = sg_page_iter_dma_address(&sg_iter);
  189. pt_vaddr[act_pte] = ppgtt->pte_encode(ppgtt->dev, page_addr,
  190. cache_level);
  191. if (++act_pte == I915_PPGTT_PT_ENTRIES) {
  192. kunmap_atomic(pt_vaddr);
  193. act_pt++;
  194. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
  195. act_pte = 0;
  196. }
  197. }
  198. kunmap_atomic(pt_vaddr);
  199. }
  200. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  201. {
  202. int i;
  203. if (ppgtt->pt_dma_addr) {
  204. for (i = 0; i < ppgtt->num_pd_entries; i++)
  205. pci_unmap_page(ppgtt->dev->pdev,
  206. ppgtt->pt_dma_addr[i],
  207. 4096, PCI_DMA_BIDIRECTIONAL);
  208. }
  209. kfree(ppgtt->pt_dma_addr);
  210. for (i = 0; i < ppgtt->num_pd_entries; i++)
  211. __free_page(ppgtt->pt_pages[i]);
  212. kfree(ppgtt->pt_pages);
  213. kfree(ppgtt);
  214. }
  215. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  216. {
  217. struct drm_device *dev = ppgtt->dev;
  218. struct drm_i915_private *dev_priv = dev->dev_private;
  219. unsigned first_pd_entry_in_global_pt;
  220. int i;
  221. int ret = -ENOMEM;
  222. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  223. * entries. For aliasing ppgtt support we just steal them at the end for
  224. * now. */
  225. first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
  226. if (IS_HASWELL(dev)) {
  227. ppgtt->pte_encode = hsw_pte_encode;
  228. } else if (IS_VALLEYVIEW(dev)) {
  229. ppgtt->pte_encode = byt_pte_encode;
  230. } else {
  231. ppgtt->pte_encode = gen6_pte_encode;
  232. }
  233. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  234. ppgtt->enable = gen6_ppgtt_enable;
  235. ppgtt->clear_range = gen6_ppgtt_clear_range;
  236. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  237. ppgtt->cleanup = gen6_ppgtt_cleanup;
  238. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  239. GFP_KERNEL);
  240. if (!ppgtt->pt_pages)
  241. return -ENOMEM;
  242. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  243. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  244. if (!ppgtt->pt_pages[i])
  245. goto err_pt_alloc;
  246. }
  247. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  248. GFP_KERNEL);
  249. if (!ppgtt->pt_dma_addr)
  250. goto err_pt_alloc;
  251. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  252. dma_addr_t pt_addr;
  253. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  254. PCI_DMA_BIDIRECTIONAL);
  255. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  256. ret = -EIO;
  257. goto err_pd_pin;
  258. }
  259. ppgtt->pt_dma_addr[i] = pt_addr;
  260. }
  261. ppgtt->clear_range(ppgtt, 0,
  262. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  263. ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
  264. return 0;
  265. err_pd_pin:
  266. if (ppgtt->pt_dma_addr) {
  267. for (i--; i >= 0; i--)
  268. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  269. 4096, PCI_DMA_BIDIRECTIONAL);
  270. }
  271. err_pt_alloc:
  272. kfree(ppgtt->pt_dma_addr);
  273. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  274. if (ppgtt->pt_pages[i])
  275. __free_page(ppgtt->pt_pages[i]);
  276. }
  277. kfree(ppgtt->pt_pages);
  278. return ret;
  279. }
  280. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  281. {
  282. struct drm_i915_private *dev_priv = dev->dev_private;
  283. struct i915_hw_ppgtt *ppgtt;
  284. int ret;
  285. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  286. if (!ppgtt)
  287. return -ENOMEM;
  288. ppgtt->dev = dev;
  289. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  290. if (INTEL_INFO(dev)->gen < 8)
  291. ret = gen6_ppgtt_init(ppgtt);
  292. else
  293. BUG();
  294. if (ret)
  295. kfree(ppgtt);
  296. else
  297. dev_priv->mm.aliasing_ppgtt = ppgtt;
  298. return ret;
  299. }
  300. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  301. {
  302. struct drm_i915_private *dev_priv = dev->dev_private;
  303. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  304. if (!ppgtt)
  305. return;
  306. ppgtt->cleanup(ppgtt);
  307. dev_priv->mm.aliasing_ppgtt = NULL;
  308. }
  309. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  310. struct drm_i915_gem_object *obj,
  311. enum i915_cache_level cache_level)
  312. {
  313. ppgtt->insert_entries(ppgtt, obj->pages,
  314. obj->gtt_space->start >> PAGE_SHIFT,
  315. cache_level);
  316. }
  317. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  318. struct drm_i915_gem_object *obj)
  319. {
  320. ppgtt->clear_range(ppgtt,
  321. obj->gtt_space->start >> PAGE_SHIFT,
  322. obj->base.size >> PAGE_SHIFT);
  323. }
  324. extern int intel_iommu_gfx_mapped;
  325. /* Certain Gen5 chipsets require require idling the GPU before
  326. * unmapping anything from the GTT when VT-d is enabled.
  327. */
  328. static inline bool needs_idle_maps(struct drm_device *dev)
  329. {
  330. #ifdef CONFIG_INTEL_IOMMU
  331. /* Query intel_iommu to see if we need the workaround. Presumably that
  332. * was loaded first.
  333. */
  334. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  335. return true;
  336. #endif
  337. return false;
  338. }
  339. static bool do_idling(struct drm_i915_private *dev_priv)
  340. {
  341. bool ret = dev_priv->mm.interruptible;
  342. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  343. dev_priv->mm.interruptible = false;
  344. if (i915_gpu_idle(dev_priv->dev)) {
  345. DRM_ERROR("Couldn't idle GPU\n");
  346. /* Wait a bit, in hopes it avoids the hang */
  347. udelay(10);
  348. }
  349. }
  350. return ret;
  351. }
  352. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  353. {
  354. if (unlikely(dev_priv->gtt.do_idle_maps))
  355. dev_priv->mm.interruptible = interruptible;
  356. }
  357. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  358. {
  359. struct drm_i915_private *dev_priv = dev->dev_private;
  360. struct drm_i915_gem_object *obj;
  361. /* First fill our portion of the GTT with scratch pages */
  362. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  363. dev_priv->gtt.total / PAGE_SIZE);
  364. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  365. i915_gem_clflush_object(obj);
  366. i915_gem_gtt_bind_object(obj, obj->cache_level);
  367. }
  368. i915_gem_chipset_flush(dev);
  369. }
  370. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  371. {
  372. if (obj->has_dma_mapping)
  373. return 0;
  374. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  375. obj->pages->sgl, obj->pages->nents,
  376. PCI_DMA_BIDIRECTIONAL))
  377. return -ENOSPC;
  378. return 0;
  379. }
  380. /*
  381. * Binds an object into the global gtt with the specified cache level. The object
  382. * will be accessible to the GPU via commands whose operands reference offsets
  383. * within the global GTT as well as accessible by the GPU through the GMADR
  384. * mapped BAR (dev_priv->mm.gtt->gtt).
  385. */
  386. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  387. struct sg_table *st,
  388. unsigned int first_entry,
  389. enum i915_cache_level level)
  390. {
  391. struct drm_i915_private *dev_priv = dev->dev_private;
  392. gen6_gtt_pte_t __iomem *gtt_entries =
  393. (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  394. int i = 0;
  395. struct sg_page_iter sg_iter;
  396. dma_addr_t addr;
  397. for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
  398. addr = sg_page_iter_dma_address(&sg_iter);
  399. iowrite32(dev_priv->gtt.pte_encode(dev, addr, level),
  400. &gtt_entries[i]);
  401. i++;
  402. }
  403. /* XXX: This serves as a posting read to make sure that the PTE has
  404. * actually been updated. There is some concern that even though
  405. * registers and PTEs are within the same BAR that they are potentially
  406. * of NUMA access patterns. Therefore, even with the way we assume
  407. * hardware should work, we must keep this posting read for paranoia.
  408. */
  409. if (i != 0)
  410. WARN_ON(readl(&gtt_entries[i-1])
  411. != dev_priv->gtt.pte_encode(dev, addr, level));
  412. /* This next bit makes the above posting read even more important. We
  413. * want to flush the TLBs only after we're certain all the PTE updates
  414. * have finished.
  415. */
  416. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  417. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  418. }
  419. static void gen6_ggtt_clear_range(struct drm_device *dev,
  420. unsigned int first_entry,
  421. unsigned int num_entries)
  422. {
  423. struct drm_i915_private *dev_priv = dev->dev_private;
  424. gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
  425. (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  426. const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
  427. int i;
  428. if (WARN(num_entries > max_entries,
  429. "First entry = %d; Num entries = %d (max=%d)\n",
  430. first_entry, num_entries, max_entries))
  431. num_entries = max_entries;
  432. scratch_pte = dev_priv->gtt.pte_encode(dev,
  433. dev_priv->gtt.scratch_page_dma,
  434. I915_CACHE_LLC);
  435. for (i = 0; i < num_entries; i++)
  436. iowrite32(scratch_pte, &gtt_base[i]);
  437. readl(gtt_base);
  438. }
  439. static void i915_ggtt_insert_entries(struct drm_device *dev,
  440. struct sg_table *st,
  441. unsigned int pg_start,
  442. enum i915_cache_level cache_level)
  443. {
  444. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  445. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  446. intel_gtt_insert_sg_entries(st, pg_start, flags);
  447. }
  448. static void i915_ggtt_clear_range(struct drm_device *dev,
  449. unsigned int first_entry,
  450. unsigned int num_entries)
  451. {
  452. intel_gtt_clear_range(first_entry, num_entries);
  453. }
  454. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  455. enum i915_cache_level cache_level)
  456. {
  457. struct drm_device *dev = obj->base.dev;
  458. struct drm_i915_private *dev_priv = dev->dev_private;
  459. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  460. obj->gtt_space->start >> PAGE_SHIFT,
  461. cache_level);
  462. obj->has_global_gtt_mapping = 1;
  463. }
  464. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  465. {
  466. struct drm_device *dev = obj->base.dev;
  467. struct drm_i915_private *dev_priv = dev->dev_private;
  468. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  469. obj->gtt_space->start >> PAGE_SHIFT,
  470. obj->base.size >> PAGE_SHIFT);
  471. obj->has_global_gtt_mapping = 0;
  472. }
  473. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  474. {
  475. struct drm_device *dev = obj->base.dev;
  476. struct drm_i915_private *dev_priv = dev->dev_private;
  477. bool interruptible;
  478. interruptible = do_idling(dev_priv);
  479. if (!obj->has_dma_mapping)
  480. dma_unmap_sg(&dev->pdev->dev,
  481. obj->pages->sgl, obj->pages->nents,
  482. PCI_DMA_BIDIRECTIONAL);
  483. undo_idling(dev_priv, interruptible);
  484. }
  485. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  486. unsigned long color,
  487. unsigned long *start,
  488. unsigned long *end)
  489. {
  490. if (node->color != color)
  491. *start += 4096;
  492. if (!list_empty(&node->node_list)) {
  493. node = list_entry(node->node_list.next,
  494. struct drm_mm_node,
  495. node_list);
  496. if (node->allocated && node->color != color)
  497. *end -= 4096;
  498. }
  499. }
  500. void i915_gem_setup_global_gtt(struct drm_device *dev,
  501. unsigned long start,
  502. unsigned long mappable_end,
  503. unsigned long end)
  504. {
  505. /* Let GEM Manage all of the aperture.
  506. *
  507. * However, leave one page at the end still bound to the scratch page.
  508. * There are a number of places where the hardware apparently prefetches
  509. * past the end of the object, and we've seen multiple hangs with the
  510. * GPU head pointer stuck in a batchbuffer bound at the last page of the
  511. * aperture. One page should be enough to keep any prefetching inside
  512. * of the aperture.
  513. */
  514. drm_i915_private_t *dev_priv = dev->dev_private;
  515. struct drm_mm_node *entry;
  516. struct drm_i915_gem_object *obj;
  517. unsigned long hole_start, hole_end;
  518. BUG_ON(mappable_end > end);
  519. /* Subtract the guard page ... */
  520. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  521. if (!HAS_LLC(dev))
  522. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  523. /* Mark any preallocated objects as occupied */
  524. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  525. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  526. obj->gtt_offset, obj->base.size);
  527. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  528. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  529. obj->gtt_offset,
  530. obj->base.size,
  531. false);
  532. obj->has_global_gtt_mapping = 1;
  533. }
  534. dev_priv->gtt.start = start;
  535. dev_priv->gtt.total = end - start;
  536. /* Clear any non-preallocated blocks */
  537. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  538. hole_start, hole_end) {
  539. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  540. hole_start, hole_end);
  541. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  542. (hole_end-hole_start) / PAGE_SIZE);
  543. }
  544. /* And finally clear the reserved guard page */
  545. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  546. }
  547. static bool
  548. intel_enable_ppgtt(struct drm_device *dev)
  549. {
  550. if (i915_enable_ppgtt >= 0)
  551. return i915_enable_ppgtt;
  552. #ifdef CONFIG_INTEL_IOMMU
  553. /* Disable ppgtt on SNB if VT-d is on. */
  554. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  555. return false;
  556. #endif
  557. return true;
  558. }
  559. void i915_gem_init_global_gtt(struct drm_device *dev)
  560. {
  561. struct drm_i915_private *dev_priv = dev->dev_private;
  562. unsigned long gtt_size, mappable_size;
  563. gtt_size = dev_priv->gtt.total;
  564. mappable_size = dev_priv->gtt.mappable_end;
  565. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  566. int ret;
  567. if (INTEL_INFO(dev)->gen <= 7) {
  568. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  569. * aperture accordingly when using aliasing ppgtt. */
  570. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  571. }
  572. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  573. ret = i915_gem_init_aliasing_ppgtt(dev);
  574. if (!ret)
  575. return;
  576. DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
  577. drm_mm_takedown(&dev_priv->mm.gtt_space);
  578. gtt_size += I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  579. }
  580. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  581. }
  582. static int setup_scratch_page(struct drm_device *dev)
  583. {
  584. struct drm_i915_private *dev_priv = dev->dev_private;
  585. struct page *page;
  586. dma_addr_t dma_addr;
  587. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  588. if (page == NULL)
  589. return -ENOMEM;
  590. get_page(page);
  591. set_pages_uc(page, 1);
  592. #ifdef CONFIG_INTEL_IOMMU
  593. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  594. PCI_DMA_BIDIRECTIONAL);
  595. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  596. return -EINVAL;
  597. #else
  598. dma_addr = page_to_phys(page);
  599. #endif
  600. dev_priv->gtt.scratch_page = page;
  601. dev_priv->gtt.scratch_page_dma = dma_addr;
  602. return 0;
  603. }
  604. static void teardown_scratch_page(struct drm_device *dev)
  605. {
  606. struct drm_i915_private *dev_priv = dev->dev_private;
  607. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  608. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  609. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  610. put_page(dev_priv->gtt.scratch_page);
  611. __free_page(dev_priv->gtt.scratch_page);
  612. }
  613. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  614. {
  615. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  616. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  617. return snb_gmch_ctl << 20;
  618. }
  619. static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
  620. {
  621. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  622. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  623. return snb_gmch_ctl << 25; /* 32 MB units */
  624. }
  625. static int gen6_gmch_probe(struct drm_device *dev,
  626. size_t *gtt_total,
  627. size_t *stolen,
  628. phys_addr_t *mappable_base,
  629. unsigned long *mappable_end)
  630. {
  631. struct drm_i915_private *dev_priv = dev->dev_private;
  632. phys_addr_t gtt_bus_addr;
  633. unsigned int gtt_size;
  634. u16 snb_gmch_ctl;
  635. int ret;
  636. *mappable_base = pci_resource_start(dev->pdev, 2);
  637. *mappable_end = pci_resource_len(dev->pdev, 2);
  638. /* 64/512MB is the current min/max we actually know of, but this is just
  639. * a coarse sanity check.
  640. */
  641. if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
  642. DRM_ERROR("Unknown GMADR size (%lx)\n",
  643. dev_priv->gtt.mappable_end);
  644. return -ENXIO;
  645. }
  646. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  647. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  648. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  649. gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
  650. *stolen = gen6_get_stolen_size(snb_gmch_ctl);
  651. *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
  652. /* For Modern GENs the PTEs and register space are split in the BAR */
  653. gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
  654. (pci_resource_len(dev->pdev, 0) / 2);
  655. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
  656. if (!dev_priv->gtt.gsm) {
  657. DRM_ERROR("Failed to map the gtt page table\n");
  658. return -ENOMEM;
  659. }
  660. ret = setup_scratch_page(dev);
  661. if (ret)
  662. DRM_ERROR("Scratch setup failed\n");
  663. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  664. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  665. return ret;
  666. }
  667. static void gen6_gmch_remove(struct drm_device *dev)
  668. {
  669. struct drm_i915_private *dev_priv = dev->dev_private;
  670. iounmap(dev_priv->gtt.gsm);
  671. teardown_scratch_page(dev_priv->dev);
  672. }
  673. static int i915_gmch_probe(struct drm_device *dev,
  674. size_t *gtt_total,
  675. size_t *stolen,
  676. phys_addr_t *mappable_base,
  677. unsigned long *mappable_end)
  678. {
  679. struct drm_i915_private *dev_priv = dev->dev_private;
  680. int ret;
  681. ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
  682. if (!ret) {
  683. DRM_ERROR("failed to set up gmch\n");
  684. return -EIO;
  685. }
  686. intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
  687. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
  688. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  689. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  690. return 0;
  691. }
  692. static void i915_gmch_remove(struct drm_device *dev)
  693. {
  694. intel_gmch_remove();
  695. }
  696. int i915_gem_gtt_init(struct drm_device *dev)
  697. {
  698. struct drm_i915_private *dev_priv = dev->dev_private;
  699. struct i915_gtt *gtt = &dev_priv->gtt;
  700. int ret;
  701. if (INTEL_INFO(dev)->gen <= 5) {
  702. dev_priv->gtt.gtt_probe = i915_gmch_probe;
  703. dev_priv->gtt.gtt_remove = i915_gmch_remove;
  704. } else {
  705. dev_priv->gtt.gtt_probe = gen6_gmch_probe;
  706. dev_priv->gtt.gtt_remove = gen6_gmch_remove;
  707. if (IS_HASWELL(dev)) {
  708. dev_priv->gtt.pte_encode = hsw_pte_encode;
  709. } else if (IS_VALLEYVIEW(dev)) {
  710. dev_priv->gtt.pte_encode = byt_pte_encode;
  711. } else {
  712. dev_priv->gtt.pte_encode = gen6_pte_encode;
  713. }
  714. }
  715. ret = dev_priv->gtt.gtt_probe(dev, &dev_priv->gtt.total,
  716. &dev_priv->gtt.stolen_size,
  717. &gtt->mappable_base,
  718. &gtt->mappable_end);
  719. if (ret)
  720. return ret;
  721. /* GMADR is the PCI mmio aperture into the global GTT. */
  722. DRM_INFO("Memory usable by graphics device = %zdM\n",
  723. dev_priv->gtt.total >> 20);
  724. DRM_DEBUG_DRIVER("GMADR size = %ldM\n",
  725. dev_priv->gtt.mappable_end >> 20);
  726. DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n",
  727. dev_priv->gtt.stolen_size >> 20);
  728. return 0;
  729. }