i915_drv.h 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include <uapi/drm/i915_drm.h>
  32. #include "i915_reg.h"
  33. #include "intel_bios.h"
  34. #include "intel_ringbuffer.h"
  35. #include <linux/io-mapping.h>
  36. #include <linux/i2c.h>
  37. #include <linux/i2c-algo-bit.h>
  38. #include <drm/intel-gtt.h>
  39. #include <linux/backlight.h>
  40. #include <linux/intel-iommu.h>
  41. #include <linux/kref.h>
  42. #include <linux/pm_qos.h>
  43. /* General customization:
  44. */
  45. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  46. #define DRIVER_NAME "i915"
  47. #define DRIVER_DESC "Intel Graphics"
  48. #define DRIVER_DATE "20080730"
  49. enum pipe {
  50. PIPE_A = 0,
  51. PIPE_B,
  52. PIPE_C,
  53. I915_MAX_PIPES
  54. };
  55. #define pipe_name(p) ((p) + 'A')
  56. enum transcoder {
  57. TRANSCODER_A = 0,
  58. TRANSCODER_B,
  59. TRANSCODER_C,
  60. TRANSCODER_EDP = 0xF,
  61. };
  62. #define transcoder_name(t) ((t) + 'A')
  63. enum plane {
  64. PLANE_A = 0,
  65. PLANE_B,
  66. PLANE_C,
  67. };
  68. #define plane_name(p) ((p) + 'A')
  69. #define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
  70. enum port {
  71. PORT_A = 0,
  72. PORT_B,
  73. PORT_C,
  74. PORT_D,
  75. PORT_E,
  76. I915_MAX_PORTS
  77. };
  78. #define port_name(p) ((p) + 'A')
  79. enum intel_display_power_domain {
  80. POWER_DOMAIN_PIPE_A,
  81. POWER_DOMAIN_PIPE_B,
  82. POWER_DOMAIN_PIPE_C,
  83. POWER_DOMAIN_PIPE_A_PANEL_FITTER,
  84. POWER_DOMAIN_PIPE_B_PANEL_FITTER,
  85. POWER_DOMAIN_PIPE_C_PANEL_FITTER,
  86. POWER_DOMAIN_TRANSCODER_A,
  87. POWER_DOMAIN_TRANSCODER_B,
  88. POWER_DOMAIN_TRANSCODER_C,
  89. POWER_DOMAIN_TRANSCODER_EDP = POWER_DOMAIN_TRANSCODER_A + 0xF,
  90. };
  91. #define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
  92. #define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
  93. ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
  94. #define POWER_DOMAIN_TRANSCODER(tran) ((tran) + POWER_DOMAIN_TRANSCODER_A)
  95. enum hpd_pin {
  96. HPD_NONE = 0,
  97. HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
  98. HPD_TV = HPD_NONE, /* TV is known to be unreliable */
  99. HPD_CRT,
  100. HPD_SDVO_B,
  101. HPD_SDVO_C,
  102. HPD_PORT_B,
  103. HPD_PORT_C,
  104. HPD_PORT_D,
  105. HPD_NUM_PINS
  106. };
  107. #define I915_GEM_GPU_DOMAINS \
  108. (I915_GEM_DOMAIN_RENDER | \
  109. I915_GEM_DOMAIN_SAMPLER | \
  110. I915_GEM_DOMAIN_COMMAND | \
  111. I915_GEM_DOMAIN_INSTRUCTION | \
  112. I915_GEM_DOMAIN_VERTEX)
  113. #define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
  114. #define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
  115. list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
  116. if ((intel_encoder)->base.crtc == (__crtc))
  117. struct drm_i915_private;
  118. enum intel_dpll_id {
  119. DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
  120. /* real shared dpll ids must be >= 0 */
  121. DPLL_ID_PCH_PLL_A,
  122. DPLL_ID_PCH_PLL_B,
  123. };
  124. #define I915_NUM_PLLS 2
  125. struct intel_dpll_hw_state {
  126. uint32_t dpll;
  127. uint32_t fp0;
  128. uint32_t fp1;
  129. };
  130. struct intel_shared_dpll {
  131. int refcount; /* count of number of CRTCs sharing this PLL */
  132. int active; /* count of number of active CRTCs (i.e. DPMS on) */
  133. bool on; /* is the PLL actually active? Disabled during modeset */
  134. const char *name;
  135. /* should match the index in the dev_priv->shared_dplls array */
  136. enum intel_dpll_id id;
  137. struct intel_dpll_hw_state hw_state;
  138. void (*enable)(struct drm_i915_private *dev_priv,
  139. struct intel_shared_dpll *pll);
  140. void (*disable)(struct drm_i915_private *dev_priv,
  141. struct intel_shared_dpll *pll);
  142. bool (*get_hw_state)(struct drm_i915_private *dev_priv,
  143. struct intel_shared_dpll *pll,
  144. struct intel_dpll_hw_state *hw_state);
  145. };
  146. /* Used by dp and fdi links */
  147. struct intel_link_m_n {
  148. uint32_t tu;
  149. uint32_t gmch_m;
  150. uint32_t gmch_n;
  151. uint32_t link_m;
  152. uint32_t link_n;
  153. };
  154. void intel_link_compute_m_n(int bpp, int nlanes,
  155. int pixel_clock, int link_clock,
  156. struct intel_link_m_n *m_n);
  157. struct intel_ddi_plls {
  158. int spll_refcount;
  159. int wrpll1_refcount;
  160. int wrpll2_refcount;
  161. };
  162. /* Interface history:
  163. *
  164. * 1.1: Original.
  165. * 1.2: Add Power Management
  166. * 1.3: Add vblank support
  167. * 1.4: Fix cmdbuffer path, add heap destroy
  168. * 1.5: Add vblank pipe configuration
  169. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  170. * - Support vertical blank on secondary display pipe
  171. */
  172. #define DRIVER_MAJOR 1
  173. #define DRIVER_MINOR 6
  174. #define DRIVER_PATCHLEVEL 0
  175. #define WATCH_COHERENCY 0
  176. #define WATCH_LISTS 0
  177. #define WATCH_GTT 0
  178. #define I915_GEM_PHYS_CURSOR_0 1
  179. #define I915_GEM_PHYS_CURSOR_1 2
  180. #define I915_GEM_PHYS_OVERLAY_REGS 3
  181. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  182. struct drm_i915_gem_phys_object {
  183. int id;
  184. struct page **page_list;
  185. drm_dma_handle_t *handle;
  186. struct drm_i915_gem_object *cur_obj;
  187. };
  188. struct opregion_header;
  189. struct opregion_acpi;
  190. struct opregion_swsci;
  191. struct opregion_asle;
  192. struct intel_opregion {
  193. struct opregion_header __iomem *header;
  194. struct opregion_acpi __iomem *acpi;
  195. struct opregion_swsci __iomem *swsci;
  196. struct opregion_asle __iomem *asle;
  197. void __iomem *vbt;
  198. u32 __iomem *lid_state;
  199. };
  200. #define OPREGION_SIZE (8*1024)
  201. struct intel_overlay;
  202. struct intel_overlay_error_state;
  203. struct drm_i915_master_private {
  204. drm_local_map_t *sarea;
  205. struct _drm_i915_sarea *sarea_priv;
  206. };
  207. #define I915_FENCE_REG_NONE -1
  208. #define I915_MAX_NUM_FENCES 32
  209. /* 32 fences + sign bit for FENCE_REG_NONE */
  210. #define I915_MAX_NUM_FENCE_BITS 6
  211. struct drm_i915_fence_reg {
  212. struct list_head lru_list;
  213. struct drm_i915_gem_object *obj;
  214. int pin_count;
  215. };
  216. struct sdvo_device_mapping {
  217. u8 initialized;
  218. u8 dvo_port;
  219. u8 slave_addr;
  220. u8 dvo_wiring;
  221. u8 i2c_pin;
  222. u8 ddc_pin;
  223. };
  224. struct intel_display_error_state;
  225. struct drm_i915_error_state {
  226. struct kref ref;
  227. u32 eir;
  228. u32 pgtbl_er;
  229. u32 ier;
  230. u32 ccid;
  231. u32 derrmr;
  232. u32 forcewake;
  233. bool waiting[I915_NUM_RINGS];
  234. u32 pipestat[I915_MAX_PIPES];
  235. u32 tail[I915_NUM_RINGS];
  236. u32 head[I915_NUM_RINGS];
  237. u32 ctl[I915_NUM_RINGS];
  238. u32 ipeir[I915_NUM_RINGS];
  239. u32 ipehr[I915_NUM_RINGS];
  240. u32 instdone[I915_NUM_RINGS];
  241. u32 acthd[I915_NUM_RINGS];
  242. u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  243. u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
  244. u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
  245. /* our own tracking of ring head and tail */
  246. u32 cpu_ring_head[I915_NUM_RINGS];
  247. u32 cpu_ring_tail[I915_NUM_RINGS];
  248. u32 error; /* gen6+ */
  249. u32 err_int; /* gen7 */
  250. u32 instpm[I915_NUM_RINGS];
  251. u32 instps[I915_NUM_RINGS];
  252. u32 extra_instdone[I915_NUM_INSTDONE_REG];
  253. u32 seqno[I915_NUM_RINGS];
  254. u64 bbaddr;
  255. u32 fault_reg[I915_NUM_RINGS];
  256. u32 done_reg;
  257. u32 faddr[I915_NUM_RINGS];
  258. u64 fence[I915_MAX_NUM_FENCES];
  259. struct timeval time;
  260. struct drm_i915_error_ring {
  261. struct drm_i915_error_object {
  262. int page_count;
  263. u32 gtt_offset;
  264. u32 *pages[0];
  265. } *ringbuffer, *batchbuffer, *ctx;
  266. struct drm_i915_error_request {
  267. long jiffies;
  268. u32 seqno;
  269. u32 tail;
  270. } *requests;
  271. int num_requests;
  272. } ring[I915_NUM_RINGS];
  273. struct drm_i915_error_buffer {
  274. u32 size;
  275. u32 name;
  276. u32 rseqno, wseqno;
  277. u32 gtt_offset;
  278. u32 read_domains;
  279. u32 write_domain;
  280. s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
  281. s32 pinned:2;
  282. u32 tiling:2;
  283. u32 dirty:1;
  284. u32 purgeable:1;
  285. s32 ring:4;
  286. u32 cache_level:2;
  287. } *active_bo, *pinned_bo;
  288. u32 active_bo_count, pinned_bo_count;
  289. struct intel_overlay_error_state *overlay;
  290. struct intel_display_error_state *display;
  291. };
  292. struct intel_crtc_config;
  293. struct intel_crtc;
  294. struct intel_limit;
  295. struct dpll;
  296. struct drm_i915_display_funcs {
  297. bool (*fbc_enabled)(struct drm_device *dev);
  298. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  299. void (*disable_fbc)(struct drm_device *dev);
  300. int (*get_display_clock_speed)(struct drm_device *dev);
  301. int (*get_fifo_size)(struct drm_device *dev, int plane);
  302. /**
  303. * find_dpll() - Find the best values for the PLL
  304. * @limit: limits for the PLL
  305. * @crtc: current CRTC
  306. * @target: target frequency in kHz
  307. * @refclk: reference clock frequency in kHz
  308. * @match_clock: if provided, @best_clock P divider must
  309. * match the P divider from @match_clock
  310. * used for LVDS downclocking
  311. * @best_clock: best PLL values found
  312. *
  313. * Returns true on success, false on failure.
  314. */
  315. bool (*find_dpll)(const struct intel_limit *limit,
  316. struct drm_crtc *crtc,
  317. int target, int refclk,
  318. struct dpll *match_clock,
  319. struct dpll *best_clock);
  320. void (*update_wm)(struct drm_device *dev);
  321. void (*update_sprite_wm)(struct drm_device *dev, int pipe,
  322. uint32_t sprite_width, int pixel_size,
  323. bool enable);
  324. void (*modeset_global_resources)(struct drm_device *dev);
  325. /* Returns the active state of the crtc, and if the crtc is active,
  326. * fills out the pipe-config with the hw state. */
  327. bool (*get_pipe_config)(struct intel_crtc *,
  328. struct intel_crtc_config *);
  329. int (*crtc_mode_set)(struct drm_crtc *crtc,
  330. int x, int y,
  331. struct drm_framebuffer *old_fb);
  332. void (*crtc_enable)(struct drm_crtc *crtc);
  333. void (*crtc_disable)(struct drm_crtc *crtc);
  334. void (*off)(struct drm_crtc *crtc);
  335. void (*write_eld)(struct drm_connector *connector,
  336. struct drm_crtc *crtc);
  337. void (*fdi_link_train)(struct drm_crtc *crtc);
  338. void (*init_clock_gating)(struct drm_device *dev);
  339. int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
  340. struct drm_framebuffer *fb,
  341. struct drm_i915_gem_object *obj);
  342. int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  343. int x, int y);
  344. void (*hpd_irq_setup)(struct drm_device *dev);
  345. /* clock updates for mode set */
  346. /* cursor updates */
  347. /* render clock increase/decrease */
  348. /* display clock increase/decrease */
  349. /* pll clock increase/decrease */
  350. };
  351. struct drm_i915_gt_funcs {
  352. void (*force_wake_get)(struct drm_i915_private *dev_priv);
  353. void (*force_wake_put)(struct drm_i915_private *dev_priv);
  354. };
  355. #define DEV_INFO_FOR_EACH_FLAG(func, sep) \
  356. func(is_mobile) sep \
  357. func(is_i85x) sep \
  358. func(is_i915g) sep \
  359. func(is_i945gm) sep \
  360. func(is_g33) sep \
  361. func(need_gfx_hws) sep \
  362. func(is_g4x) sep \
  363. func(is_pineview) sep \
  364. func(is_broadwater) sep \
  365. func(is_crestline) sep \
  366. func(is_ivybridge) sep \
  367. func(is_valleyview) sep \
  368. func(is_haswell) sep \
  369. func(has_force_wake) sep \
  370. func(has_fbc) sep \
  371. func(has_pipe_cxsr) sep \
  372. func(has_hotplug) sep \
  373. func(cursor_needs_physical) sep \
  374. func(has_overlay) sep \
  375. func(overlay_needs_physical) sep \
  376. func(supports_tv) sep \
  377. func(has_bsd_ring) sep \
  378. func(has_blt_ring) sep \
  379. func(has_vebox_ring) sep \
  380. func(has_llc) sep \
  381. func(has_ddi) sep \
  382. func(has_fpga_dbg)
  383. #define DEFINE_FLAG(name) u8 name:1
  384. #define SEP_SEMICOLON ;
  385. struct intel_device_info {
  386. u32 display_mmio_offset;
  387. u8 num_pipes:3;
  388. u8 gen;
  389. DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
  390. };
  391. #undef DEFINE_FLAG
  392. #undef SEP_SEMICOLON
  393. enum i915_cache_level {
  394. I915_CACHE_NONE = 0,
  395. I915_CACHE_LLC,
  396. I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
  397. };
  398. typedef uint32_t gen6_gtt_pte_t;
  399. /* The Graphics Translation Table is the way in which GEN hardware translates a
  400. * Graphics Virtual Address into a Physical Address. In addition to the normal
  401. * collateral associated with any va->pa translations GEN hardware also has a
  402. * portion of the GTT which can be mapped by the CPU and remain both coherent
  403. * and correct (in cases like swizzling). That region is referred to as GMADR in
  404. * the spec.
  405. */
  406. struct i915_gtt {
  407. unsigned long start; /* Start offset of used GTT */
  408. size_t total; /* Total size GTT can map */
  409. size_t stolen_size; /* Total size of stolen memory */
  410. unsigned long mappable_end; /* End offset that we can CPU map */
  411. struct io_mapping *mappable; /* Mapping to our CPU mappable region */
  412. phys_addr_t mappable_base; /* PA of our GMADR */
  413. /** "Graphics Stolen Memory" holds the global PTEs */
  414. void __iomem *gsm;
  415. bool do_idle_maps;
  416. dma_addr_t scratch_page_dma;
  417. struct page *scratch_page;
  418. /* global gtt ops */
  419. int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
  420. size_t *stolen, phys_addr_t *mappable_base,
  421. unsigned long *mappable_end);
  422. void (*gtt_remove)(struct drm_device *dev);
  423. void (*gtt_clear_range)(struct drm_device *dev,
  424. unsigned int first_entry,
  425. unsigned int num_entries);
  426. void (*gtt_insert_entries)(struct drm_device *dev,
  427. struct sg_table *st,
  428. unsigned int pg_start,
  429. enum i915_cache_level cache_level);
  430. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  431. dma_addr_t addr,
  432. enum i915_cache_level level);
  433. };
  434. #define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
  435. #define I915_PPGTT_PD_ENTRIES 512
  436. #define I915_PPGTT_PT_ENTRIES 1024
  437. struct i915_hw_ppgtt {
  438. struct drm_device *dev;
  439. unsigned num_pd_entries;
  440. struct page **pt_pages;
  441. uint32_t pd_offset;
  442. dma_addr_t *pt_dma_addr;
  443. dma_addr_t scratch_page_dma_addr;
  444. /* pte functions, mirroring the interface of the global gtt. */
  445. void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
  446. unsigned int first_entry,
  447. unsigned int num_entries);
  448. void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
  449. struct sg_table *st,
  450. unsigned int pg_start,
  451. enum i915_cache_level cache_level);
  452. gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
  453. dma_addr_t addr,
  454. enum i915_cache_level level);
  455. int (*enable)(struct drm_device *dev);
  456. void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
  457. };
  458. struct i915_ctx_hang_stats {
  459. /* This context had batch pending when hang was declared */
  460. unsigned batch_pending;
  461. /* This context had batch active when hang was declared */
  462. unsigned batch_active;
  463. };
  464. /* This must match up with the value previously used for execbuf2.rsvd1. */
  465. #define DEFAULT_CONTEXT_ID 0
  466. struct i915_hw_context {
  467. struct kref ref;
  468. int id;
  469. bool is_initialized;
  470. struct drm_i915_file_private *file_priv;
  471. struct intel_ring_buffer *ring;
  472. struct drm_i915_gem_object *obj;
  473. struct i915_ctx_hang_stats hang_stats;
  474. };
  475. enum no_fbc_reason {
  476. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  477. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  478. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  479. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  480. FBC_BAD_PLANE, /* fbc not supported on plane */
  481. FBC_NOT_TILED, /* buffer not tiled */
  482. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  483. FBC_MODULE_PARAM,
  484. };
  485. enum intel_pch {
  486. PCH_NONE = 0, /* No PCH present */
  487. PCH_IBX, /* Ibexpeak PCH */
  488. PCH_CPT, /* Cougarpoint PCH */
  489. PCH_LPT, /* Lynxpoint PCH */
  490. PCH_NOP,
  491. };
  492. enum intel_sbi_destination {
  493. SBI_ICLK,
  494. SBI_MPHY,
  495. };
  496. #define QUIRK_PIPEA_FORCE (1<<0)
  497. #define QUIRK_LVDS_SSC_DISABLE (1<<1)
  498. #define QUIRK_INVERT_BRIGHTNESS (1<<2)
  499. struct intel_fbdev;
  500. struct intel_fbc_work;
  501. struct intel_gmbus {
  502. struct i2c_adapter adapter;
  503. u32 force_bit;
  504. u32 reg0;
  505. u32 gpio_reg;
  506. struct i2c_algo_bit_data bit_algo;
  507. struct drm_i915_private *dev_priv;
  508. };
  509. struct i915_suspend_saved_registers {
  510. u8 saveLBB;
  511. u32 saveDSPACNTR;
  512. u32 saveDSPBCNTR;
  513. u32 saveDSPARB;
  514. u32 savePIPEACONF;
  515. u32 savePIPEBCONF;
  516. u32 savePIPEASRC;
  517. u32 savePIPEBSRC;
  518. u32 saveFPA0;
  519. u32 saveFPA1;
  520. u32 saveDPLL_A;
  521. u32 saveDPLL_A_MD;
  522. u32 saveHTOTAL_A;
  523. u32 saveHBLANK_A;
  524. u32 saveHSYNC_A;
  525. u32 saveVTOTAL_A;
  526. u32 saveVBLANK_A;
  527. u32 saveVSYNC_A;
  528. u32 saveBCLRPAT_A;
  529. u32 saveTRANSACONF;
  530. u32 saveTRANS_HTOTAL_A;
  531. u32 saveTRANS_HBLANK_A;
  532. u32 saveTRANS_HSYNC_A;
  533. u32 saveTRANS_VTOTAL_A;
  534. u32 saveTRANS_VBLANK_A;
  535. u32 saveTRANS_VSYNC_A;
  536. u32 savePIPEASTAT;
  537. u32 saveDSPASTRIDE;
  538. u32 saveDSPASIZE;
  539. u32 saveDSPAPOS;
  540. u32 saveDSPAADDR;
  541. u32 saveDSPASURF;
  542. u32 saveDSPATILEOFF;
  543. u32 savePFIT_PGM_RATIOS;
  544. u32 saveBLC_HIST_CTL;
  545. u32 saveBLC_PWM_CTL;
  546. u32 saveBLC_PWM_CTL2;
  547. u32 saveBLC_CPU_PWM_CTL;
  548. u32 saveBLC_CPU_PWM_CTL2;
  549. u32 saveFPB0;
  550. u32 saveFPB1;
  551. u32 saveDPLL_B;
  552. u32 saveDPLL_B_MD;
  553. u32 saveHTOTAL_B;
  554. u32 saveHBLANK_B;
  555. u32 saveHSYNC_B;
  556. u32 saveVTOTAL_B;
  557. u32 saveVBLANK_B;
  558. u32 saveVSYNC_B;
  559. u32 saveBCLRPAT_B;
  560. u32 saveTRANSBCONF;
  561. u32 saveTRANS_HTOTAL_B;
  562. u32 saveTRANS_HBLANK_B;
  563. u32 saveTRANS_HSYNC_B;
  564. u32 saveTRANS_VTOTAL_B;
  565. u32 saveTRANS_VBLANK_B;
  566. u32 saveTRANS_VSYNC_B;
  567. u32 savePIPEBSTAT;
  568. u32 saveDSPBSTRIDE;
  569. u32 saveDSPBSIZE;
  570. u32 saveDSPBPOS;
  571. u32 saveDSPBADDR;
  572. u32 saveDSPBSURF;
  573. u32 saveDSPBTILEOFF;
  574. u32 saveVGA0;
  575. u32 saveVGA1;
  576. u32 saveVGA_PD;
  577. u32 saveVGACNTRL;
  578. u32 saveADPA;
  579. u32 saveLVDS;
  580. u32 savePP_ON_DELAYS;
  581. u32 savePP_OFF_DELAYS;
  582. u32 saveDVOA;
  583. u32 saveDVOB;
  584. u32 saveDVOC;
  585. u32 savePP_ON;
  586. u32 savePP_OFF;
  587. u32 savePP_CONTROL;
  588. u32 savePP_DIVISOR;
  589. u32 savePFIT_CONTROL;
  590. u32 save_palette_a[256];
  591. u32 save_palette_b[256];
  592. u32 saveDPFC_CB_BASE;
  593. u32 saveFBC_CFB_BASE;
  594. u32 saveFBC_LL_BASE;
  595. u32 saveFBC_CONTROL;
  596. u32 saveFBC_CONTROL2;
  597. u32 saveIER;
  598. u32 saveIIR;
  599. u32 saveIMR;
  600. u32 saveDEIER;
  601. u32 saveDEIMR;
  602. u32 saveGTIER;
  603. u32 saveGTIMR;
  604. u32 saveFDI_RXA_IMR;
  605. u32 saveFDI_RXB_IMR;
  606. u32 saveCACHE_MODE_0;
  607. u32 saveMI_ARB_STATE;
  608. u32 saveSWF0[16];
  609. u32 saveSWF1[16];
  610. u32 saveSWF2[3];
  611. u8 saveMSR;
  612. u8 saveSR[8];
  613. u8 saveGR[25];
  614. u8 saveAR_INDEX;
  615. u8 saveAR[21];
  616. u8 saveDACMASK;
  617. u8 saveCR[37];
  618. uint64_t saveFENCE[I915_MAX_NUM_FENCES];
  619. u32 saveCURACNTR;
  620. u32 saveCURAPOS;
  621. u32 saveCURABASE;
  622. u32 saveCURBCNTR;
  623. u32 saveCURBPOS;
  624. u32 saveCURBBASE;
  625. u32 saveCURSIZE;
  626. u32 saveDP_B;
  627. u32 saveDP_C;
  628. u32 saveDP_D;
  629. u32 savePIPEA_GMCH_DATA_M;
  630. u32 savePIPEB_GMCH_DATA_M;
  631. u32 savePIPEA_GMCH_DATA_N;
  632. u32 savePIPEB_GMCH_DATA_N;
  633. u32 savePIPEA_DP_LINK_M;
  634. u32 savePIPEB_DP_LINK_M;
  635. u32 savePIPEA_DP_LINK_N;
  636. u32 savePIPEB_DP_LINK_N;
  637. u32 saveFDI_RXA_CTL;
  638. u32 saveFDI_TXA_CTL;
  639. u32 saveFDI_RXB_CTL;
  640. u32 saveFDI_TXB_CTL;
  641. u32 savePFA_CTL_1;
  642. u32 savePFB_CTL_1;
  643. u32 savePFA_WIN_SZ;
  644. u32 savePFB_WIN_SZ;
  645. u32 savePFA_WIN_POS;
  646. u32 savePFB_WIN_POS;
  647. u32 savePCH_DREF_CONTROL;
  648. u32 saveDISP_ARB_CTL;
  649. u32 savePIPEA_DATA_M1;
  650. u32 savePIPEA_DATA_N1;
  651. u32 savePIPEA_LINK_M1;
  652. u32 savePIPEA_LINK_N1;
  653. u32 savePIPEB_DATA_M1;
  654. u32 savePIPEB_DATA_N1;
  655. u32 savePIPEB_LINK_M1;
  656. u32 savePIPEB_LINK_N1;
  657. u32 saveMCHBAR_RENDER_STANDBY;
  658. u32 savePCH_PORT_HOTPLUG;
  659. };
  660. struct intel_gen6_power_mgmt {
  661. struct work_struct work;
  662. struct delayed_work vlv_work;
  663. u32 pm_iir;
  664. /* lock - irqsave spinlock that protectects the work_struct and
  665. * pm_iir. */
  666. spinlock_t lock;
  667. /* The below variables an all the rps hw state are protected by
  668. * dev->struct mutext. */
  669. u8 cur_delay;
  670. u8 min_delay;
  671. u8 max_delay;
  672. u8 rpe_delay;
  673. u8 hw_max;
  674. struct delayed_work delayed_resume_work;
  675. /*
  676. * Protects RPS/RC6 register access and PCU communication.
  677. * Must be taken after struct_mutex if nested.
  678. */
  679. struct mutex hw_lock;
  680. };
  681. /* defined intel_pm.c */
  682. extern spinlock_t mchdev_lock;
  683. struct intel_ilk_power_mgmt {
  684. u8 cur_delay;
  685. u8 min_delay;
  686. u8 max_delay;
  687. u8 fmax;
  688. u8 fstart;
  689. u64 last_count1;
  690. unsigned long last_time1;
  691. unsigned long chipset_power;
  692. u64 last_count2;
  693. struct timespec last_time2;
  694. unsigned long gfx_power;
  695. u8 corr;
  696. int c_m;
  697. int r_t;
  698. struct drm_i915_gem_object *pwrctx;
  699. struct drm_i915_gem_object *renderctx;
  700. };
  701. /* Power well structure for haswell */
  702. struct i915_power_well {
  703. struct drm_device *device;
  704. spinlock_t lock;
  705. /* power well enable/disable usage count */
  706. int count;
  707. int i915_request;
  708. };
  709. struct i915_dri1_state {
  710. unsigned allow_batchbuffer : 1;
  711. u32 __iomem *gfx_hws_cpu_addr;
  712. unsigned int cpp;
  713. int back_offset;
  714. int front_offset;
  715. int current_page;
  716. int page_flipping;
  717. uint32_t counter;
  718. };
  719. struct intel_l3_parity {
  720. u32 *remap_info;
  721. struct work_struct error_work;
  722. };
  723. struct i915_gem_mm {
  724. /** Memory allocator for GTT stolen memory */
  725. struct drm_mm stolen;
  726. /** Memory allocator for GTT */
  727. struct drm_mm gtt_space;
  728. /** List of all objects in gtt_space. Used to restore gtt
  729. * mappings on resume */
  730. struct list_head bound_list;
  731. /**
  732. * List of objects which are not bound to the GTT (thus
  733. * are idle and not used by the GPU) but still have
  734. * (presumably uncached) pages still attached.
  735. */
  736. struct list_head unbound_list;
  737. /** Usable portion of the GTT for GEM */
  738. unsigned long stolen_base; /* limited to low memory (32-bit) */
  739. int gtt_mtrr;
  740. /** PPGTT used for aliasing the PPGTT with the GTT */
  741. struct i915_hw_ppgtt *aliasing_ppgtt;
  742. struct shrinker inactive_shrinker;
  743. bool shrinker_no_lock_stealing;
  744. /**
  745. * List of objects currently involved in rendering.
  746. *
  747. * Includes buffers having the contents of their GPU caches
  748. * flushed, not necessarily primitives. last_rendering_seqno
  749. * represents when the rendering involved will be completed.
  750. *
  751. * A reference is held on the buffer while on this list.
  752. */
  753. struct list_head active_list;
  754. /**
  755. * LRU list of objects which are not in the ringbuffer and
  756. * are ready to unbind, but are still in the GTT.
  757. *
  758. * last_rendering_seqno is 0 while an object is in this list.
  759. *
  760. * A reference is not held on the buffer while on this list,
  761. * as merely being GTT-bound shouldn't prevent its being
  762. * freed, and we'll pull it off the list in the free path.
  763. */
  764. struct list_head inactive_list;
  765. /** LRU list of objects with fence regs on them. */
  766. struct list_head fence_list;
  767. /**
  768. * We leave the user IRQ off as much as possible,
  769. * but this means that requests will finish and never
  770. * be retired once the system goes idle. Set a timer to
  771. * fire periodically while the ring is running. When it
  772. * fires, go retire requests.
  773. */
  774. struct delayed_work retire_work;
  775. /**
  776. * Are we in a non-interruptible section of code like
  777. * modesetting?
  778. */
  779. bool interruptible;
  780. /**
  781. * Flag if the X Server, and thus DRM, is not currently in
  782. * control of the device.
  783. *
  784. * This is set between LeaveVT and EnterVT. It needs to be
  785. * replaced with a semaphore. It also needs to be
  786. * transitioned away from for kernel modesetting.
  787. */
  788. int suspended;
  789. /** Bit 6 swizzling required for X tiling */
  790. uint32_t bit_6_swizzle_x;
  791. /** Bit 6 swizzling required for Y tiling */
  792. uint32_t bit_6_swizzle_y;
  793. /* storage for physical objects */
  794. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  795. /* accounting, useful for userland debugging */
  796. size_t object_memory;
  797. u32 object_count;
  798. };
  799. struct drm_i915_error_state_buf {
  800. unsigned bytes;
  801. unsigned size;
  802. int err;
  803. u8 *buf;
  804. loff_t start;
  805. loff_t pos;
  806. };
  807. struct i915_gpu_error {
  808. /* For hangcheck timer */
  809. #define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
  810. #define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
  811. struct timer_list hangcheck_timer;
  812. /* For reset and error_state handling. */
  813. spinlock_t lock;
  814. /* Protected by the above dev->gpu_error.lock. */
  815. struct drm_i915_error_state *first_error;
  816. struct work_struct work;
  817. unsigned long last_reset;
  818. /**
  819. * State variable and reset counter controlling the reset flow
  820. *
  821. * Upper bits are for the reset counter. This counter is used by the
  822. * wait_seqno code to race-free noticed that a reset event happened and
  823. * that it needs to restart the entire ioctl (since most likely the
  824. * seqno it waited for won't ever signal anytime soon).
  825. *
  826. * This is important for lock-free wait paths, where no contended lock
  827. * naturally enforces the correct ordering between the bail-out of the
  828. * waiter and the gpu reset work code.
  829. *
  830. * Lowest bit controls the reset state machine: Set means a reset is in
  831. * progress. This state will (presuming we don't have any bugs) decay
  832. * into either unset (successful reset) or the special WEDGED value (hw
  833. * terminally sour). All waiters on the reset_queue will be woken when
  834. * that happens.
  835. */
  836. atomic_t reset_counter;
  837. /**
  838. * Special values/flags for reset_counter
  839. *
  840. * Note that the code relies on
  841. * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
  842. * being true.
  843. */
  844. #define I915_RESET_IN_PROGRESS_FLAG 1
  845. #define I915_WEDGED 0xffffffff
  846. /**
  847. * Waitqueue to signal when the reset has completed. Used by clients
  848. * that wait for dev_priv->mm.wedged to settle.
  849. */
  850. wait_queue_head_t reset_queue;
  851. /* For gpu hang simulation. */
  852. unsigned int stop_rings;
  853. };
  854. enum modeset_restore {
  855. MODESET_ON_LID_OPEN,
  856. MODESET_DONE,
  857. MODESET_SUSPENDED,
  858. };
  859. struct intel_vbt_data {
  860. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  861. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  862. /* Feature bits */
  863. unsigned int int_tv_support:1;
  864. unsigned int lvds_dither:1;
  865. unsigned int lvds_vbt:1;
  866. unsigned int int_crt_support:1;
  867. unsigned int lvds_use_ssc:1;
  868. unsigned int display_clock_mode:1;
  869. unsigned int fdi_rx_polarity_inverted:1;
  870. int lvds_ssc_freq;
  871. unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
  872. /* eDP */
  873. int edp_rate;
  874. int edp_lanes;
  875. int edp_preemphasis;
  876. int edp_vswing;
  877. bool edp_initialized;
  878. bool edp_support;
  879. int edp_bpp;
  880. struct edp_power_seq edp_pps;
  881. int crt_ddc_pin;
  882. int child_dev_num;
  883. struct child_device_config *child_dev;
  884. };
  885. typedef struct drm_i915_private {
  886. struct drm_device *dev;
  887. struct kmem_cache *slab;
  888. const struct intel_device_info *info;
  889. int relative_constants_mode;
  890. void __iomem *regs;
  891. struct drm_i915_gt_funcs gt;
  892. /** gt_fifo_count and the subsequent register write are synchronized
  893. * with dev->struct_mutex. */
  894. unsigned gt_fifo_count;
  895. /** forcewake_count is protected by gt_lock */
  896. unsigned forcewake_count;
  897. /** gt_lock is also taken in irq contexts. */
  898. spinlock_t gt_lock;
  899. struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
  900. /** gmbus_mutex protects against concurrent usage of the single hw gmbus
  901. * controller on different i2c buses. */
  902. struct mutex gmbus_mutex;
  903. /**
  904. * Base address of the gmbus and gpio block.
  905. */
  906. uint32_t gpio_mmio_base;
  907. wait_queue_head_t gmbus_wait_queue;
  908. struct pci_dev *bridge_dev;
  909. struct intel_ring_buffer ring[I915_NUM_RINGS];
  910. uint32_t last_seqno, next_seqno;
  911. drm_dma_handle_t *status_page_dmah;
  912. struct resource mch_res;
  913. atomic_t irq_received;
  914. /* protects the irq masks */
  915. spinlock_t irq_lock;
  916. /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
  917. struct pm_qos_request pm_qos;
  918. /* DPIO indirect register protection */
  919. struct mutex dpio_lock;
  920. /** Cached value of IMR to avoid reads in updating the bitfield */
  921. u32 irq_mask;
  922. u32 gt_irq_mask;
  923. struct work_struct hotplug_work;
  924. bool enable_hotplug_processing;
  925. struct {
  926. unsigned long hpd_last_jiffies;
  927. int hpd_cnt;
  928. enum {
  929. HPD_ENABLED = 0,
  930. HPD_DISABLED = 1,
  931. HPD_MARK_DISABLED = 2
  932. } hpd_mark;
  933. } hpd_stats[HPD_NUM_PINS];
  934. u32 hpd_event_bits;
  935. struct timer_list hotplug_reenable_timer;
  936. int num_plane;
  937. unsigned long cfb_size;
  938. unsigned int cfb_fb;
  939. enum plane cfb_plane;
  940. int cfb_y;
  941. struct intel_fbc_work *fbc_work;
  942. struct intel_opregion opregion;
  943. struct intel_vbt_data vbt;
  944. /* overlay */
  945. struct intel_overlay *overlay;
  946. unsigned int sprite_scaling_enabled;
  947. /* backlight */
  948. struct {
  949. int level;
  950. bool enabled;
  951. spinlock_t lock; /* bl registers and the above bl fields */
  952. struct backlight_device *device;
  953. } backlight;
  954. /* LVDS info */
  955. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  956. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  957. bool no_aux_handshake;
  958. struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
  959. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  960. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  961. unsigned int fsb_freq, mem_freq, is_ddr3;
  962. struct workqueue_struct *wq;
  963. /* Display functions */
  964. struct drm_i915_display_funcs display;
  965. /* PCH chipset type */
  966. enum intel_pch pch_type;
  967. unsigned short pch_id;
  968. unsigned long quirks;
  969. enum modeset_restore modeset_restore;
  970. struct mutex modeset_restore_lock;
  971. struct i915_gtt gtt;
  972. struct i915_gem_mm mm;
  973. /* Kernel Modesetting */
  974. struct sdvo_device_mapping sdvo_mappings[2];
  975. struct drm_crtc *plane_to_crtc_mapping[3];
  976. struct drm_crtc *pipe_to_crtc_mapping[3];
  977. wait_queue_head_t pending_flip_queue;
  978. int num_shared_dpll;
  979. struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
  980. struct intel_ddi_plls ddi_plls;
  981. /* Reclocking support */
  982. bool render_reclock_avail;
  983. bool lvds_downclock_avail;
  984. /* indicates the reduced downclock for LVDS*/
  985. int lvds_downclock;
  986. u16 orig_clock;
  987. bool mchbar_need_disable;
  988. struct intel_l3_parity l3_parity;
  989. /* gen6+ rps state */
  990. struct intel_gen6_power_mgmt rps;
  991. /* ilk-only ips/rps state. Everything in here is protected by the global
  992. * mchdev_lock in intel_pm.c */
  993. struct intel_ilk_power_mgmt ips;
  994. /* Haswell power well */
  995. struct i915_power_well power_well;
  996. enum no_fbc_reason no_fbc_reason;
  997. struct drm_mm_node *compressed_fb;
  998. struct drm_mm_node *compressed_llb;
  999. struct i915_gpu_error gpu_error;
  1000. struct drm_i915_gem_object *vlv_pctx;
  1001. /* list of fbdev register on this device */
  1002. struct intel_fbdev *fbdev;
  1003. /*
  1004. * The console may be contended at resume, but we don't
  1005. * want it to block on it.
  1006. */
  1007. struct work_struct console_resume_work;
  1008. struct drm_property *broadcast_rgb_property;
  1009. struct drm_property *force_audio_property;
  1010. bool hw_contexts_disabled;
  1011. uint32_t hw_context_size;
  1012. u32 fdi_rx_config;
  1013. struct i915_suspend_saved_registers regfile;
  1014. /* Old dri1 support infrastructure, beware the dragons ya fools entering
  1015. * here! */
  1016. struct i915_dri1_state dri1;
  1017. } drm_i915_private_t;
  1018. /* Iterate over initialised rings */
  1019. #define for_each_ring(ring__, dev_priv__, i__) \
  1020. for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
  1021. if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
  1022. enum hdmi_force_audio {
  1023. HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
  1024. HDMI_AUDIO_OFF, /* force turn off HDMI audio */
  1025. HDMI_AUDIO_AUTO, /* trust EDID */
  1026. HDMI_AUDIO_ON, /* force turn on HDMI audio */
  1027. };
  1028. #define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
  1029. struct drm_i915_gem_object_ops {
  1030. /* Interface between the GEM object and its backing storage.
  1031. * get_pages() is called once prior to the use of the associated set
  1032. * of pages before to binding them into the GTT, and put_pages() is
  1033. * called after we no longer need them. As we expect there to be
  1034. * associated cost with migrating pages between the backing storage
  1035. * and making them available for the GPU (e.g. clflush), we may hold
  1036. * onto the pages after they are no longer referenced by the GPU
  1037. * in case they may be used again shortly (for example migrating the
  1038. * pages to a different memory domain within the GTT). put_pages()
  1039. * will therefore most likely be called when the object itself is
  1040. * being released or under memory pressure (where we attempt to
  1041. * reap pages for the shrinker).
  1042. */
  1043. int (*get_pages)(struct drm_i915_gem_object *);
  1044. void (*put_pages)(struct drm_i915_gem_object *);
  1045. };
  1046. struct drm_i915_gem_object {
  1047. struct drm_gem_object base;
  1048. const struct drm_i915_gem_object_ops *ops;
  1049. /** Current space allocated to this object in the GTT, if any. */
  1050. struct drm_mm_node *gtt_space;
  1051. /** Stolen memory for this object, instead of being backed by shmem. */
  1052. struct drm_mm_node *stolen;
  1053. struct list_head global_list;
  1054. /** This object's place on the active/inactive lists */
  1055. struct list_head ring_list;
  1056. struct list_head mm_list;
  1057. /** This object's place in the batchbuffer or on the eviction list */
  1058. struct list_head exec_list;
  1059. /**
  1060. * This is set if the object is on the active lists (has pending
  1061. * rendering and so a non-zero seqno), and is not set if it i s on
  1062. * inactive (ready to be unbound) list.
  1063. */
  1064. unsigned int active:1;
  1065. /**
  1066. * This is set if the object has been written to since last bound
  1067. * to the GTT
  1068. */
  1069. unsigned int dirty:1;
  1070. /**
  1071. * Fence register bits (if any) for this object. Will be set
  1072. * as needed when mapped into the GTT.
  1073. * Protected by dev->struct_mutex.
  1074. */
  1075. signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
  1076. /**
  1077. * Advice: are the backing pages purgeable?
  1078. */
  1079. unsigned int madv:2;
  1080. /**
  1081. * Current tiling mode for the object.
  1082. */
  1083. unsigned int tiling_mode:2;
  1084. /**
  1085. * Whether the tiling parameters for the currently associated fence
  1086. * register have changed. Note that for the purposes of tracking
  1087. * tiling changes we also treat the unfenced register, the register
  1088. * slot that the object occupies whilst it executes a fenced
  1089. * command (such as BLT on gen2/3), as a "fence".
  1090. */
  1091. unsigned int fence_dirty:1;
  1092. /** How many users have pinned this object in GTT space. The following
  1093. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  1094. * (via user_pin_count), execbuffer (objects are not allowed multiple
  1095. * times for the same batchbuffer), and the framebuffer code. When
  1096. * switching/pageflipping, the framebuffer code has at most two buffers
  1097. * pinned per crtc.
  1098. *
  1099. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  1100. * bits with absolutely no headroom. So use 4 bits. */
  1101. unsigned int pin_count:4;
  1102. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  1103. /**
  1104. * Is the object at the current location in the gtt mappable and
  1105. * fenceable? Used to avoid costly recalculations.
  1106. */
  1107. unsigned int map_and_fenceable:1;
  1108. /**
  1109. * Whether the current gtt mapping needs to be mappable (and isn't just
  1110. * mappable by accident). Track pin and fault separate for a more
  1111. * accurate mappable working set.
  1112. */
  1113. unsigned int fault_mappable:1;
  1114. unsigned int pin_mappable:1;
  1115. /*
  1116. * Is the GPU currently using a fence to access this buffer,
  1117. */
  1118. unsigned int pending_fenced_gpu_access:1;
  1119. unsigned int fenced_gpu_access:1;
  1120. unsigned int cache_level:2;
  1121. unsigned int has_aliasing_ppgtt_mapping:1;
  1122. unsigned int has_global_gtt_mapping:1;
  1123. unsigned int has_dma_mapping:1;
  1124. struct sg_table *pages;
  1125. int pages_pin_count;
  1126. /* prime dma-buf support */
  1127. void *dma_buf_vmapping;
  1128. int vmapping_count;
  1129. /**
  1130. * Used for performing relocations during execbuffer insertion.
  1131. */
  1132. struct hlist_node exec_node;
  1133. unsigned long exec_handle;
  1134. struct drm_i915_gem_exec_object2 *exec_entry;
  1135. /**
  1136. * Current offset of the object in GTT space.
  1137. *
  1138. * This is the same as gtt_space->start
  1139. */
  1140. uint32_t gtt_offset;
  1141. struct intel_ring_buffer *ring;
  1142. /** Breadcrumb of last rendering to the buffer. */
  1143. uint32_t last_read_seqno;
  1144. uint32_t last_write_seqno;
  1145. /** Breadcrumb of last fenced GPU access to the buffer. */
  1146. uint32_t last_fenced_seqno;
  1147. /** Current tiling stride for the object, if it's tiled. */
  1148. uint32_t stride;
  1149. /** Record of address bit 17 of each page at last unbind. */
  1150. unsigned long *bit_17;
  1151. /** User space pin count and filp owning the pin */
  1152. uint32_t user_pin_count;
  1153. struct drm_file *pin_filp;
  1154. /** for phy allocated objects */
  1155. struct drm_i915_gem_phys_object *phys_obj;
  1156. };
  1157. #define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
  1158. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  1159. /**
  1160. * Request queue structure.
  1161. *
  1162. * The request queue allows us to note sequence numbers that have been emitted
  1163. * and may be associated with active buffers to be retired.
  1164. *
  1165. * By keeping this list, we can avoid having to do questionable
  1166. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  1167. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  1168. */
  1169. struct drm_i915_gem_request {
  1170. /** On Which ring this request was generated */
  1171. struct intel_ring_buffer *ring;
  1172. /** GEM sequence number associated with this request. */
  1173. uint32_t seqno;
  1174. /** Position in the ringbuffer of the start of the request */
  1175. u32 head;
  1176. /** Position in the ringbuffer of the end of the request */
  1177. u32 tail;
  1178. /** Context related to this request */
  1179. struct i915_hw_context *ctx;
  1180. /** Batch buffer related to this request if any */
  1181. struct drm_i915_gem_object *batch_obj;
  1182. /** Time at which this request was emitted, in jiffies. */
  1183. unsigned long emitted_jiffies;
  1184. /** global list entry for this request */
  1185. struct list_head list;
  1186. struct drm_i915_file_private *file_priv;
  1187. /** file_priv list entry for this request */
  1188. struct list_head client_list;
  1189. };
  1190. struct drm_i915_file_private {
  1191. struct {
  1192. spinlock_t lock;
  1193. struct list_head request_list;
  1194. } mm;
  1195. struct idr context_idr;
  1196. struct i915_ctx_hang_stats hang_stats;
  1197. };
  1198. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1199. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1200. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1201. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1202. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1203. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1204. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1205. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1206. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1207. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1208. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1209. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1210. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1211. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1212. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1213. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1214. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1215. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1216. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1217. #define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
  1218. #define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
  1219. (dev)->pci_device == 0x0152 || \
  1220. (dev)->pci_device == 0x015a)
  1221. #define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
  1222. (dev)->pci_device == 0x0106 || \
  1223. (dev)->pci_device == 0x010A)
  1224. #define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
  1225. #define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
  1226. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1227. #define IS_ULT(dev) (IS_HASWELL(dev) && \
  1228. ((dev)->pci_device & 0xFF00) == 0x0A00)
  1229. /*
  1230. * The genX designation typically refers to the render engine, so render
  1231. * capability related checks should use IS_GEN, while display and other checks
  1232. * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
  1233. * chips, etc.).
  1234. */
  1235. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1236. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1237. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1238. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1239. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1240. #define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
  1241. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1242. #define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
  1243. #define HAS_VEBOX(dev) (INTEL_INFO(dev)->has_vebox_ring)
  1244. #define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
  1245. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1246. #define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
  1247. #define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
  1248. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1249. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1250. /* Early gen2 have a totally busted CS tlb and require pinned batches. */
  1251. #define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
  1252. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1253. * rows, which changed the alignment requirements and fence programming.
  1254. */
  1255. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1256. IS_I915GM(dev)))
  1257. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1258. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1259. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
  1260. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1261. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1262. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1263. /* dsparb controlled by hw only */
  1264. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1265. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1266. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1267. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1268. #define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
  1269. #define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
  1270. #define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
  1271. #define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
  1272. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  1273. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  1274. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  1275. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  1276. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  1277. #define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
  1278. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1279. #define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
  1280. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1281. #define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
  1282. #define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
  1283. #define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
  1284. #define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
  1285. #define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1286. #define GT_FREQUENCY_MULTIPLIER 50
  1287. #include "i915_trace.h"
  1288. /**
  1289. * RC6 is a special power stage which allows the GPU to enter an very
  1290. * low-voltage mode when idle, using down to 0V while at this stage. This
  1291. * stage is entered automatically when the GPU is idle when RC6 support is
  1292. * enabled, and as soon as new workload arises GPU wakes up automatically as well.
  1293. *
  1294. * There are different RC6 modes available in Intel GPU, which differentiate
  1295. * among each other with the latency required to enter and leave RC6 and
  1296. * voltage consumed by the GPU in different states.
  1297. *
  1298. * The combination of the following flags define which states GPU is allowed
  1299. * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
  1300. * RC6pp is deepest RC6. Their support by hardware varies according to the
  1301. * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
  1302. * which brings the most power savings; deeper states save more power, but
  1303. * require higher latency to switch to and wake up.
  1304. */
  1305. #define INTEL_RC6_ENABLE (1<<0)
  1306. #define INTEL_RC6p_ENABLE (1<<1)
  1307. #define INTEL_RC6pp_ENABLE (1<<2)
  1308. extern struct drm_ioctl_desc i915_ioctls[];
  1309. extern int i915_max_ioctl;
  1310. extern unsigned int i915_fbpercrtc __always_unused;
  1311. extern int i915_panel_ignore_lid __read_mostly;
  1312. extern unsigned int i915_powersave __read_mostly;
  1313. extern int i915_semaphores __read_mostly;
  1314. extern unsigned int i915_lvds_downclock __read_mostly;
  1315. extern int i915_lvds_channel_mode __read_mostly;
  1316. extern int i915_panel_use_ssc __read_mostly;
  1317. extern int i915_vbt_sdvo_panel_type __read_mostly;
  1318. extern int i915_enable_rc6 __read_mostly;
  1319. extern int i915_enable_fbc __read_mostly;
  1320. extern bool i915_enable_hangcheck __read_mostly;
  1321. extern int i915_enable_ppgtt __read_mostly;
  1322. extern unsigned int i915_preliminary_hw_support __read_mostly;
  1323. extern int i915_disable_power_well __read_mostly;
  1324. extern int i915_enable_ips __read_mostly;
  1325. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  1326. extern int i915_resume(struct drm_device *dev);
  1327. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  1328. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  1329. /* i915_dma.c */
  1330. void i915_update_dri1_breadcrumb(struct drm_device *dev);
  1331. extern void i915_kernel_lost_context(struct drm_device * dev);
  1332. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  1333. extern int i915_driver_unload(struct drm_device *);
  1334. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  1335. extern void i915_driver_lastclose(struct drm_device * dev);
  1336. extern void i915_driver_preclose(struct drm_device *dev,
  1337. struct drm_file *file_priv);
  1338. extern void i915_driver_postclose(struct drm_device *dev,
  1339. struct drm_file *file_priv);
  1340. extern int i915_driver_device_is_agp(struct drm_device * dev);
  1341. #ifdef CONFIG_COMPAT
  1342. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  1343. unsigned long arg);
  1344. #endif
  1345. extern int i915_emit_box(struct drm_device *dev,
  1346. struct drm_clip_rect *box,
  1347. int DR1, int DR4);
  1348. extern int intel_gpu_reset(struct drm_device *dev);
  1349. extern int i915_reset(struct drm_device *dev);
  1350. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  1351. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  1352. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  1353. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  1354. extern void intel_console_resume(struct work_struct *work);
  1355. /* i915_irq.c */
  1356. void i915_hangcheck_elapsed(unsigned long data);
  1357. void i915_handle_error(struct drm_device *dev, bool wedged);
  1358. extern void intel_irq_init(struct drm_device *dev);
  1359. extern void intel_hpd_init(struct drm_device *dev);
  1360. extern void intel_gt_init(struct drm_device *dev);
  1361. extern void intel_gt_reset(struct drm_device *dev);
  1362. void i915_error_state_free(struct kref *error_ref);
  1363. void
  1364. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1365. void
  1366. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  1367. #ifdef CONFIG_DEBUG_FS
  1368. extern void i915_destroy_error_state(struct drm_device *dev);
  1369. #else
  1370. #define i915_destroy_error_state(x)
  1371. #endif
  1372. /* i915_gem.c */
  1373. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  1374. struct drm_file *file_priv);
  1375. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  1376. struct drm_file *file_priv);
  1377. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  1378. struct drm_file *file_priv);
  1379. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1380. struct drm_file *file_priv);
  1381. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1382. struct drm_file *file_priv);
  1383. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  1384. struct drm_file *file_priv);
  1385. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1386. struct drm_file *file_priv);
  1387. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  1388. struct drm_file *file_priv);
  1389. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  1390. struct drm_file *file_priv);
  1391. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  1392. struct drm_file *file_priv);
  1393. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  1394. struct drm_file *file_priv);
  1395. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1396. struct drm_file *file_priv);
  1397. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  1398. struct drm_file *file_priv);
  1399. int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
  1400. struct drm_file *file);
  1401. int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
  1402. struct drm_file *file);
  1403. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  1404. struct drm_file *file_priv);
  1405. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  1406. struct drm_file *file_priv);
  1407. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  1408. struct drm_file *file_priv);
  1409. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  1410. struct drm_file *file_priv);
  1411. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  1412. struct drm_file *file_priv);
  1413. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  1414. struct drm_file *file_priv);
  1415. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  1416. struct drm_file *file_priv);
  1417. int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
  1418. struct drm_file *file_priv);
  1419. void i915_gem_load(struct drm_device *dev);
  1420. void *i915_gem_object_alloc(struct drm_device *dev);
  1421. void i915_gem_object_free(struct drm_i915_gem_object *obj);
  1422. int i915_gem_init_object(struct drm_gem_object *obj);
  1423. void i915_gem_object_init(struct drm_i915_gem_object *obj,
  1424. const struct drm_i915_gem_object_ops *ops);
  1425. struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
  1426. size_t size);
  1427. void i915_gem_free_object(struct drm_gem_object *obj);
  1428. int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
  1429. uint32_t alignment,
  1430. bool map_and_fenceable,
  1431. bool nonblocking);
  1432. void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
  1433. int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
  1434. int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
  1435. void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
  1436. void i915_gem_lastclose(struct drm_device *dev);
  1437. int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
  1438. static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
  1439. {
  1440. struct sg_page_iter sg_iter;
  1441. for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
  1442. return sg_page_iter_page(&sg_iter);
  1443. return NULL;
  1444. }
  1445. static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
  1446. {
  1447. BUG_ON(obj->pages == NULL);
  1448. obj->pages_pin_count++;
  1449. }
  1450. static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
  1451. {
  1452. BUG_ON(obj->pages_pin_count == 0);
  1453. obj->pages_pin_count--;
  1454. }
  1455. int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
  1456. int i915_gem_object_sync(struct drm_i915_gem_object *obj,
  1457. struct intel_ring_buffer *to);
  1458. void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
  1459. struct intel_ring_buffer *ring);
  1460. int i915_gem_dumb_create(struct drm_file *file_priv,
  1461. struct drm_device *dev,
  1462. struct drm_mode_create_dumb *args);
  1463. int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
  1464. uint32_t handle, uint64_t *offset);
  1465. int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
  1466. uint32_t handle);
  1467. /**
  1468. * Returns true if seq1 is later than seq2.
  1469. */
  1470. static inline bool
  1471. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  1472. {
  1473. return (int32_t)(seq1 - seq2) >= 0;
  1474. }
  1475. int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
  1476. int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
  1477. int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
  1478. int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
  1479. static inline bool
  1480. i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
  1481. {
  1482. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1483. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1484. dev_priv->fence_regs[obj->fence_reg].pin_count++;
  1485. return true;
  1486. } else
  1487. return false;
  1488. }
  1489. static inline void
  1490. i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
  1491. {
  1492. if (obj->fence_reg != I915_FENCE_REG_NONE) {
  1493. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  1494. WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
  1495. dev_priv->fence_regs[obj->fence_reg].pin_count--;
  1496. }
  1497. }
  1498. void i915_gem_retire_requests(struct drm_device *dev);
  1499. void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
  1500. int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
  1501. bool interruptible);
  1502. static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
  1503. {
  1504. return unlikely(atomic_read(&error->reset_counter)
  1505. & I915_RESET_IN_PROGRESS_FLAG);
  1506. }
  1507. static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
  1508. {
  1509. return atomic_read(&error->reset_counter) == I915_WEDGED;
  1510. }
  1511. void i915_gem_reset(struct drm_device *dev);
  1512. void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
  1513. int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
  1514. uint32_t read_domains,
  1515. uint32_t write_domain);
  1516. int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
  1517. int __must_check i915_gem_init(struct drm_device *dev);
  1518. int __must_check i915_gem_init_hw(struct drm_device *dev);
  1519. void i915_gem_l3_remap(struct drm_device *dev);
  1520. void i915_gem_init_swizzling(struct drm_device *dev);
  1521. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  1522. int __must_check i915_gpu_idle(struct drm_device *dev);
  1523. int __must_check i915_gem_idle(struct drm_device *dev);
  1524. int __i915_add_request(struct intel_ring_buffer *ring,
  1525. struct drm_file *file,
  1526. struct drm_i915_gem_object *batch_obj,
  1527. u32 *seqno);
  1528. #define i915_add_request(ring, seqno) \
  1529. __i915_add_request(ring, NULL, NULL, seqno)
  1530. int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
  1531. uint32_t seqno);
  1532. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  1533. int __must_check
  1534. i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
  1535. bool write);
  1536. int __must_check
  1537. i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
  1538. int __must_check
  1539. i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
  1540. u32 alignment,
  1541. struct intel_ring_buffer *pipelined);
  1542. int i915_gem_attach_phys_object(struct drm_device *dev,
  1543. struct drm_i915_gem_object *obj,
  1544. int id,
  1545. int align);
  1546. void i915_gem_detach_phys_object(struct drm_device *dev,
  1547. struct drm_i915_gem_object *obj);
  1548. void i915_gem_free_all_phys_object(struct drm_device *dev);
  1549. void i915_gem_release(struct drm_device *dev, struct drm_file *file);
  1550. uint32_t
  1551. i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
  1552. uint32_t
  1553. i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
  1554. int tiling_mode, bool fenced);
  1555. int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
  1556. enum i915_cache_level cache_level);
  1557. struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
  1558. struct dma_buf *dma_buf);
  1559. struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
  1560. struct drm_gem_object *gem_obj, int flags);
  1561. /* i915_gem_context.c */
  1562. void i915_gem_context_init(struct drm_device *dev);
  1563. void i915_gem_context_fini(struct drm_device *dev);
  1564. void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
  1565. int i915_switch_context(struct intel_ring_buffer *ring,
  1566. struct drm_file *file, int to_id);
  1567. void i915_gem_context_free(struct kref *ctx_ref);
  1568. static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
  1569. {
  1570. kref_get(&ctx->ref);
  1571. }
  1572. static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
  1573. {
  1574. kref_put(&ctx->ref, i915_gem_context_free);
  1575. }
  1576. struct i915_ctx_hang_stats * __must_check
  1577. i915_gem_context_get_hang_stats(struct intel_ring_buffer *ring,
  1578. struct drm_file *file,
  1579. u32 id);
  1580. int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
  1581. struct drm_file *file);
  1582. int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
  1583. struct drm_file *file);
  1584. /* i915_gem_gtt.c */
  1585. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
  1586. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  1587. struct drm_i915_gem_object *obj,
  1588. enum i915_cache_level cache_level);
  1589. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  1590. struct drm_i915_gem_object *obj);
  1591. void i915_gem_restore_gtt_mappings(struct drm_device *dev);
  1592. int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
  1593. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  1594. enum i915_cache_level cache_level);
  1595. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
  1596. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
  1597. void i915_gem_init_global_gtt(struct drm_device *dev);
  1598. void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
  1599. unsigned long mappable_end, unsigned long end);
  1600. int i915_gem_gtt_init(struct drm_device *dev);
  1601. static inline void i915_gem_chipset_flush(struct drm_device *dev)
  1602. {
  1603. if (INTEL_INFO(dev)->gen < 6)
  1604. intel_gtt_chipset_flush();
  1605. }
  1606. /* i915_gem_evict.c */
  1607. int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
  1608. unsigned alignment,
  1609. unsigned cache_level,
  1610. bool mappable,
  1611. bool nonblock);
  1612. int i915_gem_evict_everything(struct drm_device *dev);
  1613. /* i915_gem_stolen.c */
  1614. int i915_gem_init_stolen(struct drm_device *dev);
  1615. int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
  1616. void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
  1617. void i915_gem_cleanup_stolen(struct drm_device *dev);
  1618. struct drm_i915_gem_object *
  1619. i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
  1620. struct drm_i915_gem_object *
  1621. i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
  1622. u32 stolen_offset,
  1623. u32 gtt_offset,
  1624. u32 size);
  1625. void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
  1626. /* i915_gem_tiling.c */
  1627. inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
  1628. {
  1629. drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
  1630. return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
  1631. obj->tiling_mode != I915_TILING_NONE;
  1632. }
  1633. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  1634. void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1635. void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
  1636. /* i915_gem_debug.c */
  1637. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1638. const char *where, uint32_t mark);
  1639. #if WATCH_LISTS
  1640. int i915_verify_lists(struct drm_device *dev);
  1641. #else
  1642. #define i915_verify_lists(dev) 0
  1643. #endif
  1644. void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
  1645. int handle);
  1646. void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
  1647. const char *where, uint32_t mark);
  1648. /* i915_debugfs.c */
  1649. int i915_debugfs_init(struct drm_minor *minor);
  1650. void i915_debugfs_cleanup(struct drm_minor *minor);
  1651. __printf(2, 3)
  1652. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
  1653. /* i915_suspend.c */
  1654. extern int i915_save_state(struct drm_device *dev);
  1655. extern int i915_restore_state(struct drm_device *dev);
  1656. /* i915_ums.c */
  1657. void i915_save_display_reg(struct drm_device *dev);
  1658. void i915_restore_display_reg(struct drm_device *dev);
  1659. /* i915_sysfs.c */
  1660. void i915_setup_sysfs(struct drm_device *dev_priv);
  1661. void i915_teardown_sysfs(struct drm_device *dev_priv);
  1662. /* intel_i2c.c */
  1663. extern int intel_setup_gmbus(struct drm_device *dev);
  1664. extern void intel_teardown_gmbus(struct drm_device *dev);
  1665. static inline bool intel_gmbus_is_port_valid(unsigned port)
  1666. {
  1667. return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
  1668. }
  1669. extern struct i2c_adapter *intel_gmbus_get_adapter(
  1670. struct drm_i915_private *dev_priv, unsigned port);
  1671. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  1672. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  1673. static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  1674. {
  1675. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  1676. }
  1677. extern void intel_i2c_reset(struct drm_device *dev);
  1678. /* intel_opregion.c */
  1679. extern int intel_opregion_setup(struct drm_device *dev);
  1680. #ifdef CONFIG_ACPI
  1681. extern void intel_opregion_init(struct drm_device *dev);
  1682. extern void intel_opregion_fini(struct drm_device *dev);
  1683. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1684. #else
  1685. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1686. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1687. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1688. #endif
  1689. /* intel_acpi.c */
  1690. #ifdef CONFIG_ACPI
  1691. extern void intel_register_dsm_handler(void);
  1692. extern void intel_unregister_dsm_handler(void);
  1693. #else
  1694. static inline void intel_register_dsm_handler(void) { return; }
  1695. static inline void intel_unregister_dsm_handler(void) { return; }
  1696. #endif /* CONFIG_ACPI */
  1697. /* modesetting */
  1698. extern void intel_modeset_init_hw(struct drm_device *dev);
  1699. extern void intel_modeset_suspend_hw(struct drm_device *dev);
  1700. extern void intel_modeset_init(struct drm_device *dev);
  1701. extern void intel_modeset_gem_init(struct drm_device *dev);
  1702. extern void intel_modeset_cleanup(struct drm_device *dev);
  1703. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1704. extern void intel_modeset_setup_hw_state(struct drm_device *dev,
  1705. bool force_restore);
  1706. extern void i915_redisable_vga(struct drm_device *dev);
  1707. extern bool intel_fbc_enabled(struct drm_device *dev);
  1708. extern void intel_disable_fbc(struct drm_device *dev);
  1709. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1710. extern void intel_init_pch_refclk(struct drm_device *dev);
  1711. extern void gen6_set_rps(struct drm_device *dev, u8 val);
  1712. extern void valleyview_set_rps(struct drm_device *dev, u8 val);
  1713. extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
  1714. extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
  1715. extern void intel_detect_pch(struct drm_device *dev);
  1716. extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
  1717. extern int intel_enable_rc6(const struct drm_device *dev);
  1718. extern bool i915_semaphore_is_enabled(struct drm_device *dev);
  1719. int i915_reg_read_ioctl(struct drm_device *dev, void *data,
  1720. struct drm_file *file);
  1721. /* overlay */
  1722. #ifdef CONFIG_DEBUG_FS
  1723. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1724. extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
  1725. struct intel_overlay_error_state *error);
  1726. extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
  1727. extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
  1728. struct drm_device *dev,
  1729. struct intel_display_error_state *error);
  1730. #endif
  1731. /* On SNB platform, before reading ring registers forcewake bit
  1732. * must be set to prevent GT core from power down and stale values being
  1733. * returned.
  1734. */
  1735. void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
  1736. void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
  1737. int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
  1738. int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
  1739. int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
  1740. /* intel_sideband.c */
  1741. u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
  1742. void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
  1743. u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
  1744. u32 vlv_dpio_read(struct drm_i915_private *dev_priv, int reg);
  1745. void vlv_dpio_write(struct drm_i915_private *dev_priv, int reg, u32 val);
  1746. u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
  1747. enum intel_sbi_destination destination);
  1748. void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
  1749. enum intel_sbi_destination destination);
  1750. int vlv_gpu_freq(int ddr_freq, int val);
  1751. int vlv_freq_opcode(int ddr_freq, int val);
  1752. #define __i915_read(x, y) \
  1753. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
  1754. __i915_read(8, b)
  1755. __i915_read(16, w)
  1756. __i915_read(32, l)
  1757. __i915_read(64, q)
  1758. #undef __i915_read
  1759. #define __i915_write(x, y) \
  1760. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
  1761. __i915_write(8, b)
  1762. __i915_write(16, w)
  1763. __i915_write(32, l)
  1764. __i915_write(64, q)
  1765. #undef __i915_write
  1766. #define I915_READ8(reg) i915_read8(dev_priv, (reg))
  1767. #define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
  1768. #define I915_READ16(reg) i915_read16(dev_priv, (reg))
  1769. #define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
  1770. #define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
  1771. #define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
  1772. #define I915_READ(reg) i915_read32(dev_priv, (reg))
  1773. #define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
  1774. #define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
  1775. #define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
  1776. #define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
  1777. #define I915_READ64(reg) i915_read64(dev_priv, (reg))
  1778. #define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
  1779. #define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
  1780. /* "Broadcast RGB" property */
  1781. #define INTEL_BROADCAST_RGB_AUTO 0
  1782. #define INTEL_BROADCAST_RGB_FULL 1
  1783. #define INTEL_BROADCAST_RGB_LIMITED 2
  1784. static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
  1785. {
  1786. if (HAS_PCH_SPLIT(dev))
  1787. return CPU_VGACNTRL;
  1788. else if (IS_VALLEYVIEW(dev))
  1789. return VLV_VGACNTRL;
  1790. else
  1791. return VGACNTRL;
  1792. }
  1793. static inline void __user *to_user_ptr(u64 address)
  1794. {
  1795. return (void __user *)(uintptr_t)address;
  1796. }
  1797. static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
  1798. {
  1799. unsigned long j = msecs_to_jiffies(m);
  1800. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  1801. }
  1802. static inline unsigned long
  1803. timespec_to_jiffies_timeout(const struct timespec *value)
  1804. {
  1805. unsigned long j = timespec_to_jiffies(value);
  1806. return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
  1807. }
  1808. #endif