i915_drv.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include <drm/drmP.h>
  31. #include <drm/i915_drm.h>
  32. #include "i915_drv.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. #include <linux/console.h>
  36. #include <linux/module.h>
  37. #include <drm/drm_crtc_helper.h>
  38. static int i915_modeset __read_mostly = -1;
  39. module_param_named(modeset, i915_modeset, int, 0400);
  40. MODULE_PARM_DESC(modeset,
  41. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  42. "1=on, -1=force vga console preference [default])");
  43. unsigned int i915_fbpercrtc __always_unused = 0;
  44. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  45. int i915_panel_ignore_lid __read_mostly = 1;
  46. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  47. MODULE_PARM_DESC(panel_ignore_lid,
  48. "Override lid status (0=autodetect, 1=autodetect disabled [default], "
  49. "-1=force lid closed, -2=force lid open)");
  50. unsigned int i915_powersave __read_mostly = 1;
  51. module_param_named(powersave, i915_powersave, int, 0600);
  52. MODULE_PARM_DESC(powersave,
  53. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  54. int i915_semaphores __read_mostly = -1;
  55. module_param_named(semaphores, i915_semaphores, int, 0600);
  56. MODULE_PARM_DESC(semaphores,
  57. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  58. int i915_enable_rc6 __read_mostly = -1;
  59. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  60. MODULE_PARM_DESC(i915_enable_rc6,
  61. "Enable power-saving render C-state 6. "
  62. "Different stages can be selected via bitmask values "
  63. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  64. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  65. "default: -1 (use per-chip default)");
  66. int i915_enable_fbc __read_mostly = -1;
  67. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  68. MODULE_PARM_DESC(i915_enable_fbc,
  69. "Enable frame buffer compression for power savings "
  70. "(default: -1 (use per-chip default))");
  71. unsigned int i915_lvds_downclock __read_mostly = 0;
  72. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  73. MODULE_PARM_DESC(lvds_downclock,
  74. "Use panel (LVDS/eDP) downclocking for power savings "
  75. "(default: false)");
  76. int i915_lvds_channel_mode __read_mostly;
  77. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  78. MODULE_PARM_DESC(lvds_channel_mode,
  79. "Specify LVDS channel mode "
  80. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  81. int i915_panel_use_ssc __read_mostly = -1;
  82. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  83. MODULE_PARM_DESC(lvds_use_ssc,
  84. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  85. "(default: auto from VBT)");
  86. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  87. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  88. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  89. "Override/Ignore selection of SDVO panel mode in the VBT "
  90. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  91. static bool i915_try_reset __read_mostly = true;
  92. module_param_named(reset, i915_try_reset, bool, 0600);
  93. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  94. bool i915_enable_hangcheck __read_mostly = true;
  95. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  96. MODULE_PARM_DESC(enable_hangcheck,
  97. "Periodically check GPU activity for detecting hangs. "
  98. "WARNING: Disabling this can cause system wide hangs. "
  99. "(default: true)");
  100. int i915_enable_ppgtt __read_mostly = -1;
  101. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  102. MODULE_PARM_DESC(i915_enable_ppgtt,
  103. "Enable PPGTT (default: true)");
  104. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  105. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  106. MODULE_PARM_DESC(preliminary_hw_support,
  107. "Enable preliminary hardware support. (default: false)");
  108. int i915_disable_power_well __read_mostly = 0;
  109. module_param_named(disable_power_well, i915_disable_power_well, int, 0600);
  110. MODULE_PARM_DESC(disable_power_well,
  111. "Disable the power well when possible (default: false)");
  112. int i915_enable_ips __read_mostly = 1;
  113. module_param_named(enable_ips, i915_enable_ips, int, 0600);
  114. MODULE_PARM_DESC(enable_ips, "Enable IPS (default: true)");
  115. static struct drm_driver driver;
  116. extern int intel_agp_enabled;
  117. #define INTEL_VGA_DEVICE(id, info) { \
  118. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  119. .class_mask = 0xff0000, \
  120. .vendor = 0x8086, \
  121. .device = id, \
  122. .subvendor = PCI_ANY_ID, \
  123. .subdevice = PCI_ANY_ID, \
  124. .driver_data = (unsigned long) info }
  125. #define INTEL_QUANTA_VGA_DEVICE(info) { \
  126. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  127. .class_mask = 0xff0000, \
  128. .vendor = 0x8086, \
  129. .device = 0x16a, \
  130. .subvendor = 0x152d, \
  131. .subdevice = 0x8990, \
  132. .driver_data = (unsigned long) info }
  133. static const struct intel_device_info intel_i830_info = {
  134. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  135. .has_overlay = 1, .overlay_needs_physical = 1,
  136. };
  137. static const struct intel_device_info intel_845g_info = {
  138. .gen = 2, .num_pipes = 1,
  139. .has_overlay = 1, .overlay_needs_physical = 1,
  140. };
  141. static const struct intel_device_info intel_i85x_info = {
  142. .gen = 2, .is_i85x = 1, .is_mobile = 1, .num_pipes = 2,
  143. .cursor_needs_physical = 1,
  144. .has_overlay = 1, .overlay_needs_physical = 1,
  145. };
  146. static const struct intel_device_info intel_i865g_info = {
  147. .gen = 2, .num_pipes = 1,
  148. .has_overlay = 1, .overlay_needs_physical = 1,
  149. };
  150. static const struct intel_device_info intel_i915g_info = {
  151. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  152. .has_overlay = 1, .overlay_needs_physical = 1,
  153. };
  154. static const struct intel_device_info intel_i915gm_info = {
  155. .gen = 3, .is_mobile = 1, .num_pipes = 2,
  156. .cursor_needs_physical = 1,
  157. .has_overlay = 1, .overlay_needs_physical = 1,
  158. .supports_tv = 1,
  159. };
  160. static const struct intel_device_info intel_i945g_info = {
  161. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1, .num_pipes = 2,
  162. .has_overlay = 1, .overlay_needs_physical = 1,
  163. };
  164. static const struct intel_device_info intel_i945gm_info = {
  165. .gen = 3, .is_i945gm = 1, .is_mobile = 1, .num_pipes = 2,
  166. .has_hotplug = 1, .cursor_needs_physical = 1,
  167. .has_overlay = 1, .overlay_needs_physical = 1,
  168. .supports_tv = 1,
  169. };
  170. static const struct intel_device_info intel_i965g_info = {
  171. .gen = 4, .is_broadwater = 1, .num_pipes = 2,
  172. .has_hotplug = 1,
  173. .has_overlay = 1,
  174. };
  175. static const struct intel_device_info intel_i965gm_info = {
  176. .gen = 4, .is_crestline = 1, .num_pipes = 2,
  177. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  178. .has_overlay = 1,
  179. .supports_tv = 1,
  180. };
  181. static const struct intel_device_info intel_g33_info = {
  182. .gen = 3, .is_g33 = 1, .num_pipes = 2,
  183. .need_gfx_hws = 1, .has_hotplug = 1,
  184. .has_overlay = 1,
  185. };
  186. static const struct intel_device_info intel_g45_info = {
  187. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1, .num_pipes = 2,
  188. .has_pipe_cxsr = 1, .has_hotplug = 1,
  189. .has_bsd_ring = 1,
  190. };
  191. static const struct intel_device_info intel_gm45_info = {
  192. .gen = 4, .is_g4x = 1, .num_pipes = 2,
  193. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  194. .has_pipe_cxsr = 1, .has_hotplug = 1,
  195. .supports_tv = 1,
  196. .has_bsd_ring = 1,
  197. };
  198. static const struct intel_device_info intel_pineview_info = {
  199. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1, .num_pipes = 2,
  200. .need_gfx_hws = 1, .has_hotplug = 1,
  201. .has_overlay = 1,
  202. };
  203. static const struct intel_device_info intel_ironlake_d_info = {
  204. .gen = 5, .num_pipes = 2,
  205. .need_gfx_hws = 1, .has_hotplug = 1,
  206. .has_bsd_ring = 1,
  207. };
  208. static const struct intel_device_info intel_ironlake_m_info = {
  209. .gen = 5, .is_mobile = 1, .num_pipes = 2,
  210. .need_gfx_hws = 1, .has_hotplug = 1,
  211. .has_fbc = 1,
  212. .has_bsd_ring = 1,
  213. };
  214. static const struct intel_device_info intel_sandybridge_d_info = {
  215. .gen = 6, .num_pipes = 2,
  216. .need_gfx_hws = 1, .has_hotplug = 1,
  217. .has_bsd_ring = 1,
  218. .has_blt_ring = 1,
  219. .has_llc = 1,
  220. .has_force_wake = 1,
  221. };
  222. static const struct intel_device_info intel_sandybridge_m_info = {
  223. .gen = 6, .is_mobile = 1, .num_pipes = 2,
  224. .need_gfx_hws = 1, .has_hotplug = 1,
  225. .has_fbc = 1,
  226. .has_bsd_ring = 1,
  227. .has_blt_ring = 1,
  228. .has_llc = 1,
  229. .has_force_wake = 1,
  230. };
  231. #define GEN7_FEATURES \
  232. .gen = 7, .num_pipes = 3, \
  233. .need_gfx_hws = 1, .has_hotplug = 1, \
  234. .has_bsd_ring = 1, \
  235. .has_blt_ring = 1, \
  236. .has_llc = 1, \
  237. .has_force_wake = 1
  238. static const struct intel_device_info intel_ivybridge_d_info = {
  239. GEN7_FEATURES,
  240. .is_ivybridge = 1,
  241. };
  242. static const struct intel_device_info intel_ivybridge_m_info = {
  243. GEN7_FEATURES,
  244. .is_ivybridge = 1,
  245. .is_mobile = 1,
  246. .has_fbc = 1,
  247. };
  248. static const struct intel_device_info intel_ivybridge_q_info = {
  249. GEN7_FEATURES,
  250. .is_ivybridge = 1,
  251. .num_pipes = 0, /* legal, last one wins */
  252. };
  253. static const struct intel_device_info intel_valleyview_m_info = {
  254. GEN7_FEATURES,
  255. .is_mobile = 1,
  256. .num_pipes = 2,
  257. .is_valleyview = 1,
  258. .display_mmio_offset = VLV_DISPLAY_BASE,
  259. .has_llc = 0, /* legal, last one wins */
  260. };
  261. static const struct intel_device_info intel_valleyview_d_info = {
  262. GEN7_FEATURES,
  263. .num_pipes = 2,
  264. .is_valleyview = 1,
  265. .display_mmio_offset = VLV_DISPLAY_BASE,
  266. .has_llc = 0, /* legal, last one wins */
  267. };
  268. static const struct intel_device_info intel_haswell_d_info = {
  269. GEN7_FEATURES,
  270. .is_haswell = 1,
  271. .has_ddi = 1,
  272. .has_fpga_dbg = 1,
  273. .has_vebox_ring = 1,
  274. };
  275. static const struct intel_device_info intel_haswell_m_info = {
  276. GEN7_FEATURES,
  277. .is_haswell = 1,
  278. .is_mobile = 1,
  279. .has_ddi = 1,
  280. .has_fpga_dbg = 1,
  281. .has_fbc = 1,
  282. .has_vebox_ring = 1,
  283. };
  284. static const struct pci_device_id pciidlist[] = { /* aka */
  285. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  286. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  287. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  288. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  289. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  290. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  291. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  292. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  293. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  294. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  295. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  296. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  297. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  298. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  299. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  300. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  301. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  302. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  303. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  304. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  305. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  306. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  307. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  308. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  309. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  310. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  311. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  312. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  313. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  314. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  315. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  316. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  317. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  318. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  319. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  320. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  321. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  322. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  323. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  324. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  325. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  326. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  327. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  328. INTEL_QUANTA_VGA_DEVICE(&intel_ivybridge_q_info), /* Quanta transcode */
  329. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  330. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  331. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  332. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT3 desktop */
  333. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  334. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  335. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT3 server */
  336. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  337. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  338. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  339. INTEL_VGA_DEVICE(0x040B, &intel_haswell_d_info), /* GT1 reserved */
  340. INTEL_VGA_DEVICE(0x041B, &intel_haswell_d_info), /* GT2 reserved */
  341. INTEL_VGA_DEVICE(0x042B, &intel_haswell_d_info), /* GT3 reserved */
  342. INTEL_VGA_DEVICE(0x040E, &intel_haswell_d_info), /* GT1 reserved */
  343. INTEL_VGA_DEVICE(0x041E, &intel_haswell_d_info), /* GT2 reserved */
  344. INTEL_VGA_DEVICE(0x042E, &intel_haswell_d_info), /* GT3 reserved */
  345. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  346. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  347. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT3 desktop */
  348. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  349. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  350. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT3 server */
  351. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  352. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  353. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT3 mobile */
  354. INTEL_VGA_DEVICE(0x0C0B, &intel_haswell_d_info), /* SDV GT1 reserved */
  355. INTEL_VGA_DEVICE(0x0C1B, &intel_haswell_d_info), /* SDV GT2 reserved */
  356. INTEL_VGA_DEVICE(0x0C2B, &intel_haswell_d_info), /* SDV GT3 reserved */
  357. INTEL_VGA_DEVICE(0x0C0E, &intel_haswell_d_info), /* SDV GT1 reserved */
  358. INTEL_VGA_DEVICE(0x0C1E, &intel_haswell_d_info), /* SDV GT2 reserved */
  359. INTEL_VGA_DEVICE(0x0C2E, &intel_haswell_d_info), /* SDV GT3 reserved */
  360. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  361. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  362. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT3 desktop */
  363. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  364. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  365. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT3 server */
  366. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  367. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  368. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT3 mobile */
  369. INTEL_VGA_DEVICE(0x0A0B, &intel_haswell_d_info), /* ULT GT1 reserved */
  370. INTEL_VGA_DEVICE(0x0A1B, &intel_haswell_d_info), /* ULT GT2 reserved */
  371. INTEL_VGA_DEVICE(0x0A2B, &intel_haswell_d_info), /* ULT GT3 reserved */
  372. INTEL_VGA_DEVICE(0x0A0E, &intel_haswell_m_info), /* ULT GT1 reserved */
  373. INTEL_VGA_DEVICE(0x0A1E, &intel_haswell_m_info), /* ULT GT2 reserved */
  374. INTEL_VGA_DEVICE(0x0A2E, &intel_haswell_m_info), /* ULT GT3 reserved */
  375. INTEL_VGA_DEVICE(0x0D02, &intel_haswell_d_info), /* CRW GT1 desktop */
  376. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT2 desktop */
  377. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT3 desktop */
  378. INTEL_VGA_DEVICE(0x0D0A, &intel_haswell_d_info), /* CRW GT1 server */
  379. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT2 server */
  380. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT3 server */
  381. INTEL_VGA_DEVICE(0x0D06, &intel_haswell_m_info), /* CRW GT1 mobile */
  382. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT2 mobile */
  383. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT3 mobile */
  384. INTEL_VGA_DEVICE(0x0D0B, &intel_haswell_d_info), /* CRW GT1 reserved */
  385. INTEL_VGA_DEVICE(0x0D1B, &intel_haswell_d_info), /* CRW GT2 reserved */
  386. INTEL_VGA_DEVICE(0x0D2B, &intel_haswell_d_info), /* CRW GT3 reserved */
  387. INTEL_VGA_DEVICE(0x0D0E, &intel_haswell_d_info), /* CRW GT1 reserved */
  388. INTEL_VGA_DEVICE(0x0D1E, &intel_haswell_d_info), /* CRW GT2 reserved */
  389. INTEL_VGA_DEVICE(0x0D2E, &intel_haswell_d_info), /* CRW GT3 reserved */
  390. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  391. INTEL_VGA_DEVICE(0x0f31, &intel_valleyview_m_info),
  392. INTEL_VGA_DEVICE(0x0f32, &intel_valleyview_m_info),
  393. INTEL_VGA_DEVICE(0x0f33, &intel_valleyview_m_info),
  394. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  395. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  396. {0, 0, 0}
  397. };
  398. #if defined(CONFIG_DRM_I915_KMS)
  399. MODULE_DEVICE_TABLE(pci, pciidlist);
  400. #endif
  401. void intel_detect_pch(struct drm_device *dev)
  402. {
  403. struct drm_i915_private *dev_priv = dev->dev_private;
  404. struct pci_dev *pch;
  405. /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
  406. * (which really amounts to a PCH but no South Display).
  407. */
  408. if (INTEL_INFO(dev)->num_pipes == 0) {
  409. dev_priv->pch_type = PCH_NOP;
  410. return;
  411. }
  412. /*
  413. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  414. * make graphics device passthrough work easy for VMM, that only
  415. * need to expose ISA bridge to let driver know the real hardware
  416. * underneath. This is a requirement from virtualization team.
  417. */
  418. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  419. if (pch) {
  420. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  421. unsigned short id;
  422. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  423. dev_priv->pch_id = id;
  424. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  425. dev_priv->pch_type = PCH_IBX;
  426. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  427. WARN_ON(!IS_GEN5(dev));
  428. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  429. dev_priv->pch_type = PCH_CPT;
  430. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  431. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  432. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  433. /* PantherPoint is CPT compatible */
  434. dev_priv->pch_type = PCH_CPT;
  435. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  436. WARN_ON(!(IS_GEN6(dev) || IS_IVYBRIDGE(dev)));
  437. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  438. dev_priv->pch_type = PCH_LPT;
  439. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  440. WARN_ON(!IS_HASWELL(dev));
  441. WARN_ON(IS_ULT(dev));
  442. } else if (id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE) {
  443. dev_priv->pch_type = PCH_LPT;
  444. DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
  445. WARN_ON(!IS_HASWELL(dev));
  446. WARN_ON(!IS_ULT(dev));
  447. }
  448. }
  449. pci_dev_put(pch);
  450. }
  451. }
  452. bool i915_semaphore_is_enabled(struct drm_device *dev)
  453. {
  454. if (INTEL_INFO(dev)->gen < 6)
  455. return 0;
  456. if (i915_semaphores >= 0)
  457. return i915_semaphores;
  458. #ifdef CONFIG_INTEL_IOMMU
  459. /* Enable semaphores on SNB when IO remapping is off */
  460. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  461. return false;
  462. #endif
  463. return 1;
  464. }
  465. static int i915_drm_freeze(struct drm_device *dev)
  466. {
  467. struct drm_i915_private *dev_priv = dev->dev_private;
  468. struct drm_crtc *crtc;
  469. /* ignore lid events during suspend */
  470. mutex_lock(&dev_priv->modeset_restore_lock);
  471. dev_priv->modeset_restore = MODESET_SUSPENDED;
  472. mutex_unlock(&dev_priv->modeset_restore_lock);
  473. intel_set_power_well(dev, true);
  474. drm_kms_helper_poll_disable(dev);
  475. pci_save_state(dev->pdev);
  476. /* If KMS is active, we do the leavevt stuff here */
  477. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  478. int error = i915_gem_idle(dev);
  479. if (error) {
  480. dev_err(&dev->pdev->dev,
  481. "GEM idle failed, resume might fail\n");
  482. return error;
  483. }
  484. cancel_delayed_work_sync(&dev_priv->rps.delayed_resume_work);
  485. drm_irq_uninstall(dev);
  486. dev_priv->enable_hotplug_processing = false;
  487. /*
  488. * Disable CRTCs directly since we want to preserve sw state
  489. * for _thaw.
  490. */
  491. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
  492. dev_priv->display.crtc_disable(crtc);
  493. intel_modeset_suspend_hw(dev);
  494. }
  495. i915_save_state(dev);
  496. intel_opregion_fini(dev);
  497. console_lock();
  498. intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED);
  499. console_unlock();
  500. return 0;
  501. }
  502. int i915_suspend(struct drm_device *dev, pm_message_t state)
  503. {
  504. int error;
  505. if (!dev || !dev->dev_private) {
  506. DRM_ERROR("dev: %p\n", dev);
  507. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  508. return -ENODEV;
  509. }
  510. if (state.event == PM_EVENT_PRETHAW)
  511. return 0;
  512. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  513. return 0;
  514. error = i915_drm_freeze(dev);
  515. if (error)
  516. return error;
  517. if (state.event == PM_EVENT_SUSPEND) {
  518. /* Shut down the device */
  519. pci_disable_device(dev->pdev);
  520. pci_set_power_state(dev->pdev, PCI_D3hot);
  521. }
  522. return 0;
  523. }
  524. void intel_console_resume(struct work_struct *work)
  525. {
  526. struct drm_i915_private *dev_priv =
  527. container_of(work, struct drm_i915_private,
  528. console_resume_work);
  529. struct drm_device *dev = dev_priv->dev;
  530. console_lock();
  531. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  532. console_unlock();
  533. }
  534. static void intel_resume_hotplug(struct drm_device *dev)
  535. {
  536. struct drm_mode_config *mode_config = &dev->mode_config;
  537. struct intel_encoder *encoder;
  538. mutex_lock(&mode_config->mutex);
  539. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  540. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  541. if (encoder->hot_plug)
  542. encoder->hot_plug(encoder);
  543. mutex_unlock(&mode_config->mutex);
  544. /* Just fire off a uevent and let userspace tell us what to do */
  545. drm_helper_hpd_irq_event(dev);
  546. }
  547. static int __i915_drm_thaw(struct drm_device *dev)
  548. {
  549. struct drm_i915_private *dev_priv = dev->dev_private;
  550. int error = 0;
  551. i915_restore_state(dev);
  552. intel_opregion_setup(dev);
  553. /* KMS EnterVT equivalent */
  554. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  555. intel_init_pch_refclk(dev);
  556. mutex_lock(&dev->struct_mutex);
  557. dev_priv->mm.suspended = 0;
  558. error = i915_gem_init_hw(dev);
  559. mutex_unlock(&dev->struct_mutex);
  560. /* We need working interrupts for modeset enabling ... */
  561. drm_irq_install(dev);
  562. intel_modeset_init_hw(dev);
  563. drm_modeset_lock_all(dev);
  564. intel_modeset_setup_hw_state(dev, true);
  565. drm_modeset_unlock_all(dev);
  566. /*
  567. * ... but also need to make sure that hotplug processing
  568. * doesn't cause havoc. Like in the driver load code we don't
  569. * bother with the tiny race here where we might loose hotplug
  570. * notifications.
  571. * */
  572. intel_hpd_init(dev);
  573. dev_priv->enable_hotplug_processing = true;
  574. /* Config may have changed between suspend and resume */
  575. intel_resume_hotplug(dev);
  576. }
  577. intel_opregion_init(dev);
  578. /*
  579. * The console lock can be pretty contented on resume due
  580. * to all the printk activity. Try to keep it out of the hot
  581. * path of resume if possible.
  582. */
  583. if (console_trylock()) {
  584. intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING);
  585. console_unlock();
  586. } else {
  587. schedule_work(&dev_priv->console_resume_work);
  588. }
  589. mutex_lock(&dev_priv->modeset_restore_lock);
  590. dev_priv->modeset_restore = MODESET_DONE;
  591. mutex_unlock(&dev_priv->modeset_restore_lock);
  592. return error;
  593. }
  594. static int i915_drm_thaw(struct drm_device *dev)
  595. {
  596. int error = 0;
  597. intel_gt_reset(dev);
  598. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  599. mutex_lock(&dev->struct_mutex);
  600. i915_gem_restore_gtt_mappings(dev);
  601. mutex_unlock(&dev->struct_mutex);
  602. }
  603. __i915_drm_thaw(dev);
  604. return error;
  605. }
  606. int i915_resume(struct drm_device *dev)
  607. {
  608. struct drm_i915_private *dev_priv = dev->dev_private;
  609. int ret;
  610. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  611. return 0;
  612. if (pci_enable_device(dev->pdev))
  613. return -EIO;
  614. pci_set_master(dev->pdev);
  615. intel_gt_reset(dev);
  616. /*
  617. * Platforms with opregion should have sane BIOS, older ones (gen3 and
  618. * earlier) need this since the BIOS might clear all our scratch PTEs.
  619. */
  620. if (drm_core_check_feature(dev, DRIVER_MODESET) &&
  621. !dev_priv->opregion.header) {
  622. mutex_lock(&dev->struct_mutex);
  623. i915_gem_restore_gtt_mappings(dev);
  624. mutex_unlock(&dev->struct_mutex);
  625. }
  626. ret = __i915_drm_thaw(dev);
  627. if (ret)
  628. return ret;
  629. drm_kms_helper_poll_enable(dev);
  630. return 0;
  631. }
  632. static int i8xx_do_reset(struct drm_device *dev)
  633. {
  634. struct drm_i915_private *dev_priv = dev->dev_private;
  635. if (IS_I85X(dev))
  636. return -ENODEV;
  637. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  638. POSTING_READ(D_STATE);
  639. if (IS_I830(dev) || IS_845G(dev)) {
  640. I915_WRITE(DEBUG_RESET_I830,
  641. DEBUG_RESET_DISPLAY |
  642. DEBUG_RESET_RENDER |
  643. DEBUG_RESET_FULL);
  644. POSTING_READ(DEBUG_RESET_I830);
  645. msleep(1);
  646. I915_WRITE(DEBUG_RESET_I830, 0);
  647. POSTING_READ(DEBUG_RESET_I830);
  648. }
  649. msleep(1);
  650. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  651. POSTING_READ(D_STATE);
  652. return 0;
  653. }
  654. static int i965_reset_complete(struct drm_device *dev)
  655. {
  656. u8 gdrst;
  657. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  658. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  659. }
  660. static int i965_do_reset(struct drm_device *dev)
  661. {
  662. int ret;
  663. u8 gdrst;
  664. /*
  665. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  666. * well as the reset bit (GR/bit 0). Setting the GR bit
  667. * triggers the reset; when done, the hardware will clear it.
  668. */
  669. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  670. pci_write_config_byte(dev->pdev, I965_GDRST,
  671. gdrst | GRDOM_RENDER |
  672. GRDOM_RESET_ENABLE);
  673. ret = wait_for(i965_reset_complete(dev), 500);
  674. if (ret)
  675. return ret;
  676. /* We can't reset render&media without also resetting display ... */
  677. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  678. pci_write_config_byte(dev->pdev, I965_GDRST,
  679. gdrst | GRDOM_MEDIA |
  680. GRDOM_RESET_ENABLE);
  681. return wait_for(i965_reset_complete(dev), 500);
  682. }
  683. static int ironlake_do_reset(struct drm_device *dev)
  684. {
  685. struct drm_i915_private *dev_priv = dev->dev_private;
  686. u32 gdrst;
  687. int ret;
  688. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  689. gdrst &= ~GRDOM_MASK;
  690. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  691. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  692. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  693. if (ret)
  694. return ret;
  695. /* We can't reset render&media without also resetting display ... */
  696. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  697. gdrst &= ~GRDOM_MASK;
  698. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  699. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  700. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  701. }
  702. static int gen6_do_reset(struct drm_device *dev)
  703. {
  704. struct drm_i915_private *dev_priv = dev->dev_private;
  705. int ret;
  706. unsigned long irqflags;
  707. /* Hold gt_lock across reset to prevent any register access
  708. * with forcewake not set correctly
  709. */
  710. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  711. /* Reset the chip */
  712. /* GEN6_GDRST is not in the gt power well, no need to check
  713. * for fifo space for the write or forcewake the chip for
  714. * the read
  715. */
  716. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  717. /* Spin waiting for the device to ack the reset request */
  718. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  719. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  720. if (dev_priv->forcewake_count)
  721. dev_priv->gt.force_wake_get(dev_priv);
  722. else
  723. dev_priv->gt.force_wake_put(dev_priv);
  724. /* Restore fifo count */
  725. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  726. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  727. return ret;
  728. }
  729. int intel_gpu_reset(struct drm_device *dev)
  730. {
  731. switch (INTEL_INFO(dev)->gen) {
  732. case 7:
  733. case 6: return gen6_do_reset(dev);
  734. case 5: return ironlake_do_reset(dev);
  735. case 4: return i965_do_reset(dev);
  736. case 2: return i8xx_do_reset(dev);
  737. default: return -ENODEV;
  738. }
  739. }
  740. /**
  741. * i915_reset - reset chip after a hang
  742. * @dev: drm device to reset
  743. *
  744. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  745. * reset or otherwise an error code.
  746. *
  747. * Procedure is fairly simple:
  748. * - reset the chip using the reset reg
  749. * - re-init context state
  750. * - re-init hardware status page
  751. * - re-init ring buffer
  752. * - re-init interrupt state
  753. * - re-init display
  754. */
  755. int i915_reset(struct drm_device *dev)
  756. {
  757. drm_i915_private_t *dev_priv = dev->dev_private;
  758. bool simulated;
  759. int ret;
  760. if (!i915_try_reset)
  761. return 0;
  762. mutex_lock(&dev->struct_mutex);
  763. i915_gem_reset(dev);
  764. simulated = dev_priv->gpu_error.stop_rings != 0;
  765. if (!simulated && get_seconds() - dev_priv->gpu_error.last_reset < 5) {
  766. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  767. ret = -ENODEV;
  768. } else {
  769. ret = intel_gpu_reset(dev);
  770. /* Also reset the gpu hangman. */
  771. if (simulated) {
  772. DRM_INFO("Simulated gpu hang, resetting stop_rings\n");
  773. dev_priv->gpu_error.stop_rings = 0;
  774. if (ret == -ENODEV) {
  775. DRM_ERROR("Reset not implemented, but ignoring "
  776. "error for simulated gpu hangs\n");
  777. ret = 0;
  778. }
  779. } else
  780. dev_priv->gpu_error.last_reset = get_seconds();
  781. }
  782. if (ret) {
  783. DRM_ERROR("Failed to reset chip.\n");
  784. mutex_unlock(&dev->struct_mutex);
  785. return ret;
  786. }
  787. /* Ok, now get things going again... */
  788. /*
  789. * Everything depends on having the GTT running, so we need to start
  790. * there. Fortunately we don't need to do this unless we reset the
  791. * chip at a PCI level.
  792. *
  793. * Next we need to restore the context, but we don't use those
  794. * yet either...
  795. *
  796. * Ring buffer needs to be re-initialized in the KMS case, or if X
  797. * was running at the time of the reset (i.e. we weren't VT
  798. * switched away).
  799. */
  800. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  801. !dev_priv->mm.suspended) {
  802. struct intel_ring_buffer *ring;
  803. int i;
  804. dev_priv->mm.suspended = 0;
  805. i915_gem_init_swizzling(dev);
  806. for_each_ring(ring, dev_priv, i)
  807. ring->init(ring);
  808. i915_gem_context_init(dev);
  809. if (dev_priv->mm.aliasing_ppgtt) {
  810. ret = dev_priv->mm.aliasing_ppgtt->enable(dev);
  811. if (ret)
  812. i915_gem_cleanup_aliasing_ppgtt(dev);
  813. }
  814. /*
  815. * It would make sense to re-init all the other hw state, at
  816. * least the rps/rc6/emon init done within modeset_init_hw. For
  817. * some unknown reason, this blows up my ilk, so don't.
  818. */
  819. mutex_unlock(&dev->struct_mutex);
  820. drm_irq_uninstall(dev);
  821. drm_irq_install(dev);
  822. intel_hpd_init(dev);
  823. } else {
  824. mutex_unlock(&dev->struct_mutex);
  825. }
  826. return 0;
  827. }
  828. static int i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  829. {
  830. struct intel_device_info *intel_info =
  831. (struct intel_device_info *) ent->driver_data;
  832. /* Only bind to function 0 of the device. Early generations
  833. * used function 1 as a placeholder for multi-head. This causes
  834. * us confusion instead, especially on the systems where both
  835. * functions have the same PCI-ID!
  836. */
  837. if (PCI_FUNC(pdev->devfn))
  838. return -ENODEV;
  839. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  840. * implementation for gen3 (and only gen3) that used legacy drm maps
  841. * (gasp!) to share buffers between X and the client. Hence we need to
  842. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  843. if (intel_info->gen != 3) {
  844. driver.driver_features &=
  845. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  846. } else if (!intel_agp_enabled) {
  847. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  848. return -ENODEV;
  849. }
  850. return drm_get_pci_dev(pdev, ent, &driver);
  851. }
  852. static void
  853. i915_pci_remove(struct pci_dev *pdev)
  854. {
  855. struct drm_device *dev = pci_get_drvdata(pdev);
  856. drm_put_dev(dev);
  857. }
  858. static int i915_pm_suspend(struct device *dev)
  859. {
  860. struct pci_dev *pdev = to_pci_dev(dev);
  861. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  862. int error;
  863. if (!drm_dev || !drm_dev->dev_private) {
  864. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  865. return -ENODEV;
  866. }
  867. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  868. return 0;
  869. error = i915_drm_freeze(drm_dev);
  870. if (error)
  871. return error;
  872. pci_disable_device(pdev);
  873. pci_set_power_state(pdev, PCI_D3hot);
  874. return 0;
  875. }
  876. static int i915_pm_resume(struct device *dev)
  877. {
  878. struct pci_dev *pdev = to_pci_dev(dev);
  879. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  880. return i915_resume(drm_dev);
  881. }
  882. static int i915_pm_freeze(struct device *dev)
  883. {
  884. struct pci_dev *pdev = to_pci_dev(dev);
  885. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  886. if (!drm_dev || !drm_dev->dev_private) {
  887. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  888. return -ENODEV;
  889. }
  890. return i915_drm_freeze(drm_dev);
  891. }
  892. static int i915_pm_thaw(struct device *dev)
  893. {
  894. struct pci_dev *pdev = to_pci_dev(dev);
  895. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  896. return i915_drm_thaw(drm_dev);
  897. }
  898. static int i915_pm_poweroff(struct device *dev)
  899. {
  900. struct pci_dev *pdev = to_pci_dev(dev);
  901. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  902. return i915_drm_freeze(drm_dev);
  903. }
  904. static const struct dev_pm_ops i915_pm_ops = {
  905. .suspend = i915_pm_suspend,
  906. .resume = i915_pm_resume,
  907. .freeze = i915_pm_freeze,
  908. .thaw = i915_pm_thaw,
  909. .poweroff = i915_pm_poweroff,
  910. .restore = i915_pm_resume,
  911. };
  912. static const struct vm_operations_struct i915_gem_vm_ops = {
  913. .fault = i915_gem_fault,
  914. .open = drm_gem_vm_open,
  915. .close = drm_gem_vm_close,
  916. };
  917. static const struct file_operations i915_driver_fops = {
  918. .owner = THIS_MODULE,
  919. .open = drm_open,
  920. .release = drm_release,
  921. .unlocked_ioctl = drm_ioctl,
  922. .mmap = drm_gem_mmap,
  923. .poll = drm_poll,
  924. .fasync = drm_fasync,
  925. .read = drm_read,
  926. #ifdef CONFIG_COMPAT
  927. .compat_ioctl = i915_compat_ioctl,
  928. #endif
  929. .llseek = noop_llseek,
  930. };
  931. static struct drm_driver driver = {
  932. /* Don't use MTRRs here; the Xserver or userspace app should
  933. * deal with them for Intel hardware.
  934. */
  935. .driver_features =
  936. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  937. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  938. .load = i915_driver_load,
  939. .unload = i915_driver_unload,
  940. .open = i915_driver_open,
  941. .lastclose = i915_driver_lastclose,
  942. .preclose = i915_driver_preclose,
  943. .postclose = i915_driver_postclose,
  944. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  945. .suspend = i915_suspend,
  946. .resume = i915_resume,
  947. .device_is_agp = i915_driver_device_is_agp,
  948. .master_create = i915_master_create,
  949. .master_destroy = i915_master_destroy,
  950. #if defined(CONFIG_DEBUG_FS)
  951. .debugfs_init = i915_debugfs_init,
  952. .debugfs_cleanup = i915_debugfs_cleanup,
  953. #endif
  954. .gem_init_object = i915_gem_init_object,
  955. .gem_free_object = i915_gem_free_object,
  956. .gem_vm_ops = &i915_gem_vm_ops,
  957. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  958. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  959. .gem_prime_export = i915_gem_prime_export,
  960. .gem_prime_import = i915_gem_prime_import,
  961. .dumb_create = i915_gem_dumb_create,
  962. .dumb_map_offset = i915_gem_mmap_gtt,
  963. .dumb_destroy = i915_gem_dumb_destroy,
  964. .ioctls = i915_ioctls,
  965. .fops = &i915_driver_fops,
  966. .name = DRIVER_NAME,
  967. .desc = DRIVER_DESC,
  968. .date = DRIVER_DATE,
  969. .major = DRIVER_MAJOR,
  970. .minor = DRIVER_MINOR,
  971. .patchlevel = DRIVER_PATCHLEVEL,
  972. };
  973. static struct pci_driver i915_pci_driver = {
  974. .name = DRIVER_NAME,
  975. .id_table = pciidlist,
  976. .probe = i915_pci_probe,
  977. .remove = i915_pci_remove,
  978. .driver.pm = &i915_pm_ops,
  979. };
  980. static int __init i915_init(void)
  981. {
  982. driver.num_ioctls = i915_max_ioctl;
  983. /*
  984. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  985. * explicitly disabled with the module pararmeter.
  986. *
  987. * Otherwise, just follow the parameter (defaulting to off).
  988. *
  989. * Allow optional vga_text_mode_force boot option to override
  990. * the default behavior.
  991. */
  992. #if defined(CONFIG_DRM_I915_KMS)
  993. if (i915_modeset != 0)
  994. driver.driver_features |= DRIVER_MODESET;
  995. #endif
  996. if (i915_modeset == 1)
  997. driver.driver_features |= DRIVER_MODESET;
  998. #ifdef CONFIG_VGA_CONSOLE
  999. if (vgacon_text_force() && i915_modeset == -1)
  1000. driver.driver_features &= ~DRIVER_MODESET;
  1001. #endif
  1002. if (!(driver.driver_features & DRIVER_MODESET))
  1003. driver.get_vblank_timestamp = NULL;
  1004. return drm_pci_init(&driver, &i915_pci_driver);
  1005. }
  1006. static void __exit i915_exit(void)
  1007. {
  1008. drm_pci_exit(&driver, &i915_pci_driver);
  1009. }
  1010. module_init(i915_init);
  1011. module_exit(i915_exit);
  1012. MODULE_AUTHOR(DRIVER_AUTHOR);
  1013. MODULE_DESCRIPTION(DRIVER_DESC);
  1014. MODULE_LICENSE("GPL and additional rights");
  1015. /* We give fast paths for the really cool registers */
  1016. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  1017. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  1018. ((reg) < 0x40000) && \
  1019. ((reg) != FORCEWAKE))
  1020. static void
  1021. ilk_dummy_write(struct drm_i915_private *dev_priv)
  1022. {
  1023. /* WaIssueDummyWriteToWakeupFromRC6:ilk Issue a dummy write to wake up
  1024. * the chip from rc6 before touching it for real. MI_MODE is masked,
  1025. * hence harmless to write 0 into. */
  1026. I915_WRITE_NOTRACE(MI_MODE, 0);
  1027. }
  1028. static void
  1029. hsw_unclaimed_reg_clear(struct drm_i915_private *dev_priv, u32 reg)
  1030. {
  1031. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1032. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1033. DRM_ERROR("Unknown unclaimed register before writing to %x\n",
  1034. reg);
  1035. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1036. }
  1037. }
  1038. static void
  1039. hsw_unclaimed_reg_check(struct drm_i915_private *dev_priv, u32 reg)
  1040. {
  1041. if (HAS_FPGA_DBG_UNCLAIMED(dev_priv->dev) &&
  1042. (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
  1043. DRM_ERROR("Unclaimed write to %x\n", reg);
  1044. I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
  1045. }
  1046. }
  1047. #define __i915_read(x, y) \
  1048. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  1049. u##x val = 0; \
  1050. if (IS_GEN5(dev_priv->dev)) \
  1051. ilk_dummy_write(dev_priv); \
  1052. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1053. unsigned long irqflags; \
  1054. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  1055. if (dev_priv->forcewake_count == 0) \
  1056. dev_priv->gt.force_wake_get(dev_priv); \
  1057. val = read##y(dev_priv->regs + reg); \
  1058. if (dev_priv->forcewake_count == 0) \
  1059. dev_priv->gt.force_wake_put(dev_priv); \
  1060. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  1061. } else { \
  1062. val = read##y(dev_priv->regs + reg); \
  1063. } \
  1064. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  1065. return val; \
  1066. }
  1067. __i915_read(8, b)
  1068. __i915_read(16, w)
  1069. __i915_read(32, l)
  1070. __i915_read(64, q)
  1071. #undef __i915_read
  1072. #define __i915_write(x, y) \
  1073. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  1074. u32 __fifo_ret = 0; \
  1075. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  1076. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  1077. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  1078. } \
  1079. if (IS_GEN5(dev_priv->dev)) \
  1080. ilk_dummy_write(dev_priv); \
  1081. hsw_unclaimed_reg_clear(dev_priv, reg); \
  1082. write##y(val, dev_priv->regs + reg); \
  1083. if (unlikely(__fifo_ret)) { \
  1084. gen6_gt_check_fifodbg(dev_priv); \
  1085. } \
  1086. hsw_unclaimed_reg_check(dev_priv, reg); \
  1087. }
  1088. __i915_write(8, b)
  1089. __i915_write(16, w)
  1090. __i915_write(32, l)
  1091. __i915_write(64, q)
  1092. #undef __i915_write
  1093. static const struct register_whitelist {
  1094. uint64_t offset;
  1095. uint32_t size;
  1096. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1097. } whitelist[] = {
  1098. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1099. };
  1100. int i915_reg_read_ioctl(struct drm_device *dev,
  1101. void *data, struct drm_file *file)
  1102. {
  1103. struct drm_i915_private *dev_priv = dev->dev_private;
  1104. struct drm_i915_reg_read *reg = data;
  1105. struct register_whitelist const *entry = whitelist;
  1106. int i;
  1107. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1108. if (entry->offset == reg->offset &&
  1109. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1110. break;
  1111. }
  1112. if (i == ARRAY_SIZE(whitelist))
  1113. return -EINVAL;
  1114. switch (entry->size) {
  1115. case 8:
  1116. reg->val = I915_READ64(reg->offset);
  1117. break;
  1118. case 4:
  1119. reg->val = I915_READ(reg->offset);
  1120. break;
  1121. case 2:
  1122. reg->val = I915_READ16(reg->offset);
  1123. break;
  1124. case 1:
  1125. reg->val = I915_READ8(reg->offset);
  1126. break;
  1127. default:
  1128. WARN_ON(1);
  1129. return -EINVAL;
  1130. }
  1131. return 0;
  1132. }