i915_debugfs.c 63 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <generated/utsrelease.h>
  33. #include <drm/drmP.h>
  34. #include "intel_drv.h"
  35. #include "intel_ringbuffer.h"
  36. #include <drm/i915_drm.h>
  37. #include "i915_drv.h"
  38. #define DRM_I915_RING_DEBUG 1
  39. #if defined(CONFIG_DEBUG_FS)
  40. enum {
  41. ACTIVE_LIST,
  42. INACTIVE_LIST,
  43. PINNED_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  56. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  57. #define SEP_SEMICOLON ;
  58. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  59. #undef PRINT_FLAG
  60. #undef SEP_SEMICOLON
  61. return 0;
  62. }
  63. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  64. {
  65. if (obj->user_pin_count > 0)
  66. return "P";
  67. else if (obj->pin_count > 0)
  68. return "p";
  69. else
  70. return " ";
  71. }
  72. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  73. {
  74. switch (obj->tiling_mode) {
  75. default:
  76. case I915_TILING_NONE: return " ";
  77. case I915_TILING_X: return "X";
  78. case I915_TILING_Y: return "Y";
  79. }
  80. }
  81. static const char *cache_level_str(int type)
  82. {
  83. switch (type) {
  84. case I915_CACHE_NONE: return " uncached";
  85. case I915_CACHE_LLC: return " snooped (LLC)";
  86. case I915_CACHE_LLC_MLC: return " snooped (LLC+MLC)";
  87. default: return "";
  88. }
  89. }
  90. static void
  91. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  92. {
  93. seq_printf(m, "%pK: %s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  94. &obj->base,
  95. get_pin_flag(obj),
  96. get_tiling_flag(obj),
  97. obj->base.size / 1024,
  98. obj->base.read_domains,
  99. obj->base.write_domain,
  100. obj->last_read_seqno,
  101. obj->last_write_seqno,
  102. obj->last_fenced_seqno,
  103. cache_level_str(obj->cache_level),
  104. obj->dirty ? " dirty" : "",
  105. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  106. if (obj->base.name)
  107. seq_printf(m, " (name: %d)", obj->base.name);
  108. if (obj->pin_count)
  109. seq_printf(m, " (pinned x %d)", obj->pin_count);
  110. if (obj->fence_reg != I915_FENCE_REG_NONE)
  111. seq_printf(m, " (fence: %d)", obj->fence_reg);
  112. if (obj->gtt_space != NULL)
  113. seq_printf(m, " (gtt offset: %08x, size: %08x)",
  114. obj->gtt_offset, (unsigned int)obj->gtt_space->size);
  115. if (obj->stolen)
  116. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  117. if (obj->pin_mappable || obj->fault_mappable) {
  118. char s[3], *t = s;
  119. if (obj->pin_mappable)
  120. *t++ = 'p';
  121. if (obj->fault_mappable)
  122. *t++ = 'f';
  123. *t = '\0';
  124. seq_printf(m, " (%s mappable)", s);
  125. }
  126. if (obj->ring != NULL)
  127. seq_printf(m, " (%s)", obj->ring->name);
  128. }
  129. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  130. {
  131. struct drm_info_node *node = (struct drm_info_node *) m->private;
  132. uintptr_t list = (uintptr_t) node->info_ent->data;
  133. struct list_head *head;
  134. struct drm_device *dev = node->minor->dev;
  135. drm_i915_private_t *dev_priv = dev->dev_private;
  136. struct drm_i915_gem_object *obj;
  137. size_t total_obj_size, total_gtt_size;
  138. int count, ret;
  139. ret = mutex_lock_interruptible(&dev->struct_mutex);
  140. if (ret)
  141. return ret;
  142. switch (list) {
  143. case ACTIVE_LIST:
  144. seq_printf(m, "Active:\n");
  145. head = &dev_priv->mm.active_list;
  146. break;
  147. case INACTIVE_LIST:
  148. seq_printf(m, "Inactive:\n");
  149. head = &dev_priv->mm.inactive_list;
  150. break;
  151. default:
  152. mutex_unlock(&dev->struct_mutex);
  153. return -EINVAL;
  154. }
  155. total_obj_size = total_gtt_size = count = 0;
  156. list_for_each_entry(obj, head, mm_list) {
  157. seq_printf(m, " ");
  158. describe_obj(m, obj);
  159. seq_printf(m, "\n");
  160. total_obj_size += obj->base.size;
  161. total_gtt_size += obj->gtt_space->size;
  162. count++;
  163. }
  164. mutex_unlock(&dev->struct_mutex);
  165. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  166. count, total_obj_size, total_gtt_size);
  167. return 0;
  168. }
  169. #define count_objects(list, member) do { \
  170. list_for_each_entry(obj, list, member) { \
  171. size += obj->gtt_space->size; \
  172. ++count; \
  173. if (obj->map_and_fenceable) { \
  174. mappable_size += obj->gtt_space->size; \
  175. ++mappable_count; \
  176. } \
  177. } \
  178. } while (0)
  179. struct file_stats {
  180. int count;
  181. size_t total, active, inactive, unbound;
  182. };
  183. static int per_file_stats(int id, void *ptr, void *data)
  184. {
  185. struct drm_i915_gem_object *obj = ptr;
  186. struct file_stats *stats = data;
  187. stats->count++;
  188. stats->total += obj->base.size;
  189. if (obj->gtt_space) {
  190. if (!list_empty(&obj->ring_list))
  191. stats->active += obj->base.size;
  192. else
  193. stats->inactive += obj->base.size;
  194. } else {
  195. if (!list_empty(&obj->global_list))
  196. stats->unbound += obj->base.size;
  197. }
  198. return 0;
  199. }
  200. static int i915_gem_object_info(struct seq_file *m, void* data)
  201. {
  202. struct drm_info_node *node = (struct drm_info_node *) m->private;
  203. struct drm_device *dev = node->minor->dev;
  204. struct drm_i915_private *dev_priv = dev->dev_private;
  205. u32 count, mappable_count, purgeable_count;
  206. size_t size, mappable_size, purgeable_size;
  207. struct drm_i915_gem_object *obj;
  208. struct drm_file *file;
  209. int ret;
  210. ret = mutex_lock_interruptible(&dev->struct_mutex);
  211. if (ret)
  212. return ret;
  213. seq_printf(m, "%u objects, %zu bytes\n",
  214. dev_priv->mm.object_count,
  215. dev_priv->mm.object_memory);
  216. size = count = mappable_size = mappable_count = 0;
  217. count_objects(&dev_priv->mm.bound_list, global_list);
  218. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  219. count, mappable_count, size, mappable_size);
  220. size = count = mappable_size = mappable_count = 0;
  221. count_objects(&dev_priv->mm.active_list, mm_list);
  222. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  223. count, mappable_count, size, mappable_size);
  224. size = count = mappable_size = mappable_count = 0;
  225. count_objects(&dev_priv->mm.inactive_list, mm_list);
  226. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  227. count, mappable_count, size, mappable_size);
  228. size = count = purgeable_size = purgeable_count = 0;
  229. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  230. size += obj->base.size, ++count;
  231. if (obj->madv == I915_MADV_DONTNEED)
  232. purgeable_size += obj->base.size, ++purgeable_count;
  233. }
  234. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  235. size = count = mappable_size = mappable_count = 0;
  236. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  237. if (obj->fault_mappable) {
  238. size += obj->gtt_space->size;
  239. ++count;
  240. }
  241. if (obj->pin_mappable) {
  242. mappable_size += obj->gtt_space->size;
  243. ++mappable_count;
  244. }
  245. if (obj->madv == I915_MADV_DONTNEED) {
  246. purgeable_size += obj->base.size;
  247. ++purgeable_count;
  248. }
  249. }
  250. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  251. purgeable_count, purgeable_size);
  252. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  253. mappable_count, mappable_size);
  254. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  255. count, size);
  256. seq_printf(m, "%zu [%lu] gtt total\n",
  257. dev_priv->gtt.total,
  258. dev_priv->gtt.mappable_end - dev_priv->gtt.start);
  259. seq_printf(m, "\n");
  260. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  261. struct file_stats stats;
  262. memset(&stats, 0, sizeof(stats));
  263. idr_for_each(&file->object_idr, per_file_stats, &stats);
  264. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  265. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  266. stats.count,
  267. stats.total,
  268. stats.active,
  269. stats.inactive,
  270. stats.unbound);
  271. }
  272. mutex_unlock(&dev->struct_mutex);
  273. return 0;
  274. }
  275. static int i915_gem_gtt_info(struct seq_file *m, void* data)
  276. {
  277. struct drm_info_node *node = (struct drm_info_node *) m->private;
  278. struct drm_device *dev = node->minor->dev;
  279. uintptr_t list = (uintptr_t) node->info_ent->data;
  280. struct drm_i915_private *dev_priv = dev->dev_private;
  281. struct drm_i915_gem_object *obj;
  282. size_t total_obj_size, total_gtt_size;
  283. int count, ret;
  284. ret = mutex_lock_interruptible(&dev->struct_mutex);
  285. if (ret)
  286. return ret;
  287. total_obj_size = total_gtt_size = count = 0;
  288. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  289. if (list == PINNED_LIST && obj->pin_count == 0)
  290. continue;
  291. seq_printf(m, " ");
  292. describe_obj(m, obj);
  293. seq_printf(m, "\n");
  294. total_obj_size += obj->base.size;
  295. total_gtt_size += obj->gtt_space->size;
  296. count++;
  297. }
  298. mutex_unlock(&dev->struct_mutex);
  299. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  300. count, total_obj_size, total_gtt_size);
  301. return 0;
  302. }
  303. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  304. {
  305. struct drm_info_node *node = (struct drm_info_node *) m->private;
  306. struct drm_device *dev = node->minor->dev;
  307. unsigned long flags;
  308. struct intel_crtc *crtc;
  309. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  310. const char pipe = pipe_name(crtc->pipe);
  311. const char plane = plane_name(crtc->plane);
  312. struct intel_unpin_work *work;
  313. spin_lock_irqsave(&dev->event_lock, flags);
  314. work = crtc->unpin_work;
  315. if (work == NULL) {
  316. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  317. pipe, plane);
  318. } else {
  319. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  320. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  321. pipe, plane);
  322. } else {
  323. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  324. pipe, plane);
  325. }
  326. if (work->enable_stall_check)
  327. seq_printf(m, "Stall check enabled, ");
  328. else
  329. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  330. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  331. if (work->old_fb_obj) {
  332. struct drm_i915_gem_object *obj = work->old_fb_obj;
  333. if (obj)
  334. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  335. }
  336. if (work->pending_flip_obj) {
  337. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  338. if (obj)
  339. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj->gtt_offset);
  340. }
  341. }
  342. spin_unlock_irqrestore(&dev->event_lock, flags);
  343. }
  344. return 0;
  345. }
  346. static int i915_gem_request_info(struct seq_file *m, void *data)
  347. {
  348. struct drm_info_node *node = (struct drm_info_node *) m->private;
  349. struct drm_device *dev = node->minor->dev;
  350. drm_i915_private_t *dev_priv = dev->dev_private;
  351. struct intel_ring_buffer *ring;
  352. struct drm_i915_gem_request *gem_request;
  353. int ret, count, i;
  354. ret = mutex_lock_interruptible(&dev->struct_mutex);
  355. if (ret)
  356. return ret;
  357. count = 0;
  358. for_each_ring(ring, dev_priv, i) {
  359. if (list_empty(&ring->request_list))
  360. continue;
  361. seq_printf(m, "%s requests:\n", ring->name);
  362. list_for_each_entry(gem_request,
  363. &ring->request_list,
  364. list) {
  365. seq_printf(m, " %d @ %d\n",
  366. gem_request->seqno,
  367. (int) (jiffies - gem_request->emitted_jiffies));
  368. }
  369. count++;
  370. }
  371. mutex_unlock(&dev->struct_mutex);
  372. if (count == 0)
  373. seq_printf(m, "No requests\n");
  374. return 0;
  375. }
  376. static void i915_ring_seqno_info(struct seq_file *m,
  377. struct intel_ring_buffer *ring)
  378. {
  379. if (ring->get_seqno) {
  380. seq_printf(m, "Current sequence (%s): %u\n",
  381. ring->name, ring->get_seqno(ring, false));
  382. }
  383. }
  384. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  385. {
  386. struct drm_info_node *node = (struct drm_info_node *) m->private;
  387. struct drm_device *dev = node->minor->dev;
  388. drm_i915_private_t *dev_priv = dev->dev_private;
  389. struct intel_ring_buffer *ring;
  390. int ret, i;
  391. ret = mutex_lock_interruptible(&dev->struct_mutex);
  392. if (ret)
  393. return ret;
  394. for_each_ring(ring, dev_priv, i)
  395. i915_ring_seqno_info(m, ring);
  396. mutex_unlock(&dev->struct_mutex);
  397. return 0;
  398. }
  399. static int i915_interrupt_info(struct seq_file *m, void *data)
  400. {
  401. struct drm_info_node *node = (struct drm_info_node *) m->private;
  402. struct drm_device *dev = node->minor->dev;
  403. drm_i915_private_t *dev_priv = dev->dev_private;
  404. struct intel_ring_buffer *ring;
  405. int ret, i, pipe;
  406. ret = mutex_lock_interruptible(&dev->struct_mutex);
  407. if (ret)
  408. return ret;
  409. if (IS_VALLEYVIEW(dev)) {
  410. seq_printf(m, "Display IER:\t%08x\n",
  411. I915_READ(VLV_IER));
  412. seq_printf(m, "Display IIR:\t%08x\n",
  413. I915_READ(VLV_IIR));
  414. seq_printf(m, "Display IIR_RW:\t%08x\n",
  415. I915_READ(VLV_IIR_RW));
  416. seq_printf(m, "Display IMR:\t%08x\n",
  417. I915_READ(VLV_IMR));
  418. for_each_pipe(pipe)
  419. seq_printf(m, "Pipe %c stat:\t%08x\n",
  420. pipe_name(pipe),
  421. I915_READ(PIPESTAT(pipe)));
  422. seq_printf(m, "Master IER:\t%08x\n",
  423. I915_READ(VLV_MASTER_IER));
  424. seq_printf(m, "Render IER:\t%08x\n",
  425. I915_READ(GTIER));
  426. seq_printf(m, "Render IIR:\t%08x\n",
  427. I915_READ(GTIIR));
  428. seq_printf(m, "Render IMR:\t%08x\n",
  429. I915_READ(GTIMR));
  430. seq_printf(m, "PM IER:\t\t%08x\n",
  431. I915_READ(GEN6_PMIER));
  432. seq_printf(m, "PM IIR:\t\t%08x\n",
  433. I915_READ(GEN6_PMIIR));
  434. seq_printf(m, "PM IMR:\t\t%08x\n",
  435. I915_READ(GEN6_PMIMR));
  436. seq_printf(m, "Port hotplug:\t%08x\n",
  437. I915_READ(PORT_HOTPLUG_EN));
  438. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  439. I915_READ(VLV_DPFLIPSTAT));
  440. seq_printf(m, "DPINVGTT:\t%08x\n",
  441. I915_READ(DPINVGTT));
  442. } else if (!HAS_PCH_SPLIT(dev)) {
  443. seq_printf(m, "Interrupt enable: %08x\n",
  444. I915_READ(IER));
  445. seq_printf(m, "Interrupt identity: %08x\n",
  446. I915_READ(IIR));
  447. seq_printf(m, "Interrupt mask: %08x\n",
  448. I915_READ(IMR));
  449. for_each_pipe(pipe)
  450. seq_printf(m, "Pipe %c stat: %08x\n",
  451. pipe_name(pipe),
  452. I915_READ(PIPESTAT(pipe)));
  453. } else {
  454. seq_printf(m, "North Display Interrupt enable: %08x\n",
  455. I915_READ(DEIER));
  456. seq_printf(m, "North Display Interrupt identity: %08x\n",
  457. I915_READ(DEIIR));
  458. seq_printf(m, "North Display Interrupt mask: %08x\n",
  459. I915_READ(DEIMR));
  460. seq_printf(m, "South Display Interrupt enable: %08x\n",
  461. I915_READ(SDEIER));
  462. seq_printf(m, "South Display Interrupt identity: %08x\n",
  463. I915_READ(SDEIIR));
  464. seq_printf(m, "South Display Interrupt mask: %08x\n",
  465. I915_READ(SDEIMR));
  466. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  467. I915_READ(GTIER));
  468. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  469. I915_READ(GTIIR));
  470. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  471. I915_READ(GTIMR));
  472. }
  473. seq_printf(m, "Interrupts received: %d\n",
  474. atomic_read(&dev_priv->irq_received));
  475. for_each_ring(ring, dev_priv, i) {
  476. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  477. seq_printf(m,
  478. "Graphics Interrupt mask (%s): %08x\n",
  479. ring->name, I915_READ_IMR(ring));
  480. }
  481. i915_ring_seqno_info(m, ring);
  482. }
  483. mutex_unlock(&dev->struct_mutex);
  484. return 0;
  485. }
  486. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  487. {
  488. struct drm_info_node *node = (struct drm_info_node *) m->private;
  489. struct drm_device *dev = node->minor->dev;
  490. drm_i915_private_t *dev_priv = dev->dev_private;
  491. int i, ret;
  492. ret = mutex_lock_interruptible(&dev->struct_mutex);
  493. if (ret)
  494. return ret;
  495. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  496. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  497. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  498. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  499. seq_printf(m, "Fence %d, pin count = %d, object = ",
  500. i, dev_priv->fence_regs[i].pin_count);
  501. if (obj == NULL)
  502. seq_printf(m, "unused");
  503. else
  504. describe_obj(m, obj);
  505. seq_printf(m, "\n");
  506. }
  507. mutex_unlock(&dev->struct_mutex);
  508. return 0;
  509. }
  510. static int i915_hws_info(struct seq_file *m, void *data)
  511. {
  512. struct drm_info_node *node = (struct drm_info_node *) m->private;
  513. struct drm_device *dev = node->minor->dev;
  514. drm_i915_private_t *dev_priv = dev->dev_private;
  515. struct intel_ring_buffer *ring;
  516. const u32 *hws;
  517. int i;
  518. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  519. hws = ring->status_page.page_addr;
  520. if (hws == NULL)
  521. return 0;
  522. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  523. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  524. i * 4,
  525. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  526. }
  527. return 0;
  528. }
  529. static const char *ring_str(int ring)
  530. {
  531. switch (ring) {
  532. case RCS: return "render";
  533. case VCS: return "bsd";
  534. case BCS: return "blt";
  535. case VECS: return "vebox";
  536. default: return "";
  537. }
  538. }
  539. static const char *pin_flag(int pinned)
  540. {
  541. if (pinned > 0)
  542. return " P";
  543. else if (pinned < 0)
  544. return " p";
  545. else
  546. return "";
  547. }
  548. static const char *tiling_flag(int tiling)
  549. {
  550. switch (tiling) {
  551. default:
  552. case I915_TILING_NONE: return "";
  553. case I915_TILING_X: return " X";
  554. case I915_TILING_Y: return " Y";
  555. }
  556. }
  557. static const char *dirty_flag(int dirty)
  558. {
  559. return dirty ? " dirty" : "";
  560. }
  561. static const char *purgeable_flag(int purgeable)
  562. {
  563. return purgeable ? " purgeable" : "";
  564. }
  565. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  566. const char *f, va_list args)
  567. {
  568. unsigned len;
  569. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  570. e->err = -ENOSPC;
  571. return;
  572. }
  573. if (e->bytes == e->size - 1 || e->err)
  574. return;
  575. /* Seek the first printf which is hits start position */
  576. if (e->pos < e->start) {
  577. len = vsnprintf(NULL, 0, f, args);
  578. if (e->pos + len <= e->start) {
  579. e->pos += len;
  580. return;
  581. }
  582. /* First vsnprintf needs to fit in full for memmove*/
  583. if (len >= e->size) {
  584. e->err = -EIO;
  585. return;
  586. }
  587. }
  588. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  589. if (len >= e->size - e->bytes)
  590. len = e->size - e->bytes - 1;
  591. /* If this is first printf in this window, adjust it so that
  592. * start position matches start of the buffer
  593. */
  594. if (e->pos < e->start) {
  595. const size_t off = e->start - e->pos;
  596. /* Should not happen but be paranoid */
  597. if (off > len || e->bytes) {
  598. e->err = -EIO;
  599. return;
  600. }
  601. memmove(e->buf, e->buf + off, len - off);
  602. e->bytes = len - off;
  603. e->pos = e->start;
  604. return;
  605. }
  606. e->bytes += len;
  607. e->pos += len;
  608. }
  609. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  610. {
  611. va_list args;
  612. va_start(args, f);
  613. i915_error_vprintf(e, f, args);
  614. va_end(args);
  615. }
  616. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  617. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  618. const char *name,
  619. struct drm_i915_error_buffer *err,
  620. int count)
  621. {
  622. err_printf(m, "%s [%d]:\n", name, count);
  623. while (count--) {
  624. err_printf(m, " %08x %8u %02x %02x %x %x%s%s%s%s%s%s%s",
  625. err->gtt_offset,
  626. err->size,
  627. err->read_domains,
  628. err->write_domain,
  629. err->rseqno, err->wseqno,
  630. pin_flag(err->pinned),
  631. tiling_flag(err->tiling),
  632. dirty_flag(err->dirty),
  633. purgeable_flag(err->purgeable),
  634. err->ring != -1 ? " " : "",
  635. ring_str(err->ring),
  636. cache_level_str(err->cache_level));
  637. if (err->name)
  638. err_printf(m, " (name: %d)", err->name);
  639. if (err->fence_reg != I915_FENCE_REG_NONE)
  640. err_printf(m, " (fence: %d)", err->fence_reg);
  641. err_printf(m, "\n");
  642. err++;
  643. }
  644. }
  645. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  646. struct drm_device *dev,
  647. struct drm_i915_error_state *error,
  648. unsigned ring)
  649. {
  650. BUG_ON(ring >= I915_NUM_RINGS); /* shut up confused gcc */
  651. err_printf(m, "%s command stream:\n", ring_str(ring));
  652. err_printf(m, " HEAD: 0x%08x\n", error->head[ring]);
  653. err_printf(m, " TAIL: 0x%08x\n", error->tail[ring]);
  654. err_printf(m, " CTL: 0x%08x\n", error->ctl[ring]);
  655. err_printf(m, " ACTHD: 0x%08x\n", error->acthd[ring]);
  656. err_printf(m, " IPEIR: 0x%08x\n", error->ipeir[ring]);
  657. err_printf(m, " IPEHR: 0x%08x\n", error->ipehr[ring]);
  658. err_printf(m, " INSTDONE: 0x%08x\n", error->instdone[ring]);
  659. if (ring == RCS && INTEL_INFO(dev)->gen >= 4)
  660. err_printf(m, " BBADDR: 0x%08llx\n", error->bbaddr);
  661. if (INTEL_INFO(dev)->gen >= 4)
  662. err_printf(m, " INSTPS: 0x%08x\n", error->instps[ring]);
  663. err_printf(m, " INSTPM: 0x%08x\n", error->instpm[ring]);
  664. err_printf(m, " FADDR: 0x%08x\n", error->faddr[ring]);
  665. if (INTEL_INFO(dev)->gen >= 6) {
  666. err_printf(m, " RC PSMI: 0x%08x\n", error->rc_psmi[ring]);
  667. err_printf(m, " FAULT_REG: 0x%08x\n", error->fault_reg[ring]);
  668. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  669. error->semaphore_mboxes[ring][0],
  670. error->semaphore_seqno[ring][0]);
  671. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  672. error->semaphore_mboxes[ring][1],
  673. error->semaphore_seqno[ring][1]);
  674. }
  675. err_printf(m, " seqno: 0x%08x\n", error->seqno[ring]);
  676. err_printf(m, " waiting: %s\n", yesno(error->waiting[ring]));
  677. err_printf(m, " ring->head: 0x%08x\n", error->cpu_ring_head[ring]);
  678. err_printf(m, " ring->tail: 0x%08x\n", error->cpu_ring_tail[ring]);
  679. }
  680. struct i915_error_state_file_priv {
  681. struct drm_device *dev;
  682. struct drm_i915_error_state *error;
  683. };
  684. static int i915_error_state(struct i915_error_state_file_priv *error_priv,
  685. struct drm_i915_error_state_buf *m)
  686. {
  687. struct drm_device *dev = error_priv->dev;
  688. drm_i915_private_t *dev_priv = dev->dev_private;
  689. struct drm_i915_error_state *error = error_priv->error;
  690. struct intel_ring_buffer *ring;
  691. int i, j, page, offset, elt;
  692. if (!error) {
  693. err_printf(m, "no error state collected\n");
  694. return 0;
  695. }
  696. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  697. error->time.tv_usec);
  698. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  699. err_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  700. err_printf(m, "EIR: 0x%08x\n", error->eir);
  701. err_printf(m, "IER: 0x%08x\n", error->ier);
  702. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  703. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  704. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  705. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  706. for (i = 0; i < dev_priv->num_fence_regs; i++)
  707. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  708. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  709. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  710. error->extra_instdone[i]);
  711. if (INTEL_INFO(dev)->gen >= 6) {
  712. err_printf(m, "ERROR: 0x%08x\n", error->error);
  713. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  714. }
  715. if (INTEL_INFO(dev)->gen == 7)
  716. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  717. for_each_ring(ring, dev_priv, i)
  718. i915_ring_error_state(m, dev, error, i);
  719. if (error->active_bo)
  720. print_error_buffers(m, "Active",
  721. error->active_bo,
  722. error->active_bo_count);
  723. if (error->pinned_bo)
  724. print_error_buffers(m, "Pinned",
  725. error->pinned_bo,
  726. error->pinned_bo_count);
  727. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  728. struct drm_i915_error_object *obj;
  729. if ((obj = error->ring[i].batchbuffer)) {
  730. err_printf(m, "%s --- gtt_offset = 0x%08x\n",
  731. dev_priv->ring[i].name,
  732. obj->gtt_offset);
  733. offset = 0;
  734. for (page = 0; page < obj->page_count; page++) {
  735. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  736. err_printf(m, "%08x : %08x\n", offset,
  737. obj->pages[page][elt]);
  738. offset += 4;
  739. }
  740. }
  741. }
  742. if (error->ring[i].num_requests) {
  743. err_printf(m, "%s --- %d requests\n",
  744. dev_priv->ring[i].name,
  745. error->ring[i].num_requests);
  746. for (j = 0; j < error->ring[i].num_requests; j++) {
  747. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  748. error->ring[i].requests[j].seqno,
  749. error->ring[i].requests[j].jiffies,
  750. error->ring[i].requests[j].tail);
  751. }
  752. }
  753. if ((obj = error->ring[i].ringbuffer)) {
  754. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  755. dev_priv->ring[i].name,
  756. obj->gtt_offset);
  757. offset = 0;
  758. for (page = 0; page < obj->page_count; page++) {
  759. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  760. err_printf(m, "%08x : %08x\n",
  761. offset,
  762. obj->pages[page][elt]);
  763. offset += 4;
  764. }
  765. }
  766. }
  767. obj = error->ring[i].ctx;
  768. if (obj) {
  769. err_printf(m, "%s --- HW Context = 0x%08x\n",
  770. dev_priv->ring[i].name,
  771. obj->gtt_offset);
  772. offset = 0;
  773. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  774. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  775. offset,
  776. obj->pages[0][elt],
  777. obj->pages[0][elt+1],
  778. obj->pages[0][elt+2],
  779. obj->pages[0][elt+3]);
  780. offset += 16;
  781. }
  782. }
  783. }
  784. if (error->overlay)
  785. intel_overlay_print_error_state(m, error->overlay);
  786. if (error->display)
  787. intel_display_print_error_state(m, dev, error->display);
  788. return 0;
  789. }
  790. static ssize_t
  791. i915_error_state_write(struct file *filp,
  792. const char __user *ubuf,
  793. size_t cnt,
  794. loff_t *ppos)
  795. {
  796. struct i915_error_state_file_priv *error_priv = filp->private_data;
  797. struct drm_device *dev = error_priv->dev;
  798. int ret;
  799. DRM_DEBUG_DRIVER("Resetting error state\n");
  800. ret = mutex_lock_interruptible(&dev->struct_mutex);
  801. if (ret)
  802. return ret;
  803. i915_destroy_error_state(dev);
  804. mutex_unlock(&dev->struct_mutex);
  805. return cnt;
  806. }
  807. static int i915_error_state_open(struct inode *inode, struct file *file)
  808. {
  809. struct drm_device *dev = inode->i_private;
  810. drm_i915_private_t *dev_priv = dev->dev_private;
  811. struct i915_error_state_file_priv *error_priv;
  812. unsigned long flags;
  813. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  814. if (!error_priv)
  815. return -ENOMEM;
  816. error_priv->dev = dev;
  817. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  818. error_priv->error = dev_priv->gpu_error.first_error;
  819. if (error_priv->error)
  820. kref_get(&error_priv->error->ref);
  821. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  822. file->private_data = error_priv;
  823. return 0;
  824. }
  825. static int i915_error_state_release(struct inode *inode, struct file *file)
  826. {
  827. struct i915_error_state_file_priv *error_priv = file->private_data;
  828. if (error_priv->error)
  829. kref_put(&error_priv->error->ref, i915_error_state_free);
  830. kfree(error_priv);
  831. return 0;
  832. }
  833. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  834. size_t count, loff_t *pos)
  835. {
  836. struct i915_error_state_file_priv *error_priv = file->private_data;
  837. struct drm_i915_error_state_buf error_str;
  838. loff_t tmp_pos = 0;
  839. ssize_t ret_count = 0;
  840. int ret = 0;
  841. memset(&error_str, 0, sizeof(error_str));
  842. /* We need to have enough room to store any i915_error_state printf
  843. * so that we can move it to start position.
  844. */
  845. error_str.size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  846. error_str.buf = kmalloc(error_str.size,
  847. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  848. if (error_str.buf == NULL) {
  849. error_str.size = PAGE_SIZE;
  850. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  851. }
  852. if (error_str.buf == NULL) {
  853. error_str.size = 128;
  854. error_str.buf = kmalloc(error_str.size, GFP_TEMPORARY);
  855. }
  856. if (error_str.buf == NULL)
  857. return -ENOMEM;
  858. error_str.start = *pos;
  859. ret = i915_error_state(error_priv, &error_str);
  860. if (ret)
  861. goto out;
  862. if (error_str.bytes == 0 && error_str.err) {
  863. ret = error_str.err;
  864. goto out;
  865. }
  866. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  867. error_str.buf,
  868. error_str.bytes);
  869. if (ret_count < 0)
  870. ret = ret_count;
  871. else
  872. *pos = error_str.start + ret_count;
  873. out:
  874. kfree(error_str.buf);
  875. return ret ?: ret_count;
  876. }
  877. static const struct file_operations i915_error_state_fops = {
  878. .owner = THIS_MODULE,
  879. .open = i915_error_state_open,
  880. .read = i915_error_state_read,
  881. .write = i915_error_state_write,
  882. .llseek = default_llseek,
  883. .release = i915_error_state_release,
  884. };
  885. static int
  886. i915_next_seqno_get(void *data, u64 *val)
  887. {
  888. struct drm_device *dev = data;
  889. drm_i915_private_t *dev_priv = dev->dev_private;
  890. int ret;
  891. ret = mutex_lock_interruptible(&dev->struct_mutex);
  892. if (ret)
  893. return ret;
  894. *val = dev_priv->next_seqno;
  895. mutex_unlock(&dev->struct_mutex);
  896. return 0;
  897. }
  898. static int
  899. i915_next_seqno_set(void *data, u64 val)
  900. {
  901. struct drm_device *dev = data;
  902. int ret;
  903. ret = mutex_lock_interruptible(&dev->struct_mutex);
  904. if (ret)
  905. return ret;
  906. ret = i915_gem_set_seqno(dev, val);
  907. mutex_unlock(&dev->struct_mutex);
  908. return ret;
  909. }
  910. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  911. i915_next_seqno_get, i915_next_seqno_set,
  912. "0x%llx\n");
  913. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  914. {
  915. struct drm_info_node *node = (struct drm_info_node *) m->private;
  916. struct drm_device *dev = node->minor->dev;
  917. drm_i915_private_t *dev_priv = dev->dev_private;
  918. u16 crstanddelay;
  919. int ret;
  920. ret = mutex_lock_interruptible(&dev->struct_mutex);
  921. if (ret)
  922. return ret;
  923. crstanddelay = I915_READ16(CRSTANDVID);
  924. mutex_unlock(&dev->struct_mutex);
  925. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  926. return 0;
  927. }
  928. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  929. {
  930. struct drm_info_node *node = (struct drm_info_node *) m->private;
  931. struct drm_device *dev = node->minor->dev;
  932. drm_i915_private_t *dev_priv = dev->dev_private;
  933. int ret;
  934. if (IS_GEN5(dev)) {
  935. u16 rgvswctl = I915_READ16(MEMSWCTL);
  936. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  937. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  938. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  939. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  940. MEMSTAT_VID_SHIFT);
  941. seq_printf(m, "Current P-state: %d\n",
  942. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  943. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  944. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  945. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  946. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  947. u32 rpstat, cagf;
  948. u32 rpupei, rpcurup, rpprevup;
  949. u32 rpdownei, rpcurdown, rpprevdown;
  950. int max_freq;
  951. /* RPSTAT1 is in the GT power well */
  952. ret = mutex_lock_interruptible(&dev->struct_mutex);
  953. if (ret)
  954. return ret;
  955. gen6_gt_force_wake_get(dev_priv);
  956. rpstat = I915_READ(GEN6_RPSTAT1);
  957. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  958. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  959. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  960. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  961. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  962. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  963. if (IS_HASWELL(dev))
  964. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  965. else
  966. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  967. cagf *= GT_FREQUENCY_MULTIPLIER;
  968. gen6_gt_force_wake_put(dev_priv);
  969. mutex_unlock(&dev->struct_mutex);
  970. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  971. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  972. seq_printf(m, "Render p-state ratio: %d\n",
  973. (gt_perf_status & 0xff00) >> 8);
  974. seq_printf(m, "Render p-state VID: %d\n",
  975. gt_perf_status & 0xff);
  976. seq_printf(m, "Render p-state limit: %d\n",
  977. rp_state_limits & 0xff);
  978. seq_printf(m, "CAGF: %dMHz\n", cagf);
  979. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  980. GEN6_CURICONT_MASK);
  981. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  982. GEN6_CURBSYTAVG_MASK);
  983. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  984. GEN6_CURBSYTAVG_MASK);
  985. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  986. GEN6_CURIAVG_MASK);
  987. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  988. GEN6_CURBSYTAVG_MASK);
  989. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  990. GEN6_CURBSYTAVG_MASK);
  991. max_freq = (rp_state_cap & 0xff0000) >> 16;
  992. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  993. max_freq * GT_FREQUENCY_MULTIPLIER);
  994. max_freq = (rp_state_cap & 0xff00) >> 8;
  995. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  996. max_freq * GT_FREQUENCY_MULTIPLIER);
  997. max_freq = rp_state_cap & 0xff;
  998. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  999. max_freq * GT_FREQUENCY_MULTIPLIER);
  1000. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  1001. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  1002. } else if (IS_VALLEYVIEW(dev)) {
  1003. u32 freq_sts, val;
  1004. mutex_lock(&dev_priv->rps.hw_lock);
  1005. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  1006. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  1007. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  1008. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  1009. seq_printf(m, "max GPU freq: %d MHz\n",
  1010. vlv_gpu_freq(dev_priv->mem_freq, val));
  1011. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  1012. seq_printf(m, "min GPU freq: %d MHz\n",
  1013. vlv_gpu_freq(dev_priv->mem_freq, val));
  1014. seq_printf(m, "current GPU freq: %d MHz\n",
  1015. vlv_gpu_freq(dev_priv->mem_freq,
  1016. (freq_sts >> 8) & 0xff));
  1017. mutex_unlock(&dev_priv->rps.hw_lock);
  1018. } else {
  1019. seq_printf(m, "no P-state info available\n");
  1020. }
  1021. return 0;
  1022. }
  1023. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  1024. {
  1025. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1026. struct drm_device *dev = node->minor->dev;
  1027. drm_i915_private_t *dev_priv = dev->dev_private;
  1028. u32 delayfreq;
  1029. int ret, i;
  1030. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1031. if (ret)
  1032. return ret;
  1033. for (i = 0; i < 16; i++) {
  1034. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  1035. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  1036. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  1037. }
  1038. mutex_unlock(&dev->struct_mutex);
  1039. return 0;
  1040. }
  1041. static inline int MAP_TO_MV(int map)
  1042. {
  1043. return 1250 - (map * 25);
  1044. }
  1045. static int i915_inttoext_table(struct seq_file *m, void *unused)
  1046. {
  1047. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1048. struct drm_device *dev = node->minor->dev;
  1049. drm_i915_private_t *dev_priv = dev->dev_private;
  1050. u32 inttoext;
  1051. int ret, i;
  1052. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1053. if (ret)
  1054. return ret;
  1055. for (i = 1; i <= 32; i++) {
  1056. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  1057. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  1058. }
  1059. mutex_unlock(&dev->struct_mutex);
  1060. return 0;
  1061. }
  1062. static int ironlake_drpc_info(struct seq_file *m)
  1063. {
  1064. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1065. struct drm_device *dev = node->minor->dev;
  1066. drm_i915_private_t *dev_priv = dev->dev_private;
  1067. u32 rgvmodectl, rstdbyctl;
  1068. u16 crstandvid;
  1069. int ret;
  1070. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1071. if (ret)
  1072. return ret;
  1073. rgvmodectl = I915_READ(MEMMODECTL);
  1074. rstdbyctl = I915_READ(RSTDBYCTL);
  1075. crstandvid = I915_READ16(CRSTANDVID);
  1076. mutex_unlock(&dev->struct_mutex);
  1077. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  1078. "yes" : "no");
  1079. seq_printf(m, "Boost freq: %d\n",
  1080. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  1081. MEMMODE_BOOST_FREQ_SHIFT);
  1082. seq_printf(m, "HW control enabled: %s\n",
  1083. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  1084. seq_printf(m, "SW control enabled: %s\n",
  1085. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  1086. seq_printf(m, "Gated voltage change: %s\n",
  1087. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  1088. seq_printf(m, "Starting frequency: P%d\n",
  1089. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  1090. seq_printf(m, "Max P-state: P%d\n",
  1091. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  1092. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  1093. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  1094. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  1095. seq_printf(m, "Render standby enabled: %s\n",
  1096. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  1097. seq_printf(m, "Current RS state: ");
  1098. switch (rstdbyctl & RSX_STATUS_MASK) {
  1099. case RSX_STATUS_ON:
  1100. seq_printf(m, "on\n");
  1101. break;
  1102. case RSX_STATUS_RC1:
  1103. seq_printf(m, "RC1\n");
  1104. break;
  1105. case RSX_STATUS_RC1E:
  1106. seq_printf(m, "RC1E\n");
  1107. break;
  1108. case RSX_STATUS_RS1:
  1109. seq_printf(m, "RS1\n");
  1110. break;
  1111. case RSX_STATUS_RS2:
  1112. seq_printf(m, "RS2 (RC6)\n");
  1113. break;
  1114. case RSX_STATUS_RS3:
  1115. seq_printf(m, "RC3 (RC6+)\n");
  1116. break;
  1117. default:
  1118. seq_printf(m, "unknown\n");
  1119. break;
  1120. }
  1121. return 0;
  1122. }
  1123. static int gen6_drpc_info(struct seq_file *m)
  1124. {
  1125. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1126. struct drm_device *dev = node->minor->dev;
  1127. struct drm_i915_private *dev_priv = dev->dev_private;
  1128. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  1129. unsigned forcewake_count;
  1130. int count=0, ret;
  1131. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1132. if (ret)
  1133. return ret;
  1134. spin_lock_irq(&dev_priv->gt_lock);
  1135. forcewake_count = dev_priv->forcewake_count;
  1136. spin_unlock_irq(&dev_priv->gt_lock);
  1137. if (forcewake_count) {
  1138. seq_printf(m, "RC information inaccurate because somebody "
  1139. "holds a forcewake reference \n");
  1140. } else {
  1141. /* NB: we cannot use forcewake, else we read the wrong values */
  1142. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  1143. udelay(10);
  1144. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  1145. }
  1146. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  1147. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4);
  1148. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  1149. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  1150. mutex_unlock(&dev->struct_mutex);
  1151. mutex_lock(&dev_priv->rps.hw_lock);
  1152. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  1153. mutex_unlock(&dev_priv->rps.hw_lock);
  1154. seq_printf(m, "Video Turbo Mode: %s\n",
  1155. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  1156. seq_printf(m, "HW control enabled: %s\n",
  1157. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  1158. seq_printf(m, "SW control enabled: %s\n",
  1159. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  1160. GEN6_RP_MEDIA_SW_MODE));
  1161. seq_printf(m, "RC1e Enabled: %s\n",
  1162. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  1163. seq_printf(m, "RC6 Enabled: %s\n",
  1164. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  1165. seq_printf(m, "Deep RC6 Enabled: %s\n",
  1166. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  1167. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  1168. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  1169. seq_printf(m, "Current RC state: ");
  1170. switch (gt_core_status & GEN6_RCn_MASK) {
  1171. case GEN6_RC0:
  1172. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  1173. seq_printf(m, "Core Power Down\n");
  1174. else
  1175. seq_printf(m, "on\n");
  1176. break;
  1177. case GEN6_RC3:
  1178. seq_printf(m, "RC3\n");
  1179. break;
  1180. case GEN6_RC6:
  1181. seq_printf(m, "RC6\n");
  1182. break;
  1183. case GEN6_RC7:
  1184. seq_printf(m, "RC7\n");
  1185. break;
  1186. default:
  1187. seq_printf(m, "Unknown\n");
  1188. break;
  1189. }
  1190. seq_printf(m, "Core Power Down: %s\n",
  1191. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  1192. /* Not exactly sure what this is */
  1193. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  1194. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  1195. seq_printf(m, "RC6 residency since boot: %u\n",
  1196. I915_READ(GEN6_GT_GFX_RC6));
  1197. seq_printf(m, "RC6+ residency since boot: %u\n",
  1198. I915_READ(GEN6_GT_GFX_RC6p));
  1199. seq_printf(m, "RC6++ residency since boot: %u\n",
  1200. I915_READ(GEN6_GT_GFX_RC6pp));
  1201. seq_printf(m, "RC6 voltage: %dmV\n",
  1202. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  1203. seq_printf(m, "RC6+ voltage: %dmV\n",
  1204. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  1205. seq_printf(m, "RC6++ voltage: %dmV\n",
  1206. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  1207. return 0;
  1208. }
  1209. static int i915_drpc_info(struct seq_file *m, void *unused)
  1210. {
  1211. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1212. struct drm_device *dev = node->minor->dev;
  1213. if (IS_GEN6(dev) || IS_GEN7(dev))
  1214. return gen6_drpc_info(m);
  1215. else
  1216. return ironlake_drpc_info(m);
  1217. }
  1218. static int i915_fbc_status(struct seq_file *m, void *unused)
  1219. {
  1220. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1221. struct drm_device *dev = node->minor->dev;
  1222. drm_i915_private_t *dev_priv = dev->dev_private;
  1223. if (!I915_HAS_FBC(dev)) {
  1224. seq_printf(m, "FBC unsupported on this chipset\n");
  1225. return 0;
  1226. }
  1227. if (intel_fbc_enabled(dev)) {
  1228. seq_printf(m, "FBC enabled\n");
  1229. } else {
  1230. seq_printf(m, "FBC disabled: ");
  1231. switch (dev_priv->no_fbc_reason) {
  1232. case FBC_NO_OUTPUT:
  1233. seq_printf(m, "no outputs");
  1234. break;
  1235. case FBC_STOLEN_TOO_SMALL:
  1236. seq_printf(m, "not enough stolen memory");
  1237. break;
  1238. case FBC_UNSUPPORTED_MODE:
  1239. seq_printf(m, "mode not supported");
  1240. break;
  1241. case FBC_MODE_TOO_LARGE:
  1242. seq_printf(m, "mode too large");
  1243. break;
  1244. case FBC_BAD_PLANE:
  1245. seq_printf(m, "FBC unsupported on plane");
  1246. break;
  1247. case FBC_NOT_TILED:
  1248. seq_printf(m, "scanout buffer not tiled");
  1249. break;
  1250. case FBC_MULTIPLE_PIPES:
  1251. seq_printf(m, "multiple pipes are enabled");
  1252. break;
  1253. case FBC_MODULE_PARAM:
  1254. seq_printf(m, "disabled per module param (default off)");
  1255. break;
  1256. default:
  1257. seq_printf(m, "unknown reason");
  1258. }
  1259. seq_printf(m, "\n");
  1260. }
  1261. return 0;
  1262. }
  1263. static int i915_ips_status(struct seq_file *m, void *unused)
  1264. {
  1265. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1266. struct drm_device *dev = node->minor->dev;
  1267. struct drm_i915_private *dev_priv = dev->dev_private;
  1268. if (!IS_ULT(dev)) {
  1269. seq_puts(m, "not supported\n");
  1270. return 0;
  1271. }
  1272. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1273. seq_puts(m, "enabled\n");
  1274. else
  1275. seq_puts(m, "disabled\n");
  1276. return 0;
  1277. }
  1278. static int i915_sr_status(struct seq_file *m, void *unused)
  1279. {
  1280. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1281. struct drm_device *dev = node->minor->dev;
  1282. drm_i915_private_t *dev_priv = dev->dev_private;
  1283. bool sr_enabled = false;
  1284. if (HAS_PCH_SPLIT(dev))
  1285. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1286. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1287. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1288. else if (IS_I915GM(dev))
  1289. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1290. else if (IS_PINEVIEW(dev))
  1291. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1292. seq_printf(m, "self-refresh: %s\n",
  1293. sr_enabled ? "enabled" : "disabled");
  1294. return 0;
  1295. }
  1296. static int i915_emon_status(struct seq_file *m, void *unused)
  1297. {
  1298. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1299. struct drm_device *dev = node->minor->dev;
  1300. drm_i915_private_t *dev_priv = dev->dev_private;
  1301. unsigned long temp, chipset, gfx;
  1302. int ret;
  1303. if (!IS_GEN5(dev))
  1304. return -ENODEV;
  1305. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1306. if (ret)
  1307. return ret;
  1308. temp = i915_mch_val(dev_priv);
  1309. chipset = i915_chipset_val(dev_priv);
  1310. gfx = i915_gfx_val(dev_priv);
  1311. mutex_unlock(&dev->struct_mutex);
  1312. seq_printf(m, "GMCH temp: %ld\n", temp);
  1313. seq_printf(m, "Chipset power: %ld\n", chipset);
  1314. seq_printf(m, "GFX power: %ld\n", gfx);
  1315. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1316. return 0;
  1317. }
  1318. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1319. {
  1320. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1321. struct drm_device *dev = node->minor->dev;
  1322. drm_i915_private_t *dev_priv = dev->dev_private;
  1323. int ret;
  1324. int gpu_freq, ia_freq;
  1325. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1326. seq_printf(m, "unsupported on this chipset\n");
  1327. return 0;
  1328. }
  1329. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1330. if (ret)
  1331. return ret;
  1332. seq_printf(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1333. for (gpu_freq = dev_priv->rps.min_delay;
  1334. gpu_freq <= dev_priv->rps.max_delay;
  1335. gpu_freq++) {
  1336. ia_freq = gpu_freq;
  1337. sandybridge_pcode_read(dev_priv,
  1338. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1339. &ia_freq);
  1340. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1341. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1342. ((ia_freq >> 0) & 0xff) * 100,
  1343. ((ia_freq >> 8) & 0xff) * 100);
  1344. }
  1345. mutex_unlock(&dev_priv->rps.hw_lock);
  1346. return 0;
  1347. }
  1348. static int i915_gfxec(struct seq_file *m, void *unused)
  1349. {
  1350. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1351. struct drm_device *dev = node->minor->dev;
  1352. drm_i915_private_t *dev_priv = dev->dev_private;
  1353. int ret;
  1354. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1355. if (ret)
  1356. return ret;
  1357. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1358. mutex_unlock(&dev->struct_mutex);
  1359. return 0;
  1360. }
  1361. static int i915_opregion(struct seq_file *m, void *unused)
  1362. {
  1363. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1364. struct drm_device *dev = node->minor->dev;
  1365. drm_i915_private_t *dev_priv = dev->dev_private;
  1366. struct intel_opregion *opregion = &dev_priv->opregion;
  1367. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1368. int ret;
  1369. if (data == NULL)
  1370. return -ENOMEM;
  1371. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1372. if (ret)
  1373. goto out;
  1374. if (opregion->header) {
  1375. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1376. seq_write(m, data, OPREGION_SIZE);
  1377. }
  1378. mutex_unlock(&dev->struct_mutex);
  1379. out:
  1380. kfree(data);
  1381. return 0;
  1382. }
  1383. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1384. {
  1385. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1386. struct drm_device *dev = node->minor->dev;
  1387. drm_i915_private_t *dev_priv = dev->dev_private;
  1388. struct intel_fbdev *ifbdev;
  1389. struct intel_framebuffer *fb;
  1390. int ret;
  1391. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1392. if (ret)
  1393. return ret;
  1394. ifbdev = dev_priv->fbdev;
  1395. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1396. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1397. fb->base.width,
  1398. fb->base.height,
  1399. fb->base.depth,
  1400. fb->base.bits_per_pixel,
  1401. atomic_read(&fb->base.refcount.refcount));
  1402. describe_obj(m, fb->obj);
  1403. seq_printf(m, "\n");
  1404. mutex_unlock(&dev->mode_config.mutex);
  1405. mutex_lock(&dev->mode_config.fb_lock);
  1406. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1407. if (&fb->base == ifbdev->helper.fb)
  1408. continue;
  1409. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1410. fb->base.width,
  1411. fb->base.height,
  1412. fb->base.depth,
  1413. fb->base.bits_per_pixel,
  1414. atomic_read(&fb->base.refcount.refcount));
  1415. describe_obj(m, fb->obj);
  1416. seq_printf(m, "\n");
  1417. }
  1418. mutex_unlock(&dev->mode_config.fb_lock);
  1419. return 0;
  1420. }
  1421. static int i915_context_status(struct seq_file *m, void *unused)
  1422. {
  1423. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1424. struct drm_device *dev = node->minor->dev;
  1425. drm_i915_private_t *dev_priv = dev->dev_private;
  1426. struct intel_ring_buffer *ring;
  1427. int ret, i;
  1428. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1429. if (ret)
  1430. return ret;
  1431. if (dev_priv->ips.pwrctx) {
  1432. seq_printf(m, "power context ");
  1433. describe_obj(m, dev_priv->ips.pwrctx);
  1434. seq_printf(m, "\n");
  1435. }
  1436. if (dev_priv->ips.renderctx) {
  1437. seq_printf(m, "render context ");
  1438. describe_obj(m, dev_priv->ips.renderctx);
  1439. seq_printf(m, "\n");
  1440. }
  1441. for_each_ring(ring, dev_priv, i) {
  1442. if (ring->default_context) {
  1443. seq_printf(m, "HW default context %s ring ", ring->name);
  1444. describe_obj(m, ring->default_context->obj);
  1445. seq_printf(m, "\n");
  1446. }
  1447. }
  1448. mutex_unlock(&dev->mode_config.mutex);
  1449. return 0;
  1450. }
  1451. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1452. {
  1453. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1454. struct drm_device *dev = node->minor->dev;
  1455. struct drm_i915_private *dev_priv = dev->dev_private;
  1456. unsigned forcewake_count;
  1457. spin_lock_irq(&dev_priv->gt_lock);
  1458. forcewake_count = dev_priv->forcewake_count;
  1459. spin_unlock_irq(&dev_priv->gt_lock);
  1460. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1461. return 0;
  1462. }
  1463. static const char *swizzle_string(unsigned swizzle)
  1464. {
  1465. switch(swizzle) {
  1466. case I915_BIT_6_SWIZZLE_NONE:
  1467. return "none";
  1468. case I915_BIT_6_SWIZZLE_9:
  1469. return "bit9";
  1470. case I915_BIT_6_SWIZZLE_9_10:
  1471. return "bit9/bit10";
  1472. case I915_BIT_6_SWIZZLE_9_11:
  1473. return "bit9/bit11";
  1474. case I915_BIT_6_SWIZZLE_9_10_11:
  1475. return "bit9/bit10/bit11";
  1476. case I915_BIT_6_SWIZZLE_9_17:
  1477. return "bit9/bit17";
  1478. case I915_BIT_6_SWIZZLE_9_10_17:
  1479. return "bit9/bit10/bit17";
  1480. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1481. return "unknown";
  1482. }
  1483. return "bug";
  1484. }
  1485. static int i915_swizzle_info(struct seq_file *m, void *data)
  1486. {
  1487. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1488. struct drm_device *dev = node->minor->dev;
  1489. struct drm_i915_private *dev_priv = dev->dev_private;
  1490. int ret;
  1491. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1492. if (ret)
  1493. return ret;
  1494. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1495. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1496. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1497. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1498. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1499. seq_printf(m, "DDC = 0x%08x\n",
  1500. I915_READ(DCC));
  1501. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1502. I915_READ16(C0DRB3));
  1503. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1504. I915_READ16(C1DRB3));
  1505. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1506. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1507. I915_READ(MAD_DIMM_C0));
  1508. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1509. I915_READ(MAD_DIMM_C1));
  1510. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1511. I915_READ(MAD_DIMM_C2));
  1512. seq_printf(m, "TILECTL = 0x%08x\n",
  1513. I915_READ(TILECTL));
  1514. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1515. I915_READ(ARB_MODE));
  1516. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1517. I915_READ(DISP_ARB_CTL));
  1518. }
  1519. mutex_unlock(&dev->struct_mutex);
  1520. return 0;
  1521. }
  1522. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1523. {
  1524. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1525. struct drm_device *dev = node->minor->dev;
  1526. struct drm_i915_private *dev_priv = dev->dev_private;
  1527. struct intel_ring_buffer *ring;
  1528. int i, ret;
  1529. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1530. if (ret)
  1531. return ret;
  1532. if (INTEL_INFO(dev)->gen == 6)
  1533. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1534. for_each_ring(ring, dev_priv, i) {
  1535. seq_printf(m, "%s\n", ring->name);
  1536. if (INTEL_INFO(dev)->gen == 7)
  1537. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1538. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1539. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1540. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1541. }
  1542. if (dev_priv->mm.aliasing_ppgtt) {
  1543. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1544. seq_printf(m, "aliasing PPGTT:\n");
  1545. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1546. }
  1547. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1548. mutex_unlock(&dev->struct_mutex);
  1549. return 0;
  1550. }
  1551. static int i915_dpio_info(struct seq_file *m, void *data)
  1552. {
  1553. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1554. struct drm_device *dev = node->minor->dev;
  1555. struct drm_i915_private *dev_priv = dev->dev_private;
  1556. int ret;
  1557. if (!IS_VALLEYVIEW(dev)) {
  1558. seq_printf(m, "unsupported\n");
  1559. return 0;
  1560. }
  1561. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1562. if (ret)
  1563. return ret;
  1564. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1565. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1566. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1567. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1568. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1569. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1570. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1571. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1572. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1573. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1574. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1575. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1576. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1577. seq_printf(m, "DPIO_LFP_COEFF_A: 0x%08x\n",
  1578. vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_A));
  1579. seq_printf(m, "DPIO_LFP_COEFF_B: 0x%08x\n",
  1580. vlv_dpio_read(dev_priv, _DPIO_LFP_COEFF_B));
  1581. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1582. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1583. mutex_unlock(&dev_priv->dpio_lock);
  1584. return 0;
  1585. }
  1586. static int
  1587. i915_wedged_get(void *data, u64 *val)
  1588. {
  1589. struct drm_device *dev = data;
  1590. drm_i915_private_t *dev_priv = dev->dev_private;
  1591. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1592. return 0;
  1593. }
  1594. static int
  1595. i915_wedged_set(void *data, u64 val)
  1596. {
  1597. struct drm_device *dev = data;
  1598. DRM_INFO("Manually setting wedged to %llu\n", val);
  1599. i915_handle_error(dev, val);
  1600. return 0;
  1601. }
  1602. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1603. i915_wedged_get, i915_wedged_set,
  1604. "%llu\n");
  1605. static int
  1606. i915_ring_stop_get(void *data, u64 *val)
  1607. {
  1608. struct drm_device *dev = data;
  1609. drm_i915_private_t *dev_priv = dev->dev_private;
  1610. *val = dev_priv->gpu_error.stop_rings;
  1611. return 0;
  1612. }
  1613. static int
  1614. i915_ring_stop_set(void *data, u64 val)
  1615. {
  1616. struct drm_device *dev = data;
  1617. struct drm_i915_private *dev_priv = dev->dev_private;
  1618. int ret;
  1619. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1620. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1621. if (ret)
  1622. return ret;
  1623. dev_priv->gpu_error.stop_rings = val;
  1624. mutex_unlock(&dev->struct_mutex);
  1625. return 0;
  1626. }
  1627. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1628. i915_ring_stop_get, i915_ring_stop_set,
  1629. "0x%08llx\n");
  1630. #define DROP_UNBOUND 0x1
  1631. #define DROP_BOUND 0x2
  1632. #define DROP_RETIRE 0x4
  1633. #define DROP_ACTIVE 0x8
  1634. #define DROP_ALL (DROP_UNBOUND | \
  1635. DROP_BOUND | \
  1636. DROP_RETIRE | \
  1637. DROP_ACTIVE)
  1638. static int
  1639. i915_drop_caches_get(void *data, u64 *val)
  1640. {
  1641. *val = DROP_ALL;
  1642. return 0;
  1643. }
  1644. static int
  1645. i915_drop_caches_set(void *data, u64 val)
  1646. {
  1647. struct drm_device *dev = data;
  1648. struct drm_i915_private *dev_priv = dev->dev_private;
  1649. struct drm_i915_gem_object *obj, *next;
  1650. int ret;
  1651. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1652. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1653. * on ioctls on -EAGAIN. */
  1654. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1655. if (ret)
  1656. return ret;
  1657. if (val & DROP_ACTIVE) {
  1658. ret = i915_gpu_idle(dev);
  1659. if (ret)
  1660. goto unlock;
  1661. }
  1662. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1663. i915_gem_retire_requests(dev);
  1664. if (val & DROP_BOUND) {
  1665. list_for_each_entry_safe(obj, next, &dev_priv->mm.inactive_list, mm_list)
  1666. if (obj->pin_count == 0) {
  1667. ret = i915_gem_object_unbind(obj);
  1668. if (ret)
  1669. goto unlock;
  1670. }
  1671. }
  1672. if (val & DROP_UNBOUND) {
  1673. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1674. global_list)
  1675. if (obj->pages_pin_count == 0) {
  1676. ret = i915_gem_object_put_pages(obj);
  1677. if (ret)
  1678. goto unlock;
  1679. }
  1680. }
  1681. unlock:
  1682. mutex_unlock(&dev->struct_mutex);
  1683. return ret;
  1684. }
  1685. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1686. i915_drop_caches_get, i915_drop_caches_set,
  1687. "0x%08llx\n");
  1688. static int
  1689. i915_max_freq_get(void *data, u64 *val)
  1690. {
  1691. struct drm_device *dev = data;
  1692. drm_i915_private_t *dev_priv = dev->dev_private;
  1693. int ret;
  1694. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1695. return -ENODEV;
  1696. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1697. if (ret)
  1698. return ret;
  1699. if (IS_VALLEYVIEW(dev))
  1700. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1701. dev_priv->rps.max_delay);
  1702. else
  1703. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1704. mutex_unlock(&dev_priv->rps.hw_lock);
  1705. return 0;
  1706. }
  1707. static int
  1708. i915_max_freq_set(void *data, u64 val)
  1709. {
  1710. struct drm_device *dev = data;
  1711. struct drm_i915_private *dev_priv = dev->dev_private;
  1712. int ret;
  1713. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1714. return -ENODEV;
  1715. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1716. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1717. if (ret)
  1718. return ret;
  1719. /*
  1720. * Turbo will still be enabled, but won't go above the set value.
  1721. */
  1722. if (IS_VALLEYVIEW(dev)) {
  1723. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1724. dev_priv->rps.max_delay = val;
  1725. gen6_set_rps(dev, val);
  1726. } else {
  1727. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1728. dev_priv->rps.max_delay = val;
  1729. gen6_set_rps(dev, val);
  1730. }
  1731. mutex_unlock(&dev_priv->rps.hw_lock);
  1732. return 0;
  1733. }
  1734. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1735. i915_max_freq_get, i915_max_freq_set,
  1736. "%llu\n");
  1737. static int
  1738. i915_min_freq_get(void *data, u64 *val)
  1739. {
  1740. struct drm_device *dev = data;
  1741. drm_i915_private_t *dev_priv = dev->dev_private;
  1742. int ret;
  1743. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1744. return -ENODEV;
  1745. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1746. if (ret)
  1747. return ret;
  1748. if (IS_VALLEYVIEW(dev))
  1749. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1750. dev_priv->rps.min_delay);
  1751. else
  1752. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1753. mutex_unlock(&dev_priv->rps.hw_lock);
  1754. return 0;
  1755. }
  1756. static int
  1757. i915_min_freq_set(void *data, u64 val)
  1758. {
  1759. struct drm_device *dev = data;
  1760. struct drm_i915_private *dev_priv = dev->dev_private;
  1761. int ret;
  1762. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1763. return -ENODEV;
  1764. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1765. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1766. if (ret)
  1767. return ret;
  1768. /*
  1769. * Turbo will still be enabled, but won't go below the set value.
  1770. */
  1771. if (IS_VALLEYVIEW(dev)) {
  1772. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1773. dev_priv->rps.min_delay = val;
  1774. valleyview_set_rps(dev, val);
  1775. } else {
  1776. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1777. dev_priv->rps.min_delay = val;
  1778. gen6_set_rps(dev, val);
  1779. }
  1780. mutex_unlock(&dev_priv->rps.hw_lock);
  1781. return 0;
  1782. }
  1783. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1784. i915_min_freq_get, i915_min_freq_set,
  1785. "%llu\n");
  1786. static int
  1787. i915_cache_sharing_get(void *data, u64 *val)
  1788. {
  1789. struct drm_device *dev = data;
  1790. drm_i915_private_t *dev_priv = dev->dev_private;
  1791. u32 snpcr;
  1792. int ret;
  1793. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1794. return -ENODEV;
  1795. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1796. if (ret)
  1797. return ret;
  1798. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1799. mutex_unlock(&dev_priv->dev->struct_mutex);
  1800. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1801. return 0;
  1802. }
  1803. static int
  1804. i915_cache_sharing_set(void *data, u64 val)
  1805. {
  1806. struct drm_device *dev = data;
  1807. struct drm_i915_private *dev_priv = dev->dev_private;
  1808. u32 snpcr;
  1809. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1810. return -ENODEV;
  1811. if (val > 3)
  1812. return -EINVAL;
  1813. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1814. /* Update the cache sharing policy here as well */
  1815. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1816. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1817. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1818. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1819. return 0;
  1820. }
  1821. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1822. i915_cache_sharing_get, i915_cache_sharing_set,
  1823. "%llu\n");
  1824. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1825. * allocated we need to hook into the minor for release. */
  1826. static int
  1827. drm_add_fake_info_node(struct drm_minor *minor,
  1828. struct dentry *ent,
  1829. const void *key)
  1830. {
  1831. struct drm_info_node *node;
  1832. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1833. if (node == NULL) {
  1834. debugfs_remove(ent);
  1835. return -ENOMEM;
  1836. }
  1837. node->minor = minor;
  1838. node->dent = ent;
  1839. node->info_ent = (void *) key;
  1840. mutex_lock(&minor->debugfs_lock);
  1841. list_add(&node->list, &minor->debugfs_list);
  1842. mutex_unlock(&minor->debugfs_lock);
  1843. return 0;
  1844. }
  1845. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1846. {
  1847. struct drm_device *dev = inode->i_private;
  1848. struct drm_i915_private *dev_priv = dev->dev_private;
  1849. if (INTEL_INFO(dev)->gen < 6)
  1850. return 0;
  1851. gen6_gt_force_wake_get(dev_priv);
  1852. return 0;
  1853. }
  1854. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1855. {
  1856. struct drm_device *dev = inode->i_private;
  1857. struct drm_i915_private *dev_priv = dev->dev_private;
  1858. if (INTEL_INFO(dev)->gen < 6)
  1859. return 0;
  1860. gen6_gt_force_wake_put(dev_priv);
  1861. return 0;
  1862. }
  1863. static const struct file_operations i915_forcewake_fops = {
  1864. .owner = THIS_MODULE,
  1865. .open = i915_forcewake_open,
  1866. .release = i915_forcewake_release,
  1867. };
  1868. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1869. {
  1870. struct drm_device *dev = minor->dev;
  1871. struct dentry *ent;
  1872. ent = debugfs_create_file("i915_forcewake_user",
  1873. S_IRUSR,
  1874. root, dev,
  1875. &i915_forcewake_fops);
  1876. if (IS_ERR(ent))
  1877. return PTR_ERR(ent);
  1878. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1879. }
  1880. static int i915_debugfs_create(struct dentry *root,
  1881. struct drm_minor *minor,
  1882. const char *name,
  1883. const struct file_operations *fops)
  1884. {
  1885. struct drm_device *dev = minor->dev;
  1886. struct dentry *ent;
  1887. ent = debugfs_create_file(name,
  1888. S_IRUGO | S_IWUSR,
  1889. root, dev,
  1890. fops);
  1891. if (IS_ERR(ent))
  1892. return PTR_ERR(ent);
  1893. return drm_add_fake_info_node(minor, ent, fops);
  1894. }
  1895. static struct drm_info_list i915_debugfs_list[] = {
  1896. {"i915_capabilities", i915_capabilities, 0},
  1897. {"i915_gem_objects", i915_gem_object_info, 0},
  1898. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1899. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1900. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1901. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1902. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1903. {"i915_gem_request", i915_gem_request_info, 0},
  1904. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1905. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1906. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1907. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1908. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1909. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1910. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1911. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1912. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1913. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1914. {"i915_inttoext_table", i915_inttoext_table, 0},
  1915. {"i915_drpc_info", i915_drpc_info, 0},
  1916. {"i915_emon_status", i915_emon_status, 0},
  1917. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1918. {"i915_gfxec", i915_gfxec, 0},
  1919. {"i915_fbc_status", i915_fbc_status, 0},
  1920. {"i915_ips_status", i915_ips_status, 0},
  1921. {"i915_sr_status", i915_sr_status, 0},
  1922. {"i915_opregion", i915_opregion, 0},
  1923. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1924. {"i915_context_status", i915_context_status, 0},
  1925. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1926. {"i915_swizzle_info", i915_swizzle_info, 0},
  1927. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1928. {"i915_dpio", i915_dpio_info, 0},
  1929. };
  1930. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1931. int i915_debugfs_init(struct drm_minor *minor)
  1932. {
  1933. int ret;
  1934. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1935. "i915_wedged",
  1936. &i915_wedged_fops);
  1937. if (ret)
  1938. return ret;
  1939. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1940. if (ret)
  1941. return ret;
  1942. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1943. "i915_max_freq",
  1944. &i915_max_freq_fops);
  1945. if (ret)
  1946. return ret;
  1947. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1948. "i915_min_freq",
  1949. &i915_min_freq_fops);
  1950. if (ret)
  1951. return ret;
  1952. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1953. "i915_cache_sharing",
  1954. &i915_cache_sharing_fops);
  1955. if (ret)
  1956. return ret;
  1957. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1958. "i915_ring_stop",
  1959. &i915_ring_stop_fops);
  1960. if (ret)
  1961. return ret;
  1962. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1963. "i915_gem_drop_caches",
  1964. &i915_drop_caches_fops);
  1965. if (ret)
  1966. return ret;
  1967. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1968. "i915_error_state",
  1969. &i915_error_state_fops);
  1970. if (ret)
  1971. return ret;
  1972. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1973. "i915_next_seqno",
  1974. &i915_next_seqno_fops);
  1975. if (ret)
  1976. return ret;
  1977. return drm_debugfs_create_files(i915_debugfs_list,
  1978. I915_DEBUGFS_ENTRIES,
  1979. minor->debugfs_root, minor);
  1980. }
  1981. void i915_debugfs_cleanup(struct drm_minor *minor)
  1982. {
  1983. drm_debugfs_remove_files(i915_debugfs_list,
  1984. I915_DEBUGFS_ENTRIES, minor);
  1985. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1986. 1, minor);
  1987. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  1988. 1, minor);
  1989. drm_debugfs_remove_files((struct drm_info_list *) &i915_max_freq_fops,
  1990. 1, minor);
  1991. drm_debugfs_remove_files((struct drm_info_list *) &i915_min_freq_fops,
  1992. 1, minor);
  1993. drm_debugfs_remove_files((struct drm_info_list *) &i915_cache_sharing_fops,
  1994. 1, minor);
  1995. drm_debugfs_remove_files((struct drm_info_list *) &i915_drop_caches_fops,
  1996. 1, minor);
  1997. drm_debugfs_remove_files((struct drm_info_list *) &i915_ring_stop_fops,
  1998. 1, minor);
  1999. drm_debugfs_remove_files((struct drm_info_list *) &i915_error_state_fops,
  2000. 1, minor);
  2001. drm_debugfs_remove_files((struct drm_info_list *) &i915_next_seqno_fops,
  2002. 1, minor);
  2003. }
  2004. #endif /* CONFIG_DEBUG_FS */