emulate.c 126 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpBits 5 /* Width of operand field */
  62. #define OpMask ((1ull << OpBits) - 1)
  63. /*
  64. * Opcode effective-address decode tables.
  65. * Note that we only emulate instructions that have at least one memory
  66. * operand (excluding implicit stack references). We assume that stack
  67. * references and instruction fetches will never occur in special memory
  68. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  69. * not be handled.
  70. */
  71. /* Operand sizes: 8-bit operands or specified/overridden size. */
  72. #define ByteOp (1<<0) /* 8-bit operands. */
  73. /* Destination operand type. */
  74. #define DstShift 1
  75. #define ImplicitOps (OpImplicit << DstShift)
  76. #define DstReg (OpReg << DstShift)
  77. #define DstMem (OpMem << DstShift)
  78. #define DstAcc (OpAcc << DstShift)
  79. #define DstDI (OpDI << DstShift)
  80. #define DstMem64 (OpMem64 << DstShift)
  81. #define DstImmUByte (OpImmUByte << DstShift)
  82. #define DstDX (OpDX << DstShift)
  83. #define DstMask (OpMask << DstShift)
  84. /* Source operand type. */
  85. #define SrcShift 6
  86. #define SrcNone (OpNone << SrcShift)
  87. #define SrcReg (OpReg << SrcShift)
  88. #define SrcMem (OpMem << SrcShift)
  89. #define SrcMem16 (OpMem16 << SrcShift)
  90. #define SrcMem32 (OpMem32 << SrcShift)
  91. #define SrcImm (OpImm << SrcShift)
  92. #define SrcImmByte (OpImmByte << SrcShift)
  93. #define SrcOne (OpOne << SrcShift)
  94. #define SrcImmUByte (OpImmUByte << SrcShift)
  95. #define SrcImmU (OpImmU << SrcShift)
  96. #define SrcSI (OpSI << SrcShift)
  97. #define SrcXLat (OpXLat << SrcShift)
  98. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  99. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  100. #define SrcAcc (OpAcc << SrcShift)
  101. #define SrcImmU16 (OpImmU16 << SrcShift)
  102. #define SrcImm64 (OpImm64 << SrcShift)
  103. #define SrcDX (OpDX << SrcShift)
  104. #define SrcMem8 (OpMem8 << SrcShift)
  105. #define SrcMask (OpMask << SrcShift)
  106. #define BitOp (1<<11)
  107. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  108. #define String (1<<13) /* String instruction (rep capable) */
  109. #define Stack (1<<14) /* Stack instruction (push/pop) */
  110. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  111. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  112. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  113. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  114. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  115. #define Escape (5<<15) /* Escape to coprocessor instruction */
  116. #define Sse (1<<18) /* SSE Vector instruction */
  117. /* Generic ModRM decode. */
  118. #define ModRM (1<<19)
  119. /* Destination is only written; never read. */
  120. #define Mov (1<<20)
  121. /* Misc flags */
  122. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  123. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  124. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  125. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  126. #define Undefined (1<<25) /* No Such Instruction */
  127. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  128. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  129. #define No64 (1<<28)
  130. #define PageTable (1 << 29) /* instruction used to write page table */
  131. #define NotImpl (1 << 30) /* instruction is not implemented */
  132. /* Source 2 operand type */
  133. #define Src2Shift (31)
  134. #define Src2None (OpNone << Src2Shift)
  135. #define Src2CL (OpCL << Src2Shift)
  136. #define Src2ImmByte (OpImmByte << Src2Shift)
  137. #define Src2One (OpOne << Src2Shift)
  138. #define Src2Imm (OpImm << Src2Shift)
  139. #define Src2ES (OpES << Src2Shift)
  140. #define Src2CS (OpCS << Src2Shift)
  141. #define Src2SS (OpSS << Src2Shift)
  142. #define Src2DS (OpDS << Src2Shift)
  143. #define Src2FS (OpFS << Src2Shift)
  144. #define Src2GS (OpGS << Src2Shift)
  145. #define Src2Mask (OpMask << Src2Shift)
  146. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  147. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  148. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  149. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  150. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  151. #define NoWrite ((u64)1 << 45) /* No writeback */
  152. #define X2(x...) x, x
  153. #define X3(x...) X2(x), x
  154. #define X4(x...) X2(x), X2(x)
  155. #define X5(x...) X4(x), x
  156. #define X6(x...) X4(x), X2(x)
  157. #define X7(x...) X4(x), X3(x)
  158. #define X8(x...) X4(x), X4(x)
  159. #define X16(x...) X8(x), X8(x)
  160. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  161. #define FASTOP_SIZE 8
  162. /*
  163. * fastop functions have a special calling convention:
  164. *
  165. * dst: [rdx]:rax (in/out)
  166. * src: rbx (in/out)
  167. * src2: rcx (in)
  168. * flags: rflags (in/out)
  169. *
  170. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  171. * different operand sizes can be reached by calculation, rather than a jump
  172. * table (which would be bigger than the code).
  173. *
  174. * fastop functions are declared as taking a never-defined fastop parameter,
  175. * so they can't be called from C directly.
  176. */
  177. struct fastop;
  178. struct opcode {
  179. u64 flags : 56;
  180. u64 intercept : 8;
  181. union {
  182. int (*execute)(struct x86_emulate_ctxt *ctxt);
  183. const struct opcode *group;
  184. const struct group_dual *gdual;
  185. const struct gprefix *gprefix;
  186. const struct escape *esc;
  187. void (*fastop)(struct fastop *fake);
  188. } u;
  189. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  190. };
  191. struct group_dual {
  192. struct opcode mod012[8];
  193. struct opcode mod3[8];
  194. };
  195. struct gprefix {
  196. struct opcode pfx_no;
  197. struct opcode pfx_66;
  198. struct opcode pfx_f2;
  199. struct opcode pfx_f3;
  200. };
  201. struct escape {
  202. struct opcode op[8];
  203. struct opcode high[64];
  204. };
  205. /* EFLAGS bit definitions. */
  206. #define EFLG_ID (1<<21)
  207. #define EFLG_VIP (1<<20)
  208. #define EFLG_VIF (1<<19)
  209. #define EFLG_AC (1<<18)
  210. #define EFLG_VM (1<<17)
  211. #define EFLG_RF (1<<16)
  212. #define EFLG_IOPL (3<<12)
  213. #define EFLG_NT (1<<14)
  214. #define EFLG_OF (1<<11)
  215. #define EFLG_DF (1<<10)
  216. #define EFLG_IF (1<<9)
  217. #define EFLG_TF (1<<8)
  218. #define EFLG_SF (1<<7)
  219. #define EFLG_ZF (1<<6)
  220. #define EFLG_AF (1<<4)
  221. #define EFLG_PF (1<<2)
  222. #define EFLG_CF (1<<0)
  223. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  224. #define EFLG_RESERVED_ONE_MASK 2
  225. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  226. {
  227. if (!(ctxt->regs_valid & (1 << nr))) {
  228. ctxt->regs_valid |= 1 << nr;
  229. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  230. }
  231. return ctxt->_regs[nr];
  232. }
  233. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  234. {
  235. ctxt->regs_valid |= 1 << nr;
  236. ctxt->regs_dirty |= 1 << nr;
  237. return &ctxt->_regs[nr];
  238. }
  239. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  240. {
  241. reg_read(ctxt, nr);
  242. return reg_write(ctxt, nr);
  243. }
  244. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  245. {
  246. unsigned reg;
  247. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  248. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  249. }
  250. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  251. {
  252. ctxt->regs_dirty = 0;
  253. ctxt->regs_valid = 0;
  254. }
  255. /*
  256. * Instruction emulation:
  257. * Most instructions are emulated directly via a fragment of inline assembly
  258. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  259. * any modified flags.
  260. */
  261. #if defined(CONFIG_X86_64)
  262. #define _LO32 "k" /* force 32-bit operand */
  263. #define _STK "%%rsp" /* stack pointer */
  264. #elif defined(__i386__)
  265. #define _LO32 "" /* force 32-bit operand */
  266. #define _STK "%%esp" /* stack pointer */
  267. #endif
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. /* Before executing instruction: restore necessary bits in EFLAGS. */
  274. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  275. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  276. "movl %"_sav",%"_LO32 _tmp"; " \
  277. "push %"_tmp"; " \
  278. "push %"_tmp"; " \
  279. "movl %"_msk",%"_LO32 _tmp"; " \
  280. "andl %"_LO32 _tmp",("_STK"); " \
  281. "pushf; " \
  282. "notl %"_LO32 _tmp"; " \
  283. "andl %"_LO32 _tmp",("_STK"); " \
  284. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  285. "pop %"_tmp"; " \
  286. "orl %"_LO32 _tmp",("_STK"); " \
  287. "popf; " \
  288. "pop %"_sav"; "
  289. /* After executing instruction: write-back necessary bits in EFLAGS. */
  290. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  291. /* _sav |= EFLAGS & _msk; */ \
  292. "pushf; " \
  293. "pop %"_tmp"; " \
  294. "andl %"_msk",%"_LO32 _tmp"; " \
  295. "orl %"_LO32 _tmp",%"_sav"; "
  296. #ifdef CONFIG_X86_64
  297. #define ON64(x) x
  298. #else
  299. #define ON64(x)
  300. #endif
  301. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  302. do { \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "4", "2") \
  305. _op _suffix " %"_x"3,%1; " \
  306. _POST_EFLAGS("0", "4", "2") \
  307. : "=m" ((ctxt)->eflags), \
  308. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  309. "=&r" (_tmp) \
  310. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  311. } while (0)
  312. /* Raw emulation: instruction has two explicit operands. */
  313. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  314. do { \
  315. unsigned long _tmp; \
  316. \
  317. switch ((ctxt)->dst.bytes) { \
  318. case 2: \
  319. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  320. break; \
  321. case 4: \
  322. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  323. break; \
  324. case 8: \
  325. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  326. break; \
  327. } \
  328. } while (0)
  329. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  330. do { \
  331. unsigned long _tmp; \
  332. switch ((ctxt)->dst.bytes) { \
  333. case 1: \
  334. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  335. break; \
  336. default: \
  337. __emulate_2op_nobyte(ctxt, _op, \
  338. _wx, _wy, _lx, _ly, _qx, _qy); \
  339. break; \
  340. } \
  341. } while (0)
  342. /* Source operand is byte-sized and may be restricted to just %cl. */
  343. #define emulate_2op_SrcB(ctxt, _op) \
  344. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  345. /* Source operand is byte, word, long or quad sized. */
  346. #define emulate_2op_SrcV(ctxt, _op) \
  347. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  348. /* Source operand is word, long or quad sized. */
  349. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  350. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  351. /* Instruction has three operands and one operand is stored in ECX register */
  352. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  353. do { \
  354. unsigned long _tmp; \
  355. _type _clv = (ctxt)->src2.val; \
  356. _type _srcv = (ctxt)->src.val; \
  357. _type _dstv = (ctxt)->dst.val; \
  358. \
  359. __asm__ __volatile__ ( \
  360. _PRE_EFLAGS("0", "5", "2") \
  361. _op _suffix " %4,%1 \n" \
  362. _POST_EFLAGS("0", "5", "2") \
  363. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  364. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  365. ); \
  366. \
  367. (ctxt)->src2.val = (unsigned long) _clv; \
  368. (ctxt)->src2.val = (unsigned long) _srcv; \
  369. (ctxt)->dst.val = (unsigned long) _dstv; \
  370. } while (0)
  371. #define emulate_2op_cl(ctxt, _op) \
  372. do { \
  373. switch ((ctxt)->dst.bytes) { \
  374. case 2: \
  375. __emulate_2op_cl(ctxt, _op, "w", u16); \
  376. break; \
  377. case 4: \
  378. __emulate_2op_cl(ctxt, _op, "l", u32); \
  379. break; \
  380. case 8: \
  381. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  382. break; \
  383. } \
  384. } while (0)
  385. #define __emulate_1op(ctxt, _op, _suffix) \
  386. do { \
  387. unsigned long _tmp; \
  388. \
  389. __asm__ __volatile__ ( \
  390. _PRE_EFLAGS("0", "3", "2") \
  391. _op _suffix " %1; " \
  392. _POST_EFLAGS("0", "3", "2") \
  393. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  394. "=&r" (_tmp) \
  395. : "i" (EFLAGS_MASK)); \
  396. } while (0)
  397. /* Instruction has only one explicit operand (no source operand). */
  398. #define emulate_1op(ctxt, _op) \
  399. do { \
  400. switch ((ctxt)->dst.bytes) { \
  401. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  402. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  403. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  404. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  405. } \
  406. } while (0)
  407. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  408. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  409. #define FOP_RET "ret \n\t"
  410. #define FOP_START(op) \
  411. extern void em_##op(struct fastop *fake); \
  412. asm(".pushsection .text, \"ax\" \n\t" \
  413. ".global em_" #op " \n\t" \
  414. FOP_ALIGN \
  415. "em_" #op ": \n\t"
  416. #define FOP_END \
  417. ".popsection")
  418. #define FOPNOP() FOP_ALIGN FOP_RET
  419. #define FOP1E(op, dst) \
  420. FOP_ALIGN #op " %" #dst " \n\t" FOP_RET
  421. #define FASTOP1(op) \
  422. FOP_START(op) \
  423. FOP1E(op##b, al) \
  424. FOP1E(op##w, ax) \
  425. FOP1E(op##l, eax) \
  426. ON64(FOP1E(op##q, rax)) \
  427. FOP_END
  428. #define FOP2E(op, dst, src) \
  429. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  430. #define FASTOP2(op) \
  431. FOP_START(op) \
  432. FOP2E(op##b, al, bl) \
  433. FOP2E(op##w, ax, bx) \
  434. FOP2E(op##l, eax, ebx) \
  435. ON64(FOP2E(op##q, rax, rbx)) \
  436. FOP_END
  437. /* 2 operand, word only */
  438. #define FASTOP2W(op) \
  439. FOP_START(op) \
  440. FOPNOP() \
  441. FOP2E(op##w, ax, bx) \
  442. FOP2E(op##l, eax, ebx) \
  443. ON64(FOP2E(op##q, rax, rbx)) \
  444. FOP_END
  445. /* 2 operand, src is CL */
  446. #define FASTOP2CL(op) \
  447. FOP_START(op) \
  448. FOP2E(op##b, al, cl) \
  449. FOP2E(op##w, ax, cl) \
  450. FOP2E(op##l, eax, cl) \
  451. ON64(FOP2E(op##q, rax, cl)) \
  452. FOP_END
  453. #define FOP3E(op, dst, src, src2) \
  454. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  455. /* 3-operand, word-only, src2=cl */
  456. #define FASTOP3WCL(op) \
  457. FOP_START(op) \
  458. FOPNOP() \
  459. FOP3E(op##w, ax, bx, cl) \
  460. FOP3E(op##l, eax, ebx, cl) \
  461. ON64(FOP3E(op##q, rax, rbx, cl)) \
  462. FOP_END
  463. /* Special case for SETcc - 1 instruction per cc */
  464. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  465. FOP_START(setcc)
  466. FOP_SETCC(seto)
  467. FOP_SETCC(setno)
  468. FOP_SETCC(setc)
  469. FOP_SETCC(setnc)
  470. FOP_SETCC(setz)
  471. FOP_SETCC(setnz)
  472. FOP_SETCC(setbe)
  473. FOP_SETCC(setnbe)
  474. FOP_SETCC(sets)
  475. FOP_SETCC(setns)
  476. FOP_SETCC(setp)
  477. FOP_SETCC(setnp)
  478. FOP_SETCC(setl)
  479. FOP_SETCC(setnl)
  480. FOP_SETCC(setle)
  481. FOP_SETCC(setnle)
  482. FOP_END;
  483. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  484. FOP_END;
  485. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  486. do { \
  487. unsigned long _tmp; \
  488. ulong *rax = reg_rmw((ctxt), VCPU_REGS_RAX); \
  489. ulong *rdx = reg_rmw((ctxt), VCPU_REGS_RDX); \
  490. \
  491. __asm__ __volatile__ ( \
  492. _PRE_EFLAGS("0", "5", "1") \
  493. "1: \n\t" \
  494. _op _suffix " %6; " \
  495. "2: \n\t" \
  496. _POST_EFLAGS("0", "5", "1") \
  497. ".pushsection .fixup,\"ax\" \n\t" \
  498. "3: movb $1, %4 \n\t" \
  499. "jmp 2b \n\t" \
  500. ".popsection \n\t" \
  501. _ASM_EXTABLE(1b, 3b) \
  502. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  503. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  504. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val)); \
  505. } while (0)
  506. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  507. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  508. do { \
  509. switch((ctxt)->src.bytes) { \
  510. case 1: \
  511. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  512. break; \
  513. case 2: \
  514. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  515. break; \
  516. case 4: \
  517. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  518. break; \
  519. case 8: ON64( \
  520. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  521. break; \
  522. } \
  523. } while (0)
  524. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  525. enum x86_intercept intercept,
  526. enum x86_intercept_stage stage)
  527. {
  528. struct x86_instruction_info info = {
  529. .intercept = intercept,
  530. .rep_prefix = ctxt->rep_prefix,
  531. .modrm_mod = ctxt->modrm_mod,
  532. .modrm_reg = ctxt->modrm_reg,
  533. .modrm_rm = ctxt->modrm_rm,
  534. .src_val = ctxt->src.val64,
  535. .src_bytes = ctxt->src.bytes,
  536. .dst_bytes = ctxt->dst.bytes,
  537. .ad_bytes = ctxt->ad_bytes,
  538. .next_rip = ctxt->eip,
  539. };
  540. return ctxt->ops->intercept(ctxt, &info, stage);
  541. }
  542. static void assign_masked(ulong *dest, ulong src, ulong mask)
  543. {
  544. *dest = (*dest & ~mask) | (src & mask);
  545. }
  546. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  547. {
  548. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  549. }
  550. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  551. {
  552. u16 sel;
  553. struct desc_struct ss;
  554. if (ctxt->mode == X86EMUL_MODE_PROT64)
  555. return ~0UL;
  556. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  557. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  558. }
  559. static int stack_size(struct x86_emulate_ctxt *ctxt)
  560. {
  561. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  562. }
  563. /* Access/update address held in a register, based on addressing mode. */
  564. static inline unsigned long
  565. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  566. {
  567. if (ctxt->ad_bytes == sizeof(unsigned long))
  568. return reg;
  569. else
  570. return reg & ad_mask(ctxt);
  571. }
  572. static inline unsigned long
  573. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  574. {
  575. return address_mask(ctxt, reg);
  576. }
  577. static void masked_increment(ulong *reg, ulong mask, int inc)
  578. {
  579. assign_masked(reg, *reg + inc, mask);
  580. }
  581. static inline void
  582. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  583. {
  584. ulong mask;
  585. if (ctxt->ad_bytes == sizeof(unsigned long))
  586. mask = ~0UL;
  587. else
  588. mask = ad_mask(ctxt);
  589. masked_increment(reg, mask, inc);
  590. }
  591. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  592. {
  593. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  594. }
  595. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  596. {
  597. register_address_increment(ctxt, &ctxt->_eip, rel);
  598. }
  599. static u32 desc_limit_scaled(struct desc_struct *desc)
  600. {
  601. u32 limit = get_desc_limit(desc);
  602. return desc->g ? (limit << 12) | 0xfff : limit;
  603. }
  604. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  605. {
  606. ctxt->has_seg_override = true;
  607. ctxt->seg_override = seg;
  608. }
  609. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  610. {
  611. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  612. return 0;
  613. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  614. }
  615. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  616. {
  617. if (!ctxt->has_seg_override)
  618. return 0;
  619. return ctxt->seg_override;
  620. }
  621. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  622. u32 error, bool valid)
  623. {
  624. ctxt->exception.vector = vec;
  625. ctxt->exception.error_code = error;
  626. ctxt->exception.error_code_valid = valid;
  627. return X86EMUL_PROPAGATE_FAULT;
  628. }
  629. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  630. {
  631. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  632. }
  633. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  634. {
  635. return emulate_exception(ctxt, GP_VECTOR, err, true);
  636. }
  637. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  638. {
  639. return emulate_exception(ctxt, SS_VECTOR, err, true);
  640. }
  641. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  642. {
  643. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  644. }
  645. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  646. {
  647. return emulate_exception(ctxt, TS_VECTOR, err, true);
  648. }
  649. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  650. {
  651. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  652. }
  653. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  654. {
  655. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  656. }
  657. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  658. {
  659. u16 selector;
  660. struct desc_struct desc;
  661. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  662. return selector;
  663. }
  664. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  665. unsigned seg)
  666. {
  667. u16 dummy;
  668. u32 base3;
  669. struct desc_struct desc;
  670. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  671. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  672. }
  673. /*
  674. * x86 defines three classes of vector instructions: explicitly
  675. * aligned, explicitly unaligned, and the rest, which change behaviour
  676. * depending on whether they're AVX encoded or not.
  677. *
  678. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  679. * subject to the same check.
  680. */
  681. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  682. {
  683. if (likely(size < 16))
  684. return false;
  685. if (ctxt->d & Aligned)
  686. return true;
  687. else if (ctxt->d & Unaligned)
  688. return false;
  689. else if (ctxt->d & Avx)
  690. return false;
  691. else
  692. return true;
  693. }
  694. static int __linearize(struct x86_emulate_ctxt *ctxt,
  695. struct segmented_address addr,
  696. unsigned size, bool write, bool fetch,
  697. ulong *linear)
  698. {
  699. struct desc_struct desc;
  700. bool usable;
  701. ulong la;
  702. u32 lim;
  703. u16 sel;
  704. unsigned cpl;
  705. la = seg_base(ctxt, addr.seg) + addr.ea;
  706. switch (ctxt->mode) {
  707. case X86EMUL_MODE_PROT64:
  708. if (((signed long)la << 16) >> 16 != la)
  709. return emulate_gp(ctxt, 0);
  710. break;
  711. default:
  712. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  713. addr.seg);
  714. if (!usable)
  715. goto bad;
  716. /* code segment in protected mode or read-only data segment */
  717. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  718. || !(desc.type & 2)) && write)
  719. goto bad;
  720. /* unreadable code segment */
  721. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  722. goto bad;
  723. lim = desc_limit_scaled(&desc);
  724. if ((desc.type & 8) || !(desc.type & 4)) {
  725. /* expand-up segment */
  726. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  727. goto bad;
  728. } else {
  729. /* expand-down segment */
  730. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  731. goto bad;
  732. lim = desc.d ? 0xffffffff : 0xffff;
  733. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  734. goto bad;
  735. }
  736. cpl = ctxt->ops->cpl(ctxt);
  737. if (!(desc.type & 8)) {
  738. /* data segment */
  739. if (cpl > desc.dpl)
  740. goto bad;
  741. } else if ((desc.type & 8) && !(desc.type & 4)) {
  742. /* nonconforming code segment */
  743. if (cpl != desc.dpl)
  744. goto bad;
  745. } else if ((desc.type & 8) && (desc.type & 4)) {
  746. /* conforming code segment */
  747. if (cpl < desc.dpl)
  748. goto bad;
  749. }
  750. break;
  751. }
  752. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  753. la &= (u32)-1;
  754. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  755. return emulate_gp(ctxt, 0);
  756. *linear = la;
  757. return X86EMUL_CONTINUE;
  758. bad:
  759. if (addr.seg == VCPU_SREG_SS)
  760. return emulate_ss(ctxt, sel);
  761. else
  762. return emulate_gp(ctxt, sel);
  763. }
  764. static int linearize(struct x86_emulate_ctxt *ctxt,
  765. struct segmented_address addr,
  766. unsigned size, bool write,
  767. ulong *linear)
  768. {
  769. return __linearize(ctxt, addr, size, write, false, linear);
  770. }
  771. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  772. struct segmented_address addr,
  773. void *data,
  774. unsigned size)
  775. {
  776. int rc;
  777. ulong linear;
  778. rc = linearize(ctxt, addr, size, false, &linear);
  779. if (rc != X86EMUL_CONTINUE)
  780. return rc;
  781. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  782. }
  783. /*
  784. * Fetch the next byte of the instruction being emulated which is pointed to
  785. * by ctxt->_eip, then increment ctxt->_eip.
  786. *
  787. * Also prefetch the remaining bytes of the instruction without crossing page
  788. * boundary if they are not in fetch_cache yet.
  789. */
  790. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  791. {
  792. struct fetch_cache *fc = &ctxt->fetch;
  793. int rc;
  794. int size, cur_size;
  795. if (ctxt->_eip == fc->end) {
  796. unsigned long linear;
  797. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  798. .ea = ctxt->_eip };
  799. cur_size = fc->end - fc->start;
  800. size = min(15UL - cur_size,
  801. PAGE_SIZE - offset_in_page(ctxt->_eip));
  802. rc = __linearize(ctxt, addr, size, false, true, &linear);
  803. if (unlikely(rc != X86EMUL_CONTINUE))
  804. return rc;
  805. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  806. size, &ctxt->exception);
  807. if (unlikely(rc != X86EMUL_CONTINUE))
  808. return rc;
  809. fc->end += size;
  810. }
  811. *dest = fc->data[ctxt->_eip - fc->start];
  812. ctxt->_eip++;
  813. return X86EMUL_CONTINUE;
  814. }
  815. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  816. void *dest, unsigned size)
  817. {
  818. int rc;
  819. /* x86 instructions are limited to 15 bytes. */
  820. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  821. return X86EMUL_UNHANDLEABLE;
  822. while (size--) {
  823. rc = do_insn_fetch_byte(ctxt, dest++);
  824. if (rc != X86EMUL_CONTINUE)
  825. return rc;
  826. }
  827. return X86EMUL_CONTINUE;
  828. }
  829. /* Fetch next part of the instruction being emulated. */
  830. #define insn_fetch(_type, _ctxt) \
  831. ({ unsigned long _x; \
  832. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  833. if (rc != X86EMUL_CONTINUE) \
  834. goto done; \
  835. (_type)_x; \
  836. })
  837. #define insn_fetch_arr(_arr, _size, _ctxt) \
  838. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  839. if (rc != X86EMUL_CONTINUE) \
  840. goto done; \
  841. })
  842. /*
  843. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  844. * pointer into the block that addresses the relevant register.
  845. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  846. */
  847. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  848. int highbyte_regs)
  849. {
  850. void *p;
  851. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  852. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  853. else
  854. p = reg_rmw(ctxt, modrm_reg);
  855. return p;
  856. }
  857. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  858. struct segmented_address addr,
  859. u16 *size, unsigned long *address, int op_bytes)
  860. {
  861. int rc;
  862. if (op_bytes == 2)
  863. op_bytes = 3;
  864. *address = 0;
  865. rc = segmented_read_std(ctxt, addr, size, 2);
  866. if (rc != X86EMUL_CONTINUE)
  867. return rc;
  868. addr.ea += 2;
  869. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  870. return rc;
  871. }
  872. FASTOP2(add);
  873. FASTOP2(or);
  874. FASTOP2(adc);
  875. FASTOP2(sbb);
  876. FASTOP2(and);
  877. FASTOP2(sub);
  878. FASTOP2(xor);
  879. FASTOP2(cmp);
  880. FASTOP2(test);
  881. FASTOP3WCL(shld);
  882. FASTOP3WCL(shrd);
  883. FASTOP2W(imul);
  884. FASTOP1(not);
  885. FASTOP1(neg);
  886. FASTOP1(inc);
  887. FASTOP1(dec);
  888. FASTOP2CL(rol);
  889. FASTOP2CL(ror);
  890. FASTOP2CL(rcl);
  891. FASTOP2CL(rcr);
  892. FASTOP2CL(shl);
  893. FASTOP2CL(shr);
  894. FASTOP2CL(sar);
  895. FASTOP2W(bsf);
  896. FASTOP2W(bsr);
  897. FASTOP2W(bt);
  898. FASTOP2W(bts);
  899. FASTOP2W(btr);
  900. FASTOP2W(btc);
  901. static u8 test_cc(unsigned int condition, unsigned long flags)
  902. {
  903. u8 rc;
  904. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  905. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  906. asm("push %[flags]; popf; call *%[fastop]"
  907. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  908. return rc;
  909. }
  910. static void fetch_register_operand(struct operand *op)
  911. {
  912. switch (op->bytes) {
  913. case 1:
  914. op->val = *(u8 *)op->addr.reg;
  915. break;
  916. case 2:
  917. op->val = *(u16 *)op->addr.reg;
  918. break;
  919. case 4:
  920. op->val = *(u32 *)op->addr.reg;
  921. break;
  922. case 8:
  923. op->val = *(u64 *)op->addr.reg;
  924. break;
  925. }
  926. }
  927. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  928. {
  929. ctxt->ops->get_fpu(ctxt);
  930. switch (reg) {
  931. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  932. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  933. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  934. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  935. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  936. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  937. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  938. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  939. #ifdef CONFIG_X86_64
  940. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  941. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  942. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  943. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  944. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  945. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  946. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  947. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  948. #endif
  949. default: BUG();
  950. }
  951. ctxt->ops->put_fpu(ctxt);
  952. }
  953. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  954. int reg)
  955. {
  956. ctxt->ops->get_fpu(ctxt);
  957. switch (reg) {
  958. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  959. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  960. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  961. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  962. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  963. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  964. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  965. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  966. #ifdef CONFIG_X86_64
  967. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  968. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  969. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  970. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  971. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  972. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  973. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  974. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  975. #endif
  976. default: BUG();
  977. }
  978. ctxt->ops->put_fpu(ctxt);
  979. }
  980. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  981. {
  982. ctxt->ops->get_fpu(ctxt);
  983. switch (reg) {
  984. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  985. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  986. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  987. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  988. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  989. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  990. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  991. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  992. default: BUG();
  993. }
  994. ctxt->ops->put_fpu(ctxt);
  995. }
  996. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  997. {
  998. ctxt->ops->get_fpu(ctxt);
  999. switch (reg) {
  1000. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  1001. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  1002. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  1003. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  1004. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  1005. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  1006. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  1007. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  1008. default: BUG();
  1009. }
  1010. ctxt->ops->put_fpu(ctxt);
  1011. }
  1012. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  1013. {
  1014. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1015. return emulate_nm(ctxt);
  1016. ctxt->ops->get_fpu(ctxt);
  1017. asm volatile("fninit");
  1018. ctxt->ops->put_fpu(ctxt);
  1019. return X86EMUL_CONTINUE;
  1020. }
  1021. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  1022. {
  1023. u16 fcw;
  1024. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1025. return emulate_nm(ctxt);
  1026. ctxt->ops->get_fpu(ctxt);
  1027. asm volatile("fnstcw %0": "+m"(fcw));
  1028. ctxt->ops->put_fpu(ctxt);
  1029. /* force 2 byte destination */
  1030. ctxt->dst.bytes = 2;
  1031. ctxt->dst.val = fcw;
  1032. return X86EMUL_CONTINUE;
  1033. }
  1034. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  1035. {
  1036. u16 fsw;
  1037. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  1038. return emulate_nm(ctxt);
  1039. ctxt->ops->get_fpu(ctxt);
  1040. asm volatile("fnstsw %0": "+m"(fsw));
  1041. ctxt->ops->put_fpu(ctxt);
  1042. /* force 2 byte destination */
  1043. ctxt->dst.bytes = 2;
  1044. ctxt->dst.val = fsw;
  1045. return X86EMUL_CONTINUE;
  1046. }
  1047. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  1048. struct operand *op)
  1049. {
  1050. unsigned reg = ctxt->modrm_reg;
  1051. int highbyte_regs = ctxt->rex_prefix == 0;
  1052. if (!(ctxt->d & ModRM))
  1053. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  1054. if (ctxt->d & Sse) {
  1055. op->type = OP_XMM;
  1056. op->bytes = 16;
  1057. op->addr.xmm = reg;
  1058. read_sse_reg(ctxt, &op->vec_val, reg);
  1059. return;
  1060. }
  1061. if (ctxt->d & Mmx) {
  1062. reg &= 7;
  1063. op->type = OP_MM;
  1064. op->bytes = 8;
  1065. op->addr.mm = reg;
  1066. return;
  1067. }
  1068. op->type = OP_REG;
  1069. if (ctxt->d & ByteOp) {
  1070. op->addr.reg = decode_register(ctxt, reg, highbyte_regs);
  1071. op->bytes = 1;
  1072. } else {
  1073. op->addr.reg = decode_register(ctxt, reg, 0);
  1074. op->bytes = ctxt->op_bytes;
  1075. }
  1076. fetch_register_operand(op);
  1077. op->orig_val = op->val;
  1078. }
  1079. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  1080. {
  1081. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  1082. ctxt->modrm_seg = VCPU_SREG_SS;
  1083. }
  1084. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  1085. struct operand *op)
  1086. {
  1087. u8 sib;
  1088. int index_reg = 0, base_reg = 0, scale;
  1089. int rc = X86EMUL_CONTINUE;
  1090. ulong modrm_ea = 0;
  1091. if (ctxt->rex_prefix) {
  1092. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  1093. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  1094. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  1095. }
  1096. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  1097. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  1098. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  1099. ctxt->modrm_seg = VCPU_SREG_DS;
  1100. if (ctxt->modrm_mod == 3) {
  1101. int highbyte_regs = ctxt->rex_prefix == 0;
  1102. op->type = OP_REG;
  1103. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  1104. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  1105. highbyte_regs && (ctxt->d & ByteOp));
  1106. if (ctxt->d & Sse) {
  1107. op->type = OP_XMM;
  1108. op->bytes = 16;
  1109. op->addr.xmm = ctxt->modrm_rm;
  1110. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  1111. return rc;
  1112. }
  1113. if (ctxt->d & Mmx) {
  1114. op->type = OP_MM;
  1115. op->bytes = 8;
  1116. op->addr.xmm = ctxt->modrm_rm & 7;
  1117. return rc;
  1118. }
  1119. fetch_register_operand(op);
  1120. return rc;
  1121. }
  1122. op->type = OP_MEM;
  1123. if (ctxt->ad_bytes == 2) {
  1124. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  1125. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  1126. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  1127. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  1128. /* 16-bit ModR/M decode. */
  1129. switch (ctxt->modrm_mod) {
  1130. case 0:
  1131. if (ctxt->modrm_rm == 6)
  1132. modrm_ea += insn_fetch(u16, ctxt);
  1133. break;
  1134. case 1:
  1135. modrm_ea += insn_fetch(s8, ctxt);
  1136. break;
  1137. case 2:
  1138. modrm_ea += insn_fetch(u16, ctxt);
  1139. break;
  1140. }
  1141. switch (ctxt->modrm_rm) {
  1142. case 0:
  1143. modrm_ea += bx + si;
  1144. break;
  1145. case 1:
  1146. modrm_ea += bx + di;
  1147. break;
  1148. case 2:
  1149. modrm_ea += bp + si;
  1150. break;
  1151. case 3:
  1152. modrm_ea += bp + di;
  1153. break;
  1154. case 4:
  1155. modrm_ea += si;
  1156. break;
  1157. case 5:
  1158. modrm_ea += di;
  1159. break;
  1160. case 6:
  1161. if (ctxt->modrm_mod != 0)
  1162. modrm_ea += bp;
  1163. break;
  1164. case 7:
  1165. modrm_ea += bx;
  1166. break;
  1167. }
  1168. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1169. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1170. ctxt->modrm_seg = VCPU_SREG_SS;
  1171. modrm_ea = (u16)modrm_ea;
  1172. } else {
  1173. /* 32/64-bit ModR/M decode. */
  1174. if ((ctxt->modrm_rm & 7) == 4) {
  1175. sib = insn_fetch(u8, ctxt);
  1176. index_reg |= (sib >> 3) & 7;
  1177. base_reg |= sib & 7;
  1178. scale = sib >> 6;
  1179. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1180. modrm_ea += insn_fetch(s32, ctxt);
  1181. else {
  1182. modrm_ea += reg_read(ctxt, base_reg);
  1183. adjust_modrm_seg(ctxt, base_reg);
  1184. }
  1185. if (index_reg != 4)
  1186. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1187. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1188. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1189. ctxt->rip_relative = 1;
  1190. } else {
  1191. base_reg = ctxt->modrm_rm;
  1192. modrm_ea += reg_read(ctxt, base_reg);
  1193. adjust_modrm_seg(ctxt, base_reg);
  1194. }
  1195. switch (ctxt->modrm_mod) {
  1196. case 0:
  1197. if (ctxt->modrm_rm == 5)
  1198. modrm_ea += insn_fetch(s32, ctxt);
  1199. break;
  1200. case 1:
  1201. modrm_ea += insn_fetch(s8, ctxt);
  1202. break;
  1203. case 2:
  1204. modrm_ea += insn_fetch(s32, ctxt);
  1205. break;
  1206. }
  1207. }
  1208. op->addr.mem.ea = modrm_ea;
  1209. done:
  1210. return rc;
  1211. }
  1212. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1213. struct operand *op)
  1214. {
  1215. int rc = X86EMUL_CONTINUE;
  1216. op->type = OP_MEM;
  1217. switch (ctxt->ad_bytes) {
  1218. case 2:
  1219. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1220. break;
  1221. case 4:
  1222. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1223. break;
  1224. case 8:
  1225. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1226. break;
  1227. }
  1228. done:
  1229. return rc;
  1230. }
  1231. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1232. {
  1233. long sv = 0, mask;
  1234. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1235. mask = ~(ctxt->dst.bytes * 8 - 1);
  1236. if (ctxt->src.bytes == 2)
  1237. sv = (s16)ctxt->src.val & (s16)mask;
  1238. else if (ctxt->src.bytes == 4)
  1239. sv = (s32)ctxt->src.val & (s32)mask;
  1240. ctxt->dst.addr.mem.ea += (sv >> 3);
  1241. }
  1242. /* only subword offset */
  1243. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1244. }
  1245. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1246. unsigned long addr, void *dest, unsigned size)
  1247. {
  1248. int rc;
  1249. struct read_cache *mc = &ctxt->mem_read;
  1250. if (mc->pos < mc->end)
  1251. goto read_cached;
  1252. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1253. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1254. &ctxt->exception);
  1255. if (rc != X86EMUL_CONTINUE)
  1256. return rc;
  1257. mc->end += size;
  1258. read_cached:
  1259. memcpy(dest, mc->data + mc->pos, size);
  1260. mc->pos += size;
  1261. return X86EMUL_CONTINUE;
  1262. }
  1263. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1264. struct segmented_address addr,
  1265. void *data,
  1266. unsigned size)
  1267. {
  1268. int rc;
  1269. ulong linear;
  1270. rc = linearize(ctxt, addr, size, false, &linear);
  1271. if (rc != X86EMUL_CONTINUE)
  1272. return rc;
  1273. return read_emulated(ctxt, linear, data, size);
  1274. }
  1275. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1276. struct segmented_address addr,
  1277. const void *data,
  1278. unsigned size)
  1279. {
  1280. int rc;
  1281. ulong linear;
  1282. rc = linearize(ctxt, addr, size, true, &linear);
  1283. if (rc != X86EMUL_CONTINUE)
  1284. return rc;
  1285. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1286. &ctxt->exception);
  1287. }
  1288. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1289. struct segmented_address addr,
  1290. const void *orig_data, const void *data,
  1291. unsigned size)
  1292. {
  1293. int rc;
  1294. ulong linear;
  1295. rc = linearize(ctxt, addr, size, true, &linear);
  1296. if (rc != X86EMUL_CONTINUE)
  1297. return rc;
  1298. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1299. size, &ctxt->exception);
  1300. }
  1301. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1302. unsigned int size, unsigned short port,
  1303. void *dest)
  1304. {
  1305. struct read_cache *rc = &ctxt->io_read;
  1306. if (rc->pos == rc->end) { /* refill pio read ahead */
  1307. unsigned int in_page, n;
  1308. unsigned int count = ctxt->rep_prefix ?
  1309. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1310. in_page = (ctxt->eflags & EFLG_DF) ?
  1311. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1312. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1313. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1314. count);
  1315. if (n == 0)
  1316. n = 1;
  1317. rc->pos = rc->end = 0;
  1318. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1319. return 0;
  1320. rc->end = n * size;
  1321. }
  1322. if (ctxt->rep_prefix && !(ctxt->eflags & EFLG_DF)) {
  1323. ctxt->dst.data = rc->data + rc->pos;
  1324. ctxt->dst.type = OP_MEM_STR;
  1325. ctxt->dst.count = (rc->end - rc->pos) / size;
  1326. rc->pos = rc->end;
  1327. } else {
  1328. memcpy(dest, rc->data + rc->pos, size);
  1329. rc->pos += size;
  1330. }
  1331. return 1;
  1332. }
  1333. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1334. u16 index, struct desc_struct *desc)
  1335. {
  1336. struct desc_ptr dt;
  1337. ulong addr;
  1338. ctxt->ops->get_idt(ctxt, &dt);
  1339. if (dt.size < index * 8 + 7)
  1340. return emulate_gp(ctxt, index << 3 | 0x2);
  1341. addr = dt.address + index * 8;
  1342. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1343. &ctxt->exception);
  1344. }
  1345. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1346. u16 selector, struct desc_ptr *dt)
  1347. {
  1348. const struct x86_emulate_ops *ops = ctxt->ops;
  1349. if (selector & 1 << 2) {
  1350. struct desc_struct desc;
  1351. u16 sel;
  1352. memset (dt, 0, sizeof *dt);
  1353. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1354. return;
  1355. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1356. dt->address = get_desc_base(&desc);
  1357. } else
  1358. ops->get_gdt(ctxt, dt);
  1359. }
  1360. /* allowed just for 8 bytes segments */
  1361. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1362. u16 selector, struct desc_struct *desc,
  1363. ulong *desc_addr_p)
  1364. {
  1365. struct desc_ptr dt;
  1366. u16 index = selector >> 3;
  1367. ulong addr;
  1368. get_descriptor_table_ptr(ctxt, selector, &dt);
  1369. if (dt.size < index * 8 + 7)
  1370. return emulate_gp(ctxt, selector & 0xfffc);
  1371. *desc_addr_p = addr = dt.address + index * 8;
  1372. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1373. &ctxt->exception);
  1374. }
  1375. /* allowed just for 8 bytes segments */
  1376. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1377. u16 selector, struct desc_struct *desc)
  1378. {
  1379. struct desc_ptr dt;
  1380. u16 index = selector >> 3;
  1381. ulong addr;
  1382. get_descriptor_table_ptr(ctxt, selector, &dt);
  1383. if (dt.size < index * 8 + 7)
  1384. return emulate_gp(ctxt, selector & 0xfffc);
  1385. addr = dt.address + index * 8;
  1386. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1387. &ctxt->exception);
  1388. }
  1389. /* Does not support long mode */
  1390. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1391. u16 selector, int seg)
  1392. {
  1393. struct desc_struct seg_desc, old_desc;
  1394. u8 dpl, rpl, cpl;
  1395. unsigned err_vec = GP_VECTOR;
  1396. u32 err_code = 0;
  1397. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1398. ulong desc_addr;
  1399. int ret;
  1400. u16 dummy;
  1401. memset(&seg_desc, 0, sizeof seg_desc);
  1402. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1403. /* set real mode segment descriptor (keep limit etc. for
  1404. * unreal mode) */
  1405. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1406. set_desc_base(&seg_desc, selector << 4);
  1407. goto load;
  1408. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1409. /* VM86 needs a clean new segment descriptor */
  1410. set_desc_base(&seg_desc, selector << 4);
  1411. set_desc_limit(&seg_desc, 0xffff);
  1412. seg_desc.type = 3;
  1413. seg_desc.p = 1;
  1414. seg_desc.s = 1;
  1415. seg_desc.dpl = 3;
  1416. goto load;
  1417. }
  1418. rpl = selector & 3;
  1419. cpl = ctxt->ops->cpl(ctxt);
  1420. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1421. if ((seg == VCPU_SREG_CS
  1422. || (seg == VCPU_SREG_SS
  1423. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1424. || seg == VCPU_SREG_TR)
  1425. && null_selector)
  1426. goto exception;
  1427. /* TR should be in GDT only */
  1428. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1429. goto exception;
  1430. if (null_selector) /* for NULL selector skip all following checks */
  1431. goto load;
  1432. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1433. if (ret != X86EMUL_CONTINUE)
  1434. return ret;
  1435. err_code = selector & 0xfffc;
  1436. err_vec = GP_VECTOR;
  1437. /* can't load system descriptor into segment selector */
  1438. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1439. goto exception;
  1440. if (!seg_desc.p) {
  1441. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1442. goto exception;
  1443. }
  1444. dpl = seg_desc.dpl;
  1445. switch (seg) {
  1446. case VCPU_SREG_SS:
  1447. /*
  1448. * segment is not a writable data segment or segment
  1449. * selector's RPL != CPL or segment selector's RPL != CPL
  1450. */
  1451. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1452. goto exception;
  1453. break;
  1454. case VCPU_SREG_CS:
  1455. if (!(seg_desc.type & 8))
  1456. goto exception;
  1457. if (seg_desc.type & 4) {
  1458. /* conforming */
  1459. if (dpl > cpl)
  1460. goto exception;
  1461. } else {
  1462. /* nonconforming */
  1463. if (rpl > cpl || dpl != cpl)
  1464. goto exception;
  1465. }
  1466. /* CS(RPL) <- CPL */
  1467. selector = (selector & 0xfffc) | cpl;
  1468. break;
  1469. case VCPU_SREG_TR:
  1470. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1471. goto exception;
  1472. old_desc = seg_desc;
  1473. seg_desc.type |= 2; /* busy */
  1474. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1475. sizeof(seg_desc), &ctxt->exception);
  1476. if (ret != X86EMUL_CONTINUE)
  1477. return ret;
  1478. break;
  1479. case VCPU_SREG_LDTR:
  1480. if (seg_desc.s || seg_desc.type != 2)
  1481. goto exception;
  1482. break;
  1483. default: /* DS, ES, FS, or GS */
  1484. /*
  1485. * segment is not a data or readable code segment or
  1486. * ((segment is a data or nonconforming code segment)
  1487. * and (both RPL and CPL > DPL))
  1488. */
  1489. if ((seg_desc.type & 0xa) == 0x8 ||
  1490. (((seg_desc.type & 0xc) != 0xc) &&
  1491. (rpl > dpl && cpl > dpl)))
  1492. goto exception;
  1493. break;
  1494. }
  1495. if (seg_desc.s) {
  1496. /* mark segment as accessed */
  1497. seg_desc.type |= 1;
  1498. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1499. if (ret != X86EMUL_CONTINUE)
  1500. return ret;
  1501. }
  1502. load:
  1503. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1504. return X86EMUL_CONTINUE;
  1505. exception:
  1506. emulate_exception(ctxt, err_vec, err_code, true);
  1507. return X86EMUL_PROPAGATE_FAULT;
  1508. }
  1509. static void write_register_operand(struct operand *op)
  1510. {
  1511. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1512. switch (op->bytes) {
  1513. case 1:
  1514. *(u8 *)op->addr.reg = (u8)op->val;
  1515. break;
  1516. case 2:
  1517. *(u16 *)op->addr.reg = (u16)op->val;
  1518. break;
  1519. case 4:
  1520. *op->addr.reg = (u32)op->val;
  1521. break; /* 64b: zero-extend */
  1522. case 8:
  1523. *op->addr.reg = op->val;
  1524. break;
  1525. }
  1526. }
  1527. static int writeback(struct x86_emulate_ctxt *ctxt)
  1528. {
  1529. int rc;
  1530. if (ctxt->d & NoWrite)
  1531. return X86EMUL_CONTINUE;
  1532. switch (ctxt->dst.type) {
  1533. case OP_REG:
  1534. write_register_operand(&ctxt->dst);
  1535. break;
  1536. case OP_MEM:
  1537. if (ctxt->lock_prefix)
  1538. rc = segmented_cmpxchg(ctxt,
  1539. ctxt->dst.addr.mem,
  1540. &ctxt->dst.orig_val,
  1541. &ctxt->dst.val,
  1542. ctxt->dst.bytes);
  1543. else
  1544. rc = segmented_write(ctxt,
  1545. ctxt->dst.addr.mem,
  1546. &ctxt->dst.val,
  1547. ctxt->dst.bytes);
  1548. if (rc != X86EMUL_CONTINUE)
  1549. return rc;
  1550. break;
  1551. case OP_MEM_STR:
  1552. rc = segmented_write(ctxt,
  1553. ctxt->dst.addr.mem,
  1554. ctxt->dst.data,
  1555. ctxt->dst.bytes * ctxt->dst.count);
  1556. if (rc != X86EMUL_CONTINUE)
  1557. return rc;
  1558. break;
  1559. case OP_XMM:
  1560. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1561. break;
  1562. case OP_MM:
  1563. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1564. break;
  1565. case OP_NONE:
  1566. /* no writeback */
  1567. break;
  1568. default:
  1569. break;
  1570. }
  1571. return X86EMUL_CONTINUE;
  1572. }
  1573. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1574. {
  1575. struct segmented_address addr;
  1576. rsp_increment(ctxt, -bytes);
  1577. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1578. addr.seg = VCPU_SREG_SS;
  1579. return segmented_write(ctxt, addr, data, bytes);
  1580. }
  1581. static int em_push(struct x86_emulate_ctxt *ctxt)
  1582. {
  1583. /* Disable writeback. */
  1584. ctxt->dst.type = OP_NONE;
  1585. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1586. }
  1587. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1588. void *dest, int len)
  1589. {
  1590. int rc;
  1591. struct segmented_address addr;
  1592. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1593. addr.seg = VCPU_SREG_SS;
  1594. rc = segmented_read(ctxt, addr, dest, len);
  1595. if (rc != X86EMUL_CONTINUE)
  1596. return rc;
  1597. rsp_increment(ctxt, len);
  1598. return rc;
  1599. }
  1600. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1601. {
  1602. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1603. }
  1604. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1605. void *dest, int len)
  1606. {
  1607. int rc;
  1608. unsigned long val, change_mask;
  1609. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1610. int cpl = ctxt->ops->cpl(ctxt);
  1611. rc = emulate_pop(ctxt, &val, len);
  1612. if (rc != X86EMUL_CONTINUE)
  1613. return rc;
  1614. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1615. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1616. switch(ctxt->mode) {
  1617. case X86EMUL_MODE_PROT64:
  1618. case X86EMUL_MODE_PROT32:
  1619. case X86EMUL_MODE_PROT16:
  1620. if (cpl == 0)
  1621. change_mask |= EFLG_IOPL;
  1622. if (cpl <= iopl)
  1623. change_mask |= EFLG_IF;
  1624. break;
  1625. case X86EMUL_MODE_VM86:
  1626. if (iopl < 3)
  1627. return emulate_gp(ctxt, 0);
  1628. change_mask |= EFLG_IF;
  1629. break;
  1630. default: /* real mode */
  1631. change_mask |= (EFLG_IOPL | EFLG_IF);
  1632. break;
  1633. }
  1634. *(unsigned long *)dest =
  1635. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1636. return rc;
  1637. }
  1638. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1639. {
  1640. ctxt->dst.type = OP_REG;
  1641. ctxt->dst.addr.reg = &ctxt->eflags;
  1642. ctxt->dst.bytes = ctxt->op_bytes;
  1643. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1644. }
  1645. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1646. {
  1647. int rc;
  1648. unsigned frame_size = ctxt->src.val;
  1649. unsigned nesting_level = ctxt->src2.val & 31;
  1650. ulong rbp;
  1651. if (nesting_level)
  1652. return X86EMUL_UNHANDLEABLE;
  1653. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1654. rc = push(ctxt, &rbp, stack_size(ctxt));
  1655. if (rc != X86EMUL_CONTINUE)
  1656. return rc;
  1657. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1658. stack_mask(ctxt));
  1659. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1660. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1661. stack_mask(ctxt));
  1662. return X86EMUL_CONTINUE;
  1663. }
  1664. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1665. {
  1666. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1667. stack_mask(ctxt));
  1668. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1669. }
  1670. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1671. {
  1672. int seg = ctxt->src2.val;
  1673. ctxt->src.val = get_segment_selector(ctxt, seg);
  1674. return em_push(ctxt);
  1675. }
  1676. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1677. {
  1678. int seg = ctxt->src2.val;
  1679. unsigned long selector;
  1680. int rc;
  1681. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1682. if (rc != X86EMUL_CONTINUE)
  1683. return rc;
  1684. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1685. return rc;
  1686. }
  1687. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1688. {
  1689. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1690. int rc = X86EMUL_CONTINUE;
  1691. int reg = VCPU_REGS_RAX;
  1692. while (reg <= VCPU_REGS_RDI) {
  1693. (reg == VCPU_REGS_RSP) ?
  1694. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1695. rc = em_push(ctxt);
  1696. if (rc != X86EMUL_CONTINUE)
  1697. return rc;
  1698. ++reg;
  1699. }
  1700. return rc;
  1701. }
  1702. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1703. {
  1704. ctxt->src.val = (unsigned long)ctxt->eflags;
  1705. return em_push(ctxt);
  1706. }
  1707. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1708. {
  1709. int rc = X86EMUL_CONTINUE;
  1710. int reg = VCPU_REGS_RDI;
  1711. while (reg >= VCPU_REGS_RAX) {
  1712. if (reg == VCPU_REGS_RSP) {
  1713. rsp_increment(ctxt, ctxt->op_bytes);
  1714. --reg;
  1715. }
  1716. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1717. if (rc != X86EMUL_CONTINUE)
  1718. break;
  1719. --reg;
  1720. }
  1721. return rc;
  1722. }
  1723. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1724. {
  1725. const struct x86_emulate_ops *ops = ctxt->ops;
  1726. int rc;
  1727. struct desc_ptr dt;
  1728. gva_t cs_addr;
  1729. gva_t eip_addr;
  1730. u16 cs, eip;
  1731. /* TODO: Add limit checks */
  1732. ctxt->src.val = ctxt->eflags;
  1733. rc = em_push(ctxt);
  1734. if (rc != X86EMUL_CONTINUE)
  1735. return rc;
  1736. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1737. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1738. rc = em_push(ctxt);
  1739. if (rc != X86EMUL_CONTINUE)
  1740. return rc;
  1741. ctxt->src.val = ctxt->_eip;
  1742. rc = em_push(ctxt);
  1743. if (rc != X86EMUL_CONTINUE)
  1744. return rc;
  1745. ops->get_idt(ctxt, &dt);
  1746. eip_addr = dt.address + (irq << 2);
  1747. cs_addr = dt.address + (irq << 2) + 2;
  1748. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1749. if (rc != X86EMUL_CONTINUE)
  1750. return rc;
  1751. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1752. if (rc != X86EMUL_CONTINUE)
  1753. return rc;
  1754. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1755. if (rc != X86EMUL_CONTINUE)
  1756. return rc;
  1757. ctxt->_eip = eip;
  1758. return rc;
  1759. }
  1760. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1761. {
  1762. int rc;
  1763. invalidate_registers(ctxt);
  1764. rc = __emulate_int_real(ctxt, irq);
  1765. if (rc == X86EMUL_CONTINUE)
  1766. writeback_registers(ctxt);
  1767. return rc;
  1768. }
  1769. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1770. {
  1771. switch(ctxt->mode) {
  1772. case X86EMUL_MODE_REAL:
  1773. return __emulate_int_real(ctxt, irq);
  1774. case X86EMUL_MODE_VM86:
  1775. case X86EMUL_MODE_PROT16:
  1776. case X86EMUL_MODE_PROT32:
  1777. case X86EMUL_MODE_PROT64:
  1778. default:
  1779. /* Protected mode interrupts unimplemented yet */
  1780. return X86EMUL_UNHANDLEABLE;
  1781. }
  1782. }
  1783. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1784. {
  1785. int rc = X86EMUL_CONTINUE;
  1786. unsigned long temp_eip = 0;
  1787. unsigned long temp_eflags = 0;
  1788. unsigned long cs = 0;
  1789. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1790. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1791. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1792. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1793. /* TODO: Add stack limit check */
  1794. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1795. if (rc != X86EMUL_CONTINUE)
  1796. return rc;
  1797. if (temp_eip & ~0xffff)
  1798. return emulate_gp(ctxt, 0);
  1799. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1800. if (rc != X86EMUL_CONTINUE)
  1801. return rc;
  1802. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1803. if (rc != X86EMUL_CONTINUE)
  1804. return rc;
  1805. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1806. if (rc != X86EMUL_CONTINUE)
  1807. return rc;
  1808. ctxt->_eip = temp_eip;
  1809. if (ctxt->op_bytes == 4)
  1810. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1811. else if (ctxt->op_bytes == 2) {
  1812. ctxt->eflags &= ~0xffff;
  1813. ctxt->eflags |= temp_eflags;
  1814. }
  1815. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1816. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1817. return rc;
  1818. }
  1819. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1820. {
  1821. switch(ctxt->mode) {
  1822. case X86EMUL_MODE_REAL:
  1823. return emulate_iret_real(ctxt);
  1824. case X86EMUL_MODE_VM86:
  1825. case X86EMUL_MODE_PROT16:
  1826. case X86EMUL_MODE_PROT32:
  1827. case X86EMUL_MODE_PROT64:
  1828. default:
  1829. /* iret from protected mode unimplemented yet */
  1830. return X86EMUL_UNHANDLEABLE;
  1831. }
  1832. }
  1833. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1834. {
  1835. int rc;
  1836. unsigned short sel;
  1837. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1838. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1839. if (rc != X86EMUL_CONTINUE)
  1840. return rc;
  1841. ctxt->_eip = 0;
  1842. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1843. return X86EMUL_CONTINUE;
  1844. }
  1845. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1846. {
  1847. u8 ex = 0;
  1848. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1849. return X86EMUL_CONTINUE;
  1850. }
  1851. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1852. {
  1853. u8 ex = 0;
  1854. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1855. return X86EMUL_CONTINUE;
  1856. }
  1857. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1858. {
  1859. u8 de = 0;
  1860. emulate_1op_rax_rdx(ctxt, "div", de);
  1861. if (de)
  1862. return emulate_de(ctxt);
  1863. return X86EMUL_CONTINUE;
  1864. }
  1865. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1866. {
  1867. u8 de = 0;
  1868. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1869. if (de)
  1870. return emulate_de(ctxt);
  1871. return X86EMUL_CONTINUE;
  1872. }
  1873. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1874. {
  1875. int rc = X86EMUL_CONTINUE;
  1876. switch (ctxt->modrm_reg) {
  1877. case 2: /* call near abs */ {
  1878. long int old_eip;
  1879. old_eip = ctxt->_eip;
  1880. ctxt->_eip = ctxt->src.val;
  1881. ctxt->src.val = old_eip;
  1882. rc = em_push(ctxt);
  1883. break;
  1884. }
  1885. case 4: /* jmp abs */
  1886. ctxt->_eip = ctxt->src.val;
  1887. break;
  1888. case 5: /* jmp far */
  1889. rc = em_jmp_far(ctxt);
  1890. break;
  1891. case 6: /* push */
  1892. rc = em_push(ctxt);
  1893. break;
  1894. }
  1895. return rc;
  1896. }
  1897. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1898. {
  1899. u64 old = ctxt->dst.orig_val64;
  1900. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1901. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1902. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1903. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1904. ctxt->eflags &= ~EFLG_ZF;
  1905. } else {
  1906. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1907. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1908. ctxt->eflags |= EFLG_ZF;
  1909. }
  1910. return X86EMUL_CONTINUE;
  1911. }
  1912. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1913. {
  1914. ctxt->dst.type = OP_REG;
  1915. ctxt->dst.addr.reg = &ctxt->_eip;
  1916. ctxt->dst.bytes = ctxt->op_bytes;
  1917. return em_pop(ctxt);
  1918. }
  1919. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1920. {
  1921. int rc;
  1922. unsigned long cs;
  1923. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1924. if (rc != X86EMUL_CONTINUE)
  1925. return rc;
  1926. if (ctxt->op_bytes == 4)
  1927. ctxt->_eip = (u32)ctxt->_eip;
  1928. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1929. if (rc != X86EMUL_CONTINUE)
  1930. return rc;
  1931. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1932. return rc;
  1933. }
  1934. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1935. {
  1936. /* Save real source value, then compare EAX against destination. */
  1937. ctxt->src.orig_val = ctxt->src.val;
  1938. ctxt->src.val = reg_read(ctxt, VCPU_REGS_RAX);
  1939. fastop(ctxt, em_cmp);
  1940. if (ctxt->eflags & EFLG_ZF) {
  1941. /* Success: write back to memory. */
  1942. ctxt->dst.val = ctxt->src.orig_val;
  1943. } else {
  1944. /* Failure: write the value we saw to EAX. */
  1945. ctxt->dst.type = OP_REG;
  1946. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1947. }
  1948. return X86EMUL_CONTINUE;
  1949. }
  1950. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1951. {
  1952. int seg = ctxt->src2.val;
  1953. unsigned short sel;
  1954. int rc;
  1955. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1956. rc = load_segment_descriptor(ctxt, sel, seg);
  1957. if (rc != X86EMUL_CONTINUE)
  1958. return rc;
  1959. ctxt->dst.val = ctxt->src.val;
  1960. return rc;
  1961. }
  1962. static void
  1963. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1964. struct desc_struct *cs, struct desc_struct *ss)
  1965. {
  1966. cs->l = 0; /* will be adjusted later */
  1967. set_desc_base(cs, 0); /* flat segment */
  1968. cs->g = 1; /* 4kb granularity */
  1969. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1970. cs->type = 0x0b; /* Read, Execute, Accessed */
  1971. cs->s = 1;
  1972. cs->dpl = 0; /* will be adjusted later */
  1973. cs->p = 1;
  1974. cs->d = 1;
  1975. cs->avl = 0;
  1976. set_desc_base(ss, 0); /* flat segment */
  1977. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1978. ss->g = 1; /* 4kb granularity */
  1979. ss->s = 1;
  1980. ss->type = 0x03; /* Read/Write, Accessed */
  1981. ss->d = 1; /* 32bit stack segment */
  1982. ss->dpl = 0;
  1983. ss->p = 1;
  1984. ss->l = 0;
  1985. ss->avl = 0;
  1986. }
  1987. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1988. {
  1989. u32 eax, ebx, ecx, edx;
  1990. eax = ecx = 0;
  1991. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1992. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1993. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1994. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1995. }
  1996. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1997. {
  1998. const struct x86_emulate_ops *ops = ctxt->ops;
  1999. u32 eax, ebx, ecx, edx;
  2000. /*
  2001. * syscall should always be enabled in longmode - so only become
  2002. * vendor specific (cpuid) if other modes are active...
  2003. */
  2004. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2005. return true;
  2006. eax = 0x00000000;
  2007. ecx = 0x00000000;
  2008. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2009. /*
  2010. * Intel ("GenuineIntel")
  2011. * remark: Intel CPUs only support "syscall" in 64bit
  2012. * longmode. Also an 64bit guest with a
  2013. * 32bit compat-app running will #UD !! While this
  2014. * behaviour can be fixed (by emulating) into AMD
  2015. * response - CPUs of AMD can't behave like Intel.
  2016. */
  2017. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  2018. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  2019. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  2020. return false;
  2021. /* AMD ("AuthenticAMD") */
  2022. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  2023. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  2024. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  2025. return true;
  2026. /* AMD ("AMDisbetter!") */
  2027. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  2028. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  2029. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  2030. return true;
  2031. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  2032. return false;
  2033. }
  2034. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  2035. {
  2036. const struct x86_emulate_ops *ops = ctxt->ops;
  2037. struct desc_struct cs, ss;
  2038. u64 msr_data;
  2039. u16 cs_sel, ss_sel;
  2040. u64 efer = 0;
  2041. /* syscall is not available in real mode */
  2042. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2043. ctxt->mode == X86EMUL_MODE_VM86)
  2044. return emulate_ud(ctxt);
  2045. if (!(em_syscall_is_enabled(ctxt)))
  2046. return emulate_ud(ctxt);
  2047. ops->get_msr(ctxt, MSR_EFER, &efer);
  2048. setup_syscalls_segments(ctxt, &cs, &ss);
  2049. if (!(efer & EFER_SCE))
  2050. return emulate_ud(ctxt);
  2051. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2052. msr_data >>= 32;
  2053. cs_sel = (u16)(msr_data & 0xfffc);
  2054. ss_sel = (u16)(msr_data + 8);
  2055. if (efer & EFER_LMA) {
  2056. cs.d = 0;
  2057. cs.l = 1;
  2058. }
  2059. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2060. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2061. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  2062. if (efer & EFER_LMA) {
  2063. #ifdef CONFIG_X86_64
  2064. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags & ~EFLG_RF;
  2065. ops->get_msr(ctxt,
  2066. ctxt->mode == X86EMUL_MODE_PROT64 ?
  2067. MSR_LSTAR : MSR_CSTAR, &msr_data);
  2068. ctxt->_eip = msr_data;
  2069. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  2070. ctxt->eflags &= ~(msr_data | EFLG_RF);
  2071. #endif
  2072. } else {
  2073. /* legacy mode */
  2074. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  2075. ctxt->_eip = (u32)msr_data;
  2076. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2077. }
  2078. return X86EMUL_CONTINUE;
  2079. }
  2080. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  2081. {
  2082. const struct x86_emulate_ops *ops = ctxt->ops;
  2083. struct desc_struct cs, ss;
  2084. u64 msr_data;
  2085. u16 cs_sel, ss_sel;
  2086. u64 efer = 0;
  2087. ops->get_msr(ctxt, MSR_EFER, &efer);
  2088. /* inject #GP if in real mode */
  2089. if (ctxt->mode == X86EMUL_MODE_REAL)
  2090. return emulate_gp(ctxt, 0);
  2091. /*
  2092. * Not recognized on AMD in compat mode (but is recognized in legacy
  2093. * mode).
  2094. */
  2095. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  2096. && !vendor_intel(ctxt))
  2097. return emulate_ud(ctxt);
  2098. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  2099. * Therefore, we inject an #UD.
  2100. */
  2101. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2102. return emulate_ud(ctxt);
  2103. setup_syscalls_segments(ctxt, &cs, &ss);
  2104. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2105. switch (ctxt->mode) {
  2106. case X86EMUL_MODE_PROT32:
  2107. if ((msr_data & 0xfffc) == 0x0)
  2108. return emulate_gp(ctxt, 0);
  2109. break;
  2110. case X86EMUL_MODE_PROT64:
  2111. if (msr_data == 0x0)
  2112. return emulate_gp(ctxt, 0);
  2113. break;
  2114. default:
  2115. break;
  2116. }
  2117. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  2118. cs_sel = (u16)msr_data;
  2119. cs_sel &= ~SELECTOR_RPL_MASK;
  2120. ss_sel = cs_sel + 8;
  2121. ss_sel &= ~SELECTOR_RPL_MASK;
  2122. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  2123. cs.d = 0;
  2124. cs.l = 1;
  2125. }
  2126. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2127. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2128. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  2129. ctxt->_eip = msr_data;
  2130. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  2131. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  2132. return X86EMUL_CONTINUE;
  2133. }
  2134. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  2135. {
  2136. const struct x86_emulate_ops *ops = ctxt->ops;
  2137. struct desc_struct cs, ss;
  2138. u64 msr_data;
  2139. int usermode;
  2140. u16 cs_sel = 0, ss_sel = 0;
  2141. /* inject #GP if in real mode or Virtual 8086 mode */
  2142. if (ctxt->mode == X86EMUL_MODE_REAL ||
  2143. ctxt->mode == X86EMUL_MODE_VM86)
  2144. return emulate_gp(ctxt, 0);
  2145. setup_syscalls_segments(ctxt, &cs, &ss);
  2146. if ((ctxt->rex_prefix & 0x8) != 0x0)
  2147. usermode = X86EMUL_MODE_PROT64;
  2148. else
  2149. usermode = X86EMUL_MODE_PROT32;
  2150. cs.dpl = 3;
  2151. ss.dpl = 3;
  2152. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2153. switch (usermode) {
  2154. case X86EMUL_MODE_PROT32:
  2155. cs_sel = (u16)(msr_data + 16);
  2156. if ((msr_data & 0xfffc) == 0x0)
  2157. return emulate_gp(ctxt, 0);
  2158. ss_sel = (u16)(msr_data + 24);
  2159. break;
  2160. case X86EMUL_MODE_PROT64:
  2161. cs_sel = (u16)(msr_data + 32);
  2162. if (msr_data == 0x0)
  2163. return emulate_gp(ctxt, 0);
  2164. ss_sel = cs_sel + 8;
  2165. cs.d = 0;
  2166. cs.l = 1;
  2167. break;
  2168. }
  2169. cs_sel |= SELECTOR_RPL_MASK;
  2170. ss_sel |= SELECTOR_RPL_MASK;
  2171. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2172. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2173. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2174. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2175. return X86EMUL_CONTINUE;
  2176. }
  2177. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2178. {
  2179. int iopl;
  2180. if (ctxt->mode == X86EMUL_MODE_REAL)
  2181. return false;
  2182. if (ctxt->mode == X86EMUL_MODE_VM86)
  2183. return true;
  2184. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2185. return ctxt->ops->cpl(ctxt) > iopl;
  2186. }
  2187. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2188. u16 port, u16 len)
  2189. {
  2190. const struct x86_emulate_ops *ops = ctxt->ops;
  2191. struct desc_struct tr_seg;
  2192. u32 base3;
  2193. int r;
  2194. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2195. unsigned mask = (1 << len) - 1;
  2196. unsigned long base;
  2197. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2198. if (!tr_seg.p)
  2199. return false;
  2200. if (desc_limit_scaled(&tr_seg) < 103)
  2201. return false;
  2202. base = get_desc_base(&tr_seg);
  2203. #ifdef CONFIG_X86_64
  2204. base |= ((u64)base3) << 32;
  2205. #endif
  2206. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2207. if (r != X86EMUL_CONTINUE)
  2208. return false;
  2209. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2210. return false;
  2211. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2212. if (r != X86EMUL_CONTINUE)
  2213. return false;
  2214. if ((perm >> bit_idx) & mask)
  2215. return false;
  2216. return true;
  2217. }
  2218. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2219. u16 port, u16 len)
  2220. {
  2221. if (ctxt->perm_ok)
  2222. return true;
  2223. if (emulator_bad_iopl(ctxt))
  2224. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2225. return false;
  2226. ctxt->perm_ok = true;
  2227. return true;
  2228. }
  2229. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2230. struct tss_segment_16 *tss)
  2231. {
  2232. tss->ip = ctxt->_eip;
  2233. tss->flag = ctxt->eflags;
  2234. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2235. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2236. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2237. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2238. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2239. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2240. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2241. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2242. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2243. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2244. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2245. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2246. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2247. }
  2248. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2249. struct tss_segment_16 *tss)
  2250. {
  2251. int ret;
  2252. ctxt->_eip = tss->ip;
  2253. ctxt->eflags = tss->flag | 2;
  2254. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2255. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2256. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2257. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2258. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2259. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2260. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2261. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2262. /*
  2263. * SDM says that segment selectors are loaded before segment
  2264. * descriptors
  2265. */
  2266. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2267. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2268. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2269. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2270. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2271. /*
  2272. * Now load segment descriptors. If fault happens at this stage
  2273. * it is handled in a context of new task
  2274. */
  2275. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2276. if (ret != X86EMUL_CONTINUE)
  2277. return ret;
  2278. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2279. if (ret != X86EMUL_CONTINUE)
  2280. return ret;
  2281. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2282. if (ret != X86EMUL_CONTINUE)
  2283. return ret;
  2284. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2285. if (ret != X86EMUL_CONTINUE)
  2286. return ret;
  2287. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2288. if (ret != X86EMUL_CONTINUE)
  2289. return ret;
  2290. return X86EMUL_CONTINUE;
  2291. }
  2292. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2293. u16 tss_selector, u16 old_tss_sel,
  2294. ulong old_tss_base, struct desc_struct *new_desc)
  2295. {
  2296. const struct x86_emulate_ops *ops = ctxt->ops;
  2297. struct tss_segment_16 tss_seg;
  2298. int ret;
  2299. u32 new_tss_base = get_desc_base(new_desc);
  2300. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2301. &ctxt->exception);
  2302. if (ret != X86EMUL_CONTINUE)
  2303. /* FIXME: need to provide precise fault address */
  2304. return ret;
  2305. save_state_to_tss16(ctxt, &tss_seg);
  2306. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2307. &ctxt->exception);
  2308. if (ret != X86EMUL_CONTINUE)
  2309. /* FIXME: need to provide precise fault address */
  2310. return ret;
  2311. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2312. &ctxt->exception);
  2313. if (ret != X86EMUL_CONTINUE)
  2314. /* FIXME: need to provide precise fault address */
  2315. return ret;
  2316. if (old_tss_sel != 0xffff) {
  2317. tss_seg.prev_task_link = old_tss_sel;
  2318. ret = ops->write_std(ctxt, new_tss_base,
  2319. &tss_seg.prev_task_link,
  2320. sizeof tss_seg.prev_task_link,
  2321. &ctxt->exception);
  2322. if (ret != X86EMUL_CONTINUE)
  2323. /* FIXME: need to provide precise fault address */
  2324. return ret;
  2325. }
  2326. return load_state_from_tss16(ctxt, &tss_seg);
  2327. }
  2328. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2329. struct tss_segment_32 *tss)
  2330. {
  2331. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2332. tss->eip = ctxt->_eip;
  2333. tss->eflags = ctxt->eflags;
  2334. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2335. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2336. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2337. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2338. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2339. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2340. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2341. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2342. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2343. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2344. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2345. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2346. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2347. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2348. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2349. }
  2350. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2351. struct tss_segment_32 *tss)
  2352. {
  2353. int ret;
  2354. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2355. return emulate_gp(ctxt, 0);
  2356. ctxt->_eip = tss->eip;
  2357. ctxt->eflags = tss->eflags | 2;
  2358. /* General purpose registers */
  2359. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2360. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2361. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2362. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2363. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2364. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2365. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2366. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2367. /*
  2368. * SDM says that segment selectors are loaded before segment
  2369. * descriptors
  2370. */
  2371. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2372. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2373. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2374. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2375. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2376. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2377. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2378. /*
  2379. * If we're switching between Protected Mode and VM86, we need to make
  2380. * sure to update the mode before loading the segment descriptors so
  2381. * that the selectors are interpreted correctly.
  2382. *
  2383. * Need to get rflags to the vcpu struct immediately because it
  2384. * influences the CPL which is checked at least when loading the segment
  2385. * descriptors and when pushing an error code to the new kernel stack.
  2386. *
  2387. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2388. */
  2389. if (ctxt->eflags & X86_EFLAGS_VM)
  2390. ctxt->mode = X86EMUL_MODE_VM86;
  2391. else
  2392. ctxt->mode = X86EMUL_MODE_PROT32;
  2393. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2394. /*
  2395. * Now load segment descriptors. If fault happenes at this stage
  2396. * it is handled in a context of new task
  2397. */
  2398. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2399. if (ret != X86EMUL_CONTINUE)
  2400. return ret;
  2401. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2402. if (ret != X86EMUL_CONTINUE)
  2403. return ret;
  2404. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2405. if (ret != X86EMUL_CONTINUE)
  2406. return ret;
  2407. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2408. if (ret != X86EMUL_CONTINUE)
  2409. return ret;
  2410. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2411. if (ret != X86EMUL_CONTINUE)
  2412. return ret;
  2413. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2414. if (ret != X86EMUL_CONTINUE)
  2415. return ret;
  2416. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2417. if (ret != X86EMUL_CONTINUE)
  2418. return ret;
  2419. return X86EMUL_CONTINUE;
  2420. }
  2421. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2422. u16 tss_selector, u16 old_tss_sel,
  2423. ulong old_tss_base, struct desc_struct *new_desc)
  2424. {
  2425. const struct x86_emulate_ops *ops = ctxt->ops;
  2426. struct tss_segment_32 tss_seg;
  2427. int ret;
  2428. u32 new_tss_base = get_desc_base(new_desc);
  2429. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2430. &ctxt->exception);
  2431. if (ret != X86EMUL_CONTINUE)
  2432. /* FIXME: need to provide precise fault address */
  2433. return ret;
  2434. save_state_to_tss32(ctxt, &tss_seg);
  2435. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2436. &ctxt->exception);
  2437. if (ret != X86EMUL_CONTINUE)
  2438. /* FIXME: need to provide precise fault address */
  2439. return ret;
  2440. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2441. &ctxt->exception);
  2442. if (ret != X86EMUL_CONTINUE)
  2443. /* FIXME: need to provide precise fault address */
  2444. return ret;
  2445. if (old_tss_sel != 0xffff) {
  2446. tss_seg.prev_task_link = old_tss_sel;
  2447. ret = ops->write_std(ctxt, new_tss_base,
  2448. &tss_seg.prev_task_link,
  2449. sizeof tss_seg.prev_task_link,
  2450. &ctxt->exception);
  2451. if (ret != X86EMUL_CONTINUE)
  2452. /* FIXME: need to provide precise fault address */
  2453. return ret;
  2454. }
  2455. return load_state_from_tss32(ctxt, &tss_seg);
  2456. }
  2457. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2458. u16 tss_selector, int idt_index, int reason,
  2459. bool has_error_code, u32 error_code)
  2460. {
  2461. const struct x86_emulate_ops *ops = ctxt->ops;
  2462. struct desc_struct curr_tss_desc, next_tss_desc;
  2463. int ret;
  2464. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2465. ulong old_tss_base =
  2466. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2467. u32 desc_limit;
  2468. ulong desc_addr;
  2469. /* FIXME: old_tss_base == ~0 ? */
  2470. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2471. if (ret != X86EMUL_CONTINUE)
  2472. return ret;
  2473. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2474. if (ret != X86EMUL_CONTINUE)
  2475. return ret;
  2476. /* FIXME: check that next_tss_desc is tss */
  2477. /*
  2478. * Check privileges. The three cases are task switch caused by...
  2479. *
  2480. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2481. * 2. Exception/IRQ/iret: No check is performed
  2482. * 3. jmp/call to TSS: Check against DPL of the TSS
  2483. */
  2484. if (reason == TASK_SWITCH_GATE) {
  2485. if (idt_index != -1) {
  2486. /* Software interrupts */
  2487. struct desc_struct task_gate_desc;
  2488. int dpl;
  2489. ret = read_interrupt_descriptor(ctxt, idt_index,
  2490. &task_gate_desc);
  2491. if (ret != X86EMUL_CONTINUE)
  2492. return ret;
  2493. dpl = task_gate_desc.dpl;
  2494. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2495. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2496. }
  2497. } else if (reason != TASK_SWITCH_IRET) {
  2498. int dpl = next_tss_desc.dpl;
  2499. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2500. return emulate_gp(ctxt, tss_selector);
  2501. }
  2502. desc_limit = desc_limit_scaled(&next_tss_desc);
  2503. if (!next_tss_desc.p ||
  2504. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2505. desc_limit < 0x2b)) {
  2506. emulate_ts(ctxt, tss_selector & 0xfffc);
  2507. return X86EMUL_PROPAGATE_FAULT;
  2508. }
  2509. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2510. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2511. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2512. }
  2513. if (reason == TASK_SWITCH_IRET)
  2514. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2515. /* set back link to prev task only if NT bit is set in eflags
  2516. note that old_tss_sel is not used after this point */
  2517. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2518. old_tss_sel = 0xffff;
  2519. if (next_tss_desc.type & 8)
  2520. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2521. old_tss_base, &next_tss_desc);
  2522. else
  2523. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2524. old_tss_base, &next_tss_desc);
  2525. if (ret != X86EMUL_CONTINUE)
  2526. return ret;
  2527. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2528. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2529. if (reason != TASK_SWITCH_IRET) {
  2530. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2531. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2532. }
  2533. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2534. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2535. if (has_error_code) {
  2536. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2537. ctxt->lock_prefix = 0;
  2538. ctxt->src.val = (unsigned long) error_code;
  2539. ret = em_push(ctxt);
  2540. }
  2541. return ret;
  2542. }
  2543. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2544. u16 tss_selector, int idt_index, int reason,
  2545. bool has_error_code, u32 error_code)
  2546. {
  2547. int rc;
  2548. invalidate_registers(ctxt);
  2549. ctxt->_eip = ctxt->eip;
  2550. ctxt->dst.type = OP_NONE;
  2551. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2552. has_error_code, error_code);
  2553. if (rc == X86EMUL_CONTINUE) {
  2554. ctxt->eip = ctxt->_eip;
  2555. writeback_registers(ctxt);
  2556. }
  2557. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2558. }
  2559. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2560. struct operand *op)
  2561. {
  2562. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2563. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2564. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2565. }
  2566. static int em_das(struct x86_emulate_ctxt *ctxt)
  2567. {
  2568. u8 al, old_al;
  2569. bool af, cf, old_cf;
  2570. cf = ctxt->eflags & X86_EFLAGS_CF;
  2571. al = ctxt->dst.val;
  2572. old_al = al;
  2573. old_cf = cf;
  2574. cf = false;
  2575. af = ctxt->eflags & X86_EFLAGS_AF;
  2576. if ((al & 0x0f) > 9 || af) {
  2577. al -= 6;
  2578. cf = old_cf | (al >= 250);
  2579. af = true;
  2580. } else {
  2581. af = false;
  2582. }
  2583. if (old_al > 0x99 || old_cf) {
  2584. al -= 0x60;
  2585. cf = true;
  2586. }
  2587. ctxt->dst.val = al;
  2588. /* Set PF, ZF, SF */
  2589. ctxt->src.type = OP_IMM;
  2590. ctxt->src.val = 0;
  2591. ctxt->src.bytes = 1;
  2592. fastop(ctxt, em_or);
  2593. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2594. if (cf)
  2595. ctxt->eflags |= X86_EFLAGS_CF;
  2596. if (af)
  2597. ctxt->eflags |= X86_EFLAGS_AF;
  2598. return X86EMUL_CONTINUE;
  2599. }
  2600. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2601. {
  2602. u8 al, ah;
  2603. if (ctxt->src.val == 0)
  2604. return emulate_de(ctxt);
  2605. al = ctxt->dst.val & 0xff;
  2606. ah = al / ctxt->src.val;
  2607. al %= ctxt->src.val;
  2608. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2609. /* Set PF, ZF, SF */
  2610. ctxt->src.type = OP_IMM;
  2611. ctxt->src.val = 0;
  2612. ctxt->src.bytes = 1;
  2613. fastop(ctxt, em_or);
  2614. return X86EMUL_CONTINUE;
  2615. }
  2616. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2617. {
  2618. u8 al = ctxt->dst.val & 0xff;
  2619. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2620. al = (al + (ah * ctxt->src.val)) & 0xff;
  2621. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2622. /* Set PF, ZF, SF */
  2623. ctxt->src.type = OP_IMM;
  2624. ctxt->src.val = 0;
  2625. ctxt->src.bytes = 1;
  2626. fastop(ctxt, em_or);
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_call(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. long rel = ctxt->src.val;
  2632. ctxt->src.val = (unsigned long)ctxt->_eip;
  2633. jmp_rel(ctxt, rel);
  2634. return em_push(ctxt);
  2635. }
  2636. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2637. {
  2638. u16 sel, old_cs;
  2639. ulong old_eip;
  2640. int rc;
  2641. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2642. old_eip = ctxt->_eip;
  2643. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2644. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2645. return X86EMUL_CONTINUE;
  2646. ctxt->_eip = 0;
  2647. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2648. ctxt->src.val = old_cs;
  2649. rc = em_push(ctxt);
  2650. if (rc != X86EMUL_CONTINUE)
  2651. return rc;
  2652. ctxt->src.val = old_eip;
  2653. return em_push(ctxt);
  2654. }
  2655. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2656. {
  2657. int rc;
  2658. ctxt->dst.type = OP_REG;
  2659. ctxt->dst.addr.reg = &ctxt->_eip;
  2660. ctxt->dst.bytes = ctxt->op_bytes;
  2661. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2662. if (rc != X86EMUL_CONTINUE)
  2663. return rc;
  2664. rsp_increment(ctxt, ctxt->src.val);
  2665. return X86EMUL_CONTINUE;
  2666. }
  2667. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2668. {
  2669. /* Write back the register source. */
  2670. ctxt->src.val = ctxt->dst.val;
  2671. write_register_operand(&ctxt->src);
  2672. /* Write back the memory destination with implicit LOCK prefix. */
  2673. ctxt->dst.val = ctxt->src.orig_val;
  2674. ctxt->lock_prefix = 1;
  2675. return X86EMUL_CONTINUE;
  2676. }
  2677. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2678. {
  2679. ctxt->dst.val = ctxt->src2.val;
  2680. return fastop(ctxt, em_imul);
  2681. }
  2682. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2683. {
  2684. ctxt->dst.type = OP_REG;
  2685. ctxt->dst.bytes = ctxt->src.bytes;
  2686. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2687. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2688. return X86EMUL_CONTINUE;
  2689. }
  2690. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2691. {
  2692. u64 tsc = 0;
  2693. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2694. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2695. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2696. return X86EMUL_CONTINUE;
  2697. }
  2698. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2699. {
  2700. u64 pmc;
  2701. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2702. return emulate_gp(ctxt, 0);
  2703. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2704. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2705. return X86EMUL_CONTINUE;
  2706. }
  2707. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2708. {
  2709. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2710. return X86EMUL_CONTINUE;
  2711. }
  2712. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2713. {
  2714. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2715. return emulate_gp(ctxt, 0);
  2716. /* Disable writeback. */
  2717. ctxt->dst.type = OP_NONE;
  2718. return X86EMUL_CONTINUE;
  2719. }
  2720. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2721. {
  2722. unsigned long val;
  2723. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2724. val = ctxt->src.val & ~0ULL;
  2725. else
  2726. val = ctxt->src.val & ~0U;
  2727. /* #UD condition is already handled. */
  2728. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2729. return emulate_gp(ctxt, 0);
  2730. /* Disable writeback. */
  2731. ctxt->dst.type = OP_NONE;
  2732. return X86EMUL_CONTINUE;
  2733. }
  2734. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2735. {
  2736. u64 msr_data;
  2737. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2738. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2739. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2740. return emulate_gp(ctxt, 0);
  2741. return X86EMUL_CONTINUE;
  2742. }
  2743. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2744. {
  2745. u64 msr_data;
  2746. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2747. return emulate_gp(ctxt, 0);
  2748. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2749. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2750. return X86EMUL_CONTINUE;
  2751. }
  2752. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2753. {
  2754. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2755. return emulate_ud(ctxt);
  2756. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2757. return X86EMUL_CONTINUE;
  2758. }
  2759. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2760. {
  2761. u16 sel = ctxt->src.val;
  2762. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2763. return emulate_ud(ctxt);
  2764. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2765. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2766. /* Disable writeback. */
  2767. ctxt->dst.type = OP_NONE;
  2768. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2769. }
  2770. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2771. {
  2772. u16 sel = ctxt->src.val;
  2773. /* Disable writeback. */
  2774. ctxt->dst.type = OP_NONE;
  2775. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2776. }
  2777. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2778. {
  2779. u16 sel = ctxt->src.val;
  2780. /* Disable writeback. */
  2781. ctxt->dst.type = OP_NONE;
  2782. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2783. }
  2784. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2785. {
  2786. int rc;
  2787. ulong linear;
  2788. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2789. if (rc == X86EMUL_CONTINUE)
  2790. ctxt->ops->invlpg(ctxt, linear);
  2791. /* Disable writeback. */
  2792. ctxt->dst.type = OP_NONE;
  2793. return X86EMUL_CONTINUE;
  2794. }
  2795. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2796. {
  2797. ulong cr0;
  2798. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2799. cr0 &= ~X86_CR0_TS;
  2800. ctxt->ops->set_cr(ctxt, 0, cr0);
  2801. return X86EMUL_CONTINUE;
  2802. }
  2803. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2804. {
  2805. int rc;
  2806. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2807. return X86EMUL_UNHANDLEABLE;
  2808. rc = ctxt->ops->fix_hypercall(ctxt);
  2809. if (rc != X86EMUL_CONTINUE)
  2810. return rc;
  2811. /* Let the processor re-execute the fixed hypercall */
  2812. ctxt->_eip = ctxt->eip;
  2813. /* Disable writeback. */
  2814. ctxt->dst.type = OP_NONE;
  2815. return X86EMUL_CONTINUE;
  2816. }
  2817. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2818. void (*get)(struct x86_emulate_ctxt *ctxt,
  2819. struct desc_ptr *ptr))
  2820. {
  2821. struct desc_ptr desc_ptr;
  2822. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2823. ctxt->op_bytes = 8;
  2824. get(ctxt, &desc_ptr);
  2825. if (ctxt->op_bytes == 2) {
  2826. ctxt->op_bytes = 4;
  2827. desc_ptr.address &= 0x00ffffff;
  2828. }
  2829. /* Disable writeback. */
  2830. ctxt->dst.type = OP_NONE;
  2831. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2832. &desc_ptr, 2 + ctxt->op_bytes);
  2833. }
  2834. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2835. {
  2836. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2837. }
  2838. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2839. {
  2840. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2841. }
  2842. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2843. {
  2844. struct desc_ptr desc_ptr;
  2845. int rc;
  2846. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2847. ctxt->op_bytes = 8;
  2848. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2849. &desc_ptr.size, &desc_ptr.address,
  2850. ctxt->op_bytes);
  2851. if (rc != X86EMUL_CONTINUE)
  2852. return rc;
  2853. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2854. /* Disable writeback. */
  2855. ctxt->dst.type = OP_NONE;
  2856. return X86EMUL_CONTINUE;
  2857. }
  2858. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2859. {
  2860. int rc;
  2861. rc = ctxt->ops->fix_hypercall(ctxt);
  2862. /* Disable writeback. */
  2863. ctxt->dst.type = OP_NONE;
  2864. return rc;
  2865. }
  2866. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2867. {
  2868. struct desc_ptr desc_ptr;
  2869. int rc;
  2870. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2871. ctxt->op_bytes = 8;
  2872. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2873. &desc_ptr.size, &desc_ptr.address,
  2874. ctxt->op_bytes);
  2875. if (rc != X86EMUL_CONTINUE)
  2876. return rc;
  2877. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2878. /* Disable writeback. */
  2879. ctxt->dst.type = OP_NONE;
  2880. return X86EMUL_CONTINUE;
  2881. }
  2882. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2883. {
  2884. ctxt->dst.bytes = 2;
  2885. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2886. return X86EMUL_CONTINUE;
  2887. }
  2888. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2889. {
  2890. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2891. | (ctxt->src.val & 0x0f));
  2892. ctxt->dst.type = OP_NONE;
  2893. return X86EMUL_CONTINUE;
  2894. }
  2895. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2896. {
  2897. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2898. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2899. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2900. jmp_rel(ctxt, ctxt->src.val);
  2901. return X86EMUL_CONTINUE;
  2902. }
  2903. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2904. {
  2905. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2906. jmp_rel(ctxt, ctxt->src.val);
  2907. return X86EMUL_CONTINUE;
  2908. }
  2909. static int em_in(struct x86_emulate_ctxt *ctxt)
  2910. {
  2911. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2912. &ctxt->dst.val))
  2913. return X86EMUL_IO_NEEDED;
  2914. return X86EMUL_CONTINUE;
  2915. }
  2916. static int em_out(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2919. &ctxt->src.val, 1);
  2920. /* Disable writeback. */
  2921. ctxt->dst.type = OP_NONE;
  2922. return X86EMUL_CONTINUE;
  2923. }
  2924. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2925. {
  2926. if (emulator_bad_iopl(ctxt))
  2927. return emulate_gp(ctxt, 0);
  2928. ctxt->eflags &= ~X86_EFLAGS_IF;
  2929. return X86EMUL_CONTINUE;
  2930. }
  2931. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2932. {
  2933. if (emulator_bad_iopl(ctxt))
  2934. return emulate_gp(ctxt, 0);
  2935. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2936. ctxt->eflags |= X86_EFLAGS_IF;
  2937. return X86EMUL_CONTINUE;
  2938. }
  2939. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2940. {
  2941. u32 eax, ebx, ecx, edx;
  2942. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2943. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2944. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2945. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2946. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2947. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2948. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2949. return X86EMUL_CONTINUE;
  2950. }
  2951. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2952. {
  2953. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2954. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2955. return X86EMUL_CONTINUE;
  2956. }
  2957. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2958. {
  2959. switch (ctxt->op_bytes) {
  2960. #ifdef CONFIG_X86_64
  2961. case 8:
  2962. asm("bswap %0" : "+r"(ctxt->dst.val));
  2963. break;
  2964. #endif
  2965. default:
  2966. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2967. break;
  2968. }
  2969. return X86EMUL_CONTINUE;
  2970. }
  2971. static bool valid_cr(int nr)
  2972. {
  2973. switch (nr) {
  2974. case 0:
  2975. case 2 ... 4:
  2976. case 8:
  2977. return true;
  2978. default:
  2979. return false;
  2980. }
  2981. }
  2982. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. if (!valid_cr(ctxt->modrm_reg))
  2985. return emulate_ud(ctxt);
  2986. return X86EMUL_CONTINUE;
  2987. }
  2988. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2989. {
  2990. u64 new_val = ctxt->src.val64;
  2991. int cr = ctxt->modrm_reg;
  2992. u64 efer = 0;
  2993. static u64 cr_reserved_bits[] = {
  2994. 0xffffffff00000000ULL,
  2995. 0, 0, 0, /* CR3 checked later */
  2996. CR4_RESERVED_BITS,
  2997. 0, 0, 0,
  2998. CR8_RESERVED_BITS,
  2999. };
  3000. if (!valid_cr(cr))
  3001. return emulate_ud(ctxt);
  3002. if (new_val & cr_reserved_bits[cr])
  3003. return emulate_gp(ctxt, 0);
  3004. switch (cr) {
  3005. case 0: {
  3006. u64 cr4;
  3007. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  3008. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  3009. return emulate_gp(ctxt, 0);
  3010. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3011. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3012. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  3013. !(cr4 & X86_CR4_PAE))
  3014. return emulate_gp(ctxt, 0);
  3015. break;
  3016. }
  3017. case 3: {
  3018. u64 rsvd = 0;
  3019. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3020. if (efer & EFER_LMA)
  3021. rsvd = CR3_L_MODE_RESERVED_BITS;
  3022. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  3023. rsvd = CR3_PAE_RESERVED_BITS;
  3024. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  3025. rsvd = CR3_NONPAE_RESERVED_BITS;
  3026. if (new_val & rsvd)
  3027. return emulate_gp(ctxt, 0);
  3028. break;
  3029. }
  3030. case 4: {
  3031. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3032. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  3033. return emulate_gp(ctxt, 0);
  3034. break;
  3035. }
  3036. }
  3037. return X86EMUL_CONTINUE;
  3038. }
  3039. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  3040. {
  3041. unsigned long dr7;
  3042. ctxt->ops->get_dr(ctxt, 7, &dr7);
  3043. /* Check if DR7.Global_Enable is set */
  3044. return dr7 & (1 << 13);
  3045. }
  3046. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  3047. {
  3048. int dr = ctxt->modrm_reg;
  3049. u64 cr4;
  3050. if (dr > 7)
  3051. return emulate_ud(ctxt);
  3052. cr4 = ctxt->ops->get_cr(ctxt, 4);
  3053. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  3054. return emulate_ud(ctxt);
  3055. if (check_dr7_gd(ctxt))
  3056. return emulate_db(ctxt);
  3057. return X86EMUL_CONTINUE;
  3058. }
  3059. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  3060. {
  3061. u64 new_val = ctxt->src.val64;
  3062. int dr = ctxt->modrm_reg;
  3063. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  3064. return emulate_gp(ctxt, 0);
  3065. return check_dr_read(ctxt);
  3066. }
  3067. static int check_svme(struct x86_emulate_ctxt *ctxt)
  3068. {
  3069. u64 efer;
  3070. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  3071. if (!(efer & EFER_SVME))
  3072. return emulate_ud(ctxt);
  3073. return X86EMUL_CONTINUE;
  3074. }
  3075. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  3076. {
  3077. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  3078. /* Valid physical address? */
  3079. if (rax & 0xffff000000000000ULL)
  3080. return emulate_gp(ctxt, 0);
  3081. return check_svme(ctxt);
  3082. }
  3083. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  3084. {
  3085. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3086. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  3087. return emulate_ud(ctxt);
  3088. return X86EMUL_CONTINUE;
  3089. }
  3090. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  3091. {
  3092. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  3093. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  3094. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  3095. (rcx > 3))
  3096. return emulate_gp(ctxt, 0);
  3097. return X86EMUL_CONTINUE;
  3098. }
  3099. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  3100. {
  3101. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  3102. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  3103. return emulate_gp(ctxt, 0);
  3104. return X86EMUL_CONTINUE;
  3105. }
  3106. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  3107. {
  3108. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3109. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3110. return emulate_gp(ctxt, 0);
  3111. return X86EMUL_CONTINUE;
  3112. }
  3113. #define D(_y) { .flags = (_y) }
  3114. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  3115. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  3116. .check_perm = (_p) }
  3117. #define N D(NotImpl)
  3118. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3119. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3120. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3121. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3122. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3123. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3124. #define II(_f, _e, _i) \
  3125. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3126. #define IIP(_f, _e, _i, _p) \
  3127. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3128. .check_perm = (_p) }
  3129. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3130. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3131. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3132. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3133. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3134. #define I2bvIP(_f, _e, _i, _p) \
  3135. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3136. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3137. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3138. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3139. static const struct opcode group7_rm1[] = {
  3140. DI(SrcNone | Priv, monitor),
  3141. DI(SrcNone | Priv, mwait),
  3142. N, N, N, N, N, N,
  3143. };
  3144. static const struct opcode group7_rm3[] = {
  3145. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3146. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3147. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3148. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3149. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3150. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3151. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3152. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3153. };
  3154. static const struct opcode group7_rm7[] = {
  3155. N,
  3156. DIP(SrcNone, rdtscp, check_rdtsc),
  3157. N, N, N, N, N, N,
  3158. };
  3159. static const struct opcode group1[] = {
  3160. F(Lock, em_add),
  3161. F(Lock | PageTable, em_or),
  3162. F(Lock, em_adc),
  3163. F(Lock, em_sbb),
  3164. F(Lock | PageTable, em_and),
  3165. F(Lock, em_sub),
  3166. F(Lock, em_xor),
  3167. F(NoWrite, em_cmp),
  3168. };
  3169. static const struct opcode group1A[] = {
  3170. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3171. };
  3172. static const struct opcode group2[] = {
  3173. F(DstMem | ModRM, em_rol),
  3174. F(DstMem | ModRM, em_ror),
  3175. F(DstMem | ModRM, em_rcl),
  3176. F(DstMem | ModRM, em_rcr),
  3177. F(DstMem | ModRM, em_shl),
  3178. F(DstMem | ModRM, em_shr),
  3179. F(DstMem | ModRM, em_shl),
  3180. F(DstMem | ModRM, em_sar),
  3181. };
  3182. static const struct opcode group3[] = {
  3183. F(DstMem | SrcImm | NoWrite, em_test),
  3184. F(DstMem | SrcImm | NoWrite, em_test),
  3185. F(DstMem | SrcNone | Lock, em_not),
  3186. F(DstMem | SrcNone | Lock, em_neg),
  3187. I(SrcMem, em_mul_ex),
  3188. I(SrcMem, em_imul_ex),
  3189. I(SrcMem, em_div_ex),
  3190. I(SrcMem, em_idiv_ex),
  3191. };
  3192. static const struct opcode group4[] = {
  3193. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3194. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3195. N, N, N, N, N, N,
  3196. };
  3197. static const struct opcode group5[] = {
  3198. F(DstMem | SrcNone | Lock, em_inc),
  3199. F(DstMem | SrcNone | Lock, em_dec),
  3200. I(SrcMem | Stack, em_grp45),
  3201. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3202. I(SrcMem | Stack, em_grp45),
  3203. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3204. I(SrcMem | Stack, em_grp45), D(Undefined),
  3205. };
  3206. static const struct opcode group6[] = {
  3207. DI(Prot, sldt),
  3208. DI(Prot, str),
  3209. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3210. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3211. N, N, N, N,
  3212. };
  3213. static const struct group_dual group7 = { {
  3214. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3215. II(Mov | DstMem | Priv, em_sidt, sidt),
  3216. II(SrcMem | Priv, em_lgdt, lgdt),
  3217. II(SrcMem | Priv, em_lidt, lidt),
  3218. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3219. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3220. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3221. }, {
  3222. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3223. EXT(0, group7_rm1),
  3224. N, EXT(0, group7_rm3),
  3225. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3226. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3227. EXT(0, group7_rm7),
  3228. } };
  3229. static const struct opcode group8[] = {
  3230. N, N, N, N,
  3231. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3232. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3233. F(DstMem | SrcImmByte | Lock, em_btr),
  3234. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3235. };
  3236. static const struct group_dual group9 = { {
  3237. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3238. }, {
  3239. N, N, N, N, N, N, N, N,
  3240. } };
  3241. static const struct opcode group11[] = {
  3242. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3243. X7(D(Undefined)),
  3244. };
  3245. static const struct gprefix pfx_0f_6f_0f_7f = {
  3246. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3247. };
  3248. static const struct gprefix pfx_vmovntpx = {
  3249. I(0, em_mov), N, N, N,
  3250. };
  3251. static const struct escape escape_d9 = { {
  3252. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3253. }, {
  3254. /* 0xC0 - 0xC7 */
  3255. N, N, N, N, N, N, N, N,
  3256. /* 0xC8 - 0xCF */
  3257. N, N, N, N, N, N, N, N,
  3258. /* 0xD0 - 0xC7 */
  3259. N, N, N, N, N, N, N, N,
  3260. /* 0xD8 - 0xDF */
  3261. N, N, N, N, N, N, N, N,
  3262. /* 0xE0 - 0xE7 */
  3263. N, N, N, N, N, N, N, N,
  3264. /* 0xE8 - 0xEF */
  3265. N, N, N, N, N, N, N, N,
  3266. /* 0xF0 - 0xF7 */
  3267. N, N, N, N, N, N, N, N,
  3268. /* 0xF8 - 0xFF */
  3269. N, N, N, N, N, N, N, N,
  3270. } };
  3271. static const struct escape escape_db = { {
  3272. N, N, N, N, N, N, N, N,
  3273. }, {
  3274. /* 0xC0 - 0xC7 */
  3275. N, N, N, N, N, N, N, N,
  3276. /* 0xC8 - 0xCF */
  3277. N, N, N, N, N, N, N, N,
  3278. /* 0xD0 - 0xC7 */
  3279. N, N, N, N, N, N, N, N,
  3280. /* 0xD8 - 0xDF */
  3281. N, N, N, N, N, N, N, N,
  3282. /* 0xE0 - 0xE7 */
  3283. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3284. /* 0xE8 - 0xEF */
  3285. N, N, N, N, N, N, N, N,
  3286. /* 0xF0 - 0xF7 */
  3287. N, N, N, N, N, N, N, N,
  3288. /* 0xF8 - 0xFF */
  3289. N, N, N, N, N, N, N, N,
  3290. } };
  3291. static const struct escape escape_dd = { {
  3292. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3293. }, {
  3294. /* 0xC0 - 0xC7 */
  3295. N, N, N, N, N, N, N, N,
  3296. /* 0xC8 - 0xCF */
  3297. N, N, N, N, N, N, N, N,
  3298. /* 0xD0 - 0xC7 */
  3299. N, N, N, N, N, N, N, N,
  3300. /* 0xD8 - 0xDF */
  3301. N, N, N, N, N, N, N, N,
  3302. /* 0xE0 - 0xE7 */
  3303. N, N, N, N, N, N, N, N,
  3304. /* 0xE8 - 0xEF */
  3305. N, N, N, N, N, N, N, N,
  3306. /* 0xF0 - 0xF7 */
  3307. N, N, N, N, N, N, N, N,
  3308. /* 0xF8 - 0xFF */
  3309. N, N, N, N, N, N, N, N,
  3310. } };
  3311. static const struct opcode opcode_table[256] = {
  3312. /* 0x00 - 0x07 */
  3313. F6ALU(Lock, em_add),
  3314. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3315. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3316. /* 0x08 - 0x0F */
  3317. F6ALU(Lock | PageTable, em_or),
  3318. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3319. N,
  3320. /* 0x10 - 0x17 */
  3321. F6ALU(Lock, em_adc),
  3322. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3323. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3324. /* 0x18 - 0x1F */
  3325. F6ALU(Lock, em_sbb),
  3326. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3327. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3328. /* 0x20 - 0x27 */
  3329. F6ALU(Lock | PageTable, em_and), N, N,
  3330. /* 0x28 - 0x2F */
  3331. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3332. /* 0x30 - 0x37 */
  3333. F6ALU(Lock, em_xor), N, N,
  3334. /* 0x38 - 0x3F */
  3335. F6ALU(NoWrite, em_cmp), N, N,
  3336. /* 0x40 - 0x4F */
  3337. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3338. /* 0x50 - 0x57 */
  3339. X8(I(SrcReg | Stack, em_push)),
  3340. /* 0x58 - 0x5F */
  3341. X8(I(DstReg | Stack, em_pop)),
  3342. /* 0x60 - 0x67 */
  3343. I(ImplicitOps | Stack | No64, em_pusha),
  3344. I(ImplicitOps | Stack | No64, em_popa),
  3345. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3346. N, N, N, N,
  3347. /* 0x68 - 0x6F */
  3348. I(SrcImm | Mov | Stack, em_push),
  3349. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3350. I(SrcImmByte | Mov | Stack, em_push),
  3351. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3352. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3353. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3354. /* 0x70 - 0x7F */
  3355. X16(D(SrcImmByte)),
  3356. /* 0x80 - 0x87 */
  3357. G(ByteOp | DstMem | SrcImm, group1),
  3358. G(DstMem | SrcImm, group1),
  3359. G(ByteOp | DstMem | SrcImm | No64, group1),
  3360. G(DstMem | SrcImmByte, group1),
  3361. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3362. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3363. /* 0x88 - 0x8F */
  3364. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3365. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3366. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3367. D(ModRM | SrcMem | NoAccess | DstReg),
  3368. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3369. G(0, group1A),
  3370. /* 0x90 - 0x97 */
  3371. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3372. /* 0x98 - 0x9F */
  3373. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3374. I(SrcImmFAddr | No64, em_call_far), N,
  3375. II(ImplicitOps | Stack, em_pushf, pushf),
  3376. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3377. /* 0xA0 - 0xA7 */
  3378. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3379. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3380. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3381. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3382. /* 0xA8 - 0xAF */
  3383. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3384. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3385. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3386. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3387. /* 0xB0 - 0xB7 */
  3388. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3389. /* 0xB8 - 0xBF */
  3390. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3391. /* 0xC0 - 0xC7 */
  3392. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3393. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3394. I(ImplicitOps | Stack, em_ret),
  3395. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3396. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3397. G(ByteOp, group11), G(0, group11),
  3398. /* 0xC8 - 0xCF */
  3399. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3400. N, I(ImplicitOps | Stack, em_ret_far),
  3401. D(ImplicitOps), DI(SrcImmByte, intn),
  3402. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3403. /* 0xD0 - 0xD7 */
  3404. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3405. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3406. I(DstAcc | SrcImmUByte | No64, em_aam),
  3407. I(DstAcc | SrcImmUByte | No64, em_aad),
  3408. F(DstAcc | ByteOp | No64, em_salc),
  3409. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3410. /* 0xD8 - 0xDF */
  3411. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3412. /* 0xE0 - 0xE7 */
  3413. X3(I(SrcImmByte, em_loop)),
  3414. I(SrcImmByte, em_jcxz),
  3415. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3416. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3417. /* 0xE8 - 0xEF */
  3418. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3419. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3420. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3421. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3422. /* 0xF0 - 0xF7 */
  3423. N, DI(ImplicitOps, icebp), N, N,
  3424. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3425. G(ByteOp, group3), G(0, group3),
  3426. /* 0xF8 - 0xFF */
  3427. D(ImplicitOps), D(ImplicitOps),
  3428. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3429. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3430. };
  3431. static const struct opcode twobyte_table[256] = {
  3432. /* 0x00 - 0x0F */
  3433. G(0, group6), GD(0, &group7), N, N,
  3434. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3435. II(ImplicitOps | Priv, em_clts, clts), N,
  3436. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3437. N, D(ImplicitOps | ModRM), N, N,
  3438. /* 0x10 - 0x1F */
  3439. N, N, N, N, N, N, N, N,
  3440. D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
  3441. /* 0x20 - 0x2F */
  3442. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3443. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3444. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3445. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3446. N, N, N, N,
  3447. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3448. N, N, N, N,
  3449. /* 0x30 - 0x3F */
  3450. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3451. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3452. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3453. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3454. I(ImplicitOps | VendorSpecific, em_sysenter),
  3455. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3456. N, N,
  3457. N, N, N, N, N, N, N, N,
  3458. /* 0x40 - 0x4F */
  3459. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3460. /* 0x50 - 0x5F */
  3461. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3462. /* 0x60 - 0x6F */
  3463. N, N, N, N,
  3464. N, N, N, N,
  3465. N, N, N, N,
  3466. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3467. /* 0x70 - 0x7F */
  3468. N, N, N, N,
  3469. N, N, N, N,
  3470. N, N, N, N,
  3471. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3472. /* 0x80 - 0x8F */
  3473. X16(D(SrcImm)),
  3474. /* 0x90 - 0x9F */
  3475. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3476. /* 0xA0 - 0xA7 */
  3477. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3478. II(ImplicitOps, em_cpuid, cpuid),
  3479. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3480. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3481. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3482. /* 0xA8 - 0xAF */
  3483. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3484. DI(ImplicitOps, rsm),
  3485. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3486. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3487. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3488. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3489. /* 0xB0 - 0xB7 */
  3490. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3491. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3492. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3493. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3494. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3495. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3496. /* 0xB8 - 0xBF */
  3497. N, N,
  3498. G(BitOp, group8),
  3499. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3500. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3501. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3502. /* 0xC0 - 0xC7 */
  3503. D2bv(DstMem | SrcReg | ModRM | Lock),
  3504. N, D(DstMem | SrcReg | ModRM | Mov),
  3505. N, N, N, GD(0, &group9),
  3506. /* 0xC8 - 0xCF */
  3507. X8(I(DstReg, em_bswap)),
  3508. /* 0xD0 - 0xDF */
  3509. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3510. /* 0xE0 - 0xEF */
  3511. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3512. /* 0xF0 - 0xFF */
  3513. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3514. };
  3515. #undef D
  3516. #undef N
  3517. #undef G
  3518. #undef GD
  3519. #undef I
  3520. #undef GP
  3521. #undef EXT
  3522. #undef D2bv
  3523. #undef D2bvIP
  3524. #undef I2bv
  3525. #undef I2bvIP
  3526. #undef I6ALU
  3527. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3528. {
  3529. unsigned size;
  3530. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3531. if (size == 8)
  3532. size = 4;
  3533. return size;
  3534. }
  3535. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3536. unsigned size, bool sign_extension)
  3537. {
  3538. int rc = X86EMUL_CONTINUE;
  3539. op->type = OP_IMM;
  3540. op->bytes = size;
  3541. op->addr.mem.ea = ctxt->_eip;
  3542. /* NB. Immediates are sign-extended as necessary. */
  3543. switch (op->bytes) {
  3544. case 1:
  3545. op->val = insn_fetch(s8, ctxt);
  3546. break;
  3547. case 2:
  3548. op->val = insn_fetch(s16, ctxt);
  3549. break;
  3550. case 4:
  3551. op->val = insn_fetch(s32, ctxt);
  3552. break;
  3553. case 8:
  3554. op->val = insn_fetch(s64, ctxt);
  3555. break;
  3556. }
  3557. if (!sign_extension) {
  3558. switch (op->bytes) {
  3559. case 1:
  3560. op->val &= 0xff;
  3561. break;
  3562. case 2:
  3563. op->val &= 0xffff;
  3564. break;
  3565. case 4:
  3566. op->val &= 0xffffffff;
  3567. break;
  3568. }
  3569. }
  3570. done:
  3571. return rc;
  3572. }
  3573. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3574. unsigned d)
  3575. {
  3576. int rc = X86EMUL_CONTINUE;
  3577. switch (d) {
  3578. case OpReg:
  3579. decode_register_operand(ctxt, op);
  3580. break;
  3581. case OpImmUByte:
  3582. rc = decode_imm(ctxt, op, 1, false);
  3583. break;
  3584. case OpMem:
  3585. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3586. mem_common:
  3587. *op = ctxt->memop;
  3588. ctxt->memopp = op;
  3589. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3590. fetch_bit_operand(ctxt);
  3591. op->orig_val = op->val;
  3592. break;
  3593. case OpMem64:
  3594. ctxt->memop.bytes = 8;
  3595. goto mem_common;
  3596. case OpAcc:
  3597. op->type = OP_REG;
  3598. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3599. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3600. fetch_register_operand(op);
  3601. op->orig_val = op->val;
  3602. break;
  3603. case OpDI:
  3604. op->type = OP_MEM;
  3605. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3606. op->addr.mem.ea =
  3607. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3608. op->addr.mem.seg = VCPU_SREG_ES;
  3609. op->val = 0;
  3610. op->count = 1;
  3611. break;
  3612. case OpDX:
  3613. op->type = OP_REG;
  3614. op->bytes = 2;
  3615. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3616. fetch_register_operand(op);
  3617. break;
  3618. case OpCL:
  3619. op->bytes = 1;
  3620. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3621. break;
  3622. case OpImmByte:
  3623. rc = decode_imm(ctxt, op, 1, true);
  3624. break;
  3625. case OpOne:
  3626. op->bytes = 1;
  3627. op->val = 1;
  3628. break;
  3629. case OpImm:
  3630. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3631. break;
  3632. case OpImm64:
  3633. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3634. break;
  3635. case OpMem8:
  3636. ctxt->memop.bytes = 1;
  3637. if (ctxt->memop.type == OP_REG) {
  3638. ctxt->memop.addr.reg = decode_register(ctxt, ctxt->modrm_rm, 1);
  3639. fetch_register_operand(&ctxt->memop);
  3640. }
  3641. goto mem_common;
  3642. case OpMem16:
  3643. ctxt->memop.bytes = 2;
  3644. goto mem_common;
  3645. case OpMem32:
  3646. ctxt->memop.bytes = 4;
  3647. goto mem_common;
  3648. case OpImmU16:
  3649. rc = decode_imm(ctxt, op, 2, false);
  3650. break;
  3651. case OpImmU:
  3652. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3653. break;
  3654. case OpSI:
  3655. op->type = OP_MEM;
  3656. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3657. op->addr.mem.ea =
  3658. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3659. op->addr.mem.seg = seg_override(ctxt);
  3660. op->val = 0;
  3661. op->count = 1;
  3662. break;
  3663. case OpXLat:
  3664. op->type = OP_MEM;
  3665. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3666. op->addr.mem.ea =
  3667. register_address(ctxt,
  3668. reg_read(ctxt, VCPU_REGS_RBX) +
  3669. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3670. op->addr.mem.seg = seg_override(ctxt);
  3671. op->val = 0;
  3672. break;
  3673. case OpImmFAddr:
  3674. op->type = OP_IMM;
  3675. op->addr.mem.ea = ctxt->_eip;
  3676. op->bytes = ctxt->op_bytes + 2;
  3677. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3678. break;
  3679. case OpMemFAddr:
  3680. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3681. goto mem_common;
  3682. case OpES:
  3683. op->val = VCPU_SREG_ES;
  3684. break;
  3685. case OpCS:
  3686. op->val = VCPU_SREG_CS;
  3687. break;
  3688. case OpSS:
  3689. op->val = VCPU_SREG_SS;
  3690. break;
  3691. case OpDS:
  3692. op->val = VCPU_SREG_DS;
  3693. break;
  3694. case OpFS:
  3695. op->val = VCPU_SREG_FS;
  3696. break;
  3697. case OpGS:
  3698. op->val = VCPU_SREG_GS;
  3699. break;
  3700. case OpImplicit:
  3701. /* Special instructions do their own operand decoding. */
  3702. default:
  3703. op->type = OP_NONE; /* Disable writeback. */
  3704. break;
  3705. }
  3706. done:
  3707. return rc;
  3708. }
  3709. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3710. {
  3711. int rc = X86EMUL_CONTINUE;
  3712. int mode = ctxt->mode;
  3713. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3714. bool op_prefix = false;
  3715. struct opcode opcode;
  3716. ctxt->memop.type = OP_NONE;
  3717. ctxt->memopp = NULL;
  3718. ctxt->_eip = ctxt->eip;
  3719. ctxt->fetch.start = ctxt->_eip;
  3720. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3721. if (insn_len > 0)
  3722. memcpy(ctxt->fetch.data, insn, insn_len);
  3723. switch (mode) {
  3724. case X86EMUL_MODE_REAL:
  3725. case X86EMUL_MODE_VM86:
  3726. case X86EMUL_MODE_PROT16:
  3727. def_op_bytes = def_ad_bytes = 2;
  3728. break;
  3729. case X86EMUL_MODE_PROT32:
  3730. def_op_bytes = def_ad_bytes = 4;
  3731. break;
  3732. #ifdef CONFIG_X86_64
  3733. case X86EMUL_MODE_PROT64:
  3734. def_op_bytes = 4;
  3735. def_ad_bytes = 8;
  3736. break;
  3737. #endif
  3738. default:
  3739. return EMULATION_FAILED;
  3740. }
  3741. ctxt->op_bytes = def_op_bytes;
  3742. ctxt->ad_bytes = def_ad_bytes;
  3743. /* Legacy prefixes. */
  3744. for (;;) {
  3745. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3746. case 0x66: /* operand-size override */
  3747. op_prefix = true;
  3748. /* switch between 2/4 bytes */
  3749. ctxt->op_bytes = def_op_bytes ^ 6;
  3750. break;
  3751. case 0x67: /* address-size override */
  3752. if (mode == X86EMUL_MODE_PROT64)
  3753. /* switch between 4/8 bytes */
  3754. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3755. else
  3756. /* switch between 2/4 bytes */
  3757. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3758. break;
  3759. case 0x26: /* ES override */
  3760. case 0x2e: /* CS override */
  3761. case 0x36: /* SS override */
  3762. case 0x3e: /* DS override */
  3763. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3764. break;
  3765. case 0x64: /* FS override */
  3766. case 0x65: /* GS override */
  3767. set_seg_override(ctxt, ctxt->b & 7);
  3768. break;
  3769. case 0x40 ... 0x4f: /* REX */
  3770. if (mode != X86EMUL_MODE_PROT64)
  3771. goto done_prefixes;
  3772. ctxt->rex_prefix = ctxt->b;
  3773. continue;
  3774. case 0xf0: /* LOCK */
  3775. ctxt->lock_prefix = 1;
  3776. break;
  3777. case 0xf2: /* REPNE/REPNZ */
  3778. case 0xf3: /* REP/REPE/REPZ */
  3779. ctxt->rep_prefix = ctxt->b;
  3780. break;
  3781. default:
  3782. goto done_prefixes;
  3783. }
  3784. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3785. ctxt->rex_prefix = 0;
  3786. }
  3787. done_prefixes:
  3788. /* REX prefix. */
  3789. if (ctxt->rex_prefix & 8)
  3790. ctxt->op_bytes = 8; /* REX.W */
  3791. /* Opcode byte(s). */
  3792. opcode = opcode_table[ctxt->b];
  3793. /* Two-byte opcode? */
  3794. if (ctxt->b == 0x0f) {
  3795. ctxt->twobyte = 1;
  3796. ctxt->b = insn_fetch(u8, ctxt);
  3797. opcode = twobyte_table[ctxt->b];
  3798. }
  3799. ctxt->d = opcode.flags;
  3800. if (ctxt->d & ModRM)
  3801. ctxt->modrm = insn_fetch(u8, ctxt);
  3802. while (ctxt->d & GroupMask) {
  3803. switch (ctxt->d & GroupMask) {
  3804. case Group:
  3805. goffset = (ctxt->modrm >> 3) & 7;
  3806. opcode = opcode.u.group[goffset];
  3807. break;
  3808. case GroupDual:
  3809. goffset = (ctxt->modrm >> 3) & 7;
  3810. if ((ctxt->modrm >> 6) == 3)
  3811. opcode = opcode.u.gdual->mod3[goffset];
  3812. else
  3813. opcode = opcode.u.gdual->mod012[goffset];
  3814. break;
  3815. case RMExt:
  3816. goffset = ctxt->modrm & 7;
  3817. opcode = opcode.u.group[goffset];
  3818. break;
  3819. case Prefix:
  3820. if (ctxt->rep_prefix && op_prefix)
  3821. return EMULATION_FAILED;
  3822. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3823. switch (simd_prefix) {
  3824. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3825. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3826. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3827. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3828. }
  3829. break;
  3830. case Escape:
  3831. if (ctxt->modrm > 0xbf)
  3832. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3833. else
  3834. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3835. break;
  3836. default:
  3837. return EMULATION_FAILED;
  3838. }
  3839. ctxt->d &= ~(u64)GroupMask;
  3840. ctxt->d |= opcode.flags;
  3841. }
  3842. ctxt->execute = opcode.u.execute;
  3843. ctxt->check_perm = opcode.check_perm;
  3844. ctxt->intercept = opcode.intercept;
  3845. /* Unrecognised? */
  3846. if (ctxt->d == 0 || (ctxt->d & NotImpl))
  3847. return EMULATION_FAILED;
  3848. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3849. return EMULATION_FAILED;
  3850. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3851. ctxt->op_bytes = 8;
  3852. if (ctxt->d & Op3264) {
  3853. if (mode == X86EMUL_MODE_PROT64)
  3854. ctxt->op_bytes = 8;
  3855. else
  3856. ctxt->op_bytes = 4;
  3857. }
  3858. if (ctxt->d & Sse)
  3859. ctxt->op_bytes = 16;
  3860. else if (ctxt->d & Mmx)
  3861. ctxt->op_bytes = 8;
  3862. /* ModRM and SIB bytes. */
  3863. if (ctxt->d & ModRM) {
  3864. rc = decode_modrm(ctxt, &ctxt->memop);
  3865. if (!ctxt->has_seg_override)
  3866. set_seg_override(ctxt, ctxt->modrm_seg);
  3867. } else if (ctxt->d & MemAbs)
  3868. rc = decode_abs(ctxt, &ctxt->memop);
  3869. if (rc != X86EMUL_CONTINUE)
  3870. goto done;
  3871. if (!ctxt->has_seg_override)
  3872. set_seg_override(ctxt, VCPU_SREG_DS);
  3873. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3874. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3875. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3876. /*
  3877. * Decode and fetch the source operand: register, memory
  3878. * or immediate.
  3879. */
  3880. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3881. if (rc != X86EMUL_CONTINUE)
  3882. goto done;
  3883. /*
  3884. * Decode and fetch the second source operand: register, memory
  3885. * or immediate.
  3886. */
  3887. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3888. if (rc != X86EMUL_CONTINUE)
  3889. goto done;
  3890. /* Decode and fetch the destination operand: register or memory. */
  3891. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3892. done:
  3893. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3894. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3895. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3896. }
  3897. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3898. {
  3899. return ctxt->d & PageTable;
  3900. }
  3901. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3902. {
  3903. /* The second termination condition only applies for REPE
  3904. * and REPNE. Test if the repeat string operation prefix is
  3905. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3906. * corresponding termination condition according to:
  3907. * - if REPE/REPZ and ZF = 0 then done
  3908. * - if REPNE/REPNZ and ZF = 1 then done
  3909. */
  3910. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3911. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3912. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3913. ((ctxt->eflags & EFLG_ZF) == 0))
  3914. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3915. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3916. return true;
  3917. return false;
  3918. }
  3919. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3920. {
  3921. bool fault = false;
  3922. ctxt->ops->get_fpu(ctxt);
  3923. asm volatile("1: fwait \n\t"
  3924. "2: \n\t"
  3925. ".pushsection .fixup,\"ax\" \n\t"
  3926. "3: \n\t"
  3927. "movb $1, %[fault] \n\t"
  3928. "jmp 2b \n\t"
  3929. ".popsection \n\t"
  3930. _ASM_EXTABLE(1b, 3b)
  3931. : [fault]"+qm"(fault));
  3932. ctxt->ops->put_fpu(ctxt);
  3933. if (unlikely(fault))
  3934. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3935. return X86EMUL_CONTINUE;
  3936. }
  3937. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3938. struct operand *op)
  3939. {
  3940. if (op->type == OP_MM)
  3941. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3942. }
  3943. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3944. {
  3945. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3946. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3947. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3948. : "+a"(ctxt->dst.val), "+b"(ctxt->src.val), [flags]"+D"(flags)
  3949. : "c"(ctxt->src2.val), [fastop]"S"(fop));
  3950. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3951. return X86EMUL_CONTINUE;
  3952. }
  3953. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3954. {
  3955. const struct x86_emulate_ops *ops = ctxt->ops;
  3956. int rc = X86EMUL_CONTINUE;
  3957. int saved_dst_type = ctxt->dst.type;
  3958. ctxt->mem_read.pos = 0;
  3959. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3960. (ctxt->d & Undefined)) {
  3961. rc = emulate_ud(ctxt);
  3962. goto done;
  3963. }
  3964. /* LOCK prefix is allowed only with some instructions */
  3965. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3966. rc = emulate_ud(ctxt);
  3967. goto done;
  3968. }
  3969. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3970. rc = emulate_ud(ctxt);
  3971. goto done;
  3972. }
  3973. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3974. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3975. rc = emulate_ud(ctxt);
  3976. goto done;
  3977. }
  3978. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3979. rc = emulate_nm(ctxt);
  3980. goto done;
  3981. }
  3982. if (ctxt->d & Mmx) {
  3983. rc = flush_pending_x87_faults(ctxt);
  3984. if (rc != X86EMUL_CONTINUE)
  3985. goto done;
  3986. /*
  3987. * Now that we know the fpu is exception safe, we can fetch
  3988. * operands from it.
  3989. */
  3990. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3991. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3992. if (!(ctxt->d & Mov))
  3993. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3994. }
  3995. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3996. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3997. X86_ICPT_PRE_EXCEPT);
  3998. if (rc != X86EMUL_CONTINUE)
  3999. goto done;
  4000. }
  4001. /* Privileged instruction can be executed only in CPL=0 */
  4002. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  4003. rc = emulate_gp(ctxt, 0);
  4004. goto done;
  4005. }
  4006. /* Instruction can only be executed in protected mode */
  4007. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  4008. rc = emulate_ud(ctxt);
  4009. goto done;
  4010. }
  4011. /* Do instruction specific permission checks */
  4012. if (ctxt->check_perm) {
  4013. rc = ctxt->check_perm(ctxt);
  4014. if (rc != X86EMUL_CONTINUE)
  4015. goto done;
  4016. }
  4017. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4018. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4019. X86_ICPT_POST_EXCEPT);
  4020. if (rc != X86EMUL_CONTINUE)
  4021. goto done;
  4022. }
  4023. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4024. /* All REP prefixes have the same first termination condition */
  4025. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4026. ctxt->eip = ctxt->_eip;
  4027. goto done;
  4028. }
  4029. }
  4030. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4031. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4032. ctxt->src.valptr, ctxt->src.bytes);
  4033. if (rc != X86EMUL_CONTINUE)
  4034. goto done;
  4035. ctxt->src.orig_val64 = ctxt->src.val64;
  4036. }
  4037. if (ctxt->src2.type == OP_MEM) {
  4038. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4039. &ctxt->src2.val, ctxt->src2.bytes);
  4040. if (rc != X86EMUL_CONTINUE)
  4041. goto done;
  4042. }
  4043. if ((ctxt->d & DstMask) == ImplicitOps)
  4044. goto special_insn;
  4045. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4046. /* optimisation - avoid slow emulated read if Mov */
  4047. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4048. &ctxt->dst.val, ctxt->dst.bytes);
  4049. if (rc != X86EMUL_CONTINUE)
  4050. goto done;
  4051. }
  4052. ctxt->dst.orig_val = ctxt->dst.val;
  4053. special_insn:
  4054. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  4055. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4056. X86_ICPT_POST_MEMACCESS);
  4057. if (rc != X86EMUL_CONTINUE)
  4058. goto done;
  4059. }
  4060. if (ctxt->execute) {
  4061. if (ctxt->d & Fastop) {
  4062. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4063. rc = fastop(ctxt, fop);
  4064. if (rc != X86EMUL_CONTINUE)
  4065. goto done;
  4066. goto writeback;
  4067. }
  4068. rc = ctxt->execute(ctxt);
  4069. if (rc != X86EMUL_CONTINUE)
  4070. goto done;
  4071. goto writeback;
  4072. }
  4073. if (ctxt->twobyte)
  4074. goto twobyte_insn;
  4075. switch (ctxt->b) {
  4076. case 0x63: /* movsxd */
  4077. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4078. goto cannot_emulate;
  4079. ctxt->dst.val = (s32) ctxt->src.val;
  4080. break;
  4081. case 0x70 ... 0x7f: /* jcc (short) */
  4082. if (test_cc(ctxt->b, ctxt->eflags))
  4083. jmp_rel(ctxt, ctxt->src.val);
  4084. break;
  4085. case 0x8d: /* lea r16/r32, m */
  4086. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4087. break;
  4088. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4089. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4090. break;
  4091. rc = em_xchg(ctxt);
  4092. break;
  4093. case 0x98: /* cbw/cwde/cdqe */
  4094. switch (ctxt->op_bytes) {
  4095. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4096. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4097. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4098. }
  4099. break;
  4100. case 0xcc: /* int3 */
  4101. rc = emulate_int(ctxt, 3);
  4102. break;
  4103. case 0xcd: /* int n */
  4104. rc = emulate_int(ctxt, ctxt->src.val);
  4105. break;
  4106. case 0xce: /* into */
  4107. if (ctxt->eflags & EFLG_OF)
  4108. rc = emulate_int(ctxt, 4);
  4109. break;
  4110. case 0xe9: /* jmp rel */
  4111. case 0xeb: /* jmp rel short */
  4112. jmp_rel(ctxt, ctxt->src.val);
  4113. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4114. break;
  4115. case 0xf4: /* hlt */
  4116. ctxt->ops->halt(ctxt);
  4117. break;
  4118. case 0xf5: /* cmc */
  4119. /* complement carry flag from eflags reg */
  4120. ctxt->eflags ^= EFLG_CF;
  4121. break;
  4122. case 0xf8: /* clc */
  4123. ctxt->eflags &= ~EFLG_CF;
  4124. break;
  4125. case 0xf9: /* stc */
  4126. ctxt->eflags |= EFLG_CF;
  4127. break;
  4128. case 0xfc: /* cld */
  4129. ctxt->eflags &= ~EFLG_DF;
  4130. break;
  4131. case 0xfd: /* std */
  4132. ctxt->eflags |= EFLG_DF;
  4133. break;
  4134. default:
  4135. goto cannot_emulate;
  4136. }
  4137. if (rc != X86EMUL_CONTINUE)
  4138. goto done;
  4139. writeback:
  4140. rc = writeback(ctxt);
  4141. if (rc != X86EMUL_CONTINUE)
  4142. goto done;
  4143. /*
  4144. * restore dst type in case the decoding will be reused
  4145. * (happens for string instruction )
  4146. */
  4147. ctxt->dst.type = saved_dst_type;
  4148. if ((ctxt->d & SrcMask) == SrcSI)
  4149. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4150. if ((ctxt->d & DstMask) == DstDI)
  4151. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4152. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4153. unsigned int count;
  4154. struct read_cache *r = &ctxt->io_read;
  4155. if ((ctxt->d & SrcMask) == SrcSI)
  4156. count = ctxt->src.count;
  4157. else
  4158. count = ctxt->dst.count;
  4159. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4160. -count);
  4161. if (!string_insn_completed(ctxt)) {
  4162. /*
  4163. * Re-enter guest when pio read ahead buffer is empty
  4164. * or, if it is not used, after each 1024 iteration.
  4165. */
  4166. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4167. (r->end == 0 || r->end != r->pos)) {
  4168. /*
  4169. * Reset read cache. Usually happens before
  4170. * decode, but since instruction is restarted
  4171. * we have to do it here.
  4172. */
  4173. ctxt->mem_read.end = 0;
  4174. writeback_registers(ctxt);
  4175. return EMULATION_RESTART;
  4176. }
  4177. goto done; /* skip rip writeback */
  4178. }
  4179. }
  4180. ctxt->eip = ctxt->_eip;
  4181. done:
  4182. if (rc == X86EMUL_PROPAGATE_FAULT)
  4183. ctxt->have_exception = true;
  4184. if (rc == X86EMUL_INTERCEPTED)
  4185. return EMULATION_INTERCEPTED;
  4186. if (rc == X86EMUL_CONTINUE)
  4187. writeback_registers(ctxt);
  4188. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4189. twobyte_insn:
  4190. switch (ctxt->b) {
  4191. case 0x09: /* wbinvd */
  4192. (ctxt->ops->wbinvd)(ctxt);
  4193. break;
  4194. case 0x08: /* invd */
  4195. case 0x0d: /* GrpP (prefetch) */
  4196. case 0x18: /* Grp16 (prefetch/nop) */
  4197. case 0x1f: /* nop */
  4198. break;
  4199. case 0x20: /* mov cr, reg */
  4200. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4201. break;
  4202. case 0x21: /* mov from dr to reg */
  4203. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4204. break;
  4205. case 0x40 ... 0x4f: /* cmov */
  4206. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  4207. if (!test_cc(ctxt->b, ctxt->eflags))
  4208. ctxt->dst.type = OP_NONE; /* no writeback */
  4209. break;
  4210. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4211. if (test_cc(ctxt->b, ctxt->eflags))
  4212. jmp_rel(ctxt, ctxt->src.val);
  4213. break;
  4214. case 0x90 ... 0x9f: /* setcc r/m8 */
  4215. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4216. break;
  4217. case 0xae: /* clflush */
  4218. break;
  4219. case 0xb6 ... 0xb7: /* movzx */
  4220. ctxt->dst.bytes = ctxt->op_bytes;
  4221. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4222. : (u16) ctxt->src.val;
  4223. break;
  4224. case 0xbe ... 0xbf: /* movsx */
  4225. ctxt->dst.bytes = ctxt->op_bytes;
  4226. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4227. (s16) ctxt->src.val;
  4228. break;
  4229. case 0xc0 ... 0xc1: /* xadd */
  4230. fastop(ctxt, em_add);
  4231. /* Write back the register source. */
  4232. ctxt->src.val = ctxt->dst.orig_val;
  4233. write_register_operand(&ctxt->src);
  4234. break;
  4235. case 0xc3: /* movnti */
  4236. ctxt->dst.bytes = ctxt->op_bytes;
  4237. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4238. (u64) ctxt->src.val;
  4239. break;
  4240. default:
  4241. goto cannot_emulate;
  4242. }
  4243. if (rc != X86EMUL_CONTINUE)
  4244. goto done;
  4245. goto writeback;
  4246. cannot_emulate:
  4247. return EMULATION_FAILED;
  4248. }
  4249. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4250. {
  4251. invalidate_registers(ctxt);
  4252. }
  4253. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4254. {
  4255. writeback_registers(ctxt);
  4256. }