cast5-avx-x86_64-asm_64.S 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546
  1. /*
  2. * Cast5 Cipher 16-way parallel algorithm (AVX/x86_64)
  3. *
  4. * Copyright (C) 2012 Johannes Goetzfried
  5. * <Johannes.Goetzfried@informatik.stud.uni-erlangen.de>
  6. *
  7. * Copyright © 2012 Jussi Kivilinna <jussi.kivilinna@mbnet.fi>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307
  22. * USA
  23. *
  24. */
  25. #include <linux/linkage.h>
  26. .file "cast5-avx-x86_64-asm_64.S"
  27. .extern cast_s1
  28. .extern cast_s2
  29. .extern cast_s3
  30. .extern cast_s4
  31. /* structure of crypto context */
  32. #define km 0
  33. #define kr (16*4)
  34. #define rr ((16*4)+16)
  35. /* s-boxes */
  36. #define s1 cast_s1
  37. #define s2 cast_s2
  38. #define s3 cast_s3
  39. #define s4 cast_s4
  40. /**********************************************************************
  41. 16-way AVX cast5
  42. **********************************************************************/
  43. #define CTX %rdi
  44. #define RL1 %xmm0
  45. #define RR1 %xmm1
  46. #define RL2 %xmm2
  47. #define RR2 %xmm3
  48. #define RL3 %xmm4
  49. #define RR3 %xmm5
  50. #define RL4 %xmm6
  51. #define RR4 %xmm7
  52. #define RX %xmm8
  53. #define RKM %xmm9
  54. #define RKR %xmm10
  55. #define RKRF %xmm11
  56. #define RKRR %xmm12
  57. #define R32 %xmm13
  58. #define R1ST %xmm14
  59. #define RTMP %xmm15
  60. #define RID1 %rbp
  61. #define RID1d %ebp
  62. #define RID2 %rsi
  63. #define RID2d %esi
  64. #define RGI1 %rdx
  65. #define RGI1bl %dl
  66. #define RGI1bh %dh
  67. #define RGI2 %rcx
  68. #define RGI2bl %cl
  69. #define RGI2bh %ch
  70. #define RGI3 %rax
  71. #define RGI3bl %al
  72. #define RGI3bh %ah
  73. #define RGI4 %rbx
  74. #define RGI4bl %bl
  75. #define RGI4bh %bh
  76. #define RFS1 %r8
  77. #define RFS1d %r8d
  78. #define RFS2 %r9
  79. #define RFS2d %r9d
  80. #define RFS3 %r10
  81. #define RFS3d %r10d
  82. #define lookup_32bit(src, dst, op1, op2, op3, interleave_op, il_reg) \
  83. movzbl src ## bh, RID1d; \
  84. movzbl src ## bl, RID2d; \
  85. shrq $16, src; \
  86. movl s1(, RID1, 4), dst ## d; \
  87. op1 s2(, RID2, 4), dst ## d; \
  88. movzbl src ## bh, RID1d; \
  89. movzbl src ## bl, RID2d; \
  90. interleave_op(il_reg); \
  91. op2 s3(, RID1, 4), dst ## d; \
  92. op3 s4(, RID2, 4), dst ## d;
  93. #define dummy(d) /* do nothing */
  94. #define shr_next(reg) \
  95. shrq $16, reg;
  96. #define F_head(a, x, gi1, gi2, op0) \
  97. op0 a, RKM, x; \
  98. vpslld RKRF, x, RTMP; \
  99. vpsrld RKRR, x, x; \
  100. vpor RTMP, x, x; \
  101. \
  102. vmovq x, gi1; \
  103. vpextrq $1, x, gi2;
  104. #define F_tail(a, x, gi1, gi2, op1, op2, op3) \
  105. lookup_32bit(##gi1, RFS1, op1, op2, op3, shr_next, ##gi1); \
  106. lookup_32bit(##gi2, RFS3, op1, op2, op3, shr_next, ##gi2); \
  107. \
  108. lookup_32bit(##gi1, RFS2, op1, op2, op3, dummy, none); \
  109. shlq $32, RFS2; \
  110. orq RFS1, RFS2; \
  111. lookup_32bit(##gi2, RFS1, op1, op2, op3, dummy, none); \
  112. shlq $32, RFS1; \
  113. orq RFS1, RFS3; \
  114. \
  115. vmovq RFS2, x; \
  116. vpinsrq $1, RFS3, x, x;
  117. #define F_2(a1, b1, a2, b2, op0, op1, op2, op3) \
  118. F_head(b1, RX, RGI1, RGI2, op0); \
  119. F_head(b2, RX, RGI3, RGI4, op0); \
  120. \
  121. F_tail(b1, RX, RGI1, RGI2, op1, op2, op3); \
  122. F_tail(b2, RTMP, RGI3, RGI4, op1, op2, op3); \
  123. \
  124. vpxor a1, RX, a1; \
  125. vpxor a2, RTMP, a2;
  126. #define F1_2(a1, b1, a2, b2) \
  127. F_2(a1, b1, a2, b2, vpaddd, xorl, subl, addl)
  128. #define F2_2(a1, b1, a2, b2) \
  129. F_2(a1, b1, a2, b2, vpxor, subl, addl, xorl)
  130. #define F3_2(a1, b1, a2, b2) \
  131. F_2(a1, b1, a2, b2, vpsubd, addl, xorl, subl)
  132. #define subround(a1, b1, a2, b2, f) \
  133. F ## f ## _2(a1, b1, a2, b2);
  134. #define round(l, r, n, f) \
  135. vbroadcastss (km+(4*n))(CTX), RKM; \
  136. vpand R1ST, RKR, RKRF; \
  137. vpsubq RKRF, R32, RKRR; \
  138. vpsrldq $1, RKR, RKR; \
  139. subround(l ## 1, r ## 1, l ## 2, r ## 2, f); \
  140. subround(l ## 3, r ## 3, l ## 4, r ## 4, f);
  141. #define enc_preload_rkr() \
  142. vbroadcastss .L16_mask, RKR; \
  143. /* add 16-bit rotation to key rotations (mod 32) */ \
  144. vpxor kr(CTX), RKR, RKR;
  145. #define dec_preload_rkr() \
  146. vbroadcastss .L16_mask, RKR; \
  147. /* add 16-bit rotation to key rotations (mod 32) */ \
  148. vpxor kr(CTX), RKR, RKR; \
  149. vpshufb .Lbswap128_mask, RKR, RKR;
  150. #define transpose_2x4(x0, x1, t0, t1) \
  151. vpunpckldq x1, x0, t0; \
  152. vpunpckhdq x1, x0, t1; \
  153. \
  154. vpunpcklqdq t1, t0, x0; \
  155. vpunpckhqdq t1, t0, x1;
  156. #define inpack_blocks(x0, x1, t0, t1, rmask) \
  157. vpshufb rmask, x0, x0; \
  158. vpshufb rmask, x1, x1; \
  159. \
  160. transpose_2x4(x0, x1, t0, t1)
  161. #define outunpack_blocks(x0, x1, t0, t1, rmask) \
  162. transpose_2x4(x0, x1, t0, t1) \
  163. \
  164. vpshufb rmask, x0, x0; \
  165. vpshufb rmask, x1, x1;
  166. .data
  167. .align 16
  168. .Lbswap_mask:
  169. .byte 3, 2, 1, 0, 7, 6, 5, 4, 11, 10, 9, 8, 15, 14, 13, 12
  170. .Lbswap128_mask:
  171. .byte 15, 14, 13, 12, 11, 10, 9, 8, 7, 6, 5, 4, 3, 2, 1, 0
  172. .Lbswap_iv_mask:
  173. .byte 7, 6, 5, 4, 3, 2, 1, 0, 7, 6, 5, 4, 3, 2, 1, 0
  174. .L16_mask:
  175. .byte 16, 16, 16, 16
  176. .L32_mask:
  177. .byte 32, 0, 0, 0
  178. .Lfirst_mask:
  179. .byte 0x1f, 0, 0, 0
  180. .text
  181. .align 16
  182. __cast5_enc_blk16:
  183. /* input:
  184. * %rdi: ctx, CTX
  185. * RL1: blocks 1 and 2
  186. * RR1: blocks 3 and 4
  187. * RL2: blocks 5 and 6
  188. * RR2: blocks 7 and 8
  189. * RL3: blocks 9 and 10
  190. * RR3: blocks 11 and 12
  191. * RL4: blocks 13 and 14
  192. * RR4: blocks 15 and 16
  193. * output:
  194. * RL1: encrypted blocks 1 and 2
  195. * RR1: encrypted blocks 3 and 4
  196. * RL2: encrypted blocks 5 and 6
  197. * RR2: encrypted blocks 7 and 8
  198. * RL3: encrypted blocks 9 and 10
  199. * RR3: encrypted blocks 11 and 12
  200. * RL4: encrypted blocks 13 and 14
  201. * RR4: encrypted blocks 15 and 16
  202. */
  203. pushq %rbp;
  204. pushq %rbx;
  205. vmovdqa .Lbswap_mask, RKM;
  206. vmovd .Lfirst_mask, R1ST;
  207. vmovd .L32_mask, R32;
  208. enc_preload_rkr();
  209. inpack_blocks(RL1, RR1, RTMP, RX, RKM);
  210. inpack_blocks(RL2, RR2, RTMP, RX, RKM);
  211. inpack_blocks(RL3, RR3, RTMP, RX, RKM);
  212. inpack_blocks(RL4, RR4, RTMP, RX, RKM);
  213. round(RL, RR, 0, 1);
  214. round(RR, RL, 1, 2);
  215. round(RL, RR, 2, 3);
  216. round(RR, RL, 3, 1);
  217. round(RL, RR, 4, 2);
  218. round(RR, RL, 5, 3);
  219. round(RL, RR, 6, 1);
  220. round(RR, RL, 7, 2);
  221. round(RL, RR, 8, 3);
  222. round(RR, RL, 9, 1);
  223. round(RL, RR, 10, 2);
  224. round(RR, RL, 11, 3);
  225. movzbl rr(CTX), %eax;
  226. testl %eax, %eax;
  227. jnz .L__skip_enc;
  228. round(RL, RR, 12, 1);
  229. round(RR, RL, 13, 2);
  230. round(RL, RR, 14, 3);
  231. round(RR, RL, 15, 1);
  232. .L__skip_enc:
  233. popq %rbx;
  234. popq %rbp;
  235. vmovdqa .Lbswap_mask, RKM;
  236. outunpack_blocks(RR1, RL1, RTMP, RX, RKM);
  237. outunpack_blocks(RR2, RL2, RTMP, RX, RKM);
  238. outunpack_blocks(RR3, RL3, RTMP, RX, RKM);
  239. outunpack_blocks(RR4, RL4, RTMP, RX, RKM);
  240. ret;
  241. ENDPROC(__cast5_enc_blk16)
  242. .align 16
  243. __cast5_dec_blk16:
  244. /* input:
  245. * %rdi: ctx, CTX
  246. * RL1: encrypted blocks 1 and 2
  247. * RR1: encrypted blocks 3 and 4
  248. * RL2: encrypted blocks 5 and 6
  249. * RR2: encrypted blocks 7 and 8
  250. * RL3: encrypted blocks 9 and 10
  251. * RR3: encrypted blocks 11 and 12
  252. * RL4: encrypted blocks 13 and 14
  253. * RR4: encrypted blocks 15 and 16
  254. * output:
  255. * RL1: decrypted blocks 1 and 2
  256. * RR1: decrypted blocks 3 and 4
  257. * RL2: decrypted blocks 5 and 6
  258. * RR2: decrypted blocks 7 and 8
  259. * RL3: decrypted blocks 9 and 10
  260. * RR3: decrypted blocks 11 and 12
  261. * RL4: decrypted blocks 13 and 14
  262. * RR4: decrypted blocks 15 and 16
  263. */
  264. pushq %rbp;
  265. pushq %rbx;
  266. vmovdqa .Lbswap_mask, RKM;
  267. vmovd .Lfirst_mask, R1ST;
  268. vmovd .L32_mask, R32;
  269. dec_preload_rkr();
  270. inpack_blocks(RL1, RR1, RTMP, RX, RKM);
  271. inpack_blocks(RL2, RR2, RTMP, RX, RKM);
  272. inpack_blocks(RL3, RR3, RTMP, RX, RKM);
  273. inpack_blocks(RL4, RR4, RTMP, RX, RKM);
  274. movzbl rr(CTX), %eax;
  275. testl %eax, %eax;
  276. jnz .L__skip_dec;
  277. round(RL, RR, 15, 1);
  278. round(RR, RL, 14, 3);
  279. round(RL, RR, 13, 2);
  280. round(RR, RL, 12, 1);
  281. .L__dec_tail:
  282. round(RL, RR, 11, 3);
  283. round(RR, RL, 10, 2);
  284. round(RL, RR, 9, 1);
  285. round(RR, RL, 8, 3);
  286. round(RL, RR, 7, 2);
  287. round(RR, RL, 6, 1);
  288. round(RL, RR, 5, 3);
  289. round(RR, RL, 4, 2);
  290. round(RL, RR, 3, 1);
  291. round(RR, RL, 2, 3);
  292. round(RL, RR, 1, 2);
  293. round(RR, RL, 0, 1);
  294. vmovdqa .Lbswap_mask, RKM;
  295. popq %rbx;
  296. popq %rbp;
  297. outunpack_blocks(RR1, RL1, RTMP, RX, RKM);
  298. outunpack_blocks(RR2, RL2, RTMP, RX, RKM);
  299. outunpack_blocks(RR3, RL3, RTMP, RX, RKM);
  300. outunpack_blocks(RR4, RL4, RTMP, RX, RKM);
  301. ret;
  302. .L__skip_dec:
  303. vpsrldq $4, RKR, RKR;
  304. jmp .L__dec_tail;
  305. ENDPROC(__cast5_dec_blk16)
  306. ENTRY(cast5_ecb_enc_16way)
  307. /* input:
  308. * %rdi: ctx, CTX
  309. * %rsi: dst
  310. * %rdx: src
  311. */
  312. movq %rsi, %r11;
  313. vmovdqu (0*4*4)(%rdx), RL1;
  314. vmovdqu (1*4*4)(%rdx), RR1;
  315. vmovdqu (2*4*4)(%rdx), RL2;
  316. vmovdqu (3*4*4)(%rdx), RR2;
  317. vmovdqu (4*4*4)(%rdx), RL3;
  318. vmovdqu (5*4*4)(%rdx), RR3;
  319. vmovdqu (6*4*4)(%rdx), RL4;
  320. vmovdqu (7*4*4)(%rdx), RR4;
  321. call __cast5_enc_blk16;
  322. vmovdqu RR1, (0*4*4)(%r11);
  323. vmovdqu RL1, (1*4*4)(%r11);
  324. vmovdqu RR2, (2*4*4)(%r11);
  325. vmovdqu RL2, (3*4*4)(%r11);
  326. vmovdqu RR3, (4*4*4)(%r11);
  327. vmovdqu RL3, (5*4*4)(%r11);
  328. vmovdqu RR4, (6*4*4)(%r11);
  329. vmovdqu RL4, (7*4*4)(%r11);
  330. ret;
  331. ENDPROC(cast5_ecb_enc_16way)
  332. ENTRY(cast5_ecb_dec_16way)
  333. /* input:
  334. * %rdi: ctx, CTX
  335. * %rsi: dst
  336. * %rdx: src
  337. */
  338. movq %rsi, %r11;
  339. vmovdqu (0*4*4)(%rdx), RL1;
  340. vmovdqu (1*4*4)(%rdx), RR1;
  341. vmovdqu (2*4*4)(%rdx), RL2;
  342. vmovdqu (3*4*4)(%rdx), RR2;
  343. vmovdqu (4*4*4)(%rdx), RL3;
  344. vmovdqu (5*4*4)(%rdx), RR3;
  345. vmovdqu (6*4*4)(%rdx), RL4;
  346. vmovdqu (7*4*4)(%rdx), RR4;
  347. call __cast5_dec_blk16;
  348. vmovdqu RR1, (0*4*4)(%r11);
  349. vmovdqu RL1, (1*4*4)(%r11);
  350. vmovdqu RR2, (2*4*4)(%r11);
  351. vmovdqu RL2, (3*4*4)(%r11);
  352. vmovdqu RR3, (4*4*4)(%r11);
  353. vmovdqu RL3, (5*4*4)(%r11);
  354. vmovdqu RR4, (6*4*4)(%r11);
  355. vmovdqu RL4, (7*4*4)(%r11);
  356. ret;
  357. ENDPROC(cast5_ecb_dec_16way)
  358. ENTRY(cast5_cbc_dec_16way)
  359. /* input:
  360. * %rdi: ctx, CTX
  361. * %rsi: dst
  362. * %rdx: src
  363. */
  364. pushq %r12;
  365. movq %rsi, %r11;
  366. movq %rdx, %r12;
  367. vmovdqu (0*16)(%rdx), RL1;
  368. vmovdqu (1*16)(%rdx), RR1;
  369. vmovdqu (2*16)(%rdx), RL2;
  370. vmovdqu (3*16)(%rdx), RR2;
  371. vmovdqu (4*16)(%rdx), RL3;
  372. vmovdqu (5*16)(%rdx), RR3;
  373. vmovdqu (6*16)(%rdx), RL4;
  374. vmovdqu (7*16)(%rdx), RR4;
  375. call __cast5_dec_blk16;
  376. /* xor with src */
  377. vmovq (%r12), RX;
  378. vpshufd $0x4f, RX, RX;
  379. vpxor RX, RR1, RR1;
  380. vpxor 0*16+8(%r12), RL1, RL1;
  381. vpxor 1*16+8(%r12), RR2, RR2;
  382. vpxor 2*16+8(%r12), RL2, RL2;
  383. vpxor 3*16+8(%r12), RR3, RR3;
  384. vpxor 4*16+8(%r12), RL3, RL3;
  385. vpxor 5*16+8(%r12), RR4, RR4;
  386. vpxor 6*16+8(%r12), RL4, RL4;
  387. vmovdqu RR1, (0*16)(%r11);
  388. vmovdqu RL1, (1*16)(%r11);
  389. vmovdqu RR2, (2*16)(%r11);
  390. vmovdqu RL2, (3*16)(%r11);
  391. vmovdqu RR3, (4*16)(%r11);
  392. vmovdqu RL3, (5*16)(%r11);
  393. vmovdqu RR4, (6*16)(%r11);
  394. vmovdqu RL4, (7*16)(%r11);
  395. popq %r12;
  396. ret;
  397. ENDPROC(cast5_cbc_dec_16way)
  398. ENTRY(cast5_ctr_16way)
  399. /* input:
  400. * %rdi: ctx, CTX
  401. * %rsi: dst
  402. * %rdx: src
  403. * %rcx: iv (big endian, 64bit)
  404. */
  405. pushq %r12;
  406. movq %rsi, %r11;
  407. movq %rdx, %r12;
  408. vpcmpeqd RTMP, RTMP, RTMP;
  409. vpsrldq $8, RTMP, RTMP; /* low: -1, high: 0 */
  410. vpcmpeqd RKR, RKR, RKR;
  411. vpaddq RKR, RKR, RKR; /* low: -2, high: -2 */
  412. vmovdqa .Lbswap_iv_mask, R1ST;
  413. vmovdqa .Lbswap128_mask, RKM;
  414. /* load IV and byteswap */
  415. vmovq (%rcx), RX;
  416. vpshufb R1ST, RX, RX;
  417. /* construct IVs */
  418. vpsubq RTMP, RX, RX; /* le: IV1, IV0 */
  419. vpshufb RKM, RX, RL1; /* be: IV0, IV1 */
  420. vpsubq RKR, RX, RX;
  421. vpshufb RKM, RX, RR1; /* be: IV2, IV3 */
  422. vpsubq RKR, RX, RX;
  423. vpshufb RKM, RX, RL2; /* be: IV4, IV5 */
  424. vpsubq RKR, RX, RX;
  425. vpshufb RKM, RX, RR2; /* be: IV6, IV7 */
  426. vpsubq RKR, RX, RX;
  427. vpshufb RKM, RX, RL3; /* be: IV8, IV9 */
  428. vpsubq RKR, RX, RX;
  429. vpshufb RKM, RX, RR3; /* be: IV10, IV11 */
  430. vpsubq RKR, RX, RX;
  431. vpshufb RKM, RX, RL4; /* be: IV12, IV13 */
  432. vpsubq RKR, RX, RX;
  433. vpshufb RKM, RX, RR4; /* be: IV14, IV15 */
  434. /* store last IV */
  435. vpsubq RTMP, RX, RX; /* le: IV16, IV14 */
  436. vpshufb R1ST, RX, RX; /* be: IV16, IV16 */
  437. vmovq RX, (%rcx);
  438. call __cast5_enc_blk16;
  439. /* dst = src ^ iv */
  440. vpxor (0*16)(%r12), RR1, RR1;
  441. vpxor (1*16)(%r12), RL1, RL1;
  442. vpxor (2*16)(%r12), RR2, RR2;
  443. vpxor (3*16)(%r12), RL2, RL2;
  444. vpxor (4*16)(%r12), RR3, RR3;
  445. vpxor (5*16)(%r12), RL3, RL3;
  446. vpxor (6*16)(%r12), RR4, RR4;
  447. vpxor (7*16)(%r12), RL4, RL4;
  448. vmovdqu RR1, (0*16)(%r11);
  449. vmovdqu RL1, (1*16)(%r11);
  450. vmovdqu RR2, (2*16)(%r11);
  451. vmovdqu RL2, (3*16)(%r11);
  452. vmovdqu RR3, (4*16)(%r11);
  453. vmovdqu RL3, (5*16)(%r11);
  454. vmovdqu RR4, (6*16)(%r11);
  455. vmovdqu RL4, (7*16)(%r11);
  456. popq %r12;
  457. ret;
  458. ENDPROC(cast5_ctr_16way)