mmu_context.h 8.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Switch a MMU context.
  3. *
  4. * This file is subject to the terms and conditions of the GNU General Public
  5. * License. See the file "COPYING" in the main directory of this archive
  6. * for more details.
  7. *
  8. * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
  9. * Copyright (C) 1999 Silicon Graphics, Inc.
  10. */
  11. #ifndef _ASM_MMU_CONTEXT_H
  12. #define _ASM_MMU_CONTEXT_H
  13. #include <linux/errno.h>
  14. #include <linux/sched.h>
  15. #include <linux/smp.h>
  16. #include <linux/slab.h>
  17. #include <asm/cacheflush.h>
  18. #include <asm/hazards.h>
  19. #include <asm/tlbflush.h>
  20. #ifdef CONFIG_MIPS_MT_SMTC
  21. #include <asm/mipsmtregs.h>
  22. #include <asm/smtc.h>
  23. #endif /* SMTC */
  24. #include <asm-generic/mm_hooks.h>
  25. #ifdef CONFIG_MIPS_PGD_C0_CONTEXT
  26. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  27. do { \
  28. void (*tlbmiss_handler_setup_pgd)(unsigned long); \
  29. extern u32 tlbmiss_handler_setup_pgd_array[16]; \
  30. \
  31. tlbmiss_handler_setup_pgd = \
  32. (__typeof__(tlbmiss_handler_setup_pgd)) tlbmiss_handler_setup_pgd_array; \
  33. tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
  34. } while (0)
  35. #define TLBMISS_HANDLER_SETUP() \
  36. do { \
  37. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
  38. write_c0_xcontext((unsigned long) smp_processor_id() << 51); \
  39. } while (0)
  40. #else /* CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
  41. /*
  42. * For the fast tlb miss handlers, we keep a per cpu array of pointers
  43. * to the current pgd for each processor. Also, the proc. id is stuffed
  44. * into the context register.
  45. */
  46. extern unsigned long pgd_current[];
  47. #define TLBMISS_HANDLER_SETUP_PGD(pgd) \
  48. pgd_current[smp_processor_id()] = (unsigned long)(pgd)
  49. #ifdef CONFIG_32BIT
  50. #define TLBMISS_HANDLER_SETUP() \
  51. write_c0_context((unsigned long) smp_processor_id() << 25); \
  52. back_to_back_c0_hazard(); \
  53. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  54. #endif
  55. #ifdef CONFIG_64BIT
  56. #define TLBMISS_HANDLER_SETUP() \
  57. write_c0_context((unsigned long) smp_processor_id() << 26); \
  58. back_to_back_c0_hazard(); \
  59. TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
  60. #endif
  61. #endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
  62. #if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
  63. #define ASID_INC 0x40
  64. #define ASID_MASK 0xfc0
  65. #elif defined(CONFIG_CPU_R8000)
  66. #define ASID_INC 0x10
  67. #define ASID_MASK 0xff0
  68. #elif defined(CONFIG_MIPS_MT_SMTC)
  69. #define ASID_INC 0x1
  70. extern unsigned long smtc_asid_mask;
  71. #define ASID_MASK (smtc_asid_mask)
  72. #define HW_ASID_MASK 0xff
  73. /* End SMTC/34K debug hack */
  74. #else /* FIXME: not correct for R6000 */
  75. #define ASID_INC 0x1
  76. #define ASID_MASK 0xff
  77. #endif
  78. #define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
  79. #define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
  80. #define asid_cache(cpu) (cpu_data[cpu].asid_cache)
  81. static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
  82. {
  83. }
  84. /*
  85. * All unused by hardware upper bits will be considered
  86. * as a software asid extension.
  87. */
  88. #define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
  89. #define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
  90. #ifndef CONFIG_MIPS_MT_SMTC
  91. /* Normal, classic MIPS get_new_mmu_context */
  92. static inline void
  93. get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
  94. {
  95. extern void kvm_local_flush_tlb_all(void);
  96. unsigned long asid = asid_cache(cpu);
  97. if (! ((asid += ASID_INC) & ASID_MASK) ) {
  98. if (cpu_has_vtag_icache)
  99. flush_icache_all();
  100. #ifdef CONFIG_KVM
  101. kvm_local_flush_tlb_all(); /* start new asid cycle */
  102. #else
  103. local_flush_tlb_all(); /* start new asid cycle */
  104. #endif
  105. if (!asid) /* fix version if needed */
  106. asid = ASID_FIRST_VERSION;
  107. }
  108. cpu_context(cpu, mm) = asid_cache(cpu) = asid;
  109. }
  110. #else /* CONFIG_MIPS_MT_SMTC */
  111. #define get_new_mmu_context(mm, cpu) smtc_get_new_mmu_context((mm), (cpu))
  112. #endif /* CONFIG_MIPS_MT_SMTC */
  113. /*
  114. * Initialize the context related info for a new mm_struct
  115. * instance.
  116. */
  117. static inline int
  118. init_new_context(struct task_struct *tsk, struct mm_struct *mm)
  119. {
  120. int i;
  121. for_each_possible_cpu(i)
  122. cpu_context(i, mm) = 0;
  123. return 0;
  124. }
  125. static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
  126. struct task_struct *tsk)
  127. {
  128. unsigned int cpu = smp_processor_id();
  129. unsigned long flags;
  130. #ifdef CONFIG_MIPS_MT_SMTC
  131. unsigned long oldasid;
  132. unsigned long mtflags;
  133. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  134. local_irq_save(flags);
  135. mtflags = dvpe();
  136. #else /* Not SMTC */
  137. local_irq_save(flags);
  138. #endif /* CONFIG_MIPS_MT_SMTC */
  139. /* Check if our ASID is of an older version and thus invalid */
  140. if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
  141. get_new_mmu_context(next, cpu);
  142. #ifdef CONFIG_MIPS_MT_SMTC
  143. /*
  144. * If the EntryHi ASID being replaced happens to be
  145. * the value flagged at ASID recycling time as having
  146. * an extended life, clear the bit showing it being
  147. * in use by this "CPU", and if that's the last bit,
  148. * free up the ASID value for use and flush any old
  149. * instances of it from the TLB.
  150. */
  151. oldasid = (read_c0_entryhi() & ASID_MASK);
  152. if(smtc_live_asid[mytlb][oldasid]) {
  153. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  154. if(smtc_live_asid[mytlb][oldasid] == 0)
  155. smtc_flush_tlb_asid(oldasid);
  156. }
  157. /*
  158. * Tread softly on EntryHi, and so long as we support
  159. * having ASID_MASK smaller than the hardware maximum,
  160. * make sure no "soft" bits become "hard"...
  161. */
  162. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  163. cpu_asid(cpu, next));
  164. ehb(); /* Make sure it propagates to TCStatus */
  165. evpe(mtflags);
  166. #else
  167. write_c0_entryhi(cpu_asid(cpu, next));
  168. #endif /* CONFIG_MIPS_MT_SMTC */
  169. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  170. /*
  171. * Mark current->active_mm as not "active" anymore.
  172. * We don't want to mislead possible IPI tlb flush routines.
  173. */
  174. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  175. cpumask_set_cpu(cpu, mm_cpumask(next));
  176. local_irq_restore(flags);
  177. }
  178. /*
  179. * Destroy context related info for an mm_struct that is about
  180. * to be put to rest.
  181. */
  182. static inline void destroy_context(struct mm_struct *mm)
  183. {
  184. }
  185. #define deactivate_mm(tsk, mm) do { } while (0)
  186. /*
  187. * After we have set current->mm to a new value, this activates
  188. * the context for the new mm so we see the new mappings.
  189. */
  190. static inline void
  191. activate_mm(struct mm_struct *prev, struct mm_struct *next)
  192. {
  193. unsigned long flags;
  194. unsigned int cpu = smp_processor_id();
  195. #ifdef CONFIG_MIPS_MT_SMTC
  196. unsigned long oldasid;
  197. unsigned long mtflags;
  198. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  199. #endif /* CONFIG_MIPS_MT_SMTC */
  200. local_irq_save(flags);
  201. /* Unconditionally get a new ASID. */
  202. get_new_mmu_context(next, cpu);
  203. #ifdef CONFIG_MIPS_MT_SMTC
  204. /* See comments for similar code above */
  205. mtflags = dvpe();
  206. oldasid = read_c0_entryhi() & ASID_MASK;
  207. if(smtc_live_asid[mytlb][oldasid]) {
  208. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  209. if(smtc_live_asid[mytlb][oldasid] == 0)
  210. smtc_flush_tlb_asid(oldasid);
  211. }
  212. /* See comments for similar code above */
  213. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK) |
  214. cpu_asid(cpu, next));
  215. ehb(); /* Make sure it propagates to TCStatus */
  216. evpe(mtflags);
  217. #else
  218. write_c0_entryhi(cpu_asid(cpu, next));
  219. #endif /* CONFIG_MIPS_MT_SMTC */
  220. TLBMISS_HANDLER_SETUP_PGD(next->pgd);
  221. /* mark mmu ownership change */
  222. cpumask_clear_cpu(cpu, mm_cpumask(prev));
  223. cpumask_set_cpu(cpu, mm_cpumask(next));
  224. local_irq_restore(flags);
  225. }
  226. /*
  227. * If mm is currently active_mm, we can't really drop it. Instead,
  228. * we will get a new one for it.
  229. */
  230. static inline void
  231. drop_mmu_context(struct mm_struct *mm, unsigned cpu)
  232. {
  233. unsigned long flags;
  234. #ifdef CONFIG_MIPS_MT_SMTC
  235. unsigned long oldasid;
  236. /* Can't use spinlock because called from TLB flush within DVPE */
  237. unsigned int prevvpe;
  238. int mytlb = (smtc_status & SMTC_TLB_SHARED) ? 0 : cpu_data[cpu].vpe_id;
  239. #endif /* CONFIG_MIPS_MT_SMTC */
  240. local_irq_save(flags);
  241. if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
  242. get_new_mmu_context(mm, cpu);
  243. #ifdef CONFIG_MIPS_MT_SMTC
  244. /* See comments for similar code above */
  245. prevvpe = dvpe();
  246. oldasid = (read_c0_entryhi() & ASID_MASK);
  247. if (smtc_live_asid[mytlb][oldasid]) {
  248. smtc_live_asid[mytlb][oldasid] &= ~(0x1 << cpu);
  249. if(smtc_live_asid[mytlb][oldasid] == 0)
  250. smtc_flush_tlb_asid(oldasid);
  251. }
  252. /* See comments for similar code above */
  253. write_c0_entryhi((read_c0_entryhi() & ~HW_ASID_MASK)
  254. | cpu_asid(cpu, mm));
  255. ehb(); /* Make sure it propagates to TCStatus */
  256. evpe(prevvpe);
  257. #else /* not CONFIG_MIPS_MT_SMTC */
  258. write_c0_entryhi(cpu_asid(cpu, mm));
  259. #endif /* CONFIG_MIPS_MT_SMTC */
  260. } else {
  261. /* will get a new context next time */
  262. #ifndef CONFIG_MIPS_MT_SMTC
  263. cpu_context(cpu, mm) = 0;
  264. #else /* SMTC */
  265. int i;
  266. /* SMTC shares the TLB (and ASIDs) across VPEs */
  267. for_each_online_cpu(i) {
  268. if((smtc_status & SMTC_TLB_SHARED)
  269. || (cpu_data[i].vpe_id == cpu_data[cpu].vpe_id))
  270. cpu_context(i, mm) = 0;
  271. }
  272. #endif /* CONFIG_MIPS_MT_SMTC */
  273. }
  274. local_irq_restore(flags);
  275. }
  276. #endif /* _ASM_MMU_CONTEXT_H */