rt2800lib.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284
  1. /*
  2. Copyright (C) 2009 Bartlomiej Zolnierkiewicz <bzolnier@gmail.com>
  3. Copyright (C) 2009 Gertjan van Wingerde <gwingerde@gmail.com>
  4. Based on the original rt2800pci.c and rt2800usb.c.
  5. Copyright (C) 2009 Ivo van Doorn <IvDoorn@gmail.com>
  6. Copyright (C) 2009 Alban Browaeys <prahal@yahoo.com>
  7. Copyright (C) 2009 Felix Fietkau <nbd@openwrt.org>
  8. Copyright (C) 2009 Luis Correia <luis.f.correia@gmail.com>
  9. Copyright (C) 2009 Mattias Nissler <mattias.nissler@gmx.de>
  10. Copyright (C) 2009 Mark Asselstine <asselsm@gmail.com>
  11. Copyright (C) 2009 Xose Vazquez Perez <xose.vazquez@gmail.com>
  12. <http://rt2x00.serialmonkey.com>
  13. This program is free software; you can redistribute it and/or modify
  14. it under the terms of the GNU General Public License as published by
  15. the Free Software Foundation; either version 2 of the License, or
  16. (at your option) any later version.
  17. This program is distributed in the hope that it will be useful,
  18. but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. GNU General Public License for more details.
  21. You should have received a copy of the GNU General Public License
  22. along with this program; if not, write to the
  23. Free Software Foundation, Inc.,
  24. 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  25. */
  26. /*
  27. Module: rt2800lib
  28. Abstract: rt2800 generic device routines.
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include "rt2x00.h"
  33. #ifdef CONFIG_RT2800USB
  34. #include "rt2x00usb.h"
  35. #endif
  36. #include "rt2800lib.h"
  37. #include "rt2800.h"
  38. #include "rt2800usb.h"
  39. MODULE_AUTHOR("Bartlomiej Zolnierkiewicz");
  40. MODULE_DESCRIPTION("rt2800 library");
  41. MODULE_LICENSE("GPL");
  42. /*
  43. * Register access.
  44. * All access to the CSR registers will go through the methods
  45. * rt2800_register_read and rt2800_register_write.
  46. * BBP and RF register require indirect register access,
  47. * and use the CSR registers BBPCSR and RFCSR to achieve this.
  48. * These indirect registers work with busy bits,
  49. * and we will try maximal REGISTER_BUSY_COUNT times to access
  50. * the register while taking a REGISTER_BUSY_DELAY us delay
  51. * between each attampt. When the busy bit is still set at that time,
  52. * the access attempt is considered to have failed,
  53. * and we will print an error.
  54. * The _lock versions must be used if you already hold the csr_mutex
  55. */
  56. #define WAIT_FOR_BBP(__dev, __reg) \
  57. rt2800_regbusy_read((__dev), BBP_CSR_CFG, BBP_CSR_CFG_BUSY, (__reg))
  58. #define WAIT_FOR_RFCSR(__dev, __reg) \
  59. rt2800_regbusy_read((__dev), RF_CSR_CFG, RF_CSR_CFG_BUSY, (__reg))
  60. #define WAIT_FOR_RF(__dev, __reg) \
  61. rt2800_regbusy_read((__dev), RF_CSR_CFG0, RF_CSR_CFG0_BUSY, (__reg))
  62. #define WAIT_FOR_MCU(__dev, __reg) \
  63. rt2800_regbusy_read((__dev), H2M_MAILBOX_CSR, \
  64. H2M_MAILBOX_CSR_OWNER, (__reg))
  65. static void rt2800_bbp_write(struct rt2x00_dev *rt2x00dev,
  66. const unsigned int word, const u8 value)
  67. {
  68. u32 reg;
  69. mutex_lock(&rt2x00dev->csr_mutex);
  70. /*
  71. * Wait until the BBP becomes available, afterwards we
  72. * can safely write the new data into the register.
  73. */
  74. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  75. reg = 0;
  76. rt2x00_set_field32(&reg, BBP_CSR_CFG_VALUE, value);
  77. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  78. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  79. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 0);
  80. if (rt2x00_intf_is_pci(rt2x00dev))
  81. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  82. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  83. }
  84. mutex_unlock(&rt2x00dev->csr_mutex);
  85. }
  86. static void rt2800_bbp_read(struct rt2x00_dev *rt2x00dev,
  87. const unsigned int word, u8 *value)
  88. {
  89. u32 reg;
  90. mutex_lock(&rt2x00dev->csr_mutex);
  91. /*
  92. * Wait until the BBP becomes available, afterwards we
  93. * can safely write the read request into the register.
  94. * After the data has been written, we wait until hardware
  95. * returns the correct value, if at any time the register
  96. * doesn't become available in time, reg will be 0xffffffff
  97. * which means we return 0xff to the caller.
  98. */
  99. if (WAIT_FOR_BBP(rt2x00dev, &reg)) {
  100. reg = 0;
  101. rt2x00_set_field32(&reg, BBP_CSR_CFG_REGNUM, word);
  102. rt2x00_set_field32(&reg, BBP_CSR_CFG_BUSY, 1);
  103. rt2x00_set_field32(&reg, BBP_CSR_CFG_READ_CONTROL, 1);
  104. if (rt2x00_intf_is_pci(rt2x00dev))
  105. rt2x00_set_field32(&reg, BBP_CSR_CFG_BBP_RW_MODE, 1);
  106. rt2800_register_write_lock(rt2x00dev, BBP_CSR_CFG, reg);
  107. WAIT_FOR_BBP(rt2x00dev, &reg);
  108. }
  109. *value = rt2x00_get_field32(reg, BBP_CSR_CFG_VALUE);
  110. mutex_unlock(&rt2x00dev->csr_mutex);
  111. }
  112. static void rt2800_rfcsr_write(struct rt2x00_dev *rt2x00dev,
  113. const unsigned int word, const u8 value)
  114. {
  115. u32 reg;
  116. mutex_lock(&rt2x00dev->csr_mutex);
  117. /*
  118. * Wait until the RFCSR becomes available, afterwards we
  119. * can safely write the new data into the register.
  120. */
  121. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  122. reg = 0;
  123. rt2x00_set_field32(&reg, RF_CSR_CFG_DATA, value);
  124. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  125. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 1);
  126. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  127. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  128. }
  129. mutex_unlock(&rt2x00dev->csr_mutex);
  130. }
  131. static void rt2800_rfcsr_read(struct rt2x00_dev *rt2x00dev,
  132. const unsigned int word, u8 *value)
  133. {
  134. u32 reg;
  135. mutex_lock(&rt2x00dev->csr_mutex);
  136. /*
  137. * Wait until the RFCSR becomes available, afterwards we
  138. * can safely write the read request into the register.
  139. * After the data has been written, we wait until hardware
  140. * returns the correct value, if at any time the register
  141. * doesn't become available in time, reg will be 0xffffffff
  142. * which means we return 0xff to the caller.
  143. */
  144. if (WAIT_FOR_RFCSR(rt2x00dev, &reg)) {
  145. reg = 0;
  146. rt2x00_set_field32(&reg, RF_CSR_CFG_REGNUM, word);
  147. rt2x00_set_field32(&reg, RF_CSR_CFG_WRITE, 0);
  148. rt2x00_set_field32(&reg, RF_CSR_CFG_BUSY, 1);
  149. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG, reg);
  150. WAIT_FOR_RFCSR(rt2x00dev, &reg);
  151. }
  152. *value = rt2x00_get_field32(reg, RF_CSR_CFG_DATA);
  153. mutex_unlock(&rt2x00dev->csr_mutex);
  154. }
  155. static void rt2800_rf_write(struct rt2x00_dev *rt2x00dev,
  156. const unsigned int word, const u32 value)
  157. {
  158. u32 reg;
  159. mutex_lock(&rt2x00dev->csr_mutex);
  160. /*
  161. * Wait until the RF becomes available, afterwards we
  162. * can safely write the new data into the register.
  163. */
  164. if (WAIT_FOR_RF(rt2x00dev, &reg)) {
  165. reg = 0;
  166. rt2x00_set_field32(&reg, RF_CSR_CFG0_REG_VALUE_BW, value);
  167. rt2x00_set_field32(&reg, RF_CSR_CFG0_STANDBYMODE, 0);
  168. rt2x00_set_field32(&reg, RF_CSR_CFG0_SEL, 0);
  169. rt2x00_set_field32(&reg, RF_CSR_CFG0_BUSY, 1);
  170. rt2800_register_write_lock(rt2x00dev, RF_CSR_CFG0, reg);
  171. rt2x00_rf_write(rt2x00dev, word, value);
  172. }
  173. mutex_unlock(&rt2x00dev->csr_mutex);
  174. }
  175. void rt2800_mcu_request(struct rt2x00_dev *rt2x00dev,
  176. const u8 command, const u8 token,
  177. const u8 arg0, const u8 arg1)
  178. {
  179. u32 reg;
  180. /*
  181. * RT2880 and RT3052 don't support MCU requests.
  182. */
  183. if (rt2x00_rt(&rt2x00dev->chip, RT2880) ||
  184. rt2x00_rt(&rt2x00dev->chip, RT3052))
  185. return;
  186. mutex_lock(&rt2x00dev->csr_mutex);
  187. /*
  188. * Wait until the MCU becomes available, afterwards we
  189. * can safely write the new data into the register.
  190. */
  191. if (WAIT_FOR_MCU(rt2x00dev, &reg)) {
  192. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_OWNER, 1);
  193. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_CMD_TOKEN, token);
  194. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG0, arg0);
  195. rt2x00_set_field32(&reg, H2M_MAILBOX_CSR_ARG1, arg1);
  196. rt2800_register_write_lock(rt2x00dev, H2M_MAILBOX_CSR, reg);
  197. reg = 0;
  198. rt2x00_set_field32(&reg, HOST_CMD_CSR_HOST_COMMAND, command);
  199. rt2800_register_write_lock(rt2x00dev, HOST_CMD_CSR, reg);
  200. }
  201. mutex_unlock(&rt2x00dev->csr_mutex);
  202. }
  203. EXPORT_SYMBOL_GPL(rt2800_mcu_request);
  204. #ifdef CONFIG_RT2X00_LIB_DEBUGFS
  205. const struct rt2x00debug rt2800_rt2x00debug = {
  206. .owner = THIS_MODULE,
  207. .csr = {
  208. .read = rt2800_register_read,
  209. .write = rt2800_register_write,
  210. .flags = RT2X00DEBUGFS_OFFSET,
  211. .word_base = CSR_REG_BASE,
  212. .word_size = sizeof(u32),
  213. .word_count = CSR_REG_SIZE / sizeof(u32),
  214. },
  215. .eeprom = {
  216. .read = rt2x00_eeprom_read,
  217. .write = rt2x00_eeprom_write,
  218. .word_base = EEPROM_BASE,
  219. .word_size = sizeof(u16),
  220. .word_count = EEPROM_SIZE / sizeof(u16),
  221. },
  222. .bbp = {
  223. .read = rt2800_bbp_read,
  224. .write = rt2800_bbp_write,
  225. .word_base = BBP_BASE,
  226. .word_size = sizeof(u8),
  227. .word_count = BBP_SIZE / sizeof(u8),
  228. },
  229. .rf = {
  230. .read = rt2x00_rf_read,
  231. .write = rt2800_rf_write,
  232. .word_base = RF_BASE,
  233. .word_size = sizeof(u32),
  234. .word_count = RF_SIZE / sizeof(u32),
  235. },
  236. };
  237. EXPORT_SYMBOL_GPL(rt2800_rt2x00debug);
  238. #endif /* CONFIG_RT2X00_LIB_DEBUGFS */
  239. int rt2800_rfkill_poll(struct rt2x00_dev *rt2x00dev)
  240. {
  241. u32 reg;
  242. rt2800_register_read(rt2x00dev, GPIO_CTRL_CFG, &reg);
  243. return rt2x00_get_field32(reg, GPIO_CTRL_CFG_BIT2);
  244. }
  245. EXPORT_SYMBOL_GPL(rt2800_rfkill_poll);
  246. #ifdef CONFIG_RT2X00_LIB_LEDS
  247. static void rt2800_brightness_set(struct led_classdev *led_cdev,
  248. enum led_brightness brightness)
  249. {
  250. struct rt2x00_led *led =
  251. container_of(led_cdev, struct rt2x00_led, led_dev);
  252. unsigned int enabled = brightness != LED_OFF;
  253. unsigned int bg_mode =
  254. (enabled && led->rt2x00dev->curr_band == IEEE80211_BAND_2GHZ);
  255. unsigned int polarity =
  256. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  257. EEPROM_FREQ_LED_POLARITY);
  258. unsigned int ledmode =
  259. rt2x00_get_field16(led->rt2x00dev->led_mcu_reg,
  260. EEPROM_FREQ_LED_MODE);
  261. if (led->type == LED_TYPE_RADIO) {
  262. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  263. enabled ? 0x20 : 0);
  264. } else if (led->type == LED_TYPE_ASSOC) {
  265. rt2800_mcu_request(led->rt2x00dev, MCU_LED, 0xff, ledmode,
  266. enabled ? (bg_mode ? 0x60 : 0xa0) : 0x20);
  267. } else if (led->type == LED_TYPE_QUALITY) {
  268. /*
  269. * The brightness is divided into 6 levels (0 - 5),
  270. * The specs tell us the following levels:
  271. * 0, 1 ,3, 7, 15, 31
  272. * to determine the level in a simple way we can simply
  273. * work with bitshifting:
  274. * (1 << level) - 1
  275. */
  276. rt2800_mcu_request(led->rt2x00dev, MCU_LED_STRENGTH, 0xff,
  277. (1 << brightness / (LED_FULL / 6)) - 1,
  278. polarity);
  279. }
  280. }
  281. static int rt2800_blink_set(struct led_classdev *led_cdev,
  282. unsigned long *delay_on, unsigned long *delay_off)
  283. {
  284. struct rt2x00_led *led =
  285. container_of(led_cdev, struct rt2x00_led, led_dev);
  286. u32 reg;
  287. rt2800_register_read(led->rt2x00dev, LED_CFG, &reg);
  288. rt2x00_set_field32(&reg, LED_CFG_ON_PERIOD, *delay_on);
  289. rt2x00_set_field32(&reg, LED_CFG_OFF_PERIOD, *delay_off);
  290. rt2x00_set_field32(&reg, LED_CFG_SLOW_BLINK_PERIOD, 3);
  291. rt2x00_set_field32(&reg, LED_CFG_R_LED_MODE, 3);
  292. rt2x00_set_field32(&reg, LED_CFG_G_LED_MODE, 12);
  293. rt2x00_set_field32(&reg, LED_CFG_Y_LED_MODE, 3);
  294. rt2x00_set_field32(&reg, LED_CFG_LED_POLAR, 1);
  295. rt2800_register_write(led->rt2x00dev, LED_CFG, reg);
  296. return 0;
  297. }
  298. void rt2800_init_led(struct rt2x00_dev *rt2x00dev,
  299. struct rt2x00_led *led, enum led_type type)
  300. {
  301. led->rt2x00dev = rt2x00dev;
  302. led->type = type;
  303. led->led_dev.brightness_set = rt2800_brightness_set;
  304. led->led_dev.blink_set = rt2800_blink_set;
  305. led->flags = LED_INITIALIZED;
  306. }
  307. EXPORT_SYMBOL_GPL(rt2800_init_led);
  308. #endif /* CONFIG_RT2X00_LIB_LEDS */
  309. /*
  310. * Configuration handlers.
  311. */
  312. static void rt2800_config_wcid_attr(struct rt2x00_dev *rt2x00dev,
  313. struct rt2x00lib_crypto *crypto,
  314. struct ieee80211_key_conf *key)
  315. {
  316. struct mac_wcid_entry wcid_entry;
  317. struct mac_iveiv_entry iveiv_entry;
  318. u32 offset;
  319. u32 reg;
  320. offset = MAC_WCID_ATTR_ENTRY(key->hw_key_idx);
  321. rt2800_register_read(rt2x00dev, offset, &reg);
  322. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_KEYTAB,
  323. !!(key->flags & IEEE80211_KEY_FLAG_PAIRWISE));
  324. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_CIPHER,
  325. (crypto->cmd == SET_KEY) * crypto->cipher);
  326. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_BSS_IDX,
  327. (crypto->cmd == SET_KEY) * crypto->bssidx);
  328. rt2x00_set_field32(&reg, MAC_WCID_ATTRIBUTE_RX_WIUDF, crypto->cipher);
  329. rt2800_register_write(rt2x00dev, offset, reg);
  330. offset = MAC_IVEIV_ENTRY(key->hw_key_idx);
  331. memset(&iveiv_entry, 0, sizeof(iveiv_entry));
  332. if ((crypto->cipher == CIPHER_TKIP) ||
  333. (crypto->cipher == CIPHER_TKIP_NO_MIC) ||
  334. (crypto->cipher == CIPHER_AES))
  335. iveiv_entry.iv[3] |= 0x20;
  336. iveiv_entry.iv[3] |= key->keyidx << 6;
  337. rt2800_register_multiwrite(rt2x00dev, offset,
  338. &iveiv_entry, sizeof(iveiv_entry));
  339. offset = MAC_WCID_ENTRY(key->hw_key_idx);
  340. memset(&wcid_entry, 0, sizeof(wcid_entry));
  341. if (crypto->cmd == SET_KEY)
  342. memcpy(&wcid_entry, crypto->address, ETH_ALEN);
  343. rt2800_register_multiwrite(rt2x00dev, offset,
  344. &wcid_entry, sizeof(wcid_entry));
  345. }
  346. int rt2800_config_shared_key(struct rt2x00_dev *rt2x00dev,
  347. struct rt2x00lib_crypto *crypto,
  348. struct ieee80211_key_conf *key)
  349. {
  350. struct hw_key_entry key_entry;
  351. struct rt2x00_field32 field;
  352. u32 offset;
  353. u32 reg;
  354. if (crypto->cmd == SET_KEY) {
  355. key->hw_key_idx = (4 * crypto->bssidx) + key->keyidx;
  356. memcpy(key_entry.key, crypto->key,
  357. sizeof(key_entry.key));
  358. memcpy(key_entry.tx_mic, crypto->tx_mic,
  359. sizeof(key_entry.tx_mic));
  360. memcpy(key_entry.rx_mic, crypto->rx_mic,
  361. sizeof(key_entry.rx_mic));
  362. offset = SHARED_KEY_ENTRY(key->hw_key_idx);
  363. rt2800_register_multiwrite(rt2x00dev, offset,
  364. &key_entry, sizeof(key_entry));
  365. }
  366. /*
  367. * The cipher types are stored over multiple registers
  368. * starting with SHARED_KEY_MODE_BASE each word will have
  369. * 32 bits and contains the cipher types for 2 bssidx each.
  370. * Using the correct defines correctly will cause overhead,
  371. * so just calculate the correct offset.
  372. */
  373. field.bit_offset = 4 * (key->hw_key_idx % 8);
  374. field.bit_mask = 0x7 << field.bit_offset;
  375. offset = SHARED_KEY_MODE_ENTRY(key->hw_key_idx / 8);
  376. rt2800_register_read(rt2x00dev, offset, &reg);
  377. rt2x00_set_field32(&reg, field,
  378. (crypto->cmd == SET_KEY) * crypto->cipher);
  379. rt2800_register_write(rt2x00dev, offset, reg);
  380. /*
  381. * Update WCID information
  382. */
  383. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  384. return 0;
  385. }
  386. EXPORT_SYMBOL_GPL(rt2800_config_shared_key);
  387. int rt2800_config_pairwise_key(struct rt2x00_dev *rt2x00dev,
  388. struct rt2x00lib_crypto *crypto,
  389. struct ieee80211_key_conf *key)
  390. {
  391. struct hw_key_entry key_entry;
  392. u32 offset;
  393. if (crypto->cmd == SET_KEY) {
  394. /*
  395. * 1 pairwise key is possible per AID, this means that the AID
  396. * equals our hw_key_idx. Make sure the WCID starts _after_ the
  397. * last possible shared key entry.
  398. */
  399. if (crypto->aid > (256 - 32))
  400. return -ENOSPC;
  401. key->hw_key_idx = 32 + crypto->aid;
  402. memcpy(key_entry.key, crypto->key,
  403. sizeof(key_entry.key));
  404. memcpy(key_entry.tx_mic, crypto->tx_mic,
  405. sizeof(key_entry.tx_mic));
  406. memcpy(key_entry.rx_mic, crypto->rx_mic,
  407. sizeof(key_entry.rx_mic));
  408. offset = PAIRWISE_KEY_ENTRY(key->hw_key_idx);
  409. rt2800_register_multiwrite(rt2x00dev, offset,
  410. &key_entry, sizeof(key_entry));
  411. }
  412. /*
  413. * Update WCID information
  414. */
  415. rt2800_config_wcid_attr(rt2x00dev, crypto, key);
  416. return 0;
  417. }
  418. EXPORT_SYMBOL_GPL(rt2800_config_pairwise_key);
  419. void rt2800_config_filter(struct rt2x00_dev *rt2x00dev,
  420. const unsigned int filter_flags)
  421. {
  422. u32 reg;
  423. /*
  424. * Start configuration steps.
  425. * Note that the version error will always be dropped
  426. * and broadcast frames will always be accepted since
  427. * there is no filter for it at this time.
  428. */
  429. rt2800_register_read(rt2x00dev, RX_FILTER_CFG, &reg);
  430. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CRC_ERROR,
  431. !(filter_flags & FIF_FCSFAIL));
  432. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PHY_ERROR,
  433. !(filter_flags & FIF_PLCPFAIL));
  434. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_TO_ME,
  435. !(filter_flags & FIF_PROMISC_IN_BSS));
  436. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_NOT_MY_BSSD, 0);
  437. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_VER_ERROR, 1);
  438. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_MULTICAST,
  439. !(filter_flags & FIF_ALLMULTI));
  440. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BROADCAST, 0);
  441. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_DUPLICATE, 1);
  442. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END_ACK,
  443. !(filter_flags & FIF_CONTROL));
  444. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CF_END,
  445. !(filter_flags & FIF_CONTROL));
  446. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_ACK,
  447. !(filter_flags & FIF_CONTROL));
  448. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CTS,
  449. !(filter_flags & FIF_CONTROL));
  450. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_RTS,
  451. !(filter_flags & FIF_CONTROL));
  452. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_PSPOLL,
  453. !(filter_flags & FIF_PSPOLL));
  454. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BA, 1);
  455. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_BAR, 0);
  456. rt2x00_set_field32(&reg, RX_FILTER_CFG_DROP_CNTL,
  457. !(filter_flags & FIF_CONTROL));
  458. rt2800_register_write(rt2x00dev, RX_FILTER_CFG, reg);
  459. }
  460. EXPORT_SYMBOL_GPL(rt2800_config_filter);
  461. void rt2800_config_intf(struct rt2x00_dev *rt2x00dev, struct rt2x00_intf *intf,
  462. struct rt2x00intf_conf *conf, const unsigned int flags)
  463. {
  464. unsigned int beacon_base;
  465. u32 reg;
  466. if (flags & CONFIG_UPDATE_TYPE) {
  467. /*
  468. * Clear current synchronisation setup.
  469. * For the Beacon base registers we only need to clear
  470. * the first byte since that byte contains the VALID and OWNER
  471. * bits which (when set to 0) will invalidate the entire beacon.
  472. */
  473. beacon_base = HW_BEACON_OFFSET(intf->beacon->entry_idx);
  474. rt2800_register_write(rt2x00dev, beacon_base, 0);
  475. /*
  476. * Enable synchronisation.
  477. */
  478. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  479. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 1);
  480. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, conf->sync);
  481. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE,
  482. (conf->sync == TSF_SYNC_BEACON));
  483. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  484. }
  485. if (flags & CONFIG_UPDATE_MAC) {
  486. reg = le32_to_cpu(conf->mac[1]);
  487. rt2x00_set_field32(&reg, MAC_ADDR_DW1_UNICAST_TO_ME_MASK, 0xff);
  488. conf->mac[1] = cpu_to_le32(reg);
  489. rt2800_register_multiwrite(rt2x00dev, MAC_ADDR_DW0,
  490. conf->mac, sizeof(conf->mac));
  491. }
  492. if (flags & CONFIG_UPDATE_BSSID) {
  493. reg = le32_to_cpu(conf->bssid[1]);
  494. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_ID_MASK, 0);
  495. rt2x00_set_field32(&reg, MAC_BSSID_DW1_BSS_BCN_NUM, 0);
  496. conf->bssid[1] = cpu_to_le32(reg);
  497. rt2800_register_multiwrite(rt2x00dev, MAC_BSSID_DW0,
  498. conf->bssid, sizeof(conf->bssid));
  499. }
  500. }
  501. EXPORT_SYMBOL_GPL(rt2800_config_intf);
  502. void rt2800_config_erp(struct rt2x00_dev *rt2x00dev, struct rt2x00lib_erp *erp)
  503. {
  504. u32 reg;
  505. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  506. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_RX_ACK_TIMEOUT, 0x20);
  507. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  508. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  509. rt2x00_set_field32(&reg, AUTO_RSP_CFG_BAC_ACK_POLICY,
  510. !!erp->short_preamble);
  511. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AR_PREAMBLE,
  512. !!erp->short_preamble);
  513. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  514. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  515. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL,
  516. erp->cts_protection ? 2 : 0);
  517. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  518. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE,
  519. erp->basic_rates);
  520. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  521. rt2800_register_read(rt2x00dev, BKOFF_SLOT_CFG, &reg);
  522. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_SLOT_TIME, erp->slot_time);
  523. rt2x00_set_field32(&reg, BKOFF_SLOT_CFG_CC_DELAY_TIME, 2);
  524. rt2800_register_write(rt2x00dev, BKOFF_SLOT_CFG, reg);
  525. rt2800_register_read(rt2x00dev, XIFS_TIME_CFG, &reg);
  526. rt2x00_set_field32(&reg, XIFS_TIME_CFG_CCKM_SIFS_TIME, erp->sifs);
  527. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_SIFS_TIME, erp->sifs);
  528. rt2x00_set_field32(&reg, XIFS_TIME_CFG_OFDM_XIFS_TIME, 4);
  529. rt2x00_set_field32(&reg, XIFS_TIME_CFG_EIFS, erp->eifs);
  530. rt2x00_set_field32(&reg, XIFS_TIME_CFG_BB_RXEND_ENABLE, 1);
  531. rt2800_register_write(rt2x00dev, XIFS_TIME_CFG, reg);
  532. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  533. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL,
  534. erp->beacon_int * 16);
  535. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  536. }
  537. EXPORT_SYMBOL_GPL(rt2800_config_erp);
  538. void rt2800_config_ant(struct rt2x00_dev *rt2x00dev, struct antenna_setup *ant)
  539. {
  540. u8 r1;
  541. u8 r3;
  542. rt2800_bbp_read(rt2x00dev, 1, &r1);
  543. rt2800_bbp_read(rt2x00dev, 3, &r3);
  544. /*
  545. * Configure the TX antenna.
  546. */
  547. switch ((int)ant->tx) {
  548. case 1:
  549. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 0);
  550. if (rt2x00_intf_is_pci(rt2x00dev))
  551. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  552. break;
  553. case 2:
  554. rt2x00_set_field8(&r1, BBP1_TX_ANTENNA, 2);
  555. break;
  556. case 3:
  557. /* Do nothing */
  558. break;
  559. }
  560. /*
  561. * Configure the RX antenna.
  562. */
  563. switch ((int)ant->rx) {
  564. case 1:
  565. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 0);
  566. break;
  567. case 2:
  568. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 1);
  569. break;
  570. case 3:
  571. rt2x00_set_field8(&r3, BBP3_RX_ANTENNA, 2);
  572. break;
  573. }
  574. rt2800_bbp_write(rt2x00dev, 3, r3);
  575. rt2800_bbp_write(rt2x00dev, 1, r1);
  576. }
  577. EXPORT_SYMBOL_GPL(rt2800_config_ant);
  578. static void rt2800_config_lna_gain(struct rt2x00_dev *rt2x00dev,
  579. struct rt2x00lib_conf *libconf)
  580. {
  581. u16 eeprom;
  582. short lna_gain;
  583. if (libconf->rf.channel <= 14) {
  584. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  585. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_BG);
  586. } else if (libconf->rf.channel <= 64) {
  587. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &eeprom);
  588. lna_gain = rt2x00_get_field16(eeprom, EEPROM_LNA_A0);
  589. } else if (libconf->rf.channel <= 128) {
  590. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &eeprom);
  591. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_BG2_LNA_A1);
  592. } else {
  593. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &eeprom);
  594. lna_gain = rt2x00_get_field16(eeprom, EEPROM_RSSI_A2_LNA_A2);
  595. }
  596. rt2x00dev->lna_gain = lna_gain;
  597. }
  598. static void rt2800_config_channel_rt2x(struct rt2x00_dev *rt2x00dev,
  599. struct ieee80211_conf *conf,
  600. struct rf_channel *rf,
  601. struct channel_info *info)
  602. {
  603. rt2x00_set_field32(&rf->rf4, RF4_FREQ_OFFSET, rt2x00dev->freq_offset);
  604. if (rt2x00dev->default_ant.tx == 1)
  605. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_TX1, 1);
  606. if (rt2x00dev->default_ant.rx == 1) {
  607. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX1, 1);
  608. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  609. } else if (rt2x00dev->default_ant.rx == 2)
  610. rt2x00_set_field32(&rf->rf2, RF2_ANTENNA_RX2, 1);
  611. if (rf->channel > 14) {
  612. /*
  613. * When TX power is below 0, we should increase it by 7 to
  614. * make it a positive value (Minumum value is -7).
  615. * However this means that values between 0 and 7 have
  616. * double meaning, and we should set a 7DBm boost flag.
  617. */
  618. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A_7DBM_BOOST,
  619. (info->tx_power1 >= 0));
  620. if (info->tx_power1 < 0)
  621. info->tx_power1 += 7;
  622. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_A,
  623. TXPOWER_A_TO_DEV(info->tx_power1));
  624. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A_7DBM_BOOST,
  625. (info->tx_power2 >= 0));
  626. if (info->tx_power2 < 0)
  627. info->tx_power2 += 7;
  628. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_A,
  629. TXPOWER_A_TO_DEV(info->tx_power2));
  630. } else {
  631. rt2x00_set_field32(&rf->rf3, RF3_TXPOWER_G,
  632. TXPOWER_G_TO_DEV(info->tx_power1));
  633. rt2x00_set_field32(&rf->rf4, RF4_TXPOWER_G,
  634. TXPOWER_G_TO_DEV(info->tx_power2));
  635. }
  636. rt2x00_set_field32(&rf->rf4, RF4_HT40, conf_is_ht40(conf));
  637. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  638. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  639. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  640. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  641. udelay(200);
  642. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  643. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  644. rt2800_rf_write(rt2x00dev, 3, rf->rf3 | 0x00000004);
  645. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  646. udelay(200);
  647. rt2800_rf_write(rt2x00dev, 1, rf->rf1);
  648. rt2800_rf_write(rt2x00dev, 2, rf->rf2);
  649. rt2800_rf_write(rt2x00dev, 3, rf->rf3 & ~0x00000004);
  650. rt2800_rf_write(rt2x00dev, 4, rf->rf4);
  651. }
  652. static void rt2800_config_channel_rt3x(struct rt2x00_dev *rt2x00dev,
  653. struct ieee80211_conf *conf,
  654. struct rf_channel *rf,
  655. struct channel_info *info)
  656. {
  657. u8 rfcsr;
  658. rt2800_rfcsr_write(rt2x00dev, 2, rf->rf1);
  659. rt2800_rfcsr_write(rt2x00dev, 3, rf->rf3);
  660. rt2800_rfcsr_read(rt2x00dev, 6, &rfcsr);
  661. rt2x00_set_field8(&rfcsr, RFCSR6_R, rf->rf2);
  662. rt2800_rfcsr_write(rt2x00dev, 6, rfcsr);
  663. rt2800_rfcsr_read(rt2x00dev, 12, &rfcsr);
  664. rt2x00_set_field8(&rfcsr, RFCSR12_TX_POWER,
  665. TXPOWER_G_TO_DEV(info->tx_power1));
  666. rt2800_rfcsr_write(rt2x00dev, 12, rfcsr);
  667. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  668. rt2x00_set_field8(&rfcsr, RFCSR23_FREQ_OFFSET, rt2x00dev->freq_offset);
  669. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  670. rt2800_rfcsr_write(rt2x00dev, 24,
  671. rt2x00dev->calibration[conf_is_ht40(conf)]);
  672. rt2800_rfcsr_read(rt2x00dev, 23, &rfcsr);
  673. rt2x00_set_field8(&rfcsr, RFCSR7_RF_TUNING, 1);
  674. rt2800_rfcsr_write(rt2x00dev, 23, rfcsr);
  675. }
  676. static void rt2800_config_channel(struct rt2x00_dev *rt2x00dev,
  677. struct ieee80211_conf *conf,
  678. struct rf_channel *rf,
  679. struct channel_info *info)
  680. {
  681. u32 reg;
  682. unsigned int tx_pin;
  683. u8 bbp;
  684. if ((rt2x00_rt(&rt2x00dev->chip, RT3070) ||
  685. rt2x00_rt(&rt2x00dev->chip, RT3090)) &&
  686. (rt2x00_rf(&rt2x00dev->chip, RF2020) ||
  687. rt2x00_rf(&rt2x00dev->chip, RF3020) ||
  688. rt2x00_rf(&rt2x00dev->chip, RF3021) ||
  689. rt2x00_rf(&rt2x00dev->chip, RF3022)))
  690. rt2800_config_channel_rt3x(rt2x00dev, conf, rf, info);
  691. else
  692. rt2800_config_channel_rt2x(rt2x00dev, conf, rf, info);
  693. /*
  694. * Change BBP settings
  695. */
  696. rt2800_bbp_write(rt2x00dev, 62, 0x37 - rt2x00dev->lna_gain);
  697. rt2800_bbp_write(rt2x00dev, 63, 0x37 - rt2x00dev->lna_gain);
  698. rt2800_bbp_write(rt2x00dev, 64, 0x37 - rt2x00dev->lna_gain);
  699. rt2800_bbp_write(rt2x00dev, 86, 0);
  700. if (rf->channel <= 14) {
  701. if (test_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags)) {
  702. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  703. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  704. } else {
  705. rt2800_bbp_write(rt2x00dev, 82, 0x84);
  706. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  707. }
  708. } else {
  709. rt2800_bbp_write(rt2x00dev, 82, 0xf2);
  710. if (test_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags))
  711. rt2800_bbp_write(rt2x00dev, 75, 0x46);
  712. else
  713. rt2800_bbp_write(rt2x00dev, 75, 0x50);
  714. }
  715. rt2800_register_read(rt2x00dev, TX_BAND_CFG, &reg);
  716. rt2x00_set_field32(&reg, TX_BAND_CFG_HT40_PLUS, conf_is_ht40_plus(conf));
  717. rt2x00_set_field32(&reg, TX_BAND_CFG_A, rf->channel > 14);
  718. rt2x00_set_field32(&reg, TX_BAND_CFG_BG, rf->channel <= 14);
  719. rt2800_register_write(rt2x00dev, TX_BAND_CFG, reg);
  720. tx_pin = 0;
  721. /* Turn on unused PA or LNA when not using 1T or 1R */
  722. if (rt2x00dev->default_ant.tx != 1) {
  723. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A1_EN, 1);
  724. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G1_EN, 1);
  725. }
  726. /* Turn on unused PA or LNA when not using 1T or 1R */
  727. if (rt2x00dev->default_ant.rx != 1) {
  728. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A1_EN, 1);
  729. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G1_EN, 1);
  730. }
  731. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_A0_EN, 1);
  732. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_LNA_PE_G0_EN, 1);
  733. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_RFTR_EN, 1);
  734. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_TRSW_EN, 1);
  735. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_G0_EN, rf->channel <= 14);
  736. rt2x00_set_field32(&tx_pin, TX_PIN_CFG_PA_PE_A0_EN, rf->channel > 14);
  737. rt2800_register_write(rt2x00dev, TX_PIN_CFG, tx_pin);
  738. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  739. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * conf_is_ht40(conf));
  740. rt2800_bbp_write(rt2x00dev, 4, bbp);
  741. rt2800_bbp_read(rt2x00dev, 3, &bbp);
  742. rt2x00_set_field8(&bbp, BBP3_HT40_PLUS, conf_is_ht40_plus(conf));
  743. rt2800_bbp_write(rt2x00dev, 3, bbp);
  744. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  745. if (conf_is_ht40(conf)) {
  746. rt2800_bbp_write(rt2x00dev, 69, 0x1a);
  747. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  748. rt2800_bbp_write(rt2x00dev, 73, 0x16);
  749. } else {
  750. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  751. rt2800_bbp_write(rt2x00dev, 70, 0x08);
  752. rt2800_bbp_write(rt2x00dev, 73, 0x11);
  753. }
  754. }
  755. msleep(1);
  756. }
  757. static void rt2800_config_txpower(struct rt2x00_dev *rt2x00dev,
  758. const int txpower)
  759. {
  760. u32 reg;
  761. u32 value = TXPOWER_G_TO_DEV(txpower);
  762. u8 r1;
  763. rt2800_bbp_read(rt2x00dev, 1, &r1);
  764. rt2x00_set_field8(&reg, BBP1_TX_POWER, 0);
  765. rt2800_bbp_write(rt2x00dev, 1, r1);
  766. rt2800_register_read(rt2x00dev, TX_PWR_CFG_0, &reg);
  767. rt2x00_set_field32(&reg, TX_PWR_CFG_0_1MBS, value);
  768. rt2x00_set_field32(&reg, TX_PWR_CFG_0_2MBS, value);
  769. rt2x00_set_field32(&reg, TX_PWR_CFG_0_55MBS, value);
  770. rt2x00_set_field32(&reg, TX_PWR_CFG_0_11MBS, value);
  771. rt2x00_set_field32(&reg, TX_PWR_CFG_0_6MBS, value);
  772. rt2x00_set_field32(&reg, TX_PWR_CFG_0_9MBS, value);
  773. rt2x00_set_field32(&reg, TX_PWR_CFG_0_12MBS, value);
  774. rt2x00_set_field32(&reg, TX_PWR_CFG_0_18MBS, value);
  775. rt2800_register_write(rt2x00dev, TX_PWR_CFG_0, reg);
  776. rt2800_register_read(rt2x00dev, TX_PWR_CFG_1, &reg);
  777. rt2x00_set_field32(&reg, TX_PWR_CFG_1_24MBS, value);
  778. rt2x00_set_field32(&reg, TX_PWR_CFG_1_36MBS, value);
  779. rt2x00_set_field32(&reg, TX_PWR_CFG_1_48MBS, value);
  780. rt2x00_set_field32(&reg, TX_PWR_CFG_1_54MBS, value);
  781. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS0, value);
  782. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS1, value);
  783. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS2, value);
  784. rt2x00_set_field32(&reg, TX_PWR_CFG_1_MCS3, value);
  785. rt2800_register_write(rt2x00dev, TX_PWR_CFG_1, reg);
  786. rt2800_register_read(rt2x00dev, TX_PWR_CFG_2, &reg);
  787. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS4, value);
  788. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS5, value);
  789. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS6, value);
  790. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS7, value);
  791. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS8, value);
  792. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS9, value);
  793. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS10, value);
  794. rt2x00_set_field32(&reg, TX_PWR_CFG_2_MCS11, value);
  795. rt2800_register_write(rt2x00dev, TX_PWR_CFG_2, reg);
  796. rt2800_register_read(rt2x00dev, TX_PWR_CFG_3, &reg);
  797. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS12, value);
  798. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS13, value);
  799. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS14, value);
  800. rt2x00_set_field32(&reg, TX_PWR_CFG_3_MCS15, value);
  801. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN1, value);
  802. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN2, value);
  803. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN3, value);
  804. rt2x00_set_field32(&reg, TX_PWR_CFG_3_UKNOWN4, value);
  805. rt2800_register_write(rt2x00dev, TX_PWR_CFG_3, reg);
  806. rt2800_register_read(rt2x00dev, TX_PWR_CFG_4, &reg);
  807. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN5, value);
  808. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN6, value);
  809. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN7, value);
  810. rt2x00_set_field32(&reg, TX_PWR_CFG_4_UKNOWN8, value);
  811. rt2800_register_write(rt2x00dev, TX_PWR_CFG_4, reg);
  812. }
  813. static void rt2800_config_retry_limit(struct rt2x00_dev *rt2x00dev,
  814. struct rt2x00lib_conf *libconf)
  815. {
  816. u32 reg;
  817. rt2800_register_read(rt2x00dev, TX_RTY_CFG, &reg);
  818. rt2x00_set_field32(&reg, TX_RTY_CFG_SHORT_RTY_LIMIT,
  819. libconf->conf->short_frame_max_tx_count);
  820. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_LIMIT,
  821. libconf->conf->long_frame_max_tx_count);
  822. rt2x00_set_field32(&reg, TX_RTY_CFG_LONG_RTY_THRE, 2000);
  823. rt2x00_set_field32(&reg, TX_RTY_CFG_NON_AGG_RTY_MODE, 0);
  824. rt2x00_set_field32(&reg, TX_RTY_CFG_AGG_RTY_MODE, 0);
  825. rt2x00_set_field32(&reg, TX_RTY_CFG_TX_AUTO_FB_ENABLE, 1);
  826. rt2800_register_write(rt2x00dev, TX_RTY_CFG, reg);
  827. }
  828. static void rt2800_config_ps(struct rt2x00_dev *rt2x00dev,
  829. struct rt2x00lib_conf *libconf)
  830. {
  831. enum dev_state state =
  832. (libconf->conf->flags & IEEE80211_CONF_PS) ?
  833. STATE_SLEEP : STATE_AWAKE;
  834. u32 reg;
  835. if (state == STATE_SLEEP) {
  836. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, 0);
  837. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  838. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 5);
  839. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE,
  840. libconf->conf->listen_interval - 1);
  841. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 1);
  842. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  843. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  844. } else {
  845. rt2x00dev->ops->lib->set_device_state(rt2x00dev, state);
  846. rt2800_register_read(rt2x00dev, AUTOWAKEUP_CFG, &reg);
  847. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTO_LEAD_TIME, 0);
  848. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_TBCN_BEFORE_WAKE, 0);
  849. rt2x00_set_field32(&reg, AUTOWAKEUP_CFG_AUTOWAKE, 0);
  850. rt2800_register_write(rt2x00dev, AUTOWAKEUP_CFG, reg);
  851. }
  852. }
  853. void rt2800_config(struct rt2x00_dev *rt2x00dev,
  854. struct rt2x00lib_conf *libconf,
  855. const unsigned int flags)
  856. {
  857. /* Always recalculate LNA gain before changing configuration */
  858. rt2800_config_lna_gain(rt2x00dev, libconf);
  859. if (flags & IEEE80211_CONF_CHANGE_CHANNEL)
  860. rt2800_config_channel(rt2x00dev, libconf->conf,
  861. &libconf->rf, &libconf->channel);
  862. if (flags & IEEE80211_CONF_CHANGE_POWER)
  863. rt2800_config_txpower(rt2x00dev, libconf->conf->power_level);
  864. if (flags & IEEE80211_CONF_CHANGE_RETRY_LIMITS)
  865. rt2800_config_retry_limit(rt2x00dev, libconf);
  866. if (flags & IEEE80211_CONF_CHANGE_PS)
  867. rt2800_config_ps(rt2x00dev, libconf);
  868. }
  869. EXPORT_SYMBOL_GPL(rt2800_config);
  870. /*
  871. * Link tuning
  872. */
  873. void rt2800_link_stats(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  874. {
  875. u32 reg;
  876. /*
  877. * Update FCS error count from register.
  878. */
  879. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  880. qual->rx_failed = rt2x00_get_field32(reg, RX_STA_CNT0_CRC_ERR);
  881. }
  882. EXPORT_SYMBOL_GPL(rt2800_link_stats);
  883. static u8 rt2800_get_default_vgc(struct rt2x00_dev *rt2x00dev)
  884. {
  885. if (rt2x00dev->curr_band == IEEE80211_BAND_2GHZ) {
  886. if (rt2x00_intf_is_usb(rt2x00dev) &&
  887. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION)
  888. return 0x1c + (2 * rt2x00dev->lna_gain);
  889. else
  890. return 0x2e + rt2x00dev->lna_gain;
  891. }
  892. if (!test_bit(CONFIG_CHANNEL_HT40, &rt2x00dev->flags))
  893. return 0x32 + (rt2x00dev->lna_gain * 5) / 3;
  894. else
  895. return 0x3a + (rt2x00dev->lna_gain * 5) / 3;
  896. }
  897. static inline void rt2800_set_vgc(struct rt2x00_dev *rt2x00dev,
  898. struct link_qual *qual, u8 vgc_level)
  899. {
  900. if (qual->vgc_level != vgc_level) {
  901. rt2800_bbp_write(rt2x00dev, 66, vgc_level);
  902. qual->vgc_level = vgc_level;
  903. qual->vgc_level_reg = vgc_level;
  904. }
  905. }
  906. void rt2800_reset_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual)
  907. {
  908. rt2800_set_vgc(rt2x00dev, qual, rt2800_get_default_vgc(rt2x00dev));
  909. }
  910. EXPORT_SYMBOL_GPL(rt2800_reset_tuner);
  911. void rt2800_link_tuner(struct rt2x00_dev *rt2x00dev, struct link_qual *qual,
  912. const u32 count)
  913. {
  914. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION)
  915. return;
  916. /*
  917. * When RSSI is better then -80 increase VGC level with 0x10
  918. */
  919. rt2800_set_vgc(rt2x00dev, qual,
  920. rt2800_get_default_vgc(rt2x00dev) +
  921. ((qual->rssi > -80) * 0x10));
  922. }
  923. EXPORT_SYMBOL_GPL(rt2800_link_tuner);
  924. /*
  925. * Initialization functions.
  926. */
  927. int rt2800_init_registers(struct rt2x00_dev *rt2x00dev)
  928. {
  929. u32 reg;
  930. unsigned int i;
  931. if (rt2x00_intf_is_usb(rt2x00dev)) {
  932. /*
  933. * Wait until BBP and RF are ready.
  934. */
  935. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  936. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  937. if (reg && reg != ~0)
  938. break;
  939. msleep(1);
  940. }
  941. if (i == REGISTER_BUSY_COUNT) {
  942. ERROR(rt2x00dev, "Unstable hardware.\n");
  943. return -EBUSY;
  944. }
  945. rt2800_register_read(rt2x00dev, PBF_SYS_CTRL, &reg);
  946. rt2800_register_write(rt2x00dev, PBF_SYS_CTRL,
  947. reg & ~0x00002000);
  948. } else if (rt2x00_intf_is_pci(rt2x00dev))
  949. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  950. rt2800_register_read(rt2x00dev, MAC_SYS_CTRL, &reg);
  951. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_CSR, 1);
  952. rt2x00_set_field32(&reg, MAC_SYS_CTRL_RESET_BBP, 1);
  953. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, reg);
  954. if (rt2x00_intf_is_usb(rt2x00dev)) {
  955. rt2800_register_write(rt2x00dev, USB_DMA_CFG, 0x00000000);
  956. #ifdef CONFIG_RT2800USB
  957. rt2x00usb_vendor_request_sw(rt2x00dev, USB_DEVICE_MODE, 0,
  958. USB_MODE_RESET, REGISTER_TIMEOUT);
  959. #endif
  960. }
  961. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  962. rt2800_register_read(rt2x00dev, BCN_OFFSET0, &reg);
  963. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN0, 0xe0); /* 0x3800 */
  964. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN1, 0xe8); /* 0x3a00 */
  965. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN2, 0xf0); /* 0x3c00 */
  966. rt2x00_set_field32(&reg, BCN_OFFSET0_BCN3, 0xf8); /* 0x3e00 */
  967. rt2800_register_write(rt2x00dev, BCN_OFFSET0, reg);
  968. rt2800_register_read(rt2x00dev, BCN_OFFSET1, &reg);
  969. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN4, 0xc8); /* 0x3200 */
  970. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN5, 0xd0); /* 0x3400 */
  971. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN6, 0x77); /* 0x1dc0 */
  972. rt2x00_set_field32(&reg, BCN_OFFSET1_BCN7, 0x6f); /* 0x1bc0 */
  973. rt2800_register_write(rt2x00dev, BCN_OFFSET1, reg);
  974. rt2800_register_write(rt2x00dev, LEGACY_BASIC_RATE, 0x0000013f);
  975. rt2800_register_write(rt2x00dev, HT_BASIC_RATE, 0x00008003);
  976. rt2800_register_write(rt2x00dev, MAC_SYS_CTRL, 0x00000000);
  977. rt2800_register_read(rt2x00dev, BCN_TIME_CFG, &reg);
  978. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_INTERVAL, 0);
  979. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_TICKING, 0);
  980. rt2x00_set_field32(&reg, BCN_TIME_CFG_TSF_SYNC, 0);
  981. rt2x00_set_field32(&reg, BCN_TIME_CFG_TBTT_ENABLE, 0);
  982. rt2x00_set_field32(&reg, BCN_TIME_CFG_BEACON_GEN, 0);
  983. rt2x00_set_field32(&reg, BCN_TIME_CFG_TX_TIME_COMPENSATE, 0);
  984. rt2800_register_write(rt2x00dev, BCN_TIME_CFG, reg);
  985. if (rt2x00_intf_is_usb(rt2x00dev) &&
  986. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  987. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000400);
  988. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00000000);
  989. rt2800_register_write(rt2x00dev, TX_SW_CFG2, 0x00000000);
  990. } else {
  991. rt2800_register_write(rt2x00dev, TX_SW_CFG0, 0x00000000);
  992. rt2800_register_write(rt2x00dev, TX_SW_CFG1, 0x00080606);
  993. }
  994. rt2800_register_read(rt2x00dev, TX_LINK_CFG, &reg);
  995. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB_LIFETIME, 32);
  996. rt2x00_set_field32(&reg, TX_LINK_CFG_MFB_ENABLE, 0);
  997. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_UMFS_ENABLE, 0);
  998. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_MRQ_EN, 0);
  999. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_RDG_EN, 0);
  1000. rt2x00_set_field32(&reg, TX_LINK_CFG_TX_CF_ACK_EN, 1);
  1001. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFB, 0);
  1002. rt2x00_set_field32(&reg, TX_LINK_CFG_REMOTE_MFS, 0);
  1003. rt2800_register_write(rt2x00dev, TX_LINK_CFG, reg);
  1004. rt2800_register_read(rt2x00dev, TX_TIMEOUT_CFG, &reg);
  1005. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_MPDU_LIFETIME, 9);
  1006. rt2x00_set_field32(&reg, TX_TIMEOUT_CFG_TX_OP_TIMEOUT, 10);
  1007. rt2800_register_write(rt2x00dev, TX_TIMEOUT_CFG, reg);
  1008. rt2800_register_read(rt2x00dev, MAX_LEN_CFG, &reg);
  1009. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_MPDU, AGGREGATION_SIZE);
  1010. if (rt2x00_rev(&rt2x00dev->chip) >= RT2880E_VERSION &&
  1011. rt2x00_rev(&rt2x00dev->chip) < RT3070_VERSION)
  1012. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 2);
  1013. else
  1014. rt2x00_set_field32(&reg, MAX_LEN_CFG_MAX_PSDU, 1);
  1015. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_PSDU, 0);
  1016. rt2x00_set_field32(&reg, MAX_LEN_CFG_MIN_MPDU, 0);
  1017. rt2800_register_write(rt2x00dev, MAX_LEN_CFG, reg);
  1018. rt2800_register_write(rt2x00dev, PBF_MAX_PCNT, 0x1f3fbf9f);
  1019. rt2800_register_read(rt2x00dev, AUTO_RSP_CFG, &reg);
  1020. rt2x00_set_field32(&reg, AUTO_RSP_CFG_AUTORESPONDER, 1);
  1021. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MMODE, 0);
  1022. rt2x00_set_field32(&reg, AUTO_RSP_CFG_CTS_40_MREF, 0);
  1023. rt2x00_set_field32(&reg, AUTO_RSP_CFG_DUAL_CTS_EN, 0);
  1024. rt2x00_set_field32(&reg, AUTO_RSP_CFG_ACK_CTS_PSM_BIT, 0);
  1025. rt2800_register_write(rt2x00dev, AUTO_RSP_CFG, reg);
  1026. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1027. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_RATE, 8);
  1028. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_CTRL, 0);
  1029. rt2x00_set_field32(&reg, CCK_PROT_CFG_PROTECT_NAV, 1);
  1030. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1031. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1032. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1033. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1034. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1035. rt2x00_set_field32(&reg, CCK_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1036. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1037. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1038. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_RATE, 8);
  1039. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_CTRL, 0);
  1040. rt2x00_set_field32(&reg, OFDM_PROT_CFG_PROTECT_NAV, 1);
  1041. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1042. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1043. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1044. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1045. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1046. rt2x00_set_field32(&reg, OFDM_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1047. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1048. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1049. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_RATE, 0x4004);
  1050. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_CTRL, 0);
  1051. rt2x00_set_field32(&reg, MM20_PROT_CFG_PROTECT_NAV, 1);
  1052. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1053. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1054. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1055. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1056. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1057. rt2x00_set_field32(&reg, MM20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1058. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1059. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1060. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_RATE, 0x4084);
  1061. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_CTRL, 0);
  1062. rt2x00_set_field32(&reg, MM40_PROT_CFG_PROTECT_NAV, 1);
  1063. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1064. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1065. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1066. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1067. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1068. rt2x00_set_field32(&reg, MM40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1069. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1070. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1071. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_RATE, 0x4004);
  1072. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_CTRL, 0);
  1073. rt2x00_set_field32(&reg, GF20_PROT_CFG_PROTECT_NAV, 1);
  1074. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1075. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1076. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1077. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_MM40, 0);
  1078. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1079. rt2x00_set_field32(&reg, GF20_PROT_CFG_TX_OP_ALLOW_GF40, 0);
  1080. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1081. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1082. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_RATE, 0x4084);
  1083. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_CTRL, 0);
  1084. rt2x00_set_field32(&reg, GF40_PROT_CFG_PROTECT_NAV, 1);
  1085. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_CCK, 1);
  1086. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_OFDM, 1);
  1087. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM20, 1);
  1088. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_MM40, 1);
  1089. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF20, 1);
  1090. rt2x00_set_field32(&reg, GF40_PROT_CFG_TX_OP_ALLOW_GF40, 1);
  1091. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1092. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1093. rt2800_register_write(rt2x00dev, PBF_CFG, 0xf40006);
  1094. rt2800_register_read(rt2x00dev, WPDMA_GLO_CFG, &reg);
  1095. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_TX_DMA, 0);
  1096. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_DMA_BUSY, 0);
  1097. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_ENABLE_RX_DMA, 0);
  1098. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_DMA_BUSY, 0);
  1099. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_WP_DMA_BURST_SIZE, 3);
  1100. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_TX_WRITEBACK_DONE, 0);
  1101. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_BIG_ENDIAN, 0);
  1102. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_RX_HDR_SCATTER, 0);
  1103. rt2x00_set_field32(&reg, WPDMA_GLO_CFG_HDR_SEG_LEN, 0);
  1104. rt2800_register_write(rt2x00dev, WPDMA_GLO_CFG, reg);
  1105. }
  1106. rt2800_register_write(rt2x00dev, TXOP_CTRL_CFG, 0x0000583f);
  1107. rt2800_register_write(rt2x00dev, TXOP_HLDR_ET, 0x00000002);
  1108. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1109. rt2x00_set_field32(&reg, TX_RTS_CFG_AUTO_RTS_RETRY_LIMIT, 32);
  1110. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES,
  1111. IEEE80211_MAX_RTS_THRESHOLD);
  1112. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_FBK_EN, 0);
  1113. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1114. rt2800_register_write(rt2x00dev, EXP_ACK_TIME, 0x002400ca);
  1115. rt2800_register_write(rt2x00dev, PWR_PIN_CFG, 0x00000003);
  1116. /*
  1117. * ASIC will keep garbage value after boot, clear encryption keys.
  1118. */
  1119. for (i = 0; i < 4; i++)
  1120. rt2800_register_write(rt2x00dev,
  1121. SHARED_KEY_MODE_ENTRY(i), 0);
  1122. for (i = 0; i < 256; i++) {
  1123. u32 wcid[2] = { 0xffffffff, 0x00ffffff };
  1124. rt2800_register_multiwrite(rt2x00dev, MAC_WCID_ENTRY(i),
  1125. wcid, sizeof(wcid));
  1126. rt2800_register_write(rt2x00dev, MAC_WCID_ATTR_ENTRY(i), 1);
  1127. rt2800_register_write(rt2x00dev, MAC_IVEIV_ENTRY(i), 0);
  1128. }
  1129. /*
  1130. * Clear all beacons
  1131. * For the Beacon base registers we only need to clear
  1132. * the first byte since that byte contains the VALID and OWNER
  1133. * bits which (when set to 0) will invalidate the entire beacon.
  1134. */
  1135. rt2800_register_write(rt2x00dev, HW_BEACON_BASE0, 0);
  1136. rt2800_register_write(rt2x00dev, HW_BEACON_BASE1, 0);
  1137. rt2800_register_write(rt2x00dev, HW_BEACON_BASE2, 0);
  1138. rt2800_register_write(rt2x00dev, HW_BEACON_BASE3, 0);
  1139. rt2800_register_write(rt2x00dev, HW_BEACON_BASE4, 0);
  1140. rt2800_register_write(rt2x00dev, HW_BEACON_BASE5, 0);
  1141. rt2800_register_write(rt2x00dev, HW_BEACON_BASE6, 0);
  1142. rt2800_register_write(rt2x00dev, HW_BEACON_BASE7, 0);
  1143. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1144. rt2800_register_read(rt2x00dev, USB_CYC_CFG, &reg);
  1145. rt2x00_set_field32(&reg, USB_CYC_CFG_CLOCK_CYCLE, 30);
  1146. rt2800_register_write(rt2x00dev, USB_CYC_CFG, reg);
  1147. }
  1148. rt2800_register_read(rt2x00dev, HT_FBK_CFG0, &reg);
  1149. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS0FBK, 0);
  1150. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS1FBK, 0);
  1151. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS2FBK, 1);
  1152. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS3FBK, 2);
  1153. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS4FBK, 3);
  1154. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS5FBK, 4);
  1155. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS6FBK, 5);
  1156. rt2x00_set_field32(&reg, HT_FBK_CFG0_HTMCS7FBK, 6);
  1157. rt2800_register_write(rt2x00dev, HT_FBK_CFG0, reg);
  1158. rt2800_register_read(rt2x00dev, HT_FBK_CFG1, &reg);
  1159. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS8FBK, 8);
  1160. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS9FBK, 8);
  1161. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS10FBK, 9);
  1162. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS11FBK, 10);
  1163. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS12FBK, 11);
  1164. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS13FBK, 12);
  1165. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS14FBK, 13);
  1166. rt2x00_set_field32(&reg, HT_FBK_CFG1_HTMCS15FBK, 14);
  1167. rt2800_register_write(rt2x00dev, HT_FBK_CFG1, reg);
  1168. rt2800_register_read(rt2x00dev, LG_FBK_CFG0, &reg);
  1169. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS0FBK, 8);
  1170. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS1FBK, 8);
  1171. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS2FBK, 9);
  1172. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS3FBK, 10);
  1173. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS4FBK, 11);
  1174. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS5FBK, 12);
  1175. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS6FBK, 13);
  1176. rt2x00_set_field32(&reg, LG_FBK_CFG0_OFDMMCS7FBK, 14);
  1177. rt2800_register_write(rt2x00dev, LG_FBK_CFG0, reg);
  1178. rt2800_register_read(rt2x00dev, LG_FBK_CFG1, &reg);
  1179. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS0FBK, 0);
  1180. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS1FBK, 0);
  1181. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS2FBK, 1);
  1182. rt2x00_set_field32(&reg, LG_FBK_CFG0_CCKMCS3FBK, 2);
  1183. rt2800_register_write(rt2x00dev, LG_FBK_CFG1, reg);
  1184. /*
  1185. * We must clear the error counters.
  1186. * These registers are cleared on read,
  1187. * so we may pass a useless variable to store the value.
  1188. */
  1189. rt2800_register_read(rt2x00dev, RX_STA_CNT0, &reg);
  1190. rt2800_register_read(rt2x00dev, RX_STA_CNT1, &reg);
  1191. rt2800_register_read(rt2x00dev, RX_STA_CNT2, &reg);
  1192. rt2800_register_read(rt2x00dev, TX_STA_CNT0, &reg);
  1193. rt2800_register_read(rt2x00dev, TX_STA_CNT1, &reg);
  1194. rt2800_register_read(rt2x00dev, TX_STA_CNT2, &reg);
  1195. return 0;
  1196. }
  1197. EXPORT_SYMBOL_GPL(rt2800_init_registers);
  1198. static int rt2800_wait_bbp_rf_ready(struct rt2x00_dev *rt2x00dev)
  1199. {
  1200. unsigned int i;
  1201. u32 reg;
  1202. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1203. rt2800_register_read(rt2x00dev, MAC_STATUS_CFG, &reg);
  1204. if (!rt2x00_get_field32(reg, MAC_STATUS_CFG_BBP_RF_BUSY))
  1205. return 0;
  1206. udelay(REGISTER_BUSY_DELAY);
  1207. }
  1208. ERROR(rt2x00dev, "BBP/RF register access failed, aborting.\n");
  1209. return -EACCES;
  1210. }
  1211. static int rt2800_wait_bbp_ready(struct rt2x00_dev *rt2x00dev)
  1212. {
  1213. unsigned int i;
  1214. u8 value;
  1215. /*
  1216. * BBP was enabled after firmware was loaded,
  1217. * but we need to reactivate it now.
  1218. */
  1219. rt2800_register_write(rt2x00dev, H2M_BBP_AGENT, 0);
  1220. rt2800_register_write(rt2x00dev, H2M_MAILBOX_CSR, 0);
  1221. msleep(1);
  1222. for (i = 0; i < REGISTER_BUSY_COUNT; i++) {
  1223. rt2800_bbp_read(rt2x00dev, 0, &value);
  1224. if ((value != 0xff) && (value != 0x00))
  1225. return 0;
  1226. udelay(REGISTER_BUSY_DELAY);
  1227. }
  1228. ERROR(rt2x00dev, "BBP register access failed, aborting.\n");
  1229. return -EACCES;
  1230. }
  1231. int rt2800_init_bbp(struct rt2x00_dev *rt2x00dev)
  1232. {
  1233. unsigned int i;
  1234. u16 eeprom;
  1235. u8 reg_id;
  1236. u8 value;
  1237. if (unlikely(rt2800_wait_bbp_rf_ready(rt2x00dev) ||
  1238. rt2800_wait_bbp_ready(rt2x00dev)))
  1239. return -EACCES;
  1240. rt2800_bbp_write(rt2x00dev, 65, 0x2c);
  1241. rt2800_bbp_write(rt2x00dev, 66, 0x38);
  1242. rt2800_bbp_write(rt2x00dev, 69, 0x12);
  1243. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1244. rt2800_bbp_write(rt2x00dev, 73, 0x10);
  1245. rt2800_bbp_write(rt2x00dev, 81, 0x37);
  1246. rt2800_bbp_write(rt2x00dev, 82, 0x62);
  1247. rt2800_bbp_write(rt2x00dev, 83, 0x6a);
  1248. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1249. rt2800_bbp_write(rt2x00dev, 86, 0x00);
  1250. rt2800_bbp_write(rt2x00dev, 91, 0x04);
  1251. rt2800_bbp_write(rt2x00dev, 92, 0x00);
  1252. rt2800_bbp_write(rt2x00dev, 103, 0x00);
  1253. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1254. if (rt2x00_rev(&rt2x00dev->chip) == RT2860C_VERSION) {
  1255. rt2800_bbp_write(rt2x00dev, 69, 0x16);
  1256. rt2800_bbp_write(rt2x00dev, 73, 0x12);
  1257. }
  1258. if (rt2x00_rev(&rt2x00dev->chip) > RT2860D_VERSION)
  1259. rt2800_bbp_write(rt2x00dev, 84, 0x19);
  1260. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1261. rt2x00_rev(&rt2x00dev->chip) == RT3070_VERSION) {
  1262. rt2800_bbp_write(rt2x00dev, 70, 0x0a);
  1263. rt2800_bbp_write(rt2x00dev, 84, 0x99);
  1264. rt2800_bbp_write(rt2x00dev, 105, 0x05);
  1265. }
  1266. if (rt2x00_rt(&rt2x00dev->chip, RT3052)) {
  1267. rt2800_bbp_write(rt2x00dev, 31, 0x08);
  1268. rt2800_bbp_write(rt2x00dev, 78, 0x0e);
  1269. rt2800_bbp_write(rt2x00dev, 80, 0x08);
  1270. }
  1271. for (i = 0; i < EEPROM_BBP_SIZE; i++) {
  1272. rt2x00_eeprom_read(rt2x00dev, EEPROM_BBP_START + i, &eeprom);
  1273. if (eeprom != 0xffff && eeprom != 0x0000) {
  1274. reg_id = rt2x00_get_field16(eeprom, EEPROM_BBP_REG_ID);
  1275. value = rt2x00_get_field16(eeprom, EEPROM_BBP_VALUE);
  1276. rt2800_bbp_write(rt2x00dev, reg_id, value);
  1277. }
  1278. }
  1279. return 0;
  1280. }
  1281. EXPORT_SYMBOL_GPL(rt2800_init_bbp);
  1282. static u8 rt2800_init_rx_filter(struct rt2x00_dev *rt2x00dev,
  1283. bool bw40, u8 rfcsr24, u8 filter_target)
  1284. {
  1285. unsigned int i;
  1286. u8 bbp;
  1287. u8 rfcsr;
  1288. u8 passband;
  1289. u8 stopband;
  1290. u8 overtuned = 0;
  1291. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1292. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1293. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 2 * bw40);
  1294. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1295. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1296. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 1);
  1297. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1298. /*
  1299. * Set power & frequency of passband test tone
  1300. */
  1301. rt2800_bbp_write(rt2x00dev, 24, 0);
  1302. for (i = 0; i < 100; i++) {
  1303. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1304. msleep(1);
  1305. rt2800_bbp_read(rt2x00dev, 55, &passband);
  1306. if (passband)
  1307. break;
  1308. }
  1309. /*
  1310. * Set power & frequency of stopband test tone
  1311. */
  1312. rt2800_bbp_write(rt2x00dev, 24, 0x06);
  1313. for (i = 0; i < 100; i++) {
  1314. rt2800_bbp_write(rt2x00dev, 25, 0x90);
  1315. msleep(1);
  1316. rt2800_bbp_read(rt2x00dev, 55, &stopband);
  1317. if ((passband - stopband) <= filter_target) {
  1318. rfcsr24++;
  1319. overtuned += ((passband - stopband) == filter_target);
  1320. } else
  1321. break;
  1322. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1323. }
  1324. rfcsr24 -= !!overtuned;
  1325. rt2800_rfcsr_write(rt2x00dev, 24, rfcsr24);
  1326. return rfcsr24;
  1327. }
  1328. int rt2800_init_rfcsr(struct rt2x00_dev *rt2x00dev)
  1329. {
  1330. u8 rfcsr;
  1331. u8 bbp;
  1332. if (rt2x00_intf_is_usb(rt2x00dev) &&
  1333. rt2x00_rev(&rt2x00dev->chip) != RT3070_VERSION)
  1334. return 0;
  1335. if (rt2x00_intf_is_pci(rt2x00dev)) {
  1336. if (!rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1337. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1338. !rt2x00_rf(&rt2x00dev->chip, RF3022))
  1339. return 0;
  1340. }
  1341. /*
  1342. * Init RF calibration.
  1343. */
  1344. rt2800_rfcsr_read(rt2x00dev, 30, &rfcsr);
  1345. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 1);
  1346. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1347. msleep(1);
  1348. rt2x00_set_field8(&rfcsr, RFCSR30_RF_CALIBRATION, 0);
  1349. rt2800_rfcsr_write(rt2x00dev, 30, rfcsr);
  1350. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1351. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1352. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1353. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1354. rt2800_rfcsr_write(rt2x00dev, 7, 0x70);
  1355. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1356. rt2800_rfcsr_write(rt2x00dev, 10, 0x71);
  1357. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1358. rt2800_rfcsr_write(rt2x00dev, 12, 0x7b);
  1359. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1360. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1361. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1362. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1363. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1364. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1365. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1366. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1367. rt2800_rfcsr_write(rt2x00dev, 24, 0x16);
  1368. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1369. rt2800_rfcsr_write(rt2x00dev, 27, 0x03);
  1370. rt2800_rfcsr_write(rt2x00dev, 29, 0x1f);
  1371. } else if (rt2x00_intf_is_pci(rt2x00dev)) {
  1372. rt2800_rfcsr_write(rt2x00dev, 0, 0x50);
  1373. rt2800_rfcsr_write(rt2x00dev, 1, 0x01);
  1374. rt2800_rfcsr_write(rt2x00dev, 2, 0xf7);
  1375. rt2800_rfcsr_write(rt2x00dev, 3, 0x75);
  1376. rt2800_rfcsr_write(rt2x00dev, 4, 0x40);
  1377. rt2800_rfcsr_write(rt2x00dev, 5, 0x03);
  1378. rt2800_rfcsr_write(rt2x00dev, 6, 0x02);
  1379. rt2800_rfcsr_write(rt2x00dev, 7, 0x50);
  1380. rt2800_rfcsr_write(rt2x00dev, 8, 0x39);
  1381. rt2800_rfcsr_write(rt2x00dev, 9, 0x0f);
  1382. rt2800_rfcsr_write(rt2x00dev, 10, 0x60);
  1383. rt2800_rfcsr_write(rt2x00dev, 11, 0x21);
  1384. rt2800_rfcsr_write(rt2x00dev, 12, 0x75);
  1385. rt2800_rfcsr_write(rt2x00dev, 13, 0x75);
  1386. rt2800_rfcsr_write(rt2x00dev, 14, 0x90);
  1387. rt2800_rfcsr_write(rt2x00dev, 15, 0x58);
  1388. rt2800_rfcsr_write(rt2x00dev, 16, 0xb3);
  1389. rt2800_rfcsr_write(rt2x00dev, 17, 0x92);
  1390. rt2800_rfcsr_write(rt2x00dev, 18, 0x2c);
  1391. rt2800_rfcsr_write(rt2x00dev, 19, 0x02);
  1392. rt2800_rfcsr_write(rt2x00dev, 20, 0xba);
  1393. rt2800_rfcsr_write(rt2x00dev, 21, 0xdb);
  1394. rt2800_rfcsr_write(rt2x00dev, 22, 0x00);
  1395. rt2800_rfcsr_write(rt2x00dev, 23, 0x31);
  1396. rt2800_rfcsr_write(rt2x00dev, 24, 0x08);
  1397. rt2800_rfcsr_write(rt2x00dev, 25, 0x01);
  1398. rt2800_rfcsr_write(rt2x00dev, 26, 0x25);
  1399. rt2800_rfcsr_write(rt2x00dev, 27, 0x23);
  1400. rt2800_rfcsr_write(rt2x00dev, 28, 0x13);
  1401. rt2800_rfcsr_write(rt2x00dev, 29, 0x83);
  1402. }
  1403. /*
  1404. * Set RX Filter calibration for 20MHz and 40MHz
  1405. */
  1406. rt2x00dev->calibration[0] =
  1407. rt2800_init_rx_filter(rt2x00dev, false, 0x07, 0x16);
  1408. rt2x00dev->calibration[1] =
  1409. rt2800_init_rx_filter(rt2x00dev, true, 0x27, 0x19);
  1410. /*
  1411. * Set back to initial state
  1412. */
  1413. rt2800_bbp_write(rt2x00dev, 24, 0);
  1414. rt2800_rfcsr_read(rt2x00dev, 22, &rfcsr);
  1415. rt2x00_set_field8(&rfcsr, RFCSR22_BASEBAND_LOOPBACK, 0);
  1416. rt2800_rfcsr_write(rt2x00dev, 22, rfcsr);
  1417. /*
  1418. * set BBP back to BW20
  1419. */
  1420. rt2800_bbp_read(rt2x00dev, 4, &bbp);
  1421. rt2x00_set_field8(&bbp, BBP4_BANDWIDTH, 0);
  1422. rt2800_bbp_write(rt2x00dev, 4, bbp);
  1423. return 0;
  1424. }
  1425. EXPORT_SYMBOL_GPL(rt2800_init_rfcsr);
  1426. int rt2800_efuse_detect(struct rt2x00_dev *rt2x00dev)
  1427. {
  1428. u32 reg;
  1429. rt2800_register_read(rt2x00dev, EFUSE_CTRL, &reg);
  1430. return rt2x00_get_field32(reg, EFUSE_CTRL_PRESENT);
  1431. }
  1432. EXPORT_SYMBOL_GPL(rt2800_efuse_detect);
  1433. static void rt2800_efuse_read(struct rt2x00_dev *rt2x00dev, unsigned int i)
  1434. {
  1435. u32 reg;
  1436. mutex_lock(&rt2x00dev->csr_mutex);
  1437. rt2800_register_read_lock(rt2x00dev, EFUSE_CTRL, &reg);
  1438. rt2x00_set_field32(&reg, EFUSE_CTRL_ADDRESS_IN, i);
  1439. rt2x00_set_field32(&reg, EFUSE_CTRL_MODE, 0);
  1440. rt2x00_set_field32(&reg, EFUSE_CTRL_KICK, 1);
  1441. rt2800_register_write_lock(rt2x00dev, EFUSE_CTRL, reg);
  1442. /* Wait until the EEPROM has been loaded */
  1443. rt2800_regbusy_read(rt2x00dev, EFUSE_CTRL, EFUSE_CTRL_KICK, &reg);
  1444. /* Apparently the data is read from end to start */
  1445. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA3,
  1446. (u32 *)&rt2x00dev->eeprom[i]);
  1447. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA2,
  1448. (u32 *)&rt2x00dev->eeprom[i + 2]);
  1449. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA1,
  1450. (u32 *)&rt2x00dev->eeprom[i + 4]);
  1451. rt2800_register_read_lock(rt2x00dev, EFUSE_DATA0,
  1452. (u32 *)&rt2x00dev->eeprom[i + 6]);
  1453. mutex_unlock(&rt2x00dev->csr_mutex);
  1454. }
  1455. void rt2800_read_eeprom_efuse(struct rt2x00_dev *rt2x00dev)
  1456. {
  1457. unsigned int i;
  1458. for (i = 0; i < EEPROM_SIZE / sizeof(u16); i += 8)
  1459. rt2800_efuse_read(rt2x00dev, i);
  1460. }
  1461. EXPORT_SYMBOL_GPL(rt2800_read_eeprom_efuse);
  1462. int rt2800_validate_eeprom(struct rt2x00_dev *rt2x00dev)
  1463. {
  1464. u16 word;
  1465. u8 *mac;
  1466. u8 default_lna_gain;
  1467. /*
  1468. * Start validation of the data that has been read.
  1469. */
  1470. mac = rt2x00_eeprom_addr(rt2x00dev, EEPROM_MAC_ADDR_0);
  1471. if (!is_valid_ether_addr(mac)) {
  1472. random_ether_addr(mac);
  1473. EEPROM(rt2x00dev, "MAC: %pM\n", mac);
  1474. }
  1475. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &word);
  1476. if (word == 0xffff) {
  1477. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1478. rt2x00_set_field16(&word, EEPROM_ANTENNA_TXPATH, 1);
  1479. rt2x00_set_field16(&word, EEPROM_ANTENNA_RF_TYPE, RF2820);
  1480. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1481. EEPROM(rt2x00dev, "Antenna: 0x%04x\n", word);
  1482. } else if (rt2x00_rev(&rt2x00dev->chip) < RT2883_VERSION) {
  1483. /*
  1484. * There is a max of 2 RX streams for RT28x0 series
  1485. */
  1486. if (rt2x00_get_field16(word, EEPROM_ANTENNA_RXPATH) > 2)
  1487. rt2x00_set_field16(&word, EEPROM_ANTENNA_RXPATH, 2);
  1488. rt2x00_eeprom_write(rt2x00dev, EEPROM_ANTENNA, word);
  1489. }
  1490. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &word);
  1491. if (word == 0xffff) {
  1492. rt2x00_set_field16(&word, EEPROM_NIC_HW_RADIO, 0);
  1493. rt2x00_set_field16(&word, EEPROM_NIC_DYNAMIC_TX_AGC, 0);
  1494. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_BG, 0);
  1495. rt2x00_set_field16(&word, EEPROM_NIC_EXTERNAL_LNA_A, 0);
  1496. rt2x00_set_field16(&word, EEPROM_NIC_CARDBUS_ACCEL, 0);
  1497. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_BG, 0);
  1498. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_SB_A, 0);
  1499. rt2x00_set_field16(&word, EEPROM_NIC_WPS_PBC, 0);
  1500. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_BG, 0);
  1501. rt2x00_set_field16(&word, EEPROM_NIC_BW40M_A, 0);
  1502. rt2x00_eeprom_write(rt2x00dev, EEPROM_NIC, word);
  1503. EEPROM(rt2x00dev, "NIC: 0x%04x\n", word);
  1504. }
  1505. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &word);
  1506. if ((word & 0x00ff) == 0x00ff) {
  1507. rt2x00_set_field16(&word, EEPROM_FREQ_OFFSET, 0);
  1508. rt2x00_set_field16(&word, EEPROM_FREQ_LED_MODE,
  1509. LED_MODE_TXRX_ACTIVITY);
  1510. rt2x00_set_field16(&word, EEPROM_FREQ_LED_POLARITY, 0);
  1511. rt2x00_eeprom_write(rt2x00dev, EEPROM_FREQ, word);
  1512. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED1, 0x5555);
  1513. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED2, 0x2221);
  1514. rt2x00_eeprom_write(rt2x00dev, EEPROM_LED3, 0xa9f8);
  1515. EEPROM(rt2x00dev, "Freq: 0x%04x\n", word);
  1516. }
  1517. /*
  1518. * During the LNA validation we are going to use
  1519. * lna0 as correct value. Note that EEPROM_LNA
  1520. * is never validated.
  1521. */
  1522. rt2x00_eeprom_read(rt2x00dev, EEPROM_LNA, &word);
  1523. default_lna_gain = rt2x00_get_field16(word, EEPROM_LNA_A0);
  1524. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG, &word);
  1525. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET0)) > 10)
  1526. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET0, 0);
  1527. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG_OFFSET1)) > 10)
  1528. rt2x00_set_field16(&word, EEPROM_RSSI_BG_OFFSET1, 0);
  1529. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG, word);
  1530. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_BG2, &word);
  1531. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_BG2_OFFSET2)) > 10)
  1532. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_OFFSET2, 0);
  1533. if (rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0x00 ||
  1534. rt2x00_get_field16(word, EEPROM_RSSI_BG2_LNA_A1) == 0xff)
  1535. rt2x00_set_field16(&word, EEPROM_RSSI_BG2_LNA_A1,
  1536. default_lna_gain);
  1537. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_BG2, word);
  1538. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A, &word);
  1539. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET0)) > 10)
  1540. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET0, 0);
  1541. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A_OFFSET1)) > 10)
  1542. rt2x00_set_field16(&word, EEPROM_RSSI_A_OFFSET1, 0);
  1543. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A, word);
  1544. rt2x00_eeprom_read(rt2x00dev, EEPROM_RSSI_A2, &word);
  1545. if (abs(rt2x00_get_field16(word, EEPROM_RSSI_A2_OFFSET2)) > 10)
  1546. rt2x00_set_field16(&word, EEPROM_RSSI_A2_OFFSET2, 0);
  1547. if (rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0x00 ||
  1548. rt2x00_get_field16(word, EEPROM_RSSI_A2_LNA_A2) == 0xff)
  1549. rt2x00_set_field16(&word, EEPROM_RSSI_A2_LNA_A2,
  1550. default_lna_gain);
  1551. rt2x00_eeprom_write(rt2x00dev, EEPROM_RSSI_A2, word);
  1552. return 0;
  1553. }
  1554. EXPORT_SYMBOL_GPL(rt2800_validate_eeprom);
  1555. int rt2800_init_eeprom(struct rt2x00_dev *rt2x00dev)
  1556. {
  1557. u32 reg;
  1558. u16 value;
  1559. u16 eeprom;
  1560. /*
  1561. * Read EEPROM word for configuration.
  1562. */
  1563. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1564. /*
  1565. * Identify RF chipset.
  1566. */
  1567. value = rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RF_TYPE);
  1568. rt2800_register_read(rt2x00dev, MAC_CSR0, &reg);
  1569. rt2x00_set_chip_rf(rt2x00dev, value, reg);
  1570. if (rt2x00_intf_is_usb(rt2x00dev)) {
  1571. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1572. /*
  1573. * The check for rt2860 is not a typo, some rt2870 hardware
  1574. * identifies itself as rt2860 in the CSR register.
  1575. */
  1576. if (rt2x00_check_rev(chip, 0xfff00000, 0x28600000) ||
  1577. rt2x00_check_rev(chip, 0xfff00000, 0x28700000) ||
  1578. rt2x00_check_rev(chip, 0xfff00000, 0x28800000)) {
  1579. rt2x00_set_chip_rt(rt2x00dev, RT2870);
  1580. } else if (rt2x00_check_rev(chip, 0xffff0000, 0x30700000)) {
  1581. rt2x00_set_chip_rt(rt2x00dev, RT3070);
  1582. } else {
  1583. ERROR(rt2x00dev, "Invalid RT chipset detected.\n");
  1584. return -ENODEV;
  1585. }
  1586. }
  1587. rt2x00_print_chip(rt2x00dev);
  1588. if (!rt2x00_rf(&rt2x00dev->chip, RF2820) &&
  1589. !rt2x00_rf(&rt2x00dev->chip, RF2850) &&
  1590. !rt2x00_rf(&rt2x00dev->chip, RF2720) &&
  1591. !rt2x00_rf(&rt2x00dev->chip, RF2750) &&
  1592. !rt2x00_rf(&rt2x00dev->chip, RF3020) &&
  1593. !rt2x00_rf(&rt2x00dev->chip, RF2020) &&
  1594. !rt2x00_rf(&rt2x00dev->chip, RF3021) &&
  1595. !rt2x00_rf(&rt2x00dev->chip, RF3022)) {
  1596. ERROR(rt2x00dev, "Invalid RF chipset detected.\n");
  1597. return -ENODEV;
  1598. }
  1599. /*
  1600. * Identify default antenna configuration.
  1601. */
  1602. rt2x00dev->default_ant.tx =
  1603. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH);
  1604. rt2x00dev->default_ant.rx =
  1605. rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH);
  1606. /*
  1607. * Read frequency offset and RF programming sequence.
  1608. */
  1609. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &eeprom);
  1610. rt2x00dev->freq_offset = rt2x00_get_field16(eeprom, EEPROM_FREQ_OFFSET);
  1611. /*
  1612. * Read external LNA informations.
  1613. */
  1614. rt2x00_eeprom_read(rt2x00dev, EEPROM_NIC, &eeprom);
  1615. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_A))
  1616. __set_bit(CONFIG_EXTERNAL_LNA_A, &rt2x00dev->flags);
  1617. if (rt2x00_get_field16(eeprom, EEPROM_NIC_EXTERNAL_LNA_BG))
  1618. __set_bit(CONFIG_EXTERNAL_LNA_BG, &rt2x00dev->flags);
  1619. /*
  1620. * Detect if this device has an hardware controlled radio.
  1621. */
  1622. if (rt2x00_get_field16(eeprom, EEPROM_NIC_HW_RADIO))
  1623. __set_bit(CONFIG_SUPPORT_HW_BUTTON, &rt2x00dev->flags);
  1624. /*
  1625. * Store led settings, for correct led behaviour.
  1626. */
  1627. #ifdef CONFIG_RT2X00_LIB_LEDS
  1628. rt2800_init_led(rt2x00dev, &rt2x00dev->led_radio, LED_TYPE_RADIO);
  1629. rt2800_init_led(rt2x00dev, &rt2x00dev->led_assoc, LED_TYPE_ASSOC);
  1630. rt2800_init_led(rt2x00dev, &rt2x00dev->led_qual, LED_TYPE_QUALITY);
  1631. rt2x00_eeprom_read(rt2x00dev, EEPROM_FREQ, &rt2x00dev->led_mcu_reg);
  1632. #endif /* CONFIG_RT2X00_LIB_LEDS */
  1633. return 0;
  1634. }
  1635. EXPORT_SYMBOL_GPL(rt2800_init_eeprom);
  1636. /*
  1637. * RF value list for rt28x0
  1638. * Supports: 2.4 GHz (all) & 5.2 GHz (RF2850 & RF2750)
  1639. */
  1640. static const struct rf_channel rf_vals[] = {
  1641. { 1, 0x18402ecc, 0x184c0786, 0x1816b455, 0x1800510b },
  1642. { 2, 0x18402ecc, 0x184c0786, 0x18168a55, 0x1800519f },
  1643. { 3, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800518b },
  1644. { 4, 0x18402ecc, 0x184c078a, 0x18168a55, 0x1800519f },
  1645. { 5, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800518b },
  1646. { 6, 0x18402ecc, 0x184c078e, 0x18168a55, 0x1800519f },
  1647. { 7, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800518b },
  1648. { 8, 0x18402ecc, 0x184c0792, 0x18168a55, 0x1800519f },
  1649. { 9, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800518b },
  1650. { 10, 0x18402ecc, 0x184c0796, 0x18168a55, 0x1800519f },
  1651. { 11, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800518b },
  1652. { 12, 0x18402ecc, 0x184c079a, 0x18168a55, 0x1800519f },
  1653. { 13, 0x18402ecc, 0x184c079e, 0x18168a55, 0x1800518b },
  1654. { 14, 0x18402ecc, 0x184c07a2, 0x18168a55, 0x18005193 },
  1655. /* 802.11 UNI / HyperLan 2 */
  1656. { 36, 0x18402ecc, 0x184c099a, 0x18158a55, 0x180ed1a3 },
  1657. { 38, 0x18402ecc, 0x184c099e, 0x18158a55, 0x180ed193 },
  1658. { 40, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed183 },
  1659. { 44, 0x18402ec8, 0x184c0682, 0x18158a55, 0x180ed1a3 },
  1660. { 46, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed18b },
  1661. { 48, 0x18402ec8, 0x184c0686, 0x18158a55, 0x180ed19b },
  1662. { 52, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed193 },
  1663. { 54, 0x18402ec8, 0x184c068a, 0x18158a55, 0x180ed1a3 },
  1664. { 56, 0x18402ec8, 0x184c068e, 0x18158a55, 0x180ed18b },
  1665. { 60, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed183 },
  1666. { 62, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed193 },
  1667. { 64, 0x18402ec8, 0x184c0692, 0x18158a55, 0x180ed1a3 },
  1668. /* 802.11 HyperLan 2 */
  1669. { 100, 0x18402ec8, 0x184c06b2, 0x18178a55, 0x180ed783 },
  1670. { 102, 0x18402ec8, 0x184c06b2, 0x18578a55, 0x180ed793 },
  1671. { 104, 0x18402ec8, 0x185c06b2, 0x18578a55, 0x180ed1a3 },
  1672. { 108, 0x18402ecc, 0x185c0a32, 0x18578a55, 0x180ed193 },
  1673. { 110, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed183 },
  1674. { 112, 0x18402ecc, 0x184c0a36, 0x18178a55, 0x180ed19b },
  1675. { 116, 0x18402ecc, 0x184c0a3a, 0x18178a55, 0x180ed1a3 },
  1676. { 118, 0x18402ecc, 0x184c0a3e, 0x18178a55, 0x180ed193 },
  1677. { 120, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed183 },
  1678. { 124, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed193 },
  1679. { 126, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed15b },
  1680. { 128, 0x18402ec4, 0x184c0382, 0x18178a55, 0x180ed1a3 },
  1681. { 132, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed18b },
  1682. { 134, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed193 },
  1683. { 136, 0x18402ec4, 0x184c0386, 0x18178a55, 0x180ed19b },
  1684. { 140, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed183 },
  1685. /* 802.11 UNII */
  1686. { 149, 0x18402ec4, 0x184c038a, 0x18178a55, 0x180ed1a7 },
  1687. { 151, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed187 },
  1688. { 153, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed18f },
  1689. { 157, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed19f },
  1690. { 159, 0x18402ec4, 0x184c038e, 0x18178a55, 0x180ed1a7 },
  1691. { 161, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed187 },
  1692. { 165, 0x18402ec4, 0x184c0392, 0x18178a55, 0x180ed197 },
  1693. { 167, 0x18402ec4, 0x184c03d2, 0x18179855, 0x1815531f },
  1694. { 169, 0x18402ec4, 0x184c03d2, 0x18179855, 0x18155327 },
  1695. { 171, 0x18402ec4, 0x184c03d6, 0x18179855, 0x18155307 },
  1696. { 173, 0x18402ec4, 0x184c03d6, 0x18179855, 0x1815530f },
  1697. /* 802.11 Japan */
  1698. { 184, 0x15002ccc, 0x1500491e, 0x1509be55, 0x150c0a0b },
  1699. { 188, 0x15002ccc, 0x15004922, 0x1509be55, 0x150c0a13 },
  1700. { 192, 0x15002ccc, 0x15004926, 0x1509be55, 0x150c0a1b },
  1701. { 196, 0x15002ccc, 0x1500492a, 0x1509be55, 0x150c0a23 },
  1702. { 208, 0x15002ccc, 0x1500493a, 0x1509be55, 0x150c0a13 },
  1703. { 212, 0x15002ccc, 0x1500493e, 0x1509be55, 0x150c0a1b },
  1704. { 216, 0x15002ccc, 0x15004982, 0x1509be55, 0x150c0a23 },
  1705. };
  1706. /*
  1707. * RF value list for rt3070
  1708. * Supports: 2.4 GHz
  1709. */
  1710. static const struct rf_channel rf_vals_302x[] = {
  1711. {1, 241, 2, 2 },
  1712. {2, 241, 2, 7 },
  1713. {3, 242, 2, 2 },
  1714. {4, 242, 2, 7 },
  1715. {5, 243, 2, 2 },
  1716. {6, 243, 2, 7 },
  1717. {7, 244, 2, 2 },
  1718. {8, 244, 2, 7 },
  1719. {9, 245, 2, 2 },
  1720. {10, 245, 2, 7 },
  1721. {11, 246, 2, 2 },
  1722. {12, 246, 2, 7 },
  1723. {13, 247, 2, 2 },
  1724. {14, 248, 2, 4 },
  1725. };
  1726. int rt2800_probe_hw_mode(struct rt2x00_dev *rt2x00dev)
  1727. {
  1728. struct rt2x00_chip *chip = &rt2x00dev->chip;
  1729. struct hw_mode_spec *spec = &rt2x00dev->spec;
  1730. struct channel_info *info;
  1731. char *tx_power1;
  1732. char *tx_power2;
  1733. unsigned int i;
  1734. u16 eeprom;
  1735. /*
  1736. * Initialize all hw fields.
  1737. */
  1738. rt2x00dev->hw->flags =
  1739. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  1740. IEEE80211_HW_SIGNAL_DBM |
  1741. IEEE80211_HW_SUPPORTS_PS |
  1742. IEEE80211_HW_PS_NULLFUNC_STACK;
  1743. SET_IEEE80211_DEV(rt2x00dev->hw, rt2x00dev->dev);
  1744. SET_IEEE80211_PERM_ADDR(rt2x00dev->hw,
  1745. rt2x00_eeprom_addr(rt2x00dev,
  1746. EEPROM_MAC_ADDR_0));
  1747. rt2x00_eeprom_read(rt2x00dev, EEPROM_ANTENNA, &eeprom);
  1748. /*
  1749. * Initialize hw_mode information.
  1750. */
  1751. spec->supported_bands = SUPPORT_BAND_2GHZ;
  1752. spec->supported_rates = SUPPORT_RATE_CCK | SUPPORT_RATE_OFDM;
  1753. if (rt2x00_rf(chip, RF2820) ||
  1754. rt2x00_rf(chip, RF2720) ||
  1755. (rt2x00_intf_is_pci(rt2x00dev) && rt2x00_rf(chip, RF3052))) {
  1756. spec->num_channels = 14;
  1757. spec->channels = rf_vals;
  1758. } else if (rt2x00_rf(chip, RF2850) || rt2x00_rf(chip, RF2750)) {
  1759. spec->supported_bands |= SUPPORT_BAND_5GHZ;
  1760. spec->num_channels = ARRAY_SIZE(rf_vals);
  1761. spec->channels = rf_vals;
  1762. } else if (rt2x00_rf(chip, RF3020) ||
  1763. rt2x00_rf(chip, RF2020) ||
  1764. rt2x00_rf(chip, RF3021) ||
  1765. rt2x00_rf(chip, RF3022)) {
  1766. spec->num_channels = ARRAY_SIZE(rf_vals_302x);
  1767. spec->channels = rf_vals_302x;
  1768. }
  1769. /*
  1770. * Initialize HT information.
  1771. */
  1772. if (!rt2x00_rf(chip, RF2020))
  1773. spec->ht.ht_supported = true;
  1774. else
  1775. spec->ht.ht_supported = false;
  1776. spec->ht.cap =
  1777. IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  1778. IEEE80211_HT_CAP_GRN_FLD |
  1779. IEEE80211_HT_CAP_SGI_20 |
  1780. IEEE80211_HT_CAP_SGI_40 |
  1781. IEEE80211_HT_CAP_TX_STBC |
  1782. IEEE80211_HT_CAP_RX_STBC |
  1783. IEEE80211_HT_CAP_PSMP_SUPPORT;
  1784. spec->ht.ampdu_factor = 3;
  1785. spec->ht.ampdu_density = 4;
  1786. spec->ht.mcs.tx_params =
  1787. IEEE80211_HT_MCS_TX_DEFINED |
  1788. IEEE80211_HT_MCS_TX_RX_DIFF |
  1789. ((rt2x00_get_field16(eeprom, EEPROM_ANTENNA_TXPATH) - 1) <<
  1790. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  1791. switch (rt2x00_get_field16(eeprom, EEPROM_ANTENNA_RXPATH)) {
  1792. case 3:
  1793. spec->ht.mcs.rx_mask[2] = 0xff;
  1794. case 2:
  1795. spec->ht.mcs.rx_mask[1] = 0xff;
  1796. case 1:
  1797. spec->ht.mcs.rx_mask[0] = 0xff;
  1798. spec->ht.mcs.rx_mask[4] = 0x1; /* MCS32 */
  1799. break;
  1800. }
  1801. /*
  1802. * Create channel information array
  1803. */
  1804. info = kzalloc(spec->num_channels * sizeof(*info), GFP_KERNEL);
  1805. if (!info)
  1806. return -ENOMEM;
  1807. spec->channels_info = info;
  1808. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG1);
  1809. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_BG2);
  1810. for (i = 0; i < 14; i++) {
  1811. info[i].tx_power1 = TXPOWER_G_FROM_DEV(tx_power1[i]);
  1812. info[i].tx_power2 = TXPOWER_G_FROM_DEV(tx_power2[i]);
  1813. }
  1814. if (spec->num_channels > 14) {
  1815. tx_power1 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A1);
  1816. tx_power2 = rt2x00_eeprom_addr(rt2x00dev, EEPROM_TXPOWER_A2);
  1817. for (i = 14; i < spec->num_channels; i++) {
  1818. info[i].tx_power1 = TXPOWER_A_FROM_DEV(tx_power1[i]);
  1819. info[i].tx_power2 = TXPOWER_A_FROM_DEV(tx_power2[i]);
  1820. }
  1821. }
  1822. return 0;
  1823. }
  1824. EXPORT_SYMBOL_GPL(rt2800_probe_hw_mode);
  1825. /*
  1826. * IEEE80211 stack callback functions.
  1827. */
  1828. static void rt2800_get_tkip_seq(struct ieee80211_hw *hw, u8 hw_key_idx,
  1829. u32 *iv32, u16 *iv16)
  1830. {
  1831. struct rt2x00_dev *rt2x00dev = hw->priv;
  1832. struct mac_iveiv_entry iveiv_entry;
  1833. u32 offset;
  1834. offset = MAC_IVEIV_ENTRY(hw_key_idx);
  1835. rt2800_register_multiread(rt2x00dev, offset,
  1836. &iveiv_entry, sizeof(iveiv_entry));
  1837. memcpy(&iveiv_entry.iv[0], iv16, sizeof(iv16));
  1838. memcpy(&iveiv_entry.iv[4], iv32, sizeof(iv32));
  1839. }
  1840. static int rt2800_set_rts_threshold(struct ieee80211_hw *hw, u32 value)
  1841. {
  1842. struct rt2x00_dev *rt2x00dev = hw->priv;
  1843. u32 reg;
  1844. bool enabled = (value < IEEE80211_MAX_RTS_THRESHOLD);
  1845. rt2800_register_read(rt2x00dev, TX_RTS_CFG, &reg);
  1846. rt2x00_set_field32(&reg, TX_RTS_CFG_RTS_THRES, value);
  1847. rt2800_register_write(rt2x00dev, TX_RTS_CFG, reg);
  1848. rt2800_register_read(rt2x00dev, CCK_PROT_CFG, &reg);
  1849. rt2x00_set_field32(&reg, CCK_PROT_CFG_RTS_TH_EN, enabled);
  1850. rt2800_register_write(rt2x00dev, CCK_PROT_CFG, reg);
  1851. rt2800_register_read(rt2x00dev, OFDM_PROT_CFG, &reg);
  1852. rt2x00_set_field32(&reg, OFDM_PROT_CFG_RTS_TH_EN, enabled);
  1853. rt2800_register_write(rt2x00dev, OFDM_PROT_CFG, reg);
  1854. rt2800_register_read(rt2x00dev, MM20_PROT_CFG, &reg);
  1855. rt2x00_set_field32(&reg, MM20_PROT_CFG_RTS_TH_EN, enabled);
  1856. rt2800_register_write(rt2x00dev, MM20_PROT_CFG, reg);
  1857. rt2800_register_read(rt2x00dev, MM40_PROT_CFG, &reg);
  1858. rt2x00_set_field32(&reg, MM40_PROT_CFG_RTS_TH_EN, enabled);
  1859. rt2800_register_write(rt2x00dev, MM40_PROT_CFG, reg);
  1860. rt2800_register_read(rt2x00dev, GF20_PROT_CFG, &reg);
  1861. rt2x00_set_field32(&reg, GF20_PROT_CFG_RTS_TH_EN, enabled);
  1862. rt2800_register_write(rt2x00dev, GF20_PROT_CFG, reg);
  1863. rt2800_register_read(rt2x00dev, GF40_PROT_CFG, &reg);
  1864. rt2x00_set_field32(&reg, GF40_PROT_CFG_RTS_TH_EN, enabled);
  1865. rt2800_register_write(rt2x00dev, GF40_PROT_CFG, reg);
  1866. return 0;
  1867. }
  1868. static int rt2800_conf_tx(struct ieee80211_hw *hw, u16 queue_idx,
  1869. const struct ieee80211_tx_queue_params *params)
  1870. {
  1871. struct rt2x00_dev *rt2x00dev = hw->priv;
  1872. struct data_queue *queue;
  1873. struct rt2x00_field32 field;
  1874. int retval;
  1875. u32 reg;
  1876. u32 offset;
  1877. /*
  1878. * First pass the configuration through rt2x00lib, that will
  1879. * update the queue settings and validate the input. After that
  1880. * we are free to update the registers based on the value
  1881. * in the queue parameter.
  1882. */
  1883. retval = rt2x00mac_conf_tx(hw, queue_idx, params);
  1884. if (retval)
  1885. return retval;
  1886. /*
  1887. * We only need to perform additional register initialization
  1888. * for WMM queues/
  1889. */
  1890. if (queue_idx >= 4)
  1891. return 0;
  1892. queue = rt2x00queue_get_queue(rt2x00dev, queue_idx);
  1893. /* Update WMM TXOP register */
  1894. offset = WMM_TXOP0_CFG + (sizeof(u32) * (!!(queue_idx & 2)));
  1895. field.bit_offset = (queue_idx & 1) * 16;
  1896. field.bit_mask = 0xffff << field.bit_offset;
  1897. rt2800_register_read(rt2x00dev, offset, &reg);
  1898. rt2x00_set_field32(&reg, field, queue->txop);
  1899. rt2800_register_write(rt2x00dev, offset, reg);
  1900. /* Update WMM registers */
  1901. field.bit_offset = queue_idx * 4;
  1902. field.bit_mask = 0xf << field.bit_offset;
  1903. rt2800_register_read(rt2x00dev, WMM_AIFSN_CFG, &reg);
  1904. rt2x00_set_field32(&reg, field, queue->aifs);
  1905. rt2800_register_write(rt2x00dev, WMM_AIFSN_CFG, reg);
  1906. rt2800_register_read(rt2x00dev, WMM_CWMIN_CFG, &reg);
  1907. rt2x00_set_field32(&reg, field, queue->cw_min);
  1908. rt2800_register_write(rt2x00dev, WMM_CWMIN_CFG, reg);
  1909. rt2800_register_read(rt2x00dev, WMM_CWMAX_CFG, &reg);
  1910. rt2x00_set_field32(&reg, field, queue->cw_max);
  1911. rt2800_register_write(rt2x00dev, WMM_CWMAX_CFG, reg);
  1912. /* Update EDCA registers */
  1913. offset = EDCA_AC0_CFG + (sizeof(u32) * queue_idx);
  1914. rt2800_register_read(rt2x00dev, offset, &reg);
  1915. rt2x00_set_field32(&reg, EDCA_AC0_CFG_TX_OP, queue->txop);
  1916. rt2x00_set_field32(&reg, EDCA_AC0_CFG_AIFSN, queue->aifs);
  1917. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMIN, queue->cw_min);
  1918. rt2x00_set_field32(&reg, EDCA_AC0_CFG_CWMAX, queue->cw_max);
  1919. rt2800_register_write(rt2x00dev, offset, reg);
  1920. return 0;
  1921. }
  1922. static u64 rt2800_get_tsf(struct ieee80211_hw *hw)
  1923. {
  1924. struct rt2x00_dev *rt2x00dev = hw->priv;
  1925. u64 tsf;
  1926. u32 reg;
  1927. rt2800_register_read(rt2x00dev, TSF_TIMER_DW1, &reg);
  1928. tsf = (u64) rt2x00_get_field32(reg, TSF_TIMER_DW1_HIGH_WORD) << 32;
  1929. rt2800_register_read(rt2x00dev, TSF_TIMER_DW0, &reg);
  1930. tsf |= rt2x00_get_field32(reg, TSF_TIMER_DW0_LOW_WORD);
  1931. return tsf;
  1932. }
  1933. const struct ieee80211_ops rt2800_mac80211_ops = {
  1934. .tx = rt2x00mac_tx,
  1935. .start = rt2x00mac_start,
  1936. .stop = rt2x00mac_stop,
  1937. .add_interface = rt2x00mac_add_interface,
  1938. .remove_interface = rt2x00mac_remove_interface,
  1939. .config = rt2x00mac_config,
  1940. .configure_filter = rt2x00mac_configure_filter,
  1941. .set_tim = rt2x00mac_set_tim,
  1942. .set_key = rt2x00mac_set_key,
  1943. .get_stats = rt2x00mac_get_stats,
  1944. .get_tkip_seq = rt2800_get_tkip_seq,
  1945. .set_rts_threshold = rt2800_set_rts_threshold,
  1946. .bss_info_changed = rt2x00mac_bss_info_changed,
  1947. .conf_tx = rt2800_conf_tx,
  1948. .get_tx_stats = rt2x00mac_get_tx_stats,
  1949. .get_tsf = rt2800_get_tsf,
  1950. .rfkill_poll = rt2x00mac_rfkill_poll,
  1951. };
  1952. EXPORT_SYMBOL_GPL(rt2800_mac80211_ops);