nouveau_drv.h 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_mem;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_mem {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. struct nouveau_vma tmp_vma;
  59. u8 page_shift;
  60. struct drm_mm_node *tag;
  61. struct list_head regions;
  62. dma_addr_t *pages;
  63. u32 memtype;
  64. u64 offset;
  65. u64 size;
  66. };
  67. struct nouveau_tile_reg {
  68. bool used;
  69. uint32_t addr;
  70. uint32_t limit;
  71. uint32_t pitch;
  72. uint32_t zcomp;
  73. struct drm_mm_node *tag_mem;
  74. struct nouveau_fence *fence;
  75. };
  76. struct nouveau_bo {
  77. struct ttm_buffer_object bo;
  78. struct ttm_placement placement;
  79. u32 valid_domains;
  80. u32 placements[3];
  81. u32 busy_placements[3];
  82. struct ttm_bo_kmap_obj kmap;
  83. struct list_head head;
  84. /* protected by ttm_bo_reserve() */
  85. struct drm_file *reserved_by;
  86. struct list_head entry;
  87. int pbbo_index;
  88. bool validate_mapped;
  89. struct nouveau_channel *channel;
  90. struct nouveau_vma vma;
  91. uint32_t tile_mode;
  92. uint32_t tile_flags;
  93. struct nouveau_tile_reg *tile;
  94. struct drm_gem_object *gem;
  95. int pin_refcnt;
  96. };
  97. #define nouveau_bo_tile_layout(nvbo) \
  98. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  99. static inline struct nouveau_bo *
  100. nouveau_bo(struct ttm_buffer_object *bo)
  101. {
  102. return container_of(bo, struct nouveau_bo, bo);
  103. }
  104. static inline struct nouveau_bo *
  105. nouveau_gem_object(struct drm_gem_object *gem)
  106. {
  107. return gem ? gem->driver_private : NULL;
  108. }
  109. /* TODO: submit equivalent to TTM generic API upstream? */
  110. static inline void __iomem *
  111. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  112. {
  113. bool is_iomem;
  114. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  115. &nvbo->kmap, &is_iomem);
  116. WARN_ON_ONCE(ioptr && !is_iomem);
  117. return ioptr;
  118. }
  119. enum nouveau_flags {
  120. NV_NFORCE = 0x10000000,
  121. NV_NFORCE2 = 0x20000000
  122. };
  123. #define NVOBJ_ENGINE_SW 0
  124. #define NVOBJ_ENGINE_GR 1
  125. #define NVOBJ_ENGINE_CRYPT 2
  126. #define NVOBJ_ENGINE_COPY0 3
  127. #define NVOBJ_ENGINE_COPY1 4
  128. #define NVOBJ_ENGINE_MPEG 5
  129. #define NVOBJ_ENGINE_DISPLAY 15
  130. #define NVOBJ_ENGINE_NR 16
  131. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  132. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  133. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  134. #define NVOBJ_FLAG_VM (1 << 3)
  135. #define NVOBJ_FLAG_VM_USER (1 << 4)
  136. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  137. struct nouveau_gpuobj {
  138. struct drm_device *dev;
  139. struct kref refcount;
  140. struct list_head list;
  141. void *node;
  142. u32 *suspend;
  143. uint32_t flags;
  144. u32 size;
  145. u32 pinst;
  146. u32 cinst;
  147. u64 vinst;
  148. uint32_t engine;
  149. uint32_t class;
  150. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  151. void *priv;
  152. };
  153. struct nouveau_page_flip_state {
  154. struct list_head head;
  155. struct drm_pending_vblank_event *event;
  156. int crtc, bpp, pitch, x, y;
  157. uint64_t offset;
  158. };
  159. enum nouveau_channel_mutex_class {
  160. NOUVEAU_UCHANNEL_MUTEX,
  161. NOUVEAU_KCHANNEL_MUTEX
  162. };
  163. struct nouveau_channel {
  164. struct drm_device *dev;
  165. int id;
  166. /* references to the channel data structure */
  167. struct kref ref;
  168. /* users of the hardware channel resources, the hardware
  169. * context will be kicked off when it reaches zero. */
  170. atomic_t users;
  171. struct mutex mutex;
  172. /* owner of this fifo */
  173. struct drm_file *file_priv;
  174. /* mapping of the fifo itself */
  175. struct drm_local_map *map;
  176. /* mapping of the regs controlling the fifo */
  177. void __iomem *user;
  178. uint32_t user_get;
  179. uint32_t user_put;
  180. /* Fencing */
  181. struct {
  182. /* lock protects the pending list only */
  183. spinlock_t lock;
  184. struct list_head pending;
  185. uint32_t sequence;
  186. uint32_t sequence_ack;
  187. atomic_t last_sequence_irq;
  188. } fence;
  189. /* DMA push buffer */
  190. struct nouveau_gpuobj *pushbuf;
  191. struct nouveau_bo *pushbuf_bo;
  192. uint32_t pushbuf_base;
  193. /* Notifier memory */
  194. struct nouveau_bo *notifier_bo;
  195. struct drm_mm notifier_heap;
  196. /* PFIFO context */
  197. struct nouveau_gpuobj *ramfc;
  198. struct nouveau_gpuobj *cache;
  199. void *fifo_priv;
  200. /* Execution engine contexts */
  201. void *engctx[NVOBJ_ENGINE_NR];
  202. /* NV50 VM */
  203. struct nouveau_vm *vm;
  204. struct nouveau_gpuobj *vm_pd;
  205. /* Objects */
  206. struct nouveau_gpuobj *ramin; /* Private instmem */
  207. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  208. struct nouveau_ramht *ramht; /* Hash table */
  209. /* GPU object info for stuff used in-kernel (mm_enabled) */
  210. uint32_t m2mf_ntfy;
  211. uint32_t vram_handle;
  212. uint32_t gart_handle;
  213. bool accel_done;
  214. /* Push buffer state (only for drm's channel on !mm_enabled) */
  215. struct {
  216. int max;
  217. int free;
  218. int cur;
  219. int put;
  220. /* access via pushbuf_bo */
  221. int ib_base;
  222. int ib_max;
  223. int ib_free;
  224. int ib_put;
  225. } dma;
  226. uint32_t sw_subchannel[8];
  227. struct {
  228. struct nouveau_gpuobj *vblsem;
  229. uint32_t vblsem_head;
  230. uint32_t vblsem_offset;
  231. uint32_t vblsem_rval;
  232. struct list_head vbl_wait;
  233. struct list_head flip;
  234. } nvsw;
  235. struct {
  236. bool active;
  237. char name[32];
  238. struct drm_info_list info;
  239. } debugfs;
  240. };
  241. struct nouveau_exec_engine {
  242. void (*destroy)(struct drm_device *, int engine);
  243. int (*init)(struct drm_device *, int engine);
  244. int (*fini)(struct drm_device *, int engine);
  245. int (*context_new)(struct nouveau_channel *, int engine);
  246. void (*context_del)(struct nouveau_channel *, int engine);
  247. int (*object_new)(struct nouveau_channel *, int engine,
  248. u32 handle, u16 class);
  249. void (*set_tile_region)(struct drm_device *dev, int i);
  250. void (*tlb_flush)(struct drm_device *, int engine);
  251. };
  252. struct nouveau_instmem_engine {
  253. void *priv;
  254. int (*init)(struct drm_device *dev);
  255. void (*takedown)(struct drm_device *dev);
  256. int (*suspend)(struct drm_device *dev);
  257. void (*resume)(struct drm_device *dev);
  258. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  259. void (*put)(struct nouveau_gpuobj *);
  260. int (*map)(struct nouveau_gpuobj *);
  261. void (*unmap)(struct nouveau_gpuobj *);
  262. void (*flush)(struct drm_device *);
  263. };
  264. struct nouveau_mc_engine {
  265. int (*init)(struct drm_device *dev);
  266. void (*takedown)(struct drm_device *dev);
  267. };
  268. struct nouveau_timer_engine {
  269. int (*init)(struct drm_device *dev);
  270. void (*takedown)(struct drm_device *dev);
  271. uint64_t (*read)(struct drm_device *dev);
  272. };
  273. struct nouveau_fb_engine {
  274. int num_tiles;
  275. struct drm_mm tag_heap;
  276. void *priv;
  277. int (*init)(struct drm_device *dev);
  278. void (*takedown)(struct drm_device *dev);
  279. void (*init_tile_region)(struct drm_device *dev, int i,
  280. uint32_t addr, uint32_t size,
  281. uint32_t pitch, uint32_t flags);
  282. void (*set_tile_region)(struct drm_device *dev, int i);
  283. void (*free_tile_region)(struct drm_device *dev, int i);
  284. };
  285. struct nouveau_fifo_engine {
  286. void *priv;
  287. int channels;
  288. struct nouveau_gpuobj *playlist[2];
  289. int cur_playlist;
  290. int (*init)(struct drm_device *);
  291. void (*takedown)(struct drm_device *);
  292. void (*disable)(struct drm_device *);
  293. void (*enable)(struct drm_device *);
  294. bool (*reassign)(struct drm_device *, bool enable);
  295. bool (*cache_pull)(struct drm_device *dev, bool enable);
  296. int (*channel_id)(struct drm_device *);
  297. int (*create_context)(struct nouveau_channel *);
  298. void (*destroy_context)(struct nouveau_channel *);
  299. int (*load_context)(struct nouveau_channel *);
  300. int (*unload_context)(struct drm_device *);
  301. void (*tlb_flush)(struct drm_device *dev);
  302. };
  303. struct nouveau_display_engine {
  304. void *priv;
  305. int (*early_init)(struct drm_device *);
  306. void (*late_takedown)(struct drm_device *);
  307. int (*create)(struct drm_device *);
  308. int (*init)(struct drm_device *);
  309. void (*destroy)(struct drm_device *);
  310. };
  311. struct nouveau_gpio_engine {
  312. void *priv;
  313. int (*init)(struct drm_device *);
  314. void (*takedown)(struct drm_device *);
  315. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  316. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  317. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  318. void (*)(void *, int), void *);
  319. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  320. void (*)(void *, int), void *);
  321. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  322. };
  323. struct nouveau_pm_voltage_level {
  324. u8 voltage;
  325. u8 vid;
  326. };
  327. struct nouveau_pm_voltage {
  328. bool supported;
  329. u8 vid_mask;
  330. struct nouveau_pm_voltage_level *level;
  331. int nr_level;
  332. };
  333. struct nouveau_pm_memtiming {
  334. int id;
  335. u32 reg_100220;
  336. u32 reg_100224;
  337. u32 reg_100228;
  338. u32 reg_10022c;
  339. u32 reg_100230;
  340. u32 reg_100234;
  341. u32 reg_100238;
  342. u32 reg_10023c;
  343. u32 reg_100240;
  344. };
  345. #define NOUVEAU_PM_MAX_LEVEL 8
  346. struct nouveau_pm_level {
  347. struct device_attribute dev_attr;
  348. char name[32];
  349. int id;
  350. u32 core;
  351. u32 memory;
  352. u32 shader;
  353. u32 unk05;
  354. u8 voltage;
  355. u8 fanspeed;
  356. u16 memscript;
  357. struct nouveau_pm_memtiming *timing;
  358. };
  359. struct nouveau_pm_temp_sensor_constants {
  360. u16 offset_constant;
  361. s16 offset_mult;
  362. u16 offset_div;
  363. u16 slope_mult;
  364. u16 slope_div;
  365. };
  366. struct nouveau_pm_threshold_temp {
  367. s16 critical;
  368. s16 down_clock;
  369. s16 fan_boost;
  370. };
  371. struct nouveau_pm_memtimings {
  372. bool supported;
  373. struct nouveau_pm_memtiming *timing;
  374. int nr_timing;
  375. };
  376. struct nouveau_pm_engine {
  377. struct nouveau_pm_voltage voltage;
  378. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  379. int nr_perflvl;
  380. struct nouveau_pm_memtimings memtimings;
  381. struct nouveau_pm_temp_sensor_constants sensor_constants;
  382. struct nouveau_pm_threshold_temp threshold_temp;
  383. struct nouveau_pm_level boot;
  384. struct nouveau_pm_level *cur;
  385. struct device *hwmon;
  386. struct notifier_block acpi_nb;
  387. int (*clock_get)(struct drm_device *, u32 id);
  388. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  389. u32 id, int khz);
  390. void (*clock_set)(struct drm_device *, void *);
  391. int (*voltage_get)(struct drm_device *);
  392. int (*voltage_set)(struct drm_device *, int voltage);
  393. int (*fanspeed_get)(struct drm_device *);
  394. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  395. int (*temp_get)(struct drm_device *);
  396. };
  397. struct nouveau_vram_engine {
  398. int (*init)(struct drm_device *);
  399. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  400. u32 type, struct nouveau_mem **);
  401. void (*put)(struct drm_device *, struct nouveau_mem **);
  402. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  403. };
  404. struct nouveau_engine {
  405. struct nouveau_instmem_engine instmem;
  406. struct nouveau_mc_engine mc;
  407. struct nouveau_timer_engine timer;
  408. struct nouveau_fb_engine fb;
  409. struct nouveau_fifo_engine fifo;
  410. struct nouveau_display_engine display;
  411. struct nouveau_gpio_engine gpio;
  412. struct nouveau_pm_engine pm;
  413. struct nouveau_vram_engine vram;
  414. };
  415. struct nouveau_pll_vals {
  416. union {
  417. struct {
  418. #ifdef __BIG_ENDIAN
  419. uint8_t N1, M1, N2, M2;
  420. #else
  421. uint8_t M1, N1, M2, N2;
  422. #endif
  423. };
  424. struct {
  425. uint16_t NM1, NM2;
  426. } __attribute__((packed));
  427. };
  428. int log2P;
  429. int refclk;
  430. };
  431. enum nv04_fp_display_regs {
  432. FP_DISPLAY_END,
  433. FP_TOTAL,
  434. FP_CRTC,
  435. FP_SYNC_START,
  436. FP_SYNC_END,
  437. FP_VALID_START,
  438. FP_VALID_END
  439. };
  440. struct nv04_crtc_reg {
  441. unsigned char MiscOutReg;
  442. uint8_t CRTC[0xa0];
  443. uint8_t CR58[0x10];
  444. uint8_t Sequencer[5];
  445. uint8_t Graphics[9];
  446. uint8_t Attribute[21];
  447. unsigned char DAC[768];
  448. /* PCRTC regs */
  449. uint32_t fb_start;
  450. uint32_t crtc_cfg;
  451. uint32_t cursor_cfg;
  452. uint32_t gpio_ext;
  453. uint32_t crtc_830;
  454. uint32_t crtc_834;
  455. uint32_t crtc_850;
  456. uint32_t crtc_eng_ctrl;
  457. /* PRAMDAC regs */
  458. uint32_t nv10_cursync;
  459. struct nouveau_pll_vals pllvals;
  460. uint32_t ramdac_gen_ctrl;
  461. uint32_t ramdac_630;
  462. uint32_t ramdac_634;
  463. uint32_t tv_setup;
  464. uint32_t tv_vtotal;
  465. uint32_t tv_vskew;
  466. uint32_t tv_vsync_delay;
  467. uint32_t tv_htotal;
  468. uint32_t tv_hskew;
  469. uint32_t tv_hsync_delay;
  470. uint32_t tv_hsync_delay2;
  471. uint32_t fp_horiz_regs[7];
  472. uint32_t fp_vert_regs[7];
  473. uint32_t dither;
  474. uint32_t fp_control;
  475. uint32_t dither_regs[6];
  476. uint32_t fp_debug_0;
  477. uint32_t fp_debug_1;
  478. uint32_t fp_debug_2;
  479. uint32_t fp_margin_color;
  480. uint32_t ramdac_8c0;
  481. uint32_t ramdac_a20;
  482. uint32_t ramdac_a24;
  483. uint32_t ramdac_a34;
  484. uint32_t ctv_regs[38];
  485. };
  486. struct nv04_output_reg {
  487. uint32_t output;
  488. int head;
  489. };
  490. struct nv04_mode_state {
  491. struct nv04_crtc_reg crtc_reg[2];
  492. uint32_t pllsel;
  493. uint32_t sel_clk;
  494. };
  495. enum nouveau_card_type {
  496. NV_04 = 0x00,
  497. NV_10 = 0x10,
  498. NV_20 = 0x20,
  499. NV_30 = 0x30,
  500. NV_40 = 0x40,
  501. NV_50 = 0x50,
  502. NV_C0 = 0xc0,
  503. };
  504. struct drm_nouveau_private {
  505. struct drm_device *dev;
  506. /* the card type, takes NV_* as values */
  507. enum nouveau_card_type card_type;
  508. /* exact chipset, derived from NV_PMC_BOOT_0 */
  509. int chipset;
  510. int stepping;
  511. int flags;
  512. void __iomem *mmio;
  513. spinlock_t ramin_lock;
  514. void __iomem *ramin;
  515. u32 ramin_size;
  516. u32 ramin_base;
  517. bool ramin_available;
  518. struct drm_mm ramin_heap;
  519. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  520. struct list_head gpuobj_list;
  521. struct list_head classes;
  522. struct nouveau_bo *vga_ram;
  523. /* interrupt handling */
  524. void (*irq_handler[32])(struct drm_device *);
  525. bool msi_enabled;
  526. struct list_head vbl_waiting;
  527. struct {
  528. struct drm_global_reference mem_global_ref;
  529. struct ttm_bo_global_ref bo_global_ref;
  530. struct ttm_bo_device bdev;
  531. atomic_t validate_sequence;
  532. } ttm;
  533. struct {
  534. spinlock_t lock;
  535. struct drm_mm heap;
  536. struct nouveau_bo *bo;
  537. } fence;
  538. struct {
  539. spinlock_t lock;
  540. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  541. } channels;
  542. struct nouveau_engine engine;
  543. struct nouveau_channel *channel;
  544. /* For PFIFO and PGRAPH. */
  545. spinlock_t context_switch_lock;
  546. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  547. spinlock_t vm_lock;
  548. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  549. struct nouveau_ramht *ramht;
  550. struct nouveau_gpuobj *ramfc;
  551. struct nouveau_gpuobj *ramro;
  552. uint32_t ramin_rsvd_vram;
  553. struct {
  554. enum {
  555. NOUVEAU_GART_NONE = 0,
  556. NOUVEAU_GART_AGP, /* AGP */
  557. NOUVEAU_GART_PDMA, /* paged dma object */
  558. NOUVEAU_GART_HW /* on-chip gart/vm */
  559. } type;
  560. uint64_t aper_base;
  561. uint64_t aper_size;
  562. uint64_t aper_free;
  563. struct ttm_backend_func *func;
  564. struct {
  565. struct page *page;
  566. dma_addr_t addr;
  567. } dummy;
  568. struct nouveau_gpuobj *sg_ctxdma;
  569. } gart_info;
  570. /* nv10-nv40 tiling regions */
  571. struct {
  572. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  573. spinlock_t lock;
  574. } tile;
  575. /* VRAM/fb configuration */
  576. uint64_t vram_size;
  577. uint64_t vram_sys_base;
  578. u32 vram_rblock_size;
  579. uint64_t fb_phys;
  580. uint64_t fb_available_size;
  581. uint64_t fb_mappable_pages;
  582. uint64_t fb_aper_free;
  583. int fb_mtrr;
  584. /* BAR control (NV50-) */
  585. struct nouveau_vm *bar1_vm;
  586. struct nouveau_vm *bar3_vm;
  587. /* G8x/G9x virtual address space */
  588. struct nouveau_vm *chan_vm;
  589. struct nvbios vbios;
  590. struct nv04_mode_state mode_reg;
  591. struct nv04_mode_state saved_reg;
  592. uint32_t saved_vga_font[4][16384];
  593. uint32_t crtc_owner;
  594. uint32_t dac_users[4];
  595. struct backlight_device *backlight;
  596. struct {
  597. struct dentry *channel_root;
  598. } debugfs;
  599. struct nouveau_fbdev *nfbdev;
  600. struct apertures_struct *apertures;
  601. };
  602. static inline struct drm_nouveau_private *
  603. nouveau_private(struct drm_device *dev)
  604. {
  605. return dev->dev_private;
  606. }
  607. static inline struct drm_nouveau_private *
  608. nouveau_bdev(struct ttm_bo_device *bd)
  609. {
  610. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  611. }
  612. static inline int
  613. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  614. {
  615. struct nouveau_bo *prev;
  616. if (!pnvbo)
  617. return -EINVAL;
  618. prev = *pnvbo;
  619. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  620. if (prev) {
  621. struct ttm_buffer_object *bo = &prev->bo;
  622. ttm_bo_unref(&bo);
  623. }
  624. return 0;
  625. }
  626. /* nouveau_drv.c */
  627. extern int nouveau_agpmode;
  628. extern int nouveau_duallink;
  629. extern int nouveau_uscript_lvds;
  630. extern int nouveau_uscript_tmds;
  631. extern int nouveau_vram_pushbuf;
  632. extern int nouveau_vram_notify;
  633. extern int nouveau_fbpercrtc;
  634. extern int nouveau_tv_disable;
  635. extern char *nouveau_tv_norm;
  636. extern int nouveau_reg_debug;
  637. extern char *nouveau_vbios;
  638. extern int nouveau_ignorelid;
  639. extern int nouveau_nofbaccel;
  640. extern int nouveau_noaccel;
  641. extern int nouveau_force_post;
  642. extern int nouveau_override_conntype;
  643. extern char *nouveau_perflvl;
  644. extern int nouveau_perflvl_wr;
  645. extern int nouveau_msi;
  646. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  647. extern int nouveau_pci_resume(struct pci_dev *pdev);
  648. /* nouveau_state.c */
  649. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  650. extern int nouveau_load(struct drm_device *, unsigned long flags);
  651. extern int nouveau_firstopen(struct drm_device *);
  652. extern void nouveau_lastclose(struct drm_device *);
  653. extern int nouveau_unload(struct drm_device *);
  654. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  655. struct drm_file *);
  656. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  657. struct drm_file *);
  658. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  659. uint32_t reg, uint32_t mask, uint32_t val);
  660. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  661. uint32_t reg, uint32_t mask, uint32_t val);
  662. extern bool nouveau_wait_for_idle(struct drm_device *);
  663. extern int nouveau_card_init(struct drm_device *);
  664. /* nouveau_mem.c */
  665. extern int nouveau_mem_vram_init(struct drm_device *);
  666. extern void nouveau_mem_vram_fini(struct drm_device *);
  667. extern int nouveau_mem_gart_init(struct drm_device *);
  668. extern void nouveau_mem_gart_fini(struct drm_device *);
  669. extern int nouveau_mem_init_agp(struct drm_device *);
  670. extern int nouveau_mem_reset_agp(struct drm_device *);
  671. extern void nouveau_mem_close(struct drm_device *);
  672. extern int nouveau_mem_detect(struct drm_device *);
  673. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  674. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  675. struct drm_device *dev, uint32_t addr, uint32_t size,
  676. uint32_t pitch, uint32_t flags);
  677. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  678. struct nouveau_tile_reg *tile,
  679. struct nouveau_fence *fence);
  680. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  681. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  682. /* nouveau_notifier.c */
  683. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  684. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  685. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  686. int cout, uint32_t start, uint32_t end,
  687. uint32_t *offset);
  688. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  689. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  690. struct drm_file *);
  691. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  692. struct drm_file *);
  693. /* nouveau_channel.c */
  694. extern struct drm_ioctl_desc nouveau_ioctls[];
  695. extern int nouveau_max_ioctl;
  696. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  697. extern int nouveau_channel_alloc(struct drm_device *dev,
  698. struct nouveau_channel **chan,
  699. struct drm_file *file_priv,
  700. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  701. extern struct nouveau_channel *
  702. nouveau_channel_get_unlocked(struct nouveau_channel *);
  703. extern struct nouveau_channel *
  704. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  705. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  706. extern void nouveau_channel_put(struct nouveau_channel **);
  707. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  708. struct nouveau_channel **pchan);
  709. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  710. /* nouveau_object.c */
  711. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  712. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  713. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  714. } while (0)
  715. #define NVOBJ_ENGINE_DEL(d, e) do { \
  716. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  717. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  718. } while (0)
  719. #define NVOBJ_CLASS(d, c, e) do { \
  720. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  721. if (ret) \
  722. return ret; \
  723. } while (0)
  724. #define NVOBJ_MTHD(d, c, m, e) do { \
  725. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  726. if (ret) \
  727. return ret; \
  728. } while (0)
  729. extern int nouveau_gpuobj_early_init(struct drm_device *);
  730. extern int nouveau_gpuobj_init(struct drm_device *);
  731. extern void nouveau_gpuobj_takedown(struct drm_device *);
  732. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  733. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  734. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  735. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  736. int (*exec)(struct nouveau_channel *,
  737. u32 class, u32 mthd, u32 data));
  738. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  739. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  740. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  741. uint32_t vram_h, uint32_t tt_h);
  742. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  743. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  744. uint32_t size, int align, uint32_t flags,
  745. struct nouveau_gpuobj **);
  746. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  747. struct nouveau_gpuobj **);
  748. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  749. u32 size, u32 flags,
  750. struct nouveau_gpuobj **);
  751. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  752. uint64_t offset, uint64_t size, int access,
  753. int target, struct nouveau_gpuobj **);
  754. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  755. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  756. u64 size, int target, int access, u32 type,
  757. u32 comp, struct nouveau_gpuobj **pobj);
  758. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  759. int class, u64 base, u64 size, int target,
  760. int access, u32 type, u32 comp);
  761. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  762. struct drm_file *);
  763. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  764. struct drm_file *);
  765. /* nouveau_irq.c */
  766. extern int nouveau_irq_init(struct drm_device *);
  767. extern void nouveau_irq_fini(struct drm_device *);
  768. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  769. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  770. void (*)(struct drm_device *));
  771. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  772. extern void nouveau_irq_preinstall(struct drm_device *);
  773. extern int nouveau_irq_postinstall(struct drm_device *);
  774. extern void nouveau_irq_uninstall(struct drm_device *);
  775. /* nouveau_sgdma.c */
  776. extern int nouveau_sgdma_init(struct drm_device *);
  777. extern void nouveau_sgdma_takedown(struct drm_device *);
  778. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  779. uint32_t offset);
  780. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  781. /* nouveau_debugfs.c */
  782. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  783. extern int nouveau_debugfs_init(struct drm_minor *);
  784. extern void nouveau_debugfs_takedown(struct drm_minor *);
  785. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  786. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  787. #else
  788. static inline int
  789. nouveau_debugfs_init(struct drm_minor *minor)
  790. {
  791. return 0;
  792. }
  793. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  794. {
  795. }
  796. static inline int
  797. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  798. {
  799. return 0;
  800. }
  801. static inline void
  802. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  803. {
  804. }
  805. #endif
  806. /* nouveau_dma.c */
  807. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  808. extern int nouveau_dma_init(struct nouveau_channel *);
  809. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  810. /* nouveau_acpi.c */
  811. #define ROM_BIOS_PAGE 4096
  812. #if defined(CONFIG_ACPI)
  813. void nouveau_register_dsm_handler(void);
  814. void nouveau_unregister_dsm_handler(void);
  815. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  816. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  817. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  818. #else
  819. static inline void nouveau_register_dsm_handler(void) {}
  820. static inline void nouveau_unregister_dsm_handler(void) {}
  821. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  822. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  823. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  824. #endif
  825. /* nouveau_backlight.c */
  826. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  827. extern int nouveau_backlight_init(struct drm_connector *);
  828. extern void nouveau_backlight_exit(struct drm_connector *);
  829. #else
  830. static inline int nouveau_backlight_init(struct drm_connector *dev)
  831. {
  832. return 0;
  833. }
  834. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  835. #endif
  836. /* nouveau_bios.c */
  837. extern int nouveau_bios_init(struct drm_device *);
  838. extern void nouveau_bios_takedown(struct drm_device *dev);
  839. extern int nouveau_run_vbios_init(struct drm_device *);
  840. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  841. struct dcb_entry *);
  842. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  843. enum dcb_gpio_tag);
  844. extern struct dcb_connector_table_entry *
  845. nouveau_bios_connector_entry(struct drm_device *, int index);
  846. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  847. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  848. struct pll_lims *);
  849. extern int nouveau_bios_run_display_table(struct drm_device *,
  850. struct dcb_entry *,
  851. uint32_t script, int pxclk);
  852. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  853. int *length);
  854. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  855. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  856. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  857. bool *dl, bool *if_is_24bit);
  858. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  859. int head, int pxclk);
  860. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  861. enum LVDS_script, int pxclk);
  862. /* nouveau_ttm.c */
  863. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  864. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  865. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  866. /* nouveau_dp.c */
  867. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  868. uint8_t *data, int data_nr);
  869. bool nouveau_dp_detect(struct drm_encoder *);
  870. bool nouveau_dp_link_train(struct drm_encoder *);
  871. /* nv04_fb.c */
  872. extern int nv04_fb_init(struct drm_device *);
  873. extern void nv04_fb_takedown(struct drm_device *);
  874. /* nv10_fb.c */
  875. extern int nv10_fb_init(struct drm_device *);
  876. extern void nv10_fb_takedown(struct drm_device *);
  877. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  878. uint32_t addr, uint32_t size,
  879. uint32_t pitch, uint32_t flags);
  880. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  881. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  882. /* nv30_fb.c */
  883. extern int nv30_fb_init(struct drm_device *);
  884. extern void nv30_fb_takedown(struct drm_device *);
  885. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  886. uint32_t addr, uint32_t size,
  887. uint32_t pitch, uint32_t flags);
  888. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  889. /* nv40_fb.c */
  890. extern int nv40_fb_init(struct drm_device *);
  891. extern void nv40_fb_takedown(struct drm_device *);
  892. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  893. /* nv50_fb.c */
  894. extern int nv50_fb_init(struct drm_device *);
  895. extern void nv50_fb_takedown(struct drm_device *);
  896. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  897. /* nvc0_fb.c */
  898. extern int nvc0_fb_init(struct drm_device *);
  899. extern void nvc0_fb_takedown(struct drm_device *);
  900. /* nv04_fifo.c */
  901. extern int nv04_fifo_init(struct drm_device *);
  902. extern void nv04_fifo_fini(struct drm_device *);
  903. extern void nv04_fifo_disable(struct drm_device *);
  904. extern void nv04_fifo_enable(struct drm_device *);
  905. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  906. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  907. extern int nv04_fifo_channel_id(struct drm_device *);
  908. extern int nv04_fifo_create_context(struct nouveau_channel *);
  909. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  910. extern int nv04_fifo_load_context(struct nouveau_channel *);
  911. extern int nv04_fifo_unload_context(struct drm_device *);
  912. extern void nv04_fifo_isr(struct drm_device *);
  913. /* nv10_fifo.c */
  914. extern int nv10_fifo_init(struct drm_device *);
  915. extern int nv10_fifo_channel_id(struct drm_device *);
  916. extern int nv10_fifo_create_context(struct nouveau_channel *);
  917. extern int nv10_fifo_load_context(struct nouveau_channel *);
  918. extern int nv10_fifo_unload_context(struct drm_device *);
  919. /* nv40_fifo.c */
  920. extern int nv40_fifo_init(struct drm_device *);
  921. extern int nv40_fifo_create_context(struct nouveau_channel *);
  922. extern int nv40_fifo_load_context(struct nouveau_channel *);
  923. extern int nv40_fifo_unload_context(struct drm_device *);
  924. /* nv50_fifo.c */
  925. extern int nv50_fifo_init(struct drm_device *);
  926. extern void nv50_fifo_takedown(struct drm_device *);
  927. extern int nv50_fifo_channel_id(struct drm_device *);
  928. extern int nv50_fifo_create_context(struct nouveau_channel *);
  929. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  930. extern int nv50_fifo_load_context(struct nouveau_channel *);
  931. extern int nv50_fifo_unload_context(struct drm_device *);
  932. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  933. /* nvc0_fifo.c */
  934. extern int nvc0_fifo_init(struct drm_device *);
  935. extern void nvc0_fifo_takedown(struct drm_device *);
  936. extern void nvc0_fifo_disable(struct drm_device *);
  937. extern void nvc0_fifo_enable(struct drm_device *);
  938. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  939. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  940. extern int nvc0_fifo_channel_id(struct drm_device *);
  941. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  942. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  943. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  944. extern int nvc0_fifo_unload_context(struct drm_device *);
  945. /* nv04_graph.c */
  946. extern int nv04_graph_create(struct drm_device *);
  947. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  948. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  949. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  950. u32 class, u32 mthd, u32 data);
  951. extern struct nouveau_bitfield nv04_graph_nsource[];
  952. /* nv10_graph.c */
  953. extern int nv10_graph_create(struct drm_device *);
  954. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  955. extern struct nouveau_bitfield nv10_graph_intr[];
  956. extern struct nouveau_bitfield nv10_graph_nstatus[];
  957. /* nv20_graph.c */
  958. extern int nv20_graph_create(struct drm_device *);
  959. /* nv40_graph.c */
  960. extern int nv40_graph_create(struct drm_device *);
  961. extern void nv40_grctx_init(struct nouveau_grctx *);
  962. /* nv50_graph.c */
  963. extern int nv50_graph_create(struct drm_device *);
  964. extern int nv50_grctx_init(struct nouveau_grctx *);
  965. extern struct nouveau_enum nv50_data_error_names[];
  966. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  967. /* nvc0_graph.c */
  968. extern int nvc0_graph_create(struct drm_device *);
  969. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  970. /* nv84_crypt.c */
  971. extern int nv84_crypt_create(struct drm_device *);
  972. /* nva3_copy.c */
  973. extern int nva3_copy_create(struct drm_device *dev);
  974. /* nvc0_copy.c */
  975. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  976. /* nv40_mpeg.c */
  977. extern int nv40_mpeg_create(struct drm_device *dev);
  978. /* nv50_mpeg.c */
  979. extern int nv50_mpeg_create(struct drm_device *dev);
  980. /* nv04_instmem.c */
  981. extern int nv04_instmem_init(struct drm_device *);
  982. extern void nv04_instmem_takedown(struct drm_device *);
  983. extern int nv04_instmem_suspend(struct drm_device *);
  984. extern void nv04_instmem_resume(struct drm_device *);
  985. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  986. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  987. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  988. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  989. extern void nv04_instmem_flush(struct drm_device *);
  990. /* nv50_instmem.c */
  991. extern int nv50_instmem_init(struct drm_device *);
  992. extern void nv50_instmem_takedown(struct drm_device *);
  993. extern int nv50_instmem_suspend(struct drm_device *);
  994. extern void nv50_instmem_resume(struct drm_device *);
  995. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  996. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  997. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  998. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  999. extern void nv50_instmem_flush(struct drm_device *);
  1000. extern void nv84_instmem_flush(struct drm_device *);
  1001. /* nvc0_instmem.c */
  1002. extern int nvc0_instmem_init(struct drm_device *);
  1003. extern void nvc0_instmem_takedown(struct drm_device *);
  1004. extern int nvc0_instmem_suspend(struct drm_device *);
  1005. extern void nvc0_instmem_resume(struct drm_device *);
  1006. /* nv04_mc.c */
  1007. extern int nv04_mc_init(struct drm_device *);
  1008. extern void nv04_mc_takedown(struct drm_device *);
  1009. /* nv40_mc.c */
  1010. extern int nv40_mc_init(struct drm_device *);
  1011. extern void nv40_mc_takedown(struct drm_device *);
  1012. /* nv50_mc.c */
  1013. extern int nv50_mc_init(struct drm_device *);
  1014. extern void nv50_mc_takedown(struct drm_device *);
  1015. /* nv04_timer.c */
  1016. extern int nv04_timer_init(struct drm_device *);
  1017. extern uint64_t nv04_timer_read(struct drm_device *);
  1018. extern void nv04_timer_takedown(struct drm_device *);
  1019. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1020. unsigned long arg);
  1021. /* nv04_dac.c */
  1022. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1023. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1024. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1025. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1026. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1027. /* nv04_dfp.c */
  1028. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1029. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1030. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1031. int head, bool dl);
  1032. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1033. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1034. /* nv04_tv.c */
  1035. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1036. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1037. /* nv17_tv.c */
  1038. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1039. /* nv04_display.c */
  1040. extern int nv04_display_early_init(struct drm_device *);
  1041. extern void nv04_display_late_takedown(struct drm_device *);
  1042. extern int nv04_display_create(struct drm_device *);
  1043. extern int nv04_display_init(struct drm_device *);
  1044. extern void nv04_display_destroy(struct drm_device *);
  1045. /* nv04_crtc.c */
  1046. extern int nv04_crtc_create(struct drm_device *, int index);
  1047. /* nouveau_bo.c */
  1048. extern struct ttm_bo_driver nouveau_bo_driver;
  1049. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1050. int size, int align, uint32_t flags,
  1051. uint32_t tile_mode, uint32_t tile_flags,
  1052. struct nouveau_bo **);
  1053. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1054. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1055. extern int nouveau_bo_map(struct nouveau_bo *);
  1056. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1057. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1058. uint32_t busy);
  1059. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1060. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1061. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1062. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1063. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1064. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1065. bool no_wait_reserve, bool no_wait_gpu);
  1066. /* nouveau_fence.c */
  1067. struct nouveau_fence;
  1068. extern int nouveau_fence_init(struct drm_device *);
  1069. extern void nouveau_fence_fini(struct drm_device *);
  1070. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1071. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1072. extern void nouveau_fence_update(struct nouveau_channel *);
  1073. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1074. bool emit);
  1075. extern int nouveau_fence_emit(struct nouveau_fence *);
  1076. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1077. void (*work)(void *priv, bool signalled),
  1078. void *priv);
  1079. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1080. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1081. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1082. extern int __nouveau_fence_flush(void *obj, void *arg);
  1083. extern void __nouveau_fence_unref(void **obj);
  1084. extern void *__nouveau_fence_ref(void *obj);
  1085. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1086. {
  1087. return __nouveau_fence_signalled(obj, NULL);
  1088. }
  1089. static inline int
  1090. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1091. {
  1092. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1093. }
  1094. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1095. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1096. {
  1097. return __nouveau_fence_flush(obj, NULL);
  1098. }
  1099. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1100. {
  1101. __nouveau_fence_unref((void **)obj);
  1102. }
  1103. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1104. {
  1105. return __nouveau_fence_ref(obj);
  1106. }
  1107. /* nouveau_gem.c */
  1108. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1109. int size, int align, uint32_t domain,
  1110. uint32_t tile_mode, uint32_t tile_flags,
  1111. struct nouveau_bo **);
  1112. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1113. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1114. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1115. struct drm_file *);
  1116. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1117. struct drm_file *);
  1118. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1119. struct drm_file *);
  1120. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1121. struct drm_file *);
  1122. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1123. struct drm_file *);
  1124. /* nouveau_display.c */
  1125. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1126. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1127. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1128. struct drm_pending_vblank_event *event);
  1129. int nouveau_finish_page_flip(struct nouveau_channel *,
  1130. struct nouveau_page_flip_state *);
  1131. /* nv10_gpio.c */
  1132. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1133. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1134. /* nv50_gpio.c */
  1135. int nv50_gpio_init(struct drm_device *dev);
  1136. void nv50_gpio_fini(struct drm_device *dev);
  1137. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1138. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1139. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1140. void (*)(void *, int), void *);
  1141. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1142. void (*)(void *, int), void *);
  1143. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1144. /* nv50_calc. */
  1145. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1146. int *N1, int *M1, int *N2, int *M2, int *P);
  1147. int nv50_calc_pll2(struct drm_device *, struct pll_lims *,
  1148. int clk, int *N, int *fN, int *M, int *P);
  1149. #ifndef ioread32_native
  1150. #ifdef __BIG_ENDIAN
  1151. #define ioread16_native ioread16be
  1152. #define iowrite16_native iowrite16be
  1153. #define ioread32_native ioread32be
  1154. #define iowrite32_native iowrite32be
  1155. #else /* def __BIG_ENDIAN */
  1156. #define ioread16_native ioread16
  1157. #define iowrite16_native iowrite16
  1158. #define ioread32_native ioread32
  1159. #define iowrite32_native iowrite32
  1160. #endif /* def __BIG_ENDIAN else */
  1161. #endif /* !ioread32_native */
  1162. /* channel control reg access */
  1163. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1164. {
  1165. return ioread32_native(chan->user + reg);
  1166. }
  1167. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1168. unsigned reg, u32 val)
  1169. {
  1170. iowrite32_native(val, chan->user + reg);
  1171. }
  1172. /* register access */
  1173. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1174. {
  1175. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1176. return ioread32_native(dev_priv->mmio + reg);
  1177. }
  1178. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1179. {
  1180. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1181. iowrite32_native(val, dev_priv->mmio + reg);
  1182. }
  1183. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1184. {
  1185. u32 tmp = nv_rd32(dev, reg);
  1186. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1187. return tmp;
  1188. }
  1189. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1190. {
  1191. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1192. return ioread8(dev_priv->mmio + reg);
  1193. }
  1194. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1195. {
  1196. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1197. iowrite8(val, dev_priv->mmio + reg);
  1198. }
  1199. #define nv_wait(dev, reg, mask, val) \
  1200. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1201. #define nv_wait_ne(dev, reg, mask, val) \
  1202. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1203. /* PRAMIN access */
  1204. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1205. {
  1206. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1207. return ioread32_native(dev_priv->ramin + offset);
  1208. }
  1209. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1210. {
  1211. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1212. iowrite32_native(val, dev_priv->ramin + offset);
  1213. }
  1214. /* object access */
  1215. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1216. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1217. /*
  1218. * Logging
  1219. * Argument d is (struct drm_device *).
  1220. */
  1221. #define NV_PRINTK(level, d, fmt, arg...) \
  1222. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1223. pci_name(d->pdev), ##arg)
  1224. #ifndef NV_DEBUG_NOTRACE
  1225. #define NV_DEBUG(d, fmt, arg...) do { \
  1226. if (drm_debug & DRM_UT_DRIVER) { \
  1227. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1228. __LINE__, ##arg); \
  1229. } \
  1230. } while (0)
  1231. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1232. if (drm_debug & DRM_UT_KMS) { \
  1233. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1234. __LINE__, ##arg); \
  1235. } \
  1236. } while (0)
  1237. #else
  1238. #define NV_DEBUG(d, fmt, arg...) do { \
  1239. if (drm_debug & DRM_UT_DRIVER) \
  1240. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1241. } while (0)
  1242. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1243. if (drm_debug & DRM_UT_KMS) \
  1244. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1245. } while (0)
  1246. #endif
  1247. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1248. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1249. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1250. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1251. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1252. /* nouveau_reg_debug bitmask */
  1253. enum {
  1254. NOUVEAU_REG_DEBUG_MC = 0x1,
  1255. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1256. NOUVEAU_REG_DEBUG_FB = 0x4,
  1257. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1258. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1259. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1260. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1261. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1262. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1263. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1264. };
  1265. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1266. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1267. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1268. } while (0)
  1269. static inline bool
  1270. nv_two_heads(struct drm_device *dev)
  1271. {
  1272. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1273. const int impl = dev->pci_device & 0x0ff0;
  1274. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1275. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1276. return true;
  1277. return false;
  1278. }
  1279. static inline bool
  1280. nv_gf4_disp_arch(struct drm_device *dev)
  1281. {
  1282. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1283. }
  1284. static inline bool
  1285. nv_two_reg_pll(struct drm_device *dev)
  1286. {
  1287. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1288. const int impl = dev->pci_device & 0x0ff0;
  1289. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1290. return true;
  1291. return false;
  1292. }
  1293. static inline bool
  1294. nv_match_device(struct drm_device *dev, unsigned device,
  1295. unsigned sub_vendor, unsigned sub_device)
  1296. {
  1297. return dev->pdev->device == device &&
  1298. dev->pdev->subsystem_vendor == sub_vendor &&
  1299. dev->pdev->subsystem_device == sub_device;
  1300. }
  1301. static inline void *
  1302. nv_engine(struct drm_device *dev, int engine)
  1303. {
  1304. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1305. return (void *)dev_priv->eng[engine];
  1306. }
  1307. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1308. * helpful to determine a number of other hardware features
  1309. */
  1310. static inline int
  1311. nv44_graph_class(struct drm_device *dev)
  1312. {
  1313. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1314. if ((dev_priv->chipset & 0xf0) == 0x60)
  1315. return 1;
  1316. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1317. }
  1318. /* memory type/access flags, do not match hardware values */
  1319. #define NV_MEM_ACCESS_RO 1
  1320. #define NV_MEM_ACCESS_WO 2
  1321. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1322. #define NV_MEM_ACCESS_SYS 4
  1323. #define NV_MEM_ACCESS_VM 8
  1324. #define NV_MEM_TARGET_VRAM 0
  1325. #define NV_MEM_TARGET_PCI 1
  1326. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1327. #define NV_MEM_TARGET_VM 3
  1328. #define NV_MEM_TARGET_GART 4
  1329. #define NV_MEM_TYPE_VM 0x7f
  1330. #define NV_MEM_COMP_VM 0x03
  1331. /* NV_SW object class */
  1332. #define NV_SW 0x0000506e
  1333. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1334. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1335. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1336. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1337. #define NV_SW_YIELD 0x00000080
  1338. #define NV_SW_DMA_VBLSEM 0x0000018c
  1339. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1340. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1341. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1342. #define NV_SW_PAGE_FLIP 0x00000500
  1343. #endif /* __NOUVEAU_DRV_H__ */