iwl-3945.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2003 - 2009 Intel Corporation. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * Intel Linux Wireless <ilw@linux.intel.com>
  23. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  24. *
  25. *****************************************************************************/
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/init.h>
  29. #include <linux/pci.h>
  30. #include <linux/dma-mapping.h>
  31. #include <linux/delay.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/wireless.h>
  35. #include <linux/firmware.h>
  36. #include <linux/etherdevice.h>
  37. #include <asm/unaligned.h>
  38. #include <net/mac80211.h>
  39. #include "iwl-fh.h"
  40. #include "iwl-3945-fh.h"
  41. #include "iwl-commands.h"
  42. #include "iwl-3945.h"
  43. #include "iwl-eeprom.h"
  44. #include "iwl-helpers.h"
  45. #include "iwl-core.h"
  46. #include "iwl-agn-rs.h"
  47. #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np) \
  48. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  49. IWL_RATE_##r##M_IEEE, \
  50. IWL_RATE_##ip##M_INDEX, \
  51. IWL_RATE_##in##M_INDEX, \
  52. IWL_RATE_##rp##M_INDEX, \
  53. IWL_RATE_##rn##M_INDEX, \
  54. IWL_RATE_##pp##M_INDEX, \
  55. IWL_RATE_##np##M_INDEX, \
  56. IWL_RATE_##r##M_INDEX_TABLE, \
  57. IWL_RATE_##ip##M_INDEX_TABLE }
  58. /*
  59. * Parameter order:
  60. * rate, prev rate, next rate, prev tgg rate, next tgg rate
  61. *
  62. * If there isn't a valid next or previous rate then INV is used which
  63. * maps to IWL_RATE_INVALID
  64. *
  65. */
  66. const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
  67. IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2), /* 1mbps */
  68. IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5), /* 2mbps */
  69. IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  70. IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18), /* 11mbps */
  71. IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  72. IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11), /* 9mbps */
  73. IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  74. IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  75. IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  76. IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  77. IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  78. IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  79. };
  80. /* 1 = enable the iwl3945_disable_events() function */
  81. #define IWL_EVT_DISABLE (0)
  82. #define IWL_EVT_DISABLE_SIZE (1532/32)
  83. /**
  84. * iwl3945_disable_events - Disable selected events in uCode event log
  85. *
  86. * Disable an event by writing "1"s into "disable"
  87. * bitmap in SRAM. Bit position corresponds to Event # (id/type).
  88. * Default values of 0 enable uCode events to be logged.
  89. * Use for only special debugging. This function is just a placeholder as-is,
  90. * you'll need to provide the special bits! ...
  91. * ... and set IWL_EVT_DISABLE to 1. */
  92. void iwl3945_disable_events(struct iwl_priv *priv)
  93. {
  94. int ret;
  95. int i;
  96. u32 base; /* SRAM address of event log header */
  97. u32 disable_ptr; /* SRAM address of event-disable bitmap array */
  98. u32 array_size; /* # of u32 entries in array */
  99. u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
  100. 0x00000000, /* 31 - 0 Event id numbers */
  101. 0x00000000, /* 63 - 32 */
  102. 0x00000000, /* 95 - 64 */
  103. 0x00000000, /* 127 - 96 */
  104. 0x00000000, /* 159 - 128 */
  105. 0x00000000, /* 191 - 160 */
  106. 0x00000000, /* 223 - 192 */
  107. 0x00000000, /* 255 - 224 */
  108. 0x00000000, /* 287 - 256 */
  109. 0x00000000, /* 319 - 288 */
  110. 0x00000000, /* 351 - 320 */
  111. 0x00000000, /* 383 - 352 */
  112. 0x00000000, /* 415 - 384 */
  113. 0x00000000, /* 447 - 416 */
  114. 0x00000000, /* 479 - 448 */
  115. 0x00000000, /* 511 - 480 */
  116. 0x00000000, /* 543 - 512 */
  117. 0x00000000, /* 575 - 544 */
  118. 0x00000000, /* 607 - 576 */
  119. 0x00000000, /* 639 - 608 */
  120. 0x00000000, /* 671 - 640 */
  121. 0x00000000, /* 703 - 672 */
  122. 0x00000000, /* 735 - 704 */
  123. 0x00000000, /* 767 - 736 */
  124. 0x00000000, /* 799 - 768 */
  125. 0x00000000, /* 831 - 800 */
  126. 0x00000000, /* 863 - 832 */
  127. 0x00000000, /* 895 - 864 */
  128. 0x00000000, /* 927 - 896 */
  129. 0x00000000, /* 959 - 928 */
  130. 0x00000000, /* 991 - 960 */
  131. 0x00000000, /* 1023 - 992 */
  132. 0x00000000, /* 1055 - 1024 */
  133. 0x00000000, /* 1087 - 1056 */
  134. 0x00000000, /* 1119 - 1088 */
  135. 0x00000000, /* 1151 - 1120 */
  136. 0x00000000, /* 1183 - 1152 */
  137. 0x00000000, /* 1215 - 1184 */
  138. 0x00000000, /* 1247 - 1216 */
  139. 0x00000000, /* 1279 - 1248 */
  140. 0x00000000, /* 1311 - 1280 */
  141. 0x00000000, /* 1343 - 1312 */
  142. 0x00000000, /* 1375 - 1344 */
  143. 0x00000000, /* 1407 - 1376 */
  144. 0x00000000, /* 1439 - 1408 */
  145. 0x00000000, /* 1471 - 1440 */
  146. 0x00000000, /* 1503 - 1472 */
  147. };
  148. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  149. if (!iwl3945_hw_valid_rtc_data_addr(base)) {
  150. IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
  151. return;
  152. }
  153. ret = iwl_grab_nic_access(priv);
  154. if (ret) {
  155. IWL_WARN(priv, "Can not read from adapter at this time.\n");
  156. return;
  157. }
  158. disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
  159. array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
  160. iwl_release_nic_access(priv);
  161. if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
  162. IWL_DEBUG_INFO("Disabling selected uCode log events at 0x%x\n",
  163. disable_ptr);
  164. ret = iwl_grab_nic_access(priv);
  165. for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
  166. iwl_write_targ_mem(priv,
  167. disable_ptr + (i * sizeof(u32)),
  168. evt_disable[i]);
  169. iwl_release_nic_access(priv);
  170. } else {
  171. IWL_DEBUG_INFO("Selected uCode log events may be disabled\n");
  172. IWL_DEBUG_INFO(" by writing \"1\"s into disable bitmap\n");
  173. IWL_DEBUG_INFO(" in SRAM at 0x%x, size %d u32s\n",
  174. disable_ptr, array_size);
  175. }
  176. }
  177. static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
  178. {
  179. int idx;
  180. for (idx = 0; idx < IWL_RATE_COUNT; idx++)
  181. if (iwl3945_rates[idx].plcp == plcp)
  182. return idx;
  183. return -1;
  184. }
  185. /**
  186. * iwl3945_get_antenna_flags - Get antenna flags for RXON command
  187. * @priv: eeprom and antenna fields are used to determine antenna flags
  188. *
  189. * priv->eeprom39 is used to determine if antenna AUX/MAIN are reversed
  190. * priv->antenna specifies the antenna diversity mode:
  191. *
  192. * IWL_ANTENNA_DIVERSITY - NIC selects best antenna by itself
  193. * IWL_ANTENNA_MAIN - Force MAIN antenna
  194. * IWL_ANTENNA_AUX - Force AUX antenna
  195. */
  196. __le32 iwl3945_get_antenna_flags(const struct iwl_priv *priv)
  197. {
  198. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  199. switch (priv->antenna) {
  200. case IWL_ANTENNA_DIVERSITY:
  201. return 0;
  202. case IWL_ANTENNA_MAIN:
  203. if (eeprom->antenna_switch_type)
  204. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  205. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  206. case IWL_ANTENNA_AUX:
  207. if (eeprom->antenna_switch_type)
  208. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_A_MSK;
  209. return RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_B_MSK;
  210. }
  211. /* bad antenna selector value */
  212. IWL_ERR(priv, "Bad antenna selector value (0x%x)\n", priv->antenna);
  213. return 0; /* "diversity" is default if error */
  214. }
  215. #ifdef CONFIG_IWL3945_DEBUG
  216. #define TX_STATUS_ENTRY(x) case TX_STATUS_FAIL_ ## x: return #x
  217. static const char *iwl3945_get_tx_fail_reason(u32 status)
  218. {
  219. switch (status & TX_STATUS_MSK) {
  220. case TX_STATUS_SUCCESS:
  221. return "SUCCESS";
  222. TX_STATUS_ENTRY(SHORT_LIMIT);
  223. TX_STATUS_ENTRY(LONG_LIMIT);
  224. TX_STATUS_ENTRY(FIFO_UNDERRUN);
  225. TX_STATUS_ENTRY(MGMNT_ABORT);
  226. TX_STATUS_ENTRY(NEXT_FRAG);
  227. TX_STATUS_ENTRY(LIFE_EXPIRE);
  228. TX_STATUS_ENTRY(DEST_PS);
  229. TX_STATUS_ENTRY(ABORTED);
  230. TX_STATUS_ENTRY(BT_RETRY);
  231. TX_STATUS_ENTRY(STA_INVALID);
  232. TX_STATUS_ENTRY(FRAG_DROPPED);
  233. TX_STATUS_ENTRY(TID_DISABLE);
  234. TX_STATUS_ENTRY(FRAME_FLUSHED);
  235. TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
  236. TX_STATUS_ENTRY(TX_LOCKED);
  237. TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
  238. }
  239. return "UNKNOWN";
  240. }
  241. #else
  242. static inline const char *iwl3945_get_tx_fail_reason(u32 status)
  243. {
  244. return "";
  245. }
  246. #endif
  247. /*
  248. * get ieee prev rate from rate scale table.
  249. * for A and B mode we need to overright prev
  250. * value
  251. */
  252. int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
  253. {
  254. int next_rate = iwl3945_get_prev_ieee_rate(rate);
  255. switch (priv->band) {
  256. case IEEE80211_BAND_5GHZ:
  257. if (rate == IWL_RATE_12M_INDEX)
  258. next_rate = IWL_RATE_9M_INDEX;
  259. else if (rate == IWL_RATE_6M_INDEX)
  260. next_rate = IWL_RATE_6M_INDEX;
  261. break;
  262. case IEEE80211_BAND_2GHZ:
  263. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  264. iwl3945_is_associated(priv)) {
  265. if (rate == IWL_RATE_11M_INDEX)
  266. next_rate = IWL_RATE_5M_INDEX;
  267. }
  268. break;
  269. default:
  270. break;
  271. }
  272. return next_rate;
  273. }
  274. /**
  275. * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
  276. *
  277. * When FW advances 'R' index, all entries between old and new 'R' index
  278. * need to be reclaimed. As result, some free space forms. If there is
  279. * enough free space (> low mark), wake the stack that feeds us.
  280. */
  281. static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
  282. int txq_id, int index)
  283. {
  284. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  285. struct iwl_queue *q = &txq->q;
  286. struct iwl_tx_info *tx_info;
  287. BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
  288. for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
  289. q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
  290. tx_info = &txq->txb[txq->q.read_ptr];
  291. ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
  292. tx_info->skb[0] = NULL;
  293. priv->cfg->ops->lib->txq_free_tfd(priv, txq);
  294. }
  295. if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
  296. (txq_id != IWL_CMD_QUEUE_NUM) &&
  297. priv->mac80211_registered)
  298. ieee80211_wake_queue(priv->hw, txq_id);
  299. }
  300. /**
  301. * iwl3945_rx_reply_tx - Handle Tx response
  302. */
  303. static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
  304. struct iwl_rx_mem_buffer *rxb)
  305. {
  306. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  307. u16 sequence = le16_to_cpu(pkt->hdr.sequence);
  308. int txq_id = SEQ_TO_QUEUE(sequence);
  309. int index = SEQ_TO_INDEX(sequence);
  310. struct iwl_tx_queue *txq = &priv->txq[txq_id];
  311. struct ieee80211_tx_info *info;
  312. struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
  313. u32 status = le32_to_cpu(tx_resp->status);
  314. int rate_idx;
  315. int fail;
  316. if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
  317. IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
  318. "is out of range [0-%d] %d %d\n", txq_id,
  319. index, txq->q.n_bd, txq->q.write_ptr,
  320. txq->q.read_ptr);
  321. return;
  322. }
  323. info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
  324. ieee80211_tx_info_clear_status(info);
  325. /* Fill the MRR chain with some info about on-chip retransmissions */
  326. rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
  327. if (info->band == IEEE80211_BAND_5GHZ)
  328. rate_idx -= IWL_FIRST_OFDM_RATE;
  329. fail = tx_resp->failure_frame;
  330. info->status.rates[0].idx = rate_idx;
  331. info->status.rates[0].count = fail + 1; /* add final attempt */
  332. /* tx_status->rts_retry_count = tx_resp->failure_rts; */
  333. info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
  334. IEEE80211_TX_STAT_ACK : 0;
  335. IWL_DEBUG_TX("Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
  336. txq_id, iwl3945_get_tx_fail_reason(status), status,
  337. tx_resp->rate, tx_resp->failure_frame);
  338. IWL_DEBUG_TX_REPLY("Tx queue reclaim %d\n", index);
  339. iwl3945_tx_queue_reclaim(priv, txq_id, index);
  340. if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
  341. IWL_ERR(priv, "TODO: Implement Tx ABORT REQUIRED!!!\n");
  342. }
  343. /*****************************************************************************
  344. *
  345. * Intel PRO/Wireless 3945ABG/BG Network Connection
  346. *
  347. * RX handler implementations
  348. *
  349. *****************************************************************************/
  350. void iwl3945_hw_rx_statistics(struct iwl_priv *priv, struct iwl_rx_mem_buffer *rxb)
  351. {
  352. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  353. IWL_DEBUG_RX("Statistics notification received (%d vs %d).\n",
  354. (int)sizeof(struct iwl3945_notif_statistics),
  355. le32_to_cpu(pkt->len));
  356. memcpy(&priv->statistics_39, pkt->u.raw, sizeof(priv->statistics_39));
  357. iwl3945_led_background(priv);
  358. priv->last_statistics_time = jiffies;
  359. }
  360. /******************************************************************************
  361. *
  362. * Misc. internal state and helper functions
  363. *
  364. ******************************************************************************/
  365. #ifdef CONFIG_IWL3945_DEBUG
  366. /**
  367. * iwl3945_report_frame - dump frame to syslog during debug sessions
  368. *
  369. * You may hack this function to show different aspects of received frames,
  370. * including selective frame dumps.
  371. * group100 parameter selects whether to show 1 out of 100 good frames.
  372. */
  373. static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  374. struct iwl_rx_packet *pkt,
  375. struct ieee80211_hdr *header, int group100)
  376. {
  377. u32 to_us;
  378. u32 print_summary = 0;
  379. u32 print_dump = 0; /* set to 1 to dump all frames' contents */
  380. u32 hundred = 0;
  381. u32 dataframe = 0;
  382. __le16 fc;
  383. u16 seq_ctl;
  384. u16 channel;
  385. u16 phy_flags;
  386. u16 length;
  387. u16 status;
  388. u16 bcn_tmr;
  389. u32 tsf_low;
  390. u64 tsf;
  391. u8 rssi;
  392. u8 agc;
  393. u16 sig_avg;
  394. u16 noise_diff;
  395. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  396. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  397. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  398. u8 *data = IWL_RX_DATA(pkt);
  399. /* MAC header */
  400. fc = header->frame_control;
  401. seq_ctl = le16_to_cpu(header->seq_ctrl);
  402. /* metadata */
  403. channel = le16_to_cpu(rx_hdr->channel);
  404. phy_flags = le16_to_cpu(rx_hdr->phy_flags);
  405. length = le16_to_cpu(rx_hdr->len);
  406. /* end-of-frame status and timestamp */
  407. status = le32_to_cpu(rx_end->status);
  408. bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
  409. tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
  410. tsf = le64_to_cpu(rx_end->timestamp);
  411. /* signal statistics */
  412. rssi = rx_stats->rssi;
  413. agc = rx_stats->agc;
  414. sig_avg = le16_to_cpu(rx_stats->sig_avg);
  415. noise_diff = le16_to_cpu(rx_stats->noise_diff);
  416. to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
  417. /* if data frame is to us and all is good,
  418. * (optionally) print summary for only 1 out of every 100 */
  419. if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
  420. cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
  421. dataframe = 1;
  422. if (!group100)
  423. print_summary = 1; /* print each frame */
  424. else if (priv->framecnt_to_us < 100) {
  425. priv->framecnt_to_us++;
  426. print_summary = 0;
  427. } else {
  428. priv->framecnt_to_us = 0;
  429. print_summary = 1;
  430. hundred = 1;
  431. }
  432. } else {
  433. /* print summary for all other frames */
  434. print_summary = 1;
  435. }
  436. if (print_summary) {
  437. char *title;
  438. int rate;
  439. if (hundred)
  440. title = "100Frames";
  441. else if (ieee80211_has_retry(fc))
  442. title = "Retry";
  443. else if (ieee80211_is_assoc_resp(fc))
  444. title = "AscRsp";
  445. else if (ieee80211_is_reassoc_resp(fc))
  446. title = "RasRsp";
  447. else if (ieee80211_is_probe_resp(fc)) {
  448. title = "PrbRsp";
  449. print_dump = 1; /* dump frame contents */
  450. } else if (ieee80211_is_beacon(fc)) {
  451. title = "Beacon";
  452. print_dump = 1; /* dump frame contents */
  453. } else if (ieee80211_is_atim(fc))
  454. title = "ATIM";
  455. else if (ieee80211_is_auth(fc))
  456. title = "Auth";
  457. else if (ieee80211_is_deauth(fc))
  458. title = "DeAuth";
  459. else if (ieee80211_is_disassoc(fc))
  460. title = "DisAssoc";
  461. else
  462. title = "Frame";
  463. rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  464. if (rate == -1)
  465. rate = 0;
  466. else
  467. rate = iwl3945_rates[rate].ieee / 2;
  468. /* print frame summary.
  469. * MAC addresses show just the last byte (for brevity),
  470. * but you can hack it to show more, if you'd like to. */
  471. if (dataframe)
  472. IWL_DEBUG_RX("%s: mhd=0x%04x, dst=0x%02x, "
  473. "len=%u, rssi=%d, chnl=%d, rate=%d, \n",
  474. title, le16_to_cpu(fc), header->addr1[5],
  475. length, rssi, channel, rate);
  476. else {
  477. /* src/dst addresses assume managed mode */
  478. IWL_DEBUG_RX("%s: 0x%04x, dst=0x%02x, "
  479. "src=0x%02x, rssi=%u, tim=%lu usec, "
  480. "phy=0x%02x, chnl=%d\n",
  481. title, le16_to_cpu(fc), header->addr1[5],
  482. header->addr3[5], rssi,
  483. tsf_low - priv->scan_start_tsf,
  484. phy_flags, channel);
  485. }
  486. }
  487. if (print_dump)
  488. iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
  489. }
  490. #else
  491. static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
  492. struct iwl_rx_packet *pkt,
  493. struct ieee80211_hdr *header, int group100)
  494. {
  495. }
  496. #endif
  497. /* This is necessary only for a number of statistics, see the caller. */
  498. static int iwl3945_is_network_packet(struct iwl_priv *priv,
  499. struct ieee80211_hdr *header)
  500. {
  501. /* Filter incoming packets to determine if they are targeted toward
  502. * this network, discarding packets coming from ourselves */
  503. switch (priv->iw_mode) {
  504. case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source | BSSID */
  505. /* packets to our IBSS update information */
  506. return !compare_ether_addr(header->addr3, priv->bssid);
  507. case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
  508. /* packets to our IBSS update information */
  509. return !compare_ether_addr(header->addr2, priv->bssid);
  510. default:
  511. return 1;
  512. }
  513. }
  514. static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
  515. struct iwl_rx_mem_buffer *rxb,
  516. struct ieee80211_rx_status *stats)
  517. {
  518. struct iwl_rx_packet *pkt = (struct iwl_rx_packet *)rxb->skb->data;
  519. #ifdef CONFIG_IWL3945_LEDS
  520. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  521. #endif
  522. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  523. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  524. short len = le16_to_cpu(rx_hdr->len);
  525. /* We received data from the HW, so stop the watchdog */
  526. if (unlikely((len + IWL39_RX_FRAME_SIZE) > skb_tailroom(rxb->skb))) {
  527. IWL_DEBUG_DROP("Corruption detected!\n");
  528. return;
  529. }
  530. /* We only process data packets if the interface is open */
  531. if (unlikely(!priv->is_open)) {
  532. IWL_DEBUG_DROP_LIMIT
  533. ("Dropping packet while interface is not open.\n");
  534. return;
  535. }
  536. skb_reserve(rxb->skb, (void *)rx_hdr->payload - (void *)pkt);
  537. /* Set the size of the skb to the size of the frame */
  538. skb_put(rxb->skb, le16_to_cpu(rx_hdr->len));
  539. if (!iwl3945_mod_params.sw_crypto)
  540. iwl3945_set_decrypted_flag(priv, rxb->skb,
  541. le32_to_cpu(rx_end->status), stats);
  542. #ifdef CONFIG_IWL3945_LEDS
  543. if (ieee80211_is_data(hdr->frame_control))
  544. priv->rxtxpackets += len;
  545. #endif
  546. ieee80211_rx_irqsafe(priv->hw, rxb->skb, stats);
  547. rxb->skb = NULL;
  548. }
  549. #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
  550. static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
  551. struct iwl_rx_mem_buffer *rxb)
  552. {
  553. struct ieee80211_hdr *header;
  554. struct ieee80211_rx_status rx_status;
  555. struct iwl_rx_packet *pkt = (void *)rxb->skb->data;
  556. struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
  557. struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
  558. struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
  559. int snr;
  560. u16 rx_stats_sig_avg = le16_to_cpu(rx_stats->sig_avg);
  561. u16 rx_stats_noise_diff = le16_to_cpu(rx_stats->noise_diff);
  562. u8 network_packet;
  563. rx_status.flag = 0;
  564. rx_status.mactime = le64_to_cpu(rx_end->timestamp);
  565. rx_status.freq =
  566. ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
  567. rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
  568. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  569. rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
  570. if (rx_status.band == IEEE80211_BAND_5GHZ)
  571. rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
  572. rx_status.antenna = le16_to_cpu(rx_hdr->phy_flags &
  573. RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
  574. /* set the preamble flag if appropriate */
  575. if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
  576. rx_status.flag |= RX_FLAG_SHORTPRE;
  577. if ((unlikely(rx_stats->phy_count > 20))) {
  578. IWL_DEBUG_DROP
  579. ("dsp size out of range [0,20]: "
  580. "%d/n", rx_stats->phy_count);
  581. return;
  582. }
  583. if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
  584. || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
  585. IWL_DEBUG_RX("Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
  586. return;
  587. }
  588. /* Convert 3945's rssi indicator to dBm */
  589. rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
  590. /* Set default noise value to -127 */
  591. if (priv->last_rx_noise == 0)
  592. priv->last_rx_noise = IWL_NOISE_MEAS_NOT_AVAILABLE;
  593. /* 3945 provides noise info for OFDM frames only.
  594. * sig_avg and noise_diff are measured by the 3945's digital signal
  595. * processor (DSP), and indicate linear levels of signal level and
  596. * distortion/noise within the packet preamble after
  597. * automatic gain control (AGC). sig_avg should stay fairly
  598. * constant if the radio's AGC is working well.
  599. * Since these values are linear (not dB or dBm), linear
  600. * signal-to-noise ratio (SNR) is (sig_avg / noise_diff).
  601. * Convert linear SNR to dB SNR, then subtract that from rssi dBm
  602. * to obtain noise level in dBm.
  603. * Calculate rx_status.signal (quality indicator in %) based on SNR. */
  604. if (rx_stats_noise_diff) {
  605. snr = rx_stats_sig_avg / rx_stats_noise_diff;
  606. rx_status.noise = rx_status.signal -
  607. iwl3945_calc_db_from_ratio(snr);
  608. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal,
  609. rx_status.noise);
  610. /* If noise info not available, calculate signal quality indicator (%)
  611. * using just the dBm signal level. */
  612. } else {
  613. rx_status.noise = priv->last_rx_noise;
  614. rx_status.qual = iwl3945_calc_sig_qual(rx_status.signal, 0);
  615. }
  616. IWL_DEBUG_STATS("Rssi %d noise %d qual %d sig_avg %d noise_diff %d\n",
  617. rx_status.signal, rx_status.noise, rx_status.qual,
  618. rx_stats_sig_avg, rx_stats_noise_diff);
  619. header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
  620. network_packet = iwl3945_is_network_packet(priv, header);
  621. IWL_DEBUG_STATS_LIMIT("[%c] %d RSSI:%d Signal:%u, Noise:%u, Rate:%u\n",
  622. network_packet ? '*' : ' ',
  623. le16_to_cpu(rx_hdr->channel),
  624. rx_status.signal, rx_status.signal,
  625. rx_status.noise, rx_status.rate_idx);
  626. #ifdef CONFIG_IWL3945_DEBUG
  627. if (priv->debug_level & (IWL_DL_RX))
  628. /* Set "1" to report good data frames in groups of 100 */
  629. iwl3945_dbg_report_frame(priv, pkt, header, 1);
  630. #endif
  631. if (network_packet) {
  632. priv->last_beacon_time = le32_to_cpu(rx_end->beacon_timestamp);
  633. priv->last_tsf = le64_to_cpu(rx_end->timestamp);
  634. priv->last_rx_rssi = rx_status.signal;
  635. priv->last_rx_noise = rx_status.noise;
  636. }
  637. iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
  638. }
  639. int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
  640. struct iwl_tx_queue *txq,
  641. dma_addr_t addr, u16 len, u8 reset, u8 pad)
  642. {
  643. int count;
  644. struct iwl_queue *q;
  645. struct iwl3945_tfd *tfd, *tfd_tmp;
  646. q = &txq->q;
  647. tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  648. tfd = &tfd_tmp[q->write_ptr];
  649. if (reset)
  650. memset(tfd, 0, sizeof(*tfd));
  651. count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  652. if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
  653. IWL_ERR(priv, "Error can not send more than %d chunks\n",
  654. NUM_TFD_CHUNKS);
  655. return -EINVAL;
  656. }
  657. tfd->tbs[count].addr = cpu_to_le32(addr);
  658. tfd->tbs[count].len = cpu_to_le32(len);
  659. count++;
  660. tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
  661. TFD_CTL_PAD_SET(pad));
  662. return 0;
  663. }
  664. /**
  665. * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
  666. *
  667. * Does NOT advance any indexes
  668. */
  669. void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  670. {
  671. struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
  672. struct iwl3945_tfd *tfd = &tfd_tmp[txq->q.read_ptr];
  673. struct pci_dev *dev = priv->pci_dev;
  674. int i;
  675. int counter;
  676. /* classify bd */
  677. if (txq->q.id == IWL_CMD_QUEUE_NUM)
  678. /* nothing to cleanup after for host commands */
  679. return;
  680. /* sanity check */
  681. counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
  682. if (counter > NUM_TFD_CHUNKS) {
  683. IWL_ERR(priv, "Too many chunks: %i\n", counter);
  684. /* @todo issue fatal error, it is quite serious situation */
  685. return;
  686. }
  687. /* unmap chunks if any */
  688. for (i = 1; i < counter; i++) {
  689. pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
  690. le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
  691. if (txq->txb[txq->q.read_ptr].skb[0]) {
  692. struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
  693. if (txq->txb[txq->q.read_ptr].skb[0]) {
  694. /* Can be called from interrupt context */
  695. dev_kfree_skb_any(skb);
  696. txq->txb[txq->q.read_ptr].skb[0] = NULL;
  697. }
  698. }
  699. }
  700. return ;
  701. }
  702. u8 iwl3945_hw_find_station(struct iwl_priv *priv, const u8 *addr)
  703. {
  704. int i, start = IWL_AP_ID;
  705. int ret = IWL_INVALID_STATION;
  706. unsigned long flags;
  707. if ((priv->iw_mode == NL80211_IFTYPE_ADHOC) ||
  708. (priv->iw_mode == NL80211_IFTYPE_AP))
  709. start = IWL_STA_ID;
  710. if (is_broadcast_ether_addr(addr))
  711. return priv->hw_params.bcast_sta_id;
  712. spin_lock_irqsave(&priv->sta_lock, flags);
  713. for (i = start; i < priv->hw_params.max_stations; i++)
  714. if ((priv->stations_39[i].used) &&
  715. (!compare_ether_addr
  716. (priv->stations_39[i].sta.sta.addr, addr))) {
  717. ret = i;
  718. goto out;
  719. }
  720. IWL_DEBUG_INFO("can not find STA %pM (total %d)\n",
  721. addr, priv->num_stations);
  722. out:
  723. spin_unlock_irqrestore(&priv->sta_lock, flags);
  724. return ret;
  725. }
  726. /**
  727. * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
  728. *
  729. */
  730. void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv, struct iwl_cmd *cmd,
  731. struct ieee80211_tx_info *info,
  732. struct ieee80211_hdr *hdr, int sta_id, int tx_id)
  733. {
  734. u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
  735. u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT - 1);
  736. u16 rate_mask;
  737. int rate;
  738. u8 rts_retry_limit;
  739. u8 data_retry_limit;
  740. __le32 tx_flags;
  741. __le16 fc = hdr->frame_control;
  742. struct iwl3945_tx_cmd *tx = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
  743. rate = iwl3945_rates[rate_index].plcp;
  744. tx_flags = tx->tx_flags;
  745. /* We need to figure out how to get the sta->supp_rates while
  746. * in this running context */
  747. rate_mask = IWL_RATES_MASK;
  748. if (tx_id >= IWL_CMD_QUEUE_NUM)
  749. rts_retry_limit = 3;
  750. else
  751. rts_retry_limit = 7;
  752. if (ieee80211_is_probe_resp(fc)) {
  753. data_retry_limit = 3;
  754. if (data_retry_limit < rts_retry_limit)
  755. rts_retry_limit = data_retry_limit;
  756. } else
  757. data_retry_limit = IWL_DEFAULT_TX_RETRY;
  758. if (priv->data_retry_limit != -1)
  759. data_retry_limit = priv->data_retry_limit;
  760. if (ieee80211_is_mgmt(fc)) {
  761. switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
  762. case cpu_to_le16(IEEE80211_STYPE_AUTH):
  763. case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
  764. case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
  765. case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
  766. if (tx_flags & TX_CMD_FLG_RTS_MSK) {
  767. tx_flags &= ~TX_CMD_FLG_RTS_MSK;
  768. tx_flags |= TX_CMD_FLG_CTS_MSK;
  769. }
  770. break;
  771. default:
  772. break;
  773. }
  774. }
  775. tx->rts_retry_limit = rts_retry_limit;
  776. tx->data_retry_limit = data_retry_limit;
  777. tx->rate = rate;
  778. tx->tx_flags = tx_flags;
  779. /* OFDM */
  780. tx->supp_rates[0] =
  781. ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
  782. /* CCK */
  783. tx->supp_rates[1] = (rate_mask & 0xF);
  784. IWL_DEBUG_RATE("Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
  785. "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
  786. tx->rate, le32_to_cpu(tx->tx_flags),
  787. tx->supp_rates[1], tx->supp_rates[0]);
  788. }
  789. u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id, u16 tx_rate, u8 flags)
  790. {
  791. unsigned long flags_spin;
  792. struct iwl3945_station_entry *station;
  793. if (sta_id == IWL_INVALID_STATION)
  794. return IWL_INVALID_STATION;
  795. spin_lock_irqsave(&priv->sta_lock, flags_spin);
  796. station = &priv->stations_39[sta_id];
  797. station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
  798. station->sta.rate_n_flags = cpu_to_le16(tx_rate);
  799. station->sta.mode = STA_CONTROL_MODIFY_MSK;
  800. spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
  801. iwl3945_send_add_station(priv, &station->sta, flags);
  802. IWL_DEBUG_RATE("SCALE sync station %d to rate %d\n",
  803. sta_id, tx_rate);
  804. return sta_id;
  805. }
  806. static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
  807. {
  808. int rc;
  809. unsigned long flags;
  810. spin_lock_irqsave(&priv->lock, flags);
  811. rc = iwl_grab_nic_access(priv);
  812. if (rc) {
  813. spin_unlock_irqrestore(&priv->lock, flags);
  814. return rc;
  815. }
  816. if (src == IWL_PWR_SRC_VAUX) {
  817. u32 val;
  818. rc = pci_read_config_dword(priv->pci_dev,
  819. PCI_POWER_SOURCE, &val);
  820. if (val & PCI_CFG_PMC_PME_FROM_D3COLD_SUPPORT) {
  821. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  822. APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
  823. ~APMG_PS_CTRL_MSK_PWR_SRC);
  824. iwl_release_nic_access(priv);
  825. iwl_poll_bit(priv, CSR_GPIO_IN,
  826. CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
  827. CSR_GPIO_IN_BIT_AUX_POWER, 5000);
  828. } else
  829. iwl_release_nic_access(priv);
  830. } else {
  831. iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
  832. APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
  833. ~APMG_PS_CTRL_MSK_PWR_SRC);
  834. iwl_release_nic_access(priv);
  835. iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
  836. CSR_GPIO_IN_BIT_AUX_POWER, 5000); /* uS */
  837. }
  838. spin_unlock_irqrestore(&priv->lock, flags);
  839. return rc;
  840. }
  841. static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
  842. {
  843. int rc;
  844. unsigned long flags;
  845. spin_lock_irqsave(&priv->lock, flags);
  846. rc = iwl_grab_nic_access(priv);
  847. if (rc) {
  848. spin_unlock_irqrestore(&priv->lock, flags);
  849. return rc;
  850. }
  851. iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
  852. iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
  853. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
  854. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
  855. FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
  856. FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
  857. FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
  858. FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
  859. (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
  860. FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
  861. (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
  862. FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
  863. /* fake read to flush all prev I/O */
  864. iwl_read_direct32(priv, FH39_RSSR_CTRL);
  865. iwl_release_nic_access(priv);
  866. spin_unlock_irqrestore(&priv->lock, flags);
  867. return 0;
  868. }
  869. static int iwl3945_tx_reset(struct iwl_priv *priv)
  870. {
  871. int rc;
  872. unsigned long flags;
  873. spin_lock_irqsave(&priv->lock, flags);
  874. rc = iwl_grab_nic_access(priv);
  875. if (rc) {
  876. spin_unlock_irqrestore(&priv->lock, flags);
  877. return rc;
  878. }
  879. /* bypass mode */
  880. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
  881. /* RA 0 is active */
  882. iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
  883. /* all 6 fifo are active */
  884. iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
  885. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
  886. iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
  887. iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
  888. iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
  889. iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
  890. priv->shared_phys);
  891. iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
  892. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
  893. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
  894. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
  895. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
  896. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
  897. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
  898. FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
  899. iwl_release_nic_access(priv);
  900. spin_unlock_irqrestore(&priv->lock, flags);
  901. return 0;
  902. }
  903. /**
  904. * iwl3945_txq_ctx_reset - Reset TX queue context
  905. *
  906. * Destroys all DMA structures and initialize them again
  907. */
  908. static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
  909. {
  910. int rc;
  911. int txq_id, slots_num;
  912. iwl3945_hw_txq_ctx_free(priv);
  913. /* Tx CMD queue */
  914. rc = iwl3945_tx_reset(priv);
  915. if (rc)
  916. goto error;
  917. /* Tx queue(s) */
  918. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  919. slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
  920. TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
  921. rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
  922. txq_id);
  923. if (rc) {
  924. IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
  925. goto error;
  926. }
  927. }
  928. return rc;
  929. error:
  930. iwl3945_hw_txq_ctx_free(priv);
  931. return rc;
  932. }
  933. static int iwl3945_apm_init(struct iwl_priv *priv)
  934. {
  935. int ret = 0;
  936. iwl3945_power_init_handle(priv);
  937. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  938. CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
  939. /* disable L0s without affecting L1 :don't wait for ICH L0s bug W/A) */
  940. iwl_set_bit(priv, CSR_GIO_CHICKEN_BITS,
  941. CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
  942. /* set "initialization complete" bit to move adapter
  943. * D0U* --> D0A* state */
  944. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  945. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  946. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  947. if (ret < 0) {
  948. IWL_DEBUG_INFO("Failed to init the card\n");
  949. goto out;
  950. }
  951. ret = iwl_grab_nic_access(priv);
  952. if (ret)
  953. goto out;
  954. /* enable DMA */
  955. iwl_write_prph(priv, APMG_CLK_CTRL_REG, APMG_CLK_VAL_DMA_CLK_RQT |
  956. APMG_CLK_VAL_BSM_CLK_RQT);
  957. udelay(20);
  958. /* disable L1-Active */
  959. iwl_set_bits_prph(priv, APMG_PCIDEV_STT_REG,
  960. APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
  961. iwl_release_nic_access(priv);
  962. out:
  963. return ret;
  964. }
  965. static void iwl3945_nic_config(struct iwl_priv *priv)
  966. {
  967. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  968. unsigned long flags;
  969. u8 rev_id = 0;
  970. spin_lock_irqsave(&priv->lock, flags);
  971. if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
  972. IWL_DEBUG_INFO("RTP type \n");
  973. else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
  974. IWL_DEBUG_INFO("3945 RADIO-MB type\n");
  975. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  976. CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
  977. } else {
  978. IWL_DEBUG_INFO("3945 RADIO-MM type\n");
  979. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  980. CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
  981. }
  982. if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
  983. IWL_DEBUG_INFO("SKU OP mode is mrc\n");
  984. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  985. CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
  986. } else
  987. IWL_DEBUG_INFO("SKU OP mode is basic\n");
  988. if ((eeprom->board_revision & 0xF0) == 0xD0) {
  989. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  990. eeprom->board_revision);
  991. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  992. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  993. } else {
  994. IWL_DEBUG_INFO("3945ABG revision is 0x%X\n",
  995. eeprom->board_revision);
  996. iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
  997. CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
  998. }
  999. if (eeprom->almgor_m_version <= 1) {
  1000. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1001. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
  1002. IWL_DEBUG_INFO("Card M type A version is 0x%X\n",
  1003. eeprom->almgor_m_version);
  1004. } else {
  1005. IWL_DEBUG_INFO("Card M type B version is 0x%X\n",
  1006. eeprom->almgor_m_version);
  1007. iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
  1008. CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
  1009. }
  1010. spin_unlock_irqrestore(&priv->lock, flags);
  1011. if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
  1012. IWL_DEBUG_RF_KILL("SW RF KILL supported in EEPROM.\n");
  1013. if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
  1014. IWL_DEBUG_RF_KILL("HW RF KILL supported in EEPROM.\n");
  1015. }
  1016. int iwl3945_hw_nic_init(struct iwl_priv *priv)
  1017. {
  1018. u8 rev_id;
  1019. int rc;
  1020. unsigned long flags;
  1021. struct iwl_rx_queue *rxq = &priv->rxq;
  1022. spin_lock_irqsave(&priv->lock, flags);
  1023. priv->cfg->ops->lib->apm_ops.init(priv);
  1024. spin_unlock_irqrestore(&priv->lock, flags);
  1025. /* Determine HW type */
  1026. rc = pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
  1027. if (rc)
  1028. return rc;
  1029. IWL_DEBUG_INFO("HW Revision ID = 0x%X\n", rev_id);
  1030. rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  1031. if(rc)
  1032. return rc;
  1033. priv->cfg->ops->lib->apm_ops.config(priv);
  1034. /* Allocate the RX queue, or reset if it is already allocated */
  1035. if (!rxq->bd) {
  1036. rc = iwl_rx_queue_alloc(priv);
  1037. if (rc) {
  1038. IWL_ERR(priv, "Unable to initialize Rx queue\n");
  1039. return -ENOMEM;
  1040. }
  1041. } else
  1042. iwl_rx_queue_reset(priv, rxq);
  1043. iwl3945_rx_replenish(priv);
  1044. iwl3945_rx_init(priv, rxq);
  1045. spin_lock_irqsave(&priv->lock, flags);
  1046. /* Look at using this instead:
  1047. rxq->need_update = 1;
  1048. iwl_rx_queue_update_write_ptr(priv, rxq);
  1049. */
  1050. rc = iwl_grab_nic_access(priv);
  1051. if (rc) {
  1052. spin_unlock_irqrestore(&priv->lock, flags);
  1053. return rc;
  1054. }
  1055. iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
  1056. iwl_release_nic_access(priv);
  1057. spin_unlock_irqrestore(&priv->lock, flags);
  1058. rc = iwl3945_txq_ctx_reset(priv);
  1059. if (rc)
  1060. return rc;
  1061. set_bit(STATUS_INIT, &priv->status);
  1062. return 0;
  1063. }
  1064. /**
  1065. * iwl3945_hw_txq_ctx_free - Free TXQ Context
  1066. *
  1067. * Destroy all TX DMA queues and structures
  1068. */
  1069. void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
  1070. {
  1071. int txq_id;
  1072. /* Tx queues */
  1073. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++)
  1074. iwl_tx_queue_free(priv, txq_id);
  1075. }
  1076. void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
  1077. {
  1078. int txq_id;
  1079. unsigned long flags;
  1080. spin_lock_irqsave(&priv->lock, flags);
  1081. if (iwl_grab_nic_access(priv)) {
  1082. spin_unlock_irqrestore(&priv->lock, flags);
  1083. iwl3945_hw_txq_ctx_free(priv);
  1084. return;
  1085. }
  1086. /* stop SCD */
  1087. iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
  1088. /* reset TFD queues */
  1089. for (txq_id = 0; txq_id < TFD_QUEUE_MAX; txq_id++) {
  1090. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
  1091. iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
  1092. FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
  1093. 1000);
  1094. }
  1095. iwl_release_nic_access(priv);
  1096. spin_unlock_irqrestore(&priv->lock, flags);
  1097. iwl3945_hw_txq_ctx_free(priv);
  1098. }
  1099. static int iwl3945_apm_stop_master(struct iwl_priv *priv)
  1100. {
  1101. int ret = 0;
  1102. unsigned long flags;
  1103. spin_lock_irqsave(&priv->lock, flags);
  1104. /* set stop master bit */
  1105. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
  1106. iwl_poll_direct_bit(priv, CSR_RESET,
  1107. CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
  1108. if (ret < 0)
  1109. goto out;
  1110. out:
  1111. spin_unlock_irqrestore(&priv->lock, flags);
  1112. IWL_DEBUG_INFO("stop master\n");
  1113. return ret;
  1114. }
  1115. static void iwl3945_apm_stop(struct iwl_priv *priv)
  1116. {
  1117. unsigned long flags;
  1118. iwl3945_apm_stop_master(priv);
  1119. spin_lock_irqsave(&priv->lock, flags);
  1120. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1121. udelay(10);
  1122. /* clear "init complete" move adapter D0A* --> D0U state */
  1123. iwl_clear_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1124. spin_unlock_irqrestore(&priv->lock, flags);
  1125. }
  1126. static int iwl3945_apm_reset(struct iwl_priv *priv)
  1127. {
  1128. int rc;
  1129. unsigned long flags;
  1130. iwl3945_apm_stop_master(priv);
  1131. spin_lock_irqsave(&priv->lock, flags);
  1132. iwl_set_bit(priv, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
  1133. udelay(10);
  1134. iwl_set_bit(priv, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
  1135. iwl_poll_direct_bit(priv, CSR_GP_CNTRL,
  1136. CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
  1137. rc = iwl_grab_nic_access(priv);
  1138. if (!rc) {
  1139. iwl_write_prph(priv, APMG_CLK_CTRL_REG,
  1140. APMG_CLK_VAL_BSM_CLK_RQT);
  1141. iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
  1142. iwl_write_prph(priv, APMG_RTC_INT_STT_REG,
  1143. 0xFFFFFFFF);
  1144. /* enable DMA */
  1145. iwl_write_prph(priv, APMG_CLK_EN_REG,
  1146. APMG_CLK_VAL_DMA_CLK_RQT |
  1147. APMG_CLK_VAL_BSM_CLK_RQT);
  1148. udelay(10);
  1149. iwl_set_bits_prph(priv, APMG_PS_CTRL_REG,
  1150. APMG_PS_CTRL_VAL_RESET_REQ);
  1151. udelay(5);
  1152. iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG,
  1153. APMG_PS_CTRL_VAL_RESET_REQ);
  1154. iwl_release_nic_access(priv);
  1155. }
  1156. /* Clear the 'host command active' bit... */
  1157. clear_bit(STATUS_HCMD_ACTIVE, &priv->status);
  1158. wake_up_interruptible(&priv->wait_command_queue);
  1159. spin_unlock_irqrestore(&priv->lock, flags);
  1160. return rc;
  1161. }
  1162. /**
  1163. * iwl3945_hw_reg_adjust_power_by_temp
  1164. * return index delta into power gain settings table
  1165. */
  1166. static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
  1167. {
  1168. return (new_reading - old_reading) * (-11) / 100;
  1169. }
  1170. /**
  1171. * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
  1172. */
  1173. static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
  1174. {
  1175. return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
  1176. }
  1177. int iwl3945_hw_get_temperature(struct iwl_priv *priv)
  1178. {
  1179. return iwl_read32(priv, CSR_UCODE_DRV_GP2);
  1180. }
  1181. /**
  1182. * iwl3945_hw_reg_txpower_get_temperature
  1183. * get the current temperature by reading from NIC
  1184. */
  1185. static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
  1186. {
  1187. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1188. int temperature;
  1189. temperature = iwl3945_hw_get_temperature(priv);
  1190. /* driver's okay range is -260 to +25.
  1191. * human readable okay range is 0 to +285 */
  1192. IWL_DEBUG_INFO("Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
  1193. /* handle insane temp reading */
  1194. if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
  1195. IWL_ERR(priv, "Error bad temperature value %d\n", temperature);
  1196. /* if really really hot(?),
  1197. * substitute the 3rd band/group's temp measured at factory */
  1198. if (priv->last_temperature > 100)
  1199. temperature = eeprom->groups[2].temperature;
  1200. else /* else use most recent "sane" value from driver */
  1201. temperature = priv->last_temperature;
  1202. }
  1203. return temperature; /* raw, not "human readable" */
  1204. }
  1205. /* Adjust Txpower only if temperature variance is greater than threshold.
  1206. *
  1207. * Both are lower than older versions' 9 degrees */
  1208. #define IWL_TEMPERATURE_LIMIT_TIMER 6
  1209. /**
  1210. * is_temp_calib_needed - determines if new calibration is needed
  1211. *
  1212. * records new temperature in tx_mgr->temperature.
  1213. * replaces tx_mgr->last_temperature *only* if calib needed
  1214. * (assumes caller will actually do the calibration!). */
  1215. static int is_temp_calib_needed(struct iwl_priv *priv)
  1216. {
  1217. int temp_diff;
  1218. priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1219. temp_diff = priv->temperature - priv->last_temperature;
  1220. /* get absolute value */
  1221. if (temp_diff < 0) {
  1222. IWL_DEBUG_POWER("Getting cooler, delta %d,\n", temp_diff);
  1223. temp_diff = -temp_diff;
  1224. } else if (temp_diff == 0)
  1225. IWL_DEBUG_POWER("Same temp,\n");
  1226. else
  1227. IWL_DEBUG_POWER("Getting warmer, delta %d,\n", temp_diff);
  1228. /* if we don't need calibration, *don't* update last_temperature */
  1229. if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
  1230. IWL_DEBUG_POWER("Timed thermal calib not needed\n");
  1231. return 0;
  1232. }
  1233. IWL_DEBUG_POWER("Timed thermal calib needed\n");
  1234. /* assume that caller will actually do calib ...
  1235. * update the "last temperature" value */
  1236. priv->last_temperature = priv->temperature;
  1237. return 1;
  1238. }
  1239. #define IWL_MAX_GAIN_ENTRIES 78
  1240. #define IWL_CCK_FROM_OFDM_POWER_DIFF -5
  1241. #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
  1242. /* radio and DSP power table, each step is 1/2 dB.
  1243. * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
  1244. static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
  1245. {
  1246. {251, 127}, /* 2.4 GHz, highest power */
  1247. {251, 127},
  1248. {251, 127},
  1249. {251, 127},
  1250. {251, 125},
  1251. {251, 110},
  1252. {251, 105},
  1253. {251, 98},
  1254. {187, 125},
  1255. {187, 115},
  1256. {187, 108},
  1257. {187, 99},
  1258. {243, 119},
  1259. {243, 111},
  1260. {243, 105},
  1261. {243, 97},
  1262. {243, 92},
  1263. {211, 106},
  1264. {211, 100},
  1265. {179, 120},
  1266. {179, 113},
  1267. {179, 107},
  1268. {147, 125},
  1269. {147, 119},
  1270. {147, 112},
  1271. {147, 106},
  1272. {147, 101},
  1273. {147, 97},
  1274. {147, 91},
  1275. {115, 107},
  1276. {235, 121},
  1277. {235, 115},
  1278. {235, 109},
  1279. {203, 127},
  1280. {203, 121},
  1281. {203, 115},
  1282. {203, 108},
  1283. {203, 102},
  1284. {203, 96},
  1285. {203, 92},
  1286. {171, 110},
  1287. {171, 104},
  1288. {171, 98},
  1289. {139, 116},
  1290. {227, 125},
  1291. {227, 119},
  1292. {227, 113},
  1293. {227, 107},
  1294. {227, 101},
  1295. {227, 96},
  1296. {195, 113},
  1297. {195, 106},
  1298. {195, 102},
  1299. {195, 95},
  1300. {163, 113},
  1301. {163, 106},
  1302. {163, 102},
  1303. {163, 95},
  1304. {131, 113},
  1305. {131, 106},
  1306. {131, 102},
  1307. {131, 95},
  1308. {99, 113},
  1309. {99, 106},
  1310. {99, 102},
  1311. {99, 95},
  1312. {67, 113},
  1313. {67, 106},
  1314. {67, 102},
  1315. {67, 95},
  1316. {35, 113},
  1317. {35, 106},
  1318. {35, 102},
  1319. {35, 95},
  1320. {3, 113},
  1321. {3, 106},
  1322. {3, 102},
  1323. {3, 95} }, /* 2.4 GHz, lowest power */
  1324. {
  1325. {251, 127}, /* 5.x GHz, highest power */
  1326. {251, 120},
  1327. {251, 114},
  1328. {219, 119},
  1329. {219, 101},
  1330. {187, 113},
  1331. {187, 102},
  1332. {155, 114},
  1333. {155, 103},
  1334. {123, 117},
  1335. {123, 107},
  1336. {123, 99},
  1337. {123, 92},
  1338. {91, 108},
  1339. {59, 125},
  1340. {59, 118},
  1341. {59, 109},
  1342. {59, 102},
  1343. {59, 96},
  1344. {59, 90},
  1345. {27, 104},
  1346. {27, 98},
  1347. {27, 92},
  1348. {115, 118},
  1349. {115, 111},
  1350. {115, 104},
  1351. {83, 126},
  1352. {83, 121},
  1353. {83, 113},
  1354. {83, 105},
  1355. {83, 99},
  1356. {51, 118},
  1357. {51, 111},
  1358. {51, 104},
  1359. {51, 98},
  1360. {19, 116},
  1361. {19, 109},
  1362. {19, 102},
  1363. {19, 98},
  1364. {19, 93},
  1365. {171, 113},
  1366. {171, 107},
  1367. {171, 99},
  1368. {139, 120},
  1369. {139, 113},
  1370. {139, 107},
  1371. {139, 99},
  1372. {107, 120},
  1373. {107, 113},
  1374. {107, 107},
  1375. {107, 99},
  1376. {75, 120},
  1377. {75, 113},
  1378. {75, 107},
  1379. {75, 99},
  1380. {43, 120},
  1381. {43, 113},
  1382. {43, 107},
  1383. {43, 99},
  1384. {11, 120},
  1385. {11, 113},
  1386. {11, 107},
  1387. {11, 99},
  1388. {131, 107},
  1389. {131, 99},
  1390. {99, 120},
  1391. {99, 113},
  1392. {99, 107},
  1393. {99, 99},
  1394. {67, 120},
  1395. {67, 113},
  1396. {67, 107},
  1397. {67, 99},
  1398. {35, 120},
  1399. {35, 113},
  1400. {35, 107},
  1401. {35, 99},
  1402. {3, 120} } /* 5.x GHz, lowest power */
  1403. };
  1404. static inline u8 iwl3945_hw_reg_fix_power_index(int index)
  1405. {
  1406. if (index < 0)
  1407. return 0;
  1408. if (index >= IWL_MAX_GAIN_ENTRIES)
  1409. return IWL_MAX_GAIN_ENTRIES - 1;
  1410. return (u8) index;
  1411. }
  1412. /* Kick off thermal recalibration check every 60 seconds */
  1413. #define REG_RECALIB_PERIOD (60)
  1414. /**
  1415. * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
  1416. *
  1417. * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
  1418. * or 6 Mbit (OFDM) rates.
  1419. */
  1420. static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
  1421. s32 rate_index, const s8 *clip_pwrs,
  1422. struct iwl_channel_info *ch_info,
  1423. int band_index)
  1424. {
  1425. struct iwl3945_scan_power_info *scan_power_info;
  1426. s8 power;
  1427. u8 power_index;
  1428. scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
  1429. /* use this channel group's 6Mbit clipping/saturation pwr,
  1430. * but cap at regulatory scan power restriction (set during init
  1431. * based on eeprom channel data) for this channel. */
  1432. power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
  1433. /* further limit to user's max power preference.
  1434. * FIXME: Other spectrum management power limitations do not
  1435. * seem to apply?? */
  1436. power = min(power, priv->tx_power_user_lmt);
  1437. scan_power_info->requested_power = power;
  1438. /* find difference between new scan *power* and current "normal"
  1439. * Tx *power* for 6Mb. Use this difference (x2) to adjust the
  1440. * current "normal" temperature-compensated Tx power *index* for
  1441. * this rate (1Mb or 6Mb) to yield new temp-compensated scan power
  1442. * *index*. */
  1443. power_index = ch_info->power_info[rate_index].power_table_index
  1444. - (power - ch_info->power_info
  1445. [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
  1446. /* store reference index that we use when adjusting *all* scan
  1447. * powers. So we can accommodate user (all channel) or spectrum
  1448. * management (single channel) power changes "between" temperature
  1449. * feedback compensation procedures.
  1450. * don't force fit this reference index into gain table; it may be a
  1451. * negative number. This will help avoid errors when we're at
  1452. * the lower bounds (highest gains, for warmest temperatures)
  1453. * of the table. */
  1454. /* don't exceed table bounds for "real" setting */
  1455. power_index = iwl3945_hw_reg_fix_power_index(power_index);
  1456. scan_power_info->power_table_index = power_index;
  1457. scan_power_info->tpc.tx_gain =
  1458. power_gain_table[band_index][power_index].tx_gain;
  1459. scan_power_info->tpc.dsp_atten =
  1460. power_gain_table[band_index][power_index].dsp_atten;
  1461. }
  1462. /**
  1463. * iwl3945_send_tx_power - fill in Tx Power command with gain settings
  1464. *
  1465. * Configures power settings for all rates for the current channel,
  1466. * using values from channel info struct, and send to NIC
  1467. */
  1468. int iwl3945_send_tx_power(struct iwl_priv *priv)
  1469. {
  1470. int rate_idx, i;
  1471. const struct iwl_channel_info *ch_info = NULL;
  1472. struct iwl3945_txpowertable_cmd txpower = {
  1473. .channel = priv->active39_rxon.channel,
  1474. };
  1475. txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
  1476. ch_info = iwl_get_channel_info(priv,
  1477. priv->band,
  1478. le16_to_cpu(priv->active39_rxon.channel));
  1479. if (!ch_info) {
  1480. IWL_ERR(priv,
  1481. "Failed to get channel info for channel %d [%d]\n",
  1482. le16_to_cpu(priv->active39_rxon.channel), priv->band);
  1483. return -EINVAL;
  1484. }
  1485. if (!is_channel_valid(ch_info)) {
  1486. IWL_DEBUG_POWER("Not calling TX_PWR_TABLE_CMD on "
  1487. "non-Tx channel.\n");
  1488. return 0;
  1489. }
  1490. /* fill cmd with power settings for all rates for current channel */
  1491. /* Fill OFDM rate */
  1492. for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
  1493. rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
  1494. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1495. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1496. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1497. le16_to_cpu(txpower.channel),
  1498. txpower.band,
  1499. txpower.power[i].tpc.tx_gain,
  1500. txpower.power[i].tpc.dsp_atten,
  1501. txpower.power[i].rate);
  1502. }
  1503. /* Fill CCK rates */
  1504. for (rate_idx = IWL_FIRST_CCK_RATE;
  1505. rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
  1506. txpower.power[i].tpc = ch_info->power_info[i].tpc;
  1507. txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
  1508. IWL_DEBUG_POWER("ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
  1509. le16_to_cpu(txpower.channel),
  1510. txpower.band,
  1511. txpower.power[i].tpc.tx_gain,
  1512. txpower.power[i].tpc.dsp_atten,
  1513. txpower.power[i].rate);
  1514. }
  1515. return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
  1516. sizeof(struct iwl3945_txpowertable_cmd),
  1517. &txpower);
  1518. }
  1519. /**
  1520. * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
  1521. * @ch_info: Channel to update. Uses power_info.requested_power.
  1522. *
  1523. * Replace requested_power and base_power_index ch_info fields for
  1524. * one channel.
  1525. *
  1526. * Called if user or spectrum management changes power preferences.
  1527. * Takes into account h/w and modulation limitations (clip power).
  1528. *
  1529. * This does *not* send anything to NIC, just sets up ch_info for one channel.
  1530. *
  1531. * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
  1532. * properly fill out the scan powers, and actual h/w gain settings,
  1533. * and send changes to NIC
  1534. */
  1535. static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
  1536. struct iwl_channel_info *ch_info)
  1537. {
  1538. struct iwl3945_channel_power_info *power_info;
  1539. int power_changed = 0;
  1540. int i;
  1541. const s8 *clip_pwrs;
  1542. int power;
  1543. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1544. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1545. /* Get this channel's rate-to-current-power settings table */
  1546. power_info = ch_info->power_info;
  1547. /* update OFDM Txpower settings */
  1548. for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
  1549. i++, ++power_info) {
  1550. int delta_idx;
  1551. /* limit new power to be no more than h/w capability */
  1552. power = min(ch_info->curr_txpow, clip_pwrs[i]);
  1553. if (power == power_info->requested_power)
  1554. continue;
  1555. /* find difference between old and new requested powers,
  1556. * update base (non-temp-compensated) power index */
  1557. delta_idx = (power - power_info->requested_power) * 2;
  1558. power_info->base_power_index -= delta_idx;
  1559. /* save new requested power value */
  1560. power_info->requested_power = power;
  1561. power_changed = 1;
  1562. }
  1563. /* update CCK Txpower settings, based on OFDM 12M setting ...
  1564. * ... all CCK power settings for a given channel are the *same*. */
  1565. if (power_changed) {
  1566. power =
  1567. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1568. requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
  1569. /* do all CCK rates' iwl3945_channel_power_info structures */
  1570. for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
  1571. power_info->requested_power = power;
  1572. power_info->base_power_index =
  1573. ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
  1574. base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1575. ++power_info;
  1576. }
  1577. }
  1578. return 0;
  1579. }
  1580. /**
  1581. * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
  1582. *
  1583. * NOTE: Returned power limit may be less (but not more) than requested,
  1584. * based strictly on regulatory (eeprom and spectrum mgt) limitations
  1585. * (no consideration for h/w clipping limitations).
  1586. */
  1587. static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
  1588. {
  1589. s8 max_power;
  1590. #if 0
  1591. /* if we're using TGd limits, use lower of TGd or EEPROM */
  1592. if (ch_info->tgd_data.max_power != 0)
  1593. max_power = min(ch_info->tgd_data.max_power,
  1594. ch_info->eeprom.max_power_avg);
  1595. /* else just use EEPROM limits */
  1596. else
  1597. #endif
  1598. max_power = ch_info->eeprom.max_power_avg;
  1599. return min(max_power, ch_info->max_power_avg);
  1600. }
  1601. /**
  1602. * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
  1603. *
  1604. * Compensate txpower settings of *all* channels for temperature.
  1605. * This only accounts for the difference between current temperature
  1606. * and the factory calibration temperatures, and bases the new settings
  1607. * on the channel's base_power_index.
  1608. *
  1609. * If RxOn is "associated", this sends the new Txpower to NIC!
  1610. */
  1611. static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
  1612. {
  1613. struct iwl_channel_info *ch_info = NULL;
  1614. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1615. int delta_index;
  1616. const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
  1617. u8 a_band;
  1618. u8 rate_index;
  1619. u8 scan_tbl_index;
  1620. u8 i;
  1621. int ref_temp;
  1622. int temperature = priv->temperature;
  1623. /* set up new Tx power info for each and every channel, 2.4 and 5.x */
  1624. for (i = 0; i < priv->channel_count; i++) {
  1625. ch_info = &priv->channel_info[i];
  1626. a_band = is_channel_a_band(ch_info);
  1627. /* Get this chnlgrp's factory calibration temperature */
  1628. ref_temp = (s16)eeprom->groups[ch_info->group_index].
  1629. temperature;
  1630. /* get power index adjustment based on current and factory
  1631. * temps */
  1632. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1633. ref_temp);
  1634. /* set tx power value for all rates, OFDM and CCK */
  1635. for (rate_index = 0; rate_index < IWL_RATE_COUNT;
  1636. rate_index++) {
  1637. int power_idx =
  1638. ch_info->power_info[rate_index].base_power_index;
  1639. /* temperature compensate */
  1640. power_idx += delta_index;
  1641. /* stay within table range */
  1642. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1643. ch_info->power_info[rate_index].
  1644. power_table_index = (u8) power_idx;
  1645. ch_info->power_info[rate_index].tpc =
  1646. power_gain_table[a_band][power_idx];
  1647. }
  1648. /* Get this chnlgrp's rate-to-max/clip-powers table */
  1649. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1650. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1651. for (scan_tbl_index = 0;
  1652. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1653. s32 actual_index = (scan_tbl_index == 0) ?
  1654. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1655. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1656. actual_index, clip_pwrs,
  1657. ch_info, a_band);
  1658. }
  1659. }
  1660. /* send Txpower command for current channel to ucode */
  1661. return priv->cfg->ops->lib->send_tx_power(priv);
  1662. }
  1663. int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
  1664. {
  1665. struct iwl_channel_info *ch_info;
  1666. s8 max_power;
  1667. u8 a_band;
  1668. u8 i;
  1669. if (priv->tx_power_user_lmt == power) {
  1670. IWL_DEBUG_POWER("Requested Tx power same as current "
  1671. "limit: %ddBm.\n", power);
  1672. return 0;
  1673. }
  1674. IWL_DEBUG_POWER("Setting upper limit clamp to %ddBm.\n", power);
  1675. priv->tx_power_user_lmt = power;
  1676. /* set up new Tx powers for each and every channel, 2.4 and 5.x */
  1677. for (i = 0; i < priv->channel_count; i++) {
  1678. ch_info = &priv->channel_info[i];
  1679. a_band = is_channel_a_band(ch_info);
  1680. /* find minimum power of all user and regulatory constraints
  1681. * (does not consider h/w clipping limitations) */
  1682. max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
  1683. max_power = min(power, max_power);
  1684. if (max_power != ch_info->curr_txpow) {
  1685. ch_info->curr_txpow = max_power;
  1686. /* this considers the h/w clipping limitations */
  1687. iwl3945_hw_reg_set_new_power(priv, ch_info);
  1688. }
  1689. }
  1690. /* update txpower settings for all channels,
  1691. * send to NIC if associated. */
  1692. is_temp_calib_needed(priv);
  1693. iwl3945_hw_reg_comp_txpower_temp(priv);
  1694. return 0;
  1695. }
  1696. /* will add 3945 channel switch cmd handling later */
  1697. int iwl3945_hw_channel_switch(struct iwl_priv *priv, u16 channel)
  1698. {
  1699. return 0;
  1700. }
  1701. /**
  1702. * iwl3945_reg_txpower_periodic - called when time to check our temperature.
  1703. *
  1704. * -- reset periodic timer
  1705. * -- see if temp has changed enough to warrant re-calibration ... if so:
  1706. * -- correct coeffs for temp (can reset temp timer)
  1707. * -- save this temp as "last",
  1708. * -- send new set of gain settings to NIC
  1709. * NOTE: This should continue working, even when we're not associated,
  1710. * so we can keep our internal table of scan powers current. */
  1711. void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
  1712. {
  1713. /* This will kick in the "brute force"
  1714. * iwl3945_hw_reg_comp_txpower_temp() below */
  1715. if (!is_temp_calib_needed(priv))
  1716. goto reschedule;
  1717. /* Set up a new set of temp-adjusted TxPowers, send to NIC.
  1718. * This is based *only* on current temperature,
  1719. * ignoring any previous power measurements */
  1720. iwl3945_hw_reg_comp_txpower_temp(priv);
  1721. reschedule:
  1722. queue_delayed_work(priv->workqueue,
  1723. &priv->thermal_periodic, REG_RECALIB_PERIOD * HZ);
  1724. }
  1725. static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
  1726. {
  1727. struct iwl_priv *priv = container_of(work, struct iwl_priv,
  1728. thermal_periodic.work);
  1729. if (test_bit(STATUS_EXIT_PENDING, &priv->status))
  1730. return;
  1731. mutex_lock(&priv->mutex);
  1732. iwl3945_reg_txpower_periodic(priv);
  1733. mutex_unlock(&priv->mutex);
  1734. }
  1735. /**
  1736. * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
  1737. * for the channel.
  1738. *
  1739. * This function is used when initializing channel-info structs.
  1740. *
  1741. * NOTE: These channel groups do *NOT* match the bands above!
  1742. * These channel groups are based on factory-tested channels;
  1743. * on A-band, EEPROM's "group frequency" entries represent the top
  1744. * channel in each group 1-4. Group 5 All B/G channels are in group 0.
  1745. */
  1746. static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
  1747. const struct iwl_channel_info *ch_info)
  1748. {
  1749. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1750. struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
  1751. u8 group;
  1752. u16 group_index = 0; /* based on factory calib frequencies */
  1753. u8 grp_channel;
  1754. /* Find the group index for the channel ... don't use index 1(?) */
  1755. if (is_channel_a_band(ch_info)) {
  1756. for (group = 1; group < 5; group++) {
  1757. grp_channel = ch_grp[group].group_channel;
  1758. if (ch_info->channel <= grp_channel) {
  1759. group_index = group;
  1760. break;
  1761. }
  1762. }
  1763. /* group 4 has a few channels *above* its factory cal freq */
  1764. if (group == 5)
  1765. group_index = 4;
  1766. } else
  1767. group_index = 0; /* 2.4 GHz, group 0 */
  1768. IWL_DEBUG_POWER("Chnl %d mapped to grp %d\n", ch_info->channel,
  1769. group_index);
  1770. return group_index;
  1771. }
  1772. /**
  1773. * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
  1774. *
  1775. * Interpolate to get nominal (i.e. at factory calibration temperature) index
  1776. * into radio/DSP gain settings table for requested power.
  1777. */
  1778. static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
  1779. s8 requested_power,
  1780. s32 setting_index, s32 *new_index)
  1781. {
  1782. const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
  1783. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1784. s32 index0, index1;
  1785. s32 power = 2 * requested_power;
  1786. s32 i;
  1787. const struct iwl3945_eeprom_txpower_sample *samples;
  1788. s32 gains0, gains1;
  1789. s32 res;
  1790. s32 denominator;
  1791. chnl_grp = &eeprom->groups[setting_index];
  1792. samples = chnl_grp->samples;
  1793. for (i = 0; i < 5; i++) {
  1794. if (power == samples[i].power) {
  1795. *new_index = samples[i].gain_index;
  1796. return 0;
  1797. }
  1798. }
  1799. if (power > samples[1].power) {
  1800. index0 = 0;
  1801. index1 = 1;
  1802. } else if (power > samples[2].power) {
  1803. index0 = 1;
  1804. index1 = 2;
  1805. } else if (power > samples[3].power) {
  1806. index0 = 2;
  1807. index1 = 3;
  1808. } else {
  1809. index0 = 3;
  1810. index1 = 4;
  1811. }
  1812. denominator = (s32) samples[index1].power - (s32) samples[index0].power;
  1813. if (denominator == 0)
  1814. return -EINVAL;
  1815. gains0 = (s32) samples[index0].gain_index * (1 << 19);
  1816. gains1 = (s32) samples[index1].gain_index * (1 << 19);
  1817. res = gains0 + (gains1 - gains0) *
  1818. ((s32) power - (s32) samples[index0].power) / denominator +
  1819. (1 << 18);
  1820. *new_index = res >> 19;
  1821. return 0;
  1822. }
  1823. static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
  1824. {
  1825. u32 i;
  1826. s32 rate_index;
  1827. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1828. const struct iwl3945_eeprom_txpower_group *group;
  1829. IWL_DEBUG_POWER("Initializing factory calib info from EEPROM\n");
  1830. for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
  1831. s8 *clip_pwrs; /* table of power levels for each rate */
  1832. s8 satur_pwr; /* saturation power for each chnl group */
  1833. group = &eeprom->groups[i];
  1834. /* sanity check on factory saturation power value */
  1835. if (group->saturation_power < 40) {
  1836. IWL_WARN(priv, "Error: saturation power is %d, "
  1837. "less than minimum expected 40\n",
  1838. group->saturation_power);
  1839. return;
  1840. }
  1841. /*
  1842. * Derive requested power levels for each rate, based on
  1843. * hardware capabilities (saturation power for band).
  1844. * Basic value is 3dB down from saturation, with further
  1845. * power reductions for highest 3 data rates. These
  1846. * backoffs provide headroom for high rate modulation
  1847. * power peaks, without too much distortion (clipping).
  1848. */
  1849. /* we'll fill in this array with h/w max power levels */
  1850. clip_pwrs = (s8 *) priv->clip39_groups[i].clip_powers;
  1851. /* divide factory saturation power by 2 to find -3dB level */
  1852. satur_pwr = (s8) (group->saturation_power >> 1);
  1853. /* fill in channel group's nominal powers for each rate */
  1854. for (rate_index = 0;
  1855. rate_index < IWL_RATE_COUNT; rate_index++, clip_pwrs++) {
  1856. switch (rate_index) {
  1857. case IWL_RATE_36M_INDEX_TABLE:
  1858. if (i == 0) /* B/G */
  1859. *clip_pwrs = satur_pwr;
  1860. else /* A */
  1861. *clip_pwrs = satur_pwr - 5;
  1862. break;
  1863. case IWL_RATE_48M_INDEX_TABLE:
  1864. if (i == 0)
  1865. *clip_pwrs = satur_pwr - 7;
  1866. else
  1867. *clip_pwrs = satur_pwr - 10;
  1868. break;
  1869. case IWL_RATE_54M_INDEX_TABLE:
  1870. if (i == 0)
  1871. *clip_pwrs = satur_pwr - 9;
  1872. else
  1873. *clip_pwrs = satur_pwr - 12;
  1874. break;
  1875. default:
  1876. *clip_pwrs = satur_pwr;
  1877. break;
  1878. }
  1879. }
  1880. }
  1881. }
  1882. /**
  1883. * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
  1884. *
  1885. * Second pass (during init) to set up priv->channel_info
  1886. *
  1887. * Set up Tx-power settings in our channel info database for each VALID
  1888. * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
  1889. * and current temperature.
  1890. *
  1891. * Since this is based on current temperature (at init time), these values may
  1892. * not be valid for very long, but it gives us a starting/default point,
  1893. * and allows us to active (i.e. using Tx) scan.
  1894. *
  1895. * This does *not* write values to NIC, just sets up our internal table.
  1896. */
  1897. int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
  1898. {
  1899. struct iwl_channel_info *ch_info = NULL;
  1900. struct iwl3945_channel_power_info *pwr_info;
  1901. struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
  1902. int delta_index;
  1903. u8 rate_index;
  1904. u8 scan_tbl_index;
  1905. const s8 *clip_pwrs; /* array of power levels for each rate */
  1906. u8 gain, dsp_atten;
  1907. s8 power;
  1908. u8 pwr_index, base_pwr_index, a_band;
  1909. u8 i;
  1910. int temperature;
  1911. /* save temperature reference,
  1912. * so we can determine next time to calibrate */
  1913. temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
  1914. priv->last_temperature = temperature;
  1915. iwl3945_hw_reg_init_channel_groups(priv);
  1916. /* initialize Tx power info for each and every channel, 2.4 and 5.x */
  1917. for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
  1918. i++, ch_info++) {
  1919. a_band = is_channel_a_band(ch_info);
  1920. if (!is_channel_valid(ch_info))
  1921. continue;
  1922. /* find this channel's channel group (*not* "band") index */
  1923. ch_info->group_index =
  1924. iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
  1925. /* Get this chnlgrp's rate->max/clip-powers table */
  1926. clip_pwrs = priv->clip39_groups[ch_info->group_index].clip_powers;
  1927. /* calculate power index *adjustment* value according to
  1928. * diff between current temperature and factory temperature */
  1929. delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
  1930. eeprom->groups[ch_info->group_index].
  1931. temperature);
  1932. IWL_DEBUG_POWER("Delta index for channel %d: %d [%d]\n",
  1933. ch_info->channel, delta_index, temperature +
  1934. IWL_TEMP_CONVERT);
  1935. /* set tx power value for all OFDM rates */
  1936. for (rate_index = 0; rate_index < IWL_OFDM_RATES;
  1937. rate_index++) {
  1938. s32 uninitialized_var(power_idx);
  1939. int rc;
  1940. /* use channel group's clip-power table,
  1941. * but don't exceed channel's max power */
  1942. s8 pwr = min(ch_info->max_power_avg,
  1943. clip_pwrs[rate_index]);
  1944. pwr_info = &ch_info->power_info[rate_index];
  1945. /* get base (i.e. at factory-measured temperature)
  1946. * power table index for this rate's power */
  1947. rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
  1948. ch_info->group_index,
  1949. &power_idx);
  1950. if (rc) {
  1951. IWL_ERR(priv, "Invalid power index\n");
  1952. return rc;
  1953. }
  1954. pwr_info->base_power_index = (u8) power_idx;
  1955. /* temperature compensate */
  1956. power_idx += delta_index;
  1957. /* stay within range of gain table */
  1958. power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
  1959. /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
  1960. pwr_info->requested_power = pwr;
  1961. pwr_info->power_table_index = (u8) power_idx;
  1962. pwr_info->tpc.tx_gain =
  1963. power_gain_table[a_band][power_idx].tx_gain;
  1964. pwr_info->tpc.dsp_atten =
  1965. power_gain_table[a_band][power_idx].dsp_atten;
  1966. }
  1967. /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
  1968. pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
  1969. power = pwr_info->requested_power +
  1970. IWL_CCK_FROM_OFDM_POWER_DIFF;
  1971. pwr_index = pwr_info->power_table_index +
  1972. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1973. base_pwr_index = pwr_info->base_power_index +
  1974. IWL_CCK_FROM_OFDM_INDEX_DIFF;
  1975. /* stay within table range */
  1976. pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
  1977. gain = power_gain_table[a_band][pwr_index].tx_gain;
  1978. dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
  1979. /* fill each CCK rate's iwl3945_channel_power_info structure
  1980. * NOTE: All CCK-rate Txpwrs are the same for a given chnl!
  1981. * NOTE: CCK rates start at end of OFDM rates! */
  1982. for (rate_index = 0;
  1983. rate_index < IWL_CCK_RATES; rate_index++) {
  1984. pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
  1985. pwr_info->requested_power = power;
  1986. pwr_info->power_table_index = pwr_index;
  1987. pwr_info->base_power_index = base_pwr_index;
  1988. pwr_info->tpc.tx_gain = gain;
  1989. pwr_info->tpc.dsp_atten = dsp_atten;
  1990. }
  1991. /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
  1992. for (scan_tbl_index = 0;
  1993. scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
  1994. s32 actual_index = (scan_tbl_index == 0) ?
  1995. IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
  1996. iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
  1997. actual_index, clip_pwrs, ch_info, a_band);
  1998. }
  1999. }
  2000. return 0;
  2001. }
  2002. int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
  2003. {
  2004. int rc;
  2005. unsigned long flags;
  2006. spin_lock_irqsave(&priv->lock, flags);
  2007. rc = iwl_grab_nic_access(priv);
  2008. if (rc) {
  2009. spin_unlock_irqrestore(&priv->lock, flags);
  2010. return rc;
  2011. }
  2012. iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
  2013. rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
  2014. FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
  2015. if (rc < 0)
  2016. IWL_ERR(priv, "Can't stop Rx DMA.\n");
  2017. iwl_release_nic_access(priv);
  2018. spin_unlock_irqrestore(&priv->lock, flags);
  2019. return 0;
  2020. }
  2021. int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
  2022. {
  2023. int rc;
  2024. unsigned long flags;
  2025. int txq_id = txq->q.id;
  2026. struct iwl3945_shared *shared_data = priv->shared_virt;
  2027. shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
  2028. spin_lock_irqsave(&priv->lock, flags);
  2029. rc = iwl_grab_nic_access(priv);
  2030. if (rc) {
  2031. spin_unlock_irqrestore(&priv->lock, flags);
  2032. return rc;
  2033. }
  2034. iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
  2035. iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
  2036. iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
  2037. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
  2038. FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
  2039. FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
  2040. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
  2041. FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
  2042. iwl_release_nic_access(priv);
  2043. /* fake read to flush all prev. writes */
  2044. iwl_read32(priv, FH39_TSSR_CBB_BASE);
  2045. spin_unlock_irqrestore(&priv->lock, flags);
  2046. return 0;
  2047. }
  2048. /*
  2049. * HCMD utils
  2050. */
  2051. static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
  2052. {
  2053. switch (cmd_id) {
  2054. case REPLY_RXON:
  2055. return (u16) sizeof(struct iwl3945_rxon_cmd);
  2056. default:
  2057. return len;
  2058. }
  2059. }
  2060. /**
  2061. * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
  2062. */
  2063. int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
  2064. {
  2065. int rc, i, index, prev_index;
  2066. struct iwl3945_rate_scaling_cmd rate_cmd = {
  2067. .reserved = {0, 0, 0},
  2068. };
  2069. struct iwl3945_rate_scaling_info *table = rate_cmd.table;
  2070. for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
  2071. index = iwl3945_rates[i].table_rs_index;
  2072. table[index].rate_n_flags =
  2073. iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
  2074. table[index].try_cnt = priv->retry_rate;
  2075. prev_index = iwl3945_get_prev_ieee_rate(i);
  2076. table[index].next_rate_index =
  2077. iwl3945_rates[prev_index].table_rs_index;
  2078. }
  2079. switch (priv->band) {
  2080. case IEEE80211_BAND_5GHZ:
  2081. IWL_DEBUG_RATE("Select A mode rate scale\n");
  2082. /* If one of the following CCK rates is used,
  2083. * have it fall back to the 6M OFDM rate */
  2084. for (i = IWL_RATE_1M_INDEX_TABLE;
  2085. i <= IWL_RATE_11M_INDEX_TABLE; i++)
  2086. table[i].next_rate_index =
  2087. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2088. /* Don't fall back to CCK rates */
  2089. table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
  2090. IWL_RATE_9M_INDEX_TABLE;
  2091. /* Don't drop out of OFDM rates */
  2092. table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
  2093. iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
  2094. break;
  2095. case IEEE80211_BAND_2GHZ:
  2096. IWL_DEBUG_RATE("Select B/G mode rate scale\n");
  2097. /* If an OFDM rate is used, have it fall back to the
  2098. * 1M CCK rates */
  2099. if (!(priv->sta_supp_rates & IWL_OFDM_RATES_MASK) &&
  2100. iwl3945_is_associated(priv)) {
  2101. index = IWL_FIRST_CCK_RATE;
  2102. for (i = IWL_RATE_6M_INDEX_TABLE;
  2103. i <= IWL_RATE_54M_INDEX_TABLE; i++)
  2104. table[i].next_rate_index =
  2105. iwl3945_rates[index].table_rs_index;
  2106. index = IWL_RATE_11M_INDEX_TABLE;
  2107. /* CCK shouldn't fall back to OFDM... */
  2108. table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
  2109. }
  2110. break;
  2111. default:
  2112. WARN_ON(1);
  2113. break;
  2114. }
  2115. /* Update the rate scaling for control frame Tx */
  2116. rate_cmd.table_id = 0;
  2117. rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2118. &rate_cmd);
  2119. if (rc)
  2120. return rc;
  2121. /* Update the rate scaling for data frame Tx */
  2122. rate_cmd.table_id = 1;
  2123. return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
  2124. &rate_cmd);
  2125. }
  2126. /* Called when initializing driver */
  2127. int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
  2128. {
  2129. memset((void *)&priv->hw_params, 0,
  2130. sizeof(struct iwl_hw_params));
  2131. priv->shared_virt =
  2132. pci_alloc_consistent(priv->pci_dev,
  2133. sizeof(struct iwl3945_shared),
  2134. &priv->shared_phys);
  2135. if (!priv->shared_virt) {
  2136. IWL_ERR(priv, "failed to allocate pci memory\n");
  2137. mutex_unlock(&priv->mutex);
  2138. return -ENOMEM;
  2139. }
  2140. priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
  2141. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_3K;
  2142. priv->hw_params.max_pkt_size = 2342;
  2143. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  2144. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  2145. priv->hw_params.max_stations = IWL3945_STATION_COUNT;
  2146. priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
  2147. priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
  2148. return 0;
  2149. }
  2150. unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
  2151. struct iwl3945_frame *frame, u8 rate)
  2152. {
  2153. struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
  2154. unsigned int frame_size;
  2155. tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
  2156. memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
  2157. tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
  2158. tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
  2159. frame_size = iwl3945_fill_beacon_frame(priv,
  2160. tx_beacon_cmd->frame,
  2161. sizeof(frame->u) - sizeof(*tx_beacon_cmd));
  2162. BUG_ON(frame_size > MAX_MPDU_SIZE);
  2163. tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
  2164. tx_beacon_cmd->tx.rate = rate;
  2165. tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
  2166. TX_CMD_FLG_TSF_MSK);
  2167. /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
  2168. tx_beacon_cmd->tx.supp_rates[0] =
  2169. (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
  2170. tx_beacon_cmd->tx.supp_rates[1] =
  2171. (IWL_CCK_BASIC_RATES_MASK & 0xF);
  2172. return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
  2173. }
  2174. void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
  2175. {
  2176. priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
  2177. priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
  2178. }
  2179. void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
  2180. {
  2181. INIT_DELAYED_WORK(&priv->thermal_periodic,
  2182. iwl3945_bg_reg_txpower_periodic);
  2183. }
  2184. void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
  2185. {
  2186. cancel_delayed_work(&priv->thermal_periodic);
  2187. }
  2188. /* check contents of special bootstrap uCode SRAM */
  2189. static int iwl3945_verify_bsm(struct iwl_priv *priv)
  2190. {
  2191. __le32 *image = priv->ucode_boot.v_addr;
  2192. u32 len = priv->ucode_boot.len;
  2193. u32 reg;
  2194. u32 val;
  2195. IWL_DEBUG_INFO("Begin verify bsm\n");
  2196. /* verify BSM SRAM contents */
  2197. val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
  2198. for (reg = BSM_SRAM_LOWER_BOUND;
  2199. reg < BSM_SRAM_LOWER_BOUND + len;
  2200. reg += sizeof(u32), image++) {
  2201. val = iwl_read_prph(priv, reg);
  2202. if (val != le32_to_cpu(*image)) {
  2203. IWL_ERR(priv, "BSM uCode verification failed at "
  2204. "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
  2205. BSM_SRAM_LOWER_BOUND,
  2206. reg - BSM_SRAM_LOWER_BOUND, len,
  2207. val, le32_to_cpu(*image));
  2208. return -EIO;
  2209. }
  2210. }
  2211. IWL_DEBUG_INFO("BSM bootstrap uCode image OK\n");
  2212. return 0;
  2213. }
  2214. /******************************************************************************
  2215. *
  2216. * EEPROM related functions
  2217. *
  2218. ******************************************************************************/
  2219. /*
  2220. * Clear the OWNER_MSK, to establish driver (instead of uCode running on
  2221. * embedded controller) as EEPROM reader; each read is a series of pulses
  2222. * to/from the EEPROM chip, not a single event, so even reads could conflict
  2223. * if they weren't arbitrated by some ownership mechanism. Here, the driver
  2224. * simply claims ownership, which should be safe when this function is called
  2225. * (i.e. before loading uCode!).
  2226. */
  2227. static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
  2228. {
  2229. _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
  2230. return 0;
  2231. }
  2232. static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
  2233. {
  2234. return;
  2235. }
  2236. /**
  2237. * iwl3945_load_bsm - Load bootstrap instructions
  2238. *
  2239. * BSM operation:
  2240. *
  2241. * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
  2242. * in special SRAM that does not power down during RFKILL. When powering back
  2243. * up after power-saving sleeps (or during initial uCode load), the BSM loads
  2244. * the bootstrap program into the on-board processor, and starts it.
  2245. *
  2246. * The bootstrap program loads (via DMA) instructions and data for a new
  2247. * program from host DRAM locations indicated by the host driver in the
  2248. * BSM_DRAM_* registers. Once the new program is loaded, it starts
  2249. * automatically.
  2250. *
  2251. * When initializing the NIC, the host driver points the BSM to the
  2252. * "initialize" uCode image. This uCode sets up some internal data, then
  2253. * notifies host via "initialize alive" that it is complete.
  2254. *
  2255. * The host then replaces the BSM_DRAM_* pointer values to point to the
  2256. * normal runtime uCode instructions and a backup uCode data cache buffer
  2257. * (filled initially with starting data values for the on-board processor),
  2258. * then triggers the "initialize" uCode to load and launch the runtime uCode,
  2259. * which begins normal operation.
  2260. *
  2261. * When doing a power-save shutdown, runtime uCode saves data SRAM into
  2262. * the backup data cache in DRAM before SRAM is powered down.
  2263. *
  2264. * When powering back up, the BSM loads the bootstrap program. This reloads
  2265. * the runtime uCode instructions and the backup data cache into SRAM,
  2266. * and re-launches the runtime uCode from where it left off.
  2267. */
  2268. static int iwl3945_load_bsm(struct iwl_priv *priv)
  2269. {
  2270. __le32 *image = priv->ucode_boot.v_addr;
  2271. u32 len = priv->ucode_boot.len;
  2272. dma_addr_t pinst;
  2273. dma_addr_t pdata;
  2274. u32 inst_len;
  2275. u32 data_len;
  2276. int rc;
  2277. int i;
  2278. u32 done;
  2279. u32 reg_offset;
  2280. IWL_DEBUG_INFO("Begin load bsm\n");
  2281. /* make sure bootstrap program is no larger than BSM's SRAM size */
  2282. if (len > IWL39_MAX_BSM_SIZE)
  2283. return -EINVAL;
  2284. /* Tell bootstrap uCode where to find the "Initialize" uCode
  2285. * in host DRAM ... host DRAM physical address bits 31:0 for 3945.
  2286. * NOTE: iwl3945_initialize_alive_start() will replace these values,
  2287. * after the "initialize" uCode has run, to point to
  2288. * runtime/protocol instructions and backup data cache. */
  2289. pinst = priv->ucode_init.p_addr;
  2290. pdata = priv->ucode_init_data.p_addr;
  2291. inst_len = priv->ucode_init.len;
  2292. data_len = priv->ucode_init_data.len;
  2293. rc = iwl_grab_nic_access(priv);
  2294. if (rc)
  2295. return rc;
  2296. iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
  2297. iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
  2298. iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
  2299. iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
  2300. /* Fill BSM memory with bootstrap instructions */
  2301. for (reg_offset = BSM_SRAM_LOWER_BOUND;
  2302. reg_offset < BSM_SRAM_LOWER_BOUND + len;
  2303. reg_offset += sizeof(u32), image++)
  2304. _iwl_write_prph(priv, reg_offset,
  2305. le32_to_cpu(*image));
  2306. rc = iwl3945_verify_bsm(priv);
  2307. if (rc) {
  2308. iwl_release_nic_access(priv);
  2309. return rc;
  2310. }
  2311. /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
  2312. iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
  2313. iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
  2314. IWL39_RTC_INST_LOWER_BOUND);
  2315. iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
  2316. /* Load bootstrap code into instruction SRAM now,
  2317. * to prepare to load "initialize" uCode */
  2318. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2319. BSM_WR_CTRL_REG_BIT_START);
  2320. /* Wait for load of bootstrap uCode to finish */
  2321. for (i = 0; i < 100; i++) {
  2322. done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
  2323. if (!(done & BSM_WR_CTRL_REG_BIT_START))
  2324. break;
  2325. udelay(10);
  2326. }
  2327. if (i < 100)
  2328. IWL_DEBUG_INFO("BSM write complete, poll %d iterations\n", i);
  2329. else {
  2330. IWL_ERR(priv, "BSM write did not complete!\n");
  2331. return -EIO;
  2332. }
  2333. /* Enable future boot loads whenever power management unit triggers it
  2334. * (e.g. when powering back up after power-save shutdown) */
  2335. iwl_write_prph(priv, BSM_WR_CTRL_REG,
  2336. BSM_WR_CTRL_REG_BIT_START_EN);
  2337. iwl_release_nic_access(priv);
  2338. return 0;
  2339. }
  2340. static struct iwl_lib_ops iwl3945_lib = {
  2341. .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
  2342. .txq_free_tfd = iwl3945_hw_txq_free_tfd,
  2343. .txq_init = iwl3945_hw_tx_queue_init,
  2344. .load_ucode = iwl3945_load_bsm,
  2345. .apm_ops = {
  2346. .init = iwl3945_apm_init,
  2347. .reset = iwl3945_apm_reset,
  2348. .stop = iwl3945_apm_stop,
  2349. .config = iwl3945_nic_config,
  2350. .set_pwr_src = iwl3945_set_pwr_src,
  2351. },
  2352. .eeprom_ops = {
  2353. .regulatory_bands = {
  2354. EEPROM_REGULATORY_BAND_1_CHANNELS,
  2355. EEPROM_REGULATORY_BAND_2_CHANNELS,
  2356. EEPROM_REGULATORY_BAND_3_CHANNELS,
  2357. EEPROM_REGULATORY_BAND_4_CHANNELS,
  2358. EEPROM_REGULATORY_BAND_5_CHANNELS,
  2359. IWL3945_EEPROM_IMG_SIZE,
  2360. IWL3945_EEPROM_IMG_SIZE,
  2361. },
  2362. .verify_signature = iwlcore_eeprom_verify_signature,
  2363. .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
  2364. .release_semaphore = iwl3945_eeprom_release_semaphore,
  2365. .query_addr = iwlcore_eeprom_query_addr,
  2366. },
  2367. .send_tx_power = iwl3945_send_tx_power,
  2368. };
  2369. static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
  2370. .get_hcmd_size = iwl3945_get_hcmd_size,
  2371. };
  2372. static struct iwl_ops iwl3945_ops = {
  2373. .lib = &iwl3945_lib,
  2374. .utils = &iwl3945_hcmd_utils,
  2375. };
  2376. static struct iwl_cfg iwl3945_bg_cfg = {
  2377. .name = "3945BG",
  2378. .fw_name_pre = IWL3945_FW_PRE,
  2379. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2380. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2381. .sku = IWL_SKU_G,
  2382. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2383. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2384. .ops = &iwl3945_ops,
  2385. .mod_params = &iwl3945_mod_params
  2386. };
  2387. static struct iwl_cfg iwl3945_abg_cfg = {
  2388. .name = "3945ABG",
  2389. .fw_name_pre = IWL3945_FW_PRE,
  2390. .ucode_api_max = IWL3945_UCODE_API_MAX,
  2391. .ucode_api_min = IWL3945_UCODE_API_MIN,
  2392. .sku = IWL_SKU_A|IWL_SKU_G,
  2393. .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
  2394. .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
  2395. .ops = &iwl3945_ops,
  2396. .mod_params = &iwl3945_mod_params
  2397. };
  2398. struct pci_device_id iwl3945_hw_card_ids[] = {
  2399. {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
  2400. {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
  2401. {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
  2402. {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
  2403. {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
  2404. {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
  2405. {0}
  2406. };
  2407. MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);