pci-common.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. /*
  2. * Contains common pci routines for ALL ppc platform
  3. * (based on pci_32.c and pci_64.c)
  4. *
  5. * Port for PPC64 David Engebretsen, IBM Corp.
  6. * Contains common pci routines for ppc64 platform, pSeries and iSeries brands.
  7. *
  8. * Copyright (C) 2003 Anton Blanchard <anton@au.ibm.com>, IBM
  9. * Rework, based on alpha PCI code.
  10. *
  11. * Common pmac/prep/chrp pci routines. -- Cort
  12. *
  13. * This program is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License
  15. * as published by the Free Software Foundation; either version
  16. * 2 of the License, or (at your option) any later version.
  17. */
  18. #undef DEBUG
  19. #include <linux/kernel.h>
  20. #include <linux/pci.h>
  21. #include <linux/string.h>
  22. #include <linux/init.h>
  23. #include <linux/bootmem.h>
  24. #include <linux/mm.h>
  25. #include <linux/list.h>
  26. #include <linux/syscalls.h>
  27. #include <linux/irq.h>
  28. #include <linux/vmalloc.h>
  29. #include <asm/processor.h>
  30. #include <asm/io.h>
  31. #include <asm/prom.h>
  32. #include <asm/pci-bridge.h>
  33. #include <asm/byteorder.h>
  34. #include <asm/machdep.h>
  35. #include <asm/ppc-pci.h>
  36. #include <asm/firmware.h>
  37. #ifdef DEBUG
  38. #include <asm/udbg.h>
  39. #define DBG(fmt...) printk(fmt)
  40. #else
  41. #define DBG(fmt...)
  42. #endif
  43. static DEFINE_SPINLOCK(hose_spinlock);
  44. /* XXX kill that some day ... */
  45. static int global_phb_number; /* Global phb counter */
  46. struct pci_controller *pcibios_alloc_controller(struct device_node *dev)
  47. {
  48. struct pci_controller *phb;
  49. phb = zalloc_maybe_bootmem(sizeof(struct pci_controller), GFP_KERNEL);
  50. if (phb == NULL)
  51. return NULL;
  52. spin_lock(&hose_spinlock);
  53. phb->global_number = global_phb_number++;
  54. list_add_tail(&phb->list_node, &hose_list);
  55. spin_unlock(&hose_spinlock);
  56. phb->arch_data = dev;
  57. phb->is_dynamic = mem_init_done;
  58. #ifdef CONFIG_PPC64
  59. if (dev) {
  60. int nid = of_node_to_nid(dev);
  61. if (nid < 0 || !node_online(nid))
  62. nid = -1;
  63. PHB_SET_NODE(phb, nid);
  64. }
  65. #endif
  66. return phb;
  67. }
  68. void pcibios_free_controller(struct pci_controller *phb)
  69. {
  70. spin_lock(&hose_spinlock);
  71. list_del(&phb->list_node);
  72. spin_unlock(&hose_spinlock);
  73. if (phb->is_dynamic)
  74. kfree(phb);
  75. }
  76. int pcibios_vaddr_is_ioport(void __iomem *address)
  77. {
  78. int ret = 0;
  79. struct pci_controller *hose;
  80. unsigned long size;
  81. spin_lock(&hose_spinlock);
  82. list_for_each_entry(hose, &hose_list, list_node) {
  83. #ifdef CONFIG_PPC64
  84. size = hose->pci_io_size;
  85. #else
  86. size = hose->io_resource.end - hose->io_resource.start + 1;
  87. #endif
  88. if (address >= hose->io_base_virt &&
  89. address < (hose->io_base_virt + size)) {
  90. ret = 1;
  91. break;
  92. }
  93. }
  94. spin_unlock(&hose_spinlock);
  95. return ret;
  96. }
  97. /*
  98. * Return the domain number for this bus.
  99. */
  100. int pci_domain_nr(struct pci_bus *bus)
  101. {
  102. if (firmware_has_feature(FW_FEATURE_ISERIES))
  103. return 0;
  104. else {
  105. struct pci_controller *hose = pci_bus_to_host(bus);
  106. return hose->global_number;
  107. }
  108. }
  109. EXPORT_SYMBOL(pci_domain_nr);
  110. #ifdef CONFIG_PPC_OF
  111. /* This routine is meant to be used early during boot, when the
  112. * PCI bus numbers have not yet been assigned, and you need to
  113. * issue PCI config cycles to an OF device.
  114. * It could also be used to "fix" RTAS config cycles if you want
  115. * to set pci_assign_all_buses to 1 and still use RTAS for PCI
  116. * config cycles.
  117. */
  118. struct pci_controller* pci_find_hose_for_OF_device(struct device_node* node)
  119. {
  120. if (!have_of)
  121. return NULL;
  122. while(node) {
  123. struct pci_controller *hose, *tmp;
  124. list_for_each_entry_safe(hose, tmp, &hose_list, list_node)
  125. if (hose->arch_data == node)
  126. return hose;
  127. node = node->parent;
  128. }
  129. return NULL;
  130. }
  131. static ssize_t pci_show_devspec(struct device *dev,
  132. struct device_attribute *attr, char *buf)
  133. {
  134. struct pci_dev *pdev;
  135. struct device_node *np;
  136. pdev = to_pci_dev (dev);
  137. np = pci_device_to_OF_node(pdev);
  138. if (np == NULL || np->full_name == NULL)
  139. return 0;
  140. return sprintf(buf, "%s", np->full_name);
  141. }
  142. static DEVICE_ATTR(devspec, S_IRUGO, pci_show_devspec, NULL);
  143. #endif /* CONFIG_PPC_OF */
  144. /* Add sysfs properties */
  145. int pcibios_add_platform_entries(struct pci_dev *pdev)
  146. {
  147. #ifdef CONFIG_PPC_OF
  148. return device_create_file(&pdev->dev, &dev_attr_devspec);
  149. #else
  150. return 0;
  151. #endif /* CONFIG_PPC_OF */
  152. }
  153. char __devinit *pcibios_setup(char *str)
  154. {
  155. return str;
  156. }
  157. /*
  158. * Reads the interrupt pin to determine if interrupt is use by card.
  159. * If the interrupt is used, then gets the interrupt line from the
  160. * openfirmware and sets it in the pci_dev and pci_config line.
  161. */
  162. int pci_read_irq_line(struct pci_dev *pci_dev)
  163. {
  164. struct of_irq oirq;
  165. unsigned int virq;
  166. DBG("Try to map irq for %s...\n", pci_name(pci_dev));
  167. #ifdef DEBUG
  168. memset(&oirq, 0xff, sizeof(oirq));
  169. #endif
  170. /* Try to get a mapping from the device-tree */
  171. if (of_irq_map_pci(pci_dev, &oirq)) {
  172. u8 line, pin;
  173. /* If that fails, lets fallback to what is in the config
  174. * space and map that through the default controller. We
  175. * also set the type to level low since that's what PCI
  176. * interrupts are. If your platform does differently, then
  177. * either provide a proper interrupt tree or don't use this
  178. * function.
  179. */
  180. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_PIN, &pin))
  181. return -1;
  182. if (pin == 0)
  183. return -1;
  184. if (pci_read_config_byte(pci_dev, PCI_INTERRUPT_LINE, &line) ||
  185. line == 0xff) {
  186. return -1;
  187. }
  188. DBG(" -> no map ! Using irq line %d from PCI config\n", line);
  189. virq = irq_create_mapping(NULL, line);
  190. if (virq != NO_IRQ)
  191. set_irq_type(virq, IRQ_TYPE_LEVEL_LOW);
  192. } else {
  193. DBG(" -> got one, spec %d cells (0x%08x 0x%08x...) on %s\n",
  194. oirq.size, oirq.specifier[0], oirq.specifier[1],
  195. oirq.controller->full_name);
  196. virq = irq_create_of_mapping(oirq.controller, oirq.specifier,
  197. oirq.size);
  198. }
  199. if(virq == NO_IRQ) {
  200. DBG(" -> failed to map !\n");
  201. return -1;
  202. }
  203. DBG(" -> mapped to linux irq %d\n", virq);
  204. pci_dev->irq = virq;
  205. return 0;
  206. }
  207. EXPORT_SYMBOL(pci_read_irq_line);
  208. /*
  209. * Platform support for /proc/bus/pci/X/Y mmap()s,
  210. * modelled on the sparc64 implementation by Dave Miller.
  211. * -- paulus.
  212. */
  213. /*
  214. * Adjust vm_pgoff of VMA such that it is the physical page offset
  215. * corresponding to the 32-bit pci bus offset for DEV requested by the user.
  216. *
  217. * Basically, the user finds the base address for his device which he wishes
  218. * to mmap. They read the 32-bit value from the config space base register,
  219. * add whatever PAGE_SIZE multiple offset they wish, and feed this into the
  220. * offset parameter of mmap on /proc/bus/pci/XXX for that device.
  221. *
  222. * Returns negative error code on failure, zero on success.
  223. */
  224. static struct resource *__pci_mmap_make_offset(struct pci_dev *dev,
  225. resource_size_t *offset,
  226. enum pci_mmap_state mmap_state)
  227. {
  228. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  229. unsigned long io_offset = 0;
  230. int i, res_bit;
  231. if (hose == 0)
  232. return NULL; /* should never happen */
  233. /* If memory, add on the PCI bridge address offset */
  234. if (mmap_state == pci_mmap_mem) {
  235. #if 0 /* See comment in pci_resource_to_user() for why this is disabled */
  236. *offset += hose->pci_mem_offset;
  237. #endif
  238. res_bit = IORESOURCE_MEM;
  239. } else {
  240. io_offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  241. *offset += io_offset;
  242. res_bit = IORESOURCE_IO;
  243. }
  244. /*
  245. * Check that the offset requested corresponds to one of the
  246. * resources of the device.
  247. */
  248. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  249. struct resource *rp = &dev->resource[i];
  250. int flags = rp->flags;
  251. /* treat ROM as memory (should be already) */
  252. if (i == PCI_ROM_RESOURCE)
  253. flags |= IORESOURCE_MEM;
  254. /* Active and same type? */
  255. if ((flags & res_bit) == 0)
  256. continue;
  257. /* In the range of this resource? */
  258. if (*offset < (rp->start & PAGE_MASK) || *offset > rp->end)
  259. continue;
  260. /* found it! construct the final physical address */
  261. if (mmap_state == pci_mmap_io)
  262. *offset += hose->io_base_phys - io_offset;
  263. return rp;
  264. }
  265. return NULL;
  266. }
  267. /*
  268. * Set vm_page_prot of VMA, as appropriate for this architecture, for a pci
  269. * device mapping.
  270. */
  271. static pgprot_t __pci_mmap_set_pgprot(struct pci_dev *dev, struct resource *rp,
  272. pgprot_t protection,
  273. enum pci_mmap_state mmap_state,
  274. int write_combine)
  275. {
  276. unsigned long prot = pgprot_val(protection);
  277. /* Write combine is always 0 on non-memory space mappings. On
  278. * memory space, if the user didn't pass 1, we check for a
  279. * "prefetchable" resource. This is a bit hackish, but we use
  280. * this to workaround the inability of /sysfs to provide a write
  281. * combine bit
  282. */
  283. if (mmap_state != pci_mmap_mem)
  284. write_combine = 0;
  285. else if (write_combine == 0) {
  286. if (rp->flags & IORESOURCE_PREFETCH)
  287. write_combine = 1;
  288. }
  289. /* XXX would be nice to have a way to ask for write-through */
  290. prot |= _PAGE_NO_CACHE;
  291. if (write_combine)
  292. prot &= ~_PAGE_GUARDED;
  293. else
  294. prot |= _PAGE_GUARDED;
  295. return __pgprot(prot);
  296. }
  297. /*
  298. * This one is used by /dev/mem and fbdev who have no clue about the
  299. * PCI device, it tries to find the PCI device first and calls the
  300. * above routine
  301. */
  302. pgprot_t pci_phys_mem_access_prot(struct file *file,
  303. unsigned long pfn,
  304. unsigned long size,
  305. pgprot_t protection)
  306. {
  307. struct pci_dev *pdev = NULL;
  308. struct resource *found = NULL;
  309. unsigned long prot = pgprot_val(protection);
  310. unsigned long offset = pfn << PAGE_SHIFT;
  311. int i;
  312. if (page_is_ram(pfn))
  313. return __pgprot(prot);
  314. prot |= _PAGE_NO_CACHE | _PAGE_GUARDED;
  315. for_each_pci_dev(pdev) {
  316. for (i = 0; i <= PCI_ROM_RESOURCE; i++) {
  317. struct resource *rp = &pdev->resource[i];
  318. int flags = rp->flags;
  319. /* Active and same type? */
  320. if ((flags & IORESOURCE_MEM) == 0)
  321. continue;
  322. /* In the range of this resource? */
  323. if (offset < (rp->start & PAGE_MASK) ||
  324. offset > rp->end)
  325. continue;
  326. found = rp;
  327. break;
  328. }
  329. if (found)
  330. break;
  331. }
  332. if (found) {
  333. if (found->flags & IORESOURCE_PREFETCH)
  334. prot &= ~_PAGE_GUARDED;
  335. pci_dev_put(pdev);
  336. }
  337. DBG("non-PCI map for %lx, prot: %lx\n", offset, prot);
  338. return __pgprot(prot);
  339. }
  340. /*
  341. * Perform the actual remap of the pages for a PCI device mapping, as
  342. * appropriate for this architecture. The region in the process to map
  343. * is described by vm_start and vm_end members of VMA, the base physical
  344. * address is found in vm_pgoff.
  345. * The pci device structure is provided so that architectures may make mapping
  346. * decisions on a per-device or per-bus basis.
  347. *
  348. * Returns a negative error code on failure, zero on success.
  349. */
  350. int pci_mmap_page_range(struct pci_dev *dev, struct vm_area_struct *vma,
  351. enum pci_mmap_state mmap_state, int write_combine)
  352. {
  353. resource_size_t offset = vma->vm_pgoff << PAGE_SHIFT;
  354. struct resource *rp;
  355. int ret;
  356. rp = __pci_mmap_make_offset(dev, &offset, mmap_state);
  357. if (rp == NULL)
  358. return -EINVAL;
  359. vma->vm_pgoff = offset >> PAGE_SHIFT;
  360. vma->vm_page_prot = __pci_mmap_set_pgprot(dev, rp,
  361. vma->vm_page_prot,
  362. mmap_state, write_combine);
  363. ret = remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
  364. vma->vm_end - vma->vm_start, vma->vm_page_prot);
  365. return ret;
  366. }
  367. void pci_resource_to_user(const struct pci_dev *dev, int bar,
  368. const struct resource *rsrc,
  369. resource_size_t *start, resource_size_t *end)
  370. {
  371. struct pci_controller *hose = pci_bus_to_host(dev->bus);
  372. resource_size_t offset = 0;
  373. if (hose == NULL)
  374. return;
  375. if (rsrc->flags & IORESOURCE_IO)
  376. offset = (unsigned long)hose->io_base_virt - _IO_BASE;
  377. /* We pass a fully fixed up address to userland for MMIO instead of
  378. * a BAR value because X is lame and expects to be able to use that
  379. * to pass to /dev/mem !
  380. *
  381. * That means that we'll have potentially 64 bits values where some
  382. * userland apps only expect 32 (like X itself since it thinks only
  383. * Sparc has 64 bits MMIO) but if we don't do that, we break it on
  384. * 32 bits CHRPs :-(
  385. *
  386. * Hopefully, the sysfs insterface is immune to that gunk. Once X
  387. * has been fixed (and the fix spread enough), we can re-enable the
  388. * 2 lines below and pass down a BAR value to userland. In that case
  389. * we'll also have to re-enable the matching code in
  390. * __pci_mmap_make_offset().
  391. *
  392. * BenH.
  393. */
  394. #if 0
  395. else if (rsrc->flags & IORESOURCE_MEM)
  396. offset = hose->pci_mem_offset;
  397. #endif
  398. *start = rsrc->start - offset;
  399. *end = rsrc->end - offset;
  400. }