sky2.c 90 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/config.h>
  26. #include <linux/crc32.h>
  27. #include <linux/kernel.h>
  28. #include <linux/version.h>
  29. #include <linux/module.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/dma-mapping.h>
  32. #include <linux/etherdevice.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/pci.h>
  35. #include <linux/ip.h>
  36. #include <linux/tcp.h>
  37. #include <linux/in.h>
  38. #include <linux/delay.h>
  39. #include <linux/workqueue.h>
  40. #include <linux/if_vlan.h>
  41. #include <linux/prefetch.h>
  42. #include <linux/mii.h>
  43. #include <asm/irq.h>
  44. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  45. #define SKY2_VLAN_TAG_USED 1
  46. #endif
  47. #include "sky2.h"
  48. #define DRV_NAME "sky2"
  49. #define DRV_VERSION "0.15"
  50. #define PFX DRV_NAME " "
  51. /*
  52. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  53. * that are organized into three (receive, transmit, status) different rings
  54. * similar to Tigon3. A transmit can require several elements;
  55. * a receive requires one (or two if using 64 bit dma).
  56. */
  57. #define is_ec_a1(hw) \
  58. unlikely((hw)->chip_id == CHIP_ID_YUKON_EC && \
  59. (hw)->chip_rev == CHIP_REV_YU_EC_A1)
  60. #define RX_LE_SIZE 512
  61. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  62. #define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
  63. #define RX_DEF_PENDING RX_MAX_PENDING
  64. #define RX_SKB_ALIGN 8
  65. #define TX_RING_SIZE 512
  66. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  67. #define TX_MIN_PENDING 64
  68. #define MAX_SKB_TX_LE (4 + 2*MAX_SKB_FRAGS)
  69. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  70. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  71. #define ETH_JUMBO_MTU 9000
  72. #define TX_WATCHDOG (5 * HZ)
  73. #define NAPI_WEIGHT 64
  74. #define PHY_RETRIES 1000
  75. static const u32 default_msg =
  76. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  77. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  78. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  79. static int debug = -1; /* defaults above */
  80. module_param(debug, int, 0);
  81. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  82. static int copybreak __read_mostly = 256;
  83. module_param(copybreak, int, 0);
  84. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  85. static int disable_msi = 0;
  86. module_param(disable_msi, int, 0);
  87. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  88. static const struct pci_device_id sky2_id_table[] = {
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
  90. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
  93. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
  108. { 0 }
  109. };
  110. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  111. /* Avoid conditionals by using array */
  112. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  113. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  114. /* This driver supports yukon2 chipset only */
  115. static const char *yukon2_name[] = {
  116. "XL", /* 0xb3 */
  117. "EC Ultra", /* 0xb4 */
  118. "UNKNOWN", /* 0xb5 */
  119. "EC", /* 0xb6 */
  120. "FE", /* 0xb7 */
  121. };
  122. /* Access to external PHY */
  123. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  124. {
  125. int i;
  126. gma_write16(hw, port, GM_SMI_DATA, val);
  127. gma_write16(hw, port, GM_SMI_CTRL,
  128. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  129. for (i = 0; i < PHY_RETRIES; i++) {
  130. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  131. return 0;
  132. udelay(1);
  133. }
  134. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  135. return -ETIMEDOUT;
  136. }
  137. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  138. {
  139. int i;
  140. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  141. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  142. for (i = 0; i < PHY_RETRIES; i++) {
  143. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  144. *val = gma_read16(hw, port, GM_SMI_DATA);
  145. return 0;
  146. }
  147. udelay(1);
  148. }
  149. return -ETIMEDOUT;
  150. }
  151. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  152. {
  153. u16 v;
  154. if (__gm_phy_read(hw, port, reg, &v) != 0)
  155. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  156. return v;
  157. }
  158. static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
  159. {
  160. u16 power_control;
  161. u32 reg1;
  162. int vaux;
  163. int ret = 0;
  164. pr_debug("sky2_set_power_state %d\n", state);
  165. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  166. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_PMC, &power_control);
  167. vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
  168. (power_control & PCI_PM_CAP_PME_D3cold);
  169. pci_read_config_word(hw->pdev, hw->pm_cap + PCI_PM_CTRL, &power_control);
  170. power_control |= PCI_PM_CTRL_PME_STATUS;
  171. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  172. switch (state) {
  173. case PCI_D0:
  174. /* switch power to VCC (WA for VAUX problem) */
  175. sky2_write8(hw, B0_POWER_CTRL,
  176. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  177. /* disable Core Clock Division, */
  178. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  179. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  180. /* enable bits are inverted */
  181. sky2_write8(hw, B2_Y2_CLK_GATE,
  182. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  183. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  184. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  185. else
  186. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  187. /* Turn off phy power saving */
  188. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  189. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  190. /* looks like this XL is back asswards .. */
  191. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
  192. reg1 |= PCI_Y2_PHY1_COMA;
  193. if (hw->ports > 1)
  194. reg1 |= PCI_Y2_PHY2_COMA;
  195. }
  196. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  197. break;
  198. case PCI_D3hot:
  199. case PCI_D3cold:
  200. /* Turn on phy power saving */
  201. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg1);
  202. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  203. reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  204. else
  205. reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
  206. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg1);
  207. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  208. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  209. else
  210. /* enable bits are inverted */
  211. sky2_write8(hw, B2_Y2_CLK_GATE,
  212. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  213. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  214. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  215. /* switch power to VAUX */
  216. if (vaux && state != PCI_D3cold)
  217. sky2_write8(hw, B0_POWER_CTRL,
  218. (PC_VAUX_ENA | PC_VCC_ENA |
  219. PC_VAUX_ON | PC_VCC_OFF));
  220. break;
  221. default:
  222. printk(KERN_ERR PFX "Unknown power state %d\n", state);
  223. ret = -1;
  224. }
  225. pci_write_config_byte(hw->pdev, hw->pm_cap + PCI_PM_CTRL, power_control);
  226. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  227. return ret;
  228. }
  229. static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
  230. {
  231. u16 reg;
  232. /* disable all GMAC IRQ's */
  233. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  234. /* disable PHY IRQs */
  235. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  236. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  237. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  238. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  239. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  240. reg = gma_read16(hw, port, GM_RX_CTRL);
  241. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  242. gma_write16(hw, port, GM_RX_CTRL, reg);
  243. }
  244. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  245. {
  246. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  247. u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
  248. if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
  249. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  250. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  251. PHY_M_EC_MAC_S_MSK);
  252. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  253. if (hw->chip_id == CHIP_ID_YUKON_EC)
  254. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  255. else
  256. ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
  257. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  258. }
  259. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  260. if (hw->copper) {
  261. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  262. /* enable automatic crossover */
  263. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  264. } else {
  265. /* disable energy detect */
  266. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  267. /* enable automatic crossover */
  268. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  269. if (sky2->autoneg == AUTONEG_ENABLE &&
  270. hw->chip_id == CHIP_ID_YUKON_XL) {
  271. ctrl &= ~PHY_M_PC_DSC_MSK;
  272. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  273. }
  274. }
  275. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  276. } else {
  277. /* workaround for deviation #4.88 (CRC errors) */
  278. /* disable Automatic Crossover */
  279. ctrl &= ~PHY_M_PC_MDIX_MSK;
  280. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  281. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  282. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  283. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  284. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  285. ctrl &= ~PHY_M_MAC_MD_MSK;
  286. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  287. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  288. /* select page 1 to access Fiber registers */
  289. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  290. }
  291. }
  292. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  293. if (sky2->autoneg == AUTONEG_DISABLE)
  294. ctrl &= ~PHY_CT_ANE;
  295. else
  296. ctrl |= PHY_CT_ANE;
  297. ctrl |= PHY_CT_RESET;
  298. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  299. ctrl = 0;
  300. ct1000 = 0;
  301. adv = PHY_AN_CSMA;
  302. if (sky2->autoneg == AUTONEG_ENABLE) {
  303. if (hw->copper) {
  304. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  305. ct1000 |= PHY_M_1000C_AFD;
  306. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  307. ct1000 |= PHY_M_1000C_AHD;
  308. if (sky2->advertising & ADVERTISED_100baseT_Full)
  309. adv |= PHY_M_AN_100_FD;
  310. if (sky2->advertising & ADVERTISED_100baseT_Half)
  311. adv |= PHY_M_AN_100_HD;
  312. if (sky2->advertising & ADVERTISED_10baseT_Full)
  313. adv |= PHY_M_AN_10_FD;
  314. if (sky2->advertising & ADVERTISED_10baseT_Half)
  315. adv |= PHY_M_AN_10_HD;
  316. } else /* special defines for FIBER (88E1011S only) */
  317. adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
  318. /* Set Flow-control capabilities */
  319. if (sky2->tx_pause && sky2->rx_pause)
  320. adv |= PHY_AN_PAUSE_CAP; /* symmetric */
  321. else if (sky2->rx_pause && !sky2->tx_pause)
  322. adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
  323. else if (!sky2->rx_pause && sky2->tx_pause)
  324. adv |= PHY_AN_PAUSE_ASYM; /* local */
  325. /* Restart Auto-negotiation */
  326. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  327. } else {
  328. /* forced speed/duplex settings */
  329. ct1000 = PHY_M_1000C_MSE;
  330. if (sky2->duplex == DUPLEX_FULL)
  331. ctrl |= PHY_CT_DUP_MD;
  332. switch (sky2->speed) {
  333. case SPEED_1000:
  334. ctrl |= PHY_CT_SP1000;
  335. break;
  336. case SPEED_100:
  337. ctrl |= PHY_CT_SP100;
  338. break;
  339. }
  340. ctrl |= PHY_CT_RESET;
  341. }
  342. if (hw->chip_id != CHIP_ID_YUKON_FE)
  343. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  344. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  345. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  346. /* Setup Phy LED's */
  347. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  348. ledover = 0;
  349. switch (hw->chip_id) {
  350. case CHIP_ID_YUKON_FE:
  351. /* on 88E3082 these bits are at 11..9 (shifted left) */
  352. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  353. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  354. /* delete ACT LED control bits */
  355. ctrl &= ~PHY_M_FELP_LED1_MSK;
  356. /* change ACT LED control to blink mode */
  357. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  358. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  359. break;
  360. case CHIP_ID_YUKON_XL:
  361. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  362. /* select page 3 to access LED control register */
  363. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  364. /* set LED Function Control register */
  365. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  366. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  367. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  368. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  369. /* set Polarity Control register */
  370. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  371. (PHY_M_POLC_LS1_P_MIX(4) |
  372. PHY_M_POLC_IS0_P_MIX(4) |
  373. PHY_M_POLC_LOS_CTRL(2) |
  374. PHY_M_POLC_INIT_CTRL(2) |
  375. PHY_M_POLC_STA1_CTRL(2) |
  376. PHY_M_POLC_STA0_CTRL(2)));
  377. /* restore page register */
  378. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  379. break;
  380. default:
  381. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  382. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  383. /* turn off the Rx LED (LED_RX) */
  384. ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
  385. }
  386. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  387. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  388. /* turn on 100 Mbps LED (LED_LINK100) */
  389. ledover |= PHY_M_LED_MO_100(MO_LED_ON);
  390. }
  391. if (ledover)
  392. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  393. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  394. if (sky2->autoneg == AUTONEG_ENABLE)
  395. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  396. else
  397. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  398. }
  399. /* Force a renegotiation */
  400. static void sky2_phy_reinit(struct sky2_port *sky2)
  401. {
  402. down(&sky2->phy_sema);
  403. sky2_phy_init(sky2->hw, sky2->port);
  404. up(&sky2->phy_sema);
  405. }
  406. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  407. {
  408. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  409. u16 reg;
  410. int i;
  411. const u8 *addr = hw->dev[port]->dev_addr;
  412. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  413. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
  414. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  415. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  416. /* WA DEV_472 -- looks like crossed wires on port 2 */
  417. /* clear GMAC 1 Control reset */
  418. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  419. do {
  420. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  421. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  422. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  423. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  424. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  425. }
  426. if (sky2->autoneg == AUTONEG_DISABLE) {
  427. reg = gma_read16(hw, port, GM_GP_CTRL);
  428. reg |= GM_GPCR_AU_ALL_DIS;
  429. gma_write16(hw, port, GM_GP_CTRL, reg);
  430. gma_read16(hw, port, GM_GP_CTRL);
  431. switch (sky2->speed) {
  432. case SPEED_1000:
  433. reg &= ~GM_GPCR_SPEED_100;
  434. reg |= GM_GPCR_SPEED_1000;
  435. break;
  436. case SPEED_100:
  437. reg &= ~GM_GPCR_SPEED_1000;
  438. reg |= GM_GPCR_SPEED_100;
  439. break;
  440. case SPEED_10:
  441. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  442. break;
  443. }
  444. if (sky2->duplex == DUPLEX_FULL)
  445. reg |= GM_GPCR_DUP_FULL;
  446. } else
  447. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  448. if (!sky2->tx_pause && !sky2->rx_pause) {
  449. sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  450. reg |=
  451. GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  452. } else if (sky2->tx_pause && !sky2->rx_pause) {
  453. /* disable Rx flow-control */
  454. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  455. }
  456. gma_write16(hw, port, GM_GP_CTRL, reg);
  457. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  458. down(&sky2->phy_sema);
  459. sky2_phy_init(hw, port);
  460. up(&sky2->phy_sema);
  461. /* MIB clear */
  462. reg = gma_read16(hw, port, GM_PHY_ADDR);
  463. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  464. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  465. gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
  466. gma_write16(hw, port, GM_PHY_ADDR, reg);
  467. /* transmit control */
  468. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  469. /* receive control reg: unicast + multicast + no FCS */
  470. gma_write16(hw, port, GM_RX_CTRL,
  471. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  472. /* transmit flow control */
  473. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  474. /* transmit parameter */
  475. gma_write16(hw, port, GM_TX_PARAM,
  476. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  477. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  478. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  479. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  480. /* serial mode register */
  481. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  482. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  483. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  484. reg |= GM_SMOD_JUMBO_ENA;
  485. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  486. /* virtual address for data */
  487. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  488. /* physical address: used for pause frames */
  489. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  490. /* ignore counter overflows */
  491. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  492. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  493. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  494. /* Configure Rx MAC FIFO */
  495. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  496. sky2_write16(hw, SK_REG(port, RX_GMF_CTRL_T),
  497. GMF_RX_CTRL_DEF);
  498. /* Flush Rx MAC FIFO on any flow control or error */
  499. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  500. /* Set threshold to 0xa (64 bytes)
  501. * ASF disabled so no need to do WA dev #4.30
  502. */
  503. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
  504. /* Configure Tx MAC FIFO */
  505. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  506. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  507. if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
  508. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  509. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  510. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  511. /* set Tx GMAC FIFO Almost Empty Threshold */
  512. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
  513. /* Disable Store & Forward mode for TX */
  514. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
  515. }
  516. }
  517. }
  518. /* Assign Ram Buffer allocation.
  519. * start and end are in units of 4k bytes
  520. * ram registers are in units of 64bit words
  521. */
  522. static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
  523. {
  524. u32 start, end;
  525. start = startk * 4096/8;
  526. end = (endk * 4096/8) - 1;
  527. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  528. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  529. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  530. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  531. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  532. if (q == Q_R1 || q == Q_R2) {
  533. u32 space = (endk - startk) * 4096/8;
  534. u32 tp = space - space/4;
  535. /* On receive queue's set the thresholds
  536. * give receiver priority when > 3/4 full
  537. * send pause when down to 2K
  538. */
  539. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  540. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  541. tp = space - 2048/8;
  542. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  543. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  544. } else {
  545. /* Enable store & forward on Tx queue's because
  546. * Tx FIFO is only 1K on Yukon
  547. */
  548. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  549. }
  550. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  551. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  552. }
  553. /* Setup Bus Memory Interface */
  554. static void sky2_qset(struct sky2_hw *hw, u16 q)
  555. {
  556. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  557. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  558. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  559. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  560. }
  561. /* Setup prefetch unit registers. This is the interface between
  562. * hardware and driver list elements
  563. */
  564. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  565. u64 addr, u32 last)
  566. {
  567. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  568. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  569. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  570. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  571. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  572. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  573. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  574. }
  575. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  576. {
  577. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  578. sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
  579. return le;
  580. }
  581. /*
  582. * This is a workaround code taken from SysKonnect sk98lin driver
  583. * to deal with chip bug on Yukon EC rev 0 in the wraparound case.
  584. */
  585. static void sky2_put_idx(struct sky2_hw *hw, unsigned q,
  586. u16 idx, u16 *last, u16 size)
  587. {
  588. wmb();
  589. if (is_ec_a1(hw) && idx < *last) {
  590. u16 hwget = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  591. if (hwget == 0) {
  592. /* Start prefetching again */
  593. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 0xe0);
  594. goto setnew;
  595. }
  596. if (hwget == size - 1) {
  597. /* set watermark to one list element */
  598. sky2_write8(hw, Y2_QADDR(q, PREF_UNIT_FIFO_WM), 8);
  599. /* set put index to first list element */
  600. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), 0);
  601. } else /* have hardware go to end of list */
  602. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX),
  603. size - 1);
  604. } else {
  605. setnew:
  606. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  607. }
  608. *last = idx;
  609. mmiowb();
  610. }
  611. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  612. {
  613. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  614. sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
  615. return le;
  616. }
  617. /* Return high part of DMA address (could be 32 or 64 bit) */
  618. static inline u32 high32(dma_addr_t a)
  619. {
  620. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  621. }
  622. /* Build description to hardware about buffer */
  623. static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
  624. {
  625. struct sky2_rx_le *le;
  626. u32 hi = high32(map);
  627. u16 len = sky2->rx_bufsize;
  628. if (sky2->rx_addr64 != hi) {
  629. le = sky2_next_rx(sky2);
  630. le->addr = cpu_to_le32(hi);
  631. le->ctrl = 0;
  632. le->opcode = OP_ADDR64 | HW_OWNER;
  633. sky2->rx_addr64 = high32(map + len);
  634. }
  635. le = sky2_next_rx(sky2);
  636. le->addr = cpu_to_le32((u32) map);
  637. le->length = cpu_to_le16(len);
  638. le->ctrl = 0;
  639. le->opcode = OP_PACKET | HW_OWNER;
  640. }
  641. /* Tell chip where to start receive checksum.
  642. * Actually has two checksums, but set both same to avoid possible byte
  643. * order problems.
  644. */
  645. static void rx_set_checksum(struct sky2_port *sky2)
  646. {
  647. struct sky2_rx_le *le;
  648. le = sky2_next_rx(sky2);
  649. le->addr = (ETH_HLEN << 16) | ETH_HLEN;
  650. le->ctrl = 0;
  651. le->opcode = OP_TCPSTART | HW_OWNER;
  652. sky2_write32(sky2->hw,
  653. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  654. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  655. }
  656. /*
  657. * The RX Stop command will not work for Yukon-2 if the BMU does not
  658. * reach the end of packet and since we can't make sure that we have
  659. * incoming data, we must reset the BMU while it is not doing a DMA
  660. * transfer. Since it is possible that the RX path is still active,
  661. * the RX RAM buffer will be stopped first, so any possible incoming
  662. * data will not trigger a DMA. After the RAM buffer is stopped, the
  663. * BMU is polled until any DMA in progress is ended and only then it
  664. * will be reset.
  665. */
  666. static void sky2_rx_stop(struct sky2_port *sky2)
  667. {
  668. struct sky2_hw *hw = sky2->hw;
  669. unsigned rxq = rxqaddr[sky2->port];
  670. int i;
  671. /* disable the RAM Buffer receive queue */
  672. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  673. for (i = 0; i < 0xffff; i++)
  674. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  675. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  676. goto stopped;
  677. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  678. sky2->netdev->name);
  679. stopped:
  680. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  681. /* reset the Rx prefetch unit */
  682. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  683. }
  684. /* Clean out receive buffer area, assumes receiver hardware stopped */
  685. static void sky2_rx_clean(struct sky2_port *sky2)
  686. {
  687. unsigned i;
  688. memset(sky2->rx_le, 0, RX_LE_BYTES);
  689. for (i = 0; i < sky2->rx_pending; i++) {
  690. struct ring_info *re = sky2->rx_ring + i;
  691. if (re->skb) {
  692. pci_unmap_single(sky2->hw->pdev,
  693. re->mapaddr, sky2->rx_bufsize,
  694. PCI_DMA_FROMDEVICE);
  695. kfree_skb(re->skb);
  696. re->skb = NULL;
  697. }
  698. }
  699. }
  700. /* Basic MII support */
  701. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  702. {
  703. struct mii_ioctl_data *data = if_mii(ifr);
  704. struct sky2_port *sky2 = netdev_priv(dev);
  705. struct sky2_hw *hw = sky2->hw;
  706. int err = -EOPNOTSUPP;
  707. if (!netif_running(dev))
  708. return -ENODEV; /* Phy still in reset */
  709. switch(cmd) {
  710. case SIOCGMIIPHY:
  711. data->phy_id = PHY_ADDR_MARV;
  712. /* fallthru */
  713. case SIOCGMIIREG: {
  714. u16 val = 0;
  715. down(&sky2->phy_sema);
  716. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  717. up(&sky2->phy_sema);
  718. data->val_out = val;
  719. break;
  720. }
  721. case SIOCSMIIREG:
  722. if (!capable(CAP_NET_ADMIN))
  723. return -EPERM;
  724. down(&sky2->phy_sema);
  725. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  726. data->val_in);
  727. up(&sky2->phy_sema);
  728. break;
  729. }
  730. return err;
  731. }
  732. #ifdef SKY2_VLAN_TAG_USED
  733. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  734. {
  735. struct sky2_port *sky2 = netdev_priv(dev);
  736. struct sky2_hw *hw = sky2->hw;
  737. u16 port = sky2->port;
  738. spin_lock_bh(&sky2->tx_lock);
  739. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
  740. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
  741. sky2->vlgrp = grp;
  742. spin_unlock_bh(&sky2->tx_lock);
  743. }
  744. static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  745. {
  746. struct sky2_port *sky2 = netdev_priv(dev);
  747. struct sky2_hw *hw = sky2->hw;
  748. u16 port = sky2->port;
  749. spin_lock_bh(&sky2->tx_lock);
  750. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
  751. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
  752. if (sky2->vlgrp)
  753. sky2->vlgrp->vlan_devices[vid] = NULL;
  754. spin_unlock_bh(&sky2->tx_lock);
  755. }
  756. #endif
  757. /*
  758. * It appears the hardware has a bug in the FIFO logic that
  759. * cause it to hang if the FIFO gets overrun and the receive buffer
  760. * is not aligned. ALso alloc_skb() won't align properly if slab
  761. * debugging is enabled.
  762. */
  763. static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
  764. {
  765. struct sk_buff *skb;
  766. skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
  767. if (likely(skb)) {
  768. unsigned long p = (unsigned long) skb->data;
  769. skb_reserve(skb,
  770. ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
  771. }
  772. return skb;
  773. }
  774. /*
  775. * Allocate and setup receiver buffer pool.
  776. * In case of 64 bit dma, there are 2X as many list elements
  777. * available as ring entries
  778. * and need to reserve one list element so we don't wrap around.
  779. */
  780. static int sky2_rx_start(struct sky2_port *sky2)
  781. {
  782. struct sky2_hw *hw = sky2->hw;
  783. unsigned rxq = rxqaddr[sky2->port];
  784. int i;
  785. sky2->rx_put = sky2->rx_next = 0;
  786. sky2_qset(hw, rxq);
  787. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  788. rx_set_checksum(sky2);
  789. for (i = 0; i < sky2->rx_pending; i++) {
  790. struct ring_info *re = sky2->rx_ring + i;
  791. re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
  792. if (!re->skb)
  793. goto nomem;
  794. re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
  795. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  796. sky2_rx_add(sky2, re->mapaddr);
  797. }
  798. /* Tell chip about available buffers */
  799. sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
  800. sky2->rx_last_put = sky2_read16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX));
  801. return 0;
  802. nomem:
  803. sky2_rx_clean(sky2);
  804. return -ENOMEM;
  805. }
  806. /* Bring up network interface. */
  807. static int sky2_up(struct net_device *dev)
  808. {
  809. struct sky2_port *sky2 = netdev_priv(dev);
  810. struct sky2_hw *hw = sky2->hw;
  811. unsigned port = sky2->port;
  812. u32 ramsize, rxspace;
  813. int err = -ENOMEM;
  814. if (netif_msg_ifup(sky2))
  815. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  816. /* must be power of 2 */
  817. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  818. TX_RING_SIZE *
  819. sizeof(struct sky2_tx_le),
  820. &sky2->tx_le_map);
  821. if (!sky2->tx_le)
  822. goto err_out;
  823. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  824. GFP_KERNEL);
  825. if (!sky2->tx_ring)
  826. goto err_out;
  827. sky2->tx_prod = sky2->tx_cons = 0;
  828. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  829. &sky2->rx_le_map);
  830. if (!sky2->rx_le)
  831. goto err_out;
  832. memset(sky2->rx_le, 0, RX_LE_BYTES);
  833. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
  834. GFP_KERNEL);
  835. if (!sky2->rx_ring)
  836. goto err_out;
  837. sky2_mac_init(hw, port);
  838. /* Determine available ram buffer space (in 4K blocks).
  839. * Note: not sure about the FE setting below yet
  840. */
  841. if (hw->chip_id == CHIP_ID_YUKON_FE)
  842. ramsize = 4;
  843. else
  844. ramsize = sky2_read8(hw, B2_E_0);
  845. /* Give transmitter one third (rounded up) */
  846. rxspace = ramsize - (ramsize + 2) / 3;
  847. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  848. sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
  849. /* Make sure SyncQ is disabled */
  850. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  851. RB_RST_SET);
  852. sky2_qset(hw, txqaddr[port]);
  853. if (hw->chip_id == CHIP_ID_YUKON_EC_U)
  854. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
  855. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  856. TX_RING_SIZE - 1);
  857. err = sky2_rx_start(sky2);
  858. if (err)
  859. goto err_out;
  860. /* Enable interrupts from phy/mac for port */
  861. hw->intr_mask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
  862. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  863. return 0;
  864. err_out:
  865. if (sky2->rx_le) {
  866. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  867. sky2->rx_le, sky2->rx_le_map);
  868. sky2->rx_le = NULL;
  869. }
  870. if (sky2->tx_le) {
  871. pci_free_consistent(hw->pdev,
  872. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  873. sky2->tx_le, sky2->tx_le_map);
  874. sky2->tx_le = NULL;
  875. }
  876. kfree(sky2->tx_ring);
  877. kfree(sky2->rx_ring);
  878. sky2->tx_ring = NULL;
  879. sky2->rx_ring = NULL;
  880. return err;
  881. }
  882. /* Modular subtraction in ring */
  883. static inline int tx_dist(unsigned tail, unsigned head)
  884. {
  885. return (head - tail) % TX_RING_SIZE;
  886. }
  887. /* Number of list elements available for next tx */
  888. static inline int tx_avail(const struct sky2_port *sky2)
  889. {
  890. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  891. }
  892. /* Estimate of number of transmit list elements required */
  893. static unsigned tx_le_req(const struct sk_buff *skb)
  894. {
  895. unsigned count;
  896. count = sizeof(dma_addr_t) / sizeof(u32);
  897. count += skb_shinfo(skb)->nr_frags * count;
  898. if (skb_shinfo(skb)->tso_size)
  899. ++count;
  900. if (skb->ip_summed == CHECKSUM_HW)
  901. ++count;
  902. return count;
  903. }
  904. /*
  905. * Put one packet in ring for transmit.
  906. * A single packet can generate multiple list elements, and
  907. * the number of ring elements will probably be less than the number
  908. * of list elements used.
  909. *
  910. * No BH disabling for tx_lock here (like tg3)
  911. */
  912. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  913. {
  914. struct sky2_port *sky2 = netdev_priv(dev);
  915. struct sky2_hw *hw = sky2->hw;
  916. struct sky2_tx_le *le = NULL;
  917. struct tx_ring_info *re;
  918. unsigned i, len;
  919. dma_addr_t mapping;
  920. u32 addr64;
  921. u16 mss;
  922. u8 ctrl;
  923. /* No BH disabling for tx_lock here. We are running in BH disabled
  924. * context and TX reclaim runs via poll inside of a software
  925. * interrupt, and no related locks in IRQ processing.
  926. */
  927. if (!spin_trylock(&sky2->tx_lock))
  928. return NETDEV_TX_LOCKED;
  929. if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
  930. /* There is a known but harmless race with lockless tx
  931. * and netif_stop_queue.
  932. */
  933. if (!netif_queue_stopped(dev)) {
  934. netif_stop_queue(dev);
  935. if (net_ratelimit())
  936. printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
  937. dev->name);
  938. }
  939. spin_unlock(&sky2->tx_lock);
  940. return NETDEV_TX_BUSY;
  941. }
  942. if (unlikely(netif_msg_tx_queued(sky2)))
  943. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  944. dev->name, sky2->tx_prod, skb->len);
  945. len = skb_headlen(skb);
  946. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  947. addr64 = high32(mapping);
  948. re = sky2->tx_ring + sky2->tx_prod;
  949. /* Send high bits if changed or crosses boundary */
  950. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  951. le = get_tx_le(sky2);
  952. le->tx.addr = cpu_to_le32(addr64);
  953. le->ctrl = 0;
  954. le->opcode = OP_ADDR64 | HW_OWNER;
  955. sky2->tx_addr64 = high32(mapping + len);
  956. }
  957. /* Check for TCP Segmentation Offload */
  958. mss = skb_shinfo(skb)->tso_size;
  959. if (mss != 0) {
  960. /* just drop the packet if non-linear expansion fails */
  961. if (skb_header_cloned(skb) &&
  962. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  963. dev_kfree_skb_any(skb);
  964. goto out_unlock;
  965. }
  966. mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
  967. mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
  968. mss += ETH_HLEN;
  969. }
  970. if (mss != sky2->tx_last_mss) {
  971. le = get_tx_le(sky2);
  972. le->tx.tso.size = cpu_to_le16(mss);
  973. le->tx.tso.rsvd = 0;
  974. le->opcode = OP_LRGLEN | HW_OWNER;
  975. le->ctrl = 0;
  976. sky2->tx_last_mss = mss;
  977. }
  978. ctrl = 0;
  979. #ifdef SKY2_VLAN_TAG_USED
  980. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  981. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  982. if (!le) {
  983. le = get_tx_le(sky2);
  984. le->tx.addr = 0;
  985. le->opcode = OP_VLAN|HW_OWNER;
  986. le->ctrl = 0;
  987. } else
  988. le->opcode |= OP_VLAN;
  989. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  990. ctrl |= INS_VLAN;
  991. }
  992. #endif
  993. /* Handle TCP checksum offload */
  994. if (skb->ip_summed == CHECKSUM_HW) {
  995. u16 hdr = skb->h.raw - skb->data;
  996. u16 offset = hdr + skb->csum;
  997. ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  998. if (skb->nh.iph->protocol == IPPROTO_UDP)
  999. ctrl |= UDPTCP;
  1000. le = get_tx_le(sky2);
  1001. le->tx.csum.start = cpu_to_le16(hdr);
  1002. le->tx.csum.offset = cpu_to_le16(offset);
  1003. le->length = 0; /* initial checksum value */
  1004. le->ctrl = 1; /* one packet */
  1005. le->opcode = OP_TCPLISW | HW_OWNER;
  1006. }
  1007. le = get_tx_le(sky2);
  1008. le->tx.addr = cpu_to_le32((u32) mapping);
  1009. le->length = cpu_to_le16(len);
  1010. le->ctrl = ctrl;
  1011. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1012. /* Record the transmit mapping info */
  1013. re->skb = skb;
  1014. pci_unmap_addr_set(re, mapaddr, mapping);
  1015. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1016. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1017. struct tx_ring_info *fre;
  1018. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1019. frag->size, PCI_DMA_TODEVICE);
  1020. addr64 = high32(mapping);
  1021. if (addr64 != sky2->tx_addr64) {
  1022. le = get_tx_le(sky2);
  1023. le->tx.addr = cpu_to_le32(addr64);
  1024. le->ctrl = 0;
  1025. le->opcode = OP_ADDR64 | HW_OWNER;
  1026. sky2->tx_addr64 = addr64;
  1027. }
  1028. le = get_tx_le(sky2);
  1029. le->tx.addr = cpu_to_le32((u32) mapping);
  1030. le->length = cpu_to_le16(frag->size);
  1031. le->ctrl = ctrl;
  1032. le->opcode = OP_BUFFER | HW_OWNER;
  1033. fre = sky2->tx_ring
  1034. + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
  1035. pci_unmap_addr_set(fre, mapaddr, mapping);
  1036. }
  1037. re->idx = sky2->tx_prod;
  1038. le->ctrl |= EOP;
  1039. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod,
  1040. &sky2->tx_last_put, TX_RING_SIZE);
  1041. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1042. netif_stop_queue(dev);
  1043. out_unlock:
  1044. spin_unlock(&sky2->tx_lock);
  1045. dev->trans_start = jiffies;
  1046. return NETDEV_TX_OK;
  1047. }
  1048. /*
  1049. * Free ring elements from starting at tx_cons until "done"
  1050. *
  1051. * NB: the hardware will tell us about partial completion of multi-part
  1052. * buffers; these are deferred until completion.
  1053. */
  1054. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1055. {
  1056. struct net_device *dev = sky2->netdev;
  1057. struct pci_dev *pdev = sky2->hw->pdev;
  1058. u16 nxt, put;
  1059. unsigned i;
  1060. BUG_ON(done >= TX_RING_SIZE);
  1061. if (unlikely(netif_msg_tx_done(sky2)))
  1062. printk(KERN_DEBUG "%s: tx done, up to %u\n",
  1063. dev->name, done);
  1064. for (put = sky2->tx_cons; put != done; put = nxt) {
  1065. struct tx_ring_info *re = sky2->tx_ring + put;
  1066. struct sk_buff *skb = re->skb;
  1067. nxt = re->idx;
  1068. BUG_ON(nxt >= TX_RING_SIZE);
  1069. prefetch(sky2->tx_ring + nxt);
  1070. /* Check for partial status */
  1071. if (tx_dist(put, done) < tx_dist(put, nxt))
  1072. break;
  1073. skb = re->skb;
  1074. pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
  1075. skb_headlen(skb), PCI_DMA_TODEVICE);
  1076. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1077. struct tx_ring_info *fre;
  1078. fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
  1079. pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
  1080. skb_shinfo(skb)->frags[i].size,
  1081. PCI_DMA_TODEVICE);
  1082. }
  1083. dev_kfree_skb_any(skb);
  1084. }
  1085. sky2->tx_cons = put;
  1086. if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
  1087. netif_wake_queue(dev);
  1088. }
  1089. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1090. static void sky2_tx_clean(struct sky2_port *sky2)
  1091. {
  1092. spin_lock_bh(&sky2->tx_lock);
  1093. sky2_tx_complete(sky2, sky2->tx_prod);
  1094. spin_unlock_bh(&sky2->tx_lock);
  1095. }
  1096. /* Network shutdown */
  1097. static int sky2_down(struct net_device *dev)
  1098. {
  1099. struct sky2_port *sky2 = netdev_priv(dev);
  1100. struct sky2_hw *hw = sky2->hw;
  1101. unsigned port = sky2->port;
  1102. u16 ctrl;
  1103. /* Never really got started! */
  1104. if (!sky2->tx_le)
  1105. return 0;
  1106. if (netif_msg_ifdown(sky2))
  1107. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1108. /* Stop more packets from being queued */
  1109. netif_stop_queue(dev);
  1110. /* Disable port IRQ */
  1111. local_irq_disable();
  1112. hw->intr_mask &= ~((sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1113. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1114. local_irq_enable();
  1115. flush_scheduled_work();
  1116. sky2_phy_reset(hw, port);
  1117. /* Stop transmitter */
  1118. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1119. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1120. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1121. RB_RST_SET | RB_DIS_OP_MD);
  1122. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1123. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1124. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1125. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1126. /* Workaround shared GMAC reset */
  1127. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1128. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1129. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1130. /* Disable Force Sync bit and Enable Alloc bit */
  1131. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1132. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1133. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1134. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1135. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1136. /* Reset the PCI FIFO of the async Tx queue */
  1137. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1138. BMU_RST_SET | BMU_FIFO_RST);
  1139. /* Reset the Tx prefetch units */
  1140. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1141. PREF_UNIT_RST_SET);
  1142. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1143. sky2_rx_stop(sky2);
  1144. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1145. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1146. /* turn off LED's */
  1147. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1148. synchronize_irq(hw->pdev->irq);
  1149. sky2_tx_clean(sky2);
  1150. sky2_rx_clean(sky2);
  1151. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1152. sky2->rx_le, sky2->rx_le_map);
  1153. kfree(sky2->rx_ring);
  1154. pci_free_consistent(hw->pdev,
  1155. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1156. sky2->tx_le, sky2->tx_le_map);
  1157. kfree(sky2->tx_ring);
  1158. sky2->tx_le = NULL;
  1159. sky2->rx_le = NULL;
  1160. sky2->rx_ring = NULL;
  1161. sky2->tx_ring = NULL;
  1162. return 0;
  1163. }
  1164. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1165. {
  1166. if (!hw->copper)
  1167. return SPEED_1000;
  1168. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1169. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1170. switch (aux & PHY_M_PS_SPEED_MSK) {
  1171. case PHY_M_PS_SPEED_1000:
  1172. return SPEED_1000;
  1173. case PHY_M_PS_SPEED_100:
  1174. return SPEED_100;
  1175. default:
  1176. return SPEED_10;
  1177. }
  1178. }
  1179. static void sky2_link_up(struct sky2_port *sky2)
  1180. {
  1181. struct sky2_hw *hw = sky2->hw;
  1182. unsigned port = sky2->port;
  1183. u16 reg;
  1184. /* Enable Transmit FIFO Underrun */
  1185. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1186. reg = gma_read16(hw, port, GM_GP_CTRL);
  1187. if (sky2->autoneg == AUTONEG_DISABLE) {
  1188. reg |= GM_GPCR_AU_ALL_DIS;
  1189. /* Is write/read necessary? Copied from sky2_mac_init */
  1190. gma_write16(hw, port, GM_GP_CTRL, reg);
  1191. gma_read16(hw, port, GM_GP_CTRL);
  1192. switch (sky2->speed) {
  1193. case SPEED_1000:
  1194. reg &= ~GM_GPCR_SPEED_100;
  1195. reg |= GM_GPCR_SPEED_1000;
  1196. break;
  1197. case SPEED_100:
  1198. reg &= ~GM_GPCR_SPEED_1000;
  1199. reg |= GM_GPCR_SPEED_100;
  1200. break;
  1201. case SPEED_10:
  1202. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1203. break;
  1204. }
  1205. } else
  1206. reg &= ~GM_GPCR_AU_ALL_DIS;
  1207. if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
  1208. reg |= GM_GPCR_DUP_FULL;
  1209. /* enable Rx/Tx */
  1210. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1211. gma_write16(hw, port, GM_GP_CTRL, reg);
  1212. gma_read16(hw, port, GM_GP_CTRL);
  1213. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1214. netif_carrier_on(sky2->netdev);
  1215. netif_wake_queue(sky2->netdev);
  1216. /* Turn on link LED */
  1217. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1218. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1219. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  1220. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1221. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1222. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  1223. PHY_M_LEDC_INIT_CTRL(sky2->speed ==
  1224. SPEED_10 ? 7 : 0) |
  1225. PHY_M_LEDC_STA1_CTRL(sky2->speed ==
  1226. SPEED_100 ? 7 : 0) |
  1227. PHY_M_LEDC_STA0_CTRL(sky2->speed ==
  1228. SPEED_1000 ? 7 : 0));
  1229. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1230. }
  1231. if (netif_msg_link(sky2))
  1232. printk(KERN_INFO PFX
  1233. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1234. sky2->netdev->name, sky2->speed,
  1235. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1236. (sky2->tx_pause && sky2->rx_pause) ? "both" :
  1237. sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
  1238. }
  1239. static void sky2_link_down(struct sky2_port *sky2)
  1240. {
  1241. struct sky2_hw *hw = sky2->hw;
  1242. unsigned port = sky2->port;
  1243. u16 reg;
  1244. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1245. reg = gma_read16(hw, port, GM_GP_CTRL);
  1246. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1247. gma_write16(hw, port, GM_GP_CTRL, reg);
  1248. gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
  1249. if (sky2->rx_pause && !sky2->tx_pause) {
  1250. /* restore Asymmetric Pause bit */
  1251. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  1252. gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
  1253. | PHY_M_AN_ASP);
  1254. }
  1255. netif_carrier_off(sky2->netdev);
  1256. netif_stop_queue(sky2->netdev);
  1257. /* Turn on link LED */
  1258. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1259. if (netif_msg_link(sky2))
  1260. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1261. sky2_phy_init(hw, port);
  1262. }
  1263. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1264. {
  1265. struct sky2_hw *hw = sky2->hw;
  1266. unsigned port = sky2->port;
  1267. u16 lpa;
  1268. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1269. if (lpa & PHY_M_AN_RF) {
  1270. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1271. return -1;
  1272. }
  1273. if (hw->chip_id != CHIP_ID_YUKON_FE &&
  1274. gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1275. printk(KERN_ERR PFX "%s: master/slave fault",
  1276. sky2->netdev->name);
  1277. return -1;
  1278. }
  1279. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1280. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1281. sky2->netdev->name);
  1282. return -1;
  1283. }
  1284. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1285. sky2->speed = sky2_phy_speed(hw, aux);
  1286. /* Pause bits are offset (9..8) */
  1287. if (hw->chip_id == CHIP_ID_YUKON_XL)
  1288. aux >>= 6;
  1289. sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
  1290. sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
  1291. if ((sky2->tx_pause || sky2->rx_pause)
  1292. && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
  1293. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1294. else
  1295. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1296. return 0;
  1297. }
  1298. /*
  1299. * Interrupt from PHY are handled outside of interrupt context
  1300. * because accessing phy registers requires spin wait which might
  1301. * cause excess interrupt latency.
  1302. */
  1303. static void sky2_phy_task(void *arg)
  1304. {
  1305. struct sky2_port *sky2 = arg;
  1306. struct sky2_hw *hw = sky2->hw;
  1307. u16 istatus, phystat;
  1308. down(&sky2->phy_sema);
  1309. istatus = gm_phy_read(hw, sky2->port, PHY_MARV_INT_STAT);
  1310. phystat = gm_phy_read(hw, sky2->port, PHY_MARV_PHY_STAT);
  1311. if (netif_msg_intr(sky2))
  1312. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1313. sky2->netdev->name, istatus, phystat);
  1314. if (istatus & PHY_M_IS_AN_COMPL) {
  1315. if (sky2_autoneg_done(sky2, phystat) == 0)
  1316. sky2_link_up(sky2);
  1317. goto out;
  1318. }
  1319. if (istatus & PHY_M_IS_LSP_CHANGE)
  1320. sky2->speed = sky2_phy_speed(hw, phystat);
  1321. if (istatus & PHY_M_IS_DUP_CHANGE)
  1322. sky2->duplex =
  1323. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1324. if (istatus & PHY_M_IS_LST_CHANGE) {
  1325. if (phystat & PHY_M_PS_LINK_UP)
  1326. sky2_link_up(sky2);
  1327. else
  1328. sky2_link_down(sky2);
  1329. }
  1330. out:
  1331. up(&sky2->phy_sema);
  1332. local_irq_disable();
  1333. hw->intr_mask |= (sky2->port == 0) ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2;
  1334. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1335. local_irq_enable();
  1336. }
  1337. /* Transmit timeout is only called if we are running, carries is up
  1338. * and tx queue is full (stopped).
  1339. */
  1340. static void sky2_tx_timeout(struct net_device *dev)
  1341. {
  1342. struct sky2_port *sky2 = netdev_priv(dev);
  1343. struct sky2_hw *hw = sky2->hw;
  1344. unsigned txq = txqaddr[sky2->port];
  1345. u16 ridx;
  1346. /* Maybe we just missed an status interrupt */
  1347. spin_lock(&sky2->tx_lock);
  1348. ridx = sky2_read16(hw,
  1349. sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX);
  1350. sky2_tx_complete(sky2, ridx);
  1351. spin_unlock(&sky2->tx_lock);
  1352. if (!netif_queue_stopped(dev)) {
  1353. if (net_ratelimit())
  1354. pr_info(PFX "transmit interrupt missed? recovered\n");
  1355. return;
  1356. }
  1357. if (netif_msg_timer(sky2))
  1358. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1359. sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
  1360. sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  1361. sky2_tx_clean(sky2);
  1362. sky2_qset(hw, txq);
  1363. sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
  1364. }
  1365. #define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
  1366. /* Want receive buffer size to be multiple of 64 bits, and incl room for vlan */
  1367. static inline unsigned sky2_buf_size(int mtu)
  1368. {
  1369. return roundup(mtu + ETH_HLEN + 4, 8);
  1370. }
  1371. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1372. {
  1373. struct sky2_port *sky2 = netdev_priv(dev);
  1374. struct sky2_hw *hw = sky2->hw;
  1375. int err;
  1376. u16 ctl, mode;
  1377. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1378. return -EINVAL;
  1379. if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
  1380. return -EINVAL;
  1381. if (!netif_running(dev)) {
  1382. dev->mtu = new_mtu;
  1383. return 0;
  1384. }
  1385. sky2_write32(hw, B0_IMSK, 0);
  1386. dev->trans_start = jiffies; /* prevent tx timeout */
  1387. netif_stop_queue(dev);
  1388. netif_poll_disable(hw->dev[0]);
  1389. ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
  1390. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1391. sky2_rx_stop(sky2);
  1392. sky2_rx_clean(sky2);
  1393. dev->mtu = new_mtu;
  1394. sky2->rx_bufsize = sky2_buf_size(new_mtu);
  1395. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1396. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1397. if (dev->mtu > ETH_DATA_LEN)
  1398. mode |= GM_SMOD_JUMBO_ENA;
  1399. gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
  1400. sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
  1401. err = sky2_rx_start(sky2);
  1402. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1403. if (err)
  1404. dev_close(dev);
  1405. else {
  1406. gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
  1407. netif_poll_enable(hw->dev[0]);
  1408. netif_wake_queue(dev);
  1409. }
  1410. return err;
  1411. }
  1412. /*
  1413. * Receive one packet.
  1414. * For small packets or errors, just reuse existing skb.
  1415. * For larger packets, get new buffer.
  1416. */
  1417. static struct sk_buff *sky2_receive(struct sky2_port *sky2,
  1418. u16 length, u32 status)
  1419. {
  1420. struct ring_info *re = sky2->rx_ring + sky2->rx_next;
  1421. struct sk_buff *skb = NULL;
  1422. if (unlikely(netif_msg_rx_status(sky2)))
  1423. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1424. sky2->netdev->name, sky2->rx_next, status, length);
  1425. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1426. prefetch(sky2->rx_ring + sky2->rx_next);
  1427. if (status & GMR_FS_ANY_ERR)
  1428. goto error;
  1429. if (!(status & GMR_FS_RX_OK))
  1430. goto resubmit;
  1431. if ((status >> 16) != length || length > sky2->rx_bufsize)
  1432. goto oversize;
  1433. if (length < copybreak) {
  1434. skb = alloc_skb(length + 2, GFP_ATOMIC);
  1435. if (!skb)
  1436. goto resubmit;
  1437. skb_reserve(skb, 2);
  1438. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
  1439. length, PCI_DMA_FROMDEVICE);
  1440. memcpy(skb->data, re->skb->data, length);
  1441. skb->ip_summed = re->skb->ip_summed;
  1442. skb->csum = re->skb->csum;
  1443. pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
  1444. length, PCI_DMA_FROMDEVICE);
  1445. } else {
  1446. struct sk_buff *nskb;
  1447. nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
  1448. if (!nskb)
  1449. goto resubmit;
  1450. skb = re->skb;
  1451. re->skb = nskb;
  1452. pci_unmap_single(sky2->hw->pdev, re->mapaddr,
  1453. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1454. prefetch(skb->data);
  1455. re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
  1456. sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
  1457. }
  1458. skb_put(skb, length);
  1459. resubmit:
  1460. re->skb->ip_summed = CHECKSUM_NONE;
  1461. sky2_rx_add(sky2, re->mapaddr);
  1462. /* Tell receiver about new buffers. */
  1463. sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put,
  1464. &sky2->rx_last_put, RX_LE_SIZE);
  1465. return skb;
  1466. oversize:
  1467. ++sky2->net_stats.rx_over_errors;
  1468. goto resubmit;
  1469. error:
  1470. ++sky2->net_stats.rx_errors;
  1471. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1472. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1473. sky2->netdev->name, status, length);
  1474. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1475. sky2->net_stats.rx_length_errors++;
  1476. if (status & GMR_FS_FRAGMENT)
  1477. sky2->net_stats.rx_frame_errors++;
  1478. if (status & GMR_FS_CRC_ERR)
  1479. sky2->net_stats.rx_crc_errors++;
  1480. if (status & GMR_FS_RX_FF_OV)
  1481. sky2->net_stats.rx_fifo_errors++;
  1482. goto resubmit;
  1483. }
  1484. /*
  1485. * Check for transmit complete
  1486. */
  1487. #define TX_NO_STATUS 0xffff
  1488. static void sky2_tx_check(struct sky2_hw *hw, int port, u16 last)
  1489. {
  1490. if (last != TX_NO_STATUS) {
  1491. struct net_device *dev = hw->dev[port];
  1492. if (dev && netif_running(dev)) {
  1493. struct sky2_port *sky2 = netdev_priv(dev);
  1494. spin_lock(&sky2->tx_lock);
  1495. sky2_tx_complete(sky2, last);
  1496. spin_unlock(&sky2->tx_lock);
  1497. }
  1498. }
  1499. }
  1500. /*
  1501. * Both ports share the same status interrupt, therefore there is only
  1502. * one poll routine.
  1503. */
  1504. static int sky2_poll(struct net_device *dev0, int *budget)
  1505. {
  1506. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  1507. unsigned int to_do = min(dev0->quota, *budget);
  1508. unsigned int work_done = 0;
  1509. u16 hwidx;
  1510. u16 tx_done[2] = { TX_NO_STATUS, TX_NO_STATUS };
  1511. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1512. hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1513. BUG_ON(hwidx >= STATUS_RING_SIZE);
  1514. rmb();
  1515. while (hwidx != hw->st_idx) {
  1516. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1517. struct net_device *dev;
  1518. struct sky2_port *sky2;
  1519. struct sk_buff *skb;
  1520. u32 status;
  1521. u16 length;
  1522. le = hw->st_le + hw->st_idx;
  1523. hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
  1524. prefetch(hw->st_le + hw->st_idx);
  1525. BUG_ON(le->link >= 2);
  1526. dev = hw->dev[le->link];
  1527. if (dev == NULL || !netif_running(dev))
  1528. continue;
  1529. sky2 = netdev_priv(dev);
  1530. status = le32_to_cpu(le->status);
  1531. length = le16_to_cpu(le->length);
  1532. switch (le->opcode & ~HW_OWNER) {
  1533. case OP_RXSTAT:
  1534. skb = sky2_receive(sky2, length, status);
  1535. if (!skb)
  1536. break;
  1537. skb->dev = dev;
  1538. skb->protocol = eth_type_trans(skb, dev);
  1539. dev->last_rx = jiffies;
  1540. #ifdef SKY2_VLAN_TAG_USED
  1541. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1542. vlan_hwaccel_receive_skb(skb,
  1543. sky2->vlgrp,
  1544. be16_to_cpu(sky2->rx_tag));
  1545. } else
  1546. #endif
  1547. netif_receive_skb(skb);
  1548. if (++work_done >= to_do)
  1549. goto exit_loop;
  1550. break;
  1551. #ifdef SKY2_VLAN_TAG_USED
  1552. case OP_RXVLAN:
  1553. sky2->rx_tag = length;
  1554. break;
  1555. case OP_RXCHKSVLAN:
  1556. sky2->rx_tag = length;
  1557. /* fall through */
  1558. #endif
  1559. case OP_RXCHKS:
  1560. skb = sky2->rx_ring[sky2->rx_next].skb;
  1561. skb->ip_summed = CHECKSUM_HW;
  1562. skb->csum = le16_to_cpu(status);
  1563. break;
  1564. case OP_TXINDEXLE:
  1565. /* TX index reports status for both ports */
  1566. tx_done[0] = status & 0xffff;
  1567. tx_done[1] = ((status >> 24) & 0xff)
  1568. | (u16)(length & 0xf) << 8;
  1569. break;
  1570. default:
  1571. if (net_ratelimit())
  1572. printk(KERN_WARNING PFX
  1573. "unknown status opcode 0x%x\n", le->opcode);
  1574. break;
  1575. }
  1576. }
  1577. exit_loop:
  1578. sky2_tx_check(hw, 0, tx_done[0]);
  1579. sky2_tx_check(hw, 1, tx_done[1]);
  1580. if (likely(work_done < to_do)) {
  1581. /* need to restart TX timer */
  1582. if (is_ec_a1(hw)) {
  1583. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  1584. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1585. }
  1586. netif_rx_complete(dev0);
  1587. hw->intr_mask |= Y2_IS_STAT_BMU;
  1588. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1589. return 0;
  1590. } else {
  1591. *budget -= work_done;
  1592. dev0->quota -= work_done;
  1593. return 1;
  1594. }
  1595. }
  1596. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1597. {
  1598. struct net_device *dev = hw->dev[port];
  1599. if (net_ratelimit())
  1600. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1601. dev->name, status);
  1602. if (status & Y2_IS_PAR_RD1) {
  1603. if (net_ratelimit())
  1604. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1605. dev->name);
  1606. /* Clear IRQ */
  1607. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1608. }
  1609. if (status & Y2_IS_PAR_WR1) {
  1610. if (net_ratelimit())
  1611. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1612. dev->name);
  1613. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1614. }
  1615. if (status & Y2_IS_PAR_MAC1) {
  1616. if (net_ratelimit())
  1617. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1618. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1619. }
  1620. if (status & Y2_IS_PAR_RX1) {
  1621. if (net_ratelimit())
  1622. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1623. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1624. }
  1625. if (status & Y2_IS_TCP_TXA1) {
  1626. if (net_ratelimit())
  1627. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1628. dev->name);
  1629. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1630. }
  1631. }
  1632. static void sky2_hw_intr(struct sky2_hw *hw)
  1633. {
  1634. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1635. if (status & Y2_IS_TIST_OV)
  1636. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1637. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1638. u16 pci_err;
  1639. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_err);
  1640. if (net_ratelimit())
  1641. printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
  1642. pci_name(hw->pdev), pci_err);
  1643. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1644. pci_write_config_word(hw->pdev, PCI_STATUS,
  1645. pci_err | PCI_STATUS_ERROR_BITS);
  1646. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1647. }
  1648. if (status & Y2_IS_PCI_EXP) {
  1649. /* PCI-Express uncorrectable Error occurred */
  1650. u32 pex_err;
  1651. pci_read_config_dword(hw->pdev, PEX_UNC_ERR_STAT, &pex_err);
  1652. if (net_ratelimit())
  1653. printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
  1654. pci_name(hw->pdev), pex_err);
  1655. /* clear the interrupt */
  1656. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1657. pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1658. 0xffffffffUL);
  1659. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1660. if (pex_err & PEX_FATAL_ERRORS) {
  1661. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1662. hwmsk &= ~Y2_IS_PCI_EXP;
  1663. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1664. }
  1665. }
  1666. if (status & Y2_HWE_L1_MASK)
  1667. sky2_hw_error(hw, 0, status);
  1668. status >>= 8;
  1669. if (status & Y2_HWE_L1_MASK)
  1670. sky2_hw_error(hw, 1, status);
  1671. }
  1672. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1673. {
  1674. struct net_device *dev = hw->dev[port];
  1675. struct sky2_port *sky2 = netdev_priv(dev);
  1676. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1677. if (netif_msg_intr(sky2))
  1678. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1679. dev->name, status);
  1680. if (status & GM_IS_RX_FF_OR) {
  1681. ++sky2->net_stats.rx_fifo_errors;
  1682. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1683. }
  1684. if (status & GM_IS_TX_FF_UR) {
  1685. ++sky2->net_stats.tx_fifo_errors;
  1686. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1687. }
  1688. }
  1689. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1690. {
  1691. struct net_device *dev = hw->dev[port];
  1692. struct sky2_port *sky2 = netdev_priv(dev);
  1693. hw->intr_mask &= ~(port == 0 ? Y2_IS_IRQ_PHY1 : Y2_IS_IRQ_PHY2);
  1694. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1695. schedule_work(&sky2->phy_task);
  1696. }
  1697. static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
  1698. {
  1699. struct sky2_hw *hw = dev_id;
  1700. struct net_device *dev0 = hw->dev[0];
  1701. u32 status;
  1702. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  1703. if (status == 0 || status == ~0)
  1704. return IRQ_NONE;
  1705. if (status & Y2_IS_HW_ERR)
  1706. sky2_hw_intr(hw);
  1707. /* Do NAPI for Rx and Tx status */
  1708. if (status & Y2_IS_STAT_BMU) {
  1709. hw->intr_mask &= ~Y2_IS_STAT_BMU;
  1710. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  1711. if (likely(__netif_rx_schedule_prep(dev0))) {
  1712. prefetch(&hw->st_le[hw->st_idx]);
  1713. __netif_rx_schedule(dev0);
  1714. }
  1715. }
  1716. if (status & Y2_IS_IRQ_PHY1)
  1717. sky2_phy_intr(hw, 0);
  1718. if (status & Y2_IS_IRQ_PHY2)
  1719. sky2_phy_intr(hw, 1);
  1720. if (status & Y2_IS_IRQ_MAC1)
  1721. sky2_mac_intr(hw, 0);
  1722. if (status & Y2_IS_IRQ_MAC2)
  1723. sky2_mac_intr(hw, 1);
  1724. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  1725. sky2_read32(hw, B0_IMSK);
  1726. return IRQ_HANDLED;
  1727. }
  1728. #ifdef CONFIG_NET_POLL_CONTROLLER
  1729. static void sky2_netpoll(struct net_device *dev)
  1730. {
  1731. struct sky2_port *sky2 = netdev_priv(dev);
  1732. sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
  1733. }
  1734. #endif
  1735. /* Chip internal frequency for clock calculations */
  1736. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  1737. {
  1738. switch (hw->chip_id) {
  1739. case CHIP_ID_YUKON_EC:
  1740. case CHIP_ID_YUKON_EC_U:
  1741. return 125; /* 125 Mhz */
  1742. case CHIP_ID_YUKON_FE:
  1743. return 100; /* 100 Mhz */
  1744. default: /* YUKON_XL */
  1745. return 156; /* 156 Mhz */
  1746. }
  1747. }
  1748. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  1749. {
  1750. return sky2_mhz(hw) * us;
  1751. }
  1752. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  1753. {
  1754. return clk / sky2_mhz(hw);
  1755. }
  1756. static int sky2_reset(struct sky2_hw *hw)
  1757. {
  1758. u16 status;
  1759. u8 t8, pmd_type;
  1760. int i, err;
  1761. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1762. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  1763. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  1764. printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
  1765. pci_name(hw->pdev), hw->chip_id);
  1766. return -EOPNOTSUPP;
  1767. }
  1768. /* disable ASF */
  1769. if (hw->chip_id <= CHIP_ID_YUKON_EC) {
  1770. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  1771. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  1772. }
  1773. /* do a SW reset */
  1774. sky2_write8(hw, B0_CTST, CS_RST_SET);
  1775. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  1776. /* clear PCI errors, if any */
  1777. err = pci_read_config_word(hw->pdev, PCI_STATUS, &status);
  1778. if (err)
  1779. goto pci_err;
  1780. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1781. err = pci_write_config_word(hw->pdev, PCI_STATUS,
  1782. status | PCI_STATUS_ERROR_BITS);
  1783. if (err)
  1784. goto pci_err;
  1785. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  1786. /* clear any PEX errors */
  1787. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP)) {
  1788. err = pci_write_config_dword(hw->pdev, PEX_UNC_ERR_STAT,
  1789. 0xffffffffUL);
  1790. if (err)
  1791. goto pci_err;
  1792. }
  1793. pmd_type = sky2_read8(hw, B2_PMD_TYP);
  1794. hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
  1795. hw->ports = 1;
  1796. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  1797. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  1798. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  1799. ++hw->ports;
  1800. }
  1801. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  1802. sky2_set_power_state(hw, PCI_D0);
  1803. for (i = 0; i < hw->ports; i++) {
  1804. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  1805. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  1806. }
  1807. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1808. /* Clear I2C IRQ noise */
  1809. sky2_write32(hw, B2_I2C_IRQ, 1);
  1810. /* turn off hardware timer (unused) */
  1811. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  1812. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  1813. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  1814. /* Turn off descriptor polling */
  1815. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  1816. /* Turn off receive timestamp */
  1817. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  1818. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1819. /* enable the Tx Arbiters */
  1820. for (i = 0; i < hw->ports; i++)
  1821. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  1822. /* Initialize ram interface */
  1823. for (i = 0; i < hw->ports; i++) {
  1824. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  1825. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  1826. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  1827. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  1828. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  1829. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  1830. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  1831. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  1832. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  1833. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  1834. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  1835. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  1836. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  1837. }
  1838. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  1839. for (i = 0; i < hw->ports; i++)
  1840. sky2_phy_reset(hw, i);
  1841. memset(hw->st_le, 0, STATUS_LE_BYTES);
  1842. hw->st_idx = 0;
  1843. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  1844. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  1845. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  1846. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  1847. /* Set the list last index */
  1848. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  1849. /* These status setup values are copied from SysKonnect's driver */
  1850. if (is_ec_a1(hw)) {
  1851. /* WA for dev. #4.3 */
  1852. sky2_write16(hw, STAT_TX_IDX_TH, 0xfff); /* Tx Threshold */
  1853. /* set Status-FIFO watermark */
  1854. sky2_write8(hw, STAT_FIFO_WM, 0x21); /* WA for dev. #4.18 */
  1855. /* set Status-FIFO ISR watermark */
  1856. sky2_write8(hw, STAT_FIFO_ISR_WM, 0x07); /* WA for dev. #4.18 */
  1857. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 10000));
  1858. } else {
  1859. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  1860. sky2_write8(hw, STAT_FIFO_WM, 16);
  1861. /* set Status-FIFO ISR watermark */
  1862. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  1863. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  1864. else
  1865. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  1866. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  1867. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  1868. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  1869. }
  1870. /* enable status unit */
  1871. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  1872. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  1873. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  1874. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  1875. return 0;
  1876. pci_err:
  1877. /* This is to catch a BIOS bug workaround where
  1878. * mmconfig table doesn't have other buses.
  1879. */
  1880. printk(KERN_ERR PFX "%s: can't access PCI config space\n",
  1881. pci_name(hw->pdev));
  1882. return err;
  1883. }
  1884. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  1885. {
  1886. u32 modes;
  1887. if (hw->copper) {
  1888. modes = SUPPORTED_10baseT_Half
  1889. | SUPPORTED_10baseT_Full
  1890. | SUPPORTED_100baseT_Half
  1891. | SUPPORTED_100baseT_Full
  1892. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1893. if (hw->chip_id != CHIP_ID_YUKON_FE)
  1894. modes |= SUPPORTED_1000baseT_Half
  1895. | SUPPORTED_1000baseT_Full;
  1896. } else
  1897. modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
  1898. | SUPPORTED_Autoneg;
  1899. return modes;
  1900. }
  1901. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1902. {
  1903. struct sky2_port *sky2 = netdev_priv(dev);
  1904. struct sky2_hw *hw = sky2->hw;
  1905. ecmd->transceiver = XCVR_INTERNAL;
  1906. ecmd->supported = sky2_supported_modes(hw);
  1907. ecmd->phy_address = PHY_ADDR_MARV;
  1908. if (hw->copper) {
  1909. ecmd->supported = SUPPORTED_10baseT_Half
  1910. | SUPPORTED_10baseT_Full
  1911. | SUPPORTED_100baseT_Half
  1912. | SUPPORTED_100baseT_Full
  1913. | SUPPORTED_1000baseT_Half
  1914. | SUPPORTED_1000baseT_Full
  1915. | SUPPORTED_Autoneg | SUPPORTED_TP;
  1916. ecmd->port = PORT_TP;
  1917. } else
  1918. ecmd->port = PORT_FIBRE;
  1919. ecmd->advertising = sky2->advertising;
  1920. ecmd->autoneg = sky2->autoneg;
  1921. ecmd->speed = sky2->speed;
  1922. ecmd->duplex = sky2->duplex;
  1923. return 0;
  1924. }
  1925. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  1926. {
  1927. struct sky2_port *sky2 = netdev_priv(dev);
  1928. const struct sky2_hw *hw = sky2->hw;
  1929. u32 supported = sky2_supported_modes(hw);
  1930. if (ecmd->autoneg == AUTONEG_ENABLE) {
  1931. ecmd->advertising = supported;
  1932. sky2->duplex = -1;
  1933. sky2->speed = -1;
  1934. } else {
  1935. u32 setting;
  1936. switch (ecmd->speed) {
  1937. case SPEED_1000:
  1938. if (ecmd->duplex == DUPLEX_FULL)
  1939. setting = SUPPORTED_1000baseT_Full;
  1940. else if (ecmd->duplex == DUPLEX_HALF)
  1941. setting = SUPPORTED_1000baseT_Half;
  1942. else
  1943. return -EINVAL;
  1944. break;
  1945. case SPEED_100:
  1946. if (ecmd->duplex == DUPLEX_FULL)
  1947. setting = SUPPORTED_100baseT_Full;
  1948. else if (ecmd->duplex == DUPLEX_HALF)
  1949. setting = SUPPORTED_100baseT_Half;
  1950. else
  1951. return -EINVAL;
  1952. break;
  1953. case SPEED_10:
  1954. if (ecmd->duplex == DUPLEX_FULL)
  1955. setting = SUPPORTED_10baseT_Full;
  1956. else if (ecmd->duplex == DUPLEX_HALF)
  1957. setting = SUPPORTED_10baseT_Half;
  1958. else
  1959. return -EINVAL;
  1960. break;
  1961. default:
  1962. return -EINVAL;
  1963. }
  1964. if ((setting & supported) == 0)
  1965. return -EINVAL;
  1966. sky2->speed = ecmd->speed;
  1967. sky2->duplex = ecmd->duplex;
  1968. }
  1969. sky2->autoneg = ecmd->autoneg;
  1970. sky2->advertising = ecmd->advertising;
  1971. if (netif_running(dev))
  1972. sky2_phy_reinit(sky2);
  1973. return 0;
  1974. }
  1975. static void sky2_get_drvinfo(struct net_device *dev,
  1976. struct ethtool_drvinfo *info)
  1977. {
  1978. struct sky2_port *sky2 = netdev_priv(dev);
  1979. strcpy(info->driver, DRV_NAME);
  1980. strcpy(info->version, DRV_VERSION);
  1981. strcpy(info->fw_version, "N/A");
  1982. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  1983. }
  1984. static const struct sky2_stat {
  1985. char name[ETH_GSTRING_LEN];
  1986. u16 offset;
  1987. } sky2_stats[] = {
  1988. { "tx_bytes", GM_TXO_OK_HI },
  1989. { "rx_bytes", GM_RXO_OK_HI },
  1990. { "tx_broadcast", GM_TXF_BC_OK },
  1991. { "rx_broadcast", GM_RXF_BC_OK },
  1992. { "tx_multicast", GM_TXF_MC_OK },
  1993. { "rx_multicast", GM_RXF_MC_OK },
  1994. { "tx_unicast", GM_TXF_UC_OK },
  1995. { "rx_unicast", GM_RXF_UC_OK },
  1996. { "tx_mac_pause", GM_TXF_MPAUSE },
  1997. { "rx_mac_pause", GM_RXF_MPAUSE },
  1998. { "collisions", GM_TXF_SNG_COL },
  1999. { "late_collision",GM_TXF_LAT_COL },
  2000. { "aborted", GM_TXF_ABO_COL },
  2001. { "multi_collisions", GM_TXF_MUL_COL },
  2002. { "fifo_underrun", GM_TXE_FIFO_UR },
  2003. { "fifo_overflow", GM_RXE_FIFO_OV },
  2004. { "rx_toolong", GM_RXF_LNG_ERR },
  2005. { "rx_jabber", GM_RXF_JAB_PKT },
  2006. { "rx_runt", GM_RXE_FRAG },
  2007. { "rx_too_long", GM_RXF_LNG_ERR },
  2008. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2009. };
  2010. static u32 sky2_get_rx_csum(struct net_device *dev)
  2011. {
  2012. struct sky2_port *sky2 = netdev_priv(dev);
  2013. return sky2->rx_csum;
  2014. }
  2015. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2016. {
  2017. struct sky2_port *sky2 = netdev_priv(dev);
  2018. sky2->rx_csum = data;
  2019. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2020. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2021. return 0;
  2022. }
  2023. static u32 sky2_get_msglevel(struct net_device *netdev)
  2024. {
  2025. struct sky2_port *sky2 = netdev_priv(netdev);
  2026. return sky2->msg_enable;
  2027. }
  2028. static int sky2_nway_reset(struct net_device *dev)
  2029. {
  2030. struct sky2_port *sky2 = netdev_priv(dev);
  2031. if (sky2->autoneg != AUTONEG_ENABLE)
  2032. return -EINVAL;
  2033. sky2_phy_reinit(sky2);
  2034. return 0;
  2035. }
  2036. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2037. {
  2038. struct sky2_hw *hw = sky2->hw;
  2039. unsigned port = sky2->port;
  2040. int i;
  2041. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2042. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2043. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2044. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2045. for (i = 2; i < count; i++)
  2046. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2047. }
  2048. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2049. {
  2050. struct sky2_port *sky2 = netdev_priv(netdev);
  2051. sky2->msg_enable = value;
  2052. }
  2053. static int sky2_get_stats_count(struct net_device *dev)
  2054. {
  2055. return ARRAY_SIZE(sky2_stats);
  2056. }
  2057. static void sky2_get_ethtool_stats(struct net_device *dev,
  2058. struct ethtool_stats *stats, u64 * data)
  2059. {
  2060. struct sky2_port *sky2 = netdev_priv(dev);
  2061. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2062. }
  2063. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2064. {
  2065. int i;
  2066. switch (stringset) {
  2067. case ETH_SS_STATS:
  2068. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2069. memcpy(data + i * ETH_GSTRING_LEN,
  2070. sky2_stats[i].name, ETH_GSTRING_LEN);
  2071. break;
  2072. }
  2073. }
  2074. /* Use hardware MIB variables for critical path statistics and
  2075. * transmit feedback not reported at interrupt.
  2076. * Other errors are accounted for in interrupt handler.
  2077. */
  2078. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2079. {
  2080. struct sky2_port *sky2 = netdev_priv(dev);
  2081. u64 data[13];
  2082. sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
  2083. sky2->net_stats.tx_bytes = data[0];
  2084. sky2->net_stats.rx_bytes = data[1];
  2085. sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
  2086. sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
  2087. sky2->net_stats.multicast = data[5] + data[7];
  2088. sky2->net_stats.collisions = data[10];
  2089. sky2->net_stats.tx_aborted_errors = data[12];
  2090. return &sky2->net_stats;
  2091. }
  2092. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2093. {
  2094. struct sky2_port *sky2 = netdev_priv(dev);
  2095. struct sky2_hw *hw = sky2->hw;
  2096. unsigned port = sky2->port;
  2097. const struct sockaddr *addr = p;
  2098. if (!is_valid_ether_addr(addr->sa_data))
  2099. return -EADDRNOTAVAIL;
  2100. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2101. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2102. dev->dev_addr, ETH_ALEN);
  2103. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2104. dev->dev_addr, ETH_ALEN);
  2105. /* virtual address for data */
  2106. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2107. /* physical address: used for pause frames */
  2108. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2109. return 0;
  2110. }
  2111. static void sky2_set_multicast(struct net_device *dev)
  2112. {
  2113. struct sky2_port *sky2 = netdev_priv(dev);
  2114. struct sky2_hw *hw = sky2->hw;
  2115. unsigned port = sky2->port;
  2116. struct dev_mc_list *list = dev->mc_list;
  2117. u16 reg;
  2118. u8 filter[8];
  2119. memset(filter, 0, sizeof(filter));
  2120. reg = gma_read16(hw, port, GM_RX_CTRL);
  2121. reg |= GM_RXCR_UCF_ENA;
  2122. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2123. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2124. else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
  2125. memset(filter, 0xff, sizeof(filter));
  2126. else if (dev->mc_count == 0) /* no multicast */
  2127. reg &= ~GM_RXCR_MCF_ENA;
  2128. else {
  2129. int i;
  2130. reg |= GM_RXCR_MCF_ENA;
  2131. for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
  2132. u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
  2133. filter[bit / 8] |= 1 << (bit % 8);
  2134. }
  2135. }
  2136. gma_write16(hw, port, GM_MC_ADDR_H1,
  2137. (u16) filter[0] | ((u16) filter[1] << 8));
  2138. gma_write16(hw, port, GM_MC_ADDR_H2,
  2139. (u16) filter[2] | ((u16) filter[3] << 8));
  2140. gma_write16(hw, port, GM_MC_ADDR_H3,
  2141. (u16) filter[4] | ((u16) filter[5] << 8));
  2142. gma_write16(hw, port, GM_MC_ADDR_H4,
  2143. (u16) filter[6] | ((u16) filter[7] << 8));
  2144. gma_write16(hw, port, GM_RX_CTRL, reg);
  2145. }
  2146. /* Can have one global because blinking is controlled by
  2147. * ethtool and that is always under RTNL mutex
  2148. */
  2149. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2150. {
  2151. u16 pg;
  2152. switch (hw->chip_id) {
  2153. case CHIP_ID_YUKON_XL:
  2154. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2155. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2156. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2157. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2158. PHY_M_LEDC_INIT_CTRL(7) |
  2159. PHY_M_LEDC_STA1_CTRL(7) |
  2160. PHY_M_LEDC_STA0_CTRL(7))
  2161. : 0);
  2162. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2163. break;
  2164. default:
  2165. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2166. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2167. on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
  2168. PHY_M_LED_MO_10(MO_LED_ON) |
  2169. PHY_M_LED_MO_100(MO_LED_ON) |
  2170. PHY_M_LED_MO_1000(MO_LED_ON) |
  2171. PHY_M_LED_MO_RX(MO_LED_ON)
  2172. : PHY_M_LED_MO_DUP(MO_LED_OFF) |
  2173. PHY_M_LED_MO_10(MO_LED_OFF) |
  2174. PHY_M_LED_MO_100(MO_LED_OFF) |
  2175. PHY_M_LED_MO_1000(MO_LED_OFF) |
  2176. PHY_M_LED_MO_RX(MO_LED_OFF));
  2177. }
  2178. }
  2179. /* blink LED's for finding board */
  2180. static int sky2_phys_id(struct net_device *dev, u32 data)
  2181. {
  2182. struct sky2_port *sky2 = netdev_priv(dev);
  2183. struct sky2_hw *hw = sky2->hw;
  2184. unsigned port = sky2->port;
  2185. u16 ledctrl, ledover = 0;
  2186. long ms;
  2187. int interrupted;
  2188. int onoff = 1;
  2189. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2190. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2191. else
  2192. ms = data * 1000;
  2193. /* save initial values */
  2194. down(&sky2->phy_sema);
  2195. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2196. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2197. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2198. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2199. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2200. } else {
  2201. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2202. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2203. }
  2204. interrupted = 0;
  2205. while (!interrupted && ms > 0) {
  2206. sky2_led(hw, port, onoff);
  2207. onoff = !onoff;
  2208. up(&sky2->phy_sema);
  2209. interrupted = msleep_interruptible(250);
  2210. down(&sky2->phy_sema);
  2211. ms -= 250;
  2212. }
  2213. /* resume regularly scheduled programming */
  2214. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2215. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2216. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2217. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2218. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2219. } else {
  2220. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2221. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2222. }
  2223. up(&sky2->phy_sema);
  2224. return 0;
  2225. }
  2226. static void sky2_get_pauseparam(struct net_device *dev,
  2227. struct ethtool_pauseparam *ecmd)
  2228. {
  2229. struct sky2_port *sky2 = netdev_priv(dev);
  2230. ecmd->tx_pause = sky2->tx_pause;
  2231. ecmd->rx_pause = sky2->rx_pause;
  2232. ecmd->autoneg = sky2->autoneg;
  2233. }
  2234. static int sky2_set_pauseparam(struct net_device *dev,
  2235. struct ethtool_pauseparam *ecmd)
  2236. {
  2237. struct sky2_port *sky2 = netdev_priv(dev);
  2238. int err = 0;
  2239. sky2->autoneg = ecmd->autoneg;
  2240. sky2->tx_pause = ecmd->tx_pause != 0;
  2241. sky2->rx_pause = ecmd->rx_pause != 0;
  2242. sky2_phy_reinit(sky2);
  2243. return err;
  2244. }
  2245. #ifdef CONFIG_PM
  2246. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2247. {
  2248. struct sky2_port *sky2 = netdev_priv(dev);
  2249. wol->supported = WAKE_MAGIC;
  2250. wol->wolopts = sky2->wol ? WAKE_MAGIC : 0;
  2251. }
  2252. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2253. {
  2254. struct sky2_port *sky2 = netdev_priv(dev);
  2255. struct sky2_hw *hw = sky2->hw;
  2256. if (wol->wolopts != WAKE_MAGIC && wol->wolopts != 0)
  2257. return -EOPNOTSUPP;
  2258. sky2->wol = wol->wolopts == WAKE_MAGIC;
  2259. if (sky2->wol) {
  2260. memcpy_toio(hw->regs + WOL_MAC_ADDR, dev->dev_addr, ETH_ALEN);
  2261. sky2_write16(hw, WOL_CTRL_STAT,
  2262. WOL_CTL_ENA_PME_ON_MAGIC_PKT |
  2263. WOL_CTL_ENA_MAGIC_PKT_UNIT);
  2264. } else
  2265. sky2_write16(hw, WOL_CTRL_STAT, WOL_CTL_DEFAULT);
  2266. return 0;
  2267. }
  2268. #endif
  2269. static int sky2_get_coalesce(struct net_device *dev,
  2270. struct ethtool_coalesce *ecmd)
  2271. {
  2272. struct sky2_port *sky2 = netdev_priv(dev);
  2273. struct sky2_hw *hw = sky2->hw;
  2274. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2275. ecmd->tx_coalesce_usecs = 0;
  2276. else {
  2277. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2278. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2279. }
  2280. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2281. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2282. ecmd->rx_coalesce_usecs = 0;
  2283. else {
  2284. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2285. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2286. }
  2287. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2288. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2289. ecmd->rx_coalesce_usecs_irq = 0;
  2290. else {
  2291. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2292. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2293. }
  2294. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2295. return 0;
  2296. }
  2297. /* Note: this affect both ports */
  2298. static int sky2_set_coalesce(struct net_device *dev,
  2299. struct ethtool_coalesce *ecmd)
  2300. {
  2301. struct sky2_port *sky2 = netdev_priv(dev);
  2302. struct sky2_hw *hw = sky2->hw;
  2303. const u32 tmin = sky2_clk2us(hw, 1);
  2304. const u32 tmax = 5000;
  2305. if (ecmd->tx_coalesce_usecs != 0 &&
  2306. (ecmd->tx_coalesce_usecs < tmin || ecmd->tx_coalesce_usecs > tmax))
  2307. return -EINVAL;
  2308. if (ecmd->rx_coalesce_usecs != 0 &&
  2309. (ecmd->rx_coalesce_usecs < tmin || ecmd->rx_coalesce_usecs > tmax))
  2310. return -EINVAL;
  2311. if (ecmd->rx_coalesce_usecs_irq != 0 &&
  2312. (ecmd->rx_coalesce_usecs_irq < tmin || ecmd->rx_coalesce_usecs_irq > tmax))
  2313. return -EINVAL;
  2314. if (ecmd->tx_max_coalesced_frames > 0xffff)
  2315. return -EINVAL;
  2316. if (ecmd->rx_max_coalesced_frames > 0xff)
  2317. return -EINVAL;
  2318. if (ecmd->rx_max_coalesced_frames_irq > 0xff)
  2319. return -EINVAL;
  2320. if (ecmd->tx_coalesce_usecs == 0)
  2321. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2322. else {
  2323. sky2_write32(hw, STAT_TX_TIMER_INI,
  2324. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2325. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2326. }
  2327. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2328. if (ecmd->rx_coalesce_usecs == 0)
  2329. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2330. else {
  2331. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2332. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2333. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2334. }
  2335. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2336. if (ecmd->rx_coalesce_usecs_irq == 0)
  2337. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2338. else {
  2339. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2340. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2341. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2342. }
  2343. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2344. return 0;
  2345. }
  2346. static void sky2_get_ringparam(struct net_device *dev,
  2347. struct ethtool_ringparam *ering)
  2348. {
  2349. struct sky2_port *sky2 = netdev_priv(dev);
  2350. ering->rx_max_pending = RX_MAX_PENDING;
  2351. ering->rx_mini_max_pending = 0;
  2352. ering->rx_jumbo_max_pending = 0;
  2353. ering->tx_max_pending = TX_RING_SIZE - 1;
  2354. ering->rx_pending = sky2->rx_pending;
  2355. ering->rx_mini_pending = 0;
  2356. ering->rx_jumbo_pending = 0;
  2357. ering->tx_pending = sky2->tx_pending;
  2358. }
  2359. static int sky2_set_ringparam(struct net_device *dev,
  2360. struct ethtool_ringparam *ering)
  2361. {
  2362. struct sky2_port *sky2 = netdev_priv(dev);
  2363. int err = 0;
  2364. if (ering->rx_pending > RX_MAX_PENDING ||
  2365. ering->rx_pending < 8 ||
  2366. ering->tx_pending < MAX_SKB_TX_LE ||
  2367. ering->tx_pending > TX_RING_SIZE - 1)
  2368. return -EINVAL;
  2369. if (netif_running(dev))
  2370. sky2_down(dev);
  2371. sky2->rx_pending = ering->rx_pending;
  2372. sky2->tx_pending = ering->tx_pending;
  2373. if (netif_running(dev)) {
  2374. err = sky2_up(dev);
  2375. if (err)
  2376. dev_close(dev);
  2377. else
  2378. sky2_set_multicast(dev);
  2379. }
  2380. return err;
  2381. }
  2382. static int sky2_get_regs_len(struct net_device *dev)
  2383. {
  2384. return 0x4000;
  2385. }
  2386. /*
  2387. * Returns copy of control register region
  2388. * Note: access to the RAM address register set will cause timeouts.
  2389. */
  2390. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2391. void *p)
  2392. {
  2393. const struct sky2_port *sky2 = netdev_priv(dev);
  2394. const void __iomem *io = sky2->hw->regs;
  2395. BUG_ON(regs->len < B3_RI_WTO_R1);
  2396. regs->version = 1;
  2397. memset(p, 0, regs->len);
  2398. memcpy_fromio(p, io, B3_RAM_ADDR);
  2399. memcpy_fromio(p + B3_RI_WTO_R1,
  2400. io + B3_RI_WTO_R1,
  2401. regs->len - B3_RI_WTO_R1);
  2402. }
  2403. static struct ethtool_ops sky2_ethtool_ops = {
  2404. .get_settings = sky2_get_settings,
  2405. .set_settings = sky2_set_settings,
  2406. .get_drvinfo = sky2_get_drvinfo,
  2407. .get_msglevel = sky2_get_msglevel,
  2408. .set_msglevel = sky2_set_msglevel,
  2409. .nway_reset = sky2_nway_reset,
  2410. .get_regs_len = sky2_get_regs_len,
  2411. .get_regs = sky2_get_regs,
  2412. .get_link = ethtool_op_get_link,
  2413. .get_sg = ethtool_op_get_sg,
  2414. .set_sg = ethtool_op_set_sg,
  2415. .get_tx_csum = ethtool_op_get_tx_csum,
  2416. .set_tx_csum = ethtool_op_set_tx_csum,
  2417. .get_tso = ethtool_op_get_tso,
  2418. .set_tso = ethtool_op_set_tso,
  2419. .get_rx_csum = sky2_get_rx_csum,
  2420. .set_rx_csum = sky2_set_rx_csum,
  2421. .get_strings = sky2_get_strings,
  2422. .get_coalesce = sky2_get_coalesce,
  2423. .set_coalesce = sky2_set_coalesce,
  2424. .get_ringparam = sky2_get_ringparam,
  2425. .set_ringparam = sky2_set_ringparam,
  2426. .get_pauseparam = sky2_get_pauseparam,
  2427. .set_pauseparam = sky2_set_pauseparam,
  2428. #ifdef CONFIG_PM
  2429. .get_wol = sky2_get_wol,
  2430. .set_wol = sky2_set_wol,
  2431. #endif
  2432. .phys_id = sky2_phys_id,
  2433. .get_stats_count = sky2_get_stats_count,
  2434. .get_ethtool_stats = sky2_get_ethtool_stats,
  2435. .get_perm_addr = ethtool_op_get_perm_addr,
  2436. };
  2437. /* Initialize network device */
  2438. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2439. unsigned port, int highmem)
  2440. {
  2441. struct sky2_port *sky2;
  2442. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2443. if (!dev) {
  2444. printk(KERN_ERR "sky2 etherdev alloc failed");
  2445. return NULL;
  2446. }
  2447. SET_MODULE_OWNER(dev);
  2448. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2449. dev->irq = hw->pdev->irq;
  2450. dev->open = sky2_up;
  2451. dev->stop = sky2_down;
  2452. dev->do_ioctl = sky2_ioctl;
  2453. dev->hard_start_xmit = sky2_xmit_frame;
  2454. dev->get_stats = sky2_get_stats;
  2455. dev->set_multicast_list = sky2_set_multicast;
  2456. dev->set_mac_address = sky2_set_mac_address;
  2457. dev->change_mtu = sky2_change_mtu;
  2458. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2459. dev->tx_timeout = sky2_tx_timeout;
  2460. dev->watchdog_timeo = TX_WATCHDOG;
  2461. if (port == 0)
  2462. dev->poll = sky2_poll;
  2463. dev->weight = NAPI_WEIGHT;
  2464. #ifdef CONFIG_NET_POLL_CONTROLLER
  2465. dev->poll_controller = sky2_netpoll;
  2466. #endif
  2467. sky2 = netdev_priv(dev);
  2468. sky2->netdev = dev;
  2469. sky2->hw = hw;
  2470. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2471. spin_lock_init(&sky2->tx_lock);
  2472. /* Auto speed and flow control */
  2473. sky2->autoneg = AUTONEG_ENABLE;
  2474. sky2->tx_pause = 1;
  2475. sky2->rx_pause = 1;
  2476. sky2->duplex = -1;
  2477. sky2->speed = -1;
  2478. sky2->advertising = sky2_supported_modes(hw);
  2479. /* Receive checksum disabled for Yukon XL
  2480. * because of observed problems with incorrect
  2481. * values when multiple packets are received in one interrupt
  2482. */
  2483. sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
  2484. INIT_WORK(&sky2->phy_task, sky2_phy_task, sky2);
  2485. init_MUTEX(&sky2->phy_sema);
  2486. sky2->tx_pending = TX_DEF_PENDING;
  2487. sky2->rx_pending = is_ec_a1(hw) ? 8 : RX_DEF_PENDING;
  2488. sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
  2489. hw->dev[port] = dev;
  2490. sky2->port = port;
  2491. dev->features |= NETIF_F_LLTX;
  2492. if (hw->chip_id != CHIP_ID_YUKON_EC_U)
  2493. dev->features |= NETIF_F_TSO;
  2494. if (highmem)
  2495. dev->features |= NETIF_F_HIGHDMA;
  2496. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2497. #ifdef SKY2_VLAN_TAG_USED
  2498. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2499. dev->vlan_rx_register = sky2_vlan_rx_register;
  2500. dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
  2501. #endif
  2502. /* read the mac address */
  2503. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2504. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2505. /* device is off until link detection */
  2506. netif_carrier_off(dev);
  2507. netif_stop_queue(dev);
  2508. return dev;
  2509. }
  2510. static void __devinit sky2_show_addr(struct net_device *dev)
  2511. {
  2512. const struct sky2_port *sky2 = netdev_priv(dev);
  2513. if (netif_msg_probe(sky2))
  2514. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2515. dev->name,
  2516. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2517. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2518. }
  2519. /* Handle software interrupt used during MSI test */
  2520. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
  2521. struct pt_regs *regs)
  2522. {
  2523. struct sky2_hw *hw = dev_id;
  2524. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2525. if (status == 0)
  2526. return IRQ_NONE;
  2527. if (status & Y2_IS_IRQ_SW) {
  2528. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2529. hw->msi = 1;
  2530. }
  2531. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2532. sky2_read32(hw, B0_IMSK);
  2533. return IRQ_HANDLED;
  2534. }
  2535. /* Test interrupt path by forcing a a software IRQ */
  2536. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2537. {
  2538. struct pci_dev *pdev = hw->pdev;
  2539. int i, err;
  2540. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2541. err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
  2542. if (err) {
  2543. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2544. pci_name(pdev), pdev->irq);
  2545. return err;
  2546. }
  2547. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2548. wmb();
  2549. for (i = 0; i < 10; i++) {
  2550. barrier();
  2551. if (hw->msi)
  2552. goto found;
  2553. mdelay(1);
  2554. }
  2555. err = -EOPNOTSUPP;
  2556. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2557. found:
  2558. sky2_write32(hw, B0_IMSK, 0);
  2559. free_irq(pdev->irq, hw);
  2560. return err;
  2561. }
  2562. static int __devinit sky2_probe(struct pci_dev *pdev,
  2563. const struct pci_device_id *ent)
  2564. {
  2565. struct net_device *dev, *dev1 = NULL;
  2566. struct sky2_hw *hw;
  2567. int err, pm_cap, using_dac = 0;
  2568. err = pci_enable_device(pdev);
  2569. if (err) {
  2570. printk(KERN_ERR PFX "%s cannot enable PCI device\n",
  2571. pci_name(pdev));
  2572. goto err_out;
  2573. }
  2574. err = pci_request_regions(pdev, DRV_NAME);
  2575. if (err) {
  2576. printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
  2577. pci_name(pdev));
  2578. goto err_out;
  2579. }
  2580. pci_set_master(pdev);
  2581. /* Find power-management capability. */
  2582. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  2583. if (pm_cap == 0) {
  2584. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  2585. "aborting.\n");
  2586. err = -EIO;
  2587. goto err_out_free_regions;
  2588. }
  2589. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2590. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2591. using_dac = 1;
  2592. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2593. if (err < 0) {
  2594. printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
  2595. "for consistent allocations\n", pci_name(pdev));
  2596. goto err_out_free_regions;
  2597. }
  2598. } else {
  2599. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2600. if (err) {
  2601. printk(KERN_ERR PFX "%s no usable DMA configuration\n",
  2602. pci_name(pdev));
  2603. goto err_out_free_regions;
  2604. }
  2605. }
  2606. #ifdef __BIG_ENDIAN
  2607. /* byte swap descriptors in hardware */
  2608. {
  2609. u32 reg;
  2610. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  2611. reg |= PCI_REV_DESC;
  2612. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  2613. }
  2614. #endif
  2615. err = -ENOMEM;
  2616. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2617. if (!hw) {
  2618. printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
  2619. pci_name(pdev));
  2620. goto err_out_free_regions;
  2621. }
  2622. hw->pdev = pdev;
  2623. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2624. if (!hw->regs) {
  2625. printk(KERN_ERR PFX "%s: cannot map device registers\n",
  2626. pci_name(pdev));
  2627. goto err_out_free_hw;
  2628. }
  2629. hw->pm_cap = pm_cap;
  2630. /* ring for status responses */
  2631. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2632. &hw->st_dma);
  2633. if (!hw->st_le)
  2634. goto err_out_iounmap;
  2635. err = sky2_reset(hw);
  2636. if (err)
  2637. goto err_out_iounmap;
  2638. printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
  2639. DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
  2640. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2641. hw->chip_id, hw->chip_rev);
  2642. dev = sky2_init_netdev(hw, 0, using_dac);
  2643. if (!dev)
  2644. goto err_out_free_pci;
  2645. err = register_netdev(dev);
  2646. if (err) {
  2647. printk(KERN_ERR PFX "%s: cannot register net device\n",
  2648. pci_name(pdev));
  2649. goto err_out_free_netdev;
  2650. }
  2651. sky2_show_addr(dev);
  2652. if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
  2653. if (register_netdev(dev1) == 0)
  2654. sky2_show_addr(dev1);
  2655. else {
  2656. /* Failure to register second port need not be fatal */
  2657. printk(KERN_WARNING PFX
  2658. "register of second port failed\n");
  2659. hw->dev[1] = NULL;
  2660. free_netdev(dev1);
  2661. }
  2662. }
  2663. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  2664. err = sky2_test_msi(hw);
  2665. if (err == -EOPNOTSUPP) {
  2666. /* MSI test failed, go back to INTx mode */
  2667. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  2668. "switching to INTx mode. Please report this failure to "
  2669. "the PCI maintainer and include system chipset information.\n",
  2670. pci_name(pdev));
  2671. pci_disable_msi(pdev);
  2672. }
  2673. else if (err)
  2674. goto err_out_unregister;
  2675. }
  2676. err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ | SA_SAMPLE_RANDOM,
  2677. DRV_NAME, hw);
  2678. if (err) {
  2679. printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
  2680. pci_name(pdev), pdev->irq);
  2681. goto err_out_unregister;
  2682. }
  2683. hw->intr_mask = Y2_IS_BASE;
  2684. sky2_write32(hw, B0_IMSK, hw->intr_mask);
  2685. pci_set_drvdata(pdev, hw);
  2686. return 0;
  2687. err_out_unregister:
  2688. if (hw->msi)
  2689. pci_disable_msi(pdev);
  2690. if (dev1) {
  2691. unregister_netdev(dev1);
  2692. free_netdev(dev1);
  2693. }
  2694. unregister_netdev(dev);
  2695. err_out_free_netdev:
  2696. free_netdev(dev);
  2697. err_out_free_pci:
  2698. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2699. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2700. err_out_iounmap:
  2701. iounmap(hw->regs);
  2702. err_out_free_hw:
  2703. kfree(hw);
  2704. err_out_free_regions:
  2705. pci_release_regions(pdev);
  2706. pci_disable_device(pdev);
  2707. err_out:
  2708. return err;
  2709. }
  2710. static void __devexit sky2_remove(struct pci_dev *pdev)
  2711. {
  2712. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2713. struct net_device *dev0, *dev1;
  2714. if (!hw)
  2715. return;
  2716. dev0 = hw->dev[0];
  2717. dev1 = hw->dev[1];
  2718. if (dev1)
  2719. unregister_netdev(dev1);
  2720. unregister_netdev(dev0);
  2721. sky2_write32(hw, B0_IMSK, 0);
  2722. sky2_set_power_state(hw, PCI_D3hot);
  2723. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  2724. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2725. sky2_read8(hw, B0_CTST);
  2726. free_irq(pdev->irq, hw);
  2727. if (hw->msi)
  2728. pci_disable_msi(pdev);
  2729. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  2730. pci_release_regions(pdev);
  2731. pci_disable_device(pdev);
  2732. if (dev1)
  2733. free_netdev(dev1);
  2734. free_netdev(dev0);
  2735. iounmap(hw->regs);
  2736. kfree(hw);
  2737. pci_set_drvdata(pdev, NULL);
  2738. }
  2739. #ifdef CONFIG_PM
  2740. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  2741. {
  2742. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2743. int i;
  2744. for (i = 0; i < 2; i++) {
  2745. struct net_device *dev = hw->dev[i];
  2746. if (dev) {
  2747. if (!netif_running(dev))
  2748. continue;
  2749. sky2_down(dev);
  2750. netif_device_detach(dev);
  2751. }
  2752. }
  2753. return sky2_set_power_state(hw, pci_choose_state(pdev, state));
  2754. }
  2755. static int sky2_resume(struct pci_dev *pdev)
  2756. {
  2757. struct sky2_hw *hw = pci_get_drvdata(pdev);
  2758. int i, err;
  2759. pci_restore_state(pdev);
  2760. pci_enable_wake(pdev, PCI_D0, 0);
  2761. err = sky2_set_power_state(hw, PCI_D0);
  2762. if (err)
  2763. goto out;
  2764. err = sky2_reset(hw);
  2765. if (err)
  2766. goto out;
  2767. for (i = 0; i < 2; i++) {
  2768. struct net_device *dev = hw->dev[i];
  2769. if (dev && netif_running(dev)) {
  2770. netif_device_attach(dev);
  2771. err = sky2_up(dev);
  2772. if (err) {
  2773. printk(KERN_ERR PFX "%s: could not up: %d\n",
  2774. dev->name, err);
  2775. dev_close(dev);
  2776. break;
  2777. }
  2778. }
  2779. }
  2780. out:
  2781. return err;
  2782. }
  2783. #endif
  2784. static struct pci_driver sky2_driver = {
  2785. .name = DRV_NAME,
  2786. .id_table = sky2_id_table,
  2787. .probe = sky2_probe,
  2788. .remove = __devexit_p(sky2_remove),
  2789. #ifdef CONFIG_PM
  2790. .suspend = sky2_suspend,
  2791. .resume = sky2_resume,
  2792. #endif
  2793. };
  2794. static int __init sky2_init_module(void)
  2795. {
  2796. return pci_register_driver(&sky2_driver);
  2797. }
  2798. static void __exit sky2_cleanup_module(void)
  2799. {
  2800. pci_unregister_driver(&sky2_driver);
  2801. }
  2802. module_init(sky2_init_module);
  2803. module_exit(sky2_cleanup_module);
  2804. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  2805. MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
  2806. MODULE_LICENSE("GPL");
  2807. MODULE_VERSION(DRV_VERSION);