omap-serial.c 50 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960
  1. /*
  2. * Driver for OMAP-UART controller.
  3. * Based on drivers/serial/8250.c
  4. *
  5. * Copyright (C) 2010 Texas Instruments.
  6. *
  7. * Authors:
  8. * Govindraj R <govindraj.raja@ti.com>
  9. * Thara Gopinath <thara@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * Note: This driver is made separate from 8250 driver as we cannot
  17. * over load 8250 driver with omap platform specific configuration for
  18. * features like DMA, it makes easier to implement features like DMA and
  19. * hardware flow control and software flow control configuration with
  20. * this driver as required for the omap-platform.
  21. */
  22. #if defined(CONFIG_SERIAL_OMAP_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  23. #define SUPPORT_SYSRQ
  24. #endif
  25. #include <linux/module.h>
  26. #include <linux/init.h>
  27. #include <linux/console.h>
  28. #include <linux/serial_reg.h>
  29. #include <linux/delay.h>
  30. #include <linux/slab.h>
  31. #include <linux/tty.h>
  32. #include <linux/tty_flip.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/io.h>
  35. #include <linux/clk.h>
  36. #include <linux/serial_core.h>
  37. #include <linux/irq.h>
  38. #include <linux/pm_runtime.h>
  39. #include <linux/of.h>
  40. #include <linux/of_irq.h>
  41. #include <linux/gpio.h>
  42. #include <linux/of_gpio.h>
  43. #include <linux/platform_data/serial-omap.h>
  44. #include <dt-bindings/gpio/gpio.h>
  45. #define OMAP_MAX_HSUART_PORTS 6
  46. #define UART_BUILD_REVISION(x, y) (((x) << 8) | (y))
  47. #define OMAP_UART_REV_42 0x0402
  48. #define OMAP_UART_REV_46 0x0406
  49. #define OMAP_UART_REV_52 0x0502
  50. #define OMAP_UART_REV_63 0x0603
  51. #define OMAP_UART_TX_WAKEUP_EN BIT(7)
  52. /* Feature flags */
  53. #define OMAP_UART_WER_HAS_TX_WAKEUP BIT(0)
  54. #define UART_ERRATA_i202_MDR1_ACCESS BIT(0)
  55. #define UART_ERRATA_i291_DMA_FORCEIDLE BIT(1)
  56. #define DEFAULT_CLK_SPEED 48000000 /* 48Mhz*/
  57. /* SCR register bitmasks */
  58. #define OMAP_UART_SCR_RX_TRIG_GRANU1_MASK (1 << 7)
  59. #define OMAP_UART_SCR_TX_TRIG_GRANU1_MASK (1 << 6)
  60. #define OMAP_UART_SCR_TX_EMPTY (1 << 3)
  61. /* FCR register bitmasks */
  62. #define OMAP_UART_FCR_RX_FIFO_TRIG_MASK (0x3 << 6)
  63. #define OMAP_UART_FCR_TX_FIFO_TRIG_MASK (0x3 << 4)
  64. /* MVR register bitmasks */
  65. #define OMAP_UART_MVR_SCHEME_SHIFT 30
  66. #define OMAP_UART_LEGACY_MVR_MAJ_MASK 0xf0
  67. #define OMAP_UART_LEGACY_MVR_MAJ_SHIFT 4
  68. #define OMAP_UART_LEGACY_MVR_MIN_MASK 0x0f
  69. #define OMAP_UART_MVR_MAJ_MASK 0x700
  70. #define OMAP_UART_MVR_MAJ_SHIFT 8
  71. #define OMAP_UART_MVR_MIN_MASK 0x3f
  72. #define OMAP_UART_DMA_CH_FREE -1
  73. #define MSR_SAVE_FLAGS UART_MSR_ANY_DELTA
  74. #define OMAP_MODE13X_SPEED 230400
  75. /* WER = 0x7F
  76. * Enable module level wakeup in WER reg
  77. */
  78. #define OMAP_UART_WER_MOD_WKUP 0X7F
  79. /* Enable XON/XOFF flow control on output */
  80. #define OMAP_UART_SW_TX 0x08
  81. /* Enable XON/XOFF flow control on input */
  82. #define OMAP_UART_SW_RX 0x02
  83. #define OMAP_UART_SW_CLR 0xF0
  84. #define OMAP_UART_TCR_TRIG 0x0F
  85. struct uart_omap_dma {
  86. u8 uart_dma_tx;
  87. u8 uart_dma_rx;
  88. int rx_dma_channel;
  89. int tx_dma_channel;
  90. dma_addr_t rx_buf_dma_phys;
  91. dma_addr_t tx_buf_dma_phys;
  92. unsigned int uart_base;
  93. /*
  94. * Buffer for rx dma.It is not required for tx because the buffer
  95. * comes from port structure.
  96. */
  97. unsigned char *rx_buf;
  98. unsigned int prev_rx_dma_pos;
  99. int tx_buf_size;
  100. int tx_dma_used;
  101. int rx_dma_used;
  102. spinlock_t tx_lock;
  103. spinlock_t rx_lock;
  104. /* timer to poll activity on rx dma */
  105. struct timer_list rx_timer;
  106. unsigned int rx_buf_size;
  107. unsigned int rx_poll_rate;
  108. unsigned int rx_timeout;
  109. };
  110. struct uart_omap_port {
  111. struct uart_port port;
  112. struct uart_omap_dma uart_dma;
  113. struct device *dev;
  114. int wakeirq;
  115. unsigned char ier;
  116. unsigned char lcr;
  117. unsigned char mcr;
  118. unsigned char fcr;
  119. unsigned char efr;
  120. unsigned char dll;
  121. unsigned char dlh;
  122. unsigned char mdr1;
  123. unsigned char scr;
  124. unsigned char wer;
  125. int use_dma;
  126. /*
  127. * Some bits in registers are cleared on a read, so they must
  128. * be saved whenever the register is read but the bits will not
  129. * be immediately processed.
  130. */
  131. unsigned int lsr_break_flag;
  132. unsigned char msr_saved_flags;
  133. char name[20];
  134. unsigned long port_activity;
  135. int context_loss_cnt;
  136. u32 errata;
  137. u8 wakeups_enabled;
  138. u32 features;
  139. int DTR_gpio;
  140. int DTR_inverted;
  141. int DTR_active;
  142. struct serial_rs485 rs485;
  143. int rts_gpio;
  144. struct pm_qos_request pm_qos_request;
  145. u32 latency;
  146. u32 calc_latency;
  147. struct work_struct qos_work;
  148. bool is_suspending;
  149. };
  150. #define to_uart_omap_port(p) ((container_of((p), struct uart_omap_port, port)))
  151. static struct uart_omap_port *ui[OMAP_MAX_HSUART_PORTS];
  152. /* Forward declaration of functions */
  153. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1);
  154. static struct workqueue_struct *serial_omap_uart_wq;
  155. static inline unsigned int serial_in(struct uart_omap_port *up, int offset)
  156. {
  157. offset <<= up->port.regshift;
  158. return readw(up->port.membase + offset);
  159. }
  160. static inline void serial_out(struct uart_omap_port *up, int offset, int value)
  161. {
  162. offset <<= up->port.regshift;
  163. writew(value, up->port.membase + offset);
  164. }
  165. static inline void serial_omap_clear_fifos(struct uart_omap_port *up)
  166. {
  167. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO);
  168. serial_out(up, UART_FCR, UART_FCR_ENABLE_FIFO |
  169. UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT);
  170. serial_out(up, UART_FCR, 0);
  171. }
  172. static int serial_omap_get_context_loss_count(struct uart_omap_port *up)
  173. {
  174. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  175. if (!pdata || !pdata->get_context_loss_count)
  176. return -EINVAL;
  177. return pdata->get_context_loss_count(up->dev);
  178. }
  179. static inline void serial_omap_enable_wakeirq(struct uart_omap_port *up,
  180. bool enable)
  181. {
  182. if (!up->wakeirq)
  183. return;
  184. if (enable)
  185. enable_irq(up->wakeirq);
  186. else
  187. disable_irq(up->wakeirq);
  188. }
  189. static void serial_omap_enable_wakeup(struct uart_omap_port *up, bool enable)
  190. {
  191. struct omap_uart_port_info *pdata = dev_get_platdata(up->dev);
  192. serial_omap_enable_wakeirq(up, enable);
  193. if (!pdata || !pdata->enable_wakeup)
  194. return;
  195. pdata->enable_wakeup(up->dev, enable);
  196. }
  197. /*
  198. * serial_omap_baud_is_mode16 - check if baud rate is MODE16X
  199. * @port: uart port info
  200. * @baud: baudrate for which mode needs to be determined
  201. *
  202. * Returns true if baud rate is MODE16X and false if MODE13X
  203. * Original table in OMAP TRM named "UART Mode Baud Rates, Divisor Values,
  204. * and Error Rates" determines modes not for all common baud rates.
  205. * E.g. for 1000000 baud rate mode must be 16x, but according to that
  206. * table it's determined as 13x.
  207. */
  208. static bool
  209. serial_omap_baud_is_mode16(struct uart_port *port, unsigned int baud)
  210. {
  211. unsigned int n13 = port->uartclk / (13 * baud);
  212. unsigned int n16 = port->uartclk / (16 * baud);
  213. int baudAbsDiff13 = baud - (port->uartclk / (13 * n13));
  214. int baudAbsDiff16 = baud - (port->uartclk / (16 * n16));
  215. if (baudAbsDiff13 < 0)
  216. baudAbsDiff13 = -baudAbsDiff13;
  217. if (baudAbsDiff16 < 0)
  218. baudAbsDiff16 = -baudAbsDiff16;
  219. return (baudAbsDiff13 >= baudAbsDiff16);
  220. }
  221. /*
  222. * serial_omap_get_divisor - calculate divisor value
  223. * @port: uart port info
  224. * @baud: baudrate for which divisor needs to be calculated.
  225. */
  226. static unsigned int
  227. serial_omap_get_divisor(struct uart_port *port, unsigned int baud)
  228. {
  229. unsigned int mode;
  230. if (!serial_omap_baud_is_mode16(port, baud))
  231. mode = 13;
  232. else
  233. mode = 16;
  234. return port->uartclk/(mode * baud);
  235. }
  236. static void serial_omap_enable_ms(struct uart_port *port)
  237. {
  238. struct uart_omap_port *up = to_uart_omap_port(port);
  239. dev_dbg(up->port.dev, "serial_omap_enable_ms+%d\n", up->port.line);
  240. pm_runtime_get_sync(up->dev);
  241. up->ier |= UART_IER_MSI;
  242. serial_out(up, UART_IER, up->ier);
  243. pm_runtime_mark_last_busy(up->dev);
  244. pm_runtime_put_autosuspend(up->dev);
  245. }
  246. static void serial_omap_stop_tx(struct uart_port *port)
  247. {
  248. struct uart_omap_port *up = to_uart_omap_port(port);
  249. int res;
  250. pm_runtime_get_sync(up->dev);
  251. /* Handle RS-485 */
  252. if (up->rs485.flags & SER_RS485_ENABLED) {
  253. if (up->scr & OMAP_UART_SCR_TX_EMPTY) {
  254. /* THR interrupt is fired when both TX FIFO and TX
  255. * shift register are empty. This means there's nothing
  256. * left to transmit now, so make sure the THR interrupt
  257. * is fired when TX FIFO is below the trigger level,
  258. * disable THR interrupts and toggle the RS-485 GPIO
  259. * data direction pin if needed.
  260. */
  261. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  262. serial_out(up, UART_OMAP_SCR, up->scr);
  263. res = (up->rs485.flags & SER_RS485_RTS_AFTER_SEND) ? 1 : 0;
  264. if (gpio_get_value(up->rts_gpio) != res) {
  265. if (up->rs485.delay_rts_after_send > 0)
  266. mdelay(up->rs485.delay_rts_after_send);
  267. gpio_set_value(up->rts_gpio, res);
  268. }
  269. } else {
  270. /* We're asked to stop, but there's still stuff in the
  271. * UART FIFO, so make sure the THR interrupt is fired
  272. * when both TX FIFO and TX shift register are empty.
  273. * The next THR interrupt (if no transmission is started
  274. * in the meantime) will indicate the end of a
  275. * transmission. Therefore we _don't_ disable THR
  276. * interrupts in this situation.
  277. */
  278. up->scr |= OMAP_UART_SCR_TX_EMPTY;
  279. serial_out(up, UART_OMAP_SCR, up->scr);
  280. return;
  281. }
  282. }
  283. if (up->ier & UART_IER_THRI) {
  284. up->ier &= ~UART_IER_THRI;
  285. serial_out(up, UART_IER, up->ier);
  286. }
  287. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  288. !(up->rs485.flags & SER_RS485_RX_DURING_TX)) {
  289. up->ier = UART_IER_RLSI | UART_IER_RDI;
  290. serial_out(up, UART_IER, up->ier);
  291. }
  292. pm_runtime_mark_last_busy(up->dev);
  293. pm_runtime_put_autosuspend(up->dev);
  294. }
  295. static void serial_omap_stop_rx(struct uart_port *port)
  296. {
  297. struct uart_omap_port *up = to_uart_omap_port(port);
  298. pm_runtime_get_sync(up->dev);
  299. up->ier &= ~UART_IER_RLSI;
  300. up->port.read_status_mask &= ~UART_LSR_DR;
  301. serial_out(up, UART_IER, up->ier);
  302. pm_runtime_mark_last_busy(up->dev);
  303. pm_runtime_put_autosuspend(up->dev);
  304. }
  305. static void transmit_chars(struct uart_omap_port *up, unsigned int lsr)
  306. {
  307. struct circ_buf *xmit = &up->port.state->xmit;
  308. int count;
  309. if (up->port.x_char) {
  310. serial_out(up, UART_TX, up->port.x_char);
  311. up->port.icount.tx++;
  312. up->port.x_char = 0;
  313. return;
  314. }
  315. if (uart_circ_empty(xmit) || uart_tx_stopped(&up->port)) {
  316. serial_omap_stop_tx(&up->port);
  317. return;
  318. }
  319. count = up->port.fifosize / 4;
  320. do {
  321. serial_out(up, UART_TX, xmit->buf[xmit->tail]);
  322. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  323. up->port.icount.tx++;
  324. if (uart_circ_empty(xmit))
  325. break;
  326. } while (--count > 0);
  327. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) {
  328. spin_unlock(&up->port.lock);
  329. uart_write_wakeup(&up->port);
  330. spin_lock(&up->port.lock);
  331. }
  332. if (uart_circ_empty(xmit))
  333. serial_omap_stop_tx(&up->port);
  334. }
  335. static inline void serial_omap_enable_ier_thri(struct uart_omap_port *up)
  336. {
  337. if (!(up->ier & UART_IER_THRI)) {
  338. up->ier |= UART_IER_THRI;
  339. serial_out(up, UART_IER, up->ier);
  340. }
  341. }
  342. static void serial_omap_start_tx(struct uart_port *port)
  343. {
  344. struct uart_omap_port *up = to_uart_omap_port(port);
  345. int res;
  346. pm_runtime_get_sync(up->dev);
  347. /* Handle RS-485 */
  348. if (up->rs485.flags & SER_RS485_ENABLED) {
  349. /* Fire THR interrupts when FIFO is below trigger level */
  350. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  351. serial_out(up, UART_OMAP_SCR, up->scr);
  352. /* if rts not already enabled */
  353. res = (up->rs485.flags & SER_RS485_RTS_ON_SEND) ? 1 : 0;
  354. if (gpio_get_value(up->rts_gpio) != res) {
  355. gpio_set_value(up->rts_gpio, res);
  356. if (up->rs485.delay_rts_before_send > 0)
  357. mdelay(up->rs485.delay_rts_before_send);
  358. }
  359. }
  360. if ((up->rs485.flags & SER_RS485_ENABLED) &&
  361. !(up->rs485.flags & SER_RS485_RX_DURING_TX))
  362. serial_omap_stop_rx(port);
  363. serial_omap_enable_ier_thri(up);
  364. pm_runtime_mark_last_busy(up->dev);
  365. pm_runtime_put_autosuspend(up->dev);
  366. }
  367. static void serial_omap_throttle(struct uart_port *port)
  368. {
  369. struct uart_omap_port *up = to_uart_omap_port(port);
  370. unsigned long flags;
  371. pm_runtime_get_sync(up->dev);
  372. spin_lock_irqsave(&up->port.lock, flags);
  373. up->ier &= ~(UART_IER_RLSI | UART_IER_RDI);
  374. serial_out(up, UART_IER, up->ier);
  375. spin_unlock_irqrestore(&up->port.lock, flags);
  376. pm_runtime_mark_last_busy(up->dev);
  377. pm_runtime_put_autosuspend(up->dev);
  378. }
  379. static void serial_omap_unthrottle(struct uart_port *port)
  380. {
  381. struct uart_omap_port *up = to_uart_omap_port(port);
  382. unsigned long flags;
  383. pm_runtime_get_sync(up->dev);
  384. spin_lock_irqsave(&up->port.lock, flags);
  385. up->ier |= UART_IER_RLSI | UART_IER_RDI;
  386. serial_out(up, UART_IER, up->ier);
  387. spin_unlock_irqrestore(&up->port.lock, flags);
  388. pm_runtime_mark_last_busy(up->dev);
  389. pm_runtime_put_autosuspend(up->dev);
  390. }
  391. static unsigned int check_modem_status(struct uart_omap_port *up)
  392. {
  393. unsigned int status;
  394. status = serial_in(up, UART_MSR);
  395. status |= up->msr_saved_flags;
  396. up->msr_saved_flags = 0;
  397. if ((status & UART_MSR_ANY_DELTA) == 0)
  398. return status;
  399. if (status & UART_MSR_ANY_DELTA && up->ier & UART_IER_MSI &&
  400. up->port.state != NULL) {
  401. if (status & UART_MSR_TERI)
  402. up->port.icount.rng++;
  403. if (status & UART_MSR_DDSR)
  404. up->port.icount.dsr++;
  405. if (status & UART_MSR_DDCD)
  406. uart_handle_dcd_change
  407. (&up->port, status & UART_MSR_DCD);
  408. if (status & UART_MSR_DCTS)
  409. uart_handle_cts_change
  410. (&up->port, status & UART_MSR_CTS);
  411. wake_up_interruptible(&up->port.state->port.delta_msr_wait);
  412. }
  413. return status;
  414. }
  415. static void serial_omap_rlsi(struct uart_omap_port *up, unsigned int lsr)
  416. {
  417. unsigned int flag;
  418. unsigned char ch = 0;
  419. if (likely(lsr & UART_LSR_DR))
  420. ch = serial_in(up, UART_RX);
  421. up->port.icount.rx++;
  422. flag = TTY_NORMAL;
  423. if (lsr & UART_LSR_BI) {
  424. flag = TTY_BREAK;
  425. lsr &= ~(UART_LSR_FE | UART_LSR_PE);
  426. up->port.icount.brk++;
  427. /*
  428. * We do the SysRQ and SAK checking
  429. * here because otherwise the break
  430. * may get masked by ignore_status_mask
  431. * or read_status_mask.
  432. */
  433. if (uart_handle_break(&up->port))
  434. return;
  435. }
  436. if (lsr & UART_LSR_PE) {
  437. flag = TTY_PARITY;
  438. up->port.icount.parity++;
  439. }
  440. if (lsr & UART_LSR_FE) {
  441. flag = TTY_FRAME;
  442. up->port.icount.frame++;
  443. }
  444. if (lsr & UART_LSR_OE)
  445. up->port.icount.overrun++;
  446. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  447. if (up->port.line == up->port.cons->index) {
  448. /* Recover the break flag from console xmit */
  449. lsr |= up->lsr_break_flag;
  450. }
  451. #endif
  452. uart_insert_char(&up->port, lsr, UART_LSR_OE, 0, flag);
  453. }
  454. static void serial_omap_rdi(struct uart_omap_port *up, unsigned int lsr)
  455. {
  456. unsigned char ch = 0;
  457. unsigned int flag;
  458. if (!(lsr & UART_LSR_DR))
  459. return;
  460. ch = serial_in(up, UART_RX);
  461. flag = TTY_NORMAL;
  462. up->port.icount.rx++;
  463. if (uart_handle_sysrq_char(&up->port, ch))
  464. return;
  465. uart_insert_char(&up->port, lsr, UART_LSR_OE, ch, flag);
  466. }
  467. /**
  468. * serial_omap_irq() - This handles the interrupt from one port
  469. * @irq: uart port irq number
  470. * @dev_id: uart port info
  471. */
  472. static irqreturn_t serial_omap_irq(int irq, void *dev_id)
  473. {
  474. struct uart_omap_port *up = dev_id;
  475. unsigned int iir, lsr;
  476. unsigned int type;
  477. irqreturn_t ret = IRQ_NONE;
  478. int max_count = 256;
  479. spin_lock(&up->port.lock);
  480. pm_runtime_get_sync(up->dev);
  481. do {
  482. iir = serial_in(up, UART_IIR);
  483. if (iir & UART_IIR_NO_INT)
  484. break;
  485. ret = IRQ_HANDLED;
  486. lsr = serial_in(up, UART_LSR);
  487. /* extract IRQ type from IIR register */
  488. type = iir & 0x3e;
  489. switch (type) {
  490. case UART_IIR_MSI:
  491. check_modem_status(up);
  492. break;
  493. case UART_IIR_THRI:
  494. transmit_chars(up, lsr);
  495. break;
  496. case UART_IIR_RX_TIMEOUT:
  497. /* FALLTHROUGH */
  498. case UART_IIR_RDI:
  499. serial_omap_rdi(up, lsr);
  500. break;
  501. case UART_IIR_RLSI:
  502. serial_omap_rlsi(up, lsr);
  503. break;
  504. case UART_IIR_CTS_RTS_DSR:
  505. /* simply try again */
  506. break;
  507. case UART_IIR_XOFF:
  508. /* FALLTHROUGH */
  509. default:
  510. break;
  511. }
  512. } while (!(iir & UART_IIR_NO_INT) && max_count--);
  513. spin_unlock(&up->port.lock);
  514. tty_flip_buffer_push(&up->port.state->port);
  515. pm_runtime_mark_last_busy(up->dev);
  516. pm_runtime_put_autosuspend(up->dev);
  517. up->port_activity = jiffies;
  518. return ret;
  519. }
  520. static unsigned int serial_omap_tx_empty(struct uart_port *port)
  521. {
  522. struct uart_omap_port *up = to_uart_omap_port(port);
  523. unsigned long flags = 0;
  524. unsigned int ret = 0;
  525. pm_runtime_get_sync(up->dev);
  526. dev_dbg(up->port.dev, "serial_omap_tx_empty+%d\n", up->port.line);
  527. spin_lock_irqsave(&up->port.lock, flags);
  528. ret = serial_in(up, UART_LSR) & UART_LSR_TEMT ? TIOCSER_TEMT : 0;
  529. spin_unlock_irqrestore(&up->port.lock, flags);
  530. pm_runtime_mark_last_busy(up->dev);
  531. pm_runtime_put_autosuspend(up->dev);
  532. return ret;
  533. }
  534. static unsigned int serial_omap_get_mctrl(struct uart_port *port)
  535. {
  536. struct uart_omap_port *up = to_uart_omap_port(port);
  537. unsigned int status;
  538. unsigned int ret = 0;
  539. pm_runtime_get_sync(up->dev);
  540. status = check_modem_status(up);
  541. pm_runtime_mark_last_busy(up->dev);
  542. pm_runtime_put_autosuspend(up->dev);
  543. dev_dbg(up->port.dev, "serial_omap_get_mctrl+%d\n", up->port.line);
  544. if (status & UART_MSR_DCD)
  545. ret |= TIOCM_CAR;
  546. if (status & UART_MSR_RI)
  547. ret |= TIOCM_RNG;
  548. if (status & UART_MSR_DSR)
  549. ret |= TIOCM_DSR;
  550. if (status & UART_MSR_CTS)
  551. ret |= TIOCM_CTS;
  552. return ret;
  553. }
  554. static void serial_omap_set_mctrl(struct uart_port *port, unsigned int mctrl)
  555. {
  556. struct uart_omap_port *up = to_uart_omap_port(port);
  557. unsigned char mcr = 0, old_mcr;
  558. dev_dbg(up->port.dev, "serial_omap_set_mctrl+%d\n", up->port.line);
  559. if (mctrl & TIOCM_RTS)
  560. mcr |= UART_MCR_RTS;
  561. if (mctrl & TIOCM_DTR)
  562. mcr |= UART_MCR_DTR;
  563. if (mctrl & TIOCM_OUT1)
  564. mcr |= UART_MCR_OUT1;
  565. if (mctrl & TIOCM_OUT2)
  566. mcr |= UART_MCR_OUT2;
  567. if (mctrl & TIOCM_LOOP)
  568. mcr |= UART_MCR_LOOP;
  569. pm_runtime_get_sync(up->dev);
  570. old_mcr = serial_in(up, UART_MCR);
  571. old_mcr &= ~(UART_MCR_LOOP | UART_MCR_OUT2 | UART_MCR_OUT1 |
  572. UART_MCR_DTR | UART_MCR_RTS);
  573. up->mcr = old_mcr | mcr;
  574. serial_out(up, UART_MCR, up->mcr);
  575. pm_runtime_mark_last_busy(up->dev);
  576. pm_runtime_put_autosuspend(up->dev);
  577. if (gpio_is_valid(up->DTR_gpio) &&
  578. !!(mctrl & TIOCM_DTR) != up->DTR_active) {
  579. up->DTR_active = !up->DTR_active;
  580. if (gpio_cansleep(up->DTR_gpio))
  581. schedule_work(&up->qos_work);
  582. else
  583. gpio_set_value(up->DTR_gpio,
  584. up->DTR_active != up->DTR_inverted);
  585. }
  586. }
  587. static void serial_omap_break_ctl(struct uart_port *port, int break_state)
  588. {
  589. struct uart_omap_port *up = to_uart_omap_port(port);
  590. unsigned long flags = 0;
  591. dev_dbg(up->port.dev, "serial_omap_break_ctl+%d\n", up->port.line);
  592. pm_runtime_get_sync(up->dev);
  593. spin_lock_irqsave(&up->port.lock, flags);
  594. if (break_state == -1)
  595. up->lcr |= UART_LCR_SBC;
  596. else
  597. up->lcr &= ~UART_LCR_SBC;
  598. serial_out(up, UART_LCR, up->lcr);
  599. spin_unlock_irqrestore(&up->port.lock, flags);
  600. pm_runtime_mark_last_busy(up->dev);
  601. pm_runtime_put_autosuspend(up->dev);
  602. }
  603. static int serial_omap_startup(struct uart_port *port)
  604. {
  605. struct uart_omap_port *up = to_uart_omap_port(port);
  606. unsigned long flags = 0;
  607. int retval;
  608. /*
  609. * Allocate the IRQ
  610. */
  611. retval = request_irq(up->port.irq, serial_omap_irq, up->port.irqflags,
  612. up->name, up);
  613. if (retval)
  614. return retval;
  615. /* Optional wake-up IRQ */
  616. if (up->wakeirq) {
  617. retval = request_irq(up->wakeirq, serial_omap_irq,
  618. up->port.irqflags, up->name, up);
  619. if (retval) {
  620. free_irq(up->port.irq, up);
  621. return retval;
  622. }
  623. disable_irq(up->wakeirq);
  624. } else {
  625. dev_info(up->port.dev, "no wakeirq for uart%d\n",
  626. up->port.line);
  627. }
  628. dev_dbg(up->port.dev, "serial_omap_startup+%d\n", up->port.line);
  629. pm_runtime_get_sync(up->dev);
  630. /*
  631. * Clear the FIFO buffers and disable them.
  632. * (they will be reenabled in set_termios())
  633. */
  634. serial_omap_clear_fifos(up);
  635. /* For Hardware flow control */
  636. serial_out(up, UART_MCR, UART_MCR_RTS);
  637. /*
  638. * Clear the interrupt registers.
  639. */
  640. (void) serial_in(up, UART_LSR);
  641. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  642. (void) serial_in(up, UART_RX);
  643. (void) serial_in(up, UART_IIR);
  644. (void) serial_in(up, UART_MSR);
  645. /*
  646. * Now, initialize the UART
  647. */
  648. serial_out(up, UART_LCR, UART_LCR_WLEN8);
  649. spin_lock_irqsave(&up->port.lock, flags);
  650. /*
  651. * Most PC uarts need OUT2 raised to enable interrupts.
  652. */
  653. up->port.mctrl |= TIOCM_OUT2;
  654. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  655. spin_unlock_irqrestore(&up->port.lock, flags);
  656. up->msr_saved_flags = 0;
  657. /*
  658. * Finally, enable interrupts. Note: Modem status interrupts
  659. * are set via set_termios(), which will be occurring imminently
  660. * anyway, so we don't enable them here.
  661. */
  662. up->ier = UART_IER_RLSI | UART_IER_RDI;
  663. serial_out(up, UART_IER, up->ier);
  664. /* Enable module level wake up */
  665. up->wer = OMAP_UART_WER_MOD_WKUP;
  666. if (up->features & OMAP_UART_WER_HAS_TX_WAKEUP)
  667. up->wer |= OMAP_UART_TX_WAKEUP_EN;
  668. serial_out(up, UART_OMAP_WER, up->wer);
  669. pm_runtime_mark_last_busy(up->dev);
  670. pm_runtime_put_autosuspend(up->dev);
  671. up->port_activity = jiffies;
  672. return 0;
  673. }
  674. static void serial_omap_shutdown(struct uart_port *port)
  675. {
  676. struct uart_omap_port *up = to_uart_omap_port(port);
  677. unsigned long flags = 0;
  678. dev_dbg(up->port.dev, "serial_omap_shutdown+%d\n", up->port.line);
  679. pm_runtime_get_sync(up->dev);
  680. /*
  681. * Disable interrupts from this port
  682. */
  683. up->ier = 0;
  684. serial_out(up, UART_IER, 0);
  685. spin_lock_irqsave(&up->port.lock, flags);
  686. up->port.mctrl &= ~TIOCM_OUT2;
  687. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  688. spin_unlock_irqrestore(&up->port.lock, flags);
  689. /*
  690. * Disable break condition and FIFOs
  691. */
  692. serial_out(up, UART_LCR, serial_in(up, UART_LCR) & ~UART_LCR_SBC);
  693. serial_omap_clear_fifos(up);
  694. /*
  695. * Read data port to reset things, and then free the irq
  696. */
  697. if (serial_in(up, UART_LSR) & UART_LSR_DR)
  698. (void) serial_in(up, UART_RX);
  699. pm_runtime_mark_last_busy(up->dev);
  700. pm_runtime_put_autosuspend(up->dev);
  701. free_irq(up->port.irq, up);
  702. if (up->wakeirq)
  703. free_irq(up->wakeirq, up);
  704. }
  705. static void serial_omap_uart_qos_work(struct work_struct *work)
  706. {
  707. struct uart_omap_port *up = container_of(work, struct uart_omap_port,
  708. qos_work);
  709. pm_qos_update_request(&up->pm_qos_request, up->latency);
  710. if (gpio_is_valid(up->DTR_gpio))
  711. gpio_set_value_cansleep(up->DTR_gpio,
  712. up->DTR_active != up->DTR_inverted);
  713. }
  714. static void
  715. serial_omap_set_termios(struct uart_port *port, struct ktermios *termios,
  716. struct ktermios *old)
  717. {
  718. struct uart_omap_port *up = to_uart_omap_port(port);
  719. unsigned char cval = 0;
  720. unsigned long flags = 0;
  721. unsigned int baud, quot;
  722. switch (termios->c_cflag & CSIZE) {
  723. case CS5:
  724. cval = UART_LCR_WLEN5;
  725. break;
  726. case CS6:
  727. cval = UART_LCR_WLEN6;
  728. break;
  729. case CS7:
  730. cval = UART_LCR_WLEN7;
  731. break;
  732. default:
  733. case CS8:
  734. cval = UART_LCR_WLEN8;
  735. break;
  736. }
  737. if (termios->c_cflag & CSTOPB)
  738. cval |= UART_LCR_STOP;
  739. if (termios->c_cflag & PARENB)
  740. cval |= UART_LCR_PARITY;
  741. if (!(termios->c_cflag & PARODD))
  742. cval |= UART_LCR_EPAR;
  743. if (termios->c_cflag & CMSPAR)
  744. cval |= UART_LCR_SPAR;
  745. /*
  746. * Ask the core to calculate the divisor for us.
  747. */
  748. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/13);
  749. quot = serial_omap_get_divisor(port, baud);
  750. /* calculate wakeup latency constraint */
  751. up->calc_latency = (USEC_PER_SEC * up->port.fifosize) / (baud / 8);
  752. up->latency = up->calc_latency;
  753. schedule_work(&up->qos_work);
  754. up->dll = quot & 0xff;
  755. up->dlh = quot >> 8;
  756. up->mdr1 = UART_OMAP_MDR1_DISABLE;
  757. up->fcr = UART_FCR_R_TRIG_01 | UART_FCR_T_TRIG_01 |
  758. UART_FCR_ENABLE_FIFO;
  759. /*
  760. * Ok, we're now changing the port state. Do it with
  761. * interrupts disabled.
  762. */
  763. pm_runtime_get_sync(up->dev);
  764. spin_lock_irqsave(&up->port.lock, flags);
  765. /*
  766. * Update the per-port timeout.
  767. */
  768. uart_update_timeout(port, termios->c_cflag, baud);
  769. up->port.read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
  770. if (termios->c_iflag & INPCK)
  771. up->port.read_status_mask |= UART_LSR_FE | UART_LSR_PE;
  772. if (termios->c_iflag & (BRKINT | PARMRK))
  773. up->port.read_status_mask |= UART_LSR_BI;
  774. /*
  775. * Characters to ignore
  776. */
  777. up->port.ignore_status_mask = 0;
  778. if (termios->c_iflag & IGNPAR)
  779. up->port.ignore_status_mask |= UART_LSR_PE | UART_LSR_FE;
  780. if (termios->c_iflag & IGNBRK) {
  781. up->port.ignore_status_mask |= UART_LSR_BI;
  782. /*
  783. * If we're ignoring parity and break indicators,
  784. * ignore overruns too (for real raw support).
  785. */
  786. if (termios->c_iflag & IGNPAR)
  787. up->port.ignore_status_mask |= UART_LSR_OE;
  788. }
  789. /*
  790. * ignore all characters if CREAD is not set
  791. */
  792. if ((termios->c_cflag & CREAD) == 0)
  793. up->port.ignore_status_mask |= UART_LSR_DR;
  794. /*
  795. * Modem status interrupts
  796. */
  797. up->ier &= ~UART_IER_MSI;
  798. if (UART_ENABLE_MS(&up->port, termios->c_cflag))
  799. up->ier |= UART_IER_MSI;
  800. serial_out(up, UART_IER, up->ier);
  801. serial_out(up, UART_LCR, cval); /* reset DLAB */
  802. up->lcr = cval;
  803. up->scr = 0;
  804. /* FIFOs and DMA Settings */
  805. /* FCR can be changed only when the
  806. * baud clock is not running
  807. * DLL_REG and DLH_REG set to 0.
  808. */
  809. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  810. serial_out(up, UART_DLL, 0);
  811. serial_out(up, UART_DLM, 0);
  812. serial_out(up, UART_LCR, 0);
  813. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  814. up->efr = serial_in(up, UART_EFR) & ~UART_EFR_ECB;
  815. up->efr &= ~UART_EFR_SCD;
  816. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  817. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  818. up->mcr = serial_in(up, UART_MCR) & ~UART_MCR_TCRTLR;
  819. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  820. /* FIFO ENABLE, DMA MODE */
  821. up->scr |= OMAP_UART_SCR_RX_TRIG_GRANU1_MASK;
  822. /*
  823. * NOTE: Setting OMAP_UART_SCR_RX_TRIG_GRANU1_MASK
  824. * sets Enables the granularity of 1 for TRIGGER RX
  825. * level. Along with setting RX FIFO trigger level
  826. * to 1 (as noted below, 16 characters) and TLR[3:0]
  827. * to zero this will result RX FIFO threshold level
  828. * to 1 character, instead of 16 as noted in comment
  829. * below.
  830. */
  831. /* Set receive FIFO threshold to 16 characters and
  832. * transmit FIFO threshold to 32 spaces
  833. */
  834. up->fcr &= ~OMAP_UART_FCR_RX_FIFO_TRIG_MASK;
  835. up->fcr &= ~OMAP_UART_FCR_TX_FIFO_TRIG_MASK;
  836. up->fcr |= UART_FCR6_R_TRIGGER_16 | UART_FCR6_T_TRIGGER_24 |
  837. UART_FCR_ENABLE_FIFO;
  838. serial_out(up, UART_FCR, up->fcr);
  839. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  840. serial_out(up, UART_OMAP_SCR, up->scr);
  841. /* Reset UART_MCR_TCRTLR: this must be done with the EFR_ECB bit set */
  842. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  843. serial_out(up, UART_MCR, up->mcr);
  844. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  845. serial_out(up, UART_EFR, up->efr);
  846. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  847. /* Protocol, Baud Rate, and Interrupt Settings */
  848. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  849. serial_omap_mdr1_errataset(up, up->mdr1);
  850. else
  851. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  852. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  853. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  854. serial_out(up, UART_LCR, 0);
  855. serial_out(up, UART_IER, 0);
  856. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  857. serial_out(up, UART_DLL, up->dll); /* LS of divisor */
  858. serial_out(up, UART_DLM, up->dlh); /* MS of divisor */
  859. serial_out(up, UART_LCR, 0);
  860. serial_out(up, UART_IER, up->ier);
  861. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  862. serial_out(up, UART_EFR, up->efr);
  863. serial_out(up, UART_LCR, cval);
  864. if (!serial_omap_baud_is_mode16(port, baud))
  865. up->mdr1 = UART_OMAP_MDR1_13X_MODE;
  866. else
  867. up->mdr1 = UART_OMAP_MDR1_16X_MODE;
  868. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  869. serial_omap_mdr1_errataset(up, up->mdr1);
  870. else
  871. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  872. /* Configure flow control */
  873. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  874. /* XON1/XOFF1 accessible mode B, TCRTLR=0, ECB=0 */
  875. serial_out(up, UART_XON1, termios->c_cc[VSTART]);
  876. serial_out(up, UART_XOFF1, termios->c_cc[VSTOP]);
  877. /* Enable access to TCR/TLR */
  878. serial_out(up, UART_EFR, up->efr | UART_EFR_ECB);
  879. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  880. serial_out(up, UART_MCR, up->mcr | UART_MCR_TCRTLR);
  881. serial_out(up, UART_TI752_TCR, OMAP_UART_TCR_TRIG);
  882. if (termios->c_cflag & CRTSCTS && up->port.flags & UPF_HARD_FLOW) {
  883. /* Enable AUTORTS and AUTOCTS */
  884. up->efr |= UART_EFR_CTS | UART_EFR_RTS;
  885. /* Ensure MCR RTS is asserted */
  886. up->mcr |= UART_MCR_RTS;
  887. } else {
  888. /* Disable AUTORTS and AUTOCTS */
  889. up->efr &= ~(UART_EFR_CTS | UART_EFR_RTS);
  890. }
  891. if (up->port.flags & UPF_SOFT_FLOW) {
  892. /* clear SW control mode bits */
  893. up->efr &= OMAP_UART_SW_CLR;
  894. /*
  895. * IXON Flag:
  896. * Enable XON/XOFF flow control on input.
  897. * Receiver compares XON1, XOFF1.
  898. */
  899. if (termios->c_iflag & IXON)
  900. up->efr |= OMAP_UART_SW_RX;
  901. /*
  902. * IXOFF Flag:
  903. * Enable XON/XOFF flow control on output.
  904. * Transmit XON1, XOFF1
  905. */
  906. if (termios->c_iflag & IXOFF)
  907. up->efr |= OMAP_UART_SW_TX;
  908. /*
  909. * IXANY Flag:
  910. * Enable any character to restart output.
  911. * Operation resumes after receiving any
  912. * character after recognition of the XOFF character
  913. */
  914. if (termios->c_iflag & IXANY)
  915. up->mcr |= UART_MCR_XONANY;
  916. else
  917. up->mcr &= ~UART_MCR_XONANY;
  918. }
  919. serial_out(up, UART_MCR, up->mcr);
  920. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  921. serial_out(up, UART_EFR, up->efr);
  922. serial_out(up, UART_LCR, up->lcr);
  923. serial_omap_set_mctrl(&up->port, up->port.mctrl);
  924. spin_unlock_irqrestore(&up->port.lock, flags);
  925. pm_runtime_mark_last_busy(up->dev);
  926. pm_runtime_put_autosuspend(up->dev);
  927. dev_dbg(up->port.dev, "serial_omap_set_termios+%d\n", up->port.line);
  928. }
  929. static void
  930. serial_omap_pm(struct uart_port *port, unsigned int state,
  931. unsigned int oldstate)
  932. {
  933. struct uart_omap_port *up = to_uart_omap_port(port);
  934. unsigned char efr;
  935. dev_dbg(up->port.dev, "serial_omap_pm+%d\n", up->port.line);
  936. pm_runtime_get_sync(up->dev);
  937. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  938. efr = serial_in(up, UART_EFR);
  939. serial_out(up, UART_EFR, efr | UART_EFR_ECB);
  940. serial_out(up, UART_LCR, 0);
  941. serial_out(up, UART_IER, (state != 0) ? UART_IERX_SLEEP : 0);
  942. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B);
  943. serial_out(up, UART_EFR, efr);
  944. serial_out(up, UART_LCR, 0);
  945. if (!device_may_wakeup(up->dev)) {
  946. if (!state)
  947. pm_runtime_forbid(up->dev);
  948. else
  949. pm_runtime_allow(up->dev);
  950. }
  951. pm_runtime_mark_last_busy(up->dev);
  952. pm_runtime_put_autosuspend(up->dev);
  953. }
  954. static void serial_omap_release_port(struct uart_port *port)
  955. {
  956. dev_dbg(port->dev, "serial_omap_release_port+\n");
  957. }
  958. static int serial_omap_request_port(struct uart_port *port)
  959. {
  960. dev_dbg(port->dev, "serial_omap_request_port+\n");
  961. return 0;
  962. }
  963. static void serial_omap_config_port(struct uart_port *port, int flags)
  964. {
  965. struct uart_omap_port *up = to_uart_omap_port(port);
  966. dev_dbg(up->port.dev, "serial_omap_config_port+%d\n",
  967. up->port.line);
  968. up->port.type = PORT_OMAP;
  969. up->port.flags |= UPF_SOFT_FLOW | UPF_HARD_FLOW;
  970. }
  971. static int
  972. serial_omap_verify_port(struct uart_port *port, struct serial_struct *ser)
  973. {
  974. /* we don't want the core code to modify any port params */
  975. dev_dbg(port->dev, "serial_omap_verify_port+\n");
  976. return -EINVAL;
  977. }
  978. static const char *
  979. serial_omap_type(struct uart_port *port)
  980. {
  981. struct uart_omap_port *up = to_uart_omap_port(port);
  982. dev_dbg(up->port.dev, "serial_omap_type+%d\n", up->port.line);
  983. return up->name;
  984. }
  985. #define BOTH_EMPTY (UART_LSR_TEMT | UART_LSR_THRE)
  986. static inline void wait_for_xmitr(struct uart_omap_port *up)
  987. {
  988. unsigned int status, tmout = 10000;
  989. /* Wait up to 10ms for the character(s) to be sent. */
  990. do {
  991. status = serial_in(up, UART_LSR);
  992. if (status & UART_LSR_BI)
  993. up->lsr_break_flag = UART_LSR_BI;
  994. if (--tmout == 0)
  995. break;
  996. udelay(1);
  997. } while ((status & BOTH_EMPTY) != BOTH_EMPTY);
  998. /* Wait up to 1s for flow control if necessary */
  999. if (up->port.flags & UPF_CONS_FLOW) {
  1000. tmout = 1000000;
  1001. for (tmout = 1000000; tmout; tmout--) {
  1002. unsigned int msr = serial_in(up, UART_MSR);
  1003. up->msr_saved_flags |= msr & MSR_SAVE_FLAGS;
  1004. if (msr & UART_MSR_CTS)
  1005. break;
  1006. udelay(1);
  1007. }
  1008. }
  1009. }
  1010. #ifdef CONFIG_CONSOLE_POLL
  1011. static void serial_omap_poll_put_char(struct uart_port *port, unsigned char ch)
  1012. {
  1013. struct uart_omap_port *up = to_uart_omap_port(port);
  1014. pm_runtime_get_sync(up->dev);
  1015. wait_for_xmitr(up);
  1016. serial_out(up, UART_TX, ch);
  1017. pm_runtime_mark_last_busy(up->dev);
  1018. pm_runtime_put_autosuspend(up->dev);
  1019. }
  1020. static int serial_omap_poll_get_char(struct uart_port *port)
  1021. {
  1022. struct uart_omap_port *up = to_uart_omap_port(port);
  1023. unsigned int status;
  1024. pm_runtime_get_sync(up->dev);
  1025. status = serial_in(up, UART_LSR);
  1026. if (!(status & UART_LSR_DR)) {
  1027. status = NO_POLL_CHAR;
  1028. goto out;
  1029. }
  1030. status = serial_in(up, UART_RX);
  1031. out:
  1032. pm_runtime_mark_last_busy(up->dev);
  1033. pm_runtime_put_autosuspend(up->dev);
  1034. return status;
  1035. }
  1036. #endif /* CONFIG_CONSOLE_POLL */
  1037. #ifdef CONFIG_SERIAL_OMAP_CONSOLE
  1038. static struct uart_omap_port *serial_omap_console_ports[OMAP_MAX_HSUART_PORTS];
  1039. static struct uart_driver serial_omap_reg;
  1040. static void serial_omap_console_putchar(struct uart_port *port, int ch)
  1041. {
  1042. struct uart_omap_port *up = to_uart_omap_port(port);
  1043. wait_for_xmitr(up);
  1044. serial_out(up, UART_TX, ch);
  1045. }
  1046. static void
  1047. serial_omap_console_write(struct console *co, const char *s,
  1048. unsigned int count)
  1049. {
  1050. struct uart_omap_port *up = serial_omap_console_ports[co->index];
  1051. unsigned long flags;
  1052. unsigned int ier;
  1053. int locked = 1;
  1054. pm_runtime_get_sync(up->dev);
  1055. local_irq_save(flags);
  1056. if (up->port.sysrq)
  1057. locked = 0;
  1058. else if (oops_in_progress)
  1059. locked = spin_trylock(&up->port.lock);
  1060. else
  1061. spin_lock(&up->port.lock);
  1062. /*
  1063. * First save the IER then disable the interrupts
  1064. */
  1065. ier = serial_in(up, UART_IER);
  1066. serial_out(up, UART_IER, 0);
  1067. uart_console_write(&up->port, s, count, serial_omap_console_putchar);
  1068. /*
  1069. * Finally, wait for transmitter to become empty
  1070. * and restore the IER
  1071. */
  1072. wait_for_xmitr(up);
  1073. serial_out(up, UART_IER, ier);
  1074. /*
  1075. * The receive handling will happen properly because the
  1076. * receive ready bit will still be set; it is not cleared
  1077. * on read. However, modem control will not, we must
  1078. * call it if we have saved something in the saved flags
  1079. * while processing with interrupts off.
  1080. */
  1081. if (up->msr_saved_flags)
  1082. check_modem_status(up);
  1083. pm_runtime_mark_last_busy(up->dev);
  1084. pm_runtime_put_autosuspend(up->dev);
  1085. if (locked)
  1086. spin_unlock(&up->port.lock);
  1087. local_irq_restore(flags);
  1088. }
  1089. static int __init
  1090. serial_omap_console_setup(struct console *co, char *options)
  1091. {
  1092. struct uart_omap_port *up;
  1093. int baud = 115200;
  1094. int bits = 8;
  1095. int parity = 'n';
  1096. int flow = 'n';
  1097. if (serial_omap_console_ports[co->index] == NULL)
  1098. return -ENODEV;
  1099. up = serial_omap_console_ports[co->index];
  1100. if (options)
  1101. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1102. return uart_set_options(&up->port, co, baud, parity, bits, flow);
  1103. }
  1104. static struct console serial_omap_console = {
  1105. .name = OMAP_SERIAL_NAME,
  1106. .write = serial_omap_console_write,
  1107. .device = uart_console_device,
  1108. .setup = serial_omap_console_setup,
  1109. .flags = CON_PRINTBUFFER,
  1110. .index = -1,
  1111. .data = &serial_omap_reg,
  1112. };
  1113. static void serial_omap_add_console_port(struct uart_omap_port *up)
  1114. {
  1115. serial_omap_console_ports[up->port.line] = up;
  1116. }
  1117. #define OMAP_CONSOLE (&serial_omap_console)
  1118. #else
  1119. #define OMAP_CONSOLE NULL
  1120. static inline void serial_omap_add_console_port(struct uart_omap_port *up)
  1121. {}
  1122. #endif
  1123. /* Enable or disable the rs485 support */
  1124. static void
  1125. serial_omap_config_rs485(struct uart_port *port, struct serial_rs485 *rs485conf)
  1126. {
  1127. struct uart_omap_port *up = to_uart_omap_port(port);
  1128. unsigned long flags;
  1129. unsigned int mode;
  1130. int val;
  1131. pm_runtime_get_sync(up->dev);
  1132. spin_lock_irqsave(&up->port.lock, flags);
  1133. /* Disable interrupts from this port */
  1134. mode = up->ier;
  1135. up->ier = 0;
  1136. serial_out(up, UART_IER, 0);
  1137. /* store new config */
  1138. up->rs485 = *rs485conf;
  1139. /*
  1140. * Just as a precaution, only allow rs485
  1141. * to be enabled if the gpio pin is valid
  1142. */
  1143. if (gpio_is_valid(up->rts_gpio)) {
  1144. /* enable / disable rts */
  1145. val = (up->rs485.flags & SER_RS485_ENABLED) ?
  1146. SER_RS485_RTS_AFTER_SEND : SER_RS485_RTS_ON_SEND;
  1147. val = (up->rs485.flags & val) ? 1 : 0;
  1148. gpio_set_value(up->rts_gpio, val);
  1149. } else
  1150. up->rs485.flags &= ~SER_RS485_ENABLED;
  1151. /* Enable interrupts */
  1152. up->ier = mode;
  1153. serial_out(up, UART_IER, up->ier);
  1154. /* If RS-485 is disabled, make sure the THR interrupt is fired when
  1155. * TX FIFO is below the trigger level.
  1156. */
  1157. if (!(up->rs485.flags & SER_RS485_ENABLED) &&
  1158. (up->scr & OMAP_UART_SCR_TX_EMPTY)) {
  1159. up->scr &= ~OMAP_UART_SCR_TX_EMPTY;
  1160. serial_out(up, UART_OMAP_SCR, up->scr);
  1161. }
  1162. spin_unlock_irqrestore(&up->port.lock, flags);
  1163. pm_runtime_mark_last_busy(up->dev);
  1164. pm_runtime_put_autosuspend(up->dev);
  1165. }
  1166. static int
  1167. serial_omap_ioctl(struct uart_port *port, unsigned int cmd, unsigned long arg)
  1168. {
  1169. struct serial_rs485 rs485conf;
  1170. switch (cmd) {
  1171. case TIOCSRS485:
  1172. if (copy_from_user(&rs485conf, (struct serial_rs485 *) arg,
  1173. sizeof(rs485conf)))
  1174. return -EFAULT;
  1175. serial_omap_config_rs485(port, &rs485conf);
  1176. break;
  1177. case TIOCGRS485:
  1178. if (copy_to_user((struct serial_rs485 *) arg,
  1179. &(to_uart_omap_port(port)->rs485),
  1180. sizeof(rs485conf)))
  1181. return -EFAULT;
  1182. break;
  1183. default:
  1184. return -ENOIOCTLCMD;
  1185. }
  1186. return 0;
  1187. }
  1188. static struct uart_ops serial_omap_pops = {
  1189. .tx_empty = serial_omap_tx_empty,
  1190. .set_mctrl = serial_omap_set_mctrl,
  1191. .get_mctrl = serial_omap_get_mctrl,
  1192. .stop_tx = serial_omap_stop_tx,
  1193. .start_tx = serial_omap_start_tx,
  1194. .throttle = serial_omap_throttle,
  1195. .unthrottle = serial_omap_unthrottle,
  1196. .stop_rx = serial_omap_stop_rx,
  1197. .enable_ms = serial_omap_enable_ms,
  1198. .break_ctl = serial_omap_break_ctl,
  1199. .startup = serial_omap_startup,
  1200. .shutdown = serial_omap_shutdown,
  1201. .set_termios = serial_omap_set_termios,
  1202. .pm = serial_omap_pm,
  1203. .type = serial_omap_type,
  1204. .release_port = serial_omap_release_port,
  1205. .request_port = serial_omap_request_port,
  1206. .config_port = serial_omap_config_port,
  1207. .verify_port = serial_omap_verify_port,
  1208. .ioctl = serial_omap_ioctl,
  1209. #ifdef CONFIG_CONSOLE_POLL
  1210. .poll_put_char = serial_omap_poll_put_char,
  1211. .poll_get_char = serial_omap_poll_get_char,
  1212. #endif
  1213. };
  1214. static struct uart_driver serial_omap_reg = {
  1215. .owner = THIS_MODULE,
  1216. .driver_name = "OMAP-SERIAL",
  1217. .dev_name = OMAP_SERIAL_NAME,
  1218. .nr = OMAP_MAX_HSUART_PORTS,
  1219. .cons = OMAP_CONSOLE,
  1220. };
  1221. #ifdef CONFIG_PM_SLEEP
  1222. static int serial_omap_prepare(struct device *dev)
  1223. {
  1224. struct uart_omap_port *up = dev_get_drvdata(dev);
  1225. up->is_suspending = true;
  1226. return 0;
  1227. }
  1228. static void serial_omap_complete(struct device *dev)
  1229. {
  1230. struct uart_omap_port *up = dev_get_drvdata(dev);
  1231. up->is_suspending = false;
  1232. }
  1233. static int serial_omap_suspend(struct device *dev)
  1234. {
  1235. struct uart_omap_port *up = dev_get_drvdata(dev);
  1236. uart_suspend_port(&serial_omap_reg, &up->port);
  1237. flush_work(&up->qos_work);
  1238. return 0;
  1239. }
  1240. static int serial_omap_resume(struct device *dev)
  1241. {
  1242. struct uart_omap_port *up = dev_get_drvdata(dev);
  1243. uart_resume_port(&serial_omap_reg, &up->port);
  1244. return 0;
  1245. }
  1246. #else
  1247. #define serial_omap_prepare NULL
  1248. #define serial_omap_complete NULL
  1249. #endif /* CONFIG_PM_SLEEP */
  1250. static void omap_serial_fill_features_erratas(struct uart_omap_port *up)
  1251. {
  1252. u32 mvr, scheme;
  1253. u16 revision, major, minor;
  1254. mvr = readl(up->port.membase + (UART_OMAP_MVER << up->port.regshift));
  1255. /* Check revision register scheme */
  1256. scheme = mvr >> OMAP_UART_MVR_SCHEME_SHIFT;
  1257. switch (scheme) {
  1258. case 0: /* Legacy Scheme: OMAP2/3 */
  1259. /* MINOR_REV[0:4], MAJOR_REV[4:7] */
  1260. major = (mvr & OMAP_UART_LEGACY_MVR_MAJ_MASK) >>
  1261. OMAP_UART_LEGACY_MVR_MAJ_SHIFT;
  1262. minor = (mvr & OMAP_UART_LEGACY_MVR_MIN_MASK);
  1263. break;
  1264. case 1:
  1265. /* New Scheme: OMAP4+ */
  1266. /* MINOR_REV[0:5], MAJOR_REV[8:10] */
  1267. major = (mvr & OMAP_UART_MVR_MAJ_MASK) >>
  1268. OMAP_UART_MVR_MAJ_SHIFT;
  1269. minor = (mvr & OMAP_UART_MVR_MIN_MASK);
  1270. break;
  1271. default:
  1272. dev_warn(up->dev,
  1273. "Unknown %s revision, defaulting to highest\n",
  1274. up->name);
  1275. /* highest possible revision */
  1276. major = 0xff;
  1277. minor = 0xff;
  1278. }
  1279. /* normalize revision for the driver */
  1280. revision = UART_BUILD_REVISION(major, minor);
  1281. switch (revision) {
  1282. case OMAP_UART_REV_46:
  1283. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1284. UART_ERRATA_i291_DMA_FORCEIDLE);
  1285. break;
  1286. case OMAP_UART_REV_52:
  1287. up->errata |= (UART_ERRATA_i202_MDR1_ACCESS |
  1288. UART_ERRATA_i291_DMA_FORCEIDLE);
  1289. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1290. break;
  1291. case OMAP_UART_REV_63:
  1292. up->errata |= UART_ERRATA_i202_MDR1_ACCESS;
  1293. up->features |= OMAP_UART_WER_HAS_TX_WAKEUP;
  1294. break;
  1295. default:
  1296. break;
  1297. }
  1298. }
  1299. static struct omap_uart_port_info *of_get_uart_port_info(struct device *dev)
  1300. {
  1301. struct omap_uart_port_info *omap_up_info;
  1302. omap_up_info = devm_kzalloc(dev, sizeof(*omap_up_info), GFP_KERNEL);
  1303. if (!omap_up_info)
  1304. return NULL; /* out of memory */
  1305. of_property_read_u32(dev->of_node, "clock-frequency",
  1306. &omap_up_info->uartclk);
  1307. return omap_up_info;
  1308. }
  1309. static int serial_omap_probe_rs485(struct uart_omap_port *up,
  1310. struct device_node *np)
  1311. {
  1312. struct serial_rs485 *rs485conf = &up->rs485;
  1313. u32 rs485_delay[2];
  1314. enum of_gpio_flags flags;
  1315. int ret;
  1316. rs485conf->flags = 0;
  1317. up->rts_gpio = -EINVAL;
  1318. if (!np)
  1319. return 0;
  1320. if (of_property_read_bool(np, "rs485-rts-active-high"))
  1321. rs485conf->flags |= SER_RS485_RTS_ON_SEND;
  1322. else
  1323. rs485conf->flags |= SER_RS485_RTS_AFTER_SEND;
  1324. /* check for tx enable gpio */
  1325. up->rts_gpio = of_get_named_gpio_flags(np, "rts-gpio", 0, &flags);
  1326. if (gpio_is_valid(up->rts_gpio)) {
  1327. ret = gpio_request(up->rts_gpio, "omap-serial");
  1328. if (ret < 0)
  1329. return ret;
  1330. ret = gpio_direction_output(up->rts_gpio,
  1331. flags & SER_RS485_RTS_AFTER_SEND);
  1332. if (ret < 0)
  1333. return ret;
  1334. } else
  1335. up->rts_gpio = -EINVAL;
  1336. if (of_property_read_u32_array(np, "rs485-rts-delay",
  1337. rs485_delay, 2) == 0) {
  1338. rs485conf->delay_rts_before_send = rs485_delay[0];
  1339. rs485conf->delay_rts_after_send = rs485_delay[1];
  1340. }
  1341. if (of_property_read_bool(np, "rs485-rx-during-tx"))
  1342. rs485conf->flags |= SER_RS485_RX_DURING_TX;
  1343. if (of_property_read_bool(np, "linux,rs485-enabled-at-boot-time"))
  1344. rs485conf->flags |= SER_RS485_ENABLED;
  1345. return 0;
  1346. }
  1347. static int serial_omap_probe(struct platform_device *pdev)
  1348. {
  1349. struct uart_omap_port *up;
  1350. struct resource *mem, *irq;
  1351. struct omap_uart_port_info *omap_up_info = dev_get_platdata(&pdev->dev);
  1352. int ret, uartirq = 0, wakeirq = 0;
  1353. /* The optional wakeirq may be specified in the board dts file */
  1354. if (pdev->dev.of_node) {
  1355. uartirq = irq_of_parse_and_map(pdev->dev.of_node, 0);
  1356. if (!uartirq)
  1357. return -EPROBE_DEFER;
  1358. wakeirq = irq_of_parse_and_map(pdev->dev.of_node, 1);
  1359. omap_up_info = of_get_uart_port_info(&pdev->dev);
  1360. pdev->dev.platform_data = omap_up_info;
  1361. } else {
  1362. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1363. if (!irq) {
  1364. dev_err(&pdev->dev, "no irq resource?\n");
  1365. return -ENODEV;
  1366. }
  1367. uartirq = irq->start;
  1368. }
  1369. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1370. if (!mem) {
  1371. dev_err(&pdev->dev, "no mem resource?\n");
  1372. return -ENODEV;
  1373. }
  1374. if (!devm_request_mem_region(&pdev->dev, mem->start, resource_size(mem),
  1375. pdev->dev.driver->name)) {
  1376. dev_err(&pdev->dev, "memory region already claimed\n");
  1377. return -EBUSY;
  1378. }
  1379. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1380. omap_up_info->DTR_present) {
  1381. ret = gpio_request(omap_up_info->DTR_gpio, "omap-serial");
  1382. if (ret < 0)
  1383. return ret;
  1384. ret = gpio_direction_output(omap_up_info->DTR_gpio,
  1385. omap_up_info->DTR_inverted);
  1386. if (ret < 0)
  1387. return ret;
  1388. }
  1389. up = devm_kzalloc(&pdev->dev, sizeof(*up), GFP_KERNEL);
  1390. if (!up)
  1391. return -ENOMEM;
  1392. if (gpio_is_valid(omap_up_info->DTR_gpio) &&
  1393. omap_up_info->DTR_present) {
  1394. up->DTR_gpio = omap_up_info->DTR_gpio;
  1395. up->DTR_inverted = omap_up_info->DTR_inverted;
  1396. } else
  1397. up->DTR_gpio = -EINVAL;
  1398. up->DTR_active = 0;
  1399. up->dev = &pdev->dev;
  1400. up->port.dev = &pdev->dev;
  1401. up->port.type = PORT_OMAP;
  1402. up->port.iotype = UPIO_MEM;
  1403. up->port.irq = uartirq;
  1404. up->wakeirq = wakeirq;
  1405. up->port.regshift = 2;
  1406. up->port.fifosize = 64;
  1407. up->port.ops = &serial_omap_pops;
  1408. if (pdev->dev.of_node)
  1409. up->port.line = of_alias_get_id(pdev->dev.of_node, "serial");
  1410. else
  1411. up->port.line = pdev->id;
  1412. if (up->port.line < 0) {
  1413. dev_err(&pdev->dev, "failed to get alias/pdev id, errno %d\n",
  1414. up->port.line);
  1415. ret = -ENODEV;
  1416. goto err_port_line;
  1417. }
  1418. ret = serial_omap_probe_rs485(up, pdev->dev.of_node);
  1419. if (ret < 0)
  1420. goto err_rs485;
  1421. sprintf(up->name, "OMAP UART%d", up->port.line);
  1422. up->port.mapbase = mem->start;
  1423. up->port.membase = devm_ioremap(&pdev->dev, mem->start,
  1424. resource_size(mem));
  1425. if (!up->port.membase) {
  1426. dev_err(&pdev->dev, "can't ioremap UART\n");
  1427. ret = -ENOMEM;
  1428. goto err_ioremap;
  1429. }
  1430. up->port.flags = omap_up_info->flags;
  1431. up->port.uartclk = omap_up_info->uartclk;
  1432. if (!up->port.uartclk) {
  1433. up->port.uartclk = DEFAULT_CLK_SPEED;
  1434. dev_warn(&pdev->dev,
  1435. "No clock speed specified: using default: %d\n"
  1436. DEFAULT_CLK_SPEED);
  1437. }
  1438. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1439. up->calc_latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1440. pm_qos_add_request(&up->pm_qos_request,
  1441. PM_QOS_CPU_DMA_LATENCY, up->latency);
  1442. serial_omap_uart_wq = create_singlethread_workqueue(up->name);
  1443. INIT_WORK(&up->qos_work, serial_omap_uart_qos_work);
  1444. platform_set_drvdata(pdev, up);
  1445. if (omap_up_info->autosuspend_timeout == 0)
  1446. omap_up_info->autosuspend_timeout = -1;
  1447. device_init_wakeup(up->dev, true);
  1448. pm_runtime_use_autosuspend(&pdev->dev);
  1449. pm_runtime_set_autosuspend_delay(&pdev->dev,
  1450. omap_up_info->autosuspend_timeout);
  1451. pm_runtime_irq_safe(&pdev->dev);
  1452. pm_runtime_enable(&pdev->dev);
  1453. pm_runtime_get_sync(&pdev->dev);
  1454. omap_serial_fill_features_erratas(up);
  1455. ui[up->port.line] = up;
  1456. serial_omap_add_console_port(up);
  1457. ret = uart_add_one_port(&serial_omap_reg, &up->port);
  1458. if (ret != 0)
  1459. goto err_add_port;
  1460. pm_runtime_mark_last_busy(up->dev);
  1461. pm_runtime_put_autosuspend(up->dev);
  1462. return 0;
  1463. err_add_port:
  1464. pm_runtime_put(&pdev->dev);
  1465. pm_runtime_disable(&pdev->dev);
  1466. err_ioremap:
  1467. err_rs485:
  1468. err_port_line:
  1469. dev_err(&pdev->dev, "[UART%d]: failure [%s]: %d\n",
  1470. pdev->id, __func__, ret);
  1471. return ret;
  1472. }
  1473. static int serial_omap_remove(struct platform_device *dev)
  1474. {
  1475. struct uart_omap_port *up = platform_get_drvdata(dev);
  1476. pm_runtime_put_sync(up->dev);
  1477. pm_runtime_disable(up->dev);
  1478. uart_remove_one_port(&serial_omap_reg, &up->port);
  1479. pm_qos_remove_request(&up->pm_qos_request);
  1480. return 0;
  1481. }
  1482. /*
  1483. * Work Around for Errata i202 (2430, 3430, 3630, 4430 and 4460)
  1484. * The access to uart register after MDR1 Access
  1485. * causes UART to corrupt data.
  1486. *
  1487. * Need a delay =
  1488. * 5 L4 clock cycles + 5 UART functional clock cycle (@48MHz = ~0.2uS)
  1489. * give 10 times as much
  1490. */
  1491. static void serial_omap_mdr1_errataset(struct uart_omap_port *up, u8 mdr1)
  1492. {
  1493. u8 timeout = 255;
  1494. serial_out(up, UART_OMAP_MDR1, mdr1);
  1495. udelay(2);
  1496. serial_out(up, UART_FCR, up->fcr | UART_FCR_CLEAR_XMIT |
  1497. UART_FCR_CLEAR_RCVR);
  1498. /*
  1499. * Wait for FIFO to empty: when empty, RX_FIFO_E bit is 0 and
  1500. * TX_FIFO_E bit is 1.
  1501. */
  1502. while (UART_LSR_THRE != (serial_in(up, UART_LSR) &
  1503. (UART_LSR_THRE | UART_LSR_DR))) {
  1504. timeout--;
  1505. if (!timeout) {
  1506. /* Should *never* happen. we warn and carry on */
  1507. dev_crit(up->dev, "Errata i202: timedout %x\n",
  1508. serial_in(up, UART_LSR));
  1509. break;
  1510. }
  1511. udelay(1);
  1512. }
  1513. }
  1514. #ifdef CONFIG_PM_RUNTIME
  1515. static void serial_omap_restore_context(struct uart_omap_port *up)
  1516. {
  1517. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1518. serial_omap_mdr1_errataset(up, UART_OMAP_MDR1_DISABLE);
  1519. else
  1520. serial_out(up, UART_OMAP_MDR1, UART_OMAP_MDR1_DISABLE);
  1521. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1522. serial_out(up, UART_EFR, UART_EFR_ECB);
  1523. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1524. serial_out(up, UART_IER, 0x0);
  1525. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1526. serial_out(up, UART_DLL, up->dll);
  1527. serial_out(up, UART_DLM, up->dlh);
  1528. serial_out(up, UART_LCR, 0x0); /* Operational mode */
  1529. serial_out(up, UART_IER, up->ier);
  1530. serial_out(up, UART_FCR, up->fcr);
  1531. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_A);
  1532. serial_out(up, UART_MCR, up->mcr);
  1533. serial_out(up, UART_LCR, UART_LCR_CONF_MODE_B); /* Config B mode */
  1534. serial_out(up, UART_OMAP_SCR, up->scr);
  1535. serial_out(up, UART_EFR, up->efr);
  1536. serial_out(up, UART_LCR, up->lcr);
  1537. if (up->errata & UART_ERRATA_i202_MDR1_ACCESS)
  1538. serial_omap_mdr1_errataset(up, up->mdr1);
  1539. else
  1540. serial_out(up, UART_OMAP_MDR1, up->mdr1);
  1541. serial_out(up, UART_OMAP_WER, up->wer);
  1542. }
  1543. static int serial_omap_runtime_suspend(struct device *dev)
  1544. {
  1545. struct uart_omap_port *up = dev_get_drvdata(dev);
  1546. if (!up)
  1547. return -EINVAL;
  1548. /*
  1549. * When using 'no_console_suspend', the console UART must not be
  1550. * suspended. Since driver suspend is managed by runtime suspend,
  1551. * preventing runtime suspend (by returning error) will keep device
  1552. * active during suspend.
  1553. */
  1554. if (up->is_suspending && !console_suspend_enabled &&
  1555. uart_console(&up->port))
  1556. return -EBUSY;
  1557. up->context_loss_cnt = serial_omap_get_context_loss_count(up);
  1558. if (device_may_wakeup(dev)) {
  1559. if (!up->wakeups_enabled) {
  1560. serial_omap_enable_wakeup(up, true);
  1561. up->wakeups_enabled = true;
  1562. }
  1563. } else {
  1564. if (up->wakeups_enabled) {
  1565. serial_omap_enable_wakeup(up, false);
  1566. up->wakeups_enabled = false;
  1567. }
  1568. }
  1569. up->latency = PM_QOS_CPU_DMA_LAT_DEFAULT_VALUE;
  1570. schedule_work(&up->qos_work);
  1571. return 0;
  1572. }
  1573. static int serial_omap_runtime_resume(struct device *dev)
  1574. {
  1575. struct uart_omap_port *up = dev_get_drvdata(dev);
  1576. int loss_cnt = serial_omap_get_context_loss_count(up);
  1577. if (loss_cnt < 0) {
  1578. dev_dbg(dev, "serial_omap_get_context_loss_count failed : %d\n",
  1579. loss_cnt);
  1580. serial_omap_restore_context(up);
  1581. } else if (up->context_loss_cnt != loss_cnt) {
  1582. serial_omap_restore_context(up);
  1583. }
  1584. up->latency = up->calc_latency;
  1585. schedule_work(&up->qos_work);
  1586. return 0;
  1587. }
  1588. #endif
  1589. static const struct dev_pm_ops serial_omap_dev_pm_ops = {
  1590. SET_SYSTEM_SLEEP_PM_OPS(serial_omap_suspend, serial_omap_resume)
  1591. SET_RUNTIME_PM_OPS(serial_omap_runtime_suspend,
  1592. serial_omap_runtime_resume, NULL)
  1593. .prepare = serial_omap_prepare,
  1594. .complete = serial_omap_complete,
  1595. };
  1596. #if defined(CONFIG_OF)
  1597. static const struct of_device_id omap_serial_of_match[] = {
  1598. { .compatible = "ti,omap2-uart" },
  1599. { .compatible = "ti,omap3-uart" },
  1600. { .compatible = "ti,omap4-uart" },
  1601. {},
  1602. };
  1603. MODULE_DEVICE_TABLE(of, omap_serial_of_match);
  1604. #endif
  1605. static struct platform_driver serial_omap_driver = {
  1606. .probe = serial_omap_probe,
  1607. .remove = serial_omap_remove,
  1608. .driver = {
  1609. .name = DRIVER_NAME,
  1610. .pm = &serial_omap_dev_pm_ops,
  1611. .of_match_table = of_match_ptr(omap_serial_of_match),
  1612. },
  1613. };
  1614. static int __init serial_omap_init(void)
  1615. {
  1616. int ret;
  1617. ret = uart_register_driver(&serial_omap_reg);
  1618. if (ret != 0)
  1619. return ret;
  1620. ret = platform_driver_register(&serial_omap_driver);
  1621. if (ret != 0)
  1622. uart_unregister_driver(&serial_omap_reg);
  1623. return ret;
  1624. }
  1625. static void __exit serial_omap_exit(void)
  1626. {
  1627. platform_driver_unregister(&serial_omap_driver);
  1628. uart_unregister_driver(&serial_omap_reg);
  1629. }
  1630. module_init(serial_omap_init);
  1631. module_exit(serial_omap_exit);
  1632. MODULE_DESCRIPTION("OMAP High Speed UART driver");
  1633. MODULE_LICENSE("GPL");
  1634. MODULE_AUTHOR("Texas Instruments Inc");