exynos_drm_fimc.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980
  1. /*
  2. * Copyright (C) 2012 Samsung Electronics Co.Ltd
  3. * Authors:
  4. * Eunchul Kim <chulspro.kim@samsung.com>
  5. * Jinyoung Jeon <jy0.jeon@samsung.com>
  6. * Sangmin Lee <lsmin.lee@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/pm_runtime.h>
  19. #include <plat/map-base.h>
  20. #include <drm/drmP.h>
  21. #include <drm/exynos_drm.h>
  22. #include "regs-fimc.h"
  23. #include "exynos_drm_ipp.h"
  24. #include "exynos_drm_fimc.h"
  25. /*
  26. * FIMC stands for Fully Interactive Mobile Camera and
  27. * supports image scaler/rotator and input/output DMA operations.
  28. * input DMA reads image data from the memory.
  29. * output DMA writes image data to memory.
  30. * FIMC supports image rotation and image effect functions.
  31. *
  32. * M2M operation : supports crop/scale/rotation/csc so on.
  33. * Memory ----> FIMC H/W ----> Memory.
  34. * Writeback operation : supports cloned screen with FIMD.
  35. * FIMD ----> FIMC H/W ----> Memory.
  36. * Output operation : supports direct display using local path.
  37. * Memory ----> FIMC H/W ----> FIMD.
  38. */
  39. /*
  40. * TODO
  41. * 1. check suspend/resume api if needed.
  42. * 2. need to check use case platform_device_id.
  43. * 3. check src/dst size with, height.
  44. * 4. added check_prepare api for right register.
  45. * 5. need to add supported list in prop_list.
  46. * 6. check prescaler/scaler optimization.
  47. */
  48. #define FIMC_MAX_DEVS 4
  49. #define FIMC_MAX_SRC 2
  50. #define FIMC_MAX_DST 32
  51. #define FIMC_SHFACTOR 10
  52. #define FIMC_BUF_STOP 1
  53. #define FIMC_BUF_START 2
  54. #define FIMC_REG_SZ 32
  55. #define FIMC_WIDTH_ITU_709 1280
  56. #define FIMC_REFRESH_MAX 60
  57. #define FIMC_REFRESH_MIN 12
  58. #define FIMC_CROP_MAX 8192
  59. #define FIMC_CROP_MIN 32
  60. #define FIMC_SCALE_MAX 4224
  61. #define FIMC_SCALE_MIN 32
  62. #define get_fimc_context(dev) platform_get_drvdata(to_platform_device(dev))
  63. #define get_ctx_from_ippdrv(ippdrv) container_of(ippdrv,\
  64. struct fimc_context, ippdrv);
  65. #define fimc_read(offset) readl(ctx->regs + (offset))
  66. #define fimc_write(cfg, offset) writel(cfg, ctx->regs + (offset))
  67. enum fimc_wb {
  68. FIMC_WB_NONE,
  69. FIMC_WB_A,
  70. FIMC_WB_B,
  71. };
  72. enum {
  73. FIMC_CLK_LCLK,
  74. FIMC_CLK_GATE,
  75. FIMC_CLK_WB_A,
  76. FIMC_CLK_WB_B,
  77. FIMC_CLK_MUX,
  78. FIMC_CLK_PARENT,
  79. FIMC_CLKS_MAX
  80. };
  81. static const char * const fimc_clock_names[] = {
  82. [FIMC_CLK_LCLK] = "sclk_fimc",
  83. [FIMC_CLK_GATE] = "fimc",
  84. [FIMC_CLK_WB_A] = "pxl_async0",
  85. [FIMC_CLK_WB_B] = "pxl_async1",
  86. [FIMC_CLK_MUX] = "mux",
  87. [FIMC_CLK_PARENT] = "parent",
  88. };
  89. #define FIMC_DEFAULT_LCLK_FREQUENCY 133000000UL
  90. /*
  91. * A structure of scaler.
  92. *
  93. * @range: narrow, wide.
  94. * @bypass: unused scaler path.
  95. * @up_h: horizontal scale up.
  96. * @up_v: vertical scale up.
  97. * @hratio: horizontal ratio.
  98. * @vratio: vertical ratio.
  99. */
  100. struct fimc_scaler {
  101. bool range;
  102. bool bypass;
  103. bool up_h;
  104. bool up_v;
  105. u32 hratio;
  106. u32 vratio;
  107. };
  108. /*
  109. * A structure of scaler capability.
  110. *
  111. * find user manual table 43-1.
  112. * @in_hori: scaler input horizontal size.
  113. * @bypass: scaler bypass mode.
  114. * @dst_h_wo_rot: target horizontal size without output rotation.
  115. * @dst_h_rot: target horizontal size with output rotation.
  116. * @rl_w_wo_rot: real width without input rotation.
  117. * @rl_h_rot: real height without output rotation.
  118. */
  119. struct fimc_capability {
  120. /* scaler */
  121. u32 in_hori;
  122. u32 bypass;
  123. /* output rotator */
  124. u32 dst_h_wo_rot;
  125. u32 dst_h_rot;
  126. /* input rotator */
  127. u32 rl_w_wo_rot;
  128. u32 rl_h_rot;
  129. };
  130. /*
  131. * A structure of fimc driver data.
  132. *
  133. * @parent_clk: name of parent clock.
  134. */
  135. struct fimc_driverdata {
  136. char *parent_clk;
  137. };
  138. /*
  139. * A structure of fimc context.
  140. *
  141. * @ippdrv: prepare initialization using ippdrv.
  142. * @regs_res: register resources.
  143. * @regs: memory mapped io registers.
  144. * @lock: locking of operations.
  145. * @clocks: fimc clocks.
  146. * @clk_frequency: LCLK clock frequency.
  147. * @sc: scaler infomations.
  148. * @pol: porarity of writeback.
  149. * @id: fimc id.
  150. * @irq: irq number.
  151. * @suspended: qos operations.
  152. */
  153. struct fimc_context {
  154. struct exynos_drm_ippdrv ippdrv;
  155. struct resource *regs_res;
  156. void __iomem *regs;
  157. struct mutex lock;
  158. struct clk *clocks[FIMC_CLKS_MAX];
  159. u32 clk_frequency;
  160. struct fimc_scaler sc;
  161. struct fimc_driverdata *ddata;
  162. struct exynos_drm_ipp_pol pol;
  163. int id;
  164. int irq;
  165. bool suspended;
  166. };
  167. static void fimc_sw_reset(struct fimc_context *ctx)
  168. {
  169. u32 cfg;
  170. DRM_DEBUG_KMS("%s\n", __func__);
  171. /* stop dma operation */
  172. cfg = fimc_read(EXYNOS_CISTATUS);
  173. if (EXYNOS_CISTATUS_GET_ENVID_STATUS(cfg)) {
  174. cfg = fimc_read(EXYNOS_MSCTRL);
  175. cfg &= ~EXYNOS_MSCTRL_ENVID;
  176. fimc_write(cfg, EXYNOS_MSCTRL);
  177. }
  178. cfg = fimc_read(EXYNOS_CISRCFMT);
  179. cfg |= EXYNOS_CISRCFMT_ITU601_8BIT;
  180. fimc_write(cfg, EXYNOS_CISRCFMT);
  181. /* disable image capture */
  182. cfg = fimc_read(EXYNOS_CIIMGCPT);
  183. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  184. fimc_write(cfg, EXYNOS_CIIMGCPT);
  185. /* s/w reset */
  186. cfg = fimc_read(EXYNOS_CIGCTRL);
  187. cfg |= (EXYNOS_CIGCTRL_SWRST);
  188. fimc_write(cfg, EXYNOS_CIGCTRL);
  189. /* s/w reset complete */
  190. cfg = fimc_read(EXYNOS_CIGCTRL);
  191. cfg &= ~EXYNOS_CIGCTRL_SWRST;
  192. fimc_write(cfg, EXYNOS_CIGCTRL);
  193. /* reset sequence */
  194. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  195. }
  196. static void fimc_set_camblk_fimd0_wb(struct fimc_context *ctx)
  197. {
  198. u32 camblk_cfg;
  199. DRM_DEBUG_KMS("%s\n", __func__);
  200. camblk_cfg = readl(SYSREG_CAMERA_BLK);
  201. camblk_cfg &= ~(SYSREG_FIMD0WB_DEST_MASK);
  202. camblk_cfg |= ctx->id << (SYSREG_FIMD0WB_DEST_SHIFT);
  203. writel(camblk_cfg, SYSREG_CAMERA_BLK);
  204. }
  205. static void fimc_set_type_ctrl(struct fimc_context *ctx, enum fimc_wb wb)
  206. {
  207. u32 cfg;
  208. DRM_DEBUG_KMS("%s:wb[%d]\n", __func__, wb);
  209. cfg = fimc_read(EXYNOS_CIGCTRL);
  210. cfg &= ~(EXYNOS_CIGCTRL_TESTPATTERN_MASK |
  211. EXYNOS_CIGCTRL_SELCAM_ITU_MASK |
  212. EXYNOS_CIGCTRL_SELCAM_MIPI_MASK |
  213. EXYNOS_CIGCTRL_SELCAM_FIMC_MASK |
  214. EXYNOS_CIGCTRL_SELWB_CAMIF_MASK |
  215. EXYNOS_CIGCTRL_SELWRITEBACK_MASK);
  216. switch (wb) {
  217. case FIMC_WB_A:
  218. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_A |
  219. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  220. break;
  221. case FIMC_WB_B:
  222. cfg |= (EXYNOS_CIGCTRL_SELWRITEBACK_B |
  223. EXYNOS_CIGCTRL_SELWB_CAMIF_WRITEBACK);
  224. break;
  225. case FIMC_WB_NONE:
  226. default:
  227. cfg |= (EXYNOS_CIGCTRL_SELCAM_ITU_A |
  228. EXYNOS_CIGCTRL_SELWRITEBACK_A |
  229. EXYNOS_CIGCTRL_SELCAM_MIPI_A |
  230. EXYNOS_CIGCTRL_SELCAM_FIMC_ITU);
  231. break;
  232. }
  233. fimc_write(cfg, EXYNOS_CIGCTRL);
  234. }
  235. static void fimc_set_polarity(struct fimc_context *ctx,
  236. struct exynos_drm_ipp_pol *pol)
  237. {
  238. u32 cfg;
  239. DRM_DEBUG_KMS("%s:inv_pclk[%d]inv_vsync[%d]\n",
  240. __func__, pol->inv_pclk, pol->inv_vsync);
  241. DRM_DEBUG_KMS("%s:inv_href[%d]inv_hsync[%d]\n",
  242. __func__, pol->inv_href, pol->inv_hsync);
  243. cfg = fimc_read(EXYNOS_CIGCTRL);
  244. cfg &= ~(EXYNOS_CIGCTRL_INVPOLPCLK | EXYNOS_CIGCTRL_INVPOLVSYNC |
  245. EXYNOS_CIGCTRL_INVPOLHREF | EXYNOS_CIGCTRL_INVPOLHSYNC);
  246. if (pol->inv_pclk)
  247. cfg |= EXYNOS_CIGCTRL_INVPOLPCLK;
  248. if (pol->inv_vsync)
  249. cfg |= EXYNOS_CIGCTRL_INVPOLVSYNC;
  250. if (pol->inv_href)
  251. cfg |= EXYNOS_CIGCTRL_INVPOLHREF;
  252. if (pol->inv_hsync)
  253. cfg |= EXYNOS_CIGCTRL_INVPOLHSYNC;
  254. fimc_write(cfg, EXYNOS_CIGCTRL);
  255. }
  256. static void fimc_handle_jpeg(struct fimc_context *ctx, bool enable)
  257. {
  258. u32 cfg;
  259. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  260. cfg = fimc_read(EXYNOS_CIGCTRL);
  261. if (enable)
  262. cfg |= EXYNOS_CIGCTRL_CAM_JPEG;
  263. else
  264. cfg &= ~EXYNOS_CIGCTRL_CAM_JPEG;
  265. fimc_write(cfg, EXYNOS_CIGCTRL);
  266. }
  267. static void fimc_handle_irq(struct fimc_context *ctx, bool enable,
  268. bool overflow, bool level)
  269. {
  270. u32 cfg;
  271. DRM_DEBUG_KMS("%s:enable[%d]overflow[%d]level[%d]\n", __func__,
  272. enable, overflow, level);
  273. cfg = fimc_read(EXYNOS_CIGCTRL);
  274. if (enable) {
  275. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_LEVEL);
  276. cfg |= EXYNOS_CIGCTRL_IRQ_ENABLE;
  277. if (overflow)
  278. cfg |= EXYNOS_CIGCTRL_IRQ_OVFEN;
  279. if (level)
  280. cfg |= EXYNOS_CIGCTRL_IRQ_LEVEL;
  281. } else
  282. cfg &= ~(EXYNOS_CIGCTRL_IRQ_OVFEN | EXYNOS_CIGCTRL_IRQ_ENABLE);
  283. fimc_write(cfg, EXYNOS_CIGCTRL);
  284. }
  285. static void fimc_clear_irq(struct fimc_context *ctx)
  286. {
  287. u32 cfg;
  288. DRM_DEBUG_KMS("%s\n", __func__);
  289. cfg = fimc_read(EXYNOS_CIGCTRL);
  290. cfg |= EXYNOS_CIGCTRL_IRQ_CLR;
  291. fimc_write(cfg, EXYNOS_CIGCTRL);
  292. }
  293. static bool fimc_check_ovf(struct fimc_context *ctx)
  294. {
  295. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  296. u32 cfg, status, flag;
  297. status = fimc_read(EXYNOS_CISTATUS);
  298. flag = EXYNOS_CISTATUS_OVFIY | EXYNOS_CISTATUS_OVFICB |
  299. EXYNOS_CISTATUS_OVFICR;
  300. DRM_DEBUG_KMS("%s:flag[0x%x]\n", __func__, flag);
  301. if (status & flag) {
  302. cfg = fimc_read(EXYNOS_CIWDOFST);
  303. cfg |= (EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  304. EXYNOS_CIWDOFST_CLROVFICR);
  305. fimc_write(cfg, EXYNOS_CIWDOFST);
  306. cfg = fimc_read(EXYNOS_CIWDOFST);
  307. cfg &= ~(EXYNOS_CIWDOFST_CLROVFIY | EXYNOS_CIWDOFST_CLROVFICB |
  308. EXYNOS_CIWDOFST_CLROVFICR);
  309. fimc_write(cfg, EXYNOS_CIWDOFST);
  310. dev_err(ippdrv->dev, "occured overflow at %d, status 0x%x.\n",
  311. ctx->id, status);
  312. return true;
  313. }
  314. return false;
  315. }
  316. static bool fimc_check_frame_end(struct fimc_context *ctx)
  317. {
  318. u32 cfg;
  319. cfg = fimc_read(EXYNOS_CISTATUS);
  320. DRM_DEBUG_KMS("%s:cfg[0x%x]\n", __func__, cfg);
  321. if (!(cfg & EXYNOS_CISTATUS_FRAMEEND))
  322. return false;
  323. cfg &= ~(EXYNOS_CISTATUS_FRAMEEND);
  324. fimc_write(cfg, EXYNOS_CISTATUS);
  325. return true;
  326. }
  327. static int fimc_get_buf_id(struct fimc_context *ctx)
  328. {
  329. u32 cfg;
  330. int frame_cnt, buf_id;
  331. DRM_DEBUG_KMS("%s\n", __func__);
  332. cfg = fimc_read(EXYNOS_CISTATUS2);
  333. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg);
  334. if (frame_cnt == 0)
  335. frame_cnt = EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg);
  336. DRM_DEBUG_KMS("%s:present[%d]before[%d]\n", __func__,
  337. EXYNOS_CISTATUS2_GET_FRAMECOUNT_PRESENT(cfg),
  338. EXYNOS_CISTATUS2_GET_FRAMECOUNT_BEFORE(cfg));
  339. if (frame_cnt == 0) {
  340. DRM_ERROR("failed to get frame count.\n");
  341. return -EIO;
  342. }
  343. buf_id = frame_cnt - 1;
  344. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  345. return buf_id;
  346. }
  347. static void fimc_handle_lastend(struct fimc_context *ctx, bool enable)
  348. {
  349. u32 cfg;
  350. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  351. cfg = fimc_read(EXYNOS_CIOCTRL);
  352. if (enable)
  353. cfg |= EXYNOS_CIOCTRL_LASTENDEN;
  354. else
  355. cfg &= ~EXYNOS_CIOCTRL_LASTENDEN;
  356. fimc_write(cfg, EXYNOS_CIOCTRL);
  357. }
  358. static int fimc_src_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  359. {
  360. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  361. u32 cfg;
  362. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  363. /* RGB */
  364. cfg = fimc_read(EXYNOS_CISCCTRL);
  365. cfg &= ~EXYNOS_CISCCTRL_INRGB_FMT_RGB_MASK;
  366. switch (fmt) {
  367. case DRM_FORMAT_RGB565:
  368. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB565;
  369. fimc_write(cfg, EXYNOS_CISCCTRL);
  370. return 0;
  371. case DRM_FORMAT_RGB888:
  372. case DRM_FORMAT_XRGB8888:
  373. cfg |= EXYNOS_CISCCTRL_INRGB_FMT_RGB888;
  374. fimc_write(cfg, EXYNOS_CISCCTRL);
  375. return 0;
  376. default:
  377. /* bypass */
  378. break;
  379. }
  380. /* YUV */
  381. cfg = fimc_read(EXYNOS_MSCTRL);
  382. cfg &= ~(EXYNOS_MSCTRL_ORDER2P_SHIFT_MASK |
  383. EXYNOS_MSCTRL_C_INT_IN_2PLANE |
  384. EXYNOS_MSCTRL_ORDER422_YCBYCR);
  385. switch (fmt) {
  386. case DRM_FORMAT_YUYV:
  387. cfg |= EXYNOS_MSCTRL_ORDER422_YCBYCR;
  388. break;
  389. case DRM_FORMAT_YVYU:
  390. cfg |= EXYNOS_MSCTRL_ORDER422_YCRYCB;
  391. break;
  392. case DRM_FORMAT_UYVY:
  393. cfg |= EXYNOS_MSCTRL_ORDER422_CBYCRY;
  394. break;
  395. case DRM_FORMAT_VYUY:
  396. case DRM_FORMAT_YUV444:
  397. cfg |= EXYNOS_MSCTRL_ORDER422_CRYCBY;
  398. break;
  399. case DRM_FORMAT_NV21:
  400. case DRM_FORMAT_NV61:
  401. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CRCB |
  402. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  403. break;
  404. case DRM_FORMAT_YUV422:
  405. case DRM_FORMAT_YUV420:
  406. case DRM_FORMAT_YVU420:
  407. cfg |= EXYNOS_MSCTRL_C_INT_IN_3PLANE;
  408. break;
  409. case DRM_FORMAT_NV12:
  410. case DRM_FORMAT_NV12MT:
  411. case DRM_FORMAT_NV16:
  412. cfg |= (EXYNOS_MSCTRL_ORDER2P_LSB_CBCR |
  413. EXYNOS_MSCTRL_C_INT_IN_2PLANE);
  414. break;
  415. default:
  416. dev_err(ippdrv->dev, "inavlid source yuv order 0x%x.\n", fmt);
  417. return -EINVAL;
  418. }
  419. fimc_write(cfg, EXYNOS_MSCTRL);
  420. return 0;
  421. }
  422. static int fimc_src_set_fmt(struct device *dev, u32 fmt)
  423. {
  424. struct fimc_context *ctx = get_fimc_context(dev);
  425. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  426. u32 cfg;
  427. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  428. cfg = fimc_read(EXYNOS_MSCTRL);
  429. cfg &= ~EXYNOS_MSCTRL_INFORMAT_RGB;
  430. switch (fmt) {
  431. case DRM_FORMAT_RGB565:
  432. case DRM_FORMAT_RGB888:
  433. case DRM_FORMAT_XRGB8888:
  434. cfg |= EXYNOS_MSCTRL_INFORMAT_RGB;
  435. break;
  436. case DRM_FORMAT_YUV444:
  437. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  438. break;
  439. case DRM_FORMAT_YUYV:
  440. case DRM_FORMAT_YVYU:
  441. case DRM_FORMAT_UYVY:
  442. case DRM_FORMAT_VYUY:
  443. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422_1PLANE;
  444. break;
  445. case DRM_FORMAT_NV16:
  446. case DRM_FORMAT_NV61:
  447. case DRM_FORMAT_YUV422:
  448. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR422;
  449. break;
  450. case DRM_FORMAT_YUV420:
  451. case DRM_FORMAT_YVU420:
  452. case DRM_FORMAT_NV12:
  453. case DRM_FORMAT_NV21:
  454. case DRM_FORMAT_NV12MT:
  455. cfg |= EXYNOS_MSCTRL_INFORMAT_YCBCR420;
  456. break;
  457. default:
  458. dev_err(ippdrv->dev, "inavlid source format 0x%x.\n", fmt);
  459. return -EINVAL;
  460. }
  461. fimc_write(cfg, EXYNOS_MSCTRL);
  462. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  463. cfg &= ~EXYNOS_CIDMAPARAM_R_MODE_MASK;
  464. if (fmt == DRM_FORMAT_NV12MT)
  465. cfg |= EXYNOS_CIDMAPARAM_R_MODE_64X32;
  466. else
  467. cfg |= EXYNOS_CIDMAPARAM_R_MODE_LINEAR;
  468. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  469. return fimc_src_set_fmt_order(ctx, fmt);
  470. }
  471. static int fimc_src_set_transf(struct device *dev,
  472. enum drm_exynos_degree degree,
  473. enum drm_exynos_flip flip, bool *swap)
  474. {
  475. struct fimc_context *ctx = get_fimc_context(dev);
  476. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  477. u32 cfg1, cfg2;
  478. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  479. degree, flip);
  480. cfg1 = fimc_read(EXYNOS_MSCTRL);
  481. cfg1 &= ~(EXYNOS_MSCTRL_FLIP_X_MIRROR |
  482. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  483. cfg2 = fimc_read(EXYNOS_CITRGFMT);
  484. cfg2 &= ~EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  485. switch (degree) {
  486. case EXYNOS_DRM_DEGREE_0:
  487. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  488. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  489. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  490. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  491. break;
  492. case EXYNOS_DRM_DEGREE_90:
  493. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  494. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  495. cfg1 |= EXYNOS_MSCTRL_FLIP_X_MIRROR;
  496. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  497. cfg1 |= EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  498. break;
  499. case EXYNOS_DRM_DEGREE_180:
  500. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  501. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  502. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  503. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  504. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  505. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  506. break;
  507. case EXYNOS_DRM_DEGREE_270:
  508. cfg1 |= (EXYNOS_MSCTRL_FLIP_X_MIRROR |
  509. EXYNOS_MSCTRL_FLIP_Y_MIRROR);
  510. cfg2 |= EXYNOS_CITRGFMT_INROT90_CLOCKWISE;
  511. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  512. cfg1 &= ~EXYNOS_MSCTRL_FLIP_X_MIRROR;
  513. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  514. cfg1 &= ~EXYNOS_MSCTRL_FLIP_Y_MIRROR;
  515. break;
  516. default:
  517. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  518. return -EINVAL;
  519. }
  520. fimc_write(cfg1, EXYNOS_MSCTRL);
  521. fimc_write(cfg2, EXYNOS_CITRGFMT);
  522. *swap = (cfg2 & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) ? 1 : 0;
  523. return 0;
  524. }
  525. static int fimc_set_window(struct fimc_context *ctx,
  526. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  527. {
  528. u32 cfg, h1, h2, v1, v2;
  529. /* cropped image */
  530. h1 = pos->x;
  531. h2 = sz->hsize - pos->w - pos->x;
  532. v1 = pos->y;
  533. v2 = sz->vsize - pos->h - pos->y;
  534. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]hsize[%d]vsize[%d]\n",
  535. __func__, pos->x, pos->y, pos->w, pos->h, sz->hsize, sz->vsize);
  536. DRM_DEBUG_KMS("%s:h1[%d]h2[%d]v1[%d]v2[%d]\n", __func__,
  537. h1, h2, v1, v2);
  538. /*
  539. * set window offset 1, 2 size
  540. * check figure 43-21 in user manual
  541. */
  542. cfg = fimc_read(EXYNOS_CIWDOFST);
  543. cfg &= ~(EXYNOS_CIWDOFST_WINHOROFST_MASK |
  544. EXYNOS_CIWDOFST_WINVEROFST_MASK);
  545. cfg |= (EXYNOS_CIWDOFST_WINHOROFST(h1) |
  546. EXYNOS_CIWDOFST_WINVEROFST(v1));
  547. cfg |= EXYNOS_CIWDOFST_WINOFSEN;
  548. fimc_write(cfg, EXYNOS_CIWDOFST);
  549. cfg = (EXYNOS_CIWDOFST2_WINHOROFST2(h2) |
  550. EXYNOS_CIWDOFST2_WINVEROFST2(v2));
  551. fimc_write(cfg, EXYNOS_CIWDOFST2);
  552. return 0;
  553. }
  554. static int fimc_src_set_size(struct device *dev, int swap,
  555. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  556. {
  557. struct fimc_context *ctx = get_fimc_context(dev);
  558. struct drm_exynos_pos img_pos = *pos;
  559. struct drm_exynos_sz img_sz = *sz;
  560. u32 cfg;
  561. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  562. __func__, swap, sz->hsize, sz->vsize);
  563. /* original size */
  564. cfg = (EXYNOS_ORGISIZE_HORIZONTAL(img_sz.hsize) |
  565. EXYNOS_ORGISIZE_VERTICAL(img_sz.vsize));
  566. fimc_write(cfg, EXYNOS_ORGISIZE);
  567. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n", __func__,
  568. pos->x, pos->y, pos->w, pos->h);
  569. if (swap) {
  570. img_pos.w = pos->h;
  571. img_pos.h = pos->w;
  572. img_sz.hsize = sz->vsize;
  573. img_sz.vsize = sz->hsize;
  574. }
  575. /* set input DMA image size */
  576. cfg = fimc_read(EXYNOS_CIREAL_ISIZE);
  577. cfg &= ~(EXYNOS_CIREAL_ISIZE_HEIGHT_MASK |
  578. EXYNOS_CIREAL_ISIZE_WIDTH_MASK);
  579. cfg |= (EXYNOS_CIREAL_ISIZE_WIDTH(img_pos.w) |
  580. EXYNOS_CIREAL_ISIZE_HEIGHT(img_pos.h));
  581. fimc_write(cfg, EXYNOS_CIREAL_ISIZE);
  582. /*
  583. * set input FIFO image size
  584. * for now, we support only ITU601 8 bit mode
  585. */
  586. cfg = (EXYNOS_CISRCFMT_ITU601_8BIT |
  587. EXYNOS_CISRCFMT_SOURCEHSIZE(img_sz.hsize) |
  588. EXYNOS_CISRCFMT_SOURCEVSIZE(img_sz.vsize));
  589. fimc_write(cfg, EXYNOS_CISRCFMT);
  590. /* offset Y(RGB), Cb, Cr */
  591. cfg = (EXYNOS_CIIYOFF_HORIZONTAL(img_pos.x) |
  592. EXYNOS_CIIYOFF_VERTICAL(img_pos.y));
  593. fimc_write(cfg, EXYNOS_CIIYOFF);
  594. cfg = (EXYNOS_CIICBOFF_HORIZONTAL(img_pos.x) |
  595. EXYNOS_CIICBOFF_VERTICAL(img_pos.y));
  596. fimc_write(cfg, EXYNOS_CIICBOFF);
  597. cfg = (EXYNOS_CIICROFF_HORIZONTAL(img_pos.x) |
  598. EXYNOS_CIICROFF_VERTICAL(img_pos.y));
  599. fimc_write(cfg, EXYNOS_CIICROFF);
  600. return fimc_set_window(ctx, &img_pos, &img_sz);
  601. }
  602. static int fimc_src_set_addr(struct device *dev,
  603. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  604. enum drm_exynos_ipp_buf_type buf_type)
  605. {
  606. struct fimc_context *ctx = get_fimc_context(dev);
  607. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  608. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  609. struct drm_exynos_ipp_property *property;
  610. struct drm_exynos_ipp_config *config;
  611. if (!c_node) {
  612. DRM_ERROR("failed to get c_node.\n");
  613. return -EINVAL;
  614. }
  615. property = &c_node->property;
  616. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  617. property->prop_id, buf_id, buf_type);
  618. if (buf_id > FIMC_MAX_SRC) {
  619. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  620. return -ENOMEM;
  621. }
  622. /* address register set */
  623. switch (buf_type) {
  624. case IPP_BUF_ENQUEUE:
  625. config = &property->config[EXYNOS_DRM_OPS_SRC];
  626. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  627. EXYNOS_CIIYSA(buf_id));
  628. if (config->fmt == DRM_FORMAT_YVU420) {
  629. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  630. EXYNOS_CIICBSA(buf_id));
  631. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  632. EXYNOS_CIICRSA(buf_id));
  633. } else {
  634. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  635. EXYNOS_CIICBSA(buf_id));
  636. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  637. EXYNOS_CIICRSA(buf_id));
  638. }
  639. break;
  640. case IPP_BUF_DEQUEUE:
  641. fimc_write(0x0, EXYNOS_CIIYSA(buf_id));
  642. fimc_write(0x0, EXYNOS_CIICBSA(buf_id));
  643. fimc_write(0x0, EXYNOS_CIICRSA(buf_id));
  644. break;
  645. default:
  646. /* bypass */
  647. break;
  648. }
  649. return 0;
  650. }
  651. static struct exynos_drm_ipp_ops fimc_src_ops = {
  652. .set_fmt = fimc_src_set_fmt,
  653. .set_transf = fimc_src_set_transf,
  654. .set_size = fimc_src_set_size,
  655. .set_addr = fimc_src_set_addr,
  656. };
  657. static int fimc_dst_set_fmt_order(struct fimc_context *ctx, u32 fmt)
  658. {
  659. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  660. u32 cfg;
  661. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  662. /* RGB */
  663. cfg = fimc_read(EXYNOS_CISCCTRL);
  664. cfg &= ~EXYNOS_CISCCTRL_OUTRGB_FMT_RGB_MASK;
  665. switch (fmt) {
  666. case DRM_FORMAT_RGB565:
  667. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB565;
  668. fimc_write(cfg, EXYNOS_CISCCTRL);
  669. return 0;
  670. case DRM_FORMAT_RGB888:
  671. cfg |= EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888;
  672. fimc_write(cfg, EXYNOS_CISCCTRL);
  673. return 0;
  674. case DRM_FORMAT_XRGB8888:
  675. cfg |= (EXYNOS_CISCCTRL_OUTRGB_FMT_RGB888 |
  676. EXYNOS_CISCCTRL_EXTRGB_EXTENSION);
  677. fimc_write(cfg, EXYNOS_CISCCTRL);
  678. break;
  679. default:
  680. /* bypass */
  681. break;
  682. }
  683. /* YUV */
  684. cfg = fimc_read(EXYNOS_CIOCTRL);
  685. cfg &= ~(EXYNOS_CIOCTRL_ORDER2P_MASK |
  686. EXYNOS_CIOCTRL_ORDER422_MASK |
  687. EXYNOS_CIOCTRL_YCBCR_PLANE_MASK);
  688. switch (fmt) {
  689. case DRM_FORMAT_XRGB8888:
  690. cfg |= EXYNOS_CIOCTRL_ALPHA_OUT;
  691. break;
  692. case DRM_FORMAT_YUYV:
  693. cfg |= EXYNOS_CIOCTRL_ORDER422_YCBYCR;
  694. break;
  695. case DRM_FORMAT_YVYU:
  696. cfg |= EXYNOS_CIOCTRL_ORDER422_YCRYCB;
  697. break;
  698. case DRM_FORMAT_UYVY:
  699. cfg |= EXYNOS_CIOCTRL_ORDER422_CBYCRY;
  700. break;
  701. case DRM_FORMAT_VYUY:
  702. cfg |= EXYNOS_CIOCTRL_ORDER422_CRYCBY;
  703. break;
  704. case DRM_FORMAT_NV21:
  705. case DRM_FORMAT_NV61:
  706. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CRCB;
  707. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  708. break;
  709. case DRM_FORMAT_YUV422:
  710. case DRM_FORMAT_YUV420:
  711. case DRM_FORMAT_YVU420:
  712. cfg |= EXYNOS_CIOCTRL_YCBCR_3PLANE;
  713. break;
  714. case DRM_FORMAT_NV12:
  715. case DRM_FORMAT_NV12MT:
  716. case DRM_FORMAT_NV16:
  717. cfg |= EXYNOS_CIOCTRL_ORDER2P_LSB_CBCR;
  718. cfg |= EXYNOS_CIOCTRL_YCBCR_2PLANE;
  719. break;
  720. default:
  721. dev_err(ippdrv->dev, "inavlid target yuv order 0x%x.\n", fmt);
  722. return -EINVAL;
  723. }
  724. fimc_write(cfg, EXYNOS_CIOCTRL);
  725. return 0;
  726. }
  727. static int fimc_dst_set_fmt(struct device *dev, u32 fmt)
  728. {
  729. struct fimc_context *ctx = get_fimc_context(dev);
  730. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  731. u32 cfg;
  732. DRM_DEBUG_KMS("%s:fmt[0x%x]\n", __func__, fmt);
  733. cfg = fimc_read(EXYNOS_CIEXTEN);
  734. if (fmt == DRM_FORMAT_AYUV) {
  735. cfg |= EXYNOS_CIEXTEN_YUV444_OUT;
  736. fimc_write(cfg, EXYNOS_CIEXTEN);
  737. } else {
  738. cfg &= ~EXYNOS_CIEXTEN_YUV444_OUT;
  739. fimc_write(cfg, EXYNOS_CIEXTEN);
  740. cfg = fimc_read(EXYNOS_CITRGFMT);
  741. cfg &= ~EXYNOS_CITRGFMT_OUTFORMAT_MASK;
  742. switch (fmt) {
  743. case DRM_FORMAT_RGB565:
  744. case DRM_FORMAT_RGB888:
  745. case DRM_FORMAT_XRGB8888:
  746. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_RGB;
  747. break;
  748. case DRM_FORMAT_YUYV:
  749. case DRM_FORMAT_YVYU:
  750. case DRM_FORMAT_UYVY:
  751. case DRM_FORMAT_VYUY:
  752. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422_1PLANE;
  753. break;
  754. case DRM_FORMAT_NV16:
  755. case DRM_FORMAT_NV61:
  756. case DRM_FORMAT_YUV422:
  757. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR422;
  758. break;
  759. case DRM_FORMAT_YUV420:
  760. case DRM_FORMAT_YVU420:
  761. case DRM_FORMAT_NV12:
  762. case DRM_FORMAT_NV12MT:
  763. case DRM_FORMAT_NV21:
  764. cfg |= EXYNOS_CITRGFMT_OUTFORMAT_YCBCR420;
  765. break;
  766. default:
  767. dev_err(ippdrv->dev, "inavlid target format 0x%x.\n",
  768. fmt);
  769. return -EINVAL;
  770. }
  771. fimc_write(cfg, EXYNOS_CITRGFMT);
  772. }
  773. cfg = fimc_read(EXYNOS_CIDMAPARAM);
  774. cfg &= ~EXYNOS_CIDMAPARAM_W_MODE_MASK;
  775. if (fmt == DRM_FORMAT_NV12MT)
  776. cfg |= EXYNOS_CIDMAPARAM_W_MODE_64X32;
  777. else
  778. cfg |= EXYNOS_CIDMAPARAM_W_MODE_LINEAR;
  779. fimc_write(cfg, EXYNOS_CIDMAPARAM);
  780. return fimc_dst_set_fmt_order(ctx, fmt);
  781. }
  782. static int fimc_dst_set_transf(struct device *dev,
  783. enum drm_exynos_degree degree,
  784. enum drm_exynos_flip flip, bool *swap)
  785. {
  786. struct fimc_context *ctx = get_fimc_context(dev);
  787. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  788. u32 cfg;
  789. DRM_DEBUG_KMS("%s:degree[%d]flip[0x%x]\n", __func__,
  790. degree, flip);
  791. cfg = fimc_read(EXYNOS_CITRGFMT);
  792. cfg &= ~EXYNOS_CITRGFMT_FLIP_MASK;
  793. cfg &= ~EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  794. switch (degree) {
  795. case EXYNOS_DRM_DEGREE_0:
  796. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  797. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  798. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  799. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  800. break;
  801. case EXYNOS_DRM_DEGREE_90:
  802. cfg |= EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE;
  803. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  804. cfg |= EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  805. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  806. cfg |= EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  807. break;
  808. case EXYNOS_DRM_DEGREE_180:
  809. cfg |= (EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  810. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  811. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  812. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  813. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  814. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  815. break;
  816. case EXYNOS_DRM_DEGREE_270:
  817. cfg |= (EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE |
  818. EXYNOS_CITRGFMT_FLIP_X_MIRROR |
  819. EXYNOS_CITRGFMT_FLIP_Y_MIRROR);
  820. if (flip & EXYNOS_DRM_FLIP_VERTICAL)
  821. cfg &= ~EXYNOS_CITRGFMT_FLIP_X_MIRROR;
  822. if (flip & EXYNOS_DRM_FLIP_HORIZONTAL)
  823. cfg &= ~EXYNOS_CITRGFMT_FLIP_Y_MIRROR;
  824. break;
  825. default:
  826. dev_err(ippdrv->dev, "inavlid degree value %d.\n", degree);
  827. return -EINVAL;
  828. }
  829. fimc_write(cfg, EXYNOS_CITRGFMT);
  830. *swap = (cfg & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) ? 1 : 0;
  831. return 0;
  832. }
  833. static int fimc_get_ratio_shift(u32 src, u32 dst, u32 *ratio, u32 *shift)
  834. {
  835. DRM_DEBUG_KMS("%s:src[%d]dst[%d]\n", __func__, src, dst);
  836. if (src >= dst * 64) {
  837. DRM_ERROR("failed to make ratio and shift.\n");
  838. return -EINVAL;
  839. } else if (src >= dst * 32) {
  840. *ratio = 32;
  841. *shift = 5;
  842. } else if (src >= dst * 16) {
  843. *ratio = 16;
  844. *shift = 4;
  845. } else if (src >= dst * 8) {
  846. *ratio = 8;
  847. *shift = 3;
  848. } else if (src >= dst * 4) {
  849. *ratio = 4;
  850. *shift = 2;
  851. } else if (src >= dst * 2) {
  852. *ratio = 2;
  853. *shift = 1;
  854. } else {
  855. *ratio = 1;
  856. *shift = 0;
  857. }
  858. return 0;
  859. }
  860. static int fimc_set_prescaler(struct fimc_context *ctx, struct fimc_scaler *sc,
  861. struct drm_exynos_pos *src, struct drm_exynos_pos *dst)
  862. {
  863. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  864. u32 cfg, cfg_ext, shfactor;
  865. u32 pre_dst_width, pre_dst_height;
  866. u32 pre_hratio, hfactor, pre_vratio, vfactor;
  867. int ret = 0;
  868. u32 src_w, src_h, dst_w, dst_h;
  869. cfg_ext = fimc_read(EXYNOS_CITRGFMT);
  870. if (cfg_ext & EXYNOS_CITRGFMT_INROT90_CLOCKWISE) {
  871. src_w = src->h;
  872. src_h = src->w;
  873. } else {
  874. src_w = src->w;
  875. src_h = src->h;
  876. }
  877. if (cfg_ext & EXYNOS_CITRGFMT_OUTROT90_CLOCKWISE) {
  878. dst_w = dst->h;
  879. dst_h = dst->w;
  880. } else {
  881. dst_w = dst->w;
  882. dst_h = dst->h;
  883. }
  884. ret = fimc_get_ratio_shift(src_w, dst_w, &pre_hratio, &hfactor);
  885. if (ret) {
  886. dev_err(ippdrv->dev, "failed to get ratio horizontal.\n");
  887. return ret;
  888. }
  889. ret = fimc_get_ratio_shift(src_h, dst_h, &pre_vratio, &vfactor);
  890. if (ret) {
  891. dev_err(ippdrv->dev, "failed to get ratio vertical.\n");
  892. return ret;
  893. }
  894. pre_dst_width = src_w / pre_hratio;
  895. pre_dst_height = src_h / pre_vratio;
  896. DRM_DEBUG_KMS("%s:pre_dst_width[%d]pre_dst_height[%d]\n", __func__,
  897. pre_dst_width, pre_dst_height);
  898. DRM_DEBUG_KMS("%s:pre_hratio[%d]hfactor[%d]pre_vratio[%d]vfactor[%d]\n",
  899. __func__, pre_hratio, hfactor, pre_vratio, vfactor);
  900. sc->hratio = (src_w << 14) / (dst_w << hfactor);
  901. sc->vratio = (src_h << 14) / (dst_h << vfactor);
  902. sc->up_h = (dst_w >= src_w) ? true : false;
  903. sc->up_v = (dst_h >= src_h) ? true : false;
  904. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]up_h[%d]up_v[%d]\n",
  905. __func__, sc->hratio, sc->vratio, sc->up_h, sc->up_v);
  906. shfactor = FIMC_SHFACTOR - (hfactor + vfactor);
  907. DRM_DEBUG_KMS("%s:shfactor[%d]\n", __func__, shfactor);
  908. cfg = (EXYNOS_CISCPRERATIO_SHFACTOR(shfactor) |
  909. EXYNOS_CISCPRERATIO_PREHORRATIO(pre_hratio) |
  910. EXYNOS_CISCPRERATIO_PREVERRATIO(pre_vratio));
  911. fimc_write(cfg, EXYNOS_CISCPRERATIO);
  912. cfg = (EXYNOS_CISCPREDST_PREDSTWIDTH(pre_dst_width) |
  913. EXYNOS_CISCPREDST_PREDSTHEIGHT(pre_dst_height));
  914. fimc_write(cfg, EXYNOS_CISCPREDST);
  915. return ret;
  916. }
  917. static void fimc_set_scaler(struct fimc_context *ctx, struct fimc_scaler *sc)
  918. {
  919. u32 cfg, cfg_ext;
  920. DRM_DEBUG_KMS("%s:range[%d]bypass[%d]up_h[%d]up_v[%d]\n",
  921. __func__, sc->range, sc->bypass, sc->up_h, sc->up_v);
  922. DRM_DEBUG_KMS("%s:hratio[%d]vratio[%d]\n",
  923. __func__, sc->hratio, sc->vratio);
  924. cfg = fimc_read(EXYNOS_CISCCTRL);
  925. cfg &= ~(EXYNOS_CISCCTRL_SCALERBYPASS |
  926. EXYNOS_CISCCTRL_SCALEUP_H | EXYNOS_CISCCTRL_SCALEUP_V |
  927. EXYNOS_CISCCTRL_MAIN_V_RATIO_MASK |
  928. EXYNOS_CISCCTRL_MAIN_H_RATIO_MASK |
  929. EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  930. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  931. if (sc->range)
  932. cfg |= (EXYNOS_CISCCTRL_CSCR2Y_WIDE |
  933. EXYNOS_CISCCTRL_CSCY2R_WIDE);
  934. if (sc->bypass)
  935. cfg |= EXYNOS_CISCCTRL_SCALERBYPASS;
  936. if (sc->up_h)
  937. cfg |= EXYNOS_CISCCTRL_SCALEUP_H;
  938. if (sc->up_v)
  939. cfg |= EXYNOS_CISCCTRL_SCALEUP_V;
  940. cfg |= (EXYNOS_CISCCTRL_MAINHORRATIO((sc->hratio >> 6)) |
  941. EXYNOS_CISCCTRL_MAINVERRATIO((sc->vratio >> 6)));
  942. fimc_write(cfg, EXYNOS_CISCCTRL);
  943. cfg_ext = fimc_read(EXYNOS_CIEXTEN);
  944. cfg_ext &= ~EXYNOS_CIEXTEN_MAINHORRATIO_EXT_MASK;
  945. cfg_ext &= ~EXYNOS_CIEXTEN_MAINVERRATIO_EXT_MASK;
  946. cfg_ext |= (EXYNOS_CIEXTEN_MAINHORRATIO_EXT(sc->hratio) |
  947. EXYNOS_CIEXTEN_MAINVERRATIO_EXT(sc->vratio));
  948. fimc_write(cfg_ext, EXYNOS_CIEXTEN);
  949. }
  950. static int fimc_dst_set_size(struct device *dev, int swap,
  951. struct drm_exynos_pos *pos, struct drm_exynos_sz *sz)
  952. {
  953. struct fimc_context *ctx = get_fimc_context(dev);
  954. struct drm_exynos_pos img_pos = *pos;
  955. struct drm_exynos_sz img_sz = *sz;
  956. u32 cfg;
  957. DRM_DEBUG_KMS("%s:swap[%d]hsize[%d]vsize[%d]\n",
  958. __func__, swap, sz->hsize, sz->vsize);
  959. /* original size */
  960. cfg = (EXYNOS_ORGOSIZE_HORIZONTAL(img_sz.hsize) |
  961. EXYNOS_ORGOSIZE_VERTICAL(img_sz.vsize));
  962. fimc_write(cfg, EXYNOS_ORGOSIZE);
  963. DRM_DEBUG_KMS("%s:x[%d]y[%d]w[%d]h[%d]\n",
  964. __func__, pos->x, pos->y, pos->w, pos->h);
  965. /* CSC ITU */
  966. cfg = fimc_read(EXYNOS_CIGCTRL);
  967. cfg &= ~EXYNOS_CIGCTRL_CSC_MASK;
  968. if (sz->hsize >= FIMC_WIDTH_ITU_709)
  969. cfg |= EXYNOS_CIGCTRL_CSC_ITU709;
  970. else
  971. cfg |= EXYNOS_CIGCTRL_CSC_ITU601;
  972. fimc_write(cfg, EXYNOS_CIGCTRL);
  973. if (swap) {
  974. img_pos.w = pos->h;
  975. img_pos.h = pos->w;
  976. img_sz.hsize = sz->vsize;
  977. img_sz.vsize = sz->hsize;
  978. }
  979. /* target image size */
  980. cfg = fimc_read(EXYNOS_CITRGFMT);
  981. cfg &= ~(EXYNOS_CITRGFMT_TARGETH_MASK |
  982. EXYNOS_CITRGFMT_TARGETV_MASK);
  983. cfg |= (EXYNOS_CITRGFMT_TARGETHSIZE(img_pos.w) |
  984. EXYNOS_CITRGFMT_TARGETVSIZE(img_pos.h));
  985. fimc_write(cfg, EXYNOS_CITRGFMT);
  986. /* target area */
  987. cfg = EXYNOS_CITAREA_TARGET_AREA(img_pos.w * img_pos.h);
  988. fimc_write(cfg, EXYNOS_CITAREA);
  989. /* offset Y(RGB), Cb, Cr */
  990. cfg = (EXYNOS_CIOYOFF_HORIZONTAL(img_pos.x) |
  991. EXYNOS_CIOYOFF_VERTICAL(img_pos.y));
  992. fimc_write(cfg, EXYNOS_CIOYOFF);
  993. cfg = (EXYNOS_CIOCBOFF_HORIZONTAL(img_pos.x) |
  994. EXYNOS_CIOCBOFF_VERTICAL(img_pos.y));
  995. fimc_write(cfg, EXYNOS_CIOCBOFF);
  996. cfg = (EXYNOS_CIOCROFF_HORIZONTAL(img_pos.x) |
  997. EXYNOS_CIOCROFF_VERTICAL(img_pos.y));
  998. fimc_write(cfg, EXYNOS_CIOCROFF);
  999. return 0;
  1000. }
  1001. static int fimc_dst_get_buf_seq(struct fimc_context *ctx)
  1002. {
  1003. u32 cfg, i, buf_num = 0;
  1004. u32 mask = 0x00000001;
  1005. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1006. for (i = 0; i < FIMC_REG_SZ; i++)
  1007. if (cfg & (mask << i))
  1008. buf_num++;
  1009. DRM_DEBUG_KMS("%s:buf_num[%d]\n", __func__, buf_num);
  1010. return buf_num;
  1011. }
  1012. static int fimc_dst_set_buf_seq(struct fimc_context *ctx, u32 buf_id,
  1013. enum drm_exynos_ipp_buf_type buf_type)
  1014. {
  1015. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1016. bool enable;
  1017. u32 cfg;
  1018. u32 mask = 0x00000001 << buf_id;
  1019. int ret = 0;
  1020. DRM_DEBUG_KMS("%s:buf_id[%d]buf_type[%d]\n", __func__,
  1021. buf_id, buf_type);
  1022. mutex_lock(&ctx->lock);
  1023. /* mask register set */
  1024. cfg = fimc_read(EXYNOS_CIFCNTSEQ);
  1025. switch (buf_type) {
  1026. case IPP_BUF_ENQUEUE:
  1027. enable = true;
  1028. break;
  1029. case IPP_BUF_DEQUEUE:
  1030. enable = false;
  1031. break;
  1032. default:
  1033. dev_err(ippdrv->dev, "invalid buf ctrl parameter.\n");
  1034. ret = -EINVAL;
  1035. goto err_unlock;
  1036. }
  1037. /* sequence id */
  1038. cfg &= ~mask;
  1039. cfg |= (enable << buf_id);
  1040. fimc_write(cfg, EXYNOS_CIFCNTSEQ);
  1041. /* interrupt enable */
  1042. if (buf_type == IPP_BUF_ENQUEUE &&
  1043. fimc_dst_get_buf_seq(ctx) >= FIMC_BUF_START)
  1044. fimc_handle_irq(ctx, true, false, true);
  1045. /* interrupt disable */
  1046. if (buf_type == IPP_BUF_DEQUEUE &&
  1047. fimc_dst_get_buf_seq(ctx) <= FIMC_BUF_STOP)
  1048. fimc_handle_irq(ctx, false, false, true);
  1049. err_unlock:
  1050. mutex_unlock(&ctx->lock);
  1051. return ret;
  1052. }
  1053. static int fimc_dst_set_addr(struct device *dev,
  1054. struct drm_exynos_ipp_buf_info *buf_info, u32 buf_id,
  1055. enum drm_exynos_ipp_buf_type buf_type)
  1056. {
  1057. struct fimc_context *ctx = get_fimc_context(dev);
  1058. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1059. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1060. struct drm_exynos_ipp_property *property;
  1061. struct drm_exynos_ipp_config *config;
  1062. if (!c_node) {
  1063. DRM_ERROR("failed to get c_node.\n");
  1064. return -EINVAL;
  1065. }
  1066. property = &c_node->property;
  1067. DRM_DEBUG_KMS("%s:prop_id[%d]buf_id[%d]buf_type[%d]\n", __func__,
  1068. property->prop_id, buf_id, buf_type);
  1069. if (buf_id > FIMC_MAX_DST) {
  1070. dev_info(ippdrv->dev, "inavlid buf_id %d.\n", buf_id);
  1071. return -ENOMEM;
  1072. }
  1073. /* address register set */
  1074. switch (buf_type) {
  1075. case IPP_BUF_ENQUEUE:
  1076. config = &property->config[EXYNOS_DRM_OPS_DST];
  1077. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_Y],
  1078. EXYNOS_CIOYSA(buf_id));
  1079. if (config->fmt == DRM_FORMAT_YVU420) {
  1080. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1081. EXYNOS_CIOCBSA(buf_id));
  1082. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1083. EXYNOS_CIOCRSA(buf_id));
  1084. } else {
  1085. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CB],
  1086. EXYNOS_CIOCBSA(buf_id));
  1087. fimc_write(buf_info->base[EXYNOS_DRM_PLANAR_CR],
  1088. EXYNOS_CIOCRSA(buf_id));
  1089. }
  1090. break;
  1091. case IPP_BUF_DEQUEUE:
  1092. fimc_write(0x0, EXYNOS_CIOYSA(buf_id));
  1093. fimc_write(0x0, EXYNOS_CIOCBSA(buf_id));
  1094. fimc_write(0x0, EXYNOS_CIOCRSA(buf_id));
  1095. break;
  1096. default:
  1097. /* bypass */
  1098. break;
  1099. }
  1100. return fimc_dst_set_buf_seq(ctx, buf_id, buf_type);
  1101. }
  1102. static struct exynos_drm_ipp_ops fimc_dst_ops = {
  1103. .set_fmt = fimc_dst_set_fmt,
  1104. .set_transf = fimc_dst_set_transf,
  1105. .set_size = fimc_dst_set_size,
  1106. .set_addr = fimc_dst_set_addr,
  1107. };
  1108. static int fimc_clk_ctrl(struct fimc_context *ctx, bool enable)
  1109. {
  1110. DRM_DEBUG_KMS("%s:enable[%d]\n", __func__, enable);
  1111. if (enable) {
  1112. clk_prepare_enable(ctx->clocks[FIMC_CLK_GATE]);
  1113. clk_prepare_enable(ctx->clocks[FIMC_CLK_WB_A]);
  1114. ctx->suspended = false;
  1115. } else {
  1116. clk_disable_unprepare(ctx->clocks[FIMC_CLK_GATE]);
  1117. clk_disable_unprepare(ctx->clocks[FIMC_CLK_WB_A]);
  1118. ctx->suspended = true;
  1119. }
  1120. return 0;
  1121. }
  1122. static irqreturn_t fimc_irq_handler(int irq, void *dev_id)
  1123. {
  1124. struct fimc_context *ctx = dev_id;
  1125. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1126. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1127. struct drm_exynos_ipp_event_work *event_work =
  1128. c_node->event_work;
  1129. int buf_id;
  1130. DRM_DEBUG_KMS("%s:fimc id[%d]\n", __func__, ctx->id);
  1131. fimc_clear_irq(ctx);
  1132. if (fimc_check_ovf(ctx))
  1133. return IRQ_NONE;
  1134. if (!fimc_check_frame_end(ctx))
  1135. return IRQ_NONE;
  1136. buf_id = fimc_get_buf_id(ctx);
  1137. if (buf_id < 0)
  1138. return IRQ_HANDLED;
  1139. DRM_DEBUG_KMS("%s:buf_id[%d]\n", __func__, buf_id);
  1140. if (fimc_dst_set_buf_seq(ctx, buf_id, IPP_BUF_DEQUEUE) < 0) {
  1141. DRM_ERROR("failed to dequeue.\n");
  1142. return IRQ_HANDLED;
  1143. }
  1144. event_work->ippdrv = ippdrv;
  1145. event_work->buf_id[EXYNOS_DRM_OPS_DST] = buf_id;
  1146. queue_work(ippdrv->event_workq, (struct work_struct *)event_work);
  1147. return IRQ_HANDLED;
  1148. }
  1149. static int fimc_init_prop_list(struct exynos_drm_ippdrv *ippdrv)
  1150. {
  1151. struct drm_exynos_ipp_prop_list *prop_list;
  1152. DRM_DEBUG_KMS("%s\n", __func__);
  1153. prop_list = devm_kzalloc(ippdrv->dev, sizeof(*prop_list), GFP_KERNEL);
  1154. if (!prop_list) {
  1155. DRM_ERROR("failed to alloc property list.\n");
  1156. return -ENOMEM;
  1157. }
  1158. prop_list->version = 1;
  1159. prop_list->writeback = 1;
  1160. prop_list->refresh_min = FIMC_REFRESH_MIN;
  1161. prop_list->refresh_max = FIMC_REFRESH_MAX;
  1162. prop_list->flip = (1 << EXYNOS_DRM_FLIP_NONE) |
  1163. (1 << EXYNOS_DRM_FLIP_VERTICAL) |
  1164. (1 << EXYNOS_DRM_FLIP_HORIZONTAL);
  1165. prop_list->degree = (1 << EXYNOS_DRM_DEGREE_0) |
  1166. (1 << EXYNOS_DRM_DEGREE_90) |
  1167. (1 << EXYNOS_DRM_DEGREE_180) |
  1168. (1 << EXYNOS_DRM_DEGREE_270);
  1169. prop_list->csc = 1;
  1170. prop_list->crop = 1;
  1171. prop_list->crop_max.hsize = FIMC_CROP_MAX;
  1172. prop_list->crop_max.vsize = FIMC_CROP_MAX;
  1173. prop_list->crop_min.hsize = FIMC_CROP_MIN;
  1174. prop_list->crop_min.vsize = FIMC_CROP_MIN;
  1175. prop_list->scale = 1;
  1176. prop_list->scale_max.hsize = FIMC_SCALE_MAX;
  1177. prop_list->scale_max.vsize = FIMC_SCALE_MAX;
  1178. prop_list->scale_min.hsize = FIMC_SCALE_MIN;
  1179. prop_list->scale_min.vsize = FIMC_SCALE_MIN;
  1180. ippdrv->prop_list = prop_list;
  1181. return 0;
  1182. }
  1183. static inline bool fimc_check_drm_flip(enum drm_exynos_flip flip)
  1184. {
  1185. switch (flip) {
  1186. case EXYNOS_DRM_FLIP_NONE:
  1187. case EXYNOS_DRM_FLIP_VERTICAL:
  1188. case EXYNOS_DRM_FLIP_HORIZONTAL:
  1189. case EXYNOS_DRM_FLIP_BOTH:
  1190. return true;
  1191. default:
  1192. DRM_DEBUG_KMS("%s:invalid flip\n", __func__);
  1193. return false;
  1194. }
  1195. }
  1196. static int fimc_ippdrv_check_property(struct device *dev,
  1197. struct drm_exynos_ipp_property *property)
  1198. {
  1199. struct fimc_context *ctx = get_fimc_context(dev);
  1200. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1201. struct drm_exynos_ipp_prop_list *pp = ippdrv->prop_list;
  1202. struct drm_exynos_ipp_config *config;
  1203. struct drm_exynos_pos *pos;
  1204. struct drm_exynos_sz *sz;
  1205. bool swap;
  1206. int i;
  1207. DRM_DEBUG_KMS("%s\n", __func__);
  1208. for_each_ipp_ops(i) {
  1209. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1210. (property->cmd == IPP_CMD_WB))
  1211. continue;
  1212. config = &property->config[i];
  1213. pos = &config->pos;
  1214. sz = &config->sz;
  1215. /* check for flip */
  1216. if (!fimc_check_drm_flip(config->flip)) {
  1217. DRM_ERROR("invalid flip.\n");
  1218. goto err_property;
  1219. }
  1220. /* check for degree */
  1221. switch (config->degree) {
  1222. case EXYNOS_DRM_DEGREE_90:
  1223. case EXYNOS_DRM_DEGREE_270:
  1224. swap = true;
  1225. break;
  1226. case EXYNOS_DRM_DEGREE_0:
  1227. case EXYNOS_DRM_DEGREE_180:
  1228. swap = false;
  1229. break;
  1230. default:
  1231. DRM_ERROR("invalid degree.\n");
  1232. goto err_property;
  1233. }
  1234. /* check for buffer bound */
  1235. if ((pos->x + pos->w > sz->hsize) ||
  1236. (pos->y + pos->h > sz->vsize)) {
  1237. DRM_ERROR("out of buf bound.\n");
  1238. goto err_property;
  1239. }
  1240. /* check for crop */
  1241. if ((i == EXYNOS_DRM_OPS_SRC) && (pp->crop)) {
  1242. if (swap) {
  1243. if ((pos->h < pp->crop_min.hsize) ||
  1244. (sz->vsize > pp->crop_max.hsize) ||
  1245. (pos->w < pp->crop_min.vsize) ||
  1246. (sz->hsize > pp->crop_max.vsize)) {
  1247. DRM_ERROR("out of crop size.\n");
  1248. goto err_property;
  1249. }
  1250. } else {
  1251. if ((pos->w < pp->crop_min.hsize) ||
  1252. (sz->hsize > pp->crop_max.hsize) ||
  1253. (pos->h < pp->crop_min.vsize) ||
  1254. (sz->vsize > pp->crop_max.vsize)) {
  1255. DRM_ERROR("out of crop size.\n");
  1256. goto err_property;
  1257. }
  1258. }
  1259. }
  1260. /* check for scale */
  1261. if ((i == EXYNOS_DRM_OPS_DST) && (pp->scale)) {
  1262. if (swap) {
  1263. if ((pos->h < pp->scale_min.hsize) ||
  1264. (sz->vsize > pp->scale_max.hsize) ||
  1265. (pos->w < pp->scale_min.vsize) ||
  1266. (sz->hsize > pp->scale_max.vsize)) {
  1267. DRM_ERROR("out of scale size.\n");
  1268. goto err_property;
  1269. }
  1270. } else {
  1271. if ((pos->w < pp->scale_min.hsize) ||
  1272. (sz->hsize > pp->scale_max.hsize) ||
  1273. (pos->h < pp->scale_min.vsize) ||
  1274. (sz->vsize > pp->scale_max.vsize)) {
  1275. DRM_ERROR("out of scale size.\n");
  1276. goto err_property;
  1277. }
  1278. }
  1279. }
  1280. }
  1281. return 0;
  1282. err_property:
  1283. for_each_ipp_ops(i) {
  1284. if ((i == EXYNOS_DRM_OPS_SRC) &&
  1285. (property->cmd == IPP_CMD_WB))
  1286. continue;
  1287. config = &property->config[i];
  1288. pos = &config->pos;
  1289. sz = &config->sz;
  1290. DRM_ERROR("[%s]f[%d]r[%d]pos[%d %d %d %d]sz[%d %d]\n",
  1291. i ? "dst" : "src", config->flip, config->degree,
  1292. pos->x, pos->y, pos->w, pos->h,
  1293. sz->hsize, sz->vsize);
  1294. }
  1295. return -EINVAL;
  1296. }
  1297. static void fimc_clear_addr(struct fimc_context *ctx)
  1298. {
  1299. int i;
  1300. DRM_DEBUG_KMS("%s:\n", __func__);
  1301. for (i = 0; i < FIMC_MAX_SRC; i++) {
  1302. fimc_write(0, EXYNOS_CIIYSA(i));
  1303. fimc_write(0, EXYNOS_CIICBSA(i));
  1304. fimc_write(0, EXYNOS_CIICRSA(i));
  1305. }
  1306. for (i = 0; i < FIMC_MAX_DST; i++) {
  1307. fimc_write(0, EXYNOS_CIOYSA(i));
  1308. fimc_write(0, EXYNOS_CIOCBSA(i));
  1309. fimc_write(0, EXYNOS_CIOCRSA(i));
  1310. }
  1311. }
  1312. static int fimc_ippdrv_reset(struct device *dev)
  1313. {
  1314. struct fimc_context *ctx = get_fimc_context(dev);
  1315. DRM_DEBUG_KMS("%s\n", __func__);
  1316. /* reset h/w block */
  1317. fimc_sw_reset(ctx);
  1318. /* reset scaler capability */
  1319. memset(&ctx->sc, 0x0, sizeof(ctx->sc));
  1320. fimc_clear_addr(ctx);
  1321. return 0;
  1322. }
  1323. static int fimc_ippdrv_start(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1324. {
  1325. struct fimc_context *ctx = get_fimc_context(dev);
  1326. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1327. struct drm_exynos_ipp_cmd_node *c_node = ippdrv->c_node;
  1328. struct drm_exynos_ipp_property *property;
  1329. struct drm_exynos_ipp_config *config;
  1330. struct drm_exynos_pos img_pos[EXYNOS_DRM_OPS_MAX];
  1331. struct drm_exynos_ipp_set_wb set_wb;
  1332. int ret, i;
  1333. u32 cfg0, cfg1;
  1334. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1335. if (!c_node) {
  1336. DRM_ERROR("failed to get c_node.\n");
  1337. return -EINVAL;
  1338. }
  1339. property = &c_node->property;
  1340. fimc_handle_irq(ctx, true, false, true);
  1341. for_each_ipp_ops(i) {
  1342. config = &property->config[i];
  1343. img_pos[i] = config->pos;
  1344. }
  1345. ret = fimc_set_prescaler(ctx, &ctx->sc,
  1346. &img_pos[EXYNOS_DRM_OPS_SRC],
  1347. &img_pos[EXYNOS_DRM_OPS_DST]);
  1348. if (ret) {
  1349. dev_err(dev, "failed to set precalser.\n");
  1350. return ret;
  1351. }
  1352. /* If set ture, we can save jpeg about screen */
  1353. fimc_handle_jpeg(ctx, false);
  1354. fimc_set_scaler(ctx, &ctx->sc);
  1355. fimc_set_polarity(ctx, &ctx->pol);
  1356. switch (cmd) {
  1357. case IPP_CMD_M2M:
  1358. fimc_set_type_ctrl(ctx, FIMC_WB_NONE);
  1359. fimc_handle_lastend(ctx, false);
  1360. /* setup dma */
  1361. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1362. cfg0 &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1363. cfg0 |= EXYNOS_MSCTRL_INPUT_MEMORY;
  1364. fimc_write(cfg0, EXYNOS_MSCTRL);
  1365. break;
  1366. case IPP_CMD_WB:
  1367. fimc_set_type_ctrl(ctx, FIMC_WB_A);
  1368. fimc_handle_lastend(ctx, true);
  1369. /* setup FIMD */
  1370. fimc_set_camblk_fimd0_wb(ctx);
  1371. set_wb.enable = 1;
  1372. set_wb.refresh = property->refresh_rate;
  1373. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1374. break;
  1375. case IPP_CMD_OUTPUT:
  1376. default:
  1377. ret = -EINVAL;
  1378. dev_err(dev, "invalid operations.\n");
  1379. return ret;
  1380. }
  1381. /* Reset status */
  1382. fimc_write(0x0, EXYNOS_CISTATUS);
  1383. cfg0 = fimc_read(EXYNOS_CIIMGCPT);
  1384. cfg0 &= ~EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1385. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN_SC;
  1386. /* Scaler */
  1387. cfg1 = fimc_read(EXYNOS_CISCCTRL);
  1388. cfg1 &= ~EXYNOS_CISCCTRL_SCAN_MASK;
  1389. cfg1 |= (EXYNOS_CISCCTRL_PROGRESSIVE |
  1390. EXYNOS_CISCCTRL_SCALERSTART);
  1391. fimc_write(cfg1, EXYNOS_CISCCTRL);
  1392. /* Enable image capture*/
  1393. cfg0 |= EXYNOS_CIIMGCPT_IMGCPTEN;
  1394. fimc_write(cfg0, EXYNOS_CIIMGCPT);
  1395. /* Disable frame end irq */
  1396. cfg0 = fimc_read(EXYNOS_CIGCTRL);
  1397. cfg0 &= ~EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1398. fimc_write(cfg0, EXYNOS_CIGCTRL);
  1399. cfg0 = fimc_read(EXYNOS_CIOCTRL);
  1400. cfg0 &= ~EXYNOS_CIOCTRL_WEAVE_MASK;
  1401. fimc_write(cfg0, EXYNOS_CIOCTRL);
  1402. if (cmd == IPP_CMD_M2M) {
  1403. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1404. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1405. fimc_write(cfg0, EXYNOS_MSCTRL);
  1406. cfg0 = fimc_read(EXYNOS_MSCTRL);
  1407. cfg0 |= EXYNOS_MSCTRL_ENVID;
  1408. fimc_write(cfg0, EXYNOS_MSCTRL);
  1409. }
  1410. return 0;
  1411. }
  1412. static void fimc_ippdrv_stop(struct device *dev, enum drm_exynos_ipp_cmd cmd)
  1413. {
  1414. struct fimc_context *ctx = get_fimc_context(dev);
  1415. struct drm_exynos_ipp_set_wb set_wb = {0, 0};
  1416. u32 cfg;
  1417. DRM_DEBUG_KMS("%s:cmd[%d]\n", __func__, cmd);
  1418. switch (cmd) {
  1419. case IPP_CMD_M2M:
  1420. /* Source clear */
  1421. cfg = fimc_read(EXYNOS_MSCTRL);
  1422. cfg &= ~EXYNOS_MSCTRL_INPUT_MASK;
  1423. cfg &= ~EXYNOS_MSCTRL_ENVID;
  1424. fimc_write(cfg, EXYNOS_MSCTRL);
  1425. break;
  1426. case IPP_CMD_WB:
  1427. exynos_drm_ippnb_send_event(IPP_SET_WRITEBACK, (void *)&set_wb);
  1428. break;
  1429. case IPP_CMD_OUTPUT:
  1430. default:
  1431. dev_err(dev, "invalid operations.\n");
  1432. break;
  1433. }
  1434. fimc_handle_irq(ctx, false, false, true);
  1435. /* reset sequence */
  1436. fimc_write(0x0, EXYNOS_CIFCNTSEQ);
  1437. /* Scaler disable */
  1438. cfg = fimc_read(EXYNOS_CISCCTRL);
  1439. cfg &= ~EXYNOS_CISCCTRL_SCALERSTART;
  1440. fimc_write(cfg, EXYNOS_CISCCTRL);
  1441. /* Disable image capture */
  1442. cfg = fimc_read(EXYNOS_CIIMGCPT);
  1443. cfg &= ~(EXYNOS_CIIMGCPT_IMGCPTEN_SC | EXYNOS_CIIMGCPT_IMGCPTEN);
  1444. fimc_write(cfg, EXYNOS_CIIMGCPT);
  1445. /* Enable frame end irq */
  1446. cfg = fimc_read(EXYNOS_CIGCTRL);
  1447. cfg |= EXYNOS_CIGCTRL_IRQ_END_DISABLE;
  1448. fimc_write(cfg, EXYNOS_CIGCTRL);
  1449. }
  1450. static void fimc_put_clocks(struct fimc_context *ctx)
  1451. {
  1452. int i;
  1453. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1454. if (IS_ERR(ctx->clocks[i]))
  1455. continue;
  1456. clk_put(ctx->clocks[i]);
  1457. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1458. }
  1459. }
  1460. static int fimc_setup_clocks(struct fimc_context *ctx)
  1461. {
  1462. struct device *fimc_dev = ctx->ippdrv.dev;
  1463. struct device *dev;
  1464. int ret, i;
  1465. for (i = 0; i < FIMC_CLKS_MAX; i++)
  1466. ctx->clocks[i] = ERR_PTR(-EINVAL);
  1467. for (i = 0; i < FIMC_CLKS_MAX; i++) {
  1468. if (i == FIMC_CLK_WB_A || i == FIMC_CLK_WB_B)
  1469. dev = fimc_dev->parent;
  1470. else
  1471. dev = fimc_dev;
  1472. ctx->clocks[i] = clk_get(dev, fimc_clock_names[i]);
  1473. if (IS_ERR(ctx->clocks[i])) {
  1474. if (i >= FIMC_CLK_MUX)
  1475. break;
  1476. ret = PTR_ERR(ctx->clocks[i]);
  1477. dev_err(fimc_dev, "failed to get clock: %s\n",
  1478. fimc_clock_names[i]);
  1479. goto e_clk_free;
  1480. }
  1481. }
  1482. /* Optional FIMC LCLK parent clock setting */
  1483. if (!IS_ERR(ctx->clocks[FIMC_CLK_PARENT])) {
  1484. ret = clk_set_parent(ctx->clocks[FIMC_CLK_MUX],
  1485. ctx->clocks[FIMC_CLK_PARENT]);
  1486. if (ret < 0) {
  1487. dev_err(fimc_dev, "failed to set parent.\n");
  1488. goto e_clk_free;
  1489. }
  1490. }
  1491. ret = clk_set_rate(ctx->clocks[FIMC_CLK_LCLK], ctx->clk_frequency);
  1492. if (ret < 0)
  1493. goto e_clk_free;
  1494. ret = clk_prepare_enable(ctx->clocks[FIMC_CLK_LCLK]);
  1495. if (!ret)
  1496. return ret;
  1497. e_clk_free:
  1498. fimc_put_clocks(ctx);
  1499. return ret;
  1500. }
  1501. static int fimc_probe(struct platform_device *pdev)
  1502. {
  1503. struct device *dev = &pdev->dev;
  1504. struct fimc_context *ctx;
  1505. struct resource *res;
  1506. struct exynos_drm_ippdrv *ippdrv;
  1507. struct exynos_drm_fimc_pdata *pdata;
  1508. struct fimc_driverdata *ddata;
  1509. int ret;
  1510. pdata = pdev->dev.platform_data;
  1511. if (!pdata) {
  1512. dev_err(dev, "no platform data specified.\n");
  1513. return -EINVAL;
  1514. }
  1515. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  1516. if (!ctx)
  1517. return -ENOMEM;
  1518. /* resource memory */
  1519. ctx->regs_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1520. ctx->regs = devm_ioremap_resource(dev, ctx->regs_res);
  1521. if (IS_ERR(ctx->regs))
  1522. return PTR_ERR(ctx->regs);
  1523. /* resource irq */
  1524. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1525. if (!res) {
  1526. dev_err(dev, "failed to request irq resource.\n");
  1527. return -ENOENT;
  1528. }
  1529. ctx->irq = res->start;
  1530. ret = request_threaded_irq(ctx->irq, NULL, fimc_irq_handler,
  1531. IRQF_ONESHOT, "drm_fimc", ctx);
  1532. if (ret < 0) {
  1533. dev_err(dev, "failed to request irq.\n");
  1534. return ret;
  1535. }
  1536. ret = fimc_setup_clocks(ctx);
  1537. if (ret < 0)
  1538. goto err_free_irq;
  1539. /* context initailization */
  1540. ctx->id = pdev->id;
  1541. ctx->pol = pdata->pol;
  1542. ctx->ddata = ddata;
  1543. ippdrv = &ctx->ippdrv;
  1544. ippdrv->dev = dev;
  1545. ippdrv->ops[EXYNOS_DRM_OPS_SRC] = &fimc_src_ops;
  1546. ippdrv->ops[EXYNOS_DRM_OPS_DST] = &fimc_dst_ops;
  1547. ippdrv->check_property = fimc_ippdrv_check_property;
  1548. ippdrv->reset = fimc_ippdrv_reset;
  1549. ippdrv->start = fimc_ippdrv_start;
  1550. ippdrv->stop = fimc_ippdrv_stop;
  1551. ret = fimc_init_prop_list(ippdrv);
  1552. if (ret < 0) {
  1553. dev_err(dev, "failed to init property list.\n");
  1554. goto err_put_clk;
  1555. }
  1556. DRM_DEBUG_KMS("%s:id[%d]ippdrv[0x%x]\n", __func__, ctx->id,
  1557. (int)ippdrv);
  1558. mutex_init(&ctx->lock);
  1559. platform_set_drvdata(pdev, ctx);
  1560. pm_runtime_set_active(dev);
  1561. pm_runtime_enable(dev);
  1562. ret = exynos_drm_ippdrv_register(ippdrv);
  1563. if (ret < 0) {
  1564. dev_err(dev, "failed to register drm fimc device.\n");
  1565. goto err_pm_dis;
  1566. }
  1567. dev_info(&pdev->dev, "drm fimc registered successfully.\n");
  1568. return 0;
  1569. err_pm_dis:
  1570. pm_runtime_disable(dev);
  1571. err_put_clk:
  1572. fimc_put_clocks(ctx);
  1573. err_free_irq:
  1574. free_irq(ctx->irq, ctx);
  1575. return ret;
  1576. }
  1577. static int fimc_remove(struct platform_device *pdev)
  1578. {
  1579. struct device *dev = &pdev->dev;
  1580. struct fimc_context *ctx = get_fimc_context(dev);
  1581. struct exynos_drm_ippdrv *ippdrv = &ctx->ippdrv;
  1582. exynos_drm_ippdrv_unregister(ippdrv);
  1583. mutex_destroy(&ctx->lock);
  1584. fimc_put_clocks(ctx);
  1585. pm_runtime_set_suspended(dev);
  1586. pm_runtime_disable(dev);
  1587. free_irq(ctx->irq, ctx);
  1588. return 0;
  1589. }
  1590. #ifdef CONFIG_PM_SLEEP
  1591. static int fimc_suspend(struct device *dev)
  1592. {
  1593. struct fimc_context *ctx = get_fimc_context(dev);
  1594. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1595. if (pm_runtime_suspended(dev))
  1596. return 0;
  1597. return fimc_clk_ctrl(ctx, false);
  1598. }
  1599. static int fimc_resume(struct device *dev)
  1600. {
  1601. struct fimc_context *ctx = get_fimc_context(dev);
  1602. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1603. if (!pm_runtime_suspended(dev))
  1604. return fimc_clk_ctrl(ctx, true);
  1605. return 0;
  1606. }
  1607. #endif
  1608. #ifdef CONFIG_PM_RUNTIME
  1609. static int fimc_runtime_suspend(struct device *dev)
  1610. {
  1611. struct fimc_context *ctx = get_fimc_context(dev);
  1612. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1613. return fimc_clk_ctrl(ctx, false);
  1614. }
  1615. static int fimc_runtime_resume(struct device *dev)
  1616. {
  1617. struct fimc_context *ctx = get_fimc_context(dev);
  1618. DRM_DEBUG_KMS("%s:id[%d]\n", __func__, ctx->id);
  1619. return fimc_clk_ctrl(ctx, true);
  1620. }
  1621. #endif
  1622. static struct fimc_driverdata exynos4210_fimc_data = {
  1623. .parent_clk = "mout_mpll",
  1624. };
  1625. static struct fimc_driverdata exynos4410_fimc_data = {
  1626. .parent_clk = "mout_mpll_user",
  1627. };
  1628. static struct platform_device_id fimc_driver_ids[] = {
  1629. {
  1630. .name = "exynos4210-fimc",
  1631. .driver_data = (unsigned long)&exynos4210_fimc_data,
  1632. }, {
  1633. .name = "exynos4412-fimc",
  1634. .driver_data = (unsigned long)&exynos4410_fimc_data,
  1635. },
  1636. {},
  1637. };
  1638. MODULE_DEVICE_TABLE(platform, fimc_driver_ids);
  1639. static const struct dev_pm_ops fimc_pm_ops = {
  1640. SET_SYSTEM_SLEEP_PM_OPS(fimc_suspend, fimc_resume)
  1641. SET_RUNTIME_PM_OPS(fimc_runtime_suspend, fimc_runtime_resume, NULL)
  1642. };
  1643. struct platform_driver fimc_driver = {
  1644. .probe = fimc_probe,
  1645. .remove = fimc_remove,
  1646. .id_table = fimc_driver_ids,
  1647. .driver = {
  1648. .name = "exynos-drm-fimc",
  1649. .owner = THIS_MODULE,
  1650. .pm = &fimc_pm_ops,
  1651. },
  1652. };