intel_ringbuffer.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. /*
  36. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  37. * over cache flushing.
  38. */
  39. struct pipe_control {
  40. struct drm_i915_gem_object *obj;
  41. volatile u32 *cpu_page;
  42. u32 gtt_offset;
  43. };
  44. static inline int ring_space(struct intel_ring_buffer *ring)
  45. {
  46. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  47. if (space < 0)
  48. space += ring->size;
  49. return space;
  50. }
  51. static int
  52. gen2_render_ring_flush(struct intel_ring_buffer *ring,
  53. u32 invalidate_domains,
  54. u32 flush_domains)
  55. {
  56. u32 cmd;
  57. int ret;
  58. cmd = MI_FLUSH;
  59. if (((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER) == 0)
  60. cmd |= MI_NO_WRITE_FLUSH;
  61. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  62. cmd |= MI_READ_FLUSH;
  63. ret = intel_ring_begin(ring, 2);
  64. if (ret)
  65. return ret;
  66. intel_ring_emit(ring, cmd);
  67. intel_ring_emit(ring, MI_NOOP);
  68. intel_ring_advance(ring);
  69. return 0;
  70. }
  71. static int
  72. gen4_render_ring_flush(struct intel_ring_buffer *ring,
  73. u32 invalidate_domains,
  74. u32 flush_domains)
  75. {
  76. struct drm_device *dev = ring->dev;
  77. u32 cmd;
  78. int ret;
  79. /*
  80. * read/write caches:
  81. *
  82. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  83. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  84. * also flushed at 2d versus 3d pipeline switches.
  85. *
  86. * read-only caches:
  87. *
  88. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  89. * MI_READ_FLUSH is set, and is always flushed on 965.
  90. *
  91. * I915_GEM_DOMAIN_COMMAND may not exist?
  92. *
  93. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  94. * invalidated when MI_EXE_FLUSH is set.
  95. *
  96. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  97. * invalidated with every MI_FLUSH.
  98. *
  99. * TLBs:
  100. *
  101. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  102. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  103. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  104. * are flushed at any MI_FLUSH.
  105. */
  106. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  107. if ((invalidate_domains|flush_domains) & I915_GEM_DOMAIN_RENDER)
  108. cmd &= ~MI_NO_WRITE_FLUSH;
  109. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  110. cmd |= MI_EXE_FLUSH;
  111. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  112. (IS_G4X(dev) || IS_GEN5(dev)))
  113. cmd |= MI_INVALIDATE_ISP;
  114. ret = intel_ring_begin(ring, 2);
  115. if (ret)
  116. return ret;
  117. intel_ring_emit(ring, cmd);
  118. intel_ring_emit(ring, MI_NOOP);
  119. intel_ring_advance(ring);
  120. return 0;
  121. }
  122. /**
  123. * Emits a PIPE_CONTROL with a non-zero post-sync operation, for
  124. * implementing two workarounds on gen6. From section 1.4.7.1
  125. * "PIPE_CONTROL" of the Sandy Bridge PRM volume 2 part 1:
  126. *
  127. * [DevSNB-C+{W/A}] Before any depth stall flush (including those
  128. * produced by non-pipelined state commands), software needs to first
  129. * send a PIPE_CONTROL with no bits set except Post-Sync Operation !=
  130. * 0.
  131. *
  132. * [Dev-SNB{W/A}]: Before a PIPE_CONTROL with Write Cache Flush Enable
  133. * =1, a PIPE_CONTROL with any non-zero post-sync-op is required.
  134. *
  135. * And the workaround for these two requires this workaround first:
  136. *
  137. * [Dev-SNB{W/A}]: Pipe-control with CS-stall bit set must be sent
  138. * BEFORE the pipe-control with a post-sync op and no write-cache
  139. * flushes.
  140. *
  141. * And this last workaround is tricky because of the requirements on
  142. * that bit. From section 1.4.7.2.3 "Stall" of the Sandy Bridge PRM
  143. * volume 2 part 1:
  144. *
  145. * "1 of the following must also be set:
  146. * - Render Target Cache Flush Enable ([12] of DW1)
  147. * - Depth Cache Flush Enable ([0] of DW1)
  148. * - Stall at Pixel Scoreboard ([1] of DW1)
  149. * - Depth Stall ([13] of DW1)
  150. * - Post-Sync Operation ([13] of DW1)
  151. * - Notify Enable ([8] of DW1)"
  152. *
  153. * The cache flushes require the workaround flush that triggered this
  154. * one, so we can't use it. Depth stall would trigger the same.
  155. * Post-sync nonzero is what triggered this second workaround, so we
  156. * can't use that one either. Notify enable is IRQs, which aren't
  157. * really our business. That leaves only stall at scoreboard.
  158. */
  159. static int
  160. intel_emit_post_sync_nonzero_flush(struct intel_ring_buffer *ring)
  161. {
  162. struct pipe_control *pc = ring->private;
  163. u32 scratch_addr = pc->gtt_offset + 128;
  164. int ret;
  165. ret = intel_ring_begin(ring, 6);
  166. if (ret)
  167. return ret;
  168. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  169. intel_ring_emit(ring, PIPE_CONTROL_CS_STALL |
  170. PIPE_CONTROL_STALL_AT_SCOREBOARD);
  171. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  172. intel_ring_emit(ring, 0); /* low dword */
  173. intel_ring_emit(ring, 0); /* high dword */
  174. intel_ring_emit(ring, MI_NOOP);
  175. intel_ring_advance(ring);
  176. ret = intel_ring_begin(ring, 6);
  177. if (ret)
  178. return ret;
  179. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  180. intel_ring_emit(ring, PIPE_CONTROL_QW_WRITE);
  181. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT); /* address */
  182. intel_ring_emit(ring, 0);
  183. intel_ring_emit(ring, 0);
  184. intel_ring_emit(ring, MI_NOOP);
  185. intel_ring_advance(ring);
  186. return 0;
  187. }
  188. static int
  189. gen6_render_ring_flush(struct intel_ring_buffer *ring,
  190. u32 invalidate_domains, u32 flush_domains)
  191. {
  192. u32 flags = 0;
  193. struct pipe_control *pc = ring->private;
  194. u32 scratch_addr = pc->gtt_offset + 128;
  195. int ret;
  196. /* Force SNB workarounds for PIPE_CONTROL flushes */
  197. intel_emit_post_sync_nonzero_flush(ring);
  198. /* Just flush everything. Experiments have shown that reducing the
  199. * number of bits based on the write domains has little performance
  200. * impact.
  201. */
  202. flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
  203. flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
  204. flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
  205. flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
  206. flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
  207. flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
  208. flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
  209. ret = intel_ring_begin(ring, 6);
  210. if (ret)
  211. return ret;
  212. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(5));
  213. intel_ring_emit(ring, flags);
  214. intel_ring_emit(ring, scratch_addr | PIPE_CONTROL_GLOBAL_GTT);
  215. intel_ring_emit(ring, 0); /* lower dword */
  216. intel_ring_emit(ring, 0); /* uppwer dword */
  217. intel_ring_emit(ring, MI_NOOP);
  218. intel_ring_advance(ring);
  219. return 0;
  220. }
  221. static void ring_write_tail(struct intel_ring_buffer *ring,
  222. u32 value)
  223. {
  224. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  225. I915_WRITE_TAIL(ring, value);
  226. }
  227. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  228. {
  229. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  230. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  231. RING_ACTHD(ring->mmio_base) : ACTHD;
  232. return I915_READ(acthd_reg);
  233. }
  234. static int init_ring_common(struct intel_ring_buffer *ring)
  235. {
  236. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  237. struct drm_i915_gem_object *obj = ring->obj;
  238. u32 head;
  239. /* Stop the ring if it's running. */
  240. I915_WRITE_CTL(ring, 0);
  241. I915_WRITE_HEAD(ring, 0);
  242. ring->write_tail(ring, 0);
  243. /* Initialize the ring. */
  244. I915_WRITE_START(ring, obj->gtt_offset);
  245. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  246. /* G45 ring initialization fails to reset head to zero */
  247. if (head != 0) {
  248. DRM_DEBUG_KMS("%s head not reset to zero "
  249. "ctl %08x head %08x tail %08x start %08x\n",
  250. ring->name,
  251. I915_READ_CTL(ring),
  252. I915_READ_HEAD(ring),
  253. I915_READ_TAIL(ring),
  254. I915_READ_START(ring));
  255. I915_WRITE_HEAD(ring, 0);
  256. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  257. DRM_ERROR("failed to set %s head to zero "
  258. "ctl %08x head %08x tail %08x start %08x\n",
  259. ring->name,
  260. I915_READ_CTL(ring),
  261. I915_READ_HEAD(ring),
  262. I915_READ_TAIL(ring),
  263. I915_READ_START(ring));
  264. }
  265. }
  266. I915_WRITE_CTL(ring,
  267. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  268. | RING_VALID);
  269. /* If the head is still not zero, the ring is dead */
  270. if (wait_for((I915_READ_CTL(ring) & RING_VALID) != 0 &&
  271. I915_READ_START(ring) == obj->gtt_offset &&
  272. (I915_READ_HEAD(ring) & HEAD_ADDR) == 0, 50)) {
  273. DRM_ERROR("%s initialization failed "
  274. "ctl %08x head %08x tail %08x start %08x\n",
  275. ring->name,
  276. I915_READ_CTL(ring),
  277. I915_READ_HEAD(ring),
  278. I915_READ_TAIL(ring),
  279. I915_READ_START(ring));
  280. return -EIO;
  281. }
  282. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  283. i915_kernel_lost_context(ring->dev);
  284. else {
  285. ring->head = I915_READ_HEAD(ring);
  286. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  287. ring->space = ring_space(ring);
  288. }
  289. return 0;
  290. }
  291. static int
  292. init_pipe_control(struct intel_ring_buffer *ring)
  293. {
  294. struct pipe_control *pc;
  295. struct drm_i915_gem_object *obj;
  296. int ret;
  297. if (ring->private)
  298. return 0;
  299. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  300. if (!pc)
  301. return -ENOMEM;
  302. obj = i915_gem_alloc_object(ring->dev, 4096);
  303. if (obj == NULL) {
  304. DRM_ERROR("Failed to allocate seqno page\n");
  305. ret = -ENOMEM;
  306. goto err;
  307. }
  308. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  309. ret = i915_gem_object_pin(obj, 4096, true);
  310. if (ret)
  311. goto err_unref;
  312. pc->gtt_offset = obj->gtt_offset;
  313. pc->cpu_page = kmap(obj->pages[0]);
  314. if (pc->cpu_page == NULL)
  315. goto err_unpin;
  316. pc->obj = obj;
  317. ring->private = pc;
  318. return 0;
  319. err_unpin:
  320. i915_gem_object_unpin(obj);
  321. err_unref:
  322. drm_gem_object_unreference(&obj->base);
  323. err:
  324. kfree(pc);
  325. return ret;
  326. }
  327. static void
  328. cleanup_pipe_control(struct intel_ring_buffer *ring)
  329. {
  330. struct pipe_control *pc = ring->private;
  331. struct drm_i915_gem_object *obj;
  332. if (!ring->private)
  333. return;
  334. obj = pc->obj;
  335. kunmap(obj->pages[0]);
  336. i915_gem_object_unpin(obj);
  337. drm_gem_object_unreference(&obj->base);
  338. kfree(pc);
  339. ring->private = NULL;
  340. }
  341. static int init_render_ring(struct intel_ring_buffer *ring)
  342. {
  343. struct drm_device *dev = ring->dev;
  344. struct drm_i915_private *dev_priv = dev->dev_private;
  345. int ret = init_ring_common(ring);
  346. if (INTEL_INFO(dev)->gen > 3) {
  347. I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(VS_TIMER_DISPATCH));
  348. if (IS_GEN7(dev))
  349. I915_WRITE(GFX_MODE_GEN7,
  350. _MASKED_BIT_DISABLE(GFX_TLB_INVALIDATE_ALWAYS) |
  351. _MASKED_BIT_ENABLE(GFX_REPLAY_MODE));
  352. }
  353. if (INTEL_INFO(dev)->gen >= 5) {
  354. ret = init_pipe_control(ring);
  355. if (ret)
  356. return ret;
  357. }
  358. if (INTEL_INFO(dev)->gen >= 6)
  359. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
  360. return ret;
  361. }
  362. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  363. {
  364. if (!ring->private)
  365. return;
  366. cleanup_pipe_control(ring);
  367. }
  368. static void
  369. update_mboxes(struct intel_ring_buffer *ring,
  370. u32 seqno,
  371. u32 mmio_offset)
  372. {
  373. intel_ring_emit(ring, MI_SEMAPHORE_MBOX |
  374. MI_SEMAPHORE_GLOBAL_GTT |
  375. MI_SEMAPHORE_REGISTER |
  376. MI_SEMAPHORE_UPDATE);
  377. intel_ring_emit(ring, seqno);
  378. intel_ring_emit(ring, mmio_offset);
  379. }
  380. /**
  381. * gen6_add_request - Update the semaphore mailbox registers
  382. *
  383. * @ring - ring that is adding a request
  384. * @seqno - return seqno stuck into the ring
  385. *
  386. * Update the mailbox registers in the *other* rings with the current seqno.
  387. * This acts like a signal in the canonical semaphore.
  388. */
  389. static int
  390. gen6_add_request(struct intel_ring_buffer *ring,
  391. u32 *seqno)
  392. {
  393. u32 mbox1_reg;
  394. u32 mbox2_reg;
  395. int ret;
  396. ret = intel_ring_begin(ring, 10);
  397. if (ret)
  398. return ret;
  399. mbox1_reg = ring->signal_mbox[0];
  400. mbox2_reg = ring->signal_mbox[1];
  401. *seqno = i915_gem_next_request_seqno(ring);
  402. update_mboxes(ring, *seqno, mbox1_reg);
  403. update_mboxes(ring, *seqno, mbox2_reg);
  404. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  405. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  406. intel_ring_emit(ring, *seqno);
  407. intel_ring_emit(ring, MI_USER_INTERRUPT);
  408. intel_ring_advance(ring);
  409. return 0;
  410. }
  411. /**
  412. * intel_ring_sync - sync the waiter to the signaller on seqno
  413. *
  414. * @waiter - ring that is waiting
  415. * @signaller - ring which has, or will signal
  416. * @seqno - seqno which the waiter will block on
  417. */
  418. static int
  419. gen6_ring_sync(struct intel_ring_buffer *waiter,
  420. struct intel_ring_buffer *signaller,
  421. u32 seqno)
  422. {
  423. int ret;
  424. u32 dw1 = MI_SEMAPHORE_MBOX |
  425. MI_SEMAPHORE_COMPARE |
  426. MI_SEMAPHORE_REGISTER;
  427. /* Throughout all of the GEM code, seqno passed implies our current
  428. * seqno is >= the last seqno executed. However for hardware the
  429. * comparison is strictly greater than.
  430. */
  431. seqno -= 1;
  432. WARN_ON(signaller->semaphore_register[waiter->id] ==
  433. MI_SEMAPHORE_SYNC_INVALID);
  434. ret = intel_ring_begin(waiter, 4);
  435. if (ret)
  436. return ret;
  437. intel_ring_emit(waiter,
  438. dw1 | signaller->semaphore_register[waiter->id]);
  439. intel_ring_emit(waiter, seqno);
  440. intel_ring_emit(waiter, 0);
  441. intel_ring_emit(waiter, MI_NOOP);
  442. intel_ring_advance(waiter);
  443. return 0;
  444. }
  445. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  446. do { \
  447. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE | \
  448. PIPE_CONTROL_DEPTH_STALL); \
  449. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  450. intel_ring_emit(ring__, 0); \
  451. intel_ring_emit(ring__, 0); \
  452. } while (0)
  453. static int
  454. pc_render_add_request(struct intel_ring_buffer *ring,
  455. u32 *result)
  456. {
  457. u32 seqno = i915_gem_next_request_seqno(ring);
  458. struct pipe_control *pc = ring->private;
  459. u32 scratch_addr = pc->gtt_offset + 128;
  460. int ret;
  461. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  462. * incoherent with writes to memory, i.e. completely fubar,
  463. * so we need to use PIPE_NOTIFY instead.
  464. *
  465. * However, we also need to workaround the qword write
  466. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  467. * memory before requesting an interrupt.
  468. */
  469. ret = intel_ring_begin(ring, 32);
  470. if (ret)
  471. return ret;
  472. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  473. PIPE_CONTROL_WRITE_FLUSH |
  474. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE);
  475. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  476. intel_ring_emit(ring, seqno);
  477. intel_ring_emit(ring, 0);
  478. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  479. scratch_addr += 128; /* write to separate cachelines */
  480. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  481. scratch_addr += 128;
  482. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  483. scratch_addr += 128;
  484. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  485. scratch_addr += 128;
  486. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  487. scratch_addr += 128;
  488. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  489. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL(4) | PIPE_CONTROL_QW_WRITE |
  490. PIPE_CONTROL_WRITE_FLUSH |
  491. PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE |
  492. PIPE_CONTROL_NOTIFY);
  493. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  494. intel_ring_emit(ring, seqno);
  495. intel_ring_emit(ring, 0);
  496. intel_ring_advance(ring);
  497. *result = seqno;
  498. return 0;
  499. }
  500. static u32
  501. gen6_ring_get_seqno(struct intel_ring_buffer *ring)
  502. {
  503. struct drm_device *dev = ring->dev;
  504. /* Workaround to force correct ordering between irq and seqno writes on
  505. * ivb (and maybe also on snb) by reading from a CS register (like
  506. * ACTHD) before reading the status page. */
  507. if (IS_GEN6(dev) || IS_GEN7(dev))
  508. intel_ring_get_active_head(ring);
  509. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  510. }
  511. static u32
  512. ring_get_seqno(struct intel_ring_buffer *ring)
  513. {
  514. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  515. }
  516. static u32
  517. pc_render_get_seqno(struct intel_ring_buffer *ring)
  518. {
  519. struct pipe_control *pc = ring->private;
  520. return pc->cpu_page[0];
  521. }
  522. static bool
  523. gen5_ring_get_irq(struct intel_ring_buffer *ring)
  524. {
  525. struct drm_device *dev = ring->dev;
  526. drm_i915_private_t *dev_priv = dev->dev_private;
  527. unsigned long flags;
  528. if (!dev->irq_enabled)
  529. return false;
  530. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  531. if (ring->irq_refcount++ == 0) {
  532. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  533. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  534. POSTING_READ(GTIMR);
  535. }
  536. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  537. return true;
  538. }
  539. static void
  540. gen5_ring_put_irq(struct intel_ring_buffer *ring)
  541. {
  542. struct drm_device *dev = ring->dev;
  543. drm_i915_private_t *dev_priv = dev->dev_private;
  544. unsigned long flags;
  545. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  546. if (--ring->irq_refcount == 0) {
  547. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  548. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  549. POSTING_READ(GTIMR);
  550. }
  551. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  552. }
  553. static bool
  554. i9xx_ring_get_irq(struct intel_ring_buffer *ring)
  555. {
  556. struct drm_device *dev = ring->dev;
  557. drm_i915_private_t *dev_priv = dev->dev_private;
  558. unsigned long flags;
  559. if (!dev->irq_enabled)
  560. return false;
  561. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  562. if (ring->irq_refcount++ == 0) {
  563. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  564. I915_WRITE(IMR, dev_priv->irq_mask);
  565. POSTING_READ(IMR);
  566. }
  567. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  568. return true;
  569. }
  570. static void
  571. i9xx_ring_put_irq(struct intel_ring_buffer *ring)
  572. {
  573. struct drm_device *dev = ring->dev;
  574. drm_i915_private_t *dev_priv = dev->dev_private;
  575. unsigned long flags;
  576. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  577. if (--ring->irq_refcount == 0) {
  578. dev_priv->irq_mask |= ring->irq_enable_mask;
  579. I915_WRITE(IMR, dev_priv->irq_mask);
  580. POSTING_READ(IMR);
  581. }
  582. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  583. }
  584. static bool
  585. i8xx_ring_get_irq(struct intel_ring_buffer *ring)
  586. {
  587. struct drm_device *dev = ring->dev;
  588. drm_i915_private_t *dev_priv = dev->dev_private;
  589. unsigned long flags;
  590. if (!dev->irq_enabled)
  591. return false;
  592. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  593. if (ring->irq_refcount++ == 0) {
  594. dev_priv->irq_mask &= ~ring->irq_enable_mask;
  595. I915_WRITE16(IMR, dev_priv->irq_mask);
  596. POSTING_READ16(IMR);
  597. }
  598. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  599. return true;
  600. }
  601. static void
  602. i8xx_ring_put_irq(struct intel_ring_buffer *ring)
  603. {
  604. struct drm_device *dev = ring->dev;
  605. drm_i915_private_t *dev_priv = dev->dev_private;
  606. unsigned long flags;
  607. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  608. if (--ring->irq_refcount == 0) {
  609. dev_priv->irq_mask |= ring->irq_enable_mask;
  610. I915_WRITE16(IMR, dev_priv->irq_mask);
  611. POSTING_READ16(IMR);
  612. }
  613. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  614. }
  615. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  616. {
  617. struct drm_device *dev = ring->dev;
  618. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  619. u32 mmio = 0;
  620. /* The ring status page addresses are no longer next to the rest of
  621. * the ring registers as of gen7.
  622. */
  623. if (IS_GEN7(dev)) {
  624. switch (ring->id) {
  625. case RCS:
  626. mmio = RENDER_HWS_PGA_GEN7;
  627. break;
  628. case BCS:
  629. mmio = BLT_HWS_PGA_GEN7;
  630. break;
  631. case VCS:
  632. mmio = BSD_HWS_PGA_GEN7;
  633. break;
  634. }
  635. } else if (IS_GEN6(ring->dev)) {
  636. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  637. } else {
  638. mmio = RING_HWS_PGA(ring->mmio_base);
  639. }
  640. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  641. POSTING_READ(mmio);
  642. }
  643. static int
  644. bsd_ring_flush(struct intel_ring_buffer *ring,
  645. u32 invalidate_domains,
  646. u32 flush_domains)
  647. {
  648. int ret;
  649. ret = intel_ring_begin(ring, 2);
  650. if (ret)
  651. return ret;
  652. intel_ring_emit(ring, MI_FLUSH);
  653. intel_ring_emit(ring, MI_NOOP);
  654. intel_ring_advance(ring);
  655. return 0;
  656. }
  657. static int
  658. i9xx_add_request(struct intel_ring_buffer *ring,
  659. u32 *result)
  660. {
  661. u32 seqno;
  662. int ret;
  663. ret = intel_ring_begin(ring, 4);
  664. if (ret)
  665. return ret;
  666. seqno = i915_gem_next_request_seqno(ring);
  667. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  668. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  669. intel_ring_emit(ring, seqno);
  670. intel_ring_emit(ring, MI_USER_INTERRUPT);
  671. intel_ring_advance(ring);
  672. *result = seqno;
  673. return 0;
  674. }
  675. static bool
  676. gen6_ring_get_irq(struct intel_ring_buffer *ring)
  677. {
  678. struct drm_device *dev = ring->dev;
  679. drm_i915_private_t *dev_priv = dev->dev_private;
  680. unsigned long flags;
  681. if (!dev->irq_enabled)
  682. return false;
  683. /* It looks like we need to prevent the gt from suspending while waiting
  684. * for an notifiy irq, otherwise irqs seem to get lost on at least the
  685. * blt/bsd rings on ivb. */
  686. gen6_gt_force_wake_get(dev_priv);
  687. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  688. if (ring->irq_refcount++ == 0) {
  689. I915_WRITE_IMR(ring, ~ring->irq_enable_mask);
  690. dev_priv->gt_irq_mask &= ~ring->irq_enable_mask;
  691. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  692. POSTING_READ(GTIMR);
  693. }
  694. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  695. return true;
  696. }
  697. static void
  698. gen6_ring_put_irq(struct intel_ring_buffer *ring)
  699. {
  700. struct drm_device *dev = ring->dev;
  701. drm_i915_private_t *dev_priv = dev->dev_private;
  702. unsigned long flags;
  703. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  704. if (--ring->irq_refcount == 0) {
  705. I915_WRITE_IMR(ring, ~0);
  706. dev_priv->gt_irq_mask |= ring->irq_enable_mask;
  707. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  708. POSTING_READ(GTIMR);
  709. }
  710. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  711. gen6_gt_force_wake_put(dev_priv);
  712. }
  713. static int
  714. i965_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  715. {
  716. int ret;
  717. ret = intel_ring_begin(ring, 2);
  718. if (ret)
  719. return ret;
  720. intel_ring_emit(ring,
  721. MI_BATCH_BUFFER_START |
  722. MI_BATCH_GTT |
  723. MI_BATCH_NON_SECURE_I965);
  724. intel_ring_emit(ring, offset);
  725. intel_ring_advance(ring);
  726. return 0;
  727. }
  728. static int
  729. i830_dispatch_execbuffer(struct intel_ring_buffer *ring,
  730. u32 offset, u32 len)
  731. {
  732. int ret;
  733. ret = intel_ring_begin(ring, 4);
  734. if (ret)
  735. return ret;
  736. intel_ring_emit(ring, MI_BATCH_BUFFER);
  737. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  738. intel_ring_emit(ring, offset + len - 8);
  739. intel_ring_emit(ring, 0);
  740. intel_ring_advance(ring);
  741. return 0;
  742. }
  743. static int
  744. i915_dispatch_execbuffer(struct intel_ring_buffer *ring,
  745. u32 offset, u32 len)
  746. {
  747. int ret;
  748. ret = intel_ring_begin(ring, 2);
  749. if (ret)
  750. return ret;
  751. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_GTT);
  752. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  753. intel_ring_advance(ring);
  754. return 0;
  755. }
  756. static void cleanup_status_page(struct intel_ring_buffer *ring)
  757. {
  758. struct drm_i915_gem_object *obj;
  759. obj = ring->status_page.obj;
  760. if (obj == NULL)
  761. return;
  762. kunmap(obj->pages[0]);
  763. i915_gem_object_unpin(obj);
  764. drm_gem_object_unreference(&obj->base);
  765. ring->status_page.obj = NULL;
  766. }
  767. static int init_status_page(struct intel_ring_buffer *ring)
  768. {
  769. struct drm_device *dev = ring->dev;
  770. struct drm_i915_gem_object *obj;
  771. int ret;
  772. obj = i915_gem_alloc_object(dev, 4096);
  773. if (obj == NULL) {
  774. DRM_ERROR("Failed to allocate status page\n");
  775. ret = -ENOMEM;
  776. goto err;
  777. }
  778. i915_gem_object_set_cache_level(obj, I915_CACHE_LLC);
  779. ret = i915_gem_object_pin(obj, 4096, true);
  780. if (ret != 0) {
  781. goto err_unref;
  782. }
  783. ring->status_page.gfx_addr = obj->gtt_offset;
  784. ring->status_page.page_addr = kmap(obj->pages[0]);
  785. if (ring->status_page.page_addr == NULL) {
  786. goto err_unpin;
  787. }
  788. ring->status_page.obj = obj;
  789. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  790. intel_ring_setup_status_page(ring);
  791. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  792. ring->name, ring->status_page.gfx_addr);
  793. return 0;
  794. err_unpin:
  795. i915_gem_object_unpin(obj);
  796. err_unref:
  797. drm_gem_object_unreference(&obj->base);
  798. err:
  799. return ret;
  800. }
  801. static int intel_init_ring_buffer(struct drm_device *dev,
  802. struct intel_ring_buffer *ring)
  803. {
  804. struct drm_i915_gem_object *obj;
  805. int ret;
  806. ring->dev = dev;
  807. INIT_LIST_HEAD(&ring->active_list);
  808. INIT_LIST_HEAD(&ring->request_list);
  809. INIT_LIST_HEAD(&ring->gpu_write_list);
  810. ring->size = 32 * PAGE_SIZE;
  811. init_waitqueue_head(&ring->irq_queue);
  812. if (I915_NEED_GFX_HWS(dev)) {
  813. ret = init_status_page(ring);
  814. if (ret)
  815. return ret;
  816. }
  817. obj = i915_gem_alloc_object(dev, ring->size);
  818. if (obj == NULL) {
  819. DRM_ERROR("Failed to allocate ringbuffer\n");
  820. ret = -ENOMEM;
  821. goto err_hws;
  822. }
  823. ring->obj = obj;
  824. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  825. if (ret)
  826. goto err_unref;
  827. ring->virtual_start = ioremap_wc(dev->agp->base + obj->gtt_offset,
  828. ring->size);
  829. if (ring->virtual_start == NULL) {
  830. DRM_ERROR("Failed to map ringbuffer.\n");
  831. ret = -EINVAL;
  832. goto err_unpin;
  833. }
  834. ret = ring->init(ring);
  835. if (ret)
  836. goto err_unmap;
  837. /* Workaround an erratum on the i830 which causes a hang if
  838. * the TAIL pointer points to within the last 2 cachelines
  839. * of the buffer.
  840. */
  841. ring->effective_size = ring->size;
  842. if (IS_I830(ring->dev) || IS_845G(ring->dev))
  843. ring->effective_size -= 128;
  844. return 0;
  845. err_unmap:
  846. iounmap(ring->virtual_start);
  847. err_unpin:
  848. i915_gem_object_unpin(obj);
  849. err_unref:
  850. drm_gem_object_unreference(&obj->base);
  851. ring->obj = NULL;
  852. err_hws:
  853. cleanup_status_page(ring);
  854. return ret;
  855. }
  856. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  857. {
  858. struct drm_i915_private *dev_priv;
  859. int ret;
  860. if (ring->obj == NULL)
  861. return;
  862. /* Disable the ring buffer. The ring must be idle at this point */
  863. dev_priv = ring->dev->dev_private;
  864. ret = intel_wait_ring_idle(ring);
  865. if (ret)
  866. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  867. ring->name, ret);
  868. I915_WRITE_CTL(ring, 0);
  869. iounmap(ring->virtual_start);
  870. i915_gem_object_unpin(ring->obj);
  871. drm_gem_object_unreference(&ring->obj->base);
  872. ring->obj = NULL;
  873. if (ring->cleanup)
  874. ring->cleanup(ring);
  875. cleanup_status_page(ring);
  876. }
  877. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  878. {
  879. uint32_t __iomem *virt;
  880. int rem = ring->size - ring->tail;
  881. if (ring->space < rem) {
  882. int ret = intel_wait_ring_buffer(ring, rem);
  883. if (ret)
  884. return ret;
  885. }
  886. virt = ring->virtual_start + ring->tail;
  887. rem /= 4;
  888. while (rem--)
  889. iowrite32(MI_NOOP, virt++);
  890. ring->tail = 0;
  891. ring->space = ring_space(ring);
  892. return 0;
  893. }
  894. static int intel_ring_wait_seqno(struct intel_ring_buffer *ring, u32 seqno)
  895. {
  896. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  897. bool was_interruptible;
  898. int ret;
  899. /* XXX As we have not yet audited all the paths to check that
  900. * they are ready for ERESTARTSYS from intel_ring_begin, do not
  901. * allow us to be interruptible by a signal.
  902. */
  903. was_interruptible = dev_priv->mm.interruptible;
  904. dev_priv->mm.interruptible = false;
  905. ret = i915_wait_request(ring, seqno);
  906. dev_priv->mm.interruptible = was_interruptible;
  907. if (!ret)
  908. i915_gem_retire_requests_ring(ring);
  909. return ret;
  910. }
  911. static int intel_ring_wait_request(struct intel_ring_buffer *ring, int n)
  912. {
  913. struct drm_i915_gem_request *request;
  914. u32 seqno = 0;
  915. int ret;
  916. i915_gem_retire_requests_ring(ring);
  917. if (ring->last_retired_head != -1) {
  918. ring->head = ring->last_retired_head;
  919. ring->last_retired_head = -1;
  920. ring->space = ring_space(ring);
  921. if (ring->space >= n)
  922. return 0;
  923. }
  924. list_for_each_entry(request, &ring->request_list, list) {
  925. int space;
  926. if (request->tail == -1)
  927. continue;
  928. space = request->tail - (ring->tail + 8);
  929. if (space < 0)
  930. space += ring->size;
  931. if (space >= n) {
  932. seqno = request->seqno;
  933. break;
  934. }
  935. /* Consume this request in case we need more space than
  936. * is available and so need to prevent a race between
  937. * updating last_retired_head and direct reads of
  938. * I915_RING_HEAD. It also provides a nice sanity check.
  939. */
  940. request->tail = -1;
  941. }
  942. if (seqno == 0)
  943. return -ENOSPC;
  944. ret = intel_ring_wait_seqno(ring, seqno);
  945. if (ret)
  946. return ret;
  947. if (WARN_ON(ring->last_retired_head == -1))
  948. return -ENOSPC;
  949. ring->head = ring->last_retired_head;
  950. ring->last_retired_head = -1;
  951. ring->space = ring_space(ring);
  952. if (WARN_ON(ring->space < n))
  953. return -ENOSPC;
  954. return 0;
  955. }
  956. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  957. {
  958. struct drm_device *dev = ring->dev;
  959. struct drm_i915_private *dev_priv = dev->dev_private;
  960. unsigned long end;
  961. int ret;
  962. ret = intel_ring_wait_request(ring, n);
  963. if (ret != -ENOSPC)
  964. return ret;
  965. trace_i915_ring_wait_begin(ring);
  966. /* With GEM the hangcheck timer should kick us out of the loop,
  967. * leaving it early runs the risk of corrupting GEM state (due
  968. * to running on almost untested codepaths). But on resume
  969. * timers don't work yet, so prevent a complete hang in that
  970. * case by choosing an insanely large timeout. */
  971. end = jiffies + 60 * HZ;
  972. do {
  973. ring->head = I915_READ_HEAD(ring);
  974. ring->space = ring_space(ring);
  975. if (ring->space >= n) {
  976. trace_i915_ring_wait_end(ring);
  977. return 0;
  978. }
  979. if (dev->primary->master) {
  980. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  981. if (master_priv->sarea_priv)
  982. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  983. }
  984. msleep(1);
  985. if (atomic_read(&dev_priv->mm.wedged))
  986. return -EAGAIN;
  987. } while (!time_after(jiffies, end));
  988. trace_i915_ring_wait_end(ring);
  989. return -EBUSY;
  990. }
  991. int intel_ring_begin(struct intel_ring_buffer *ring,
  992. int num_dwords)
  993. {
  994. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  995. int n = 4*num_dwords;
  996. int ret;
  997. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  998. return -EIO;
  999. if (unlikely(ring->tail + n > ring->effective_size)) {
  1000. ret = intel_wrap_ring_buffer(ring);
  1001. if (unlikely(ret))
  1002. return ret;
  1003. }
  1004. if (unlikely(ring->space < n)) {
  1005. ret = intel_wait_ring_buffer(ring, n);
  1006. if (unlikely(ret))
  1007. return ret;
  1008. }
  1009. ring->space -= n;
  1010. return 0;
  1011. }
  1012. void intel_ring_advance(struct intel_ring_buffer *ring)
  1013. {
  1014. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1015. ring->tail &= ring->size - 1;
  1016. if (dev_priv->stop_rings & intel_ring_flag(ring))
  1017. return;
  1018. ring->write_tail(ring, ring->tail);
  1019. }
  1020. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  1021. u32 value)
  1022. {
  1023. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  1024. /* Every tail move must follow the sequence below */
  1025. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1026. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1027. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  1028. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  1029. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  1030. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  1031. 50))
  1032. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  1033. I915_WRITE_TAIL(ring, value);
  1034. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  1035. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  1036. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  1037. }
  1038. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  1039. u32 invalidate, u32 flush)
  1040. {
  1041. uint32_t cmd;
  1042. int ret;
  1043. ret = intel_ring_begin(ring, 4);
  1044. if (ret)
  1045. return ret;
  1046. cmd = MI_FLUSH_DW;
  1047. if (invalidate & I915_GEM_GPU_DOMAINS)
  1048. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  1049. intel_ring_emit(ring, cmd);
  1050. intel_ring_emit(ring, 0);
  1051. intel_ring_emit(ring, 0);
  1052. intel_ring_emit(ring, MI_NOOP);
  1053. intel_ring_advance(ring);
  1054. return 0;
  1055. }
  1056. static int
  1057. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  1058. u32 offset, u32 len)
  1059. {
  1060. int ret;
  1061. ret = intel_ring_begin(ring, 2);
  1062. if (ret)
  1063. return ret;
  1064. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  1065. /* bit0-7 is the length on GEN6+ */
  1066. intel_ring_emit(ring, offset);
  1067. intel_ring_advance(ring);
  1068. return 0;
  1069. }
  1070. /* Blitter support (SandyBridge+) */
  1071. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1072. u32 invalidate, u32 flush)
  1073. {
  1074. uint32_t cmd;
  1075. int ret;
  1076. ret = intel_ring_begin(ring, 4);
  1077. if (ret)
  1078. return ret;
  1079. cmd = MI_FLUSH_DW;
  1080. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1081. cmd |= MI_INVALIDATE_TLB;
  1082. intel_ring_emit(ring, cmd);
  1083. intel_ring_emit(ring, 0);
  1084. intel_ring_emit(ring, 0);
  1085. intel_ring_emit(ring, MI_NOOP);
  1086. intel_ring_advance(ring);
  1087. return 0;
  1088. }
  1089. int intel_init_render_ring_buffer(struct drm_device *dev)
  1090. {
  1091. drm_i915_private_t *dev_priv = dev->dev_private;
  1092. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1093. ring->name = "render ring";
  1094. ring->id = RCS;
  1095. ring->mmio_base = RENDER_RING_BASE;
  1096. if (INTEL_INFO(dev)->gen >= 6) {
  1097. ring->add_request = gen6_add_request;
  1098. ring->flush = gen6_render_ring_flush;
  1099. ring->irq_get = gen6_ring_get_irq;
  1100. ring->irq_put = gen6_ring_put_irq;
  1101. ring->irq_enable_mask = GT_USER_INTERRUPT;
  1102. ring->get_seqno = gen6_ring_get_seqno;
  1103. ring->sync_to = gen6_ring_sync;
  1104. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_INVALID;
  1105. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_RV;
  1106. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_RB;
  1107. ring->signal_mbox[0] = GEN6_VRSYNC;
  1108. ring->signal_mbox[1] = GEN6_BRSYNC;
  1109. } else if (IS_GEN5(dev)) {
  1110. ring->add_request = pc_render_add_request;
  1111. ring->flush = gen4_render_ring_flush;
  1112. ring->get_seqno = pc_render_get_seqno;
  1113. ring->irq_get = gen5_ring_get_irq;
  1114. ring->irq_put = gen5_ring_put_irq;
  1115. ring->irq_enable_mask = GT_USER_INTERRUPT | GT_PIPE_NOTIFY;
  1116. } else {
  1117. ring->add_request = i9xx_add_request;
  1118. if (INTEL_INFO(dev)->gen < 4)
  1119. ring->flush = gen2_render_ring_flush;
  1120. else
  1121. ring->flush = gen4_render_ring_flush;
  1122. ring->get_seqno = ring_get_seqno;
  1123. if (IS_GEN2(dev)) {
  1124. ring->irq_get = i8xx_ring_get_irq;
  1125. ring->irq_put = i8xx_ring_put_irq;
  1126. } else {
  1127. ring->irq_get = i9xx_ring_get_irq;
  1128. ring->irq_put = i9xx_ring_put_irq;
  1129. }
  1130. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1131. }
  1132. ring->write_tail = ring_write_tail;
  1133. if (INTEL_INFO(dev)->gen >= 6)
  1134. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1135. else if (INTEL_INFO(dev)->gen >= 4)
  1136. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1137. else if (IS_I830(dev) || IS_845G(dev))
  1138. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1139. else
  1140. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1141. ring->init = init_render_ring;
  1142. ring->cleanup = render_ring_cleanup;
  1143. if (!I915_NEED_GFX_HWS(dev)) {
  1144. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1145. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1146. }
  1147. return intel_init_ring_buffer(dev, ring);
  1148. }
  1149. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1150. {
  1151. drm_i915_private_t *dev_priv = dev->dev_private;
  1152. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1153. ring->name = "render ring";
  1154. ring->id = RCS;
  1155. ring->mmio_base = RENDER_RING_BASE;
  1156. if (INTEL_INFO(dev)->gen >= 6) {
  1157. /* non-kms not supported on gen6+ */
  1158. return -ENODEV;
  1159. }
  1160. /* Note: gem is not supported on gen5/ilk without kms (the corresponding
  1161. * gem_init ioctl returns with -ENODEV). Hence we do not need to set up
  1162. * the special gen5 functions. */
  1163. ring->add_request = i9xx_add_request;
  1164. if (INTEL_INFO(dev)->gen < 4)
  1165. ring->flush = gen2_render_ring_flush;
  1166. else
  1167. ring->flush = gen4_render_ring_flush;
  1168. ring->get_seqno = ring_get_seqno;
  1169. if (IS_GEN2(dev)) {
  1170. ring->irq_get = i8xx_ring_get_irq;
  1171. ring->irq_put = i8xx_ring_put_irq;
  1172. } else {
  1173. ring->irq_get = i9xx_ring_get_irq;
  1174. ring->irq_put = i9xx_ring_put_irq;
  1175. }
  1176. ring->irq_enable_mask = I915_USER_INTERRUPT;
  1177. ring->write_tail = ring_write_tail;
  1178. if (INTEL_INFO(dev)->gen >= 4)
  1179. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1180. else if (IS_I830(dev) || IS_845G(dev))
  1181. ring->dispatch_execbuffer = i830_dispatch_execbuffer;
  1182. else
  1183. ring->dispatch_execbuffer = i915_dispatch_execbuffer;
  1184. ring->init = init_render_ring;
  1185. ring->cleanup = render_ring_cleanup;
  1186. if (!I915_NEED_GFX_HWS(dev))
  1187. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1188. ring->dev = dev;
  1189. INIT_LIST_HEAD(&ring->active_list);
  1190. INIT_LIST_HEAD(&ring->request_list);
  1191. INIT_LIST_HEAD(&ring->gpu_write_list);
  1192. ring->size = size;
  1193. ring->effective_size = ring->size;
  1194. if (IS_I830(ring->dev))
  1195. ring->effective_size -= 128;
  1196. ring->virtual_start = ioremap_wc(start, size);
  1197. if (ring->virtual_start == NULL) {
  1198. DRM_ERROR("can not ioremap virtual address for"
  1199. " ring buffer\n");
  1200. return -ENOMEM;
  1201. }
  1202. return 0;
  1203. }
  1204. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1205. {
  1206. drm_i915_private_t *dev_priv = dev->dev_private;
  1207. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1208. ring->name = "bsd ring";
  1209. ring->id = VCS;
  1210. ring->write_tail = ring_write_tail;
  1211. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1212. ring->mmio_base = GEN6_BSD_RING_BASE;
  1213. /* gen6 bsd needs a special wa for tail updates */
  1214. if (IS_GEN6(dev))
  1215. ring->write_tail = gen6_bsd_ring_write_tail;
  1216. ring->flush = gen6_ring_flush;
  1217. ring->add_request = gen6_add_request;
  1218. ring->get_seqno = gen6_ring_get_seqno;
  1219. ring->irq_enable_mask = GEN6_BSD_USER_INTERRUPT;
  1220. ring->irq_get = gen6_ring_get_irq;
  1221. ring->irq_put = gen6_ring_put_irq;
  1222. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1223. ring->sync_to = gen6_ring_sync;
  1224. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_VR;
  1225. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_INVALID;
  1226. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_VB;
  1227. ring->signal_mbox[0] = GEN6_RVSYNC;
  1228. ring->signal_mbox[1] = GEN6_BVSYNC;
  1229. } else {
  1230. ring->mmio_base = BSD_RING_BASE;
  1231. ring->flush = bsd_ring_flush;
  1232. ring->add_request = i9xx_add_request;
  1233. ring->get_seqno = ring_get_seqno;
  1234. if (IS_GEN5(dev)) {
  1235. ring->irq_enable_mask = GT_BSD_USER_INTERRUPT;
  1236. ring->irq_get = gen5_ring_get_irq;
  1237. ring->irq_put = gen5_ring_put_irq;
  1238. } else {
  1239. ring->irq_enable_mask = I915_BSD_USER_INTERRUPT;
  1240. ring->irq_get = i9xx_ring_get_irq;
  1241. ring->irq_put = i9xx_ring_put_irq;
  1242. }
  1243. ring->dispatch_execbuffer = i965_dispatch_execbuffer;
  1244. }
  1245. ring->init = init_ring_common;
  1246. return intel_init_ring_buffer(dev, ring);
  1247. }
  1248. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1249. {
  1250. drm_i915_private_t *dev_priv = dev->dev_private;
  1251. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1252. ring->name = "blitter ring";
  1253. ring->id = BCS;
  1254. ring->mmio_base = BLT_RING_BASE;
  1255. ring->write_tail = ring_write_tail;
  1256. ring->flush = blt_ring_flush;
  1257. ring->add_request = gen6_add_request;
  1258. ring->get_seqno = gen6_ring_get_seqno;
  1259. ring->irq_enable_mask = GEN6_BLITTER_USER_INTERRUPT;
  1260. ring->irq_get = gen6_ring_get_irq;
  1261. ring->irq_put = gen6_ring_put_irq;
  1262. ring->dispatch_execbuffer = gen6_ring_dispatch_execbuffer;
  1263. ring->sync_to = gen6_ring_sync;
  1264. ring->semaphore_register[0] = MI_SEMAPHORE_SYNC_BR;
  1265. ring->semaphore_register[1] = MI_SEMAPHORE_SYNC_BV;
  1266. ring->semaphore_register[2] = MI_SEMAPHORE_SYNC_INVALID;
  1267. ring->signal_mbox[0] = GEN6_RBSYNC;
  1268. ring->signal_mbox[1] = GEN6_VBSYNC;
  1269. ring->init = init_ring_common;
  1270. return intel_init_ring_buffer(dev, ring);
  1271. }